blob: ad7fff7ad13c35f4a16e0657bf219d3390d055e3 [file] [log] [blame]
Eddie Dong97222cc2007-09-12 10:58:04 +03001
2/*
3 * Local APIC virtualization
4 *
5 * Copyright (C) 2006 Qumranet, Inc.
6 * Copyright (C) 2007 Novell
7 * Copyright (C) 2007 Intel
Nicolas Kaiser9611c182010-10-06 14:23:22 +02008 * Copyright 2009 Red Hat, Inc. and/or its affiliates.
Eddie Dong97222cc2007-09-12 10:58:04 +03009 *
10 * Authors:
11 * Dor Laor <dor.laor@qumranet.com>
12 * Gregory Haskins <ghaskins@novell.com>
13 * Yaozu (Eddie) Dong <eddie.dong@intel.com>
14 *
15 * Based on Xen 3.1 code, Copyright (c) 2004, Intel Corporation.
16 *
17 * This work is licensed under the terms of the GNU GPL, version 2. See
18 * the COPYING file in the top-level directory.
19 */
20
Avi Kivityedf88412007-12-16 11:02:48 +020021#include <linux/kvm_host.h>
Eddie Dong97222cc2007-09-12 10:58:04 +030022#include <linux/kvm.h>
23#include <linux/mm.h>
24#include <linux/highmem.h>
25#include <linux/smp.h>
26#include <linux/hrtimer.h>
27#include <linux/io.h>
28#include <linux/module.h>
Roman Zippel6f6d6a12008-05-01 04:34:28 -070029#include <linux/math64.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090030#include <linux/slab.h>
Eddie Dong97222cc2007-09-12 10:58:04 +030031#include <asm/processor.h>
32#include <asm/msr.h>
33#include <asm/page.h>
34#include <asm/current.h>
35#include <asm/apicdef.h>
Arun Sharma600634972011-07-26 16:09:06 -070036#include <linux/atomic.h>
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -030037#include "kvm_cache_regs.h"
Eddie Dong97222cc2007-09-12 10:58:04 +030038#include "irq.h"
Marcelo Tosatti229456f2009-06-17 09:22:14 -030039#include "trace.h"
Gleb Natapovfc61b802009-07-05 17:39:35 +030040#include "x86.h"
Avi Kivity00b27a32011-11-23 16:30:32 +020041#include "cpuid.h"
Eddie Dong97222cc2007-09-12 10:58:04 +030042
Marcelo Tosattib682b812009-02-10 20:41:41 -020043#ifndef CONFIG_X86_64
44#define mod_64(x, y) ((x) - (y) * div64_u64(x, y))
45#else
46#define mod_64(x, y) ((x) % (y))
47#endif
48
Eddie Dong97222cc2007-09-12 10:58:04 +030049#define PRId64 "d"
50#define PRIx64 "llx"
51#define PRIu64 "u"
52#define PRIo64 "o"
53
54#define APIC_BUS_CYCLE_NS 1
55
56/* #define apic_debug(fmt,arg...) printk(KERN_WARNING fmt,##arg) */
57#define apic_debug(fmt, arg...)
58
59#define APIC_LVT_NUM 6
60/* 14 is the version for Xeon and Pentium 8.4.8*/
61#define APIC_VERSION (0x14UL | ((APIC_LVT_NUM - 1) << 16))
62#define LAPIC_MMIO_LENGTH (1 << 12)
63/* followed define is not in apicdef.h */
64#define APIC_SHORT_MASK 0xc0000
65#define APIC_DEST_NOSHORT 0x0
66#define APIC_DEST_MASK 0x800
67#define MAX_APIC_VECTOR 256
68
69#define VEC_POS(v) ((v) & (32 - 1))
70#define REG_POS(v) (((v) >> 5) << 4)
Zhang Xiantaoad312c72007-12-13 23:50:52 +080071
Jan Kiszka9bc57912011-09-12 14:10:22 +020072static unsigned int min_timer_period_us = 500;
73module_param(min_timer_period_us, uint, S_IRUGO | S_IWUSR);
74
Eddie Dong97222cc2007-09-12 10:58:04 +030075static inline u32 apic_get_reg(struct kvm_lapic *apic, int reg_off)
76{
77 return *((u32 *) (apic->regs + reg_off));
78}
79
80static inline void apic_set_reg(struct kvm_lapic *apic, int reg_off, u32 val)
81{
82 *((u32 *) (apic->regs + reg_off)) = val;
83}
84
85static inline int apic_test_and_set_vector(int vec, void *bitmap)
86{
87 return test_and_set_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
88}
89
90static inline int apic_test_and_clear_vector(int vec, void *bitmap)
91{
92 return test_and_clear_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
93}
94
Michael S. Tsirkina0c9a8222012-04-11 18:49:55 +030095static inline int apic_test_vector(int vec, void *bitmap)
96{
97 return test_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
98}
99
Eddie Dong97222cc2007-09-12 10:58:04 +0300100static inline void apic_set_vector(int vec, void *bitmap)
101{
102 set_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
103}
104
105static inline void apic_clear_vector(int vec, void *bitmap)
106{
107 clear_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
108}
109
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300110static inline int __apic_test_and_set_vector(int vec, void *bitmap)
111{
112 return __test_and_set_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
113}
114
115static inline int __apic_test_and_clear_vector(int vec, void *bitmap)
116{
117 return __test_and_clear_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
118}
119
Eddie Dong97222cc2007-09-12 10:58:04 +0300120static inline int apic_hw_enabled(struct kvm_lapic *apic)
121{
Zhang Xiantaoad312c72007-12-13 23:50:52 +0800122 return (apic)->vcpu->arch.apic_base & MSR_IA32_APICBASE_ENABLE;
Eddie Dong97222cc2007-09-12 10:58:04 +0300123}
124
125static inline int apic_sw_enabled(struct kvm_lapic *apic)
126{
127 return apic_get_reg(apic, APIC_SPIV) & APIC_SPIV_APIC_ENABLED;
128}
129
130static inline int apic_enabled(struct kvm_lapic *apic)
131{
132 return apic_sw_enabled(apic) && apic_hw_enabled(apic);
133}
134
135#define LVT_MASK \
136 (APIC_LVT_MASKED | APIC_SEND_PENDING | APIC_VECTOR_MASK)
137
138#define LINT_MASK \
139 (LVT_MASK | APIC_MODE_MASK | APIC_INPUT_POLARITY | \
140 APIC_LVT_REMOTE_IRR | APIC_LVT_LEVEL_TRIGGER)
141
142static inline int kvm_apic_id(struct kvm_lapic *apic)
143{
144 return (apic_get_reg(apic, APIC_ID) >> 24) & 0xff;
145}
146
147static inline int apic_lvt_enabled(struct kvm_lapic *apic, int lvt_type)
148{
149 return !(apic_get_reg(apic, lvt_type) & APIC_LVT_MASKED);
150}
151
152static inline int apic_lvt_vector(struct kvm_lapic *apic, int lvt_type)
153{
154 return apic_get_reg(apic, lvt_type) & APIC_VECTOR_MASK;
155}
156
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +0800157static inline int apic_lvtt_oneshot(struct kvm_lapic *apic)
158{
159 return ((apic_get_reg(apic, APIC_LVTT) &
160 apic->lapic_timer.timer_mode_mask) == APIC_LVT_TIMER_ONESHOT);
161}
162
Eddie Dong97222cc2007-09-12 10:58:04 +0300163static inline int apic_lvtt_period(struct kvm_lapic *apic)
164{
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +0800165 return ((apic_get_reg(apic, APIC_LVTT) &
166 apic->lapic_timer.timer_mode_mask) == APIC_LVT_TIMER_PERIODIC);
167}
168
169static inline int apic_lvtt_tscdeadline(struct kvm_lapic *apic)
170{
171 return ((apic_get_reg(apic, APIC_LVTT) &
172 apic->lapic_timer.timer_mode_mask) ==
173 APIC_LVT_TIMER_TSCDEADLINE);
Eddie Dong97222cc2007-09-12 10:58:04 +0300174}
175
Jan Kiszkacc6e4622008-10-20 10:20:03 +0200176static inline int apic_lvt_nmi_mode(u32 lvt_val)
177{
178 return (lvt_val & (APIC_MODE_MASK | APIC_LVT_MASKED)) == APIC_DM_NMI;
179}
180
Gleb Natapovfc61b802009-07-05 17:39:35 +0300181void kvm_apic_set_version(struct kvm_vcpu *vcpu)
182{
183 struct kvm_lapic *apic = vcpu->arch.apic;
184 struct kvm_cpuid_entry2 *feat;
185 u32 v = APIC_VERSION;
186
187 if (!irqchip_in_kernel(vcpu->kvm))
188 return;
189
190 feat = kvm_find_cpuid_entry(apic->vcpu, 0x1, 0);
191 if (feat && (feat->ecx & (1 << (X86_FEATURE_X2APIC & 31))))
192 v |= APIC_LVR_DIRECTED_EOI;
193 apic_set_reg(apic, APIC_LVR, v);
194}
195
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300196static inline int apic_x2apic_mode(struct kvm_lapic *apic)
197{
198 return apic->vcpu->arch.apic_base & X2APIC_ENABLE;
199}
200
Eddie Dong97222cc2007-09-12 10:58:04 +0300201static unsigned int apic_lvt_mask[APIC_LVT_NUM] = {
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +0800202 LVT_MASK , /* part LVTT mask, timer mode mask added at runtime */
Eddie Dong97222cc2007-09-12 10:58:04 +0300203 LVT_MASK | APIC_MODE_MASK, /* LVTTHMR */
204 LVT_MASK | APIC_MODE_MASK, /* LVTPC */
205 LINT_MASK, LINT_MASK, /* LVT0-1 */
206 LVT_MASK /* LVTERR */
207};
208
209static int find_highest_vector(void *bitmap)
210{
211 u32 *word = bitmap;
212 int word_offset = MAX_APIC_VECTOR >> 5;
213
214 while ((word_offset != 0) && (word[(--word_offset) << 2] == 0))
215 continue;
216
217 if (likely(!word_offset && !word[0]))
218 return -1;
219 else
220 return fls(word[word_offset << 2]) - 1 + (word_offset << 5);
221}
222
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300223static u8 count_vectors(void *bitmap)
224{
225 u32 *word = bitmap;
226 int word_offset;
227 u8 count = 0;
228 for (word_offset = 0; word_offset < MAX_APIC_VECTOR >> 5; ++word_offset)
229 count += hweight32(word[word_offset << 2]);
230 return count;
231}
232
Eddie Dong97222cc2007-09-12 10:58:04 +0300233static inline int apic_test_and_set_irr(int vec, struct kvm_lapic *apic)
234{
Gleb Natapov33e4c682009-06-11 11:06:51 +0300235 apic->irr_pending = true;
Eddie Dong97222cc2007-09-12 10:58:04 +0300236 return apic_test_and_set_vector(vec, apic->regs + APIC_IRR);
237}
238
Gleb Natapov33e4c682009-06-11 11:06:51 +0300239static inline int apic_search_irr(struct kvm_lapic *apic)
Eddie Dong97222cc2007-09-12 10:58:04 +0300240{
Gleb Natapov33e4c682009-06-11 11:06:51 +0300241 return find_highest_vector(apic->regs + APIC_IRR);
Eddie Dong97222cc2007-09-12 10:58:04 +0300242}
243
244static inline int apic_find_highest_irr(struct kvm_lapic *apic)
245{
246 int result;
247
Gleb Natapov33e4c682009-06-11 11:06:51 +0300248 if (!apic->irr_pending)
249 return -1;
250
251 result = apic_search_irr(apic);
Eddie Dong97222cc2007-09-12 10:58:04 +0300252 ASSERT(result == -1 || result >= 16);
253
254 return result;
255}
256
Gleb Natapov33e4c682009-06-11 11:06:51 +0300257static inline void apic_clear_irr(int vec, struct kvm_lapic *apic)
258{
259 apic->irr_pending = false;
260 apic_clear_vector(vec, apic->regs + APIC_IRR);
261 if (apic_search_irr(apic) != -1)
262 apic->irr_pending = true;
263}
264
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300265static inline void apic_set_isr(int vec, struct kvm_lapic *apic)
266{
267 if (!__apic_test_and_set_vector(vec, apic->regs + APIC_ISR))
268 ++apic->isr_count;
269 BUG_ON(apic->isr_count > MAX_APIC_VECTOR);
270 /*
271 * ISR (in service register) bit is set when injecting an interrupt.
272 * The highest vector is injected. Thus the latest bit set matches
273 * the highest bit in ISR.
274 */
275 apic->highest_isr_cache = vec;
276}
277
278static inline void apic_clear_isr(int vec, struct kvm_lapic *apic)
279{
280 if (__apic_test_and_clear_vector(vec, apic->regs + APIC_ISR))
281 --apic->isr_count;
282 BUG_ON(apic->isr_count < 0);
283 apic->highest_isr_cache = -1;
284}
285
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800286int kvm_lapic_find_highest_irr(struct kvm_vcpu *vcpu)
287{
Zhang Xiantaoad312c72007-12-13 23:50:52 +0800288 struct kvm_lapic *apic = vcpu->arch.apic;
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800289 int highest_irr;
290
Gleb Natapov33e4c682009-06-11 11:06:51 +0300291 /* This may race with setting of irr in __apic_accept_irq() and
292 * value returned may be wrong, but kvm_vcpu_kick() in __apic_accept_irq
293 * will cause vmexit immediately and the value will be recalculated
294 * on the next vmentry.
295 */
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800296 if (!apic)
297 return 0;
298 highest_irr = apic_find_highest_irr(apic);
299
300 return highest_irr;
301}
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800302
Gleb Natapov6da7e3f2009-03-05 16:34:44 +0200303static int __apic_accept_irq(struct kvm_lapic *apic, int delivery_mode,
304 int vector, int level, int trig_mode);
305
Gleb Natapov58c2dde2009-03-05 16:35:04 +0200306int kvm_apic_set_irq(struct kvm_vcpu *vcpu, struct kvm_lapic_irq *irq)
Eddie Dong97222cc2007-09-12 10:58:04 +0300307{
Zhang Xiantaoad312c72007-12-13 23:50:52 +0800308 struct kvm_lapic *apic = vcpu->arch.apic;
Zhang Xiantao8be54532007-12-02 22:35:57 +0800309
Gleb Natapov58c2dde2009-03-05 16:35:04 +0200310 return __apic_accept_irq(apic, irq->delivery_mode, irq->vector,
311 irq->level, irq->trig_mode);
Eddie Dong97222cc2007-09-12 10:58:04 +0300312}
313
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +0300314static int pv_eoi_put_user(struct kvm_vcpu *vcpu, u8 val)
315{
316
317 return kvm_write_guest_cached(vcpu->kvm, &vcpu->arch.pv_eoi.data, &val,
318 sizeof(val));
319}
320
321static int pv_eoi_get_user(struct kvm_vcpu *vcpu, u8 *val)
322{
323
324 return kvm_read_guest_cached(vcpu->kvm, &vcpu->arch.pv_eoi.data, val,
325 sizeof(*val));
326}
327
328static inline bool pv_eoi_enabled(struct kvm_vcpu *vcpu)
329{
330 return vcpu->arch.pv_eoi.msr_val & KVM_MSR_ENABLED;
331}
332
333static bool pv_eoi_get_pending(struct kvm_vcpu *vcpu)
334{
335 u8 val;
336 if (pv_eoi_get_user(vcpu, &val) < 0)
337 apic_debug("Can't read EOI MSR value: 0x%llx\n",
338 (unsigned long long)vcpi->arch.pv_eoi.msr_val);
339 return val & 0x1;
340}
341
342static void pv_eoi_set_pending(struct kvm_vcpu *vcpu)
343{
344 if (pv_eoi_put_user(vcpu, KVM_PV_EOI_ENABLED) < 0) {
345 apic_debug("Can't set EOI MSR value: 0x%llx\n",
346 (unsigned long long)vcpi->arch.pv_eoi.msr_val);
347 return;
348 }
349 __set_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention);
350}
351
352static void pv_eoi_clr_pending(struct kvm_vcpu *vcpu)
353{
354 if (pv_eoi_put_user(vcpu, KVM_PV_EOI_DISABLED) < 0) {
355 apic_debug("Can't clear EOI MSR value: 0x%llx\n",
356 (unsigned long long)vcpi->arch.pv_eoi.msr_val);
357 return;
358 }
359 __clear_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention);
360}
361
Eddie Dong97222cc2007-09-12 10:58:04 +0300362static inline int apic_find_highest_isr(struct kvm_lapic *apic)
363{
364 int result;
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300365 if (!apic->isr_count)
366 return -1;
367 if (likely(apic->highest_isr_cache != -1))
368 return apic->highest_isr_cache;
Eddie Dong97222cc2007-09-12 10:58:04 +0300369
370 result = find_highest_vector(apic->regs + APIC_ISR);
371 ASSERT(result == -1 || result >= 16);
372
373 return result;
374}
375
376static void apic_update_ppr(struct kvm_lapic *apic)
377{
Avi Kivity3842d132010-07-27 12:30:24 +0300378 u32 tpr, isrv, ppr, old_ppr;
Eddie Dong97222cc2007-09-12 10:58:04 +0300379 int isr;
380
Avi Kivity3842d132010-07-27 12:30:24 +0300381 old_ppr = apic_get_reg(apic, APIC_PROCPRI);
Eddie Dong97222cc2007-09-12 10:58:04 +0300382 tpr = apic_get_reg(apic, APIC_TASKPRI);
383 isr = apic_find_highest_isr(apic);
384 isrv = (isr != -1) ? isr : 0;
385
386 if ((tpr & 0xf0) >= (isrv & 0xf0))
387 ppr = tpr & 0xff;
388 else
389 ppr = isrv & 0xf0;
390
391 apic_debug("vlapic %p, ppr 0x%x, isr 0x%x, isrv 0x%x",
392 apic, ppr, isr, isrv);
393
Avi Kivity3842d132010-07-27 12:30:24 +0300394 if (old_ppr != ppr) {
395 apic_set_reg(apic, APIC_PROCPRI, ppr);
Avi Kivity83bcacb2010-10-25 15:23:55 +0200396 if (ppr < old_ppr)
397 kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
Avi Kivity3842d132010-07-27 12:30:24 +0300398 }
Eddie Dong97222cc2007-09-12 10:58:04 +0300399}
400
401static void apic_set_tpr(struct kvm_lapic *apic, u32 tpr)
402{
403 apic_set_reg(apic, APIC_TASKPRI, tpr);
404 apic_update_ppr(apic);
405}
406
407int kvm_apic_match_physical_addr(struct kvm_lapic *apic, u16 dest)
408{
Gleb Natapov343f94f2009-03-05 16:34:54 +0200409 return dest == 0xff || kvm_apic_id(apic) == dest;
Eddie Dong97222cc2007-09-12 10:58:04 +0300410}
411
412int kvm_apic_match_logical_addr(struct kvm_lapic *apic, u8 mda)
413{
414 int result = 0;
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300415 u32 logical_id;
416
417 if (apic_x2apic_mode(apic)) {
418 logical_id = apic_get_reg(apic, APIC_LDR);
419 return logical_id & mda;
420 }
Eddie Dong97222cc2007-09-12 10:58:04 +0300421
422 logical_id = GET_APIC_LOGICAL_ID(apic_get_reg(apic, APIC_LDR));
423
424 switch (apic_get_reg(apic, APIC_DFR)) {
425 case APIC_DFR_FLAT:
426 if (logical_id & mda)
427 result = 1;
428 break;
429 case APIC_DFR_CLUSTER:
430 if (((logical_id >> 4) == (mda >> 0x4))
431 && (logical_id & mda & 0xf))
432 result = 1;
433 break;
434 default:
Jan Kiszka7712de82011-09-12 11:25:51 +0200435 apic_debug("Bad DFR vcpu %d: %08x\n",
436 apic->vcpu->vcpu_id, apic_get_reg(apic, APIC_DFR));
Eddie Dong97222cc2007-09-12 10:58:04 +0300437 break;
438 }
439
440 return result;
441}
442
Gleb Natapov343f94f2009-03-05 16:34:54 +0200443int kvm_apic_match_dest(struct kvm_vcpu *vcpu, struct kvm_lapic *source,
Eddie Dong97222cc2007-09-12 10:58:04 +0300444 int short_hand, int dest, int dest_mode)
445{
446 int result = 0;
Zhang Xiantaoad312c72007-12-13 23:50:52 +0800447 struct kvm_lapic *target = vcpu->arch.apic;
Eddie Dong97222cc2007-09-12 10:58:04 +0300448
449 apic_debug("target %p, source %p, dest 0x%x, "
Gleb Natapov343f94f2009-03-05 16:34:54 +0200450 "dest_mode 0x%x, short_hand 0x%x\n",
Eddie Dong97222cc2007-09-12 10:58:04 +0300451 target, source, dest, dest_mode, short_hand);
452
Zachary Amsdenbd371392010-06-14 11:42:15 -1000453 ASSERT(target);
Eddie Dong97222cc2007-09-12 10:58:04 +0300454 switch (short_hand) {
455 case APIC_DEST_NOSHORT:
Gleb Natapov343f94f2009-03-05 16:34:54 +0200456 if (dest_mode == 0)
Eddie Dong97222cc2007-09-12 10:58:04 +0300457 /* Physical mode. */
Gleb Natapov343f94f2009-03-05 16:34:54 +0200458 result = kvm_apic_match_physical_addr(target, dest);
459 else
Eddie Dong97222cc2007-09-12 10:58:04 +0300460 /* Logical mode. */
461 result = kvm_apic_match_logical_addr(target, dest);
462 break;
463 case APIC_DEST_SELF:
Gleb Natapov343f94f2009-03-05 16:34:54 +0200464 result = (target == source);
Eddie Dong97222cc2007-09-12 10:58:04 +0300465 break;
466 case APIC_DEST_ALLINC:
467 result = 1;
468 break;
469 case APIC_DEST_ALLBUT:
Gleb Natapov343f94f2009-03-05 16:34:54 +0200470 result = (target != source);
Eddie Dong97222cc2007-09-12 10:58:04 +0300471 break;
472 default:
Jan Kiszka7712de82011-09-12 11:25:51 +0200473 apic_debug("kvm: apic: Bad dest shorthand value %x\n",
474 short_hand);
Eddie Dong97222cc2007-09-12 10:58:04 +0300475 break;
476 }
477
478 return result;
479}
480
481/*
482 * Add a pending IRQ into lapic.
483 * Return 1 if successfully added and 0 if discarded.
484 */
485static int __apic_accept_irq(struct kvm_lapic *apic, int delivery_mode,
486 int vector, int level, int trig_mode)
487{
Gleb Natapov6da7e3f2009-03-05 16:34:44 +0200488 int result = 0;
He, Qingc5ec1532007-09-03 17:07:41 +0300489 struct kvm_vcpu *vcpu = apic->vcpu;
Eddie Dong97222cc2007-09-12 10:58:04 +0300490
491 switch (delivery_mode) {
Eddie Dong97222cc2007-09-12 10:58:04 +0300492 case APIC_DM_LOWEST:
Gleb Natapove1035712009-03-05 16:34:59 +0200493 vcpu->arch.apic_arb_prio++;
494 case APIC_DM_FIXED:
Eddie Dong97222cc2007-09-12 10:58:04 +0300495 /* FIXME add logic for vcpu on reset */
496 if (unlikely(!apic_enabled(apic)))
497 break;
498
Avi Kivitya5d36f82009-12-29 12:42:16 +0200499 if (trig_mode) {
500 apic_debug("level trig mode for vector %d", vector);
501 apic_set_vector(vector, apic->regs + APIC_TMR);
502 } else
503 apic_clear_vector(vector, apic->regs + APIC_TMR);
504
Gleb Natapov6da7e3f2009-03-05 16:34:44 +0200505 result = !apic_test_and_set_irr(vector, apic);
Gleb Natapov1000ff82009-07-07 16:00:57 +0300506 trace_kvm_apic_accept_irq(vcpu->vcpu_id, delivery_mode,
Gleb Natapov4da74892009-08-27 16:25:04 +0300507 trig_mode, vector, !result);
Gleb Natapov6da7e3f2009-03-05 16:34:44 +0200508 if (!result) {
509 if (trig_mode)
510 apic_debug("level trig mode repeatedly for "
511 "vector %d", vector);
Eddie Dong97222cc2007-09-12 10:58:04 +0300512 break;
513 }
514
Avi Kivity3842d132010-07-27 12:30:24 +0300515 kvm_make_request(KVM_REQ_EVENT, vcpu);
Marcelo Tosattid7690172008-09-08 15:23:48 -0300516 kvm_vcpu_kick(vcpu);
Eddie Dong97222cc2007-09-12 10:58:04 +0300517 break;
518
519 case APIC_DM_REMRD:
Jan Kiszka7712de82011-09-12 11:25:51 +0200520 apic_debug("Ignoring delivery mode 3\n");
Eddie Dong97222cc2007-09-12 10:58:04 +0300521 break;
522
523 case APIC_DM_SMI:
Jan Kiszka7712de82011-09-12 11:25:51 +0200524 apic_debug("Ignoring guest SMI\n");
Eddie Dong97222cc2007-09-12 10:58:04 +0300525 break;
Sheng Yang3419ffc2008-05-15 09:52:48 +0800526
Eddie Dong97222cc2007-09-12 10:58:04 +0300527 case APIC_DM_NMI:
Gleb Natapov6da7e3f2009-03-05 16:34:44 +0200528 result = 1;
Sheng Yang3419ffc2008-05-15 09:52:48 +0800529 kvm_inject_nmi(vcpu);
Jan Kiszka26df99c2008-09-26 09:30:54 +0200530 kvm_vcpu_kick(vcpu);
Eddie Dong97222cc2007-09-12 10:58:04 +0300531 break;
532
533 case APIC_DM_INIT:
Julian Stecklinaa52315e2012-01-16 14:02:20 +0100534 if (!trig_mode || level) {
Gleb Natapov6da7e3f2009-03-05 16:34:44 +0200535 result = 1;
Avi Kivitya4535292008-04-13 17:54:35 +0300536 vcpu->arch.mp_state = KVM_MP_STATE_INIT_RECEIVED;
Avi Kivity3842d132010-07-27 12:30:24 +0300537 kvm_make_request(KVM_REQ_EVENT, vcpu);
He, Qingc5ec1532007-09-03 17:07:41 +0300538 kvm_vcpu_kick(vcpu);
539 } else {
Jan Kiszka1b10bf32008-09-30 10:41:06 +0200540 apic_debug("Ignoring de-assert INIT to vcpu %d\n",
541 vcpu->vcpu_id);
He, Qingc5ec1532007-09-03 17:07:41 +0300542 }
Eddie Dong97222cc2007-09-12 10:58:04 +0300543 break;
544
545 case APIC_DM_STARTUP:
Jan Kiszka1b10bf32008-09-30 10:41:06 +0200546 apic_debug("SIPI to vcpu %d vector 0x%02x\n",
547 vcpu->vcpu_id, vector);
Avi Kivitya4535292008-04-13 17:54:35 +0300548 if (vcpu->arch.mp_state == KVM_MP_STATE_INIT_RECEIVED) {
Gleb Natapov6da7e3f2009-03-05 16:34:44 +0200549 result = 1;
Zhang Xiantaoad312c72007-12-13 23:50:52 +0800550 vcpu->arch.sipi_vector = vector;
Avi Kivitya4535292008-04-13 17:54:35 +0300551 vcpu->arch.mp_state = KVM_MP_STATE_SIPI_RECEIVED;
Avi Kivity3842d132010-07-27 12:30:24 +0300552 kvm_make_request(KVM_REQ_EVENT, vcpu);
Marcelo Tosattid7690172008-09-08 15:23:48 -0300553 kvm_vcpu_kick(vcpu);
He, Qingc5ec1532007-09-03 17:07:41 +0300554 }
Eddie Dong97222cc2007-09-12 10:58:04 +0300555 break;
556
Jan Kiszka23930f92008-09-26 09:30:52 +0200557 case APIC_DM_EXTINT:
558 /*
559 * Should only be called by kvm_apic_local_deliver() with LVT0,
560 * before NMI watchdog was enabled. Already handled by
561 * kvm_apic_accept_pic_intr().
562 */
563 break;
564
Eddie Dong97222cc2007-09-12 10:58:04 +0300565 default:
566 printk(KERN_ERR "TODO: unsupported delivery mode %x\n",
567 delivery_mode);
568 break;
569 }
570 return result;
571}
572
Gleb Natapove1035712009-03-05 16:34:59 +0200573int kvm_apic_compare_prio(struct kvm_vcpu *vcpu1, struct kvm_vcpu *vcpu2)
Eddie Dong97222cc2007-09-12 10:58:04 +0300574{
Gleb Natapove1035712009-03-05 16:34:59 +0200575 return vcpu1->arch.apic_arb_prio - vcpu2->arch.apic_arb_prio;
Zhang Xiantao8be54532007-12-02 22:35:57 +0800576}
577
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +0300578static int apic_set_eoi(struct kvm_lapic *apic)
Eddie Dong97222cc2007-09-12 10:58:04 +0300579{
580 int vector = apic_find_highest_isr(apic);
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +0300581
582 trace_kvm_eoi(apic, vector);
583
Eddie Dong97222cc2007-09-12 10:58:04 +0300584 /*
585 * Not every write EOI will has corresponding ISR,
586 * one example is when Kernel check timer on setup_IO_APIC
587 */
588 if (vector == -1)
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +0300589 return vector;
Eddie Dong97222cc2007-09-12 10:58:04 +0300590
Michael S. Tsirkin8680b942012-06-24 19:24:26 +0300591 apic_clear_isr(vector, apic);
Eddie Dong97222cc2007-09-12 10:58:04 +0300592 apic_update_ppr(apic);
593
Michael S. Tsirkina0c9a8222012-04-11 18:49:55 +0300594 if (!(apic_get_reg(apic, APIC_SPIV) & APIC_SPIV_DIRECTED_EOI) &&
595 kvm_ioapic_handles_vector(apic->vcpu->kvm, vector)) {
596 int trigger_mode;
597 if (apic_test_vector(vector, apic->regs + APIC_TMR))
598 trigger_mode = IOAPIC_LEVEL_TRIG;
599 else
600 trigger_mode = IOAPIC_EDGE_TRIG;
Gleb Natapovfc61b802009-07-05 17:39:35 +0300601 kvm_ioapic_update_eoi(apic->vcpu->kvm, vector, trigger_mode);
Michael S. Tsirkina0c9a8222012-04-11 18:49:55 +0300602 }
Avi Kivity3842d132010-07-27 12:30:24 +0300603 kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +0300604 return vector;
Eddie Dong97222cc2007-09-12 10:58:04 +0300605}
606
607static void apic_send_ipi(struct kvm_lapic *apic)
608{
609 u32 icr_low = apic_get_reg(apic, APIC_ICR);
610 u32 icr_high = apic_get_reg(apic, APIC_ICR2);
Gleb Natapov58c2dde2009-03-05 16:35:04 +0200611 struct kvm_lapic_irq irq;
Eddie Dong97222cc2007-09-12 10:58:04 +0300612
Gleb Natapov58c2dde2009-03-05 16:35:04 +0200613 irq.vector = icr_low & APIC_VECTOR_MASK;
614 irq.delivery_mode = icr_low & APIC_MODE_MASK;
615 irq.dest_mode = icr_low & APIC_DEST_MASK;
616 irq.level = icr_low & APIC_INT_ASSERT;
617 irq.trig_mode = icr_low & APIC_INT_LEVELTRIG;
618 irq.shorthand = icr_low & APIC_SHORT_MASK;
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300619 if (apic_x2apic_mode(apic))
620 irq.dest_id = icr_high;
621 else
622 irq.dest_id = GET_APIC_DEST_FIELD(icr_high);
Eddie Dong97222cc2007-09-12 10:58:04 +0300623
Gleb Natapov1000ff82009-07-07 16:00:57 +0300624 trace_kvm_apic_ipi(icr_low, irq.dest_id);
625
Eddie Dong97222cc2007-09-12 10:58:04 +0300626 apic_debug("icr_high 0x%x, icr_low 0x%x, "
627 "short_hand 0x%x, dest 0x%x, trig_mode 0x%x, level 0x%x, "
628 "dest_mode 0x%x, delivery_mode 0x%x, vector 0x%x\n",
Glauber Costa9b5843d2009-04-29 17:29:09 -0400629 icr_high, icr_low, irq.shorthand, irq.dest_id,
Gleb Natapov58c2dde2009-03-05 16:35:04 +0200630 irq.trig_mode, irq.level, irq.dest_mode, irq.delivery_mode,
631 irq.vector);
Eddie Dong97222cc2007-09-12 10:58:04 +0300632
Gleb Natapov58c2dde2009-03-05 16:35:04 +0200633 kvm_irq_delivery_to_apic(apic->vcpu->kvm, apic, &irq);
Eddie Dong97222cc2007-09-12 10:58:04 +0300634}
635
636static u32 apic_get_tmcct(struct kvm_lapic *apic)
637{
Marcelo Tosattib682b812009-02-10 20:41:41 -0200638 ktime_t remaining;
639 s64 ns;
Kevin Pedretti9da8f4e2007-10-21 08:55:50 +0200640 u32 tmcct;
Eddie Dong97222cc2007-09-12 10:58:04 +0300641
642 ASSERT(apic != NULL);
643
Kevin Pedretti9da8f4e2007-10-21 08:55:50 +0200644 /* if initial count is 0, current count should also be 0 */
Marcelo Tosattib682b812009-02-10 20:41:41 -0200645 if (apic_get_reg(apic, APIC_TMICT) == 0)
Kevin Pedretti9da8f4e2007-10-21 08:55:50 +0200646 return 0;
647
Marcelo Tosattiace15462009-10-08 10:55:03 -0300648 remaining = hrtimer_get_remaining(&apic->lapic_timer.timer);
Marcelo Tosattib682b812009-02-10 20:41:41 -0200649 if (ktime_to_ns(remaining) < 0)
650 remaining = ktime_set(0, 0);
Eddie Dong97222cc2007-09-12 10:58:04 +0300651
Marcelo Tosattid3c7b772009-02-23 10:57:41 -0300652 ns = mod_64(ktime_to_ns(remaining), apic->lapic_timer.period);
653 tmcct = div64_u64(ns,
654 (APIC_BUS_CYCLE_NS * apic->divide_count));
Eddie Dong97222cc2007-09-12 10:58:04 +0300655
656 return tmcct;
657}
658
Avi Kivityb209749f2007-10-22 16:50:39 +0200659static void __report_tpr_access(struct kvm_lapic *apic, bool write)
660{
661 struct kvm_vcpu *vcpu = apic->vcpu;
662 struct kvm_run *run = vcpu->run;
663
Avi Kivitya8eeb042010-05-10 12:34:53 +0300664 kvm_make_request(KVM_REQ_REPORT_TPR_ACCESS, vcpu);
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -0300665 run->tpr_access.rip = kvm_rip_read(vcpu);
Avi Kivityb209749f2007-10-22 16:50:39 +0200666 run->tpr_access.is_write = write;
667}
668
669static inline void report_tpr_access(struct kvm_lapic *apic, bool write)
670{
671 if (apic->vcpu->arch.tpr_access_reporting)
672 __report_tpr_access(apic, write);
673}
674
Eddie Dong97222cc2007-09-12 10:58:04 +0300675static u32 __apic_read(struct kvm_lapic *apic, unsigned int offset)
676{
677 u32 val = 0;
678
679 if (offset >= LAPIC_MMIO_LENGTH)
680 return 0;
681
682 switch (offset) {
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300683 case APIC_ID:
684 if (apic_x2apic_mode(apic))
685 val = kvm_apic_id(apic);
686 else
687 val = kvm_apic_id(apic) << 24;
688 break;
Eddie Dong97222cc2007-09-12 10:58:04 +0300689 case APIC_ARBPRI:
Jan Kiszka7712de82011-09-12 11:25:51 +0200690 apic_debug("Access APIC ARBPRI register which is for P6\n");
Eddie Dong97222cc2007-09-12 10:58:04 +0300691 break;
692
693 case APIC_TMCCT: /* Timer CCR */
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +0800694 if (apic_lvtt_tscdeadline(apic))
695 return 0;
696
Eddie Dong97222cc2007-09-12 10:58:04 +0300697 val = apic_get_tmcct(apic);
698 break;
Avi Kivity4a4541a2012-07-22 17:41:00 +0300699 case APIC_PROCPRI:
700 apic_update_ppr(apic);
701 val = apic_get_reg(apic, offset);
702 break;
Avi Kivityb209749f2007-10-22 16:50:39 +0200703 case APIC_TASKPRI:
704 report_tpr_access(apic, false);
705 /* fall thru */
Eddie Dong97222cc2007-09-12 10:58:04 +0300706 default:
707 val = apic_get_reg(apic, offset);
708 break;
709 }
710
711 return val;
712}
713
Gregory Haskinsd76685c2009-06-01 12:54:50 -0400714static inline struct kvm_lapic *to_lapic(struct kvm_io_device *dev)
715{
716 return container_of(dev, struct kvm_lapic, dev);
717}
718
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300719static int apic_reg_read(struct kvm_lapic *apic, u32 offset, int len,
720 void *data)
Michael S. Tsirkinbda90202009-06-29 22:24:32 +0300721{
Eddie Dong97222cc2007-09-12 10:58:04 +0300722 unsigned char alignment = offset & 0xf;
723 u32 result;
Guo Chaod5b0b5b2012-06-28 15:22:57 +0800724 /* this bitmask has a bit cleared for each reserved register */
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300725 static const u64 rmask = 0x43ff01ffffffe70cULL;
Eddie Dong97222cc2007-09-12 10:58:04 +0300726
727 if ((alignment + len) > 4) {
Gleb Natapov4088bb32009-07-08 11:26:54 +0300728 apic_debug("KVM_APIC_READ: alignment error %x %d\n",
729 offset, len);
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300730 return 1;
Eddie Dong97222cc2007-09-12 10:58:04 +0300731 }
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300732
733 if (offset > 0x3f0 || !(rmask & (1ULL << (offset >> 4)))) {
Gleb Natapov4088bb32009-07-08 11:26:54 +0300734 apic_debug("KVM_APIC_READ: read reserved register %x\n",
735 offset);
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300736 return 1;
737 }
738
Eddie Dong97222cc2007-09-12 10:58:04 +0300739 result = __apic_read(apic, offset & ~0xf);
740
Marcelo Tosatti229456f2009-06-17 09:22:14 -0300741 trace_kvm_apic_read(offset, result);
742
Eddie Dong97222cc2007-09-12 10:58:04 +0300743 switch (len) {
744 case 1:
745 case 2:
746 case 4:
747 memcpy(data, (char *)&result + alignment, len);
748 break;
749 default:
750 printk(KERN_ERR "Local APIC read with len = %x, "
751 "should be 1,2, or 4 instead\n", len);
752 break;
753 }
Michael S. Tsirkinbda90202009-06-29 22:24:32 +0300754 return 0;
Eddie Dong97222cc2007-09-12 10:58:04 +0300755}
756
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300757static int apic_mmio_in_range(struct kvm_lapic *apic, gpa_t addr)
758{
759 return apic_hw_enabled(apic) &&
760 addr >= apic->base_address &&
761 addr < apic->base_address + LAPIC_MMIO_LENGTH;
762}
763
764static int apic_mmio_read(struct kvm_io_device *this,
765 gpa_t address, int len, void *data)
766{
767 struct kvm_lapic *apic = to_lapic(this);
768 u32 offset = address - apic->base_address;
769
770 if (!apic_mmio_in_range(apic, address))
771 return -EOPNOTSUPP;
772
773 apic_reg_read(apic, offset, len, data);
774
775 return 0;
776}
777
Eddie Dong97222cc2007-09-12 10:58:04 +0300778static void update_divide_count(struct kvm_lapic *apic)
779{
780 u32 tmp1, tmp2, tdcr;
781
782 tdcr = apic_get_reg(apic, APIC_TDCR);
783 tmp1 = tdcr & 0xf;
784 tmp2 = ((tmp1 & 0x3) | ((tmp1 & 0x8) >> 1)) + 1;
Marcelo Tosattid3c7b772009-02-23 10:57:41 -0300785 apic->divide_count = 0x1 << (tmp2 & 0x7);
Eddie Dong97222cc2007-09-12 10:58:04 +0300786
787 apic_debug("timer divide count is 0x%x\n",
Glauber Costa9b5843d2009-04-29 17:29:09 -0400788 apic->divide_count);
Eddie Dong97222cc2007-09-12 10:58:04 +0300789}
790
791static void start_apic_timer(struct kvm_lapic *apic)
792{
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +0800793 ktime_t now;
Marcelo Tosattid3c7b772009-02-23 10:57:41 -0300794 atomic_set(&apic->lapic_timer.pending, 0);
Avi Kivity0b975a32008-02-24 14:37:50 +0200795
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +0800796 if (apic_lvtt_period(apic) || apic_lvtt_oneshot(apic)) {
Guo Chaod5b0b5b2012-06-28 15:22:57 +0800797 /* lapic timer in oneshot or periodic mode */
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +0800798 now = apic->lapic_timer.timer.base->get_time();
799 apic->lapic_timer.period = (u64)apic_get_reg(apic, APIC_TMICT)
800 * APIC_BUS_CYCLE_NS * apic->divide_count;
Jan Kiszka9bc57912011-09-12 14:10:22 +0200801
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +0800802 if (!apic->lapic_timer.period)
803 return;
804 /*
805 * Do not allow the guest to program periodic timers with small
806 * interval, since the hrtimers are not throttled by the host
807 * scheduler.
808 */
809 if (apic_lvtt_period(apic)) {
810 s64 min_period = min_timer_period_us * 1000LL;
811
812 if (apic->lapic_timer.period < min_period) {
813 pr_info_ratelimited(
814 "kvm: vcpu %i: requested %lld ns "
815 "lapic timer period limited to %lld ns\n",
816 apic->vcpu->vcpu_id,
817 apic->lapic_timer.period, min_period);
818 apic->lapic_timer.period = min_period;
819 }
Jan Kiszka9bc57912011-09-12 14:10:22 +0200820 }
Avi Kivity0b975a32008-02-24 14:37:50 +0200821
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +0800822 hrtimer_start(&apic->lapic_timer.timer,
823 ktime_add_ns(now, apic->lapic_timer.period),
824 HRTIMER_MODE_ABS);
Eddie Dong97222cc2007-09-12 10:58:04 +0300825
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +0800826 apic_debug("%s: bus cycle is %" PRId64 "ns, now 0x%016"
Eddie Dong97222cc2007-09-12 10:58:04 +0300827 PRIx64 ", "
828 "timer initial count 0x%x, period %lldns, "
Harvey Harrisonb8688d52008-03-03 12:59:56 -0800829 "expire @ 0x%016" PRIx64 ".\n", __func__,
Eddie Dong97222cc2007-09-12 10:58:04 +0300830 APIC_BUS_CYCLE_NS, ktime_to_ns(now),
831 apic_get_reg(apic, APIC_TMICT),
Marcelo Tosattid3c7b772009-02-23 10:57:41 -0300832 apic->lapic_timer.period,
Eddie Dong97222cc2007-09-12 10:58:04 +0300833 ktime_to_ns(ktime_add_ns(now,
Marcelo Tosattid3c7b772009-02-23 10:57:41 -0300834 apic->lapic_timer.period)));
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +0800835 } else if (apic_lvtt_tscdeadline(apic)) {
836 /* lapic timer in tsc deadline mode */
837 u64 guest_tsc, tscdeadline = apic->lapic_timer.tscdeadline;
838 u64 ns = 0;
839 struct kvm_vcpu *vcpu = apic->vcpu;
Zachary Amsdencc578282012-02-03 15:43:50 -0200840 unsigned long this_tsc_khz = vcpu->arch.virtual_tsc_khz;
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +0800841 unsigned long flags;
842
843 if (unlikely(!tscdeadline || !this_tsc_khz))
844 return;
845
846 local_irq_save(flags);
847
848 now = apic->lapic_timer.timer.base->get_time();
849 guest_tsc = kvm_x86_ops->read_l1_tsc(vcpu);
850 if (likely(tscdeadline > guest_tsc)) {
851 ns = (tscdeadline - guest_tsc) * 1000000ULL;
852 do_div(ns, this_tsc_khz);
853 }
854 hrtimer_start(&apic->lapic_timer.timer,
855 ktime_add_ns(now, ns), HRTIMER_MODE_ABS);
856
857 local_irq_restore(flags);
858 }
Eddie Dong97222cc2007-09-12 10:58:04 +0300859}
860
Jan Kiszkacc6e4622008-10-20 10:20:03 +0200861static void apic_manage_nmi_watchdog(struct kvm_lapic *apic, u32 lvt0_val)
862{
863 int nmi_wd_enabled = apic_lvt_nmi_mode(apic_get_reg(apic, APIC_LVT0));
864
865 if (apic_lvt_nmi_mode(lvt0_val)) {
866 if (!nmi_wd_enabled) {
867 apic_debug("Receive NMI setting on APIC_LVT0 "
868 "for cpu %d\n", apic->vcpu->vcpu_id);
869 apic->vcpu->kvm->arch.vapics_in_nmi_mode++;
870 }
871 } else if (nmi_wd_enabled)
872 apic->vcpu->kvm->arch.vapics_in_nmi_mode--;
873}
874
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300875static int apic_reg_write(struct kvm_lapic *apic, u32 reg, u32 val)
Eddie Dong97222cc2007-09-12 10:58:04 +0300876{
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300877 int ret = 0;
Eddie Dong97222cc2007-09-12 10:58:04 +0300878
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300879 trace_kvm_apic_write(reg, val);
Eddie Dong97222cc2007-09-12 10:58:04 +0300880
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300881 switch (reg) {
Eddie Dong97222cc2007-09-12 10:58:04 +0300882 case APIC_ID: /* Local APIC ID */
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300883 if (!apic_x2apic_mode(apic))
884 apic_set_reg(apic, APIC_ID, val);
885 else
886 ret = 1;
Eddie Dong97222cc2007-09-12 10:58:04 +0300887 break;
888
889 case APIC_TASKPRI:
Avi Kivityb209749f2007-10-22 16:50:39 +0200890 report_tpr_access(apic, true);
Eddie Dong97222cc2007-09-12 10:58:04 +0300891 apic_set_tpr(apic, val & 0xff);
892 break;
893
894 case APIC_EOI:
895 apic_set_eoi(apic);
896 break;
897
898 case APIC_LDR:
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300899 if (!apic_x2apic_mode(apic))
900 apic_set_reg(apic, APIC_LDR, val & APIC_LDR_MASK);
901 else
902 ret = 1;
Eddie Dong97222cc2007-09-12 10:58:04 +0300903 break;
904
905 case APIC_DFR:
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300906 if (!apic_x2apic_mode(apic))
907 apic_set_reg(apic, APIC_DFR, val | 0x0FFFFFFF);
908 else
909 ret = 1;
Eddie Dong97222cc2007-09-12 10:58:04 +0300910 break;
911
Gleb Natapovfc61b802009-07-05 17:39:35 +0300912 case APIC_SPIV: {
913 u32 mask = 0x3ff;
914 if (apic_get_reg(apic, APIC_LVR) & APIC_LVR_DIRECTED_EOI)
915 mask |= APIC_SPIV_DIRECTED_EOI;
916 apic_set_reg(apic, APIC_SPIV, val & mask);
Eddie Dong97222cc2007-09-12 10:58:04 +0300917 if (!(val & APIC_SPIV_APIC_ENABLED)) {
918 int i;
919 u32 lvt_val;
920
921 for (i = 0; i < APIC_LVT_NUM; i++) {
922 lvt_val = apic_get_reg(apic,
923 APIC_LVTT + 0x10 * i);
924 apic_set_reg(apic, APIC_LVTT + 0x10 * i,
925 lvt_val | APIC_LVT_MASKED);
926 }
Marcelo Tosattid3c7b772009-02-23 10:57:41 -0300927 atomic_set(&apic->lapic_timer.pending, 0);
Eddie Dong97222cc2007-09-12 10:58:04 +0300928
929 }
930 break;
Gleb Natapovfc61b802009-07-05 17:39:35 +0300931 }
Eddie Dong97222cc2007-09-12 10:58:04 +0300932 case APIC_ICR:
933 /* No delay here, so we always clear the pending bit */
934 apic_set_reg(apic, APIC_ICR, val & ~(1 << 12));
935 apic_send_ipi(apic);
936 break;
937
938 case APIC_ICR2:
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300939 if (!apic_x2apic_mode(apic))
940 val &= 0xff000000;
941 apic_set_reg(apic, APIC_ICR2, val);
Eddie Dong97222cc2007-09-12 10:58:04 +0300942 break;
943
Jan Kiszka23930f92008-09-26 09:30:52 +0200944 case APIC_LVT0:
Jan Kiszkacc6e4622008-10-20 10:20:03 +0200945 apic_manage_nmi_watchdog(apic, val);
Eddie Dong97222cc2007-09-12 10:58:04 +0300946 case APIC_LVTTHMR:
947 case APIC_LVTPC:
Eddie Dong97222cc2007-09-12 10:58:04 +0300948 case APIC_LVT1:
949 case APIC_LVTERR:
950 /* TODO: Check vector */
951 if (!apic_sw_enabled(apic))
952 val |= APIC_LVT_MASKED;
953
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300954 val &= apic_lvt_mask[(reg - APIC_LVTT) >> 4];
955 apic_set_reg(apic, reg, val);
Eddie Dong97222cc2007-09-12 10:58:04 +0300956
957 break;
958
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +0800959 case APIC_LVTT:
960 if ((apic_get_reg(apic, APIC_LVTT) &
961 apic->lapic_timer.timer_mode_mask) !=
962 (val & apic->lapic_timer.timer_mode_mask))
963 hrtimer_cancel(&apic->lapic_timer.timer);
964
965 if (!apic_sw_enabled(apic))
966 val |= APIC_LVT_MASKED;
967 val &= (apic_lvt_mask[0] | apic->lapic_timer.timer_mode_mask);
968 apic_set_reg(apic, APIC_LVTT, val);
969 break;
970
Eddie Dong97222cc2007-09-12 10:58:04 +0300971 case APIC_TMICT:
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +0800972 if (apic_lvtt_tscdeadline(apic))
973 break;
974
Marcelo Tosattid3c7b772009-02-23 10:57:41 -0300975 hrtimer_cancel(&apic->lapic_timer.timer);
Eddie Dong97222cc2007-09-12 10:58:04 +0300976 apic_set_reg(apic, APIC_TMICT, val);
977 start_apic_timer(apic);
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300978 break;
Eddie Dong97222cc2007-09-12 10:58:04 +0300979
980 case APIC_TDCR:
981 if (val & 4)
Jan Kiszka7712de82011-09-12 11:25:51 +0200982 apic_debug("KVM_WRITE:TDCR %x\n", val);
Eddie Dong97222cc2007-09-12 10:58:04 +0300983 apic_set_reg(apic, APIC_TDCR, val);
984 update_divide_count(apic);
985 break;
986
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300987 case APIC_ESR:
988 if (apic_x2apic_mode(apic) && val != 0) {
Jan Kiszka7712de82011-09-12 11:25:51 +0200989 apic_debug("KVM_WRITE:ESR not zero %x\n", val);
Gleb Natapov0105d1a2009-07-05 17:39:36 +0300990 ret = 1;
991 }
992 break;
993
994 case APIC_SELF_IPI:
995 if (apic_x2apic_mode(apic)) {
996 apic_reg_write(apic, APIC_ICR, 0x40000 | (val & 0xff));
997 } else
998 ret = 1;
999 break;
Eddie Dong97222cc2007-09-12 10:58:04 +03001000 default:
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001001 ret = 1;
Eddie Dong97222cc2007-09-12 10:58:04 +03001002 break;
1003 }
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001004 if (ret)
1005 apic_debug("Local APIC Write to read-only register %x\n", reg);
1006 return ret;
1007}
1008
1009static int apic_mmio_write(struct kvm_io_device *this,
1010 gpa_t address, int len, const void *data)
1011{
1012 struct kvm_lapic *apic = to_lapic(this);
1013 unsigned int offset = address - apic->base_address;
1014 u32 val;
1015
1016 if (!apic_mmio_in_range(apic, address))
1017 return -EOPNOTSUPP;
1018
1019 /*
1020 * APIC register must be aligned on 128-bits boundary.
1021 * 32/64/128 bits registers must be accessed thru 32 bits.
1022 * Refer SDM 8.4.1
1023 */
1024 if (len != 4 || (offset & 0xf)) {
1025 /* Don't shout loud, $infamous_os would cause only noise. */
1026 apic_debug("apic write: bad size=%d %lx\n", len, (long)address);
Sheng Yang756975b2009-07-06 11:05:39 +08001027 return 0;
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001028 }
1029
1030 val = *(u32*)data;
1031
1032 /* too common printing */
1033 if (offset != APIC_EOI)
1034 apic_debug("%s: offset 0x%x with length 0x%x, and value is "
1035 "0x%x\n", __func__, offset, len, val);
1036
1037 apic_reg_write(apic, offset & 0xff0, val);
1038
Michael S. Tsirkinbda90202009-06-29 22:24:32 +03001039 return 0;
Eddie Dong97222cc2007-09-12 10:58:04 +03001040}
1041
Kevin Tian58fbbf22011-08-30 13:56:17 +03001042void kvm_lapic_set_eoi(struct kvm_vcpu *vcpu)
1043{
1044 struct kvm_lapic *apic = vcpu->arch.apic;
1045
1046 if (apic)
1047 apic_reg_write(vcpu->arch.apic, APIC_EOI, 0);
1048}
1049EXPORT_SYMBOL_GPL(kvm_lapic_set_eoi);
1050
Rusty Russelld5894442007-10-08 10:48:30 +10001051void kvm_free_lapic(struct kvm_vcpu *vcpu)
Eddie Dong97222cc2007-09-12 10:58:04 +03001052{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001053 if (!vcpu->arch.apic)
Eddie Dong97222cc2007-09-12 10:58:04 +03001054 return;
1055
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001056 hrtimer_cancel(&vcpu->arch.apic->lapic_timer.timer);
Eddie Dong97222cc2007-09-12 10:58:04 +03001057
Takuya Yoshikawaafc20182011-03-05 12:40:20 +09001058 if (vcpu->arch.apic->regs)
1059 free_page((unsigned long)vcpu->arch.apic->regs);
Eddie Dong97222cc2007-09-12 10:58:04 +03001060
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001061 kfree(vcpu->arch.apic);
Eddie Dong97222cc2007-09-12 10:58:04 +03001062}
1063
1064/*
1065 *----------------------------------------------------------------------
1066 * LAPIC interface
1067 *----------------------------------------------------------------------
1068 */
1069
Liu, Jinsonga3e06bb2011-09-22 16:55:52 +08001070u64 kvm_get_lapic_tscdeadline_msr(struct kvm_vcpu *vcpu)
1071{
1072 struct kvm_lapic *apic = vcpu->arch.apic;
1073 if (!apic)
1074 return 0;
1075
1076 if (apic_lvtt_oneshot(apic) || apic_lvtt_period(apic))
1077 return 0;
1078
1079 return apic->lapic_timer.tscdeadline;
1080}
1081
1082void kvm_set_lapic_tscdeadline_msr(struct kvm_vcpu *vcpu, u64 data)
1083{
1084 struct kvm_lapic *apic = vcpu->arch.apic;
1085 if (!apic)
1086 return;
1087
1088 if (apic_lvtt_oneshot(apic) || apic_lvtt_period(apic))
1089 return;
1090
1091 hrtimer_cancel(&apic->lapic_timer.timer);
1092 apic->lapic_timer.tscdeadline = data;
1093 start_apic_timer(apic);
1094}
1095
Eddie Dong97222cc2007-09-12 10:58:04 +03001096void kvm_lapic_set_tpr(struct kvm_vcpu *vcpu, unsigned long cr8)
1097{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001098 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03001099
1100 if (!apic)
1101 return;
Avi Kivityb93463a2007-10-25 16:52:32 +02001102 apic_set_tpr(apic, ((cr8 & 0x0f) << 4)
1103 | (apic_get_reg(apic, APIC_TASKPRI) & 4));
Eddie Dong97222cc2007-09-12 10:58:04 +03001104}
1105
1106u64 kvm_lapic_get_cr8(struct kvm_vcpu *vcpu)
1107{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001108 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03001109 u64 tpr;
1110
1111 if (!apic)
1112 return 0;
1113 tpr = (u64) apic_get_reg(apic, APIC_TASKPRI);
1114
1115 return (tpr & 0xf0) >> 4;
1116}
1117
1118void kvm_lapic_set_base(struct kvm_vcpu *vcpu, u64 value)
1119{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001120 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03001121
1122 if (!apic) {
1123 value |= MSR_IA32_APICBASE_BSP;
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001124 vcpu->arch.apic_base = value;
Eddie Dong97222cc2007-09-12 10:58:04 +03001125 return;
1126 }
Gleb Natapovc5af89b2009-06-09 15:56:26 +03001127
1128 if (!kvm_vcpu_is_bsp(apic->vcpu))
Eddie Dong97222cc2007-09-12 10:58:04 +03001129 value &= ~MSR_IA32_APICBASE_BSP;
1130
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001131 vcpu->arch.apic_base = value;
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001132 if (apic_x2apic_mode(apic)) {
1133 u32 id = kvm_apic_id(apic);
1134 u32 ldr = ((id & ~0xf) << 16) | (1 << (id & 0xf));
1135 apic_set_reg(apic, APIC_LDR, ldr);
1136 }
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001137 apic->base_address = apic->vcpu->arch.apic_base &
Eddie Dong97222cc2007-09-12 10:58:04 +03001138 MSR_IA32_APICBASE_BASE;
1139
1140 /* with FSB delivery interrupt, we can restart APIC functionality */
1141 apic_debug("apic base msr is 0x%016" PRIx64 ", and base address is "
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001142 "0x%lx.\n", apic->vcpu->arch.apic_base, apic->base_address);
Eddie Dong97222cc2007-09-12 10:58:04 +03001143
1144}
1145
He, Qingc5ec1532007-09-03 17:07:41 +03001146void kvm_lapic_reset(struct kvm_vcpu *vcpu)
Eddie Dong97222cc2007-09-12 10:58:04 +03001147{
1148 struct kvm_lapic *apic;
1149 int i;
1150
Harvey Harrisonb8688d52008-03-03 12:59:56 -08001151 apic_debug("%s\n", __func__);
Eddie Dong97222cc2007-09-12 10:58:04 +03001152
1153 ASSERT(vcpu);
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001154 apic = vcpu->arch.apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03001155 ASSERT(apic != NULL);
1156
1157 /* Stop the timer in case it's a reset to an active apic */
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001158 hrtimer_cancel(&apic->lapic_timer.timer);
Eddie Dong97222cc2007-09-12 10:58:04 +03001159
1160 apic_set_reg(apic, APIC_ID, vcpu->vcpu_id << 24);
Gleb Natapovfc61b802009-07-05 17:39:35 +03001161 kvm_apic_set_version(apic->vcpu);
Eddie Dong97222cc2007-09-12 10:58:04 +03001162
1163 for (i = 0; i < APIC_LVT_NUM; i++)
1164 apic_set_reg(apic, APIC_LVTT + 0x10 * i, APIC_LVT_MASKED);
Qing He40487c62007-09-17 14:47:13 +08001165 apic_set_reg(apic, APIC_LVT0,
1166 SET_APIC_DELIVERY_MODE(0, APIC_MODE_EXTINT));
Eddie Dong97222cc2007-09-12 10:58:04 +03001167
1168 apic_set_reg(apic, APIC_DFR, 0xffffffffU);
1169 apic_set_reg(apic, APIC_SPIV, 0xff);
1170 apic_set_reg(apic, APIC_TASKPRI, 0);
1171 apic_set_reg(apic, APIC_LDR, 0);
1172 apic_set_reg(apic, APIC_ESR, 0);
1173 apic_set_reg(apic, APIC_ICR, 0);
1174 apic_set_reg(apic, APIC_ICR2, 0);
1175 apic_set_reg(apic, APIC_TDCR, 0);
1176 apic_set_reg(apic, APIC_TMICT, 0);
1177 for (i = 0; i < 8; i++) {
1178 apic_set_reg(apic, APIC_IRR + 0x10 * i, 0);
1179 apic_set_reg(apic, APIC_ISR + 0x10 * i, 0);
1180 apic_set_reg(apic, APIC_TMR + 0x10 * i, 0);
1181 }
Gleb Natapov33e4c682009-06-11 11:06:51 +03001182 apic->irr_pending = false;
Michael S. Tsirkin8680b942012-06-24 19:24:26 +03001183 apic->isr_count = 0;
1184 apic->highest_isr_cache = -1;
Kevin Pedrettib33ac882007-10-21 08:54:53 +02001185 update_divide_count(apic);
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001186 atomic_set(&apic->lapic_timer.pending, 0);
Gleb Natapovc5af89b2009-06-09 15:56:26 +03001187 if (kvm_vcpu_is_bsp(vcpu))
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001188 vcpu->arch.apic_base |= MSR_IA32_APICBASE_BSP;
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03001189 vcpu->arch.pv_eoi.msr_val = 0;
Eddie Dong97222cc2007-09-12 10:58:04 +03001190 apic_update_ppr(apic);
1191
Gleb Natapove1035712009-03-05 16:34:59 +02001192 vcpu->arch.apic_arb_prio = 0;
Gleb Natapov41383772012-04-19 14:06:29 +03001193 vcpu->arch.apic_attention = 0;
Gleb Natapove1035712009-03-05 16:34:59 +02001194
Eddie Dong97222cc2007-09-12 10:58:04 +03001195 apic_debug(KERN_INFO "%s: vcpu=%p, id=%d, base_msr="
Harvey Harrisonb8688d52008-03-03 12:59:56 -08001196 "0x%016" PRIx64 ", base_address=0x%0lx.\n", __func__,
Eddie Dong97222cc2007-09-12 10:58:04 +03001197 vcpu, kvm_apic_id(apic),
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001198 vcpu->arch.apic_base, apic->base_address);
Eddie Dong97222cc2007-09-12 10:58:04 +03001199}
1200
Gleb Natapov343f94f2009-03-05 16:34:54 +02001201bool kvm_apic_present(struct kvm_vcpu *vcpu)
1202{
1203 return vcpu->arch.apic && apic_hw_enabled(vcpu->arch.apic);
1204}
1205
Eddie Dong97222cc2007-09-12 10:58:04 +03001206int kvm_lapic_enabled(struct kvm_vcpu *vcpu)
1207{
Gleb Natapov343f94f2009-03-05 16:34:54 +02001208 return kvm_apic_present(vcpu) && apic_sw_enabled(vcpu->arch.apic);
Eddie Dong97222cc2007-09-12 10:58:04 +03001209}
1210
1211/*
1212 *----------------------------------------------------------------------
1213 * timer interface
1214 *----------------------------------------------------------------------
1215 */
Eddie Dong1b9778d2007-09-03 16:56:58 +03001216
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001217static bool lapic_is_periodic(struct kvm_timer *ktimer)
Eddie Dong97222cc2007-09-12 10:58:04 +03001218{
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001219 struct kvm_lapic *apic = container_of(ktimer, struct kvm_lapic,
1220 lapic_timer);
1221 return apic_lvtt_period(apic);
Eddie Dong97222cc2007-09-12 10:58:04 +03001222}
1223
Marcelo Tosatti3d808402008-04-11 14:53:26 -03001224int apic_has_pending_timer(struct kvm_vcpu *vcpu)
1225{
1226 struct kvm_lapic *lapic = vcpu->arch.apic;
1227
Marcelo Tosatti54aaace2008-05-14 02:29:06 -03001228 if (lapic && apic_enabled(lapic) && apic_lvt_enabled(lapic, APIC_LVTT))
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001229 return atomic_read(&lapic->lapic_timer.pending);
Marcelo Tosatti3d808402008-04-11 14:53:26 -03001230
1231 return 0;
1232}
1233
Avi Kivity89342082011-11-10 14:57:21 +02001234int kvm_apic_local_deliver(struct kvm_lapic *apic, int lvt_type)
Eddie Dong1b9778d2007-09-03 16:56:58 +03001235{
Jan Kiszka8fdb2352008-10-20 10:20:02 +02001236 u32 reg = apic_get_reg(apic, lvt_type);
Jan Kiszka23930f92008-09-26 09:30:52 +02001237 int vector, mode, trig_mode;
Eddie Dong1b9778d2007-09-03 16:56:58 +03001238
Jan Kiszka8fdb2352008-10-20 10:20:02 +02001239 if (apic_hw_enabled(apic) && !(reg & APIC_LVT_MASKED)) {
Jan Kiszka23930f92008-09-26 09:30:52 +02001240 vector = reg & APIC_VECTOR_MASK;
1241 mode = reg & APIC_MODE_MASK;
1242 trig_mode = reg & APIC_LVT_LEVEL_TRIGGER;
1243 return __apic_accept_irq(apic, mode, vector, 1, trig_mode);
1244 }
1245 return 0;
1246}
1247
Jan Kiszka8fdb2352008-10-20 10:20:02 +02001248void kvm_apic_nmi_wd_deliver(struct kvm_vcpu *vcpu)
Jan Kiszka23930f92008-09-26 09:30:52 +02001249{
Jan Kiszka8fdb2352008-10-20 10:20:02 +02001250 struct kvm_lapic *apic = vcpu->arch.apic;
1251
1252 if (apic)
1253 kvm_apic_local_deliver(apic, APIC_LVT0);
Eddie Dong1b9778d2007-09-03 16:56:58 +03001254}
1255
Hannes Eder386eb6e2009-03-10 22:51:09 +01001256static struct kvm_timer_ops lapic_timer_ops = {
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001257 .is_periodic = lapic_is_periodic,
1258};
Eddie Dong97222cc2007-09-12 10:58:04 +03001259
Gregory Haskinsd76685c2009-06-01 12:54:50 -04001260static const struct kvm_io_device_ops apic_mmio_ops = {
1261 .read = apic_mmio_read,
1262 .write = apic_mmio_write,
Gregory Haskinsd76685c2009-06-01 12:54:50 -04001263};
1264
Eddie Dong97222cc2007-09-12 10:58:04 +03001265int kvm_create_lapic(struct kvm_vcpu *vcpu)
1266{
1267 struct kvm_lapic *apic;
1268
1269 ASSERT(vcpu != NULL);
1270 apic_debug("apic_init %d\n", vcpu->vcpu_id);
1271
1272 apic = kzalloc(sizeof(*apic), GFP_KERNEL);
1273 if (!apic)
1274 goto nomem;
1275
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001276 vcpu->arch.apic = apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03001277
Takuya Yoshikawaafc20182011-03-05 12:40:20 +09001278 apic->regs = (void *)get_zeroed_page(GFP_KERNEL);
1279 if (!apic->regs) {
Eddie Dong97222cc2007-09-12 10:58:04 +03001280 printk(KERN_ERR "malloc apic regs error for vcpu %x\n",
1281 vcpu->vcpu_id);
Rusty Russelld5894442007-10-08 10:48:30 +10001282 goto nomem_free_apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03001283 }
Eddie Dong97222cc2007-09-12 10:58:04 +03001284 apic->vcpu = vcpu;
1285
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001286 hrtimer_init(&apic->lapic_timer.timer, CLOCK_MONOTONIC,
1287 HRTIMER_MODE_ABS);
1288 apic->lapic_timer.timer.function = kvm_timer_fn;
1289 apic->lapic_timer.t_ops = &lapic_timer_ops;
1290 apic->lapic_timer.kvm = vcpu->kvm;
Gleb Natapov1ed0ce02009-06-09 15:56:27 +03001291 apic->lapic_timer.vcpu = vcpu;
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001292
Eddie Dong97222cc2007-09-12 10:58:04 +03001293 apic->base_address = APIC_DEFAULT_PHYS_BASE;
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001294 vcpu->arch.apic_base = APIC_DEFAULT_PHYS_BASE;
Eddie Dong97222cc2007-09-12 10:58:04 +03001295
He, Qingc5ec1532007-09-03 17:07:41 +03001296 kvm_lapic_reset(vcpu);
Gregory Haskinsd76685c2009-06-01 12:54:50 -04001297 kvm_iodevice_init(&apic->dev, &apic_mmio_ops);
Eddie Dong97222cc2007-09-12 10:58:04 +03001298
1299 return 0;
Rusty Russelld5894442007-10-08 10:48:30 +10001300nomem_free_apic:
1301 kfree(apic);
Eddie Dong97222cc2007-09-12 10:58:04 +03001302nomem:
Eddie Dong97222cc2007-09-12 10:58:04 +03001303 return -ENOMEM;
1304}
Eddie Dong97222cc2007-09-12 10:58:04 +03001305
1306int kvm_apic_has_interrupt(struct kvm_vcpu *vcpu)
1307{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001308 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03001309 int highest_irr;
1310
1311 if (!apic || !apic_enabled(apic))
1312 return -1;
1313
Yang, Sheng6e5d8652007-09-12 18:03:11 +08001314 apic_update_ppr(apic);
Eddie Dong97222cc2007-09-12 10:58:04 +03001315 highest_irr = apic_find_highest_irr(apic);
1316 if ((highest_irr == -1) ||
1317 ((highest_irr & 0xF0) <= apic_get_reg(apic, APIC_PROCPRI)))
1318 return -1;
1319 return highest_irr;
1320}
1321
Qing He40487c62007-09-17 14:47:13 +08001322int kvm_apic_accept_pic_intr(struct kvm_vcpu *vcpu)
1323{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001324 u32 lvt0 = apic_get_reg(vcpu->arch.apic, APIC_LVT0);
Qing He40487c62007-09-17 14:47:13 +08001325 int r = 0;
1326
Chris Lalancettee7dca5c2010-06-16 17:11:12 -04001327 if (!apic_hw_enabled(vcpu->arch.apic))
1328 r = 1;
1329 if ((lvt0 & APIC_LVT_MASKED) == 0 &&
1330 GET_APIC_DELIVERY_MODE(lvt0) == APIC_MODE_EXTINT)
1331 r = 1;
Qing He40487c62007-09-17 14:47:13 +08001332 return r;
1333}
1334
Eddie Dong1b9778d2007-09-03 16:56:58 +03001335void kvm_inject_apic_timer_irqs(struct kvm_vcpu *vcpu)
1336{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001337 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Dong1b9778d2007-09-03 16:56:58 +03001338
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001339 if (apic && atomic_read(&apic->lapic_timer.pending) > 0) {
Jan Kiszka8fdb2352008-10-20 10:20:02 +02001340 if (kvm_apic_local_deliver(apic, APIC_LVTT))
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001341 atomic_dec(&apic->lapic_timer.pending);
Eddie Dong1b9778d2007-09-03 16:56:58 +03001342 }
1343}
1344
Eddie Dong97222cc2007-09-12 10:58:04 +03001345int kvm_get_apic_interrupt(struct kvm_vcpu *vcpu)
1346{
1347 int vector = kvm_apic_has_interrupt(vcpu);
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001348 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03001349
1350 if (vector == -1)
1351 return -1;
1352
Michael S. Tsirkin8680b942012-06-24 19:24:26 +03001353 apic_set_isr(vector, apic);
Eddie Dong97222cc2007-09-12 10:58:04 +03001354 apic_update_ppr(apic);
1355 apic_clear_irr(vector, apic);
1356 return vector;
1357}
Eddie Dong96ad2cc2007-09-06 12:22:56 +03001358
1359void kvm_apic_post_state_restore(struct kvm_vcpu *vcpu)
1360{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001361 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Dong96ad2cc2007-09-06 12:22:56 +03001362
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001363 apic->base_address = vcpu->arch.apic_base &
Eddie Dong96ad2cc2007-09-06 12:22:56 +03001364 MSR_IA32_APICBASE_BASE;
Gleb Natapovfc61b802009-07-05 17:39:35 +03001365 kvm_apic_set_version(vcpu);
1366
Eddie Dong96ad2cc2007-09-06 12:22:56 +03001367 apic_update_ppr(apic);
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001368 hrtimer_cancel(&apic->lapic_timer.timer);
Eddie Dong96ad2cc2007-09-06 12:22:56 +03001369 update_divide_count(apic);
1370 start_apic_timer(apic);
Marcelo Tosatti6e24a6e2009-12-14 17:37:35 -02001371 apic->irr_pending = true;
Michael S. Tsirkin8680b942012-06-24 19:24:26 +03001372 apic->isr_count = count_vectors(apic->regs + APIC_ISR);
1373 apic->highest_isr_cache = -1;
Avi Kivity3842d132010-07-27 12:30:24 +03001374 kvm_make_request(KVM_REQ_EVENT, vcpu);
Eddie Dong96ad2cc2007-09-06 12:22:56 +03001375}
Eddie Donga3d7f852007-09-03 16:15:12 +03001376
Avi Kivity2f52d582008-01-16 12:49:30 +02001377void __kvm_migrate_apic_timer(struct kvm_vcpu *vcpu)
Eddie Donga3d7f852007-09-03 16:15:12 +03001378{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001379 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Donga3d7f852007-09-03 16:15:12 +03001380 struct hrtimer *timer;
1381
1382 if (!apic)
1383 return;
1384
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001385 timer = &apic->lapic_timer.timer;
Eddie Donga3d7f852007-09-03 16:15:12 +03001386 if (hrtimer_cancel(timer))
Arjan van de Venbeb20d522008-09-01 14:55:57 -07001387 hrtimer_start_expires(timer, HRTIMER_MODE_ABS);
Eddie Donga3d7f852007-09-03 16:15:12 +03001388}
Avi Kivityb93463a2007-10-25 16:52:32 +02001389
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03001390/*
1391 * apic_sync_pv_eoi_from_guest - called on vmexit or cancel interrupt
1392 *
1393 * Detect whether guest triggered PV EOI since the
1394 * last entry. If yes, set EOI on guests's behalf.
1395 * Clear PV EOI in guest memory in any case.
1396 */
1397static void apic_sync_pv_eoi_from_guest(struct kvm_vcpu *vcpu,
1398 struct kvm_lapic *apic)
1399{
1400 bool pending;
1401 int vector;
1402 /*
1403 * PV EOI state is derived from KVM_APIC_PV_EOI_PENDING in host
1404 * and KVM_PV_EOI_ENABLED in guest memory as follows:
1405 *
1406 * KVM_APIC_PV_EOI_PENDING is unset:
1407 * -> host disabled PV EOI.
1408 * KVM_APIC_PV_EOI_PENDING is set, KVM_PV_EOI_ENABLED is set:
1409 * -> host enabled PV EOI, guest did not execute EOI yet.
1410 * KVM_APIC_PV_EOI_PENDING is set, KVM_PV_EOI_ENABLED is unset:
1411 * -> host enabled PV EOI, guest executed EOI.
1412 */
1413 BUG_ON(!pv_eoi_enabled(vcpu));
1414 pending = pv_eoi_get_pending(vcpu);
1415 /*
1416 * Clear pending bit in any case: it will be set again on vmentry.
1417 * While this might not be ideal from performance point of view,
1418 * this makes sure pv eoi is only enabled when we know it's safe.
1419 */
1420 pv_eoi_clr_pending(vcpu);
1421 if (pending)
1422 return;
1423 vector = apic_set_eoi(apic);
1424 trace_kvm_pv_eoi(apic, vector);
1425}
1426
Avi Kivityb93463a2007-10-25 16:52:32 +02001427void kvm_lapic_sync_from_vapic(struct kvm_vcpu *vcpu)
1428{
1429 u32 data;
1430 void *vapic;
1431
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03001432 if (test_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention))
1433 apic_sync_pv_eoi_from_guest(vcpu, vcpu->arch.apic);
1434
Gleb Natapov41383772012-04-19 14:06:29 +03001435 if (!test_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention))
Avi Kivityb93463a2007-10-25 16:52:32 +02001436 return;
1437
Cong Wang8fd75e12011-11-25 23:14:17 +08001438 vapic = kmap_atomic(vcpu->arch.apic->vapic_page);
Avi Kivityb93463a2007-10-25 16:52:32 +02001439 data = *(u32 *)(vapic + offset_in_page(vcpu->arch.apic->vapic_addr));
Cong Wang8fd75e12011-11-25 23:14:17 +08001440 kunmap_atomic(vapic);
Avi Kivityb93463a2007-10-25 16:52:32 +02001441
1442 apic_set_tpr(vcpu->arch.apic, data & 0xff);
1443}
1444
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03001445/*
1446 * apic_sync_pv_eoi_to_guest - called before vmentry
1447 *
1448 * Detect whether it's safe to enable PV EOI and
1449 * if yes do so.
1450 */
1451static void apic_sync_pv_eoi_to_guest(struct kvm_vcpu *vcpu,
1452 struct kvm_lapic *apic)
1453{
1454 if (!pv_eoi_enabled(vcpu) ||
1455 /* IRR set or many bits in ISR: could be nested. */
1456 apic->irr_pending ||
1457 /* Cache not set: could be safe but we don't bother. */
1458 apic->highest_isr_cache == -1 ||
1459 /* Need EOI to update ioapic. */
1460 kvm_ioapic_handles_vector(vcpu->kvm, apic->highest_isr_cache)) {
1461 /*
1462 * PV EOI was disabled by apic_sync_pv_eoi_from_guest
1463 * so we need not do anything here.
1464 */
1465 return;
1466 }
1467
1468 pv_eoi_set_pending(apic->vcpu);
1469}
1470
Avi Kivityb93463a2007-10-25 16:52:32 +02001471void kvm_lapic_sync_to_vapic(struct kvm_vcpu *vcpu)
1472{
1473 u32 data, tpr;
1474 int max_irr, max_isr;
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03001475 struct kvm_lapic *apic = vcpu->arch.apic;
Avi Kivityb93463a2007-10-25 16:52:32 +02001476 void *vapic;
1477
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03001478 apic_sync_pv_eoi_to_guest(vcpu, apic);
1479
Gleb Natapov41383772012-04-19 14:06:29 +03001480 if (!test_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention))
Avi Kivityb93463a2007-10-25 16:52:32 +02001481 return;
1482
Avi Kivityb93463a2007-10-25 16:52:32 +02001483 tpr = apic_get_reg(apic, APIC_TASKPRI) & 0xff;
1484 max_irr = apic_find_highest_irr(apic);
1485 if (max_irr < 0)
1486 max_irr = 0;
1487 max_isr = apic_find_highest_isr(apic);
1488 if (max_isr < 0)
1489 max_isr = 0;
1490 data = (tpr & 0xff) | ((max_isr & 0xf0) << 8) | (max_irr << 24);
1491
Cong Wang8fd75e12011-11-25 23:14:17 +08001492 vapic = kmap_atomic(vcpu->arch.apic->vapic_page);
Avi Kivityb93463a2007-10-25 16:52:32 +02001493 *(u32 *)(vapic + offset_in_page(vcpu->arch.apic->vapic_addr)) = data;
Cong Wang8fd75e12011-11-25 23:14:17 +08001494 kunmap_atomic(vapic);
Avi Kivityb93463a2007-10-25 16:52:32 +02001495}
1496
1497void kvm_lapic_set_vapic_addr(struct kvm_vcpu *vcpu, gpa_t vapic_addr)
1498{
Avi Kivityb93463a2007-10-25 16:52:32 +02001499 vcpu->arch.apic->vapic_addr = vapic_addr;
Gleb Natapov41383772012-04-19 14:06:29 +03001500 if (vapic_addr)
1501 __set_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention);
1502 else
1503 __clear_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention);
Avi Kivityb93463a2007-10-25 16:52:32 +02001504}
Gleb Natapov0105d1a2009-07-05 17:39:36 +03001505
1506int kvm_x2apic_msr_write(struct kvm_vcpu *vcpu, u32 msr, u64 data)
1507{
1508 struct kvm_lapic *apic = vcpu->arch.apic;
1509 u32 reg = (msr - APIC_BASE_MSR) << 4;
1510
1511 if (!irqchip_in_kernel(vcpu->kvm) || !apic_x2apic_mode(apic))
1512 return 1;
1513
1514 /* if this is ICR write vector before command */
1515 if (msr == 0x830)
1516 apic_reg_write(apic, APIC_ICR2, (u32)(data >> 32));
1517 return apic_reg_write(apic, reg, (u32)data);
1518}
1519
1520int kvm_x2apic_msr_read(struct kvm_vcpu *vcpu, u32 msr, u64 *data)
1521{
1522 struct kvm_lapic *apic = vcpu->arch.apic;
1523 u32 reg = (msr - APIC_BASE_MSR) << 4, low, high = 0;
1524
1525 if (!irqchip_in_kernel(vcpu->kvm) || !apic_x2apic_mode(apic))
1526 return 1;
1527
1528 if (apic_reg_read(apic, reg, 4, &low))
1529 return 1;
1530 if (msr == 0x830)
1531 apic_reg_read(apic, APIC_ICR2, 4, &high);
1532
1533 *data = (((u64)high) << 32) | low;
1534
1535 return 0;
1536}
Gleb Natapov10388a02010-01-17 15:51:23 +02001537
1538int kvm_hv_vapic_msr_write(struct kvm_vcpu *vcpu, u32 reg, u64 data)
1539{
1540 struct kvm_lapic *apic = vcpu->arch.apic;
1541
1542 if (!irqchip_in_kernel(vcpu->kvm))
1543 return 1;
1544
1545 /* if this is ICR write vector before command */
1546 if (reg == APIC_ICR)
1547 apic_reg_write(apic, APIC_ICR2, (u32)(data >> 32));
1548 return apic_reg_write(apic, reg, (u32)data);
1549}
1550
1551int kvm_hv_vapic_msr_read(struct kvm_vcpu *vcpu, u32 reg, u64 *data)
1552{
1553 struct kvm_lapic *apic = vcpu->arch.apic;
1554 u32 low, high = 0;
1555
1556 if (!irqchip_in_kernel(vcpu->kvm))
1557 return 1;
1558
1559 if (apic_reg_read(apic, reg, 4, &low))
1560 return 1;
1561 if (reg == APIC_ICR)
1562 apic_reg_read(apic, APIC_ICR2, 4, &high);
1563
1564 *data = (((u64)high) << 32) | low;
1565
1566 return 0;
1567}
Michael S. Tsirkinae7a2a32012-06-24 19:25:07 +03001568
1569int kvm_lapic_enable_pv_eoi(struct kvm_vcpu *vcpu, u64 data)
1570{
1571 u64 addr = data & ~KVM_MSR_ENABLED;
1572 if (!IS_ALIGNED(addr, 4))
1573 return 1;
1574
1575 vcpu->arch.pv_eoi.msr_val = data;
1576 if (!pv_eoi_enabled(vcpu))
1577 return 0;
1578 return kvm_gfn_to_hva_cache_init(vcpu->kvm, &vcpu->arch.pv_eoi.data,
1579 addr);
1580}