blob: 32cdb246a8f2278c961b0d27179ec304eb0bd66c [file] [log] [blame]
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001/*
2 * Copyright (c) 2008 Atheros Communications Inc.
3 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070017#include <linux/nl80211.h>
Sujith394cf0a2009-02-09 13:26:54 +053018#include "ath9k.h"
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070019
20#define ATH_PCI_VERSION "0.1"
21
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070022static char *dev_info = "ath9k";
23
24MODULE_AUTHOR("Atheros Communications");
25MODULE_DESCRIPTION("Support for Atheros 802.11n wireless LAN cards.");
26MODULE_SUPPORTED_DEVICE("Atheros 802.11n WLAN cards");
27MODULE_LICENSE("Dual BSD/GPL");
28
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -080029/* We use the hw_value as an index into our private channel structure */
30
31#define CHAN2G(_freq, _idx) { \
32 .center_freq = (_freq), \
33 .hw_value = (_idx), \
34 .max_power = 30, \
35}
36
37#define CHAN5G(_freq, _idx) { \
38 .band = IEEE80211_BAND_5GHZ, \
39 .center_freq = (_freq), \
40 .hw_value = (_idx), \
41 .max_power = 30, \
42}
43
44/* Some 2 GHz radios are actually tunable on 2312-2732
45 * on 5 MHz steps, we support the channels which we know
46 * we have calibration data for all cards though to make
47 * this static */
48static struct ieee80211_channel ath9k_2ghz_chantable[] = {
49 CHAN2G(2412, 0), /* Channel 1 */
50 CHAN2G(2417, 1), /* Channel 2 */
51 CHAN2G(2422, 2), /* Channel 3 */
52 CHAN2G(2427, 3), /* Channel 4 */
53 CHAN2G(2432, 4), /* Channel 5 */
54 CHAN2G(2437, 5), /* Channel 6 */
55 CHAN2G(2442, 6), /* Channel 7 */
56 CHAN2G(2447, 7), /* Channel 8 */
57 CHAN2G(2452, 8), /* Channel 9 */
58 CHAN2G(2457, 9), /* Channel 10 */
59 CHAN2G(2462, 10), /* Channel 11 */
60 CHAN2G(2467, 11), /* Channel 12 */
61 CHAN2G(2472, 12), /* Channel 13 */
62 CHAN2G(2484, 13), /* Channel 14 */
63};
64
65/* Some 5 GHz radios are actually tunable on XXXX-YYYY
66 * on 5 MHz steps, we support the channels which we know
67 * we have calibration data for all cards though to make
68 * this static */
69static struct ieee80211_channel ath9k_5ghz_chantable[] = {
70 /* _We_ call this UNII 1 */
71 CHAN5G(5180, 14), /* Channel 36 */
72 CHAN5G(5200, 15), /* Channel 40 */
73 CHAN5G(5220, 16), /* Channel 44 */
74 CHAN5G(5240, 17), /* Channel 48 */
75 /* _We_ call this UNII 2 */
76 CHAN5G(5260, 18), /* Channel 52 */
77 CHAN5G(5280, 19), /* Channel 56 */
78 CHAN5G(5300, 20), /* Channel 60 */
79 CHAN5G(5320, 21), /* Channel 64 */
80 /* _We_ call this "Middle band" */
81 CHAN5G(5500, 22), /* Channel 100 */
82 CHAN5G(5520, 23), /* Channel 104 */
83 CHAN5G(5540, 24), /* Channel 108 */
84 CHAN5G(5560, 25), /* Channel 112 */
85 CHAN5G(5580, 26), /* Channel 116 */
86 CHAN5G(5600, 27), /* Channel 120 */
87 CHAN5G(5620, 28), /* Channel 124 */
88 CHAN5G(5640, 29), /* Channel 128 */
89 CHAN5G(5660, 30), /* Channel 132 */
90 CHAN5G(5680, 31), /* Channel 136 */
91 CHAN5G(5700, 32), /* Channel 140 */
92 /* _We_ call this UNII 3 */
93 CHAN5G(5745, 33), /* Channel 149 */
94 CHAN5G(5765, 34), /* Channel 153 */
95 CHAN5G(5785, 35), /* Channel 157 */
96 CHAN5G(5805, 36), /* Channel 161 */
97 CHAN5G(5825, 37), /* Channel 165 */
98};
99
Luis R. Rodriguezce111ba2008-12-23 15:58:39 -0800100static void ath_cache_conf_rate(struct ath_softc *sc,
101 struct ieee80211_conf *conf)
Sujithff37e332008-11-24 12:07:55 +0530102{
Luis R. Rodriguez030bb492008-12-23 15:58:37 -0800103 switch (conf->channel->band) {
104 case IEEE80211_BAND_2GHZ:
105 if (conf_is_ht20(conf))
106 sc->cur_rate_table =
107 sc->hw_rate_table[ATH9K_MODE_11NG_HT20];
108 else if (conf_is_ht40_minus(conf))
109 sc->cur_rate_table =
110 sc->hw_rate_table[ATH9K_MODE_11NG_HT40MINUS];
111 else if (conf_is_ht40_plus(conf))
112 sc->cur_rate_table =
113 sc->hw_rate_table[ATH9K_MODE_11NG_HT40PLUS];
Luis R. Rodriguez96742252008-12-23 15:58:38 -0800114 else
Luis R. Rodriguez030bb492008-12-23 15:58:37 -0800115 sc->cur_rate_table =
116 sc->hw_rate_table[ATH9K_MODE_11G];
Luis R. Rodriguez030bb492008-12-23 15:58:37 -0800117 break;
118 case IEEE80211_BAND_5GHZ:
119 if (conf_is_ht20(conf))
120 sc->cur_rate_table =
121 sc->hw_rate_table[ATH9K_MODE_11NA_HT20];
122 else if (conf_is_ht40_minus(conf))
123 sc->cur_rate_table =
124 sc->hw_rate_table[ATH9K_MODE_11NA_HT40MINUS];
125 else if (conf_is_ht40_plus(conf))
126 sc->cur_rate_table =
127 sc->hw_rate_table[ATH9K_MODE_11NA_HT40PLUS];
128 else
Luis R. Rodriguez96742252008-12-23 15:58:38 -0800129 sc->cur_rate_table =
130 sc->hw_rate_table[ATH9K_MODE_11A];
Luis R. Rodriguez030bb492008-12-23 15:58:37 -0800131 break;
132 default:
Luis R. Rodriguezce111ba2008-12-23 15:58:39 -0800133 BUG_ON(1);
Luis R. Rodriguez030bb492008-12-23 15:58:37 -0800134 break;
135 }
Sujithff37e332008-11-24 12:07:55 +0530136}
137
138static void ath_update_txpow(struct ath_softc *sc)
139{
Sujithcbe61d82009-02-09 13:27:12 +0530140 struct ath_hw *ah = sc->sc_ah;
Sujithff37e332008-11-24 12:07:55 +0530141 u32 txpow;
142
Sujith17d79042009-02-09 13:27:03 +0530143 if (sc->curtxpow != sc->config.txpowlimit) {
144 ath9k_hw_set_txpowerlimit(ah, sc->config.txpowlimit);
Sujithff37e332008-11-24 12:07:55 +0530145 /* read back in case value is clamped */
146 ath9k_hw_getcapability(ah, ATH9K_CAP_TXPOW, 1, &txpow);
Sujith17d79042009-02-09 13:27:03 +0530147 sc->curtxpow = txpow;
Sujithff37e332008-11-24 12:07:55 +0530148 }
149}
150
151static u8 parse_mpdudensity(u8 mpdudensity)
152{
153 /*
154 * 802.11n D2.0 defined values for "Minimum MPDU Start Spacing":
155 * 0 for no restriction
156 * 1 for 1/4 us
157 * 2 for 1/2 us
158 * 3 for 1 us
159 * 4 for 2 us
160 * 5 for 4 us
161 * 6 for 8 us
162 * 7 for 16 us
163 */
164 switch (mpdudensity) {
165 case 0:
166 return 0;
167 case 1:
168 case 2:
169 case 3:
170 /* Our lower layer calculations limit our precision to
171 1 microsecond */
172 return 1;
173 case 4:
174 return 2;
175 case 5:
176 return 4;
177 case 6:
178 return 8;
179 case 7:
180 return 16;
181 default:
182 return 0;
183 }
184}
185
186static void ath_setup_rates(struct ath_softc *sc, enum ieee80211_band band)
187{
188 struct ath_rate_table *rate_table = NULL;
189 struct ieee80211_supported_band *sband;
190 struct ieee80211_rate *rate;
191 int i, maxrates;
192
193 switch (band) {
194 case IEEE80211_BAND_2GHZ:
195 rate_table = sc->hw_rate_table[ATH9K_MODE_11G];
196 break;
197 case IEEE80211_BAND_5GHZ:
198 rate_table = sc->hw_rate_table[ATH9K_MODE_11A];
199 break;
200 default:
201 break;
202 }
203
204 if (rate_table == NULL)
205 return;
206
207 sband = &sc->sbands[band];
208 rate = sc->rates[band];
209
210 if (rate_table->rate_cnt > ATH_RATE_MAX)
211 maxrates = ATH_RATE_MAX;
212 else
213 maxrates = rate_table->rate_cnt;
214
215 for (i = 0; i < maxrates; i++) {
216 rate[i].bitrate = rate_table->info[i].ratekbps / 100;
217 rate[i].hw_value = rate_table->info[i].ratecode;
Sujithf46730d2009-01-27 13:51:03 +0530218 if (rate_table->info[i].short_preamble) {
219 rate[i].hw_value_short = rate_table->info[i].ratecode |
220 rate_table->info[i].short_preamble;
221 rate[i].flags = IEEE80211_RATE_SHORT_PREAMBLE;
222 }
Sujithff37e332008-11-24 12:07:55 +0530223 sband->n_bitrates++;
Sujithf46730d2009-01-27 13:51:03 +0530224
Sujith04bd4632008-11-28 22:18:05 +0530225 DPRINTF(sc, ATH_DBG_CONFIG, "Rate: %2dMbps, ratecode: %2d\n",
226 rate[i].bitrate / 10, rate[i].hw_value);
Sujithff37e332008-11-24 12:07:55 +0530227 }
228}
229
Sujithff37e332008-11-24 12:07:55 +0530230/*
231 * Set/change channels. If the channel is really being changed, it's done
232 * by reseting the chip. To accomplish this we must first cleanup any pending
233 * DMA, then restart stuff.
234*/
235static int ath_set_channel(struct ath_softc *sc, struct ath9k_channel *hchan)
236{
Sujithcbe61d82009-02-09 13:27:12 +0530237 struct ath_hw *ah = sc->sc_ah;
Sujithff37e332008-11-24 12:07:55 +0530238 bool fastcc = true, stopped;
Luis R. Rodriguez030bb492008-12-23 15:58:37 -0800239 struct ieee80211_hw *hw = sc->hw;
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -0800240 struct ieee80211_channel *channel = hw->conf.channel;
241 int r;
Sujithff37e332008-11-24 12:07:55 +0530242
243 if (sc->sc_flags & SC_OP_INVALID)
244 return -EIO;
245
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +0530246 ath9k_ps_wakeup(sc);
247
Luis R. Rodriguezc0d7c7a2008-12-23 15:58:50 -0800248 /*
249 * This is only performed if the channel settings have
250 * actually changed.
251 *
252 * To switch channels clear any pending DMA operations;
253 * wait long enough for the RX fifo to drain, reset the
254 * hardware at the new frequency, and then re-enable
255 * the relevant bits of the h/w.
256 */
257 ath9k_hw_set_interrupts(ah, 0);
Sujith043a0402009-01-16 21:38:47 +0530258 ath_drain_all_txq(sc, false);
Luis R. Rodriguezc0d7c7a2008-12-23 15:58:50 -0800259 stopped = ath_stoprecv(sc);
Sujithff37e332008-11-24 12:07:55 +0530260
Luis R. Rodriguezc0d7c7a2008-12-23 15:58:50 -0800261 /* XXX: do not flush receive queue here. We don't want
262 * to flush data frames already in queue because of
263 * changing channel. */
Sujithff37e332008-11-24 12:07:55 +0530264
Luis R. Rodriguezc0d7c7a2008-12-23 15:58:50 -0800265 if (!stopped || (sc->sc_flags & SC_OP_FULL_RESET))
266 fastcc = false;
Sujithff37e332008-11-24 12:07:55 +0530267
Luis R. Rodriguezc0d7c7a2008-12-23 15:58:50 -0800268 DPRINTF(sc, ATH_DBG_CONFIG,
269 "(%u MHz) -> (%u MHz), chanwidth: %d\n",
Sujith2660b812009-02-09 13:27:26 +0530270 sc->sc_ah->curchan->channel,
Luis R. Rodriguezc0d7c7a2008-12-23 15:58:50 -0800271 channel->center_freq, sc->tx_chan_width);
Sujith99405f92008-11-24 12:08:35 +0530272
Luis R. Rodriguezc0d7c7a2008-12-23 15:58:50 -0800273 spin_lock_bh(&sc->sc_resetlock);
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -0800274
Luis R. Rodriguezc0d7c7a2008-12-23 15:58:50 -0800275 r = ath9k_hw_reset(ah, hchan, fastcc);
276 if (r) {
277 DPRINTF(sc, ATH_DBG_FATAL,
278 "Unable to reset channel (%u Mhz) "
279 "reset status %u\n",
280 channel->center_freq, r);
Sujithff37e332008-11-24 12:07:55 +0530281 spin_unlock_bh(&sc->sc_resetlock);
Luis R. Rodriguezc0d7c7a2008-12-23 15:58:50 -0800282 return r;
Sujithff37e332008-11-24 12:07:55 +0530283 }
Luis R. Rodriguezc0d7c7a2008-12-23 15:58:50 -0800284 spin_unlock_bh(&sc->sc_resetlock);
285
286 sc->sc_flags &= ~SC_OP_CHAINMASK_UPDATE;
287 sc->sc_flags &= ~SC_OP_FULL_RESET;
288
289 if (ath_startrecv(sc) != 0) {
290 DPRINTF(sc, ATH_DBG_FATAL,
291 "Unable to restart recv logic\n");
292 return -EIO;
293 }
294
295 ath_cache_conf_rate(sc, &hw->conf);
296 ath_update_txpow(sc);
Sujith17d79042009-02-09 13:27:03 +0530297 ath9k_hw_set_interrupts(ah, sc->imask);
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +0530298 ath9k_ps_restore(sc);
Sujithff37e332008-11-24 12:07:55 +0530299 return 0;
300}
301
302/*
303 * This routine performs the periodic noise floor calibration function
304 * that is used to adjust and optimize the chip performance. This
305 * takes environmental changes (location, temperature) into account.
306 * When the task is complete, it reschedules itself depending on the
307 * appropriate interval that was calculated.
308 */
309static void ath_ani_calibrate(unsigned long data)
310{
311 struct ath_softc *sc;
Sujithcbe61d82009-02-09 13:27:12 +0530312 struct ath_hw *ah;
Sujithff37e332008-11-24 12:07:55 +0530313 bool longcal = false;
314 bool shortcal = false;
315 bool aniflag = false;
316 unsigned int timestamp = jiffies_to_msecs(jiffies);
317 u32 cal_interval;
318
319 sc = (struct ath_softc *)data;
320 ah = sc->sc_ah;
321
322 /*
323 * don't calibrate when we're scanning.
324 * we are most likely not on our home channel.
325 */
Sujithb77f4832008-12-07 21:44:03 +0530326 if (sc->rx.rxfilter & FIF_BCN_PRBRESP_PROMISC)
Sujithff37e332008-11-24 12:07:55 +0530327 return;
328
329 /* Long calibration runs independently of short calibration. */
Sujith17d79042009-02-09 13:27:03 +0530330 if ((timestamp - sc->ani.longcal_timer) >= ATH_LONG_CALINTERVAL) {
Sujithff37e332008-11-24 12:07:55 +0530331 longcal = true;
Sujith04bd4632008-11-28 22:18:05 +0530332 DPRINTF(sc, ATH_DBG_ANI, "longcal @%lu\n", jiffies);
Sujith17d79042009-02-09 13:27:03 +0530333 sc->ani.longcal_timer = timestamp;
Sujithff37e332008-11-24 12:07:55 +0530334 }
335
Sujith17d79042009-02-09 13:27:03 +0530336 /* Short calibration applies only while caldone is false */
337 if (!sc->ani.caldone) {
338 if ((timestamp - sc->ani.shortcal_timer) >=
Sujithff37e332008-11-24 12:07:55 +0530339 ATH_SHORT_CALINTERVAL) {
340 shortcal = true;
Sujith04bd4632008-11-28 22:18:05 +0530341 DPRINTF(sc, ATH_DBG_ANI, "shortcal @%lu\n", jiffies);
Sujith17d79042009-02-09 13:27:03 +0530342 sc->ani.shortcal_timer = timestamp;
343 sc->ani.resetcal_timer = timestamp;
Sujithff37e332008-11-24 12:07:55 +0530344 }
345 } else {
Sujith17d79042009-02-09 13:27:03 +0530346 if ((timestamp - sc->ani.resetcal_timer) >=
Sujithff37e332008-11-24 12:07:55 +0530347 ATH_RESTART_CALINTERVAL) {
Sujith17d79042009-02-09 13:27:03 +0530348 sc->ani.caldone = ath9k_hw_reset_calvalid(ah);
349 if (sc->ani.caldone)
350 sc->ani.resetcal_timer = timestamp;
Sujithff37e332008-11-24 12:07:55 +0530351 }
352 }
353
354 /* Verify whether we must check ANI */
Sujith17d79042009-02-09 13:27:03 +0530355 if ((timestamp - sc->ani.checkani_timer) >=
Sujithff37e332008-11-24 12:07:55 +0530356 ATH_ANI_POLLINTERVAL) {
357 aniflag = true;
Sujith17d79042009-02-09 13:27:03 +0530358 sc->ani.checkani_timer = timestamp;
Sujithff37e332008-11-24 12:07:55 +0530359 }
360
361 /* Skip all processing if there's nothing to do. */
362 if (longcal || shortcal || aniflag) {
363 /* Call ANI routine if necessary */
364 if (aniflag)
Sujith17d79042009-02-09 13:27:03 +0530365 ath9k_hw_ani_monitor(ah, &sc->nodestats,
Sujith2660b812009-02-09 13:27:26 +0530366 ah->curchan);
Sujithff37e332008-11-24 12:07:55 +0530367
368 /* Perform calibration if necessary */
369 if (longcal || shortcal) {
370 bool iscaldone = false;
371
Sujith2660b812009-02-09 13:27:26 +0530372 if (ath9k_hw_calibrate(ah, ah->curchan,
Sujith17d79042009-02-09 13:27:03 +0530373 sc->rx_chainmask, longcal,
Sujithff37e332008-11-24 12:07:55 +0530374 &iscaldone)) {
375 if (longcal)
Sujith17d79042009-02-09 13:27:03 +0530376 sc->ani.noise_floor =
Sujithff37e332008-11-24 12:07:55 +0530377 ath9k_hw_getchan_noise(ah,
Sujith2660b812009-02-09 13:27:26 +0530378 ah->curchan);
Sujithff37e332008-11-24 12:07:55 +0530379
380 DPRINTF(sc, ATH_DBG_ANI,
Sujith04bd4632008-11-28 22:18:05 +0530381 "calibrate chan %u/%x nf: %d\n",
Sujith2660b812009-02-09 13:27:26 +0530382 ah->curchan->channel,
383 ah->curchan->channelFlags,
Sujith17d79042009-02-09 13:27:03 +0530384 sc->ani.noise_floor);
Sujithff37e332008-11-24 12:07:55 +0530385 } else {
386 DPRINTF(sc, ATH_DBG_ANY,
Sujith04bd4632008-11-28 22:18:05 +0530387 "calibrate chan %u/%x failed\n",
Sujith2660b812009-02-09 13:27:26 +0530388 ah->curchan->channel,
389 ah->curchan->channelFlags);
Sujithff37e332008-11-24 12:07:55 +0530390 }
Sujith17d79042009-02-09 13:27:03 +0530391 sc->ani.caldone = iscaldone;
Sujithff37e332008-11-24 12:07:55 +0530392 }
393 }
394
395 /*
396 * Set timer interval based on previous results.
397 * The interval must be the shortest necessary to satisfy ANI,
398 * short calibration and long calibration.
399 */
Sujithaac92072008-12-02 18:37:54 +0530400 cal_interval = ATH_LONG_CALINTERVAL;
Sujith2660b812009-02-09 13:27:26 +0530401 if (sc->sc_ah->config.enable_ani)
Sujithaac92072008-12-02 18:37:54 +0530402 cal_interval = min(cal_interval, (u32)ATH_ANI_POLLINTERVAL);
Sujith17d79042009-02-09 13:27:03 +0530403 if (!sc->ani.caldone)
Sujithff37e332008-11-24 12:07:55 +0530404 cal_interval = min(cal_interval, (u32)ATH_SHORT_CALINTERVAL);
405
Sujith17d79042009-02-09 13:27:03 +0530406 mod_timer(&sc->ani.timer, jiffies + msecs_to_jiffies(cal_interval));
Sujithff37e332008-11-24 12:07:55 +0530407}
408
409/*
410 * Update tx/rx chainmask. For legacy association,
411 * hard code chainmask to 1x1, for 11n association, use
Vasanthakumar Thiagarajanc97c92d2009-01-02 15:35:46 +0530412 * the chainmask configuration, for bt coexistence, use
413 * the chainmask configuration even in legacy mode.
Sujithff37e332008-11-24 12:07:55 +0530414 */
415static void ath_update_chainmask(struct ath_softc *sc, int is_ht)
416{
417 sc->sc_flags |= SC_OP_CHAINMASK_UPDATE;
Vasanthakumar Thiagarajanc97c92d2009-01-02 15:35:46 +0530418 if (is_ht ||
Sujith2660b812009-02-09 13:27:26 +0530419 (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_BT_COEX)) {
420 sc->tx_chainmask = sc->sc_ah->caps.tx_chainmask;
421 sc->rx_chainmask = sc->sc_ah->caps.rx_chainmask;
Sujithff37e332008-11-24 12:07:55 +0530422 } else {
Sujith17d79042009-02-09 13:27:03 +0530423 sc->tx_chainmask = 1;
424 sc->rx_chainmask = 1;
Sujithff37e332008-11-24 12:07:55 +0530425 }
426
Sujith04bd4632008-11-28 22:18:05 +0530427 DPRINTF(sc, ATH_DBG_CONFIG, "tx chmask: %d, rx chmask: %d\n",
Sujith17d79042009-02-09 13:27:03 +0530428 sc->tx_chainmask, sc->rx_chainmask);
Sujithff37e332008-11-24 12:07:55 +0530429}
430
431static void ath_node_attach(struct ath_softc *sc, struct ieee80211_sta *sta)
432{
433 struct ath_node *an;
434
435 an = (struct ath_node *)sta->drv_priv;
436
437 if (sc->sc_flags & SC_OP_TXAGGR)
438 ath_tx_node_init(sc, an);
439
440 an->maxampdu = 1 << (IEEE80211_HTCAP_MAXRXAMPDU_FACTOR +
441 sta->ht_cap.ampdu_factor);
442 an->mpdudensity = parse_mpdudensity(sta->ht_cap.ampdu_density);
443}
444
445static void ath_node_detach(struct ath_softc *sc, struct ieee80211_sta *sta)
446{
447 struct ath_node *an = (struct ath_node *)sta->drv_priv;
448
449 if (sc->sc_flags & SC_OP_TXAGGR)
450 ath_tx_node_cleanup(sc, an);
451}
452
453static void ath9k_tasklet(unsigned long data)
454{
455 struct ath_softc *sc = (struct ath_softc *)data;
Sujith17d79042009-02-09 13:27:03 +0530456 u32 status = sc->intrstatus;
Sujithff37e332008-11-24 12:07:55 +0530457
458 if (status & ATH9K_INT_FATAL) {
459 /* need a chip reset */
460 ath_reset(sc, false);
461 return;
462 } else {
463
464 if (status &
465 (ATH9K_INT_RX | ATH9K_INT_RXEOL | ATH9K_INT_RXORN)) {
Sujithb77f4832008-12-07 21:44:03 +0530466 spin_lock_bh(&sc->rx.rxflushlock);
Sujithff37e332008-11-24 12:07:55 +0530467 ath_rx_tasklet(sc, 0);
Sujithb77f4832008-12-07 21:44:03 +0530468 spin_unlock_bh(&sc->rx.rxflushlock);
Sujithff37e332008-11-24 12:07:55 +0530469 }
470 /* XXX: optimize this */
471 if (status & ATH9K_INT_TX)
472 ath_tx_tasklet(sc);
473 }
474
475 /* re-enable hardware interrupt */
Sujith17d79042009-02-09 13:27:03 +0530476 ath9k_hw_set_interrupts(sc->sc_ah, sc->imask);
Sujithff37e332008-11-24 12:07:55 +0530477}
478
Gabor Juhos6baff7f2009-01-14 20:17:06 +0100479irqreturn_t ath_isr(int irq, void *dev)
Sujithff37e332008-11-24 12:07:55 +0530480{
481 struct ath_softc *sc = dev;
Sujithcbe61d82009-02-09 13:27:12 +0530482 struct ath_hw *ah = sc->sc_ah;
Sujithff37e332008-11-24 12:07:55 +0530483 enum ath9k_int status;
484 bool sched = false;
485
486 do {
487 if (sc->sc_flags & SC_OP_INVALID) {
488 /*
489 * The hardware is not ready/present, don't
490 * touch anything. Note this can happen early
491 * on if the IRQ is shared.
492 */
493 return IRQ_NONE;
494 }
495 if (!ath9k_hw_intrpend(ah)) { /* shared irq, not for us */
496 return IRQ_NONE;
497 }
498
499 /*
500 * Figure out the reason(s) for the interrupt. Note
501 * that the hal returns a pseudo-ISR that may include
502 * bits we haven't explicitly enabled so we mask the
503 * value to insure we only process bits we requested.
504 */
505 ath9k_hw_getisr(ah, &status); /* NB: clears ISR too */
506
Sujith17d79042009-02-09 13:27:03 +0530507 status &= sc->imask; /* discard unasked-for bits */
Sujithff37e332008-11-24 12:07:55 +0530508
509 /*
510 * If there are no status bits set, then this interrupt was not
511 * for me (should have been caught above).
512 */
513 if (!status)
514 return IRQ_NONE;
515
Sujith17d79042009-02-09 13:27:03 +0530516 sc->intrstatus = status;
Sujithff37e332008-11-24 12:07:55 +0530517
518 if (status & ATH9K_INT_FATAL) {
519 /* need a chip reset */
520 sched = true;
521 } else if (status & ATH9K_INT_RXORN) {
522 /* need a chip reset */
523 sched = true;
524 } else {
525 if (status & ATH9K_INT_SWBA) {
526 /* schedule a tasklet for beacon handling */
527 tasklet_schedule(&sc->bcon_tasklet);
528 }
529 if (status & ATH9K_INT_RXEOL) {
530 /*
531 * NB: the hardware should re-read the link when
532 * RXE bit is written, but it doesn't work
533 * at least on older hardware revs.
534 */
535 sched = true;
536 }
537
538 if (status & ATH9K_INT_TXURN)
539 /* bump tx trigger level */
540 ath9k_hw_updatetxtriglevel(ah, true);
541 /* XXX: optimize this */
542 if (status & ATH9K_INT_RX)
543 sched = true;
544 if (status & ATH9K_INT_TX)
545 sched = true;
546 if (status & ATH9K_INT_BMISS)
547 sched = true;
548 /* carrier sense timeout */
549 if (status & ATH9K_INT_CST)
550 sched = true;
551 if (status & ATH9K_INT_MIB) {
552 /*
553 * Disable interrupts until we service the MIB
554 * interrupt; otherwise it will continue to
555 * fire.
556 */
557 ath9k_hw_set_interrupts(ah, 0);
558 /*
559 * Let the hal handle the event. We assume
560 * it will clear whatever condition caused
561 * the interrupt.
562 */
Sujith17d79042009-02-09 13:27:03 +0530563 ath9k_hw_procmibevent(ah, &sc->nodestats);
564 ath9k_hw_set_interrupts(ah, sc->imask);
Sujithff37e332008-11-24 12:07:55 +0530565 }
566 if (status & ATH9K_INT_TIM_TIMER) {
Sujith2660b812009-02-09 13:27:26 +0530567 if (!(ah->caps.hw_caps &
Sujithff37e332008-11-24 12:07:55 +0530568 ATH9K_HW_CAP_AUTOSLEEP)) {
569 /* Clear RxAbort bit so that we can
570 * receive frames */
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +0530571 ath9k_hw_setpower(ah, ATH9K_PM_AWAKE);
Sujithff37e332008-11-24 12:07:55 +0530572 ath9k_hw_setrxabort(ah, 0);
573 sched = true;
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +0530574 sc->sc_flags |= SC_OP_WAIT_FOR_BEACON;
Sujithff37e332008-11-24 12:07:55 +0530575 }
576 }
Sujith4af9cf42009-02-12 10:06:47 +0530577 if (status & ATH9K_INT_TSFOOR) {
578 /* FIXME: Handle this interrupt for power save */
579 sched = true;
580 }
Sujithff37e332008-11-24 12:07:55 +0530581 }
582 } while (0);
583
Sujith817e11d2008-12-07 21:42:44 +0530584 ath_debug_stat_interrupt(sc, status);
585
Sujithff37e332008-11-24 12:07:55 +0530586 if (sched) {
587 /* turn off every interrupt except SWBA */
Sujith17d79042009-02-09 13:27:03 +0530588 ath9k_hw_set_interrupts(ah, (sc->imask & ATH9K_INT_SWBA));
Sujithff37e332008-11-24 12:07:55 +0530589 tasklet_schedule(&sc->intr_tq);
590 }
591
592 return IRQ_HANDLED;
593}
594
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700595static u32 ath_get_extchanmode(struct ath_softc *sc,
Sujith99405f92008-11-24 12:08:35 +0530596 struct ieee80211_channel *chan,
Sujith094d05d2008-12-12 11:57:43 +0530597 enum nl80211_channel_type channel_type)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700598{
599 u32 chanmode = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700600
601 switch (chan->band) {
602 case IEEE80211_BAND_2GHZ:
Sujith094d05d2008-12-12 11:57:43 +0530603 switch(channel_type) {
604 case NL80211_CHAN_NO_HT:
605 case NL80211_CHAN_HT20:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700606 chanmode = CHANNEL_G_HT20;
Sujith094d05d2008-12-12 11:57:43 +0530607 break;
608 case NL80211_CHAN_HT40PLUS:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700609 chanmode = CHANNEL_G_HT40PLUS;
Sujith094d05d2008-12-12 11:57:43 +0530610 break;
611 case NL80211_CHAN_HT40MINUS:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700612 chanmode = CHANNEL_G_HT40MINUS;
Sujith094d05d2008-12-12 11:57:43 +0530613 break;
614 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700615 break;
616 case IEEE80211_BAND_5GHZ:
Sujith094d05d2008-12-12 11:57:43 +0530617 switch(channel_type) {
618 case NL80211_CHAN_NO_HT:
619 case NL80211_CHAN_HT20:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700620 chanmode = CHANNEL_A_HT20;
Sujith094d05d2008-12-12 11:57:43 +0530621 break;
622 case NL80211_CHAN_HT40PLUS:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700623 chanmode = CHANNEL_A_HT40PLUS;
Sujith094d05d2008-12-12 11:57:43 +0530624 break;
625 case NL80211_CHAN_HT40MINUS:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700626 chanmode = CHANNEL_A_HT40MINUS;
Sujith094d05d2008-12-12 11:57:43 +0530627 break;
628 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700629 break;
630 default:
631 break;
632 }
633
634 return chanmode;
635}
636
Sujithff37e332008-11-24 12:07:55 +0530637static int ath_keyset(struct ath_softc *sc, u16 keyix,
638 struct ath9k_keyval *hk, const u8 mac[ETH_ALEN])
639{
640 bool status;
641
642 status = ath9k_hw_set_keycache_entry(sc->sc_ah,
643 keyix, hk, mac, false);
644
645 return status != false;
646}
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700647
Jouni Malinen6ace2892008-12-17 13:32:17 +0200648static int ath_setkey_tkip(struct ath_softc *sc, u16 keyix, const u8 *key,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700649 struct ath9k_keyval *hk,
650 const u8 *addr)
651{
Jouni Malinen6ace2892008-12-17 13:32:17 +0200652 const u8 *key_rxmic;
653 const u8 *key_txmic;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700654
Jouni Malinen6ace2892008-12-17 13:32:17 +0200655 key_txmic = key + NL80211_TKIP_DATA_OFFSET_TX_MIC_KEY;
656 key_rxmic = key + NL80211_TKIP_DATA_OFFSET_RX_MIC_KEY;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700657
658 if (addr == NULL) {
659 /* Group key installation */
Jouni Malinen6ace2892008-12-17 13:32:17 +0200660 memcpy(hk->kv_mic, key_rxmic, sizeof(hk->kv_mic));
661 return ath_keyset(sc, keyix, hk, addr);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700662 }
Sujith17d79042009-02-09 13:27:03 +0530663 if (!sc->splitmic) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700664 /*
665 * data key goes at first index,
666 * the hal handles the MIC keys at index+64.
667 */
668 memcpy(hk->kv_mic, key_rxmic, sizeof(hk->kv_mic));
669 memcpy(hk->kv_txmic, key_txmic, sizeof(hk->kv_txmic));
Jouni Malinen6ace2892008-12-17 13:32:17 +0200670 return ath_keyset(sc, keyix, hk, addr);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700671 }
672 /*
673 * TX key goes at first index, RX key at +32.
674 * The hal handles the MIC keys at index+64.
675 */
676 memcpy(hk->kv_mic, key_txmic, sizeof(hk->kv_mic));
Jouni Malinen6ace2892008-12-17 13:32:17 +0200677 if (!ath_keyset(sc, keyix, hk, NULL)) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700678 /* Txmic entry failed. No need to proceed further */
679 DPRINTF(sc, ATH_DBG_KEYCACHE,
Sujith04bd4632008-11-28 22:18:05 +0530680 "Setting TX MIC Key Failed\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700681 return 0;
682 }
683
684 memcpy(hk->kv_mic, key_rxmic, sizeof(hk->kv_mic));
685 /* XXX delete tx key on failure? */
Jouni Malinen6ace2892008-12-17 13:32:17 +0200686 return ath_keyset(sc, keyix + 32, hk, addr);
687}
688
689static int ath_reserve_key_cache_slot_tkip(struct ath_softc *sc)
690{
691 int i;
692
Sujith17d79042009-02-09 13:27:03 +0530693 for (i = IEEE80211_WEP_NKID; i < sc->keymax / 2; i++) {
694 if (test_bit(i, sc->keymap) ||
695 test_bit(i + 64, sc->keymap))
Jouni Malinen6ace2892008-12-17 13:32:17 +0200696 continue; /* At least one part of TKIP key allocated */
Sujith17d79042009-02-09 13:27:03 +0530697 if (sc->splitmic &&
698 (test_bit(i + 32, sc->keymap) ||
699 test_bit(i + 64 + 32, sc->keymap)))
Jouni Malinen6ace2892008-12-17 13:32:17 +0200700 continue; /* At least one part of TKIP key allocated */
701
702 /* Found a free slot for a TKIP key */
703 return i;
704 }
705 return -1;
706}
707
708static int ath_reserve_key_cache_slot(struct ath_softc *sc)
709{
710 int i;
711
712 /* First, try to find slots that would not be available for TKIP. */
Sujith17d79042009-02-09 13:27:03 +0530713 if (sc->splitmic) {
714 for (i = IEEE80211_WEP_NKID; i < sc->keymax / 4; i++) {
715 if (!test_bit(i, sc->keymap) &&
716 (test_bit(i + 32, sc->keymap) ||
717 test_bit(i + 64, sc->keymap) ||
718 test_bit(i + 64 + 32, sc->keymap)))
Jouni Malinen6ace2892008-12-17 13:32:17 +0200719 return i;
Sujith17d79042009-02-09 13:27:03 +0530720 if (!test_bit(i + 32, sc->keymap) &&
721 (test_bit(i, sc->keymap) ||
722 test_bit(i + 64, sc->keymap) ||
723 test_bit(i + 64 + 32, sc->keymap)))
Jouni Malinen6ace2892008-12-17 13:32:17 +0200724 return i + 32;
Sujith17d79042009-02-09 13:27:03 +0530725 if (!test_bit(i + 64, sc->keymap) &&
726 (test_bit(i , sc->keymap) ||
727 test_bit(i + 32, sc->keymap) ||
728 test_bit(i + 64 + 32, sc->keymap)))
Jouni Malinenea612132008-12-18 14:31:10 +0200729 return i + 64;
Sujith17d79042009-02-09 13:27:03 +0530730 if (!test_bit(i + 64 + 32, sc->keymap) &&
731 (test_bit(i, sc->keymap) ||
732 test_bit(i + 32, sc->keymap) ||
733 test_bit(i + 64, sc->keymap)))
Jouni Malinenea612132008-12-18 14:31:10 +0200734 return i + 64 + 32;
Jouni Malinen6ace2892008-12-17 13:32:17 +0200735 }
736 } else {
Sujith17d79042009-02-09 13:27:03 +0530737 for (i = IEEE80211_WEP_NKID; i < sc->keymax / 2; i++) {
738 if (!test_bit(i, sc->keymap) &&
739 test_bit(i + 64, sc->keymap))
Jouni Malinen6ace2892008-12-17 13:32:17 +0200740 return i;
Sujith17d79042009-02-09 13:27:03 +0530741 if (test_bit(i, sc->keymap) &&
742 !test_bit(i + 64, sc->keymap))
Jouni Malinen6ace2892008-12-17 13:32:17 +0200743 return i + 64;
744 }
745 }
746
747 /* No partially used TKIP slots, pick any available slot */
Sujith17d79042009-02-09 13:27:03 +0530748 for (i = IEEE80211_WEP_NKID; i < sc->keymax; i++) {
Jouni Malinenbe2864c2008-12-18 14:33:00 +0200749 /* Do not allow slots that could be needed for TKIP group keys
750 * to be used. This limitation could be removed if we know that
751 * TKIP will not be used. */
752 if (i >= 64 && i < 64 + IEEE80211_WEP_NKID)
753 continue;
Sujith17d79042009-02-09 13:27:03 +0530754 if (sc->splitmic) {
Jouni Malinenbe2864c2008-12-18 14:33:00 +0200755 if (i >= 32 && i < 32 + IEEE80211_WEP_NKID)
756 continue;
757 if (i >= 64 + 32 && i < 64 + 32 + IEEE80211_WEP_NKID)
758 continue;
759 }
760
Sujith17d79042009-02-09 13:27:03 +0530761 if (!test_bit(i, sc->keymap))
Jouni Malinen6ace2892008-12-17 13:32:17 +0200762 return i; /* Found a free slot for a key */
763 }
764
765 /* No free slot found */
766 return -1;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700767}
768
769static int ath_key_config(struct ath_softc *sc,
Johannes Bergdc822b52008-12-29 12:55:09 +0100770 struct ieee80211_sta *sta,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700771 struct ieee80211_key_conf *key)
772{
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700773 struct ath9k_keyval hk;
774 const u8 *mac = NULL;
775 int ret = 0;
Jouni Malinen6ace2892008-12-17 13:32:17 +0200776 int idx;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700777
778 memset(&hk, 0, sizeof(hk));
779
780 switch (key->alg) {
781 case ALG_WEP:
782 hk.kv_type = ATH9K_CIPHER_WEP;
783 break;
784 case ALG_TKIP:
785 hk.kv_type = ATH9K_CIPHER_TKIP;
786 break;
787 case ALG_CCMP:
788 hk.kv_type = ATH9K_CIPHER_AES_CCM;
789 break;
790 default:
Jouni Malinenca470b22009-01-08 13:32:12 +0200791 return -EOPNOTSUPP;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700792 }
793
Jouni Malinen6ace2892008-12-17 13:32:17 +0200794 hk.kv_len = key->keylen;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700795 memcpy(hk.kv_val, key->key, key->keylen);
796
Jouni Malinen6ace2892008-12-17 13:32:17 +0200797 if (!(key->flags & IEEE80211_KEY_FLAG_PAIRWISE)) {
798 /* For now, use the default keys for broadcast keys. This may
799 * need to change with virtual interfaces. */
800 idx = key->keyidx;
801 } else if (key->keyidx) {
802 struct ieee80211_vif *vif;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700803
Johannes Bergdc822b52008-12-29 12:55:09 +0100804 if (WARN_ON(!sta))
805 return -EOPNOTSUPP;
806 mac = sta->addr;
807
Sujith17d79042009-02-09 13:27:03 +0530808 vif = sc->vifs[0];
Jouni Malinen6ace2892008-12-17 13:32:17 +0200809 if (vif->type != NL80211_IFTYPE_AP) {
810 /* Only keyidx 0 should be used with unicast key, but
811 * allow this for client mode for now. */
812 idx = key->keyidx;
813 } else
814 return -EIO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700815 } else {
Johannes Bergdc822b52008-12-29 12:55:09 +0100816 if (WARN_ON(!sta))
817 return -EOPNOTSUPP;
818 mac = sta->addr;
819
Jouni Malinen6ace2892008-12-17 13:32:17 +0200820 if (key->alg == ALG_TKIP)
821 idx = ath_reserve_key_cache_slot_tkip(sc);
822 else
823 idx = ath_reserve_key_cache_slot(sc);
824 if (idx < 0)
Jouni Malinenca470b22009-01-08 13:32:12 +0200825 return -ENOSPC; /* no free key cache entries */
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700826 }
827
828 if (key->alg == ALG_TKIP)
Jouni Malinen6ace2892008-12-17 13:32:17 +0200829 ret = ath_setkey_tkip(sc, idx, key->key, &hk, mac);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700830 else
Jouni Malinen6ace2892008-12-17 13:32:17 +0200831 ret = ath_keyset(sc, idx, &hk, mac);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700832
833 if (!ret)
834 return -EIO;
835
Sujith17d79042009-02-09 13:27:03 +0530836 set_bit(idx, sc->keymap);
Jouni Malinen6ace2892008-12-17 13:32:17 +0200837 if (key->alg == ALG_TKIP) {
Sujith17d79042009-02-09 13:27:03 +0530838 set_bit(idx + 64, sc->keymap);
839 if (sc->splitmic) {
840 set_bit(idx + 32, sc->keymap);
841 set_bit(idx + 64 + 32, sc->keymap);
Jouni Malinen6ace2892008-12-17 13:32:17 +0200842 }
843 }
844
845 return idx;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700846}
847
848static void ath_key_delete(struct ath_softc *sc, struct ieee80211_key_conf *key)
849{
Jouni Malinen6ace2892008-12-17 13:32:17 +0200850 ath9k_hw_keyreset(sc->sc_ah, key->hw_key_idx);
851 if (key->hw_key_idx < IEEE80211_WEP_NKID)
852 return;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700853
Sujith17d79042009-02-09 13:27:03 +0530854 clear_bit(key->hw_key_idx, sc->keymap);
Jouni Malinen6ace2892008-12-17 13:32:17 +0200855 if (key->alg != ALG_TKIP)
856 return;
857
Sujith17d79042009-02-09 13:27:03 +0530858 clear_bit(key->hw_key_idx + 64, sc->keymap);
859 if (sc->splitmic) {
860 clear_bit(key->hw_key_idx + 32, sc->keymap);
861 clear_bit(key->hw_key_idx + 64 + 32, sc->keymap);
Jouni Malinen6ace2892008-12-17 13:32:17 +0200862 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700863}
864
Sujitheb2599c2009-01-23 11:20:44 +0530865static void setup_ht_cap(struct ath_softc *sc,
866 struct ieee80211_sta_ht_cap *ht_info)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700867{
Sujith60653672008-08-14 13:28:02 +0530868#define ATH9K_HT_CAP_MAXRXAMPDU_65536 0x3 /* 2 ^ 16 */
869#define ATH9K_HT_CAP_MPDUDENSITY_8 0x6 /* 8 usec */
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700870
Johannes Bergd9fe60d2008-10-09 12:13:49 +0200871 ht_info->ht_supported = true;
872 ht_info->cap = IEEE80211_HT_CAP_SUP_WIDTH_20_40 |
873 IEEE80211_HT_CAP_SM_PS |
874 IEEE80211_HT_CAP_SGI_40 |
875 IEEE80211_HT_CAP_DSSSCCK40;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700876
Sujith60653672008-08-14 13:28:02 +0530877 ht_info->ampdu_factor = ATH9K_HT_CAP_MAXRXAMPDU_65536;
878 ht_info->ampdu_density = ATH9K_HT_CAP_MPDUDENSITY_8;
Sujitheb2599c2009-01-23 11:20:44 +0530879
Johannes Bergd9fe60d2008-10-09 12:13:49 +0200880 /* set up supported mcs set */
881 memset(&ht_info->mcs, 0, sizeof(ht_info->mcs));
Sujitheb2599c2009-01-23 11:20:44 +0530882
Sujith17d79042009-02-09 13:27:03 +0530883 switch(sc->rx_chainmask) {
Sujitheb2599c2009-01-23 11:20:44 +0530884 case 1:
885 ht_info->mcs.rx_mask[0] = 0xff;
886 break;
Sujith3c457262009-01-27 10:55:31 +0530887 case 3:
Sujitheb2599c2009-01-23 11:20:44 +0530888 case 5:
889 case 7:
890 default:
891 ht_info->mcs.rx_mask[0] = 0xff;
892 ht_info->mcs.rx_mask[1] = 0xff;
893 break;
894 }
895
Johannes Bergd9fe60d2008-10-09 12:13:49 +0200896 ht_info->mcs.tx_params = IEEE80211_HT_MCS_TX_DEFINED;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700897}
898
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +0530899static void ath9k_bss_assoc_info(struct ath_softc *sc,
Sujith5640b082008-10-29 10:16:06 +0530900 struct ieee80211_vif *vif,
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +0530901 struct ieee80211_bss_conf *bss_conf)
902{
Sujith17d79042009-02-09 13:27:03 +0530903 struct ath_vif *avp = (void *)vif->drv_priv;
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +0530904
905 if (bss_conf->assoc) {
Sujith094d05d2008-12-12 11:57:43 +0530906 DPRINTF(sc, ATH_DBG_CONFIG, "Bss Info ASSOC %d, bssid: %pM\n",
Sujith17d79042009-02-09 13:27:03 +0530907 bss_conf->aid, sc->curbssid);
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +0530908
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +0530909 /* New association, store aid */
Colin McCabed97809d2008-12-01 13:38:55 -0800910 if (avp->av_opmode == NL80211_IFTYPE_STATION) {
Sujith17d79042009-02-09 13:27:03 +0530911 sc->curaid = bss_conf->aid;
Sujithba52da52009-02-09 13:27:10 +0530912 ath9k_hw_write_associd(sc);
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +0530913 }
914
915 /* Configure the beacon */
916 ath_beacon_config(sc, 0);
917 sc->sc_flags |= SC_OP_BEACONS;
918
919 /* Reset rssi stats */
Sujith17d79042009-02-09 13:27:03 +0530920 sc->nodestats.ns_avgbrssi = ATH_RSSI_DUMMY_MARKER;
921 sc->nodestats.ns_avgrssi = ATH_RSSI_DUMMY_MARKER;
922 sc->nodestats.ns_avgtxrssi = ATH_RSSI_DUMMY_MARKER;
923 sc->nodestats.ns_avgtxrate = ATH_RATE_DUMMY_MARKER;
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +0530924
Luis R. Rodriguez6f255422008-10-03 15:45:27 -0700925 /* Start ANI */
Sujith17d79042009-02-09 13:27:03 +0530926 mod_timer(&sc->ani.timer,
Luis R. Rodriguez6f255422008-10-03 15:45:27 -0700927 jiffies + msecs_to_jiffies(ATH_ANI_POLLINTERVAL));
928
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +0530929 } else {
Sujith04bd4632008-11-28 22:18:05 +0530930 DPRINTF(sc, ATH_DBG_CONFIG, "Bss Info DISSOC\n");
Sujith17d79042009-02-09 13:27:03 +0530931 sc->curaid = 0;
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +0530932 }
933}
934
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +0530935/********************************/
936/* LED functions */
937/********************************/
938
Vasanthakumar Thiagarajanf2bffa72009-01-29 17:52:19 +0530939static void ath_led_blink_work(struct work_struct *work)
940{
941 struct ath_softc *sc = container_of(work, struct ath_softc,
942 ath_led_blink_work.work);
943
944 if (!(sc->sc_flags & SC_OP_LED_ASSOCIATED))
945 return;
946 ath9k_hw_set_gpio(sc->sc_ah, ATH_LED_PIN,
947 (sc->sc_flags & SC_OP_LED_ON) ? 1 : 0);
948
949 queue_delayed_work(sc->hw->workqueue, &sc->ath_led_blink_work,
950 (sc->sc_flags & SC_OP_LED_ON) ?
951 msecs_to_jiffies(sc->led_off_duration) :
952 msecs_to_jiffies(sc->led_on_duration));
953
954 sc->led_on_duration =
955 max((ATH_LED_ON_DURATION_IDLE - sc->led_on_cnt), 25);
956 sc->led_off_duration =
957 max((ATH_LED_OFF_DURATION_IDLE - sc->led_off_cnt), 10);
958 sc->led_on_cnt = sc->led_off_cnt = 0;
959 if (sc->sc_flags & SC_OP_LED_ON)
960 sc->sc_flags &= ~SC_OP_LED_ON;
961 else
962 sc->sc_flags |= SC_OP_LED_ON;
963}
964
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +0530965static void ath_led_brightness(struct led_classdev *led_cdev,
966 enum led_brightness brightness)
967{
968 struct ath_led *led = container_of(led_cdev, struct ath_led, led_cdev);
969 struct ath_softc *sc = led->sc;
970
971 switch (brightness) {
972 case LED_OFF:
973 if (led->led_type == ATH_LED_ASSOC ||
Vasanthakumar Thiagarajanf2bffa72009-01-29 17:52:19 +0530974 led->led_type == ATH_LED_RADIO) {
975 ath9k_hw_set_gpio(sc->sc_ah, ATH_LED_PIN,
976 (led->led_type == ATH_LED_RADIO));
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +0530977 sc->sc_flags &= ~SC_OP_LED_ASSOCIATED;
Vasanthakumar Thiagarajanf2bffa72009-01-29 17:52:19 +0530978 if (led->led_type == ATH_LED_RADIO)
979 sc->sc_flags &= ~SC_OP_LED_ON;
980 } else {
981 sc->led_off_cnt++;
982 }
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +0530983 break;
984 case LED_FULL:
Vasanthakumar Thiagarajanf2bffa72009-01-29 17:52:19 +0530985 if (led->led_type == ATH_LED_ASSOC) {
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +0530986 sc->sc_flags |= SC_OP_LED_ASSOCIATED;
Vasanthakumar Thiagarajanf2bffa72009-01-29 17:52:19 +0530987 queue_delayed_work(sc->hw->workqueue,
988 &sc->ath_led_blink_work, 0);
989 } else if (led->led_type == ATH_LED_RADIO) {
990 ath9k_hw_set_gpio(sc->sc_ah, ATH_LED_PIN, 0);
991 sc->sc_flags |= SC_OP_LED_ON;
992 } else {
993 sc->led_on_cnt++;
994 }
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +0530995 break;
996 default:
997 break;
998 }
999}
1000
1001static int ath_register_led(struct ath_softc *sc, struct ath_led *led,
1002 char *trigger)
1003{
1004 int ret;
1005
1006 led->sc = sc;
1007 led->led_cdev.name = led->name;
1008 led->led_cdev.default_trigger = trigger;
1009 led->led_cdev.brightness_set = ath_led_brightness;
1010
1011 ret = led_classdev_register(wiphy_dev(sc->hw->wiphy), &led->led_cdev);
1012 if (ret)
1013 DPRINTF(sc, ATH_DBG_FATAL,
1014 "Failed to register led:%s", led->name);
1015 else
1016 led->registered = 1;
1017 return ret;
1018}
1019
1020static void ath_unregister_led(struct ath_led *led)
1021{
1022 if (led->registered) {
1023 led_classdev_unregister(&led->led_cdev);
1024 led->registered = 0;
1025 }
1026}
1027
1028static void ath_deinit_leds(struct ath_softc *sc)
1029{
Vasanthakumar Thiagarajanf2bffa72009-01-29 17:52:19 +05301030 cancel_delayed_work_sync(&sc->ath_led_blink_work);
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301031 ath_unregister_led(&sc->assoc_led);
1032 sc->sc_flags &= ~SC_OP_LED_ASSOCIATED;
1033 ath_unregister_led(&sc->tx_led);
1034 ath_unregister_led(&sc->rx_led);
1035 ath_unregister_led(&sc->radio_led);
1036 ath9k_hw_set_gpio(sc->sc_ah, ATH_LED_PIN, 1);
1037}
1038
1039static void ath_init_leds(struct ath_softc *sc)
1040{
1041 char *trigger;
1042 int ret;
1043
1044 /* Configure gpio 1 for output */
1045 ath9k_hw_cfg_output(sc->sc_ah, ATH_LED_PIN,
1046 AR_GPIO_OUTPUT_MUX_AS_OUTPUT);
1047 /* LED off, active low */
1048 ath9k_hw_set_gpio(sc->sc_ah, ATH_LED_PIN, 1);
1049
Vasanthakumar Thiagarajanf2bffa72009-01-29 17:52:19 +05301050 INIT_DELAYED_WORK(&sc->ath_led_blink_work, ath_led_blink_work);
1051
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301052 trigger = ieee80211_get_radio_led_name(sc->hw);
1053 snprintf(sc->radio_led.name, sizeof(sc->radio_led.name),
Danny Kukawka0818cb82009-01-31 15:52:09 +01001054 "ath9k-%s::radio", wiphy_name(sc->hw->wiphy));
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301055 ret = ath_register_led(sc, &sc->radio_led, trigger);
1056 sc->radio_led.led_type = ATH_LED_RADIO;
1057 if (ret)
1058 goto fail;
1059
1060 trigger = ieee80211_get_assoc_led_name(sc->hw);
1061 snprintf(sc->assoc_led.name, sizeof(sc->assoc_led.name),
Danny Kukawka0818cb82009-01-31 15:52:09 +01001062 "ath9k-%s::assoc", wiphy_name(sc->hw->wiphy));
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301063 ret = ath_register_led(sc, &sc->assoc_led, trigger);
1064 sc->assoc_led.led_type = ATH_LED_ASSOC;
1065 if (ret)
1066 goto fail;
1067
1068 trigger = ieee80211_get_tx_led_name(sc->hw);
1069 snprintf(sc->tx_led.name, sizeof(sc->tx_led.name),
Danny Kukawka0818cb82009-01-31 15:52:09 +01001070 "ath9k-%s::tx", wiphy_name(sc->hw->wiphy));
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301071 ret = ath_register_led(sc, &sc->tx_led, trigger);
1072 sc->tx_led.led_type = ATH_LED_TX;
1073 if (ret)
1074 goto fail;
1075
1076 trigger = ieee80211_get_rx_led_name(sc->hw);
1077 snprintf(sc->rx_led.name, sizeof(sc->rx_led.name),
Danny Kukawka0818cb82009-01-31 15:52:09 +01001078 "ath9k-%s::rx", wiphy_name(sc->hw->wiphy));
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301079 ret = ath_register_led(sc, &sc->rx_led, trigger);
1080 sc->rx_led.led_type = ATH_LED_RX;
1081 if (ret)
1082 goto fail;
1083
1084 return;
1085
1086fail:
1087 ath_deinit_leds(sc);
1088}
1089
Senthil Balasubramaniane97275c2008-11-13 18:00:02 +05301090#if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
Sujith9c84b792008-10-29 10:17:13 +05301091
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301092/*******************/
1093/* Rfkill */
1094/*******************/
1095
1096static void ath_radio_enable(struct ath_softc *sc)
1097{
Sujithcbe61d82009-02-09 13:27:12 +05301098 struct ath_hw *ah = sc->sc_ah;
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001099 struct ieee80211_channel *channel = sc->hw->conf.channel;
1100 int r;
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301101
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +05301102 ath9k_ps_wakeup(sc);
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301103 spin_lock_bh(&sc->sc_resetlock);
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001104
Sujith2660b812009-02-09 13:27:26 +05301105 r = ath9k_hw_reset(ah, ah->curchan, false);
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001106
1107 if (r) {
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301108 DPRINTF(sc, ATH_DBG_FATAL,
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001109 "Unable to reset channel %u (%uMhz) ",
1110 "reset status %u\n",
1111 channel->center_freq, r);
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301112 }
1113 spin_unlock_bh(&sc->sc_resetlock);
1114
1115 ath_update_txpow(sc);
1116 if (ath_startrecv(sc) != 0) {
1117 DPRINTF(sc, ATH_DBG_FATAL,
Sujith04bd4632008-11-28 22:18:05 +05301118 "Unable to restart recv logic\n");
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301119 return;
1120 }
1121
1122 if (sc->sc_flags & SC_OP_BEACONS)
1123 ath_beacon_config(sc, ATH_IF_ID_ANY); /* restart beacons */
1124
1125 /* Re-Enable interrupts */
Sujith17d79042009-02-09 13:27:03 +05301126 ath9k_hw_set_interrupts(ah, sc->imask);
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301127
1128 /* Enable LED */
1129 ath9k_hw_cfg_output(ah, ATH_LED_PIN,
1130 AR_GPIO_OUTPUT_MUX_AS_OUTPUT);
1131 ath9k_hw_set_gpio(ah, ATH_LED_PIN, 0);
1132
1133 ieee80211_wake_queues(sc->hw);
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +05301134 ath9k_ps_restore(sc);
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301135}
1136
1137static void ath_radio_disable(struct ath_softc *sc)
1138{
Sujithcbe61d82009-02-09 13:27:12 +05301139 struct ath_hw *ah = sc->sc_ah;
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001140 struct ieee80211_channel *channel = sc->hw->conf.channel;
1141 int r;
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301142
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +05301143 ath9k_ps_wakeup(sc);
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301144 ieee80211_stop_queues(sc->hw);
1145
1146 /* Disable LED */
1147 ath9k_hw_set_gpio(ah, ATH_LED_PIN, 1);
1148 ath9k_hw_cfg_gpio_input(ah, ATH_LED_PIN);
1149
1150 /* Disable interrupts */
1151 ath9k_hw_set_interrupts(ah, 0);
1152
Sujith043a0402009-01-16 21:38:47 +05301153 ath_drain_all_txq(sc, false); /* clear pending tx frames */
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301154 ath_stoprecv(sc); /* turn off frame recv */
1155 ath_flushrecv(sc); /* flush recv queue */
1156
1157 spin_lock_bh(&sc->sc_resetlock);
Sujith2660b812009-02-09 13:27:26 +05301158 r = ath9k_hw_reset(ah, ah->curchan, false);
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001159 if (r) {
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301160 DPRINTF(sc, ATH_DBG_FATAL,
Sujith04bd4632008-11-28 22:18:05 +05301161 "Unable to reset channel %u (%uMhz) "
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001162 "reset status %u\n",
1163 channel->center_freq, r);
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301164 }
1165 spin_unlock_bh(&sc->sc_resetlock);
1166
1167 ath9k_hw_phy_disable(ah);
1168 ath9k_hw_setpower(ah, ATH9K_PM_FULL_SLEEP);
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +05301169 ath9k_ps_restore(sc);
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301170}
1171
1172static bool ath_is_rfkill_set(struct ath_softc *sc)
1173{
Sujithcbe61d82009-02-09 13:27:12 +05301174 struct ath_hw *ah = sc->sc_ah;
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301175
Sujith2660b812009-02-09 13:27:26 +05301176 return ath9k_hw_gpio_get(ah, ah->rfkill_gpio) ==
1177 ah->rfkill_polarity;
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301178}
1179
1180/* h/w rfkill poll function */
1181static void ath_rfkill_poll(struct work_struct *work)
1182{
1183 struct ath_softc *sc = container_of(work, struct ath_softc,
1184 rf_kill.rfkill_poll.work);
1185 bool radio_on;
1186
1187 if (sc->sc_flags & SC_OP_INVALID)
1188 return;
1189
1190 radio_on = !ath_is_rfkill_set(sc);
1191
1192 /*
1193 * enable/disable radio only when there is a
1194 * state change in RF switch
1195 */
1196 if (radio_on == !!(sc->sc_flags & SC_OP_RFKILL_HW_BLOCKED)) {
1197 enum rfkill_state state;
1198
1199 if (sc->sc_flags & SC_OP_RFKILL_SW_BLOCKED) {
1200 state = radio_on ? RFKILL_STATE_SOFT_BLOCKED
1201 : RFKILL_STATE_HARD_BLOCKED;
1202 } else if (radio_on) {
1203 ath_radio_enable(sc);
1204 state = RFKILL_STATE_UNBLOCKED;
1205 } else {
1206 ath_radio_disable(sc);
1207 state = RFKILL_STATE_HARD_BLOCKED;
1208 }
1209
1210 if (state == RFKILL_STATE_HARD_BLOCKED)
1211 sc->sc_flags |= SC_OP_RFKILL_HW_BLOCKED;
1212 else
1213 sc->sc_flags &= ~SC_OP_RFKILL_HW_BLOCKED;
1214
1215 rfkill_force_state(sc->rf_kill.rfkill, state);
1216 }
1217
1218 queue_delayed_work(sc->hw->workqueue, &sc->rf_kill.rfkill_poll,
1219 msecs_to_jiffies(ATH_RFKILL_POLL_INTERVAL));
1220}
1221
1222/* s/w rfkill handler */
1223static int ath_sw_toggle_radio(void *data, enum rfkill_state state)
1224{
1225 struct ath_softc *sc = data;
1226
1227 switch (state) {
1228 case RFKILL_STATE_SOFT_BLOCKED:
1229 if (!(sc->sc_flags & (SC_OP_RFKILL_HW_BLOCKED |
1230 SC_OP_RFKILL_SW_BLOCKED)))
1231 ath_radio_disable(sc);
1232 sc->sc_flags |= SC_OP_RFKILL_SW_BLOCKED;
1233 return 0;
1234 case RFKILL_STATE_UNBLOCKED:
1235 if ((sc->sc_flags & SC_OP_RFKILL_SW_BLOCKED)) {
1236 sc->sc_flags &= ~SC_OP_RFKILL_SW_BLOCKED;
1237 if (sc->sc_flags & SC_OP_RFKILL_HW_BLOCKED) {
1238 DPRINTF(sc, ATH_DBG_FATAL, "Can't turn on the"
Sujith04bd4632008-11-28 22:18:05 +05301239 "radio as it is disabled by h/w\n");
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301240 return -EPERM;
1241 }
1242 ath_radio_enable(sc);
1243 }
1244 return 0;
1245 default:
1246 return -EINVAL;
1247 }
1248}
1249
1250/* Init s/w rfkill */
1251static int ath_init_sw_rfkill(struct ath_softc *sc)
1252{
1253 sc->rf_kill.rfkill = rfkill_allocate(wiphy_dev(sc->hw->wiphy),
1254 RFKILL_TYPE_WLAN);
1255 if (!sc->rf_kill.rfkill) {
1256 DPRINTF(sc, ATH_DBG_FATAL, "Failed to allocate rfkill\n");
1257 return -ENOMEM;
1258 }
1259
1260 snprintf(sc->rf_kill.rfkill_name, sizeof(sc->rf_kill.rfkill_name),
Danny Kukawka0818cb82009-01-31 15:52:09 +01001261 "ath9k-%s::rfkill", wiphy_name(sc->hw->wiphy));
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301262 sc->rf_kill.rfkill->name = sc->rf_kill.rfkill_name;
1263 sc->rf_kill.rfkill->data = sc;
1264 sc->rf_kill.rfkill->toggle_radio = ath_sw_toggle_radio;
1265 sc->rf_kill.rfkill->state = RFKILL_STATE_UNBLOCKED;
1266 sc->rf_kill.rfkill->user_claim_unsupported = 1;
1267
1268 return 0;
1269}
1270
1271/* Deinitialize rfkill */
1272static void ath_deinit_rfkill(struct ath_softc *sc)
1273{
Sujith2660b812009-02-09 13:27:26 +05301274 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301275 cancel_delayed_work_sync(&sc->rf_kill.rfkill_poll);
1276
1277 if (sc->sc_flags & SC_OP_RFKILL_REGISTERED) {
1278 rfkill_unregister(sc->rf_kill.rfkill);
1279 sc->sc_flags &= ~SC_OP_RFKILL_REGISTERED;
1280 sc->rf_kill.rfkill = NULL;
1281 }
1282}
Sujith9c84b792008-10-29 10:17:13 +05301283
1284static int ath_start_rfkill_poll(struct ath_softc *sc)
1285{
Sujith2660b812009-02-09 13:27:26 +05301286 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
Sujith9c84b792008-10-29 10:17:13 +05301287 queue_delayed_work(sc->hw->workqueue,
1288 &sc->rf_kill.rfkill_poll, 0);
1289
1290 if (!(sc->sc_flags & SC_OP_RFKILL_REGISTERED)) {
1291 if (rfkill_register(sc->rf_kill.rfkill)) {
1292 DPRINTF(sc, ATH_DBG_FATAL,
1293 "Unable to register rfkill\n");
1294 rfkill_free(sc->rf_kill.rfkill);
1295
1296 /* Deinitialize the device */
Gabor Juhos39c3c2f2009-01-14 20:17:05 +01001297 ath_cleanup(sc);
Sujith9c84b792008-10-29 10:17:13 +05301298 return -EIO;
1299 } else {
1300 sc->sc_flags |= SC_OP_RFKILL_REGISTERED;
1301 }
1302 }
1303
1304 return 0;
1305}
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301306#endif /* CONFIG_RFKILL */
1307
Gabor Juhos6baff7f2009-01-14 20:17:06 +01001308void ath_cleanup(struct ath_softc *sc)
Gabor Juhos39c3c2f2009-01-14 20:17:05 +01001309{
1310 ath_detach(sc);
1311 free_irq(sc->irq, sc);
1312 ath_bus_cleanup(sc);
1313 ieee80211_free_hw(sc->hw);
1314}
1315
Gabor Juhos6baff7f2009-01-14 20:17:06 +01001316void ath_detach(struct ath_softc *sc)
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301317{
1318 struct ieee80211_hw *hw = sc->hw;
Sujith9c84b792008-10-29 10:17:13 +05301319 int i = 0;
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301320
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +05301321 ath9k_ps_wakeup(sc);
1322
Sujith04bd4632008-11-28 22:18:05 +05301323 DPRINTF(sc, ATH_DBG_CONFIG, "Detach ATH hw\n");
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301324
Senthil Balasubramaniane97275c2008-11-13 18:00:02 +05301325#if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301326 ath_deinit_rfkill(sc);
1327#endif
Vasanthakumar Thiagarajan3fcdfb42008-11-18 01:19:56 +05301328 ath_deinit_leds(sc);
1329
1330 ieee80211_unregister_hw(hw);
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301331 ath_rx_cleanup(sc);
1332 ath_tx_cleanup(sc);
1333
Sujith9c84b792008-10-29 10:17:13 +05301334 tasklet_kill(&sc->intr_tq);
1335 tasklet_kill(&sc->bcon_tasklet);
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301336
Sujith9c84b792008-10-29 10:17:13 +05301337 if (!(sc->sc_flags & SC_OP_INVALID))
1338 ath9k_hw_setpower(sc->sc_ah, ATH9K_PM_AWAKE);
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301339
Sujith9c84b792008-10-29 10:17:13 +05301340 /* cleanup tx queues */
1341 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
1342 if (ATH_TXQ_SETUP(sc, i))
Sujithb77f4832008-12-07 21:44:03 +05301343 ath_tx_cleanupq(sc, &sc->tx.txq[i]);
Sujith9c84b792008-10-29 10:17:13 +05301344
1345 ath9k_hw_detach(sc->sc_ah);
Sujith826d2682008-11-28 22:20:23 +05301346 ath9k_exit_debug(sc);
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +05301347 ath9k_ps_restore(sc);
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301348}
1349
Sujithff37e332008-11-24 12:07:55 +05301350static int ath_init(u16 devid, struct ath_softc *sc)
1351{
Sujithcbe61d82009-02-09 13:27:12 +05301352 struct ath_hw *ah = NULL;
Sujithff37e332008-11-24 12:07:55 +05301353 int status;
1354 int error = 0, i;
1355 int csz = 0;
1356
1357 /* XXX: hardware will not be ready until ath_open() being called */
1358 sc->sc_flags |= SC_OP_INVALID;
Sujith88b126a2008-11-28 22:19:02 +05301359
Sujith826d2682008-11-28 22:20:23 +05301360 if (ath9k_init_debug(sc) < 0)
1361 printk(KERN_ERR "Unable to create debugfs files\n");
Sujithff37e332008-11-24 12:07:55 +05301362
1363 spin_lock_init(&sc->sc_resetlock);
Sujithaa33de02008-12-18 11:40:16 +05301364 mutex_init(&sc->mutex);
Sujithff37e332008-11-24 12:07:55 +05301365 tasklet_init(&sc->intr_tq, ath9k_tasklet, (unsigned long)sc);
1366 tasklet_init(&sc->bcon_tasklet, ath9k_beacon_tasklet,
1367 (unsigned long)sc);
1368
1369 /*
1370 * Cache line size is used to size and align various
1371 * structures used to communicate with the hardware.
1372 */
Gabor Juhos88d15702009-01-14 20:17:04 +01001373 ath_read_cachesize(sc, &csz);
Sujithff37e332008-11-24 12:07:55 +05301374 /* XXX assert csz is non-zero */
Sujith17d79042009-02-09 13:27:03 +05301375 sc->cachelsz = csz << 2; /* convert to bytes */
Sujithff37e332008-11-24 12:07:55 +05301376
Sujithcbe61d82009-02-09 13:27:12 +05301377 ah = ath9k_hw_attach(devid, sc, &status);
Sujithff37e332008-11-24 12:07:55 +05301378 if (ah == NULL) {
1379 DPRINTF(sc, ATH_DBG_FATAL,
Gabor Juhos295834f2008-12-29 21:07:42 +01001380 "Unable to attach hardware; HAL status %d\n", status);
Sujithff37e332008-11-24 12:07:55 +05301381 error = -ENXIO;
1382 goto bad;
1383 }
1384 sc->sc_ah = ah;
1385
1386 /* Get the hardware key cache size. */
Sujith2660b812009-02-09 13:27:26 +05301387 sc->keymax = ah->caps.keycache_size;
Sujith17d79042009-02-09 13:27:03 +05301388 if (sc->keymax > ATH_KEYMAX) {
Sujithff37e332008-11-24 12:07:55 +05301389 DPRINTF(sc, ATH_DBG_KEYCACHE,
Sujith04bd4632008-11-28 22:18:05 +05301390 "Warning, using only %u entries in %u key cache\n",
Sujith17d79042009-02-09 13:27:03 +05301391 ATH_KEYMAX, sc->keymax);
1392 sc->keymax = ATH_KEYMAX;
Sujithff37e332008-11-24 12:07:55 +05301393 }
1394
1395 /*
1396 * Reset the key cache since some parts do not
1397 * reset the contents on initial power up.
1398 */
Sujith17d79042009-02-09 13:27:03 +05301399 for (i = 0; i < sc->keymax; i++)
Sujithff37e332008-11-24 12:07:55 +05301400 ath9k_hw_keyreset(ah, (u16) i);
Sujithff37e332008-11-24 12:07:55 +05301401
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001402 if (ath9k_regd_init(sc->sc_ah))
Sujithff37e332008-11-24 12:07:55 +05301403 goto bad;
1404
1405 /* default to MONITOR mode */
Sujith2660b812009-02-09 13:27:26 +05301406 sc->sc_ah->opmode = NL80211_IFTYPE_MONITOR;
Colin McCabed97809d2008-12-01 13:38:55 -08001407
Sujithff37e332008-11-24 12:07:55 +05301408 /* Setup rate tables */
1409
1410 ath_rate_attach(sc);
1411 ath_setup_rates(sc, IEEE80211_BAND_2GHZ);
1412 ath_setup_rates(sc, IEEE80211_BAND_5GHZ);
1413
1414 /*
1415 * Allocate hardware transmit queues: one queue for
1416 * beacon frames and one data queue for each QoS
1417 * priority. Note that the hal handles reseting
1418 * these queues at the needed time.
1419 */
Sujithb77f4832008-12-07 21:44:03 +05301420 sc->beacon.beaconq = ath_beaconq_setup(ah);
1421 if (sc->beacon.beaconq == -1) {
Sujithff37e332008-11-24 12:07:55 +05301422 DPRINTF(sc, ATH_DBG_FATAL,
Sujith04bd4632008-11-28 22:18:05 +05301423 "Unable to setup a beacon xmit queue\n");
Sujithff37e332008-11-24 12:07:55 +05301424 error = -EIO;
1425 goto bad2;
1426 }
Sujithb77f4832008-12-07 21:44:03 +05301427 sc->beacon.cabq = ath_txq_setup(sc, ATH9K_TX_QUEUE_CAB, 0);
1428 if (sc->beacon.cabq == NULL) {
Sujithff37e332008-11-24 12:07:55 +05301429 DPRINTF(sc, ATH_DBG_FATAL,
Sujith04bd4632008-11-28 22:18:05 +05301430 "Unable to setup CAB xmit queue\n");
Sujithff37e332008-11-24 12:07:55 +05301431 error = -EIO;
1432 goto bad2;
1433 }
1434
Sujith17d79042009-02-09 13:27:03 +05301435 sc->config.cabqReadytime = ATH_CABQ_READY_TIME;
Sujithff37e332008-11-24 12:07:55 +05301436 ath_cabq_update(sc);
1437
Sujithb77f4832008-12-07 21:44:03 +05301438 for (i = 0; i < ARRAY_SIZE(sc->tx.hwq_map); i++)
1439 sc->tx.hwq_map[i] = -1;
Sujithff37e332008-11-24 12:07:55 +05301440
1441 /* Setup data queues */
1442 /* NB: ensure BK queue is the lowest priority h/w queue */
1443 if (!ath_tx_setup(sc, ATH9K_WME_AC_BK)) {
1444 DPRINTF(sc, ATH_DBG_FATAL,
Sujith04bd4632008-11-28 22:18:05 +05301445 "Unable to setup xmit queue for BK traffic\n");
Sujithff37e332008-11-24 12:07:55 +05301446 error = -EIO;
1447 goto bad2;
1448 }
1449
1450 if (!ath_tx_setup(sc, ATH9K_WME_AC_BE)) {
1451 DPRINTF(sc, ATH_DBG_FATAL,
Sujith04bd4632008-11-28 22:18:05 +05301452 "Unable to setup xmit queue for BE traffic\n");
Sujithff37e332008-11-24 12:07:55 +05301453 error = -EIO;
1454 goto bad2;
1455 }
1456 if (!ath_tx_setup(sc, ATH9K_WME_AC_VI)) {
1457 DPRINTF(sc, ATH_DBG_FATAL,
Sujith04bd4632008-11-28 22:18:05 +05301458 "Unable to setup xmit queue for VI traffic\n");
Sujithff37e332008-11-24 12:07:55 +05301459 error = -EIO;
1460 goto bad2;
1461 }
1462 if (!ath_tx_setup(sc, ATH9K_WME_AC_VO)) {
1463 DPRINTF(sc, ATH_DBG_FATAL,
Sujith04bd4632008-11-28 22:18:05 +05301464 "Unable to setup xmit queue for VO traffic\n");
Sujithff37e332008-11-24 12:07:55 +05301465 error = -EIO;
1466 goto bad2;
1467 }
1468
1469 /* Initializes the noise floor to a reasonable default value.
1470 * Later on this will be updated during ANI processing. */
1471
Sujith17d79042009-02-09 13:27:03 +05301472 sc->ani.noise_floor = ATH_DEFAULT_NOISE_FLOOR;
1473 setup_timer(&sc->ani.timer, ath_ani_calibrate, (unsigned long)sc);
Sujithff37e332008-11-24 12:07:55 +05301474
1475 if (ath9k_hw_getcapability(ah, ATH9K_CAP_CIPHER,
1476 ATH9K_CIPHER_TKIP, NULL)) {
1477 /*
1478 * Whether we should enable h/w TKIP MIC.
1479 * XXX: if we don't support WME TKIP MIC, then we wouldn't
1480 * report WMM capable, so it's always safe to turn on
1481 * TKIP MIC in this case.
1482 */
1483 ath9k_hw_setcapability(sc->sc_ah, ATH9K_CAP_TKIP_MIC,
1484 0, 1, NULL);
1485 }
1486
1487 /*
1488 * Check whether the separate key cache entries
1489 * are required to handle both tx+rx MIC keys.
1490 * With split mic keys the number of stations is limited
1491 * to 27 otherwise 59.
1492 */
1493 if (ath9k_hw_getcapability(ah, ATH9K_CAP_CIPHER,
1494 ATH9K_CIPHER_TKIP, NULL)
1495 && ath9k_hw_getcapability(ah, ATH9K_CAP_CIPHER,
1496 ATH9K_CIPHER_MIC, NULL)
1497 && ath9k_hw_getcapability(ah, ATH9K_CAP_TKIP_SPLIT,
1498 0, NULL))
Sujith17d79042009-02-09 13:27:03 +05301499 sc->splitmic = 1;
Sujithff37e332008-11-24 12:07:55 +05301500
1501 /* turn on mcast key search if possible */
1502 if (!ath9k_hw_getcapability(ah, ATH9K_CAP_MCAST_KEYSRCH, 0, NULL))
1503 (void)ath9k_hw_setcapability(ah, ATH9K_CAP_MCAST_KEYSRCH, 1,
1504 1, NULL);
1505
Sujith17d79042009-02-09 13:27:03 +05301506 sc->config.txpowlimit = ATH_TXPOWER_MAX;
Sujithff37e332008-11-24 12:07:55 +05301507
1508 /* 11n Capabilities */
Sujith2660b812009-02-09 13:27:26 +05301509 if (ah->caps.hw_caps & ATH9K_HW_CAP_HT) {
Sujithff37e332008-11-24 12:07:55 +05301510 sc->sc_flags |= SC_OP_TXAGGR;
1511 sc->sc_flags |= SC_OP_RXAGGR;
1512 }
1513
Sujith2660b812009-02-09 13:27:26 +05301514 sc->tx_chainmask = ah->caps.tx_chainmask;
1515 sc->rx_chainmask = ah->caps.rx_chainmask;
Sujithff37e332008-11-24 12:07:55 +05301516
1517 ath9k_hw_setcapability(ah, ATH9K_CAP_DIVERSITY, 1, true, NULL);
Sujithb77f4832008-12-07 21:44:03 +05301518 sc->rx.defant = ath9k_hw_getdefantenna(ah);
Sujithff37e332008-11-24 12:07:55 +05301519
Sujith2660b812009-02-09 13:27:26 +05301520 if (ah->caps.hw_caps & ATH9K_HW_CAP_BSSIDMASK) {
Sujithba52da52009-02-09 13:27:10 +05301521 memcpy(sc->bssidmask, ath_bcast_mac, ETH_ALEN);
Sujith17d79042009-02-09 13:27:03 +05301522 ATH_SET_VIF_BSSID_MASK(sc->bssidmask);
Sujithba52da52009-02-09 13:27:10 +05301523 ath9k_hw_setbssidmask(sc);
Sujithff37e332008-11-24 12:07:55 +05301524 }
1525
Sujithb77f4832008-12-07 21:44:03 +05301526 sc->beacon.slottime = ATH9K_SLOT_TIME_9; /* default to short slot time */
Sujithff37e332008-11-24 12:07:55 +05301527
1528 /* initialize beacon slots */
Sujithb77f4832008-12-07 21:44:03 +05301529 for (i = 0; i < ARRAY_SIZE(sc->beacon.bslot); i++)
1530 sc->beacon.bslot[i] = ATH_IF_ID_ANY;
Sujithff37e332008-11-24 12:07:55 +05301531
1532 /* save MISC configurations */
Sujith17d79042009-02-09 13:27:03 +05301533 sc->config.swBeaconProcess = 1;
Sujithff37e332008-11-24 12:07:55 +05301534
Sujithff37e332008-11-24 12:07:55 +05301535 /* setup channels and rates */
1536
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001537 sc->sbands[IEEE80211_BAND_2GHZ].channels = ath9k_2ghz_chantable;
Sujithff37e332008-11-24 12:07:55 +05301538 sc->sbands[IEEE80211_BAND_2GHZ].bitrates =
1539 sc->rates[IEEE80211_BAND_2GHZ];
1540 sc->sbands[IEEE80211_BAND_2GHZ].band = IEEE80211_BAND_2GHZ;
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001541 sc->sbands[IEEE80211_BAND_2GHZ].n_channels =
1542 ARRAY_SIZE(ath9k_2ghz_chantable);
Sujithff37e332008-11-24 12:07:55 +05301543
Sujith2660b812009-02-09 13:27:26 +05301544 if (test_bit(ATH9K_MODE_11A, sc->sc_ah->caps.wireless_modes)) {
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001545 sc->sbands[IEEE80211_BAND_5GHZ].channels = ath9k_5ghz_chantable;
Sujithff37e332008-11-24 12:07:55 +05301546 sc->sbands[IEEE80211_BAND_5GHZ].bitrates =
1547 sc->rates[IEEE80211_BAND_5GHZ];
1548 sc->sbands[IEEE80211_BAND_5GHZ].band = IEEE80211_BAND_5GHZ;
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001549 sc->sbands[IEEE80211_BAND_5GHZ].n_channels =
1550 ARRAY_SIZE(ath9k_5ghz_chantable);
Sujithff37e332008-11-24 12:07:55 +05301551 }
1552
Sujith2660b812009-02-09 13:27:26 +05301553 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_BT_COEX)
Vasanthakumar Thiagarajanc97c92d2009-01-02 15:35:46 +05301554 ath9k_hw_btcoex_enable(sc->sc_ah);
1555
Sujithff37e332008-11-24 12:07:55 +05301556 return 0;
1557bad2:
1558 /* cleanup tx queues */
1559 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
1560 if (ATH_TXQ_SETUP(sc, i))
Sujithb77f4832008-12-07 21:44:03 +05301561 ath_tx_cleanupq(sc, &sc->tx.txq[i]);
Sujithff37e332008-11-24 12:07:55 +05301562bad:
1563 if (ah)
1564 ath9k_hw_detach(ah);
Vasanthakumar Thiagarajan40b130a2009-02-16 13:55:07 +05301565 ath9k_exit_debug(sc);
Sujithff37e332008-11-24 12:07:55 +05301566
1567 return error;
1568}
1569
Gabor Juhos6baff7f2009-01-14 20:17:06 +01001570int ath_attach(u16 devid, struct ath_softc *sc)
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301571{
1572 struct ieee80211_hw *hw = sc->hw;
Vasanthakumar Thiagarajan40b130a2009-02-16 13:55:07 +05301573 int error = 0, i;
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301574
Sujith04bd4632008-11-28 22:18:05 +05301575 DPRINTF(sc, ATH_DBG_CONFIG, "Attach ATH hw\n");
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301576
1577 error = ath_init(devid, sc);
1578 if (error != 0)
1579 return error;
1580
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301581 /* get mac address from hardware and set in mac80211 */
1582
Sujithba52da52009-02-09 13:27:10 +05301583 SET_IEEE80211_PERM_ADDR(hw, sc->sc_ah->macaddr);
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301584
Sujith9c84b792008-10-29 10:17:13 +05301585 hw->flags = IEEE80211_HW_RX_INCLUDES_FCS |
1586 IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING |
1587 IEEE80211_HW_SIGNAL_DBM |
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +05301588 IEEE80211_HW_AMPDU_AGGREGATION |
1589 IEEE80211_HW_SUPPORTS_PS |
1590 IEEE80211_HW_PS_NULLFUNC_STACK;
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301591
Jouni Malinen0ced0e12009-01-08 13:32:13 +02001592 if (AR_SREV_9160_10_OR_LATER(sc->sc_ah))
1593 hw->flags |= IEEE80211_HW_MFP_CAPABLE;
1594
Sujith9c84b792008-10-29 10:17:13 +05301595 hw->wiphy->interface_modes =
1596 BIT(NL80211_IFTYPE_AP) |
1597 BIT(NL80211_IFTYPE_STATION) |
1598 BIT(NL80211_IFTYPE_ADHOC);
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301599
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001600 hw->wiphy->reg_notifier = ath9k_reg_notifier;
1601 hw->wiphy->strict_regulatory = true;
1602
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301603 hw->queues = 4;
Sujithe63835b2008-11-18 09:07:53 +05301604 hw->max_rates = 4;
1605 hw->max_rate_tries = ATH_11N_TXMAXTRY;
Sujith528f0c62008-10-29 10:14:26 +05301606 hw->sta_data_size = sizeof(struct ath_node);
Sujith17d79042009-02-09 13:27:03 +05301607 hw->vif_data_size = sizeof(struct ath_vif);
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301608
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301609 hw->rate_control_algorithm = "ath9k_rate_control";
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301610
Sujith2660b812009-02-09 13:27:26 +05301611 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_HT) {
Sujitheb2599c2009-01-23 11:20:44 +05301612 setup_ht_cap(sc, &sc->sbands[IEEE80211_BAND_2GHZ].ht_cap);
Sujith2660b812009-02-09 13:27:26 +05301613 if (test_bit(ATH9K_MODE_11A, sc->sc_ah->caps.wireless_modes))
Sujitheb2599c2009-01-23 11:20:44 +05301614 setup_ht_cap(sc, &sc->sbands[IEEE80211_BAND_5GHZ].ht_cap);
Sujith9c84b792008-10-29 10:17:13 +05301615 }
1616
1617 hw->wiphy->bands[IEEE80211_BAND_2GHZ] = &sc->sbands[IEEE80211_BAND_2GHZ];
Sujith2660b812009-02-09 13:27:26 +05301618 if (test_bit(ATH9K_MODE_11A, sc->sc_ah->caps.wireless_modes))
Sujith9c84b792008-10-29 10:17:13 +05301619 hw->wiphy->bands[IEEE80211_BAND_5GHZ] =
1620 &sc->sbands[IEEE80211_BAND_5GHZ];
1621
Senthil Balasubramaniandb93e7b2008-11-13 18:01:08 +05301622 /* initialize tx/rx engine */
1623 error = ath_tx_init(sc, ATH_TXBUF);
1624 if (error != 0)
Vasanthakumar Thiagarajan40b130a2009-02-16 13:55:07 +05301625 goto error_attach;
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301626
Senthil Balasubramaniandb93e7b2008-11-13 18:01:08 +05301627 error = ath_rx_init(sc, ATH_RXBUF);
1628 if (error != 0)
Vasanthakumar Thiagarajan40b130a2009-02-16 13:55:07 +05301629 goto error_attach;
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301630
Senthil Balasubramaniane97275c2008-11-13 18:00:02 +05301631#if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301632 /* Initialze h/w Rfkill */
Sujith2660b812009-02-09 13:27:26 +05301633 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301634 INIT_DELAYED_WORK(&sc->rf_kill.rfkill_poll, ath_rfkill_poll);
1635
1636 /* Initialize s/w rfkill */
Vasanthakumar Thiagarajan40b130a2009-02-16 13:55:07 +05301637 error = ath_init_sw_rfkill(sc);
1638 if (error)
1639 goto error_attach;
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301640#endif
1641
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001642 if (ath9k_is_world_regd(sc->sc_ah)) {
1643 /* Anything applied here (prior to wiphy registratoin) gets
1644 * saved on the wiphy orig_* parameters */
1645 const struct ieee80211_regdomain *regd =
1646 ath9k_world_regdomain(sc->sc_ah);
1647 hw->wiphy->custom_regulatory = true;
1648 hw->wiphy->strict_regulatory = false;
1649 wiphy_apply_custom_regulatory(sc->hw->wiphy, regd);
1650 ath9k_reg_apply_radar_flags(hw->wiphy);
1651 ath9k_reg_apply_world_flags(hw->wiphy, REGDOM_SET_BY_INIT);
1652 } else {
1653 /* This gets applied in the case of the absense of CRDA,
1654 * its our own custom world regulatory domain, similar to
1655 * cfg80211's but we enable passive scanning */
1656 const struct ieee80211_regdomain *regd =
1657 ath9k_default_world_regdomain();
1658 wiphy_apply_custom_regulatory(sc->hw->wiphy, regd);
1659 ath9k_reg_apply_radar_flags(hw->wiphy);
1660 ath9k_reg_apply_world_flags(hw->wiphy, REGDOM_SET_BY_INIT);
1661 }
1662
Senthil Balasubramaniandb93e7b2008-11-13 18:01:08 +05301663 error = ieee80211_register_hw(hw);
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301664
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001665 if (!ath9k_is_world_regd(sc->sc_ah))
Sujithd6bad492009-02-09 13:27:08 +05301666 regulatory_hint(hw->wiphy, sc->sc_ah->regulatory.alpha2);
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001667
Senthil Balasubramaniandb93e7b2008-11-13 18:01:08 +05301668 /* Initialize LED control */
1669 ath_init_leds(sc);
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301670
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001671
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301672 return 0;
Vasanthakumar Thiagarajan40b130a2009-02-16 13:55:07 +05301673
1674error_attach:
1675 /* cleanup tx queues */
1676 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
1677 if (ATH_TXQ_SETUP(sc, i))
1678 ath_tx_cleanupq(sc, &sc->tx.txq[i]);
1679
1680 ath9k_hw_detach(sc->sc_ah);
1681 ath9k_exit_debug(sc);
1682
Vasanthakumar Thiagarajan8feceb62008-09-10 18:49:27 +05301683 return error;
1684}
1685
Sujithff37e332008-11-24 12:07:55 +05301686int ath_reset(struct ath_softc *sc, bool retry_tx)
1687{
Sujithcbe61d82009-02-09 13:27:12 +05301688 struct ath_hw *ah = sc->sc_ah;
Luis R. Rodriguez030bb492008-12-23 15:58:37 -08001689 struct ieee80211_hw *hw = sc->hw;
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001690 int r;
Sujithff37e332008-11-24 12:07:55 +05301691
1692 ath9k_hw_set_interrupts(ah, 0);
Sujith043a0402009-01-16 21:38:47 +05301693 ath_drain_all_txq(sc, retry_tx);
Sujithff37e332008-11-24 12:07:55 +05301694 ath_stoprecv(sc);
1695 ath_flushrecv(sc);
1696
1697 spin_lock_bh(&sc->sc_resetlock);
Sujith2660b812009-02-09 13:27:26 +05301698 r = ath9k_hw_reset(ah, sc->sc_ah->curchan, false);
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001699 if (r)
Sujithff37e332008-11-24 12:07:55 +05301700 DPRINTF(sc, ATH_DBG_FATAL,
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001701 "Unable to reset hardware; reset status %u\n", r);
Sujithff37e332008-11-24 12:07:55 +05301702 spin_unlock_bh(&sc->sc_resetlock);
1703
1704 if (ath_startrecv(sc) != 0)
Sujith04bd4632008-11-28 22:18:05 +05301705 DPRINTF(sc, ATH_DBG_FATAL, "Unable to start recv logic\n");
Sujithff37e332008-11-24 12:07:55 +05301706
1707 /*
1708 * We may be doing a reset in response to a request
1709 * that changes the channel so update any state that
1710 * might change as a result.
1711 */
Luis R. Rodriguezce111ba2008-12-23 15:58:39 -08001712 ath_cache_conf_rate(sc, &hw->conf);
Sujithff37e332008-11-24 12:07:55 +05301713
1714 ath_update_txpow(sc);
1715
1716 if (sc->sc_flags & SC_OP_BEACONS)
1717 ath_beacon_config(sc, ATH_IF_ID_ANY); /* restart beacons */
1718
Sujith17d79042009-02-09 13:27:03 +05301719 ath9k_hw_set_interrupts(ah, sc->imask);
Sujithff37e332008-11-24 12:07:55 +05301720
1721 if (retry_tx) {
1722 int i;
1723 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++) {
1724 if (ATH_TXQ_SETUP(sc, i)) {
Sujithb77f4832008-12-07 21:44:03 +05301725 spin_lock_bh(&sc->tx.txq[i].axq_lock);
1726 ath_txq_schedule(sc, &sc->tx.txq[i]);
1727 spin_unlock_bh(&sc->tx.txq[i].axq_lock);
Sujithff37e332008-11-24 12:07:55 +05301728 }
1729 }
1730 }
1731
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001732 return r;
Sujithff37e332008-11-24 12:07:55 +05301733}
1734
1735/*
1736 * This function will allocate both the DMA descriptor structure, and the
1737 * buffers it contains. These are used to contain the descriptors used
1738 * by the system.
1739*/
1740int ath_descdma_setup(struct ath_softc *sc, struct ath_descdma *dd,
1741 struct list_head *head, const char *name,
1742 int nbuf, int ndesc)
1743{
1744#define DS2PHYS(_dd, _ds) \
1745 ((_dd)->dd_desc_paddr + ((caddr_t)(_ds) - (caddr_t)(_dd)->dd_desc))
1746#define ATH_DESC_4KB_BOUND_CHECK(_daddr) ((((_daddr) & 0xFFF) > 0xF7F) ? 1 : 0)
1747#define ATH_DESC_4KB_BOUND_NUM_SKIPPED(_len) ((_len) / 4096)
1748
1749 struct ath_desc *ds;
1750 struct ath_buf *bf;
1751 int i, bsize, error;
1752
Sujith04bd4632008-11-28 22:18:05 +05301753 DPRINTF(sc, ATH_DBG_CONFIG, "%s DMA: %u buffers %u desc/buf\n",
1754 name, nbuf, ndesc);
Sujithff37e332008-11-24 12:07:55 +05301755
1756 /* ath_desc must be a multiple of DWORDs */
1757 if ((sizeof(struct ath_desc) % 4) != 0) {
Sujith04bd4632008-11-28 22:18:05 +05301758 DPRINTF(sc, ATH_DBG_FATAL, "ath_desc not DWORD aligned\n");
Sujithff37e332008-11-24 12:07:55 +05301759 ASSERT((sizeof(struct ath_desc) % 4) == 0);
1760 error = -ENOMEM;
1761 goto fail;
1762 }
1763
1764 dd->dd_name = name;
1765 dd->dd_desc_len = sizeof(struct ath_desc) * nbuf * ndesc;
1766
1767 /*
1768 * Need additional DMA memory because we can't use
1769 * descriptors that cross the 4K page boundary. Assume
1770 * one skipped descriptor per 4K page.
1771 */
Sujith2660b812009-02-09 13:27:26 +05301772 if (!(sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_4KB_SPLITTRANS)) {
Sujithff37e332008-11-24 12:07:55 +05301773 u32 ndesc_skipped =
1774 ATH_DESC_4KB_BOUND_NUM_SKIPPED(dd->dd_desc_len);
1775 u32 dma_len;
1776
1777 while (ndesc_skipped) {
1778 dma_len = ndesc_skipped * sizeof(struct ath_desc);
1779 dd->dd_desc_len += dma_len;
1780
1781 ndesc_skipped = ATH_DESC_4KB_BOUND_NUM_SKIPPED(dma_len);
1782 };
1783 }
1784
1785 /* allocate descriptors */
Gabor Juhos7da3c552009-01-14 20:17:03 +01001786 dd->dd_desc = dma_alloc_coherent(sc->dev, dd->dd_desc_len,
1787 &dd->dd_desc_paddr, GFP_ATOMIC);
Sujithff37e332008-11-24 12:07:55 +05301788 if (dd->dd_desc == NULL) {
1789 error = -ENOMEM;
1790 goto fail;
1791 }
1792 ds = dd->dd_desc;
Sujith04bd4632008-11-28 22:18:05 +05301793 DPRINTF(sc, ATH_DBG_CONFIG, "%s DMA map: %p (%u) -> %llx (%u)\n",
1794 dd->dd_name, ds, (u32) dd->dd_desc_len,
Sujithff37e332008-11-24 12:07:55 +05301795 ito64(dd->dd_desc_paddr), /*XXX*/(u32) dd->dd_desc_len);
1796
1797 /* allocate buffers */
1798 bsize = sizeof(struct ath_buf) * nbuf;
1799 bf = kmalloc(bsize, GFP_KERNEL);
1800 if (bf == NULL) {
1801 error = -ENOMEM;
1802 goto fail2;
1803 }
1804 memset(bf, 0, bsize);
1805 dd->dd_bufptr = bf;
1806
1807 INIT_LIST_HEAD(head);
1808 for (i = 0; i < nbuf; i++, bf++, ds += ndesc) {
1809 bf->bf_desc = ds;
1810 bf->bf_daddr = DS2PHYS(dd, ds);
1811
Sujith2660b812009-02-09 13:27:26 +05301812 if (!(sc->sc_ah->caps.hw_caps &
Sujithff37e332008-11-24 12:07:55 +05301813 ATH9K_HW_CAP_4KB_SPLITTRANS)) {
1814 /*
1815 * Skip descriptor addresses which can cause 4KB
1816 * boundary crossing (addr + length) with a 32 dword
1817 * descriptor fetch.
1818 */
1819 while (ATH_DESC_4KB_BOUND_CHECK(bf->bf_daddr)) {
1820 ASSERT((caddr_t) bf->bf_desc <
1821 ((caddr_t) dd->dd_desc +
1822 dd->dd_desc_len));
1823
1824 ds += ndesc;
1825 bf->bf_desc = ds;
1826 bf->bf_daddr = DS2PHYS(dd, ds);
1827 }
1828 }
1829 list_add_tail(&bf->list, head);
1830 }
1831 return 0;
1832fail2:
Gabor Juhos7da3c552009-01-14 20:17:03 +01001833 dma_free_coherent(sc->dev, dd->dd_desc_len, dd->dd_desc,
1834 dd->dd_desc_paddr);
Sujithff37e332008-11-24 12:07:55 +05301835fail:
1836 memset(dd, 0, sizeof(*dd));
1837 return error;
1838#undef ATH_DESC_4KB_BOUND_CHECK
1839#undef ATH_DESC_4KB_BOUND_NUM_SKIPPED
1840#undef DS2PHYS
1841}
1842
1843void ath_descdma_cleanup(struct ath_softc *sc,
1844 struct ath_descdma *dd,
1845 struct list_head *head)
1846{
Gabor Juhos7da3c552009-01-14 20:17:03 +01001847 dma_free_coherent(sc->dev, dd->dd_desc_len, dd->dd_desc,
1848 dd->dd_desc_paddr);
Sujithff37e332008-11-24 12:07:55 +05301849
1850 INIT_LIST_HEAD(head);
1851 kfree(dd->dd_bufptr);
1852 memset(dd, 0, sizeof(*dd));
1853}
1854
1855int ath_get_hal_qnum(u16 queue, struct ath_softc *sc)
1856{
1857 int qnum;
1858
1859 switch (queue) {
1860 case 0:
Sujithb77f4832008-12-07 21:44:03 +05301861 qnum = sc->tx.hwq_map[ATH9K_WME_AC_VO];
Sujithff37e332008-11-24 12:07:55 +05301862 break;
1863 case 1:
Sujithb77f4832008-12-07 21:44:03 +05301864 qnum = sc->tx.hwq_map[ATH9K_WME_AC_VI];
Sujithff37e332008-11-24 12:07:55 +05301865 break;
1866 case 2:
Sujithb77f4832008-12-07 21:44:03 +05301867 qnum = sc->tx.hwq_map[ATH9K_WME_AC_BE];
Sujithff37e332008-11-24 12:07:55 +05301868 break;
1869 case 3:
Sujithb77f4832008-12-07 21:44:03 +05301870 qnum = sc->tx.hwq_map[ATH9K_WME_AC_BK];
Sujithff37e332008-11-24 12:07:55 +05301871 break;
1872 default:
Sujithb77f4832008-12-07 21:44:03 +05301873 qnum = sc->tx.hwq_map[ATH9K_WME_AC_BE];
Sujithff37e332008-11-24 12:07:55 +05301874 break;
1875 }
1876
1877 return qnum;
1878}
1879
1880int ath_get_mac80211_qnum(u32 queue, struct ath_softc *sc)
1881{
1882 int qnum;
1883
1884 switch (queue) {
1885 case ATH9K_WME_AC_VO:
1886 qnum = 0;
1887 break;
1888 case ATH9K_WME_AC_VI:
1889 qnum = 1;
1890 break;
1891 case ATH9K_WME_AC_BE:
1892 qnum = 2;
1893 break;
1894 case ATH9K_WME_AC_BK:
1895 qnum = 3;
1896 break;
1897 default:
1898 qnum = -1;
1899 break;
1900 }
1901
1902 return qnum;
1903}
1904
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001905/* XXX: Remove me once we don't depend on ath9k_channel for all
1906 * this redundant data */
1907static void ath9k_update_ichannel(struct ath_softc *sc,
1908 struct ath9k_channel *ichan)
1909{
1910 struct ieee80211_hw *hw = sc->hw;
1911 struct ieee80211_channel *chan = hw->conf.channel;
1912 struct ieee80211_conf *conf = &hw->conf;
1913
1914 ichan->channel = chan->center_freq;
1915 ichan->chan = chan;
1916
1917 if (chan->band == IEEE80211_BAND_2GHZ) {
1918 ichan->chanmode = CHANNEL_G;
1919 ichan->channelFlags = CHANNEL_2GHZ | CHANNEL_OFDM;
1920 } else {
1921 ichan->chanmode = CHANNEL_A;
1922 ichan->channelFlags = CHANNEL_5GHZ | CHANNEL_OFDM;
1923 }
1924
1925 sc->tx_chan_width = ATH9K_HT_MACMODE_20;
1926
1927 if (conf_is_ht(conf)) {
1928 if (conf_is_ht40(conf))
1929 sc->tx_chan_width = ATH9K_HT_MACMODE_2040;
1930
1931 ichan->chanmode = ath_get_extchanmode(sc, chan,
1932 conf->channel_type);
1933 }
1934}
1935
Sujithff37e332008-11-24 12:07:55 +05301936/**********************/
1937/* mac80211 callbacks */
1938/**********************/
1939
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001940static int ath9k_start(struct ieee80211_hw *hw)
1941{
1942 struct ath_softc *sc = hw->priv;
1943 struct ieee80211_channel *curchan = hw->conf.channel;
Sujithff37e332008-11-24 12:07:55 +05301944 struct ath9k_channel *init_channel;
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001945 int r, pos;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001946
Sujith04bd4632008-11-28 22:18:05 +05301947 DPRINTF(sc, ATH_DBG_CONFIG, "Starting driver with "
1948 "initial channel: %d MHz\n", curchan->center_freq);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001949
Sujith141b38b2009-02-04 08:10:07 +05301950 mutex_lock(&sc->mutex);
1951
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001952 /* setup initial channel */
1953
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001954 pos = curchan->hw_value;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001955
Sujith2660b812009-02-09 13:27:26 +05301956 init_channel = &sc->sc_ah->channels[pos];
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001957 ath9k_update_ichannel(sc, init_channel);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001958
Sujithff37e332008-11-24 12:07:55 +05301959 /* Reset SERDES registers */
1960 ath9k_hw_configpcipowersave(sc->sc_ah, 0);
1961
1962 /*
1963 * The basic interface to setting the hardware in a good
1964 * state is ``reset''. On return the hardware is known to
1965 * be powered up and with interrupts disabled. This must
1966 * be followed by initialization of the appropriate bits
1967 * and then setup of the interrupt mask.
1968 */
1969 spin_lock_bh(&sc->sc_resetlock);
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001970 r = ath9k_hw_reset(sc->sc_ah, init_channel, false);
1971 if (r) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001972 DPRINTF(sc, ATH_DBG_FATAL,
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001973 "Unable to reset hardware; reset status %u "
1974 "(freq %u MHz)\n", r,
1975 curchan->center_freq);
Sujithff37e332008-11-24 12:07:55 +05301976 spin_unlock_bh(&sc->sc_resetlock);
Sujith141b38b2009-02-04 08:10:07 +05301977 goto mutex_unlock;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001978 }
Sujithff37e332008-11-24 12:07:55 +05301979 spin_unlock_bh(&sc->sc_resetlock);
1980
1981 /*
1982 * This is needed only to setup initial state
1983 * but it's best done after a reset.
1984 */
1985 ath_update_txpow(sc);
1986
1987 /*
1988 * Setup the hardware after reset:
1989 * The receive engine is set going.
1990 * Frame transmit is handled entirely
1991 * in the frame output path; there's nothing to do
1992 * here except setup the interrupt mask.
1993 */
1994 if (ath_startrecv(sc) != 0) {
1995 DPRINTF(sc, ATH_DBG_FATAL,
Sujith04bd4632008-11-28 22:18:05 +05301996 "Unable to start recv logic\n");
Sujith141b38b2009-02-04 08:10:07 +05301997 r = -EIO;
1998 goto mutex_unlock;
Sujithff37e332008-11-24 12:07:55 +05301999 }
2000
2001 /* Setup our intr mask. */
Sujith17d79042009-02-09 13:27:03 +05302002 sc->imask = ATH9K_INT_RX | ATH9K_INT_TX
Sujithff37e332008-11-24 12:07:55 +05302003 | ATH9K_INT_RXEOL | ATH9K_INT_RXORN
2004 | ATH9K_INT_FATAL | ATH9K_INT_GLOBAL;
2005
Sujith2660b812009-02-09 13:27:26 +05302006 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_GTT)
Sujith17d79042009-02-09 13:27:03 +05302007 sc->imask |= ATH9K_INT_GTT;
Sujithff37e332008-11-24 12:07:55 +05302008
Sujith2660b812009-02-09 13:27:26 +05302009 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_HT)
Sujith17d79042009-02-09 13:27:03 +05302010 sc->imask |= ATH9K_INT_CST;
Sujithff37e332008-11-24 12:07:55 +05302011
Luis R. Rodriguezce111ba2008-12-23 15:58:39 -08002012 ath_cache_conf_rate(sc, &hw->conf);
Sujithff37e332008-11-24 12:07:55 +05302013
2014 sc->sc_flags &= ~SC_OP_INVALID;
2015
2016 /* Disable BMISS interrupt when we're not associated */
Sujith17d79042009-02-09 13:27:03 +05302017 sc->imask &= ~(ATH9K_INT_SWBA | ATH9K_INT_BMISS);
2018 ath9k_hw_set_interrupts(sc->sc_ah, sc->imask);
Sujithff37e332008-11-24 12:07:55 +05302019
2020 ieee80211_wake_queues(sc->hw);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002021
Senthil Balasubramaniane97275c2008-11-13 18:00:02 +05302022#if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08002023 r = ath_start_rfkill_poll(sc);
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05302024#endif
Sujith141b38b2009-02-04 08:10:07 +05302025
2026mutex_unlock:
2027 mutex_unlock(&sc->mutex);
2028
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08002029 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002030}
2031
2032static int ath9k_tx(struct ieee80211_hw *hw,
2033 struct sk_buff *skb)
2034{
Jouni Malinen147583c2008-08-11 14:01:50 +03002035 struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
Sujith528f0c62008-10-29 10:14:26 +05302036 struct ath_softc *sc = hw->priv;
2037 struct ath_tx_control txctl;
2038 int hdrlen, padsize;
2039
2040 memset(&txctl, 0, sizeof(struct ath_tx_control));
Jouni Malinen147583c2008-08-11 14:01:50 +03002041
2042 /*
2043 * As a temporary workaround, assign seq# here; this will likely need
2044 * to be cleaned up to work better with Beacon transmission and virtual
2045 * BSSes.
2046 */
2047 if (info->flags & IEEE80211_TX_CTL_ASSIGN_SEQ) {
2048 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *) skb->data;
2049 if (info->flags & IEEE80211_TX_CTL_FIRST_FRAGMENT)
Sujithb77f4832008-12-07 21:44:03 +05302050 sc->tx.seq_no += 0x10;
Jouni Malinen147583c2008-08-11 14:01:50 +03002051 hdr->seq_ctrl &= cpu_to_le16(IEEE80211_SCTL_FRAG);
Sujithb77f4832008-12-07 21:44:03 +05302052 hdr->seq_ctrl |= cpu_to_le16(sc->tx.seq_no);
Jouni Malinen147583c2008-08-11 14:01:50 +03002053 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002054
2055 /* Add the padding after the header if this is not already done */
2056 hdrlen = ieee80211_get_hdrlen_from_skb(skb);
2057 if (hdrlen & 3) {
2058 padsize = hdrlen % 4;
2059 if (skb_headroom(skb) < padsize)
2060 return -1;
2061 skb_push(skb, padsize);
2062 memmove(skb->data, skb->data + padsize, hdrlen);
2063 }
2064
Sujith528f0c62008-10-29 10:14:26 +05302065 /* Check if a tx queue is available */
2066
2067 txctl.txq = ath_test_get_txq(sc, skb);
2068 if (!txctl.txq)
2069 goto exit;
2070
Sujith04bd4632008-11-28 22:18:05 +05302071 DPRINTF(sc, ATH_DBG_XMIT, "transmitting packet, skb: %p\n", skb);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002072
Sujith528f0c62008-10-29 10:14:26 +05302073 if (ath_tx_start(sc, skb, &txctl) != 0) {
Sujith04bd4632008-11-28 22:18:05 +05302074 DPRINTF(sc, ATH_DBG_XMIT, "TX failed\n");
Sujith528f0c62008-10-29 10:14:26 +05302075 goto exit;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002076 }
2077
2078 return 0;
Sujith528f0c62008-10-29 10:14:26 +05302079exit:
2080 dev_kfree_skb_any(skb);
2081 return 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002082}
2083
2084static void ath9k_stop(struct ieee80211_hw *hw)
2085{
2086 struct ath_softc *sc = hw->priv;
Sujith9c84b792008-10-29 10:17:13 +05302087
2088 if (sc->sc_flags & SC_OP_INVALID) {
Sujith04bd4632008-11-28 22:18:05 +05302089 DPRINTF(sc, ATH_DBG_ANY, "Device not present\n");
Sujith9c84b792008-10-29 10:17:13 +05302090 return;
2091 }
2092
Sujith141b38b2009-02-04 08:10:07 +05302093 mutex_lock(&sc->mutex);
Sujithff37e332008-11-24 12:07:55 +05302094
2095 ieee80211_stop_queues(sc->hw);
2096
2097 /* make sure h/w will not generate any interrupt
2098 * before setting the invalid flag. */
2099 ath9k_hw_set_interrupts(sc->sc_ah, 0);
2100
2101 if (!(sc->sc_flags & SC_OP_INVALID)) {
Sujith043a0402009-01-16 21:38:47 +05302102 ath_drain_all_txq(sc, false);
Sujithff37e332008-11-24 12:07:55 +05302103 ath_stoprecv(sc);
2104 ath9k_hw_phy_disable(sc->sc_ah);
2105 } else
Sujithb77f4832008-12-07 21:44:03 +05302106 sc->rx.rxlink = NULL;
Sujithff37e332008-11-24 12:07:55 +05302107
2108#if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
Sujith2660b812009-02-09 13:27:26 +05302109 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
Sujithff37e332008-11-24 12:07:55 +05302110 cancel_delayed_work_sync(&sc->rf_kill.rfkill_poll);
2111#endif
2112 /* disable HAL and put h/w to sleep */
2113 ath9k_hw_disable(sc->sc_ah);
2114 ath9k_hw_configpcipowersave(sc->sc_ah, 1);
2115
2116 sc->sc_flags |= SC_OP_INVALID;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002117
Sujith141b38b2009-02-04 08:10:07 +05302118 mutex_unlock(&sc->mutex);
2119
Sujith04bd4632008-11-28 22:18:05 +05302120 DPRINTF(sc, ATH_DBG_CONFIG, "Driver halt\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002121}
2122
2123static int ath9k_add_interface(struct ieee80211_hw *hw,
2124 struct ieee80211_if_init_conf *conf)
2125{
2126 struct ath_softc *sc = hw->priv;
Sujith17d79042009-02-09 13:27:03 +05302127 struct ath_vif *avp = (void *)conf->vif->drv_priv;
Colin McCabed97809d2008-12-01 13:38:55 -08002128 enum nl80211_iftype ic_opmode = NL80211_IFTYPE_UNSPECIFIED;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002129
Sujith17d79042009-02-09 13:27:03 +05302130 /* Support only vif for now */
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002131
Sujith17d79042009-02-09 13:27:03 +05302132 if (sc->nvifs)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002133 return -ENOBUFS;
2134
Sujith141b38b2009-02-04 08:10:07 +05302135 mutex_lock(&sc->mutex);
2136
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002137 switch (conf->type) {
Johannes Berg05c914f2008-09-11 00:01:58 +02002138 case NL80211_IFTYPE_STATION:
Colin McCabed97809d2008-12-01 13:38:55 -08002139 ic_opmode = NL80211_IFTYPE_STATION;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002140 break;
Johannes Berg05c914f2008-09-11 00:01:58 +02002141 case NL80211_IFTYPE_ADHOC:
Colin McCabed97809d2008-12-01 13:38:55 -08002142 ic_opmode = NL80211_IFTYPE_ADHOC;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002143 break;
Johannes Berg05c914f2008-09-11 00:01:58 +02002144 case NL80211_IFTYPE_AP:
Colin McCabed97809d2008-12-01 13:38:55 -08002145 ic_opmode = NL80211_IFTYPE_AP;
Jouni Malinen2ad67de2008-08-11 14:01:47 +03002146 break;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002147 default:
2148 DPRINTF(sc, ATH_DBG_FATAL,
Sujith04bd4632008-11-28 22:18:05 +05302149 "Interface type %d not yet supported\n", conf->type);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002150 return -EOPNOTSUPP;
2151 }
2152
Sujith17d79042009-02-09 13:27:03 +05302153 DPRINTF(sc, ATH_DBG_CONFIG, "Attach a VIF of type: %d\n", ic_opmode);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002154
Sujith17d79042009-02-09 13:27:03 +05302155 /* Set the VIF opmode */
Sujith5640b082008-10-29 10:16:06 +05302156 avp->av_opmode = ic_opmode;
2157 avp->av_bslot = -1;
2158
Colin McCabed97809d2008-12-01 13:38:55 -08002159 if (ic_opmode == NL80211_IFTYPE_AP)
Sujith5640b082008-10-29 10:16:06 +05302160 ath9k_hw_set_tsfadjust(sc->sc_ah, 1);
2161
Sujith17d79042009-02-09 13:27:03 +05302162 sc->vifs[0] = conf->vif;
2163 sc->nvifs++;
Sujith5640b082008-10-29 10:16:06 +05302164
2165 /* Set the device opmode */
Sujith2660b812009-02-09 13:27:26 +05302166 sc->sc_ah->opmode = ic_opmode;
Sujith5640b082008-10-29 10:16:06 +05302167
Vivek Natarajan4e30ffa2009-01-28 20:53:27 +05302168 /*
2169 * Enable MIB interrupts when there are hardware phy counters.
2170 * Note we only do this (at the moment) for station mode.
2171 */
Sujith4af9cf42009-02-12 10:06:47 +05302172 if ((conf->type == NL80211_IFTYPE_STATION) ||
2173 (conf->type == NL80211_IFTYPE_ADHOC)) {
2174 if (ath9k_hw_phycounters(sc->sc_ah))
2175 sc->imask |= ATH9K_INT_MIB;
2176 sc->imask |= ATH9K_INT_TSFOOR;
2177 }
2178
Vivek Natarajan4e30ffa2009-01-28 20:53:27 +05302179 /*
2180 * Some hardware processes the TIM IE and fires an
2181 * interrupt when the TIM bit is set. For hardware
2182 * that does, if not overridden by configuration,
2183 * enable the TIM interrupt when operating as station.
2184 */
Sujith2660b812009-02-09 13:27:26 +05302185 if ((sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_ENHANCEDPM) &&
Vivek Natarajan4e30ffa2009-01-28 20:53:27 +05302186 (conf->type == NL80211_IFTYPE_STATION) &&
Sujith17d79042009-02-09 13:27:03 +05302187 !sc->config.swBeaconProcess)
2188 sc->imask |= ATH9K_INT_TIM;
Vivek Natarajan4e30ffa2009-01-28 20:53:27 +05302189
Sujith17d79042009-02-09 13:27:03 +05302190 ath9k_hw_set_interrupts(sc->sc_ah, sc->imask);
Vivek Natarajan4e30ffa2009-01-28 20:53:27 +05302191
Luis R. Rodriguez6f255422008-10-03 15:45:27 -07002192 if (conf->type == NL80211_IFTYPE_AP) {
2193 /* TODO: is this a suitable place to start ANI for AP mode? */
2194 /* Start ANI */
Sujith17d79042009-02-09 13:27:03 +05302195 mod_timer(&sc->ani.timer,
Luis R. Rodriguez6f255422008-10-03 15:45:27 -07002196 jiffies + msecs_to_jiffies(ATH_ANI_POLLINTERVAL));
2197 }
2198
Sujith141b38b2009-02-04 08:10:07 +05302199 mutex_unlock(&sc->mutex);
2200
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002201 return 0;
2202}
2203
2204static void ath9k_remove_interface(struct ieee80211_hw *hw,
2205 struct ieee80211_if_init_conf *conf)
2206{
2207 struct ath_softc *sc = hw->priv;
Sujith17d79042009-02-09 13:27:03 +05302208 struct ath_vif *avp = (void *)conf->vif->drv_priv;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002209
Sujith04bd4632008-11-28 22:18:05 +05302210 DPRINTF(sc, ATH_DBG_CONFIG, "Detach Interface\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002211
Sujith141b38b2009-02-04 08:10:07 +05302212 mutex_lock(&sc->mutex);
2213
Luis R. Rodriguez6f255422008-10-03 15:45:27 -07002214 /* Stop ANI */
Sujith17d79042009-02-09 13:27:03 +05302215 del_timer_sync(&sc->ani.timer);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002216
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002217 /* Reclaim beacon resources */
Sujith2660b812009-02-09 13:27:26 +05302218 if (sc->sc_ah->opmode == NL80211_IFTYPE_AP ||
2219 sc->sc_ah->opmode == NL80211_IFTYPE_ADHOC) {
Sujithb77f4832008-12-07 21:44:03 +05302220 ath9k_hw_stoptxdma(sc->sc_ah, sc->beacon.beaconq);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002221 ath_beacon_return(sc, avp);
2222 }
2223
Sujith672840a2008-08-11 14:05:08 +05302224 sc->sc_flags &= ~SC_OP_BEACONS;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002225
Sujith17d79042009-02-09 13:27:03 +05302226 sc->vifs[0] = NULL;
2227 sc->nvifs--;
Sujith141b38b2009-02-04 08:10:07 +05302228
2229 mutex_unlock(&sc->mutex);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002230}
2231
Johannes Berge8975582008-10-09 12:18:51 +02002232static int ath9k_config(struct ieee80211_hw *hw, u32 changed)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002233{
2234 struct ath_softc *sc = hw->priv;
Johannes Berge8975582008-10-09 12:18:51 +02002235 struct ieee80211_conf *conf = &hw->conf;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002236
Sujithaa33de02008-12-18 11:40:16 +05302237 mutex_lock(&sc->mutex);
Sujith141b38b2009-02-04 08:10:07 +05302238
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +05302239 if (changed & IEEE80211_CONF_CHANGE_PS) {
2240 if (conf->flags & IEEE80211_CONF_PS) {
Sujith17d79042009-02-09 13:27:03 +05302241 if ((sc->imask & ATH9K_INT_TIM_TIMER) == 0) {
2242 sc->imask |= ATH9K_INT_TIM_TIMER;
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +05302243 ath9k_hw_set_interrupts(sc->sc_ah,
Sujith17d79042009-02-09 13:27:03 +05302244 sc->imask);
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +05302245 }
2246 ath9k_hw_setrxabort(sc->sc_ah, 1);
2247 ath9k_hw_setpower(sc->sc_ah, ATH9K_PM_NETWORK_SLEEP);
2248 } else {
2249 ath9k_hw_setpower(sc->sc_ah, ATH9K_PM_AWAKE);
2250 ath9k_hw_setrxabort(sc->sc_ah, 0);
2251 sc->sc_flags &= ~SC_OP_WAIT_FOR_BEACON;
Sujith17d79042009-02-09 13:27:03 +05302252 if (sc->imask & ATH9K_INT_TIM_TIMER) {
2253 sc->imask &= ~ATH9K_INT_TIM_TIMER;
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +05302254 ath9k_hw_set_interrupts(sc->sc_ah,
Sujith17d79042009-02-09 13:27:03 +05302255 sc->imask);
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +05302256 }
2257 }
2258 }
2259
Johannes Berg47979382009-01-07 10:13:27 +01002260 if (changed & IEEE80211_CONF_CHANGE_CHANNEL) {
Sujith99405f92008-11-24 12:08:35 +05302261 struct ieee80211_channel *curchan = hw->conf.channel;
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08002262 int pos = curchan->hw_value;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002263
Sujith04bd4632008-11-28 22:18:05 +05302264 DPRINTF(sc, ATH_DBG_CONFIG, "Set channel: %d MHz\n",
2265 curchan->center_freq);
Johannes Bergae5eb022008-10-14 16:58:37 +02002266
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08002267 /* XXX: remove me eventualy */
Sujith2660b812009-02-09 13:27:26 +05302268 ath9k_update_ichannel(sc, &sc->sc_ah->channels[pos]);
Sujithe11602b2008-11-27 09:46:27 +05302269
Luis R. Rodriguezecf70442008-12-23 15:58:43 -08002270 ath_update_chainmask(sc, conf_is_ht(conf));
Sujith86060f02009-01-07 14:25:29 +05302271
Sujith2660b812009-02-09 13:27:26 +05302272 if (ath_set_channel(sc, &sc->sc_ah->channels[pos]) < 0) {
Sujith04bd4632008-11-28 22:18:05 +05302273 DPRINTF(sc, ATH_DBG_FATAL, "Unable to set channel\n");
Sujithaa33de02008-12-18 11:40:16 +05302274 mutex_unlock(&sc->mutex);
Sujithe11602b2008-11-27 09:46:27 +05302275 return -EINVAL;
2276 }
Sujith094d05d2008-12-12 11:57:43 +05302277 }
Sujith86b89ee2008-08-07 10:54:57 +05302278
Luis R. Rodriguez5c020dc2008-10-22 13:28:45 -07002279 if (changed & IEEE80211_CONF_CHANGE_POWER)
Sujith17d79042009-02-09 13:27:03 +05302280 sc->config.txpowlimit = 2 * conf->power_level;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002281
Sujithaa33de02008-12-18 11:40:16 +05302282 mutex_unlock(&sc->mutex);
Sujith141b38b2009-02-04 08:10:07 +05302283
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002284 return 0;
2285}
2286
2287static int ath9k_config_interface(struct ieee80211_hw *hw,
2288 struct ieee80211_vif *vif,
2289 struct ieee80211_if_conf *conf)
2290{
2291 struct ath_softc *sc = hw->priv;
Sujithcbe61d82009-02-09 13:27:12 +05302292 struct ath_hw *ah = sc->sc_ah;
Sujith17d79042009-02-09 13:27:03 +05302293 struct ath_vif *avp = (void *)vif->drv_priv;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002294 u32 rfilt = 0;
2295 int error, i;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002296
Jouni Malinen2ad67de2008-08-11 14:01:47 +03002297 /* TODO: Need to decide which hw opmode to use for multi-interface
2298 * cases */
Johannes Berg05c914f2008-09-11 00:01:58 +02002299 if (vif->type == NL80211_IFTYPE_AP &&
Sujith2660b812009-02-09 13:27:26 +05302300 ah->opmode != NL80211_IFTYPE_AP) {
2301 ah->opmode = NL80211_IFTYPE_STATION;
Jouni Malinen2ad67de2008-08-11 14:01:47 +03002302 ath9k_hw_setopmode(ah);
Sujithba52da52009-02-09 13:27:10 +05302303 memcpy(sc->curbssid, sc->sc_ah->macaddr, ETH_ALEN);
2304 sc->curaid = 0;
2305 ath9k_hw_write_associd(sc);
Jouni Malinen2ad67de2008-08-11 14:01:47 +03002306 /* Request full reset to get hw opmode changed properly */
2307 sc->sc_flags |= SC_OP_FULL_RESET;
2308 }
2309
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002310 if ((conf->changed & IEEE80211_IFCC_BSSID) &&
2311 !is_zero_ether_addr(conf->bssid)) {
2312 switch (vif->type) {
Johannes Berg05c914f2008-09-11 00:01:58 +02002313 case NL80211_IFTYPE_STATION:
2314 case NL80211_IFTYPE_ADHOC:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002315 /* Set BSSID */
Sujith17d79042009-02-09 13:27:03 +05302316 memcpy(sc->curbssid, conf->bssid, ETH_ALEN);
2317 sc->curaid = 0;
Sujithba52da52009-02-09 13:27:10 +05302318 ath9k_hw_write_associd(sc);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002319
2320 /* Set aggregation protection mode parameters */
Sujith17d79042009-02-09 13:27:03 +05302321 sc->config.ath_aggr_prot = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002322
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002323 DPRINTF(sc, ATH_DBG_CONFIG,
Sujith04bd4632008-11-28 22:18:05 +05302324 "RX filter 0x%x bssid %pM aid 0x%x\n",
Sujith17d79042009-02-09 13:27:03 +05302325 rfilt, sc->curbssid, sc->curaid);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002326
2327 /* need to reconfigure the beacon */
Sujith672840a2008-08-11 14:05:08 +05302328 sc->sc_flags &= ~SC_OP_BEACONS ;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002329
2330 break;
2331 default:
2332 break;
2333 }
2334 }
2335
Sujith1f7d6cb2009-01-27 10:55:54 +05302336 if ((vif->type == NL80211_IFTYPE_ADHOC) ||
2337 (vif->type == NL80211_IFTYPE_AP)) {
2338 if ((conf->changed & IEEE80211_IFCC_BEACON) ||
2339 (conf->changed & IEEE80211_IFCC_BEACON_ENABLED &&
2340 conf->enable_beacon)) {
2341 /*
2342 * Allocate and setup the beacon frame.
2343 *
2344 * Stop any previous beacon DMA. This may be
2345 * necessary, for example, when an ibss merge
2346 * causes reconfiguration; we may be called
2347 * with beacon transmission active.
2348 */
2349 ath9k_hw_stoptxdma(sc->sc_ah, sc->beacon.beaconq);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002350
Sujith1f7d6cb2009-01-27 10:55:54 +05302351 error = ath_beacon_alloc(sc, 0);
2352 if (error != 0)
2353 return error;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002354
Sujith1f7d6cb2009-01-27 10:55:54 +05302355 ath_beacon_sync(sc, 0);
2356 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002357 }
2358
2359 /* Check for WLAN_CAPABILITY_PRIVACY ? */
Colin McCabed97809d2008-12-01 13:38:55 -08002360 if ((avp->av_opmode != NL80211_IFTYPE_STATION)) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002361 for (i = 0; i < IEEE80211_WEP_NKID; i++)
2362 if (ath9k_hw_keyisvalid(sc->sc_ah, (u16)i))
2363 ath9k_hw_keysetmac(sc->sc_ah,
2364 (u16)i,
Sujith17d79042009-02-09 13:27:03 +05302365 sc->curbssid);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002366 }
2367
2368 /* Only legacy IBSS for now */
Johannes Berg05c914f2008-09-11 00:01:58 +02002369 if (vif->type == NL80211_IFTYPE_ADHOC)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002370 ath_update_chainmask(sc, 0);
2371
2372 return 0;
2373}
2374
2375#define SUPPORTED_FILTERS \
2376 (FIF_PROMISC_IN_BSS | \
2377 FIF_ALLMULTI | \
2378 FIF_CONTROL | \
2379 FIF_OTHER_BSS | \
2380 FIF_BCN_PRBRESP_PROMISC | \
2381 FIF_FCSFAIL)
2382
Sujith7dcfdcd2008-08-11 14:03:13 +05302383/* FIXME: sc->sc_full_reset ? */
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002384static void ath9k_configure_filter(struct ieee80211_hw *hw,
2385 unsigned int changed_flags,
2386 unsigned int *total_flags,
2387 int mc_count,
2388 struct dev_mc_list *mclist)
2389{
2390 struct ath_softc *sc = hw->priv;
Sujith7dcfdcd2008-08-11 14:03:13 +05302391 u32 rfilt;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002392
2393 changed_flags &= SUPPORTED_FILTERS;
2394 *total_flags &= SUPPORTED_FILTERS;
2395
Sujithb77f4832008-12-07 21:44:03 +05302396 sc->rx.rxfilter = *total_flags;
Sujith7dcfdcd2008-08-11 14:03:13 +05302397 rfilt = ath_calcrxfilter(sc);
2398 ath9k_hw_setrxfilter(sc->sc_ah, rfilt);
2399
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002400 if (changed_flags & FIF_BCN_PRBRESP_PROMISC) {
Sujithba52da52009-02-09 13:27:10 +05302401 if (*total_flags & FIF_BCN_PRBRESP_PROMISC) {
2402 memcpy(sc->curbssid, ath_bcast_mac, ETH_ALEN);
2403 sc->curaid = 0;
2404 ath9k_hw_write_associd(sc);
2405 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002406 }
Sujith7dcfdcd2008-08-11 14:03:13 +05302407
Sujithb77f4832008-12-07 21:44:03 +05302408 DPRINTF(sc, ATH_DBG_CONFIG, "Set HW RX filter: 0x%x\n", sc->rx.rxfilter);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002409}
2410
2411static void ath9k_sta_notify(struct ieee80211_hw *hw,
2412 struct ieee80211_vif *vif,
2413 enum sta_notify_cmd cmd,
Johannes Berg17741cd2008-09-11 00:02:02 +02002414 struct ieee80211_sta *sta)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002415{
2416 struct ath_softc *sc = hw->priv;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002417
2418 switch (cmd) {
2419 case STA_NOTIFY_ADD:
Sujith5640b082008-10-29 10:16:06 +05302420 ath_node_attach(sc, sta);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002421 break;
2422 case STA_NOTIFY_REMOVE:
Sujithb5aa9bf2008-10-29 10:13:31 +05302423 ath_node_detach(sc, sta);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002424 break;
2425 default:
2426 break;
2427 }
2428}
2429
Sujith141b38b2009-02-04 08:10:07 +05302430static int ath9k_conf_tx(struct ieee80211_hw *hw, u16 queue,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002431 const struct ieee80211_tx_queue_params *params)
2432{
2433 struct ath_softc *sc = hw->priv;
Sujithea9880f2008-08-07 10:53:10 +05302434 struct ath9k_tx_queue_info qi;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002435 int ret = 0, qnum;
2436
2437 if (queue >= WME_NUM_AC)
2438 return 0;
2439
Sujith141b38b2009-02-04 08:10:07 +05302440 mutex_lock(&sc->mutex);
2441
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002442 qi.tqi_aifs = params->aifs;
2443 qi.tqi_cwmin = params->cw_min;
2444 qi.tqi_cwmax = params->cw_max;
2445 qi.tqi_burstTime = params->txop;
2446 qnum = ath_get_hal_qnum(queue, sc);
2447
2448 DPRINTF(sc, ATH_DBG_CONFIG,
Sujith04bd4632008-11-28 22:18:05 +05302449 "Configure tx [queue/halq] [%d/%d], "
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002450 "aifs: %d, cw_min: %d, cw_max: %d, txop: %d\n",
Sujith04bd4632008-11-28 22:18:05 +05302451 queue, qnum, params->aifs, params->cw_min,
2452 params->cw_max, params->txop);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002453
2454 ret = ath_txq_update(sc, qnum, &qi);
2455 if (ret)
Sujith04bd4632008-11-28 22:18:05 +05302456 DPRINTF(sc, ATH_DBG_FATAL, "TXQ Update failed\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002457
Sujith141b38b2009-02-04 08:10:07 +05302458 mutex_unlock(&sc->mutex);
2459
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002460 return ret;
2461}
2462
2463static int ath9k_set_key(struct ieee80211_hw *hw,
2464 enum set_key_cmd cmd,
Johannes Bergdc822b52008-12-29 12:55:09 +01002465 struct ieee80211_vif *vif,
2466 struct ieee80211_sta *sta,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002467 struct ieee80211_key_conf *key)
2468{
2469 struct ath_softc *sc = hw->priv;
2470 int ret = 0;
2471
Sujith141b38b2009-02-04 08:10:07 +05302472 mutex_lock(&sc->mutex);
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +05302473 ath9k_ps_wakeup(sc);
Sujith04bd4632008-11-28 22:18:05 +05302474 DPRINTF(sc, ATH_DBG_KEYCACHE, "Set HW Key\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002475
2476 switch (cmd) {
2477 case SET_KEY:
Johannes Bergdc822b52008-12-29 12:55:09 +01002478 ret = ath_key_config(sc, sta, key);
Jouni Malinen6ace2892008-12-17 13:32:17 +02002479 if (ret >= 0) {
2480 key->hw_key_idx = ret;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002481 /* push IV and Michael MIC generation to stack */
2482 key->flags |= IEEE80211_KEY_FLAG_GENERATE_IV;
Senthil Balasubramanian1b961752008-09-01 19:45:21 +05302483 if (key->alg == ALG_TKIP)
2484 key->flags |= IEEE80211_KEY_FLAG_GENERATE_MMIC;
Jouni Malinen0ced0e12009-01-08 13:32:13 +02002485 if (sc->sc_ah->sw_mgmt_crypto && key->alg == ALG_CCMP)
2486 key->flags |= IEEE80211_KEY_FLAG_SW_MGMT;
Jouni Malinen6ace2892008-12-17 13:32:17 +02002487 ret = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002488 }
2489 break;
2490 case DISABLE_KEY:
2491 ath_key_delete(sc, key);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002492 break;
2493 default:
2494 ret = -EINVAL;
2495 }
2496
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +05302497 ath9k_ps_restore(sc);
Sujith141b38b2009-02-04 08:10:07 +05302498 mutex_unlock(&sc->mutex);
2499
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002500 return ret;
2501}
2502
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002503static void ath9k_bss_info_changed(struct ieee80211_hw *hw,
2504 struct ieee80211_vif *vif,
2505 struct ieee80211_bss_conf *bss_conf,
2506 u32 changed)
2507{
2508 struct ath_softc *sc = hw->priv;
2509
Sujith141b38b2009-02-04 08:10:07 +05302510 mutex_lock(&sc->mutex);
2511
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002512 if (changed & BSS_CHANGED_ERP_PREAMBLE) {
Sujith04bd4632008-11-28 22:18:05 +05302513 DPRINTF(sc, ATH_DBG_CONFIG, "BSS Changed PREAMBLE %d\n",
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002514 bss_conf->use_short_preamble);
2515 if (bss_conf->use_short_preamble)
Sujith672840a2008-08-11 14:05:08 +05302516 sc->sc_flags |= SC_OP_PREAMBLE_SHORT;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002517 else
Sujith672840a2008-08-11 14:05:08 +05302518 sc->sc_flags &= ~SC_OP_PREAMBLE_SHORT;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002519 }
2520
2521 if (changed & BSS_CHANGED_ERP_CTS_PROT) {
Sujith04bd4632008-11-28 22:18:05 +05302522 DPRINTF(sc, ATH_DBG_CONFIG, "BSS Changed CTS PROT %d\n",
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002523 bss_conf->use_cts_prot);
2524 if (bss_conf->use_cts_prot &&
2525 hw->conf.channel->band != IEEE80211_BAND_5GHZ)
Sujith672840a2008-08-11 14:05:08 +05302526 sc->sc_flags |= SC_OP_PROTECT_ENABLE;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002527 else
Sujith672840a2008-08-11 14:05:08 +05302528 sc->sc_flags &= ~SC_OP_PROTECT_ENABLE;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002529 }
2530
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002531 if (changed & BSS_CHANGED_ASSOC) {
Sujith04bd4632008-11-28 22:18:05 +05302532 DPRINTF(sc, ATH_DBG_CONFIG, "BSS Changed ASSOC %d\n",
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002533 bss_conf->assoc);
Sujith5640b082008-10-29 10:16:06 +05302534 ath9k_bss_assoc_info(sc, vif, bss_conf);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002535 }
Sujith141b38b2009-02-04 08:10:07 +05302536
2537 mutex_unlock(&sc->mutex);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002538}
2539
2540static u64 ath9k_get_tsf(struct ieee80211_hw *hw)
2541{
2542 u64 tsf;
2543 struct ath_softc *sc = hw->priv;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002544
Sujith141b38b2009-02-04 08:10:07 +05302545 mutex_lock(&sc->mutex);
2546 tsf = ath9k_hw_gettsf64(sc->sc_ah);
2547 mutex_unlock(&sc->mutex);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002548
2549 return tsf;
2550}
2551
Alina Friedrichsen3b5d6652009-01-24 07:09:59 +01002552static void ath9k_set_tsf(struct ieee80211_hw *hw, u64 tsf)
2553{
2554 struct ath_softc *sc = hw->priv;
Alina Friedrichsen3b5d6652009-01-24 07:09:59 +01002555
Sujith141b38b2009-02-04 08:10:07 +05302556 mutex_lock(&sc->mutex);
2557 ath9k_hw_settsf64(sc->sc_ah, tsf);
2558 mutex_unlock(&sc->mutex);
Alina Friedrichsen3b5d6652009-01-24 07:09:59 +01002559}
2560
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002561static void ath9k_reset_tsf(struct ieee80211_hw *hw)
2562{
2563 struct ath_softc *sc = hw->priv;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002564
Sujith141b38b2009-02-04 08:10:07 +05302565 mutex_lock(&sc->mutex);
2566 ath9k_hw_reset_tsf(sc->sc_ah);
2567 mutex_unlock(&sc->mutex);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002568}
2569
2570static int ath9k_ampdu_action(struct ieee80211_hw *hw,
Sujith141b38b2009-02-04 08:10:07 +05302571 enum ieee80211_ampdu_mlme_action action,
2572 struct ieee80211_sta *sta,
2573 u16 tid, u16 *ssn)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002574{
2575 struct ath_softc *sc = hw->priv;
2576 int ret = 0;
2577
2578 switch (action) {
2579 case IEEE80211_AMPDU_RX_START:
Sujithdca3edb2008-10-29 10:19:01 +05302580 if (!(sc->sc_flags & SC_OP_RXAGGR))
2581 ret = -ENOTSUPP;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002582 break;
2583 case IEEE80211_AMPDU_RX_STOP:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002584 break;
2585 case IEEE80211_AMPDU_TX_START:
Sujithb5aa9bf2008-10-29 10:13:31 +05302586 ret = ath_tx_aggr_start(sc, sta, tid, ssn);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002587 if (ret < 0)
2588 DPRINTF(sc, ATH_DBG_FATAL,
Sujith04bd4632008-11-28 22:18:05 +05302589 "Unable to start TX aggregation\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002590 else
Johannes Berg17741cd2008-09-11 00:02:02 +02002591 ieee80211_start_tx_ba_cb_irqsafe(hw, sta->addr, tid);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002592 break;
2593 case IEEE80211_AMPDU_TX_STOP:
Sujithb5aa9bf2008-10-29 10:13:31 +05302594 ret = ath_tx_aggr_stop(sc, sta, tid);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002595 if (ret < 0)
2596 DPRINTF(sc, ATH_DBG_FATAL,
Sujith04bd4632008-11-28 22:18:05 +05302597 "Unable to stop TX aggregation\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002598
Johannes Berg17741cd2008-09-11 00:02:02 +02002599 ieee80211_stop_tx_ba_cb_irqsafe(hw, sta->addr, tid);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002600 break;
Sujith8469cde2008-10-29 10:19:28 +05302601 case IEEE80211_AMPDU_TX_RESUME:
2602 ath_tx_aggr_resume(sc, sta, tid);
2603 break;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002604 default:
Sujith04bd4632008-11-28 22:18:05 +05302605 DPRINTF(sc, ATH_DBG_FATAL, "Unknown AMPDU action\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002606 }
2607
2608 return ret;
2609}
2610
Gabor Juhos6baff7f2009-01-14 20:17:06 +01002611struct ieee80211_ops ath9k_ops = {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002612 .tx = ath9k_tx,
2613 .start = ath9k_start,
2614 .stop = ath9k_stop,
2615 .add_interface = ath9k_add_interface,
2616 .remove_interface = ath9k_remove_interface,
2617 .config = ath9k_config,
2618 .config_interface = ath9k_config_interface,
2619 .configure_filter = ath9k_configure_filter,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002620 .sta_notify = ath9k_sta_notify,
2621 .conf_tx = ath9k_conf_tx,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002622 .bss_info_changed = ath9k_bss_info_changed,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002623 .set_key = ath9k_set_key,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002624 .get_tsf = ath9k_get_tsf,
Alina Friedrichsen3b5d6652009-01-24 07:09:59 +01002625 .set_tsf = ath9k_set_tsf,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002626 .reset_tsf = ath9k_reset_tsf,
Johannes Berg4233df62008-10-13 13:35:05 +02002627 .ampdu_action = ath9k_ampdu_action,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002628};
2629
Benoit PAPILLAULT392dff82008-11-06 22:26:49 +01002630static struct {
2631 u32 version;
2632 const char * name;
2633} ath_mac_bb_names[] = {
2634 { AR_SREV_VERSION_5416_PCI, "5416" },
2635 { AR_SREV_VERSION_5416_PCIE, "5418" },
2636 { AR_SREV_VERSION_9100, "9100" },
2637 { AR_SREV_VERSION_9160, "9160" },
2638 { AR_SREV_VERSION_9280, "9280" },
2639 { AR_SREV_VERSION_9285, "9285" }
2640};
2641
2642static struct {
2643 u16 version;
2644 const char * name;
2645} ath_rf_names[] = {
2646 { 0, "5133" },
2647 { AR_RAD5133_SREV_MAJOR, "5133" },
2648 { AR_RAD5122_SREV_MAJOR, "5122" },
2649 { AR_RAD2133_SREV_MAJOR, "2133" },
2650 { AR_RAD2122_SREV_MAJOR, "2122" }
2651};
2652
2653/*
2654 * Return the MAC/BB name. "????" is returned if the MAC/BB is unknown.
2655 */
Gabor Juhos6baff7f2009-01-14 20:17:06 +01002656const char *
Benoit PAPILLAULT392dff82008-11-06 22:26:49 +01002657ath_mac_bb_name(u32 mac_bb_version)
2658{
2659 int i;
2660
2661 for (i=0; i<ARRAY_SIZE(ath_mac_bb_names); i++) {
2662 if (ath_mac_bb_names[i].version == mac_bb_version) {
2663 return ath_mac_bb_names[i].name;
2664 }
2665 }
2666
2667 return "????";
2668}
2669
2670/*
2671 * Return the RF name. "????" is returned if the RF is unknown.
2672 */
Gabor Juhos6baff7f2009-01-14 20:17:06 +01002673const char *
Benoit PAPILLAULT392dff82008-11-06 22:26:49 +01002674ath_rf_name(u16 rf_version)
2675{
2676 int i;
2677
2678 for (i=0; i<ARRAY_SIZE(ath_rf_names); i++) {
2679 if (ath_rf_names[i].version == rf_version) {
2680 return ath_rf_names[i].name;
2681 }
2682 }
2683
2684 return "????";
2685}
2686
Gabor Juhos6baff7f2009-01-14 20:17:06 +01002687static int __init ath9k_init(void)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002688{
Vasanthakumar Thiagarajanca8a8562008-12-16 12:37:38 +05302689 int error;
2690
Vasanthakumar Thiagarajanca8a8562008-12-16 12:37:38 +05302691 /* Register rate control algorithm */
2692 error = ath_rate_control_register();
2693 if (error != 0) {
2694 printk(KERN_ERR
Luis R. Rodriguezb51bb3c2009-01-26 07:30:03 -08002695 "ath9k: Unable to register rate control "
2696 "algorithm: %d\n",
Vasanthakumar Thiagarajanca8a8562008-12-16 12:37:38 +05302697 error);
Gabor Juhos6baff7f2009-01-14 20:17:06 +01002698 goto err_out;
Vasanthakumar Thiagarajanca8a8562008-12-16 12:37:38 +05302699 }
2700
Gabor Juhos6baff7f2009-01-14 20:17:06 +01002701 error = ath_pci_init();
2702 if (error < 0) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002703 printk(KERN_ERR
Luis R. Rodriguezb51bb3c2009-01-26 07:30:03 -08002704 "ath9k: No PCI devices found, driver not installed.\n");
Gabor Juhos6baff7f2009-01-14 20:17:06 +01002705 error = -ENODEV;
2706 goto err_rate_unregister;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002707 }
2708
Gabor Juhos09329d32009-01-14 20:17:07 +01002709 error = ath_ahb_init();
2710 if (error < 0) {
2711 error = -ENODEV;
2712 goto err_pci_exit;
2713 }
2714
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002715 return 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002716
Gabor Juhos09329d32009-01-14 20:17:07 +01002717 err_pci_exit:
2718 ath_pci_exit();
2719
Gabor Juhos6baff7f2009-01-14 20:17:06 +01002720 err_rate_unregister:
Vasanthakumar Thiagarajanca8a8562008-12-16 12:37:38 +05302721 ath_rate_control_unregister();
Gabor Juhos6baff7f2009-01-14 20:17:06 +01002722 err_out:
2723 return error;
2724}
2725module_init(ath9k_init);
2726
2727static void __exit ath9k_exit(void)
2728{
Gabor Juhos09329d32009-01-14 20:17:07 +01002729 ath_ahb_exit();
Gabor Juhos6baff7f2009-01-14 20:17:06 +01002730 ath_pci_exit();
2731 ath_rate_control_unregister();
Sujith04bd4632008-11-28 22:18:05 +05302732 printk(KERN_INFO "%s: Driver unloaded\n", dev_info);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002733}
Gabor Juhos6baff7f2009-01-14 20:17:06 +01002734module_exit(ath9k_exit);