blob: 6e1fea473a668dbaae89c9d55d93c40202bd477e [file] [log] [blame]
Alex Deucher97b2e202015-04-20 16:51:00 -04001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#ifndef __AMDGPU_H__
29#define __AMDGPU_H__
30
31#include <linux/atomic.h>
32#include <linux/wait.h>
33#include <linux/list.h>
34#include <linux/kref.h>
35#include <linux/interval_tree.h>
36#include <linux/hashtable.h>
37#include <linux/fence.h>
38
39#include <ttm/ttm_bo_api.h>
40#include <ttm/ttm_bo_driver.h>
41#include <ttm/ttm_placement.h>
42#include <ttm/ttm_module.h>
43#include <ttm/ttm_execbuf_util.h>
44
Chunming Zhoud03846a2015-07-28 14:20:03 -040045#include <drm/drmP.h>
Alex Deucher97b2e202015-04-20 16:51:00 -040046#include <drm/drm_gem.h>
Chunming Zhou7e5a5472015-04-24 17:37:30 +080047#include <drm/amdgpu_drm.h>
Alex Deucher97b2e202015-04-20 16:51:00 -040048
yanyang15fc3aee2015-05-22 14:39:35 -040049#include "amd_shared.h"
Alex Deucher97b2e202015-04-20 16:51:00 -040050#include "amdgpu_mode.h"
51#include "amdgpu_ih.h"
52#include "amdgpu_irq.h"
53#include "amdgpu_ucode.h"
54#include "amdgpu_gds.h"
55
Alex Deucherb80d8472015-08-16 22:55:02 -040056#include "gpu_scheduler.h"
57
Alex Deucher97b2e202015-04-20 16:51:00 -040058/*
59 * Modules parameters.
60 */
61extern int amdgpu_modeset;
62extern int amdgpu_vram_limit;
63extern int amdgpu_gart_size;
64extern int amdgpu_benchmarking;
65extern int amdgpu_testing;
66extern int amdgpu_audio;
67extern int amdgpu_disp_priority;
68extern int amdgpu_hw_i2c;
69extern int amdgpu_pcie_gen2;
70extern int amdgpu_msi;
71extern int amdgpu_lockup_timeout;
72extern int amdgpu_dpm;
73extern int amdgpu_smc_load_fw;
74extern int amdgpu_aspm;
75extern int amdgpu_runtime_pm;
76extern int amdgpu_hard_reset;
77extern unsigned amdgpu_ip_block_mask;
78extern int amdgpu_bapm;
79extern int amdgpu_deep_color;
80extern int amdgpu_vm_size;
81extern int amdgpu_vm_block_size;
Alex Deucherb80d8472015-08-16 22:55:02 -040082extern int amdgpu_enable_scheduler;
Jammy Zhou1333f722015-07-30 16:36:58 +080083extern int amdgpu_sched_jobs;
Jammy Zhou4afcb302015-07-30 16:44:05 +080084extern int amdgpu_sched_hw_submission;
Alex Deucher97b2e202015-04-20 16:51:00 -040085
Chunming Zhou4b559c92015-07-21 15:53:04 +080086#define AMDGPU_WAIT_IDLE_TIMEOUT_IN_MS 3000
Alex Deucher97b2e202015-04-20 16:51:00 -040087#define AMDGPU_MAX_USEC_TIMEOUT 100000 /* 100 ms */
88#define AMDGPU_FENCE_JIFFIES_TIMEOUT (HZ / 2)
89/* AMDGPU_IB_POOL_SIZE must be a power of 2 */
90#define AMDGPU_IB_POOL_SIZE 16
91#define AMDGPU_DEBUGFS_MAX_COMPONENTS 32
92#define AMDGPUFB_CONN_LIMIT 4
93#define AMDGPU_BIOS_NUM_SCRATCH 8
94
Alex Deucher97b2e202015-04-20 16:51:00 -040095/* max number of rings */
96#define AMDGPU_MAX_RINGS 16
97#define AMDGPU_MAX_GFX_RINGS 1
98#define AMDGPU_MAX_COMPUTE_RINGS 8
99#define AMDGPU_MAX_VCE_RINGS 2
100
101/* number of hw syncs before falling back on blocking */
102#define AMDGPU_NUM_SYNCS 4
103
104/* hardcode that limit for now */
105#define AMDGPU_VA_RESERVED_SIZE (8 << 20)
106
107/* hard reset data */
108#define AMDGPU_ASIC_RESET_DATA 0x39d5e86b
109
110/* reset flags */
111#define AMDGPU_RESET_GFX (1 << 0)
112#define AMDGPU_RESET_COMPUTE (1 << 1)
113#define AMDGPU_RESET_DMA (1 << 2)
114#define AMDGPU_RESET_CP (1 << 3)
115#define AMDGPU_RESET_GRBM (1 << 4)
116#define AMDGPU_RESET_DMA1 (1 << 5)
117#define AMDGPU_RESET_RLC (1 << 6)
118#define AMDGPU_RESET_SEM (1 << 7)
119#define AMDGPU_RESET_IH (1 << 8)
120#define AMDGPU_RESET_VMC (1 << 9)
121#define AMDGPU_RESET_MC (1 << 10)
122#define AMDGPU_RESET_DISPLAY (1 << 11)
123#define AMDGPU_RESET_UVD (1 << 12)
124#define AMDGPU_RESET_VCE (1 << 13)
125#define AMDGPU_RESET_VCE1 (1 << 14)
126
127/* CG block flags */
128#define AMDGPU_CG_BLOCK_GFX (1 << 0)
129#define AMDGPU_CG_BLOCK_MC (1 << 1)
130#define AMDGPU_CG_BLOCK_SDMA (1 << 2)
131#define AMDGPU_CG_BLOCK_UVD (1 << 3)
132#define AMDGPU_CG_BLOCK_VCE (1 << 4)
133#define AMDGPU_CG_BLOCK_HDP (1 << 5)
134#define AMDGPU_CG_BLOCK_BIF (1 << 6)
135
136/* CG flags */
137#define AMDGPU_CG_SUPPORT_GFX_MGCG (1 << 0)
138#define AMDGPU_CG_SUPPORT_GFX_MGLS (1 << 1)
139#define AMDGPU_CG_SUPPORT_GFX_CGCG (1 << 2)
140#define AMDGPU_CG_SUPPORT_GFX_CGLS (1 << 3)
141#define AMDGPU_CG_SUPPORT_GFX_CGTS (1 << 4)
142#define AMDGPU_CG_SUPPORT_GFX_CGTS_LS (1 << 5)
143#define AMDGPU_CG_SUPPORT_GFX_CP_LS (1 << 6)
144#define AMDGPU_CG_SUPPORT_GFX_RLC_LS (1 << 7)
145#define AMDGPU_CG_SUPPORT_MC_LS (1 << 8)
146#define AMDGPU_CG_SUPPORT_MC_MGCG (1 << 9)
147#define AMDGPU_CG_SUPPORT_SDMA_LS (1 << 10)
148#define AMDGPU_CG_SUPPORT_SDMA_MGCG (1 << 11)
149#define AMDGPU_CG_SUPPORT_BIF_LS (1 << 12)
150#define AMDGPU_CG_SUPPORT_UVD_MGCG (1 << 13)
151#define AMDGPU_CG_SUPPORT_VCE_MGCG (1 << 14)
152#define AMDGPU_CG_SUPPORT_HDP_LS (1 << 15)
153#define AMDGPU_CG_SUPPORT_HDP_MGCG (1 << 16)
154
155/* PG flags */
156#define AMDGPU_PG_SUPPORT_GFX_PG (1 << 0)
157#define AMDGPU_PG_SUPPORT_GFX_SMG (1 << 1)
158#define AMDGPU_PG_SUPPORT_GFX_DMG (1 << 2)
159#define AMDGPU_PG_SUPPORT_UVD (1 << 3)
160#define AMDGPU_PG_SUPPORT_VCE (1 << 4)
161#define AMDGPU_PG_SUPPORT_CP (1 << 5)
162#define AMDGPU_PG_SUPPORT_GDS (1 << 6)
163#define AMDGPU_PG_SUPPORT_RLC_SMU_HS (1 << 7)
164#define AMDGPU_PG_SUPPORT_SDMA (1 << 8)
165#define AMDGPU_PG_SUPPORT_ACP (1 << 9)
166#define AMDGPU_PG_SUPPORT_SAMU (1 << 10)
167
168/* GFX current status */
169#define AMDGPU_GFX_NORMAL_MODE 0x00000000L
170#define AMDGPU_GFX_SAFE_MODE 0x00000001L
171#define AMDGPU_GFX_PG_DISABLED_MODE 0x00000002L
172#define AMDGPU_GFX_CG_DISABLED_MODE 0x00000004L
173#define AMDGPU_GFX_LBPW_DISABLED_MODE 0x00000008L
174
175/* max cursor sizes (in pixels) */
176#define CIK_CURSOR_WIDTH 128
177#define CIK_CURSOR_HEIGHT 128
178
179struct amdgpu_device;
180struct amdgpu_fence;
181struct amdgpu_ib;
182struct amdgpu_vm;
183struct amdgpu_ring;
184struct amdgpu_semaphore;
185struct amdgpu_cs_parser;
186struct amdgpu_irq_src;
Alex Deucher0b492a42015-08-16 22:48:26 -0400187struct amdgpu_fpriv;
Alex Deucher97b2e202015-04-20 16:51:00 -0400188
189enum amdgpu_cp_irq {
190 AMDGPU_CP_IRQ_GFX_EOP = 0,
191 AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP,
192 AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP,
193 AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP,
194 AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP,
195 AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP,
196 AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP,
197 AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP,
198 AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP,
199
200 AMDGPU_CP_IRQ_LAST
201};
202
203enum amdgpu_sdma_irq {
204 AMDGPU_SDMA_IRQ_TRAP0 = 0,
205 AMDGPU_SDMA_IRQ_TRAP1,
206
207 AMDGPU_SDMA_IRQ_LAST
208};
209
210enum amdgpu_thermal_irq {
211 AMDGPU_THERMAL_IRQ_LOW_TO_HIGH = 0,
212 AMDGPU_THERMAL_IRQ_HIGH_TO_LOW,
213
214 AMDGPU_THERMAL_IRQ_LAST
215};
216
Alex Deucher97b2e202015-04-20 16:51:00 -0400217int amdgpu_set_clockgating_state(struct amdgpu_device *adev,
yanyang15fc3aee2015-05-22 14:39:35 -0400218 enum amd_ip_block_type block_type,
219 enum amd_clockgating_state state);
Alex Deucher97b2e202015-04-20 16:51:00 -0400220int amdgpu_set_powergating_state(struct amdgpu_device *adev,
yanyang15fc3aee2015-05-22 14:39:35 -0400221 enum amd_ip_block_type block_type,
222 enum amd_powergating_state state);
Alex Deucher97b2e202015-04-20 16:51:00 -0400223
224struct amdgpu_ip_block_version {
yanyang15fc3aee2015-05-22 14:39:35 -0400225 enum amd_ip_block_type type;
Alex Deucher97b2e202015-04-20 16:51:00 -0400226 u32 major;
227 u32 minor;
228 u32 rev;
yanyang15fc3aee2015-05-22 14:39:35 -0400229 const struct amd_ip_funcs *funcs;
Alex Deucher97b2e202015-04-20 16:51:00 -0400230};
231
232int amdgpu_ip_block_version_cmp(struct amdgpu_device *adev,
yanyang15fc3aee2015-05-22 14:39:35 -0400233 enum amd_ip_block_type type,
Alex Deucher97b2e202015-04-20 16:51:00 -0400234 u32 major, u32 minor);
235
236const struct amdgpu_ip_block_version * amdgpu_get_ip_block(
237 struct amdgpu_device *adev,
yanyang15fc3aee2015-05-22 14:39:35 -0400238 enum amd_ip_block_type type);
Alex Deucher97b2e202015-04-20 16:51:00 -0400239
240/* provided by hw blocks that can move/clear data. e.g., gfx or sdma */
241struct amdgpu_buffer_funcs {
242 /* maximum bytes in a single operation */
243 uint32_t copy_max_bytes;
244
245 /* number of dw to reserve per operation */
246 unsigned copy_num_dw;
247
248 /* used for buffer migration */
249 void (*emit_copy_buffer)(struct amdgpu_ring *ring,
250 /* src addr in bytes */
251 uint64_t src_offset,
252 /* dst addr in bytes */
253 uint64_t dst_offset,
254 /* number of byte to transfer */
255 uint32_t byte_count);
256
257 /* maximum bytes in a single operation */
258 uint32_t fill_max_bytes;
259
260 /* number of dw to reserve per operation */
261 unsigned fill_num_dw;
262
263 /* used for buffer clearing */
264 void (*emit_fill_buffer)(struct amdgpu_ring *ring,
265 /* value to write to memory */
266 uint32_t src_data,
267 /* dst addr in bytes */
268 uint64_t dst_offset,
269 /* number of byte to fill */
270 uint32_t byte_count);
271};
272
273/* provided by hw blocks that can write ptes, e.g., sdma */
274struct amdgpu_vm_pte_funcs {
275 /* copy pte entries from GART */
276 void (*copy_pte)(struct amdgpu_ib *ib,
277 uint64_t pe, uint64_t src,
278 unsigned count);
279 /* write pte one entry at a time with addr mapping */
280 void (*write_pte)(struct amdgpu_ib *ib,
281 uint64_t pe,
282 uint64_t addr, unsigned count,
283 uint32_t incr, uint32_t flags);
284 /* for linear pte/pde updates without addr mapping */
285 void (*set_pte_pde)(struct amdgpu_ib *ib,
286 uint64_t pe,
287 uint64_t addr, unsigned count,
288 uint32_t incr, uint32_t flags);
289 /* pad the indirect buffer to the necessary number of dw */
290 void (*pad_ib)(struct amdgpu_ib *ib);
291};
292
293/* provided by the gmc block */
294struct amdgpu_gart_funcs {
295 /* flush the vm tlb via mmio */
296 void (*flush_gpu_tlb)(struct amdgpu_device *adev,
297 uint32_t vmid);
298 /* write pte/pde updates using the cpu */
299 int (*set_pte_pde)(struct amdgpu_device *adev,
300 void *cpu_pt_addr, /* cpu addr of page table */
301 uint32_t gpu_page_idx, /* pte/pde to update */
302 uint64_t addr, /* addr to write into pte/pde */
303 uint32_t flags); /* access flags */
304};
305
306/* provided by the ih block */
307struct amdgpu_ih_funcs {
308 /* ring read/write ptr handling, called from interrupt context */
309 u32 (*get_wptr)(struct amdgpu_device *adev);
310 void (*decode_iv)(struct amdgpu_device *adev,
311 struct amdgpu_iv_entry *entry);
312 void (*set_rptr)(struct amdgpu_device *adev);
313};
314
315/* provided by hw blocks that expose a ring buffer for commands */
316struct amdgpu_ring_funcs {
317 /* ring read/write ptr handling */
318 u32 (*get_rptr)(struct amdgpu_ring *ring);
319 u32 (*get_wptr)(struct amdgpu_ring *ring);
320 void (*set_wptr)(struct amdgpu_ring *ring);
321 /* validating and patching of IBs */
322 int (*parse_cs)(struct amdgpu_cs_parser *p, uint32_t ib_idx);
323 /* command emit functions */
324 void (*emit_ib)(struct amdgpu_ring *ring,
325 struct amdgpu_ib *ib);
326 void (*emit_fence)(struct amdgpu_ring *ring, uint64_t addr,
Chunming Zhou890ee232015-06-01 14:35:03 +0800327 uint64_t seq, unsigned flags);
Alex Deucher97b2e202015-04-20 16:51:00 -0400328 bool (*emit_semaphore)(struct amdgpu_ring *ring,
329 struct amdgpu_semaphore *semaphore,
330 bool emit_wait);
331 void (*emit_vm_flush)(struct amdgpu_ring *ring, unsigned vm_id,
332 uint64_t pd_addr);
Christian Königd2edb072015-05-11 14:10:34 +0200333 void (*emit_hdp_flush)(struct amdgpu_ring *ring);
Alex Deucher97b2e202015-04-20 16:51:00 -0400334 void (*emit_gds_switch)(struct amdgpu_ring *ring, uint32_t vmid,
335 uint32_t gds_base, uint32_t gds_size,
336 uint32_t gws_base, uint32_t gws_size,
337 uint32_t oa_base, uint32_t oa_size);
338 /* testing functions */
339 int (*test_ring)(struct amdgpu_ring *ring);
340 int (*test_ib)(struct amdgpu_ring *ring);
341 bool (*is_lockup)(struct amdgpu_ring *ring);
342};
343
344/*
345 * BIOS.
346 */
347bool amdgpu_get_bios(struct amdgpu_device *adev);
348bool amdgpu_read_bios(struct amdgpu_device *adev);
349
350/*
351 * Dummy page
352 */
353struct amdgpu_dummy_page {
354 struct page *page;
355 dma_addr_t addr;
356};
357int amdgpu_dummy_page_init(struct amdgpu_device *adev);
358void amdgpu_dummy_page_fini(struct amdgpu_device *adev);
359
360
361/*
362 * Clocks
363 */
364
365#define AMDGPU_MAX_PPLL 3
366
367struct amdgpu_clock {
368 struct amdgpu_pll ppll[AMDGPU_MAX_PPLL];
369 struct amdgpu_pll spll;
370 struct amdgpu_pll mpll;
371 /* 10 Khz units */
372 uint32_t default_mclk;
373 uint32_t default_sclk;
374 uint32_t default_dispclk;
375 uint32_t current_dispclk;
376 uint32_t dp_extclk;
377 uint32_t max_pixel_clock;
378};
379
380/*
381 * Fences.
382 */
383struct amdgpu_fence_driver {
384 struct amdgpu_ring *ring;
385 uint64_t gpu_addr;
386 volatile uint32_t *cpu_addr;
387 /* sync_seq is protected by ring emission lock */
388 uint64_t sync_seq[AMDGPU_MAX_RINGS];
389 atomic64_t last_seq;
390 bool initialized;
Alex Deucher97b2e202015-04-20 16:51:00 -0400391 struct amdgpu_irq_src *irq_src;
392 unsigned irq_type;
393 struct delayed_work lockup_work;
394};
395
396/* some special values for the owner field */
397#define AMDGPU_FENCE_OWNER_UNDEFINED ((void*)0ul)
398#define AMDGPU_FENCE_OWNER_VM ((void*)1ul)
399#define AMDGPU_FENCE_OWNER_MOVE ((void*)2ul)
400
Chunming Zhou890ee232015-06-01 14:35:03 +0800401#define AMDGPU_FENCE_FLAG_64BIT (1 << 0)
402#define AMDGPU_FENCE_FLAG_INT (1 << 1)
403
Alex Deucher97b2e202015-04-20 16:51:00 -0400404struct amdgpu_fence {
405 struct fence base;
406
407 /* RB, DMA, etc. */
408 struct amdgpu_ring *ring;
409 uint64_t seq;
410
411 /* filp or special value for fence creator */
412 void *owner;
413
414 wait_queue_t fence_wake;
415};
416
417struct amdgpu_user_fence {
418 /* write-back bo */
419 struct amdgpu_bo *bo;
420 /* write-back address offset to bo start */
421 uint32_t offset;
Chunming Zhouc1b69ed2015-07-21 13:45:14 +0800422 uint64_t sequence;
Alex Deucher97b2e202015-04-20 16:51:00 -0400423};
424
425int amdgpu_fence_driver_init(struct amdgpu_device *adev);
426void amdgpu_fence_driver_fini(struct amdgpu_device *adev);
427void amdgpu_fence_driver_force_completion(struct amdgpu_device *adev);
428
429void amdgpu_fence_driver_init_ring(struct amdgpu_ring *ring);
430int amdgpu_fence_driver_start_ring(struct amdgpu_ring *ring,
431 struct amdgpu_irq_src *irq_src,
432 unsigned irq_type);
Alex Deucher5ceb54c2015-08-05 12:41:48 -0400433void amdgpu_fence_driver_suspend(struct amdgpu_device *adev);
434void amdgpu_fence_driver_resume(struct amdgpu_device *adev);
Alex Deucher97b2e202015-04-20 16:51:00 -0400435int amdgpu_fence_emit(struct amdgpu_ring *ring, void *owner,
436 struct amdgpu_fence **fence);
437void amdgpu_fence_process(struct amdgpu_ring *ring);
438int amdgpu_fence_wait_next(struct amdgpu_ring *ring);
439int amdgpu_fence_wait_empty(struct amdgpu_ring *ring);
440unsigned amdgpu_fence_count_emitted(struct amdgpu_ring *ring);
441
442bool amdgpu_fence_signaled(struct amdgpu_fence *fence);
443int amdgpu_fence_wait(struct amdgpu_fence *fence, bool interruptible);
444int amdgpu_fence_wait_any(struct amdgpu_device *adev,
445 struct amdgpu_fence **fences,
446 bool intr);
Alex Deucher97b2e202015-04-20 16:51:00 -0400447struct amdgpu_fence *amdgpu_fence_ref(struct amdgpu_fence *fence);
448void amdgpu_fence_unref(struct amdgpu_fence **fence);
449
450bool amdgpu_fence_need_sync(struct amdgpu_fence *fence,
451 struct amdgpu_ring *ring);
452void amdgpu_fence_note_sync(struct amdgpu_fence *fence,
453 struct amdgpu_ring *ring);
454
455static inline struct amdgpu_fence *amdgpu_fence_later(struct amdgpu_fence *a,
456 struct amdgpu_fence *b)
457{
458 if (!a) {
459 return b;
460 }
461
462 if (!b) {
463 return a;
464 }
465
466 BUG_ON(a->ring != b->ring);
467
468 if (a->seq > b->seq) {
469 return a;
470 } else {
471 return b;
472 }
473}
474
475static inline bool amdgpu_fence_is_earlier(struct amdgpu_fence *a,
476 struct amdgpu_fence *b)
477{
478 if (!a) {
479 return false;
480 }
481
482 if (!b) {
483 return true;
484 }
485
486 BUG_ON(a->ring != b->ring);
487
488 return a->seq < b->seq;
489}
490
491int amdgpu_user_fence_emit(struct amdgpu_ring *ring, struct amdgpu_user_fence *user,
492 void *owner, struct amdgpu_fence **fence);
493
494/*
495 * TTM.
496 */
497struct amdgpu_mman {
498 struct ttm_bo_global_ref bo_global_ref;
499 struct drm_global_reference mem_global_ref;
500 struct ttm_bo_device bdev;
501 bool mem_global_referenced;
502 bool initialized;
503
504#if defined(CONFIG_DEBUG_FS)
505 struct dentry *vram;
506 struct dentry *gtt;
507#endif
508
509 /* buffer handling */
510 const struct amdgpu_buffer_funcs *buffer_funcs;
511 struct amdgpu_ring *buffer_funcs_ring;
512};
513
514int amdgpu_copy_buffer(struct amdgpu_ring *ring,
515 uint64_t src_offset,
516 uint64_t dst_offset,
517 uint32_t byte_count,
518 struct reservation_object *resv,
519 struct amdgpu_fence **fence);
520int amdgpu_mmap(struct file *filp, struct vm_area_struct *vma);
521
522struct amdgpu_bo_list_entry {
523 struct amdgpu_bo *robj;
524 struct ttm_validate_buffer tv;
525 struct amdgpu_bo_va *bo_va;
526 unsigned prefered_domains;
527 unsigned allowed_domains;
528 uint32_t priority;
529};
530
531struct amdgpu_bo_va_mapping {
532 struct list_head list;
533 struct interval_tree_node it;
534 uint64_t offset;
535 uint32_t flags;
536};
537
538/* bo virtual addresses in a specific vm */
539struct amdgpu_bo_va {
540 /* protected by bo being reserved */
541 struct list_head bo_list;
542 uint64_t addr;
543 struct amdgpu_fence *last_pt_update;
544 unsigned ref_count;
545
546 /* protected by vm mutex */
547 struct list_head mappings;
548 struct list_head vm_status;
549
550 /* constant after initialization */
551 struct amdgpu_vm *vm;
552 struct amdgpu_bo *bo;
553};
554
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800555#define AMDGPU_GEM_DOMAIN_MAX 0x3
556
Alex Deucher97b2e202015-04-20 16:51:00 -0400557struct amdgpu_bo {
558 /* Protected by gem.mutex */
559 struct list_head list;
560 /* Protected by tbo.reserved */
561 u32 initial_domain;
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800562 struct ttm_place placements[AMDGPU_GEM_DOMAIN_MAX + 1];
Alex Deucher97b2e202015-04-20 16:51:00 -0400563 struct ttm_placement placement;
564 struct ttm_buffer_object tbo;
565 struct ttm_bo_kmap_obj kmap;
566 u64 flags;
567 unsigned pin_count;
568 void *kptr;
569 u64 tiling_flags;
570 u64 metadata_flags;
571 void *metadata;
572 u32 metadata_size;
573 /* list of all virtual address to which this bo
574 * is associated to
575 */
576 struct list_head va;
577 /* Constant after initialization */
578 struct amdgpu_device *adev;
579 struct drm_gem_object gem_base;
580
581 struct ttm_bo_kmap_obj dma_buf_vmap;
582 pid_t pid;
583 struct amdgpu_mn *mn;
584 struct list_head mn_list;
585};
586#define gem_to_amdgpu_bo(gobj) container_of((gobj), struct amdgpu_bo, gem_base)
587
588void amdgpu_gem_object_free(struct drm_gem_object *obj);
589int amdgpu_gem_object_open(struct drm_gem_object *obj,
590 struct drm_file *file_priv);
591void amdgpu_gem_object_close(struct drm_gem_object *obj,
592 struct drm_file *file_priv);
593unsigned long amdgpu_gem_timeout(uint64_t timeout_ns);
594struct sg_table *amdgpu_gem_prime_get_sg_table(struct drm_gem_object *obj);
595struct drm_gem_object *amdgpu_gem_prime_import_sg_table(struct drm_device *dev,
596 struct dma_buf_attachment *attach,
597 struct sg_table *sg);
598struct dma_buf *amdgpu_gem_prime_export(struct drm_device *dev,
599 struct drm_gem_object *gobj,
600 int flags);
601int amdgpu_gem_prime_pin(struct drm_gem_object *obj);
602void amdgpu_gem_prime_unpin(struct drm_gem_object *obj);
603struct reservation_object *amdgpu_gem_prime_res_obj(struct drm_gem_object *);
604void *amdgpu_gem_prime_vmap(struct drm_gem_object *obj);
605void amdgpu_gem_prime_vunmap(struct drm_gem_object *obj, void *vaddr);
606int amdgpu_gem_debugfs_init(struct amdgpu_device *adev);
607
608/* sub-allocation manager, it has to be protected by another lock.
609 * By conception this is an helper for other part of the driver
610 * like the indirect buffer or semaphore, which both have their
611 * locking.
612 *
613 * Principe is simple, we keep a list of sub allocation in offset
614 * order (first entry has offset == 0, last entry has the highest
615 * offset).
616 *
617 * When allocating new object we first check if there is room at
618 * the end total_size - (last_object_offset + last_object_size) >=
619 * alloc_size. If so we allocate new object there.
620 *
621 * When there is not enough room at the end, we start waiting for
622 * each sub object until we reach object_offset+object_size >=
623 * alloc_size, this object then become the sub object we return.
624 *
625 * Alignment can't be bigger than page size.
626 *
627 * Hole are not considered for allocation to keep things simple.
628 * Assumption is that there won't be hole (all object on same
629 * alignment).
630 */
631struct amdgpu_sa_manager {
632 wait_queue_head_t wq;
633 struct amdgpu_bo *bo;
634 struct list_head *hole;
635 struct list_head flist[AMDGPU_MAX_RINGS];
636 struct list_head olist;
637 unsigned size;
638 uint64_t gpu_addr;
639 void *cpu_ptr;
640 uint32_t domain;
641 uint32_t align;
642};
643
644struct amdgpu_sa_bo;
645
646/* sub-allocation buffer */
647struct amdgpu_sa_bo {
648 struct list_head olist;
649 struct list_head flist;
650 struct amdgpu_sa_manager *manager;
651 unsigned soffset;
652 unsigned eoffset;
653 struct amdgpu_fence *fence;
654};
655
656/*
657 * GEM objects.
658 */
659struct amdgpu_gem {
660 struct mutex mutex;
661 struct list_head objects;
662};
663
664int amdgpu_gem_init(struct amdgpu_device *adev);
665void amdgpu_gem_fini(struct amdgpu_device *adev);
666int amdgpu_gem_object_create(struct amdgpu_device *adev, unsigned long size,
667 int alignment, u32 initial_domain,
668 u64 flags, bool kernel,
669 struct drm_gem_object **obj);
670
671int amdgpu_mode_dumb_create(struct drm_file *file_priv,
672 struct drm_device *dev,
673 struct drm_mode_create_dumb *args);
674int amdgpu_mode_dumb_mmap(struct drm_file *filp,
675 struct drm_device *dev,
676 uint32_t handle, uint64_t *offset_p);
677
678/*
679 * Semaphores.
680 */
681struct amdgpu_semaphore {
682 struct amdgpu_sa_bo *sa_bo;
683 signed waiters;
684 uint64_t gpu_addr;
685};
686
687int amdgpu_semaphore_create(struct amdgpu_device *adev,
688 struct amdgpu_semaphore **semaphore);
689bool amdgpu_semaphore_emit_signal(struct amdgpu_ring *ring,
690 struct amdgpu_semaphore *semaphore);
691bool amdgpu_semaphore_emit_wait(struct amdgpu_ring *ring,
692 struct amdgpu_semaphore *semaphore);
693void amdgpu_semaphore_free(struct amdgpu_device *adev,
694 struct amdgpu_semaphore **semaphore,
695 struct amdgpu_fence *fence);
696
697/*
698 * Synchronization
699 */
700struct amdgpu_sync {
701 struct amdgpu_semaphore *semaphores[AMDGPU_NUM_SYNCS];
702 struct amdgpu_fence *sync_to[AMDGPU_MAX_RINGS];
703 struct amdgpu_fence *last_vm_update;
704};
705
706void amdgpu_sync_create(struct amdgpu_sync *sync);
Christian König91e1a522015-07-06 22:06:40 +0200707int amdgpu_sync_fence(struct amdgpu_device *adev, struct amdgpu_sync *sync,
708 struct fence *f);
Alex Deucher97b2e202015-04-20 16:51:00 -0400709int amdgpu_sync_resv(struct amdgpu_device *adev,
710 struct amdgpu_sync *sync,
711 struct reservation_object *resv,
712 void *owner);
713int amdgpu_sync_rings(struct amdgpu_sync *sync,
714 struct amdgpu_ring *ring);
715void amdgpu_sync_free(struct amdgpu_device *adev, struct amdgpu_sync *sync,
716 struct amdgpu_fence *fence);
717
718/*
719 * GART structures, functions & helpers
720 */
721struct amdgpu_mc;
722
723#define AMDGPU_GPU_PAGE_SIZE 4096
724#define AMDGPU_GPU_PAGE_MASK (AMDGPU_GPU_PAGE_SIZE - 1)
725#define AMDGPU_GPU_PAGE_SHIFT 12
726#define AMDGPU_GPU_PAGE_ALIGN(a) (((a) + AMDGPU_GPU_PAGE_MASK) & ~AMDGPU_GPU_PAGE_MASK)
727
728struct amdgpu_gart {
729 dma_addr_t table_addr;
730 struct amdgpu_bo *robj;
731 void *ptr;
732 unsigned num_gpu_pages;
733 unsigned num_cpu_pages;
734 unsigned table_size;
735 struct page **pages;
736 dma_addr_t *pages_addr;
737 bool ready;
738 const struct amdgpu_gart_funcs *gart_funcs;
739};
740
741int amdgpu_gart_table_ram_alloc(struct amdgpu_device *adev);
742void amdgpu_gart_table_ram_free(struct amdgpu_device *adev);
743int amdgpu_gart_table_vram_alloc(struct amdgpu_device *adev);
744void amdgpu_gart_table_vram_free(struct amdgpu_device *adev);
745int amdgpu_gart_table_vram_pin(struct amdgpu_device *adev);
746void amdgpu_gart_table_vram_unpin(struct amdgpu_device *adev);
747int amdgpu_gart_init(struct amdgpu_device *adev);
748void amdgpu_gart_fini(struct amdgpu_device *adev);
749void amdgpu_gart_unbind(struct amdgpu_device *adev, unsigned offset,
750 int pages);
751int amdgpu_gart_bind(struct amdgpu_device *adev, unsigned offset,
752 int pages, struct page **pagelist,
753 dma_addr_t *dma_addr, uint32_t flags);
754
755/*
756 * GPU MC structures, functions & helpers
757 */
758struct amdgpu_mc {
759 resource_size_t aper_size;
760 resource_size_t aper_base;
761 resource_size_t agp_base;
762 /* for some chips with <= 32MB we need to lie
763 * about vram size near mc fb location */
764 u64 mc_vram_size;
765 u64 visible_vram_size;
766 u64 gtt_size;
767 u64 gtt_start;
768 u64 gtt_end;
769 u64 vram_start;
770 u64 vram_end;
771 unsigned vram_width;
772 u64 real_vram_size;
773 int vram_mtrr;
774 u64 gtt_base_align;
775 u64 mc_mask;
776 const struct firmware *fw; /* MC firmware */
777 uint32_t fw_version;
778 struct amdgpu_irq_src vm_fault;
Ken Wang81c59f52015-06-03 21:02:01 +0800779 uint32_t vram_type;
Alex Deucher97b2e202015-04-20 16:51:00 -0400780};
781
782/*
783 * GPU doorbell structures, functions & helpers
784 */
785typedef enum _AMDGPU_DOORBELL_ASSIGNMENT
786{
787 AMDGPU_DOORBELL_KIQ = 0x000,
788 AMDGPU_DOORBELL_HIQ = 0x001,
789 AMDGPU_DOORBELL_DIQ = 0x002,
790 AMDGPU_DOORBELL_MEC_RING0 = 0x010,
791 AMDGPU_DOORBELL_MEC_RING1 = 0x011,
792 AMDGPU_DOORBELL_MEC_RING2 = 0x012,
793 AMDGPU_DOORBELL_MEC_RING3 = 0x013,
794 AMDGPU_DOORBELL_MEC_RING4 = 0x014,
795 AMDGPU_DOORBELL_MEC_RING5 = 0x015,
796 AMDGPU_DOORBELL_MEC_RING6 = 0x016,
797 AMDGPU_DOORBELL_MEC_RING7 = 0x017,
798 AMDGPU_DOORBELL_GFX_RING0 = 0x020,
799 AMDGPU_DOORBELL_sDMA_ENGINE0 = 0x1E0,
800 AMDGPU_DOORBELL_sDMA_ENGINE1 = 0x1E1,
801 AMDGPU_DOORBELL_IH = 0x1E8,
802 AMDGPU_DOORBELL_MAX_ASSIGNMENT = 0x3FF,
803 AMDGPU_DOORBELL_INVALID = 0xFFFF
804} AMDGPU_DOORBELL_ASSIGNMENT;
805
806struct amdgpu_doorbell {
807 /* doorbell mmio */
808 resource_size_t base;
809 resource_size_t size;
810 u32 __iomem *ptr;
811 u32 num_doorbells; /* Number of doorbells actually reserved for amdgpu. */
812};
813
814void amdgpu_doorbell_get_kfd_info(struct amdgpu_device *adev,
815 phys_addr_t *aperture_base,
816 size_t *aperture_size,
817 size_t *start_offset);
818
819/*
820 * IRQS.
821 */
822
823struct amdgpu_flip_work {
824 struct work_struct flip_work;
825 struct work_struct unpin_work;
826 struct amdgpu_device *adev;
827 int crtc_id;
828 uint64_t base;
829 struct drm_pending_vblank_event *event;
830 struct amdgpu_bo *old_rbo;
831 struct fence *fence;
832};
833
834
835/*
836 * CP & rings.
837 */
838
839struct amdgpu_ib {
840 struct amdgpu_sa_bo *sa_bo;
841 uint32_t length_dw;
842 uint64_t gpu_addr;
843 uint32_t *ptr;
844 struct amdgpu_ring *ring;
845 struct amdgpu_fence *fence;
846 struct amdgpu_user_fence *user;
847 struct amdgpu_vm *vm;
Christian König3cb485f2015-05-11 15:34:59 +0200848 struct amdgpu_ctx *ctx;
Alex Deucher97b2e202015-04-20 16:51:00 -0400849 struct amdgpu_sync sync;
Alex Deucher97b2e202015-04-20 16:51:00 -0400850 uint32_t gds_base, gds_size;
851 uint32_t gws_base, gws_size;
852 uint32_t oa_base, oa_size;
Jammy Zhoude807f82015-05-11 23:41:41 +0800853 uint32_t flags;
Christian König5430a3f2015-07-21 18:02:21 +0200854 /* resulting sequence number */
855 uint64_t sequence;
Alex Deucher97b2e202015-04-20 16:51:00 -0400856};
857
858enum amdgpu_ring_type {
859 AMDGPU_RING_TYPE_GFX,
860 AMDGPU_RING_TYPE_COMPUTE,
861 AMDGPU_RING_TYPE_SDMA,
862 AMDGPU_RING_TYPE_UVD,
863 AMDGPU_RING_TYPE_VCE
864};
865
Chunming Zhouc1b69ed2015-07-21 13:45:14 +0800866extern struct amd_sched_backend_ops amdgpu_sched_ops;
867
Alex Deucher97b2e202015-04-20 16:51:00 -0400868struct amdgpu_ring {
869 struct amdgpu_device *adev;
870 const struct amdgpu_ring_funcs *funcs;
871 struct amdgpu_fence_driver fence_drv;
Alex Deucherb80d8472015-08-16 22:55:02 -0400872 struct amd_gpu_scheduler *scheduler;
Alex Deucher97b2e202015-04-20 16:51:00 -0400873
Chunming Zhou176e1ab2015-07-24 10:49:47 +0800874 spinlock_t fence_lock;
Alex Deucher97b2e202015-04-20 16:51:00 -0400875 struct mutex *ring_lock;
876 struct amdgpu_bo *ring_obj;
877 volatile uint32_t *ring;
878 unsigned rptr_offs;
879 u64 next_rptr_gpu_addr;
880 volatile u32 *next_rptr_cpu_addr;
881 unsigned wptr;
882 unsigned wptr_old;
883 unsigned ring_size;
884 unsigned ring_free_dw;
885 int count_dw;
886 atomic_t last_rptr;
887 atomic64_t last_activity;
888 uint64_t gpu_addr;
889 uint32_t align_mask;
890 uint32_t ptr_mask;
891 bool ready;
892 u32 nop;
893 u32 idx;
894 u64 last_semaphore_signal_addr;
895 u64 last_semaphore_wait_addr;
896 u32 me;
897 u32 pipe;
898 u32 queue;
899 struct amdgpu_bo *mqd_obj;
900 u32 doorbell_index;
901 bool use_doorbell;
902 unsigned wptr_offs;
903 unsigned next_rptr_offs;
904 unsigned fence_offs;
Christian König3cb485f2015-05-11 15:34:59 +0200905 struct amdgpu_ctx *current_ctx;
Alex Deucher97b2e202015-04-20 16:51:00 -0400906 enum amdgpu_ring_type type;
907 char name[16];
Chunming Zhou4274f5d2015-07-21 16:04:39 +0800908 bool is_pte_ring;
Alex Deucher97b2e202015-04-20 16:51:00 -0400909};
910
911/*
912 * VM
913 */
914
915/* maximum number of VMIDs */
916#define AMDGPU_NUM_VM 16
917
918/* number of entries in page table */
919#define AMDGPU_VM_PTE_COUNT (1 << amdgpu_vm_block_size)
920
921/* PTBs (Page Table Blocks) need to be aligned to 32K */
922#define AMDGPU_VM_PTB_ALIGN_SIZE 32768
923#define AMDGPU_VM_PTB_ALIGN_MASK (AMDGPU_VM_PTB_ALIGN_SIZE - 1)
924#define AMDGPU_VM_PTB_ALIGN(a) (((a) + AMDGPU_VM_PTB_ALIGN_MASK) & ~AMDGPU_VM_PTB_ALIGN_MASK)
925
926#define AMDGPU_PTE_VALID (1 << 0)
927#define AMDGPU_PTE_SYSTEM (1 << 1)
928#define AMDGPU_PTE_SNOOPED (1 << 2)
929
930/* VI only */
931#define AMDGPU_PTE_EXECUTABLE (1 << 4)
932
933#define AMDGPU_PTE_READABLE (1 << 5)
934#define AMDGPU_PTE_WRITEABLE (1 << 6)
935
936/* PTE (Page Table Entry) fragment field for different page sizes */
937#define AMDGPU_PTE_FRAG_4KB (0 << 7)
938#define AMDGPU_PTE_FRAG_64KB (4 << 7)
939#define AMDGPU_LOG2_PAGES_PER_FRAG 4
940
941struct amdgpu_vm_pt {
942 struct amdgpu_bo *bo;
943 uint64_t addr;
944};
945
946struct amdgpu_vm_id {
947 unsigned id;
948 uint64_t pd_gpu_addr;
949 /* last flushed PD/PT update */
950 struct amdgpu_fence *flushed_updates;
951 /* last use of vmid */
952 struct amdgpu_fence *last_id_use;
953};
954
955struct amdgpu_vm {
956 struct mutex mutex;
957
958 struct rb_root va;
959
960 /* protecting invalidated and freed */
961 spinlock_t status_lock;
962
963 /* BOs moved, but not yet updated in the PT */
964 struct list_head invalidated;
965
966 /* BOs freed, but not yet updated in the PT */
967 struct list_head freed;
968
969 /* contains the page directory */
970 struct amdgpu_bo *page_directory;
971 unsigned max_pde_used;
972
973 /* array of page tables, one for each page directory entry */
974 struct amdgpu_vm_pt *page_tables;
975
976 /* for id and flush management per ring */
977 struct amdgpu_vm_id ids[AMDGPU_MAX_RINGS];
978};
979
980struct amdgpu_vm_manager {
981 struct amdgpu_fence *active[AMDGPU_NUM_VM];
982 uint32_t max_pfn;
983 /* number of VMIDs */
984 unsigned nvm;
985 /* vram base address for page table entry */
986 u64 vram_base_offset;
987 /* is vm enabled? */
988 bool enabled;
989 /* for hw to save the PD addr on suspend/resume */
990 uint32_t saved_table_addr[AMDGPU_NUM_VM];
991 /* vm pte handling */
992 const struct amdgpu_vm_pte_funcs *vm_pte_funcs;
993 struct amdgpu_ring *vm_pte_funcs_ring;
994};
995
996/*
997 * context related structures
998 */
999
Christian König21c16bf2015-07-07 17:24:49 +02001000#define AMDGPU_CTX_MAX_CS_PENDING 16
1001
1002struct amdgpu_ctx_ring {
1003 uint64_t sequence;
1004 struct fence *fences[AMDGPU_CTX_MAX_CS_PENDING];
Chunming Zhou9cb7e5a2015-07-21 13:17:19 +08001005 struct amd_context_entity c_entity;
Christian König21c16bf2015-07-07 17:24:49 +02001006};
1007
Alex Deucher97b2e202015-04-20 16:51:00 -04001008struct amdgpu_ctx {
Alex Deucher0b492a42015-08-16 22:48:26 -04001009 struct kref refcount;
Chunming Zhou9cb7e5a2015-07-21 13:17:19 +08001010 struct amdgpu_device *adev;
Alex Deucher0b492a42015-08-16 22:48:26 -04001011 unsigned reset_counter;
Christian König21c16bf2015-07-07 17:24:49 +02001012 spinlock_t ring_lock;
1013 struct amdgpu_ctx_ring rings[AMDGPU_MAX_RINGS];
Alex Deucher97b2e202015-04-20 16:51:00 -04001014};
1015
1016struct amdgpu_ctx_mgr {
Alex Deucher0b492a42015-08-16 22:48:26 -04001017 struct amdgpu_device *adev;
1018 struct mutex lock;
1019 /* protected by lock */
1020 struct idr ctx_handles;
Alex Deucher97b2e202015-04-20 16:51:00 -04001021};
1022
Alex Deucher0b492a42015-08-16 22:48:26 -04001023int amdgpu_ctx_alloc(struct amdgpu_device *adev, struct amdgpu_fpriv *fpriv,
1024 uint32_t *id);
1025int amdgpu_ctx_free(struct amdgpu_device *adev, struct amdgpu_fpriv *fpriv,
1026 uint32_t id);
1027
1028void amdgpu_ctx_fini(struct amdgpu_fpriv *fpriv);
1029
1030struct amdgpu_ctx *amdgpu_ctx_get(struct amdgpu_fpriv *fpriv, uint32_t id);
1031int amdgpu_ctx_put(struct amdgpu_ctx *ctx);
1032
Christian König21c16bf2015-07-07 17:24:49 +02001033uint64_t amdgpu_ctx_add_fence(struct amdgpu_ctx *ctx, struct amdgpu_ring *ring,
1034 struct fence *fence);
1035struct fence *amdgpu_ctx_get_fence(struct amdgpu_ctx *ctx,
1036 struct amdgpu_ring *ring, uint64_t seq);
1037
Alex Deucher0b492a42015-08-16 22:48:26 -04001038int amdgpu_ctx_ioctl(struct drm_device *dev, void *data,
1039 struct drm_file *filp);
1040
1041
Alex Deucher97b2e202015-04-20 16:51:00 -04001042/*
1043 * file private structure
1044 */
1045
1046struct amdgpu_fpriv {
1047 struct amdgpu_vm vm;
1048 struct mutex bo_list_lock;
1049 struct idr bo_list_handles;
Alex Deucher0b492a42015-08-16 22:48:26 -04001050 struct amdgpu_ctx_mgr ctx_mgr;
Alex Deucher97b2e202015-04-20 16:51:00 -04001051};
1052
1053/*
1054 * residency list
1055 */
1056
1057struct amdgpu_bo_list {
1058 struct mutex lock;
1059 struct amdgpu_bo *gds_obj;
1060 struct amdgpu_bo *gws_obj;
1061 struct amdgpu_bo *oa_obj;
1062 bool has_userptr;
1063 unsigned num_entries;
1064 struct amdgpu_bo_list_entry *array;
1065};
1066
1067struct amdgpu_bo_list *
1068amdgpu_bo_list_get(struct amdgpu_fpriv *fpriv, int id);
1069void amdgpu_bo_list_put(struct amdgpu_bo_list *list);
Chunming Zhou372bc1e2015-07-21 13:47:05 +08001070void amdgpu_bo_list_copy(struct amdgpu_device *adev,
1071 struct amdgpu_bo_list *dst,
1072 struct amdgpu_bo_list *src);
Alex Deucher97b2e202015-04-20 16:51:00 -04001073void amdgpu_bo_list_free(struct amdgpu_bo_list *list);
1074
1075/*
1076 * GFX stuff
1077 */
1078#include "clearstate_defs.h"
1079
1080struct amdgpu_rlc {
1081 /* for power gating */
1082 struct amdgpu_bo *save_restore_obj;
1083 uint64_t save_restore_gpu_addr;
1084 volatile uint32_t *sr_ptr;
1085 const u32 *reg_list;
1086 u32 reg_list_size;
1087 /* for clear state */
1088 struct amdgpu_bo *clear_state_obj;
1089 uint64_t clear_state_gpu_addr;
1090 volatile uint32_t *cs_ptr;
1091 const struct cs_section_def *cs_data;
1092 u32 clear_state_size;
1093 /* for cp tables */
1094 struct amdgpu_bo *cp_table_obj;
1095 uint64_t cp_table_gpu_addr;
1096 volatile uint32_t *cp_table_ptr;
1097 u32 cp_table_size;
1098};
1099
1100struct amdgpu_mec {
1101 struct amdgpu_bo *hpd_eop_obj;
1102 u64 hpd_eop_gpu_addr;
1103 u32 num_pipe;
1104 u32 num_mec;
1105 u32 num_queue;
1106};
1107
1108/*
1109 * GPU scratch registers structures, functions & helpers
1110 */
1111struct amdgpu_scratch {
1112 unsigned num_reg;
1113 uint32_t reg_base;
1114 bool free[32];
1115 uint32_t reg[32];
1116};
1117
1118/*
1119 * GFX configurations
1120 */
1121struct amdgpu_gca_config {
1122 unsigned max_shader_engines;
1123 unsigned max_tile_pipes;
1124 unsigned max_cu_per_sh;
1125 unsigned max_sh_per_se;
1126 unsigned max_backends_per_se;
1127 unsigned max_texture_channel_caches;
1128 unsigned max_gprs;
1129 unsigned max_gs_threads;
1130 unsigned max_hw_contexts;
1131 unsigned sc_prim_fifo_size_frontend;
1132 unsigned sc_prim_fifo_size_backend;
1133 unsigned sc_hiz_tile_fifo_size;
1134 unsigned sc_earlyz_tile_fifo_size;
1135
1136 unsigned num_tile_pipes;
1137 unsigned backend_enable_mask;
1138 unsigned mem_max_burst_length_bytes;
1139 unsigned mem_row_size_in_kb;
1140 unsigned shader_engine_tile_size;
1141 unsigned num_gpus;
1142 unsigned multi_gpu_tile_size;
1143 unsigned mc_arb_ramcfg;
1144 unsigned gb_addr_config;
1145
1146 uint32_t tile_mode_array[32];
1147 uint32_t macrotile_mode_array[16];
1148};
1149
1150struct amdgpu_gfx {
1151 struct mutex gpu_clock_mutex;
1152 struct amdgpu_gca_config config;
1153 struct amdgpu_rlc rlc;
1154 struct amdgpu_mec mec;
1155 struct amdgpu_scratch scratch;
1156 const struct firmware *me_fw; /* ME firmware */
1157 uint32_t me_fw_version;
1158 const struct firmware *pfp_fw; /* PFP firmware */
1159 uint32_t pfp_fw_version;
1160 const struct firmware *ce_fw; /* CE firmware */
1161 uint32_t ce_fw_version;
1162 const struct firmware *rlc_fw; /* RLC firmware */
1163 uint32_t rlc_fw_version;
1164 const struct firmware *mec_fw; /* MEC firmware */
1165 uint32_t mec_fw_version;
1166 const struct firmware *mec2_fw; /* MEC2 firmware */
1167 uint32_t mec2_fw_version;
Ken Wang02558a02015-06-03 19:52:06 +08001168 uint32_t me_feature_version;
1169 uint32_t ce_feature_version;
1170 uint32_t pfp_feature_version;
Jammy Zhou351643d2015-08-04 10:43:50 +08001171 uint32_t rlc_feature_version;
1172 uint32_t mec_feature_version;
1173 uint32_t mec2_feature_version;
Alex Deucher97b2e202015-04-20 16:51:00 -04001174 struct amdgpu_ring gfx_ring[AMDGPU_MAX_GFX_RINGS];
1175 unsigned num_gfx_rings;
1176 struct amdgpu_ring compute_ring[AMDGPU_MAX_COMPUTE_RINGS];
1177 unsigned num_compute_rings;
1178 struct amdgpu_irq_src eop_irq;
1179 struct amdgpu_irq_src priv_reg_irq;
1180 struct amdgpu_irq_src priv_inst_irq;
1181 /* gfx status */
1182 uint32_t gfx_current_status;
1183 /* sync signal for const engine */
1184 unsigned ce_sync_offs;
Ken Wanga101a892015-06-03 17:47:54 +08001185 /* ce ram size*/
1186 unsigned ce_ram_size;
Alex Deucher97b2e202015-04-20 16:51:00 -04001187};
1188
1189int amdgpu_ib_get(struct amdgpu_ring *ring, struct amdgpu_vm *vm,
1190 unsigned size, struct amdgpu_ib *ib);
1191void amdgpu_ib_free(struct amdgpu_device *adev, struct amdgpu_ib *ib);
1192int amdgpu_ib_schedule(struct amdgpu_device *adev, unsigned num_ibs,
1193 struct amdgpu_ib *ib, void *owner);
1194int amdgpu_ib_pool_init(struct amdgpu_device *adev);
1195void amdgpu_ib_pool_fini(struct amdgpu_device *adev);
1196int amdgpu_ib_ring_tests(struct amdgpu_device *adev);
1197/* Ring access between begin & end cannot sleep */
1198void amdgpu_ring_free_size(struct amdgpu_ring *ring);
1199int amdgpu_ring_alloc(struct amdgpu_ring *ring, unsigned ndw);
1200int amdgpu_ring_lock(struct amdgpu_ring *ring, unsigned ndw);
1201void amdgpu_ring_commit(struct amdgpu_ring *ring);
1202void amdgpu_ring_unlock_commit(struct amdgpu_ring *ring);
1203void amdgpu_ring_undo(struct amdgpu_ring *ring);
1204void amdgpu_ring_unlock_undo(struct amdgpu_ring *ring);
1205void amdgpu_ring_lockup_update(struct amdgpu_ring *ring);
1206bool amdgpu_ring_test_lockup(struct amdgpu_ring *ring);
1207unsigned amdgpu_ring_backup(struct amdgpu_ring *ring,
1208 uint32_t **data);
1209int amdgpu_ring_restore(struct amdgpu_ring *ring,
1210 unsigned size, uint32_t *data);
1211int amdgpu_ring_init(struct amdgpu_device *adev, struct amdgpu_ring *ring,
1212 unsigned ring_size, u32 nop, u32 align_mask,
1213 struct amdgpu_irq_src *irq_src, unsigned irq_type,
1214 enum amdgpu_ring_type ring_type);
1215void amdgpu_ring_fini(struct amdgpu_ring *ring);
1216
1217/*
1218 * CS.
1219 */
1220struct amdgpu_cs_chunk {
1221 uint32_t chunk_id;
1222 uint32_t length_dw;
1223 uint32_t *kdata;
1224 void __user *user_ptr;
1225};
1226
Chunming Zhoud5fc5e82015-07-21 16:52:10 +08001227union amdgpu_sched_job_param {
1228 struct {
1229 struct amdgpu_vm *vm;
1230 uint64_t start;
1231 uint64_t last;
1232 struct amdgpu_fence **fence;
1233
1234 } vm_mapping;
1235 struct {
1236 struct amdgpu_bo *bo;
1237 } vm;
1238};
1239
Alex Deucher97b2e202015-04-20 16:51:00 -04001240struct amdgpu_cs_parser {
1241 struct amdgpu_device *adev;
1242 struct drm_file *filp;
Christian König3cb485f2015-05-11 15:34:59 +02001243 struct amdgpu_ctx *ctx;
Alex Deucher97b2e202015-04-20 16:51:00 -04001244 struct amdgpu_bo_list *bo_list;
1245 /* chunks */
1246 unsigned nchunks;
1247 struct amdgpu_cs_chunk *chunks;
1248 /* relocations */
1249 struct amdgpu_bo_list_entry *vm_bos;
Alex Deucher97b2e202015-04-20 16:51:00 -04001250 struct list_head validated;
1251
1252 struct amdgpu_ib *ibs;
1253 uint32_t num_ibs;
1254
1255 struct ww_acquire_ctx ticket;
1256
1257 /* user fence */
1258 struct amdgpu_user_fence uf;
Chunming Zhouc1b69ed2015-07-21 13:45:14 +08001259
Chunming Zhou4b559c92015-07-21 15:53:04 +08001260 struct amdgpu_ring *ring;
Chunming Zhouc1b69ed2015-07-21 13:45:14 +08001261 struct mutex job_lock;
1262 struct work_struct job_work;
1263 int (*prepare_job)(struct amdgpu_cs_parser *sched_job);
Chunming Zhoud5fc5e82015-07-21 16:52:10 +08001264 union amdgpu_sched_job_param job_param;
Chunming Zhouc1b69ed2015-07-21 13:45:14 +08001265 int (*run_job)(struct amdgpu_cs_parser *sched_job);
Chunming Zhou049fc522015-07-21 14:36:51 +08001266 int (*free_job)(struct amdgpu_cs_parser *sched_job);
Alex Deucher97b2e202015-04-20 16:51:00 -04001267};
1268
1269static inline u32 amdgpu_get_ib_value(struct amdgpu_cs_parser *p, uint32_t ib_idx, int idx)
1270{
1271 return p->ibs[ib_idx].ptr[idx];
1272}
1273
1274/*
1275 * Writeback
1276 */
1277#define AMDGPU_MAX_WB 1024 /* Reserve at most 1024 WB slots for amdgpu-owned rings. */
1278
1279struct amdgpu_wb {
1280 struct amdgpu_bo *wb_obj;
1281 volatile uint32_t *wb;
1282 uint64_t gpu_addr;
1283 u32 num_wb; /* Number of wb slots actually reserved for amdgpu. */
1284 unsigned long used[DIV_ROUND_UP(AMDGPU_MAX_WB, BITS_PER_LONG)];
1285};
1286
1287int amdgpu_wb_get(struct amdgpu_device *adev, u32 *wb);
1288void amdgpu_wb_free(struct amdgpu_device *adev, u32 wb);
1289
1290/**
1291 * struct amdgpu_pm - power management datas
1292 * It keeps track of various data needed to take powermanagement decision.
1293 */
1294
1295enum amdgpu_pm_state_type {
1296 /* not used for dpm */
1297 POWER_STATE_TYPE_DEFAULT,
1298 POWER_STATE_TYPE_POWERSAVE,
1299 /* user selectable states */
1300 POWER_STATE_TYPE_BATTERY,
1301 POWER_STATE_TYPE_BALANCED,
1302 POWER_STATE_TYPE_PERFORMANCE,
1303 /* internal states */
1304 POWER_STATE_TYPE_INTERNAL_UVD,
1305 POWER_STATE_TYPE_INTERNAL_UVD_SD,
1306 POWER_STATE_TYPE_INTERNAL_UVD_HD,
1307 POWER_STATE_TYPE_INTERNAL_UVD_HD2,
1308 POWER_STATE_TYPE_INTERNAL_UVD_MVC,
1309 POWER_STATE_TYPE_INTERNAL_BOOT,
1310 POWER_STATE_TYPE_INTERNAL_THERMAL,
1311 POWER_STATE_TYPE_INTERNAL_ACPI,
1312 POWER_STATE_TYPE_INTERNAL_ULV,
1313 POWER_STATE_TYPE_INTERNAL_3DPERF,
1314};
1315
1316enum amdgpu_int_thermal_type {
1317 THERMAL_TYPE_NONE,
1318 THERMAL_TYPE_EXTERNAL,
1319 THERMAL_TYPE_EXTERNAL_GPIO,
1320 THERMAL_TYPE_RV6XX,
1321 THERMAL_TYPE_RV770,
1322 THERMAL_TYPE_ADT7473_WITH_INTERNAL,
1323 THERMAL_TYPE_EVERGREEN,
1324 THERMAL_TYPE_SUMO,
1325 THERMAL_TYPE_NI,
1326 THERMAL_TYPE_SI,
1327 THERMAL_TYPE_EMC2103_WITH_INTERNAL,
1328 THERMAL_TYPE_CI,
1329 THERMAL_TYPE_KV,
1330};
1331
1332enum amdgpu_dpm_auto_throttle_src {
1333 AMDGPU_DPM_AUTO_THROTTLE_SRC_THERMAL,
1334 AMDGPU_DPM_AUTO_THROTTLE_SRC_EXTERNAL
1335};
1336
1337enum amdgpu_dpm_event_src {
1338 AMDGPU_DPM_EVENT_SRC_ANALOG = 0,
1339 AMDGPU_DPM_EVENT_SRC_EXTERNAL = 1,
1340 AMDGPU_DPM_EVENT_SRC_DIGITAL = 2,
1341 AMDGPU_DPM_EVENT_SRC_ANALOG_OR_EXTERNAL = 3,
1342 AMDGPU_DPM_EVENT_SRC_DIGIAL_OR_EXTERNAL = 4
1343};
1344
1345#define AMDGPU_MAX_VCE_LEVELS 6
1346
1347enum amdgpu_vce_level {
1348 AMDGPU_VCE_LEVEL_AC_ALL = 0, /* AC, All cases */
1349 AMDGPU_VCE_LEVEL_DC_EE = 1, /* DC, entropy encoding */
1350 AMDGPU_VCE_LEVEL_DC_LL_LOW = 2, /* DC, low latency queue, res <= 720 */
1351 AMDGPU_VCE_LEVEL_DC_LL_HIGH = 3, /* DC, low latency queue, 1080 >= res > 720 */
1352 AMDGPU_VCE_LEVEL_DC_GP_LOW = 4, /* DC, general purpose queue, res <= 720 */
1353 AMDGPU_VCE_LEVEL_DC_GP_HIGH = 5, /* DC, general purpose queue, 1080 >= res > 720 */
1354};
1355
1356struct amdgpu_ps {
1357 u32 caps; /* vbios flags */
1358 u32 class; /* vbios flags */
1359 u32 class2; /* vbios flags */
1360 /* UVD clocks */
1361 u32 vclk;
1362 u32 dclk;
1363 /* VCE clocks */
1364 u32 evclk;
1365 u32 ecclk;
1366 bool vce_active;
1367 enum amdgpu_vce_level vce_level;
1368 /* asic priv */
1369 void *ps_priv;
1370};
1371
1372struct amdgpu_dpm_thermal {
1373 /* thermal interrupt work */
1374 struct work_struct work;
1375 /* low temperature threshold */
1376 int min_temp;
1377 /* high temperature threshold */
1378 int max_temp;
1379 /* was last interrupt low to high or high to low */
1380 bool high_to_low;
1381 /* interrupt source */
1382 struct amdgpu_irq_src irq;
1383};
1384
1385enum amdgpu_clk_action
1386{
1387 AMDGPU_SCLK_UP = 1,
1388 AMDGPU_SCLK_DOWN
1389};
1390
1391struct amdgpu_blacklist_clocks
1392{
1393 u32 sclk;
1394 u32 mclk;
1395 enum amdgpu_clk_action action;
1396};
1397
1398struct amdgpu_clock_and_voltage_limits {
1399 u32 sclk;
1400 u32 mclk;
1401 u16 vddc;
1402 u16 vddci;
1403};
1404
1405struct amdgpu_clock_array {
1406 u32 count;
1407 u32 *values;
1408};
1409
1410struct amdgpu_clock_voltage_dependency_entry {
1411 u32 clk;
1412 u16 v;
1413};
1414
1415struct amdgpu_clock_voltage_dependency_table {
1416 u32 count;
1417 struct amdgpu_clock_voltage_dependency_entry *entries;
1418};
1419
1420union amdgpu_cac_leakage_entry {
1421 struct {
1422 u16 vddc;
1423 u32 leakage;
1424 };
1425 struct {
1426 u16 vddc1;
1427 u16 vddc2;
1428 u16 vddc3;
1429 };
1430};
1431
1432struct amdgpu_cac_leakage_table {
1433 u32 count;
1434 union amdgpu_cac_leakage_entry *entries;
1435};
1436
1437struct amdgpu_phase_shedding_limits_entry {
1438 u16 voltage;
1439 u32 sclk;
1440 u32 mclk;
1441};
1442
1443struct amdgpu_phase_shedding_limits_table {
1444 u32 count;
1445 struct amdgpu_phase_shedding_limits_entry *entries;
1446};
1447
1448struct amdgpu_uvd_clock_voltage_dependency_entry {
1449 u32 vclk;
1450 u32 dclk;
1451 u16 v;
1452};
1453
1454struct amdgpu_uvd_clock_voltage_dependency_table {
1455 u8 count;
1456 struct amdgpu_uvd_clock_voltage_dependency_entry *entries;
1457};
1458
1459struct amdgpu_vce_clock_voltage_dependency_entry {
1460 u32 ecclk;
1461 u32 evclk;
1462 u16 v;
1463};
1464
1465struct amdgpu_vce_clock_voltage_dependency_table {
1466 u8 count;
1467 struct amdgpu_vce_clock_voltage_dependency_entry *entries;
1468};
1469
1470struct amdgpu_ppm_table {
1471 u8 ppm_design;
1472 u16 cpu_core_number;
1473 u32 platform_tdp;
1474 u32 small_ac_platform_tdp;
1475 u32 platform_tdc;
1476 u32 small_ac_platform_tdc;
1477 u32 apu_tdp;
1478 u32 dgpu_tdp;
1479 u32 dgpu_ulv_power;
1480 u32 tj_max;
1481};
1482
1483struct amdgpu_cac_tdp_table {
1484 u16 tdp;
1485 u16 configurable_tdp;
1486 u16 tdc;
1487 u16 battery_power_limit;
1488 u16 small_power_limit;
1489 u16 low_cac_leakage;
1490 u16 high_cac_leakage;
1491 u16 maximum_power_delivery_limit;
1492};
1493
1494struct amdgpu_dpm_dynamic_state {
1495 struct amdgpu_clock_voltage_dependency_table vddc_dependency_on_sclk;
1496 struct amdgpu_clock_voltage_dependency_table vddci_dependency_on_mclk;
1497 struct amdgpu_clock_voltage_dependency_table vddc_dependency_on_mclk;
1498 struct amdgpu_clock_voltage_dependency_table mvdd_dependency_on_mclk;
1499 struct amdgpu_clock_voltage_dependency_table vddc_dependency_on_dispclk;
1500 struct amdgpu_uvd_clock_voltage_dependency_table uvd_clock_voltage_dependency_table;
1501 struct amdgpu_vce_clock_voltage_dependency_table vce_clock_voltage_dependency_table;
1502 struct amdgpu_clock_voltage_dependency_table samu_clock_voltage_dependency_table;
1503 struct amdgpu_clock_voltage_dependency_table acp_clock_voltage_dependency_table;
1504 struct amdgpu_clock_voltage_dependency_table vddgfx_dependency_on_sclk;
1505 struct amdgpu_clock_array valid_sclk_values;
1506 struct amdgpu_clock_array valid_mclk_values;
1507 struct amdgpu_clock_and_voltage_limits max_clock_voltage_on_dc;
1508 struct amdgpu_clock_and_voltage_limits max_clock_voltage_on_ac;
1509 u32 mclk_sclk_ratio;
1510 u32 sclk_mclk_delta;
1511 u16 vddc_vddci_delta;
1512 u16 min_vddc_for_pcie_gen2;
1513 struct amdgpu_cac_leakage_table cac_leakage_table;
1514 struct amdgpu_phase_shedding_limits_table phase_shedding_limits_table;
1515 struct amdgpu_ppm_table *ppm_table;
1516 struct amdgpu_cac_tdp_table *cac_tdp_table;
1517};
1518
1519struct amdgpu_dpm_fan {
1520 u16 t_min;
1521 u16 t_med;
1522 u16 t_high;
1523 u16 pwm_min;
1524 u16 pwm_med;
1525 u16 pwm_high;
1526 u8 t_hyst;
1527 u32 cycle_delay;
1528 u16 t_max;
1529 u8 control_mode;
1530 u16 default_max_fan_pwm;
1531 u16 default_fan_output_sensitivity;
1532 u16 fan_output_sensitivity;
1533 bool ucode_fan_control;
1534};
1535
1536enum amdgpu_pcie_gen {
1537 AMDGPU_PCIE_GEN1 = 0,
1538 AMDGPU_PCIE_GEN2 = 1,
1539 AMDGPU_PCIE_GEN3 = 2,
1540 AMDGPU_PCIE_GEN_INVALID = 0xffff
1541};
1542
1543enum amdgpu_dpm_forced_level {
1544 AMDGPU_DPM_FORCED_LEVEL_AUTO = 0,
1545 AMDGPU_DPM_FORCED_LEVEL_LOW = 1,
1546 AMDGPU_DPM_FORCED_LEVEL_HIGH = 2,
1547};
1548
1549struct amdgpu_vce_state {
1550 /* vce clocks */
1551 u32 evclk;
1552 u32 ecclk;
1553 /* gpu clocks */
1554 u32 sclk;
1555 u32 mclk;
1556 u8 clk_idx;
1557 u8 pstate;
1558};
1559
1560struct amdgpu_dpm_funcs {
1561 int (*get_temperature)(struct amdgpu_device *adev);
1562 int (*pre_set_power_state)(struct amdgpu_device *adev);
1563 int (*set_power_state)(struct amdgpu_device *adev);
1564 void (*post_set_power_state)(struct amdgpu_device *adev);
1565 void (*display_configuration_changed)(struct amdgpu_device *adev);
1566 u32 (*get_sclk)(struct amdgpu_device *adev, bool low);
1567 u32 (*get_mclk)(struct amdgpu_device *adev, bool low);
1568 void (*print_power_state)(struct amdgpu_device *adev, struct amdgpu_ps *ps);
1569 void (*debugfs_print_current_performance_level)(struct amdgpu_device *adev, struct seq_file *m);
1570 int (*force_performance_level)(struct amdgpu_device *adev, enum amdgpu_dpm_forced_level level);
1571 bool (*vblank_too_short)(struct amdgpu_device *adev);
1572 void (*powergate_uvd)(struct amdgpu_device *adev, bool gate);
Sonny Jiangb7a07762015-05-28 15:47:53 -04001573 void (*powergate_vce)(struct amdgpu_device *adev, bool gate);
Alex Deucher97b2e202015-04-20 16:51:00 -04001574 void (*enable_bapm)(struct amdgpu_device *adev, bool enable);
1575 void (*set_fan_control_mode)(struct amdgpu_device *adev, u32 mode);
1576 u32 (*get_fan_control_mode)(struct amdgpu_device *adev);
1577 int (*set_fan_speed_percent)(struct amdgpu_device *adev, u32 speed);
1578 int (*get_fan_speed_percent)(struct amdgpu_device *adev, u32 *speed);
1579};
1580
1581struct amdgpu_dpm {
1582 struct amdgpu_ps *ps;
1583 /* number of valid power states */
1584 int num_ps;
1585 /* current power state that is active */
1586 struct amdgpu_ps *current_ps;
1587 /* requested power state */
1588 struct amdgpu_ps *requested_ps;
1589 /* boot up power state */
1590 struct amdgpu_ps *boot_ps;
1591 /* default uvd power state */
1592 struct amdgpu_ps *uvd_ps;
1593 /* vce requirements */
1594 struct amdgpu_vce_state vce_states[AMDGPU_MAX_VCE_LEVELS];
1595 enum amdgpu_vce_level vce_level;
1596 enum amdgpu_pm_state_type state;
1597 enum amdgpu_pm_state_type user_state;
1598 u32 platform_caps;
1599 u32 voltage_response_time;
1600 u32 backbias_response_time;
1601 void *priv;
1602 u32 new_active_crtcs;
1603 int new_active_crtc_count;
1604 u32 current_active_crtcs;
1605 int current_active_crtc_count;
1606 struct amdgpu_dpm_dynamic_state dyn_state;
1607 struct amdgpu_dpm_fan fan;
1608 u32 tdp_limit;
1609 u32 near_tdp_limit;
1610 u32 near_tdp_limit_adjusted;
1611 u32 sq_ramping_threshold;
1612 u32 cac_leakage;
1613 u16 tdp_od_limit;
1614 u32 tdp_adjustment;
1615 u16 load_line_slope;
1616 bool power_control;
1617 bool ac_power;
1618 /* special states active */
1619 bool thermal_active;
1620 bool uvd_active;
1621 bool vce_active;
1622 /* thermal handling */
1623 struct amdgpu_dpm_thermal thermal;
1624 /* forced levels */
1625 enum amdgpu_dpm_forced_level forced_level;
1626};
1627
1628struct amdgpu_pm {
1629 struct mutex mutex;
Alex Deucher97b2e202015-04-20 16:51:00 -04001630 u32 current_sclk;
1631 u32 current_mclk;
1632 u32 default_sclk;
1633 u32 default_mclk;
1634 struct amdgpu_i2c_chan *i2c_bus;
1635 /* internal thermal controller on rv6xx+ */
1636 enum amdgpu_int_thermal_type int_thermal_type;
1637 struct device *int_hwmon_dev;
1638 /* fan control parameters */
1639 bool no_fan;
1640 u8 fan_pulses_per_revolution;
1641 u8 fan_min_rpm;
1642 u8 fan_max_rpm;
1643 /* dpm */
1644 bool dpm_enabled;
1645 struct amdgpu_dpm dpm;
1646 const struct firmware *fw; /* SMC firmware */
1647 uint32_t fw_version;
1648 const struct amdgpu_dpm_funcs *funcs;
1649};
1650
1651/*
1652 * UVD
1653 */
1654#define AMDGPU_MAX_UVD_HANDLES 10
1655#define AMDGPU_UVD_STACK_SIZE (1024*1024)
1656#define AMDGPU_UVD_HEAP_SIZE (1024*1024)
1657#define AMDGPU_UVD_FIRMWARE_OFFSET 256
1658
1659struct amdgpu_uvd {
1660 struct amdgpu_bo *vcpu_bo;
1661 void *cpu_addr;
1662 uint64_t gpu_addr;
1663 void *saved_bo;
1664 atomic_t handles[AMDGPU_MAX_UVD_HANDLES];
1665 struct drm_file *filp[AMDGPU_MAX_UVD_HANDLES];
1666 struct delayed_work idle_work;
1667 const struct firmware *fw; /* UVD firmware */
1668 struct amdgpu_ring ring;
1669 struct amdgpu_irq_src irq;
1670 bool address_64_bit;
1671};
1672
1673/*
1674 * VCE
1675 */
1676#define AMDGPU_MAX_VCE_HANDLES 16
Alex Deucher97b2e202015-04-20 16:51:00 -04001677#define AMDGPU_VCE_FIRMWARE_OFFSET 256
1678
Alex Deucher6a585772015-07-10 14:16:24 -04001679#define AMDGPU_VCE_HARVEST_VCE0 (1 << 0)
1680#define AMDGPU_VCE_HARVEST_VCE1 (1 << 1)
1681
Alex Deucher97b2e202015-04-20 16:51:00 -04001682struct amdgpu_vce {
1683 struct amdgpu_bo *vcpu_bo;
1684 uint64_t gpu_addr;
1685 unsigned fw_version;
1686 unsigned fb_version;
1687 atomic_t handles[AMDGPU_MAX_VCE_HANDLES];
1688 struct drm_file *filp[AMDGPU_MAX_VCE_HANDLES];
Christian Königf1689ec2015-06-11 20:56:18 +02001689 uint32_t img_size[AMDGPU_MAX_VCE_HANDLES];
Alex Deucher97b2e202015-04-20 16:51:00 -04001690 struct delayed_work idle_work;
1691 const struct firmware *fw; /* VCE firmware */
1692 struct amdgpu_ring ring[AMDGPU_MAX_VCE_RINGS];
1693 struct amdgpu_irq_src irq;
Alex Deucher6a585772015-07-10 14:16:24 -04001694 unsigned harvest_config;
Alex Deucher97b2e202015-04-20 16:51:00 -04001695};
1696
1697/*
1698 * SDMA
1699 */
1700struct amdgpu_sdma {
1701 /* SDMA firmware */
1702 const struct firmware *fw;
1703 uint32_t fw_version;
Jammy Zhoucfa21042015-08-04 10:50:47 +08001704 uint32_t feature_version;
Alex Deucher97b2e202015-04-20 16:51:00 -04001705
1706 struct amdgpu_ring ring;
1707};
1708
1709/*
1710 * Firmware
1711 */
1712struct amdgpu_firmware {
1713 struct amdgpu_firmware_info ucode[AMDGPU_UCODE_ID_MAXIMUM];
1714 bool smu_load;
1715 struct amdgpu_bo *fw_buf;
1716 unsigned int fw_size;
1717};
1718
1719/*
1720 * Benchmarking
1721 */
1722void amdgpu_benchmark(struct amdgpu_device *adev, int test_number);
1723
1724
1725/*
1726 * Testing
1727 */
1728void amdgpu_test_moves(struct amdgpu_device *adev);
1729void amdgpu_test_ring_sync(struct amdgpu_device *adev,
1730 struct amdgpu_ring *cpA,
1731 struct amdgpu_ring *cpB);
1732void amdgpu_test_syncing(struct amdgpu_device *adev);
1733
1734/*
1735 * MMU Notifier
1736 */
1737#if defined(CONFIG_MMU_NOTIFIER)
1738int amdgpu_mn_register(struct amdgpu_bo *bo, unsigned long addr);
1739void amdgpu_mn_unregister(struct amdgpu_bo *bo);
1740#else
1741static int amdgpu_mn_register(struct amdgpu_bo *bo, unsigned long addr)
1742{
1743 return -ENODEV;
1744}
1745static void amdgpu_mn_unregister(struct amdgpu_bo *bo) {}
1746#endif
1747
1748/*
1749 * Debugfs
1750 */
1751struct amdgpu_debugfs {
1752 struct drm_info_list *files;
1753 unsigned num_files;
1754};
1755
1756int amdgpu_debugfs_add_files(struct amdgpu_device *adev,
1757 struct drm_info_list *files,
1758 unsigned nfiles);
1759int amdgpu_debugfs_fence_init(struct amdgpu_device *adev);
1760
1761#if defined(CONFIG_DEBUG_FS)
1762int amdgpu_debugfs_init(struct drm_minor *minor);
1763void amdgpu_debugfs_cleanup(struct drm_minor *minor);
1764#endif
1765
1766/*
1767 * amdgpu smumgr functions
1768 */
1769struct amdgpu_smumgr_funcs {
1770 int (*check_fw_load_finish)(struct amdgpu_device *adev, uint32_t fwtype);
1771 int (*request_smu_load_fw)(struct amdgpu_device *adev);
1772 int (*request_smu_specific_fw)(struct amdgpu_device *adev, uint32_t fwtype);
1773};
1774
1775/*
1776 * amdgpu smumgr
1777 */
1778struct amdgpu_smumgr {
1779 struct amdgpu_bo *toc_buf;
1780 struct amdgpu_bo *smu_buf;
1781 /* asic priv smu data */
1782 void *priv;
1783 spinlock_t smu_lock;
1784 /* smumgr functions */
1785 const struct amdgpu_smumgr_funcs *smumgr_funcs;
1786 /* ucode loading complete flag */
1787 uint32_t fw_flags;
1788};
1789
1790/*
1791 * ASIC specific register table accessible by UMD
1792 */
1793struct amdgpu_allowed_register_entry {
1794 uint32_t reg_offset;
1795 bool untouched;
1796 bool grbm_indexed;
1797};
1798
1799struct amdgpu_cu_info {
1800 uint32_t number; /* total active CU number */
1801 uint32_t ao_cu_mask;
1802 uint32_t bitmap[4][4];
1803};
1804
1805
1806/*
1807 * ASIC specific functions.
1808 */
1809struct amdgpu_asic_funcs {
1810 bool (*read_disabled_bios)(struct amdgpu_device *adev);
1811 int (*read_register)(struct amdgpu_device *adev, u32 se_num,
1812 u32 sh_num, u32 reg_offset, u32 *value);
1813 void (*set_vga_state)(struct amdgpu_device *adev, bool state);
1814 int (*reset)(struct amdgpu_device *adev);
1815 /* wait for mc_idle */
1816 int (*wait_for_mc_idle)(struct amdgpu_device *adev);
1817 /* get the reference clock */
1818 u32 (*get_xclk)(struct amdgpu_device *adev);
1819 /* get the gpu clock counter */
1820 uint64_t (*get_gpu_clock_counter)(struct amdgpu_device *adev);
1821 int (*get_cu_info)(struct amdgpu_device *adev, struct amdgpu_cu_info *info);
1822 /* MM block clocks */
1823 int (*set_uvd_clocks)(struct amdgpu_device *adev, u32 vclk, u32 dclk);
1824 int (*set_vce_clocks)(struct amdgpu_device *adev, u32 evclk, u32 ecclk);
1825};
1826
1827/*
1828 * IOCTL.
1829 */
1830int amdgpu_gem_create_ioctl(struct drm_device *dev, void *data,
1831 struct drm_file *filp);
1832int amdgpu_bo_list_ioctl(struct drm_device *dev, void *data,
1833 struct drm_file *filp);
1834
1835int amdgpu_gem_info_ioctl(struct drm_device *dev, void *data,
1836 struct drm_file *filp);
1837int amdgpu_gem_userptr_ioctl(struct drm_device *dev, void *data,
1838 struct drm_file *filp);
1839int amdgpu_gem_mmap_ioctl(struct drm_device *dev, void *data,
1840 struct drm_file *filp);
1841int amdgpu_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
1842 struct drm_file *filp);
1843int amdgpu_gem_va_ioctl(struct drm_device *dev, void *data,
1844 struct drm_file *filp);
1845int amdgpu_gem_op_ioctl(struct drm_device *dev, void *data,
1846 struct drm_file *filp);
1847int amdgpu_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
1848int amdgpu_cs_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
1849
1850int amdgpu_gem_metadata_ioctl(struct drm_device *dev, void *data,
1851 struct drm_file *filp);
1852
1853/* VRAM scratch page for HDP bug, default vram page */
1854struct amdgpu_vram_scratch {
1855 struct amdgpu_bo *robj;
1856 volatile uint32_t *ptr;
1857 u64 gpu_addr;
1858};
1859
1860/*
1861 * ACPI
1862 */
1863struct amdgpu_atif_notification_cfg {
1864 bool enabled;
1865 int command_code;
1866};
1867
1868struct amdgpu_atif_notifications {
1869 bool display_switch;
1870 bool expansion_mode_change;
1871 bool thermal_state;
1872 bool forced_power_state;
1873 bool system_power_state;
1874 bool display_conf_change;
1875 bool px_gfx_switch;
1876 bool brightness_change;
1877 bool dgpu_display_event;
1878};
1879
1880struct amdgpu_atif_functions {
1881 bool system_params;
1882 bool sbios_requests;
1883 bool select_active_disp;
1884 bool lid_state;
1885 bool get_tv_standard;
1886 bool set_tv_standard;
1887 bool get_panel_expansion_mode;
1888 bool set_panel_expansion_mode;
1889 bool temperature_change;
1890 bool graphics_device_types;
1891};
1892
1893struct amdgpu_atif {
1894 struct amdgpu_atif_notifications notifications;
1895 struct amdgpu_atif_functions functions;
1896 struct amdgpu_atif_notification_cfg notification_cfg;
1897 struct amdgpu_encoder *encoder_for_bl;
1898};
1899
1900struct amdgpu_atcs_functions {
1901 bool get_ext_state;
1902 bool pcie_perf_req;
1903 bool pcie_dev_rdy;
1904 bool pcie_bus_width;
1905};
1906
1907struct amdgpu_atcs {
1908 struct amdgpu_atcs_functions functions;
1909};
1910
Alex Deucher97b2e202015-04-20 16:51:00 -04001911/*
Chunming Zhoud03846a2015-07-28 14:20:03 -04001912 * CGS
1913 */
1914void *amdgpu_cgs_create_device(struct amdgpu_device *adev);
1915void amdgpu_cgs_destroy_device(void *cgs_device);
1916
1917
1918/*
Alex Deucher97b2e202015-04-20 16:51:00 -04001919 * Core structure, functions and helpers.
1920 */
1921typedef uint32_t (*amdgpu_rreg_t)(struct amdgpu_device*, uint32_t);
1922typedef void (*amdgpu_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t);
1923
1924typedef uint32_t (*amdgpu_block_rreg_t)(struct amdgpu_device*, uint32_t, uint32_t);
1925typedef void (*amdgpu_block_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t, uint32_t);
1926
Alex Deucher8faf0e02015-07-28 11:50:31 -04001927struct amdgpu_ip_block_status {
1928 bool valid;
1929 bool sw;
1930 bool hw;
1931};
1932
Alex Deucher97b2e202015-04-20 16:51:00 -04001933struct amdgpu_device {
1934 struct device *dev;
1935 struct drm_device *ddev;
1936 struct pci_dev *pdev;
1937 struct rw_semaphore exclusive_lock;
1938
1939 /* ASIC */
Jammy Zhou2f7d10b2015-07-22 11:29:01 +08001940 enum amd_asic_type asic_type;
Alex Deucher97b2e202015-04-20 16:51:00 -04001941 uint32_t family;
1942 uint32_t rev_id;
1943 uint32_t external_rev_id;
1944 unsigned long flags;
1945 int usec_timeout;
1946 const struct amdgpu_asic_funcs *asic_funcs;
1947 bool shutdown;
1948 bool suspend;
1949 bool need_dma32;
1950 bool accel_working;
1951 bool needs_reset;
1952 struct work_struct reset_work;
1953 struct notifier_block acpi_nb;
1954 struct amdgpu_i2c_chan *i2c_bus[AMDGPU_MAX_I2C_BUS];
1955 struct amdgpu_debugfs debugfs[AMDGPU_DEBUGFS_MAX_COMPONENTS];
1956 unsigned debugfs_count;
1957#if defined(CONFIG_DEBUG_FS)
1958 struct dentry *debugfs_regs;
1959#endif
1960 struct amdgpu_atif atif;
1961 struct amdgpu_atcs atcs;
1962 struct mutex srbm_mutex;
1963 /* GRBM index mutex. Protects concurrent access to GRBM index */
1964 struct mutex grbm_idx_mutex;
1965 struct dev_pm_domain vga_pm_domain;
1966 bool have_disp_power_ref;
1967
1968 /* BIOS */
1969 uint8_t *bios;
1970 bool is_atom_bios;
1971 uint16_t bios_header_start;
1972 struct amdgpu_bo *stollen_vga_memory;
1973 uint32_t bios_scratch[AMDGPU_BIOS_NUM_SCRATCH];
1974
1975 /* Register/doorbell mmio */
1976 resource_size_t rmmio_base;
1977 resource_size_t rmmio_size;
1978 void __iomem *rmmio;
1979 /* protects concurrent MM_INDEX/DATA based register access */
1980 spinlock_t mmio_idx_lock;
1981 /* protects concurrent SMC based register access */
1982 spinlock_t smc_idx_lock;
1983 amdgpu_rreg_t smc_rreg;
1984 amdgpu_wreg_t smc_wreg;
1985 /* protects concurrent PCIE register access */
1986 spinlock_t pcie_idx_lock;
1987 amdgpu_rreg_t pcie_rreg;
1988 amdgpu_wreg_t pcie_wreg;
1989 /* protects concurrent UVD register access */
1990 spinlock_t uvd_ctx_idx_lock;
1991 amdgpu_rreg_t uvd_ctx_rreg;
1992 amdgpu_wreg_t uvd_ctx_wreg;
1993 /* protects concurrent DIDT register access */
1994 spinlock_t didt_idx_lock;
1995 amdgpu_rreg_t didt_rreg;
1996 amdgpu_wreg_t didt_wreg;
1997 /* protects concurrent ENDPOINT (audio) register access */
1998 spinlock_t audio_endpt_idx_lock;
1999 amdgpu_block_rreg_t audio_endpt_rreg;
2000 amdgpu_block_wreg_t audio_endpt_wreg;
2001 void __iomem *rio_mem;
2002 resource_size_t rio_mem_size;
2003 struct amdgpu_doorbell doorbell;
2004
2005 /* clock/pll info */
2006 struct amdgpu_clock clock;
2007
2008 /* MC */
2009 struct amdgpu_mc mc;
2010 struct amdgpu_gart gart;
2011 struct amdgpu_dummy_page dummy_page;
2012 struct amdgpu_vm_manager vm_manager;
2013
2014 /* memory management */
2015 struct amdgpu_mman mman;
2016 struct amdgpu_gem gem;
2017 struct amdgpu_vram_scratch vram_scratch;
2018 struct amdgpu_wb wb;
2019 atomic64_t vram_usage;
2020 atomic64_t vram_vis_usage;
2021 atomic64_t gtt_usage;
2022 atomic64_t num_bytes_moved;
Marek Olšákd94aed52015-05-05 21:13:49 +02002023 atomic_t gpu_reset_counter;
Alex Deucher97b2e202015-04-20 16:51:00 -04002024
2025 /* display */
2026 struct amdgpu_mode_info mode_info;
2027 struct work_struct hotplug_work;
2028 struct amdgpu_irq_src crtc_irq;
2029 struct amdgpu_irq_src pageflip_irq;
2030 struct amdgpu_irq_src hpd_irq;
2031
2032 /* rings */
2033 wait_queue_head_t fence_queue;
2034 unsigned fence_context;
2035 struct mutex ring_lock;
2036 unsigned num_rings;
2037 struct amdgpu_ring *rings[AMDGPU_MAX_RINGS];
2038 bool ib_pool_ready;
2039 struct amdgpu_sa_manager ring_tmp_bo;
2040
2041 /* interrupts */
2042 struct amdgpu_irq irq;
2043
2044 /* dpm */
2045 struct amdgpu_pm pm;
2046 u32 cg_flags;
2047 u32 pg_flags;
2048
2049 /* amdgpu smumgr */
2050 struct amdgpu_smumgr smu;
2051
2052 /* gfx */
2053 struct amdgpu_gfx gfx;
2054
2055 /* sdma */
2056 struct amdgpu_sdma sdma[2];
2057 struct amdgpu_irq_src sdma_trap_irq;
2058 struct amdgpu_irq_src sdma_illegal_inst_irq;
2059
2060 /* uvd */
2061 bool has_uvd;
2062 struct amdgpu_uvd uvd;
2063
2064 /* vce */
2065 struct amdgpu_vce vce;
2066
2067 /* firmwares */
2068 struct amdgpu_firmware firmware;
2069
2070 /* GDS */
2071 struct amdgpu_gds gds;
2072
2073 const struct amdgpu_ip_block_version *ip_blocks;
2074 int num_ip_blocks;
Alex Deucher8faf0e02015-07-28 11:50:31 -04002075 struct amdgpu_ip_block_status *ip_block_status;
Alex Deucher97b2e202015-04-20 16:51:00 -04002076 struct mutex mn_lock;
2077 DECLARE_HASHTABLE(mn_hash, 7);
2078
2079 /* tracking pinned memory */
2080 u64 vram_pin_size;
2081 u64 gart_pin_size;
Oded Gabbay130e0372015-06-12 21:35:14 +03002082
2083 /* amdkfd interface */
2084 struct kfd_dev *kfd;
Chunming Zhou23ca0e42015-07-06 13:42:58 +08002085
2086 /* kernel conext for IB submission */
2087 struct amdgpu_ctx *kernel_ctx;
Alex Deucher97b2e202015-04-20 16:51:00 -04002088};
2089
2090bool amdgpu_device_is_px(struct drm_device *dev);
2091int amdgpu_device_init(struct amdgpu_device *adev,
2092 struct drm_device *ddev,
2093 struct pci_dev *pdev,
2094 uint32_t flags);
2095void amdgpu_device_fini(struct amdgpu_device *adev);
2096int amdgpu_gpu_wait_for_idle(struct amdgpu_device *adev);
2097
2098uint32_t amdgpu_mm_rreg(struct amdgpu_device *adev, uint32_t reg,
2099 bool always_indirect);
2100void amdgpu_mm_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v,
2101 bool always_indirect);
2102u32 amdgpu_io_rreg(struct amdgpu_device *adev, u32 reg);
2103void amdgpu_io_wreg(struct amdgpu_device *adev, u32 reg, u32 v);
2104
2105u32 amdgpu_mm_rdoorbell(struct amdgpu_device *adev, u32 index);
2106void amdgpu_mm_wdoorbell(struct amdgpu_device *adev, u32 index, u32 v);
2107
2108/*
2109 * Cast helper
2110 */
2111extern const struct fence_ops amdgpu_fence_ops;
2112static inline struct amdgpu_fence *to_amdgpu_fence(struct fence *f)
2113{
2114 struct amdgpu_fence *__f = container_of(f, struct amdgpu_fence, base);
2115
2116 if (__f->base.ops == &amdgpu_fence_ops)
2117 return __f;
2118
2119 return NULL;
2120}
2121
2122/*
2123 * Registers read & write functions.
2124 */
2125#define RREG32(reg) amdgpu_mm_rreg(adev, (reg), false)
2126#define RREG32_IDX(reg) amdgpu_mm_rreg(adev, (reg), true)
2127#define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", amdgpu_mm_rreg(adev, (reg), false))
2128#define WREG32(reg, v) amdgpu_mm_wreg(adev, (reg), (v), false)
2129#define WREG32_IDX(reg, v) amdgpu_mm_wreg(adev, (reg), (v), true)
2130#define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
2131#define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
2132#define RREG32_PCIE(reg) adev->pcie_rreg(adev, (reg))
2133#define WREG32_PCIE(reg, v) adev->pcie_wreg(adev, (reg), (v))
2134#define RREG32_SMC(reg) adev->smc_rreg(adev, (reg))
2135#define WREG32_SMC(reg, v) adev->smc_wreg(adev, (reg), (v))
2136#define RREG32_UVD_CTX(reg) adev->uvd_ctx_rreg(adev, (reg))
2137#define WREG32_UVD_CTX(reg, v) adev->uvd_ctx_wreg(adev, (reg), (v))
2138#define RREG32_DIDT(reg) adev->didt_rreg(adev, (reg))
2139#define WREG32_DIDT(reg, v) adev->didt_wreg(adev, (reg), (v))
2140#define RREG32_AUDIO_ENDPT(block, reg) adev->audio_endpt_rreg(adev, (block), (reg))
2141#define WREG32_AUDIO_ENDPT(block, reg, v) adev->audio_endpt_wreg(adev, (block), (reg), (v))
2142#define WREG32_P(reg, val, mask) \
2143 do { \
2144 uint32_t tmp_ = RREG32(reg); \
2145 tmp_ &= (mask); \
2146 tmp_ |= ((val) & ~(mask)); \
2147 WREG32(reg, tmp_); \
2148 } while (0)
2149#define WREG32_AND(reg, and) WREG32_P(reg, 0, and)
2150#define WREG32_OR(reg, or) WREG32_P(reg, or, ~(or))
2151#define WREG32_PLL_P(reg, val, mask) \
2152 do { \
2153 uint32_t tmp_ = RREG32_PLL(reg); \
2154 tmp_ &= (mask); \
2155 tmp_ |= ((val) & ~(mask)); \
2156 WREG32_PLL(reg, tmp_); \
2157 } while (0)
2158#define DREG32_SYS(sqf, adev, reg) seq_printf((sqf), #reg " : 0x%08X\n", amdgpu_mm_rreg((adev), (reg), false))
2159#define RREG32_IO(reg) amdgpu_io_rreg(adev, (reg))
2160#define WREG32_IO(reg, v) amdgpu_io_wreg(adev, (reg), (v))
2161
2162#define RDOORBELL32(index) amdgpu_mm_rdoorbell(adev, (index))
2163#define WDOORBELL32(index, v) amdgpu_mm_wdoorbell(adev, (index), (v))
2164
2165#define REG_FIELD_SHIFT(reg, field) reg##__##field##__SHIFT
2166#define REG_FIELD_MASK(reg, field) reg##__##field##_MASK
2167
2168#define REG_SET_FIELD(orig_val, reg, field, field_val) \
2169 (((orig_val) & ~REG_FIELD_MASK(reg, field)) | \
2170 (REG_FIELD_MASK(reg, field) & ((field_val) << REG_FIELD_SHIFT(reg, field))))
2171
2172#define REG_GET_FIELD(value, reg, field) \
2173 (((value) & REG_FIELD_MASK(reg, field)) >> REG_FIELD_SHIFT(reg, field))
2174
2175/*
2176 * BIOS helpers.
2177 */
2178#define RBIOS8(i) (adev->bios[i])
2179#define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
2180#define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
2181
2182/*
2183 * RING helpers.
2184 */
2185static inline void amdgpu_ring_write(struct amdgpu_ring *ring, uint32_t v)
2186{
2187 if (ring->count_dw <= 0)
Jammy Zhou86c2b792015-05-13 22:52:42 +08002188 DRM_ERROR("amdgpu: writing more dwords to the ring than expected!\n");
Alex Deucher97b2e202015-04-20 16:51:00 -04002189 ring->ring[ring->wptr++] = v;
2190 ring->wptr &= ring->ptr_mask;
2191 ring->count_dw--;
2192 ring->ring_free_dw--;
2193}
2194
2195/*
2196 * ASICs macro.
2197 */
2198#define amdgpu_asic_set_vga_state(adev, state) (adev)->asic_funcs->set_vga_state((adev), (state))
2199#define amdgpu_asic_reset(adev) (adev)->asic_funcs->reset((adev))
2200#define amdgpu_asic_wait_for_mc_idle(adev) (adev)->asic_funcs->wait_for_mc_idle((adev))
2201#define amdgpu_asic_get_xclk(adev) (adev)->asic_funcs->get_xclk((adev))
2202#define amdgpu_asic_set_uvd_clocks(adev, v, d) (adev)->asic_funcs->set_uvd_clocks((adev), (v), (d))
2203#define amdgpu_asic_set_vce_clocks(adev, ev, ec) (adev)->asic_funcs->set_vce_clocks((adev), (ev), (ec))
2204#define amdgpu_asic_get_gpu_clock_counter(adev) (adev)->asic_funcs->get_gpu_clock_counter((adev))
2205#define amdgpu_asic_read_disabled_bios(adev) (adev)->asic_funcs->read_disabled_bios((adev))
2206#define amdgpu_asic_read_register(adev, se, sh, offset, v)((adev)->asic_funcs->read_register((adev), (se), (sh), (offset), (v)))
2207#define amdgpu_asic_get_cu_info(adev, info) (adev)->asic_funcs->get_cu_info((adev), (info))
2208#define amdgpu_gart_flush_gpu_tlb(adev, vmid) (adev)->gart.gart_funcs->flush_gpu_tlb((adev), (vmid))
2209#define amdgpu_gart_set_pte_pde(adev, pt, idx, addr, flags) (adev)->gart.gart_funcs->set_pte_pde((adev), (pt), (idx), (addr), (flags))
2210#define amdgpu_vm_copy_pte(adev, ib, pe, src, count) ((adev)->vm_manager.vm_pte_funcs->copy_pte((ib), (pe), (src), (count)))
2211#define amdgpu_vm_write_pte(adev, ib, pe, addr, count, incr, flags) ((adev)->vm_manager.vm_pte_funcs->write_pte((ib), (pe), (addr), (count), (incr), (flags)))
2212#define amdgpu_vm_set_pte_pde(adev, ib, pe, addr, count, incr, flags) ((adev)->vm_manager.vm_pte_funcs->set_pte_pde((ib), (pe), (addr), (count), (incr), (flags)))
2213#define amdgpu_vm_pad_ib(adev, ib) ((adev)->vm_manager.vm_pte_funcs->pad_ib((ib)))
2214#define amdgpu_ring_parse_cs(r, p, ib) ((r)->funcs->parse_cs((p), (ib)))
2215#define amdgpu_ring_test_ring(r) (r)->funcs->test_ring((r))
2216#define amdgpu_ring_test_ib(r) (r)->funcs->test_ib((r))
2217#define amdgpu_ring_is_lockup(r) (r)->funcs->is_lockup((r))
2218#define amdgpu_ring_get_rptr(r) (r)->funcs->get_rptr((r))
2219#define amdgpu_ring_get_wptr(r) (r)->funcs->get_wptr((r))
2220#define amdgpu_ring_set_wptr(r) (r)->funcs->set_wptr((r))
2221#define amdgpu_ring_emit_ib(r, ib) (r)->funcs->emit_ib((r), (ib))
2222#define amdgpu_ring_emit_vm_flush(r, vmid, addr) (r)->funcs->emit_vm_flush((r), (vmid), (addr))
Chunming Zhou890ee232015-06-01 14:35:03 +08002223#define amdgpu_ring_emit_fence(r, addr, seq, flags) (r)->funcs->emit_fence((r), (addr), (seq), (flags))
Alex Deucher97b2e202015-04-20 16:51:00 -04002224#define amdgpu_ring_emit_semaphore(r, semaphore, emit_wait) (r)->funcs->emit_semaphore((r), (semaphore), (emit_wait))
2225#define amdgpu_ring_emit_gds_switch(r, v, db, ds, wb, ws, ab, as) (r)->funcs->emit_gds_switch((r), (v), (db), (ds), (wb), (ws), (ab), (as))
Christian Königd2edb072015-05-11 14:10:34 +02002226#define amdgpu_ring_emit_hdp_flush(r) (r)->funcs->emit_hdp_flush((r))
Alex Deucher97b2e202015-04-20 16:51:00 -04002227#define amdgpu_ih_get_wptr(adev) (adev)->irq.ih_funcs->get_wptr((adev))
2228#define amdgpu_ih_decode_iv(adev, iv) (adev)->irq.ih_funcs->decode_iv((adev), (iv))
2229#define amdgpu_ih_set_rptr(adev) (adev)->irq.ih_funcs->set_rptr((adev))
2230#define amdgpu_display_set_vga_render_state(adev, r) (adev)->mode_info.funcs->set_vga_render_state((adev), (r))
2231#define amdgpu_display_vblank_get_counter(adev, crtc) (adev)->mode_info.funcs->vblank_get_counter((adev), (crtc))
2232#define amdgpu_display_vblank_wait(adev, crtc) (adev)->mode_info.funcs->vblank_wait((adev), (crtc))
2233#define amdgpu_display_is_display_hung(adev) (adev)->mode_info.funcs->is_display_hung((adev))
2234#define amdgpu_display_backlight_set_level(adev, e, l) (adev)->mode_info.funcs->backlight_set_level((e), (l))
2235#define amdgpu_display_backlight_get_level(adev, e) (adev)->mode_info.funcs->backlight_get_level((e))
2236#define amdgpu_display_hpd_sense(adev, h) (adev)->mode_info.funcs->hpd_sense((adev), (h))
2237#define amdgpu_display_hpd_set_polarity(adev, h) (adev)->mode_info.funcs->hpd_set_polarity((adev), (h))
2238#define amdgpu_display_hpd_get_gpio_reg(adev) (adev)->mode_info.funcs->hpd_get_gpio_reg((adev))
2239#define amdgpu_display_bandwidth_update(adev) (adev)->mode_info.funcs->bandwidth_update((adev))
2240#define amdgpu_display_page_flip(adev, crtc, base) (adev)->mode_info.funcs->page_flip((adev), (crtc), (base))
2241#define amdgpu_display_page_flip_get_scanoutpos(adev, crtc, vbl, pos) (adev)->mode_info.funcs->page_flip_get_scanoutpos((adev), (crtc), (vbl), (pos))
2242#define amdgpu_display_add_encoder(adev, e, s, c) (adev)->mode_info.funcs->add_encoder((adev), (e), (s), (c))
2243#define amdgpu_display_add_connector(adev, ci, sd, ct, ib, coi, h, r) (adev)->mode_info.funcs->add_connector((adev), (ci), (sd), (ct), (ib), (coi), (h), (r))
2244#define amdgpu_display_stop_mc_access(adev, s) (adev)->mode_info.funcs->stop_mc_access((adev), (s))
2245#define amdgpu_display_resume_mc_access(adev, s) (adev)->mode_info.funcs->resume_mc_access((adev), (s))
2246#define amdgpu_emit_copy_buffer(adev, r, s, d, b) (adev)->mman.buffer_funcs->emit_copy_buffer((r), (s), (d), (b))
2247#define amdgpu_emit_fill_buffer(adev, r, s, d, b) (adev)->mman.buffer_funcs->emit_fill_buffer((r), (s), (d), (b))
2248#define amdgpu_dpm_get_temperature(adev) (adev)->pm.funcs->get_temperature((adev))
2249#define amdgpu_dpm_pre_set_power_state(adev) (adev)->pm.funcs->pre_set_power_state((adev))
2250#define amdgpu_dpm_set_power_state(adev) (adev)->pm.funcs->set_power_state((adev))
2251#define amdgpu_dpm_post_set_power_state(adev) (adev)->pm.funcs->post_set_power_state((adev))
2252#define amdgpu_dpm_display_configuration_changed(adev) (adev)->pm.funcs->display_configuration_changed((adev))
2253#define amdgpu_dpm_get_sclk(adev, l) (adev)->pm.funcs->get_sclk((adev), (l))
2254#define amdgpu_dpm_get_mclk(adev, l) (adev)->pm.funcs->get_mclk((adev), (l))
2255#define amdgpu_dpm_print_power_state(adev, ps) (adev)->pm.funcs->print_power_state((adev), (ps))
2256#define amdgpu_dpm_debugfs_print_current_performance_level(adev, m) (adev)->pm.funcs->debugfs_print_current_performance_level((adev), (m))
2257#define amdgpu_dpm_force_performance_level(adev, l) (adev)->pm.funcs->force_performance_level((adev), (l))
2258#define amdgpu_dpm_vblank_too_short(adev) (adev)->pm.funcs->vblank_too_short((adev))
2259#define amdgpu_dpm_powergate_uvd(adev, g) (adev)->pm.funcs->powergate_uvd((adev), (g))
Sonny Jiangb7a07762015-05-28 15:47:53 -04002260#define amdgpu_dpm_powergate_vce(adev, g) (adev)->pm.funcs->powergate_vce((adev), (g))
Alex Deucher97b2e202015-04-20 16:51:00 -04002261#define amdgpu_dpm_enable_bapm(adev, e) (adev)->pm.funcs->enable_bapm((adev), (e))
2262#define amdgpu_dpm_set_fan_control_mode(adev, m) (adev)->pm.funcs->set_fan_control_mode((adev), (m))
2263#define amdgpu_dpm_get_fan_control_mode(adev) (adev)->pm.funcs->get_fan_control_mode((adev))
2264#define amdgpu_dpm_set_fan_speed_percent(adev, s) (adev)->pm.funcs->set_fan_speed_percent((adev), (s))
2265#define amdgpu_dpm_get_fan_speed_percent(adev, s) (adev)->pm.funcs->get_fan_speed_percent((adev), (s))
2266
2267#define amdgpu_gds_switch(adev, r, v, d, w, a) (adev)->gds.funcs->patch_gds_switch((r), (v), (d), (w), (a))
2268
2269/* Common functions */
2270int amdgpu_gpu_reset(struct amdgpu_device *adev);
2271void amdgpu_pci_config_reset(struct amdgpu_device *adev);
2272bool amdgpu_card_posted(struct amdgpu_device *adev);
2273void amdgpu_update_display_priority(struct amdgpu_device *adev);
2274bool amdgpu_boot_test_post_card(struct amdgpu_device *adev);
Chunming Zhoud5fc5e82015-07-21 16:52:10 +08002275struct amdgpu_cs_parser *amdgpu_cs_parser_create(struct amdgpu_device *adev,
2276 struct drm_file *filp,
2277 struct amdgpu_ctx *ctx,
2278 struct amdgpu_ib *ibs,
2279 uint32_t num_ibs);
2280
Alex Deucher97b2e202015-04-20 16:51:00 -04002281int amdgpu_cs_parser_init(struct amdgpu_cs_parser *p, void *data);
2282int amdgpu_cs_get_ring(struct amdgpu_device *adev, u32 ip_type,
2283 u32 ip_instance, u32 ring,
2284 struct amdgpu_ring **out_ring);
2285void amdgpu_ttm_placement_from_domain(struct amdgpu_bo *rbo, u32 domain);
2286bool amdgpu_ttm_bo_is_amdgpu_bo(struct ttm_buffer_object *bo);
2287int amdgpu_ttm_tt_set_userptr(struct ttm_tt *ttm, uint64_t addr,
2288 uint32_t flags);
2289bool amdgpu_ttm_tt_has_userptr(struct ttm_tt *ttm);
2290bool amdgpu_ttm_tt_is_readonly(struct ttm_tt *ttm);
2291uint32_t amdgpu_ttm_tt_pte_flags(struct amdgpu_device *adev, struct ttm_tt *ttm,
2292 struct ttm_mem_reg *mem);
2293void amdgpu_vram_location(struct amdgpu_device *adev, struct amdgpu_mc *mc, u64 base);
2294void amdgpu_gtt_location(struct amdgpu_device *adev, struct amdgpu_mc *mc);
2295void amdgpu_ttm_set_active_vram_size(struct amdgpu_device *adev, u64 size);
2296void amdgpu_program_register_sequence(struct amdgpu_device *adev,
2297 const u32 *registers,
2298 const u32 array_size);
2299
2300bool amdgpu_device_is_px(struct drm_device *dev);
2301/* atpx handler */
2302#if defined(CONFIG_VGA_SWITCHEROO)
2303void amdgpu_register_atpx_handler(void);
2304void amdgpu_unregister_atpx_handler(void);
2305#else
2306static inline void amdgpu_register_atpx_handler(void) {}
2307static inline void amdgpu_unregister_atpx_handler(void) {}
2308#endif
2309
2310/*
2311 * KMS
2312 */
2313extern const struct drm_ioctl_desc amdgpu_ioctls_kms[];
2314extern int amdgpu_max_kms_ioctl;
2315
2316int amdgpu_driver_load_kms(struct drm_device *dev, unsigned long flags);
2317int amdgpu_driver_unload_kms(struct drm_device *dev);
2318void amdgpu_driver_lastclose_kms(struct drm_device *dev);
2319int amdgpu_driver_open_kms(struct drm_device *dev, struct drm_file *file_priv);
2320void amdgpu_driver_postclose_kms(struct drm_device *dev,
2321 struct drm_file *file_priv);
2322void amdgpu_driver_preclose_kms(struct drm_device *dev,
2323 struct drm_file *file_priv);
2324int amdgpu_suspend_kms(struct drm_device *dev, bool suspend, bool fbcon);
2325int amdgpu_resume_kms(struct drm_device *dev, bool resume, bool fbcon);
2326u32 amdgpu_get_vblank_counter_kms(struct drm_device *dev, int crtc);
2327int amdgpu_enable_vblank_kms(struct drm_device *dev, int crtc);
2328void amdgpu_disable_vblank_kms(struct drm_device *dev, int crtc);
2329int amdgpu_get_vblank_timestamp_kms(struct drm_device *dev, int crtc,
2330 int *max_error,
2331 struct timeval *vblank_time,
2332 unsigned flags);
2333long amdgpu_kms_compat_ioctl(struct file *filp, unsigned int cmd,
2334 unsigned long arg);
2335
2336/*
2337 * vm
2338 */
2339int amdgpu_vm_init(struct amdgpu_device *adev, struct amdgpu_vm *vm);
2340void amdgpu_vm_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm);
2341struct amdgpu_bo_list_entry *amdgpu_vm_get_bos(struct amdgpu_device *adev,
2342 struct amdgpu_vm *vm,
2343 struct list_head *head);
Christian König7f8a5292015-07-20 16:09:40 +02002344int amdgpu_vm_grab_id(struct amdgpu_vm *vm, struct amdgpu_ring *ring,
2345 struct amdgpu_sync *sync);
Alex Deucher97b2e202015-04-20 16:51:00 -04002346void amdgpu_vm_flush(struct amdgpu_ring *ring,
2347 struct amdgpu_vm *vm,
2348 struct amdgpu_fence *updates);
2349void amdgpu_vm_fence(struct amdgpu_device *adev,
2350 struct amdgpu_vm *vm,
2351 struct amdgpu_fence *fence);
2352uint64_t amdgpu_vm_map_gart(struct amdgpu_device *adev, uint64_t addr);
2353int amdgpu_vm_update_page_directory(struct amdgpu_device *adev,
2354 struct amdgpu_vm *vm);
2355int amdgpu_vm_clear_freed(struct amdgpu_device *adev,
2356 struct amdgpu_vm *vm);
2357int amdgpu_vm_clear_invalids(struct amdgpu_device *adev,
monk.liucfe2c972015-05-26 15:01:54 +08002358 struct amdgpu_vm *vm, struct amdgpu_sync *sync);
Alex Deucher97b2e202015-04-20 16:51:00 -04002359int amdgpu_vm_bo_update(struct amdgpu_device *adev,
2360 struct amdgpu_bo_va *bo_va,
2361 struct ttm_mem_reg *mem);
2362void amdgpu_vm_bo_invalidate(struct amdgpu_device *adev,
2363 struct amdgpu_bo *bo);
2364struct amdgpu_bo_va *amdgpu_vm_bo_find(struct amdgpu_vm *vm,
2365 struct amdgpu_bo *bo);
2366struct amdgpu_bo_va *amdgpu_vm_bo_add(struct amdgpu_device *adev,
2367 struct amdgpu_vm *vm,
2368 struct amdgpu_bo *bo);
2369int amdgpu_vm_bo_map(struct amdgpu_device *adev,
2370 struct amdgpu_bo_va *bo_va,
2371 uint64_t addr, uint64_t offset,
2372 uint64_t size, uint32_t flags);
2373int amdgpu_vm_bo_unmap(struct amdgpu_device *adev,
2374 struct amdgpu_bo_va *bo_va,
2375 uint64_t addr);
2376void amdgpu_vm_bo_rmv(struct amdgpu_device *adev,
2377 struct amdgpu_bo_va *bo_va);
2378
2379/*
2380 * functions used by amdgpu_encoder.c
2381 */
2382struct amdgpu_afmt_acr {
2383 u32 clock;
2384
2385 int n_32khz;
2386 int cts_32khz;
2387
2388 int n_44_1khz;
2389 int cts_44_1khz;
2390
2391 int n_48khz;
2392 int cts_48khz;
2393
2394};
2395
2396struct amdgpu_afmt_acr amdgpu_afmt_acr(uint32_t clock);
2397
2398/* amdgpu_acpi.c */
2399#if defined(CONFIG_ACPI)
2400int amdgpu_acpi_init(struct amdgpu_device *adev);
2401void amdgpu_acpi_fini(struct amdgpu_device *adev);
2402bool amdgpu_acpi_is_pcie_performance_request_supported(struct amdgpu_device *adev);
2403int amdgpu_acpi_pcie_performance_request(struct amdgpu_device *adev,
2404 u8 perf_req, bool advertise);
2405int amdgpu_acpi_pcie_notify_device_ready(struct amdgpu_device *adev);
2406#else
2407static inline int amdgpu_acpi_init(struct amdgpu_device *adev) { return 0; }
2408static inline void amdgpu_acpi_fini(struct amdgpu_device *adev) { }
2409#endif
2410
2411struct amdgpu_bo_va_mapping *
2412amdgpu_cs_find_mapping(struct amdgpu_cs_parser *parser,
2413 uint64_t addr, struct amdgpu_bo **bo);
2414
2415#include "amdgpu_object.h"
2416
2417#endif