blob: c9bbfbb8cfa0bf395a401ef4fd5eb952182ee672 [file] [log] [blame]
Tomas Winklerdf48c322008-03-06 10:40:19 -08001/******************************************************************************
2 *
Tomas Winklerdf48c322008-03-06 10:40:19 -08003 * GPL LICENSE SUMMARY
4 *
5 * Copyright(c) 2008 Intel Corporation. All rights reserved.
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of version 2 of the GNU General Public License as
9 * published by the Free Software Foundation.
10 *
11 * This program is distributed in the hope that it will be useful, but
12 * WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software
18 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110,
19 * USA
20 *
21 * The full GNU General Public License is included in this distribution
22 * in the file called LICENSE.GPL.
23 *
24 * Contact Information:
25 * Tomas Winkler <tomas.winkler@intel.com>
26 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
27 *****************************************************************************/
28
29#include <linux/kernel.h>
30#include <linux/module.h>
31#include <linux/version.h>
Assaf Krauss1d0a0822008-03-14 10:38:48 -070032#include <net/mac80211.h>
Tomas Winklerdf48c322008-03-06 10:40:19 -080033
Tomas Winkler712b6cf2008-03-12 16:58:52 -070034struct iwl_priv; /* FIXME: remove */
Tomas Winkler0a6857e2008-03-12 16:58:49 -070035#include "iwl-debug.h"
Assaf Krauss6bc913b2008-03-11 16:17:18 -070036#include "iwl-eeprom.h"
Tomas Winkler3e0d4cb2008-04-24 11:55:38 -070037#include "iwl-dev.h" /* FIXME: remove */
Tomas Winklerdf48c322008-03-06 10:40:19 -080038#include "iwl-core.h"
Tomas Winklerb661c812008-04-23 17:14:54 -070039#include "iwl-io.h"
Mohamed Abbasad97edd2008-03-28 16:21:06 -070040#include "iwl-rfkill.h"
Mohamed Abbas5da4b552008-04-21 15:41:51 -070041#include "iwl-power.h"
Tomas Winklerdf48c322008-03-06 10:40:19 -080042
Assaf Krauss1d0a0822008-03-14 10:38:48 -070043
Tomas Winklerdf48c322008-03-06 10:40:19 -080044MODULE_DESCRIPTION("iwl core");
45MODULE_VERSION(IWLWIFI_VERSION);
46MODULE_AUTHOR(DRV_COPYRIGHT);
Tomas Winkler712b6cf2008-03-12 16:58:52 -070047MODULE_LICENSE("GPL");
Tomas Winklerdf48c322008-03-06 10:40:19 -080048
Ron Rindjunskyc7de35c2008-04-23 17:15:05 -070049#define IWL_DECLARE_RATE_INFO(r, s, ip, in, rp, rn, pp, np) \
50 [IWL_RATE_##r##M_INDEX] = { IWL_RATE_##r##M_PLCP, \
51 IWL_RATE_SISO_##s##M_PLCP, \
52 IWL_RATE_MIMO2_##s##M_PLCP,\
53 IWL_RATE_MIMO3_##s##M_PLCP,\
54 IWL_RATE_##r##M_IEEE, \
55 IWL_RATE_##ip##M_INDEX, \
56 IWL_RATE_##in##M_INDEX, \
57 IWL_RATE_##rp##M_INDEX, \
58 IWL_RATE_##rn##M_INDEX, \
59 IWL_RATE_##pp##M_INDEX, \
60 IWL_RATE_##np##M_INDEX }
61
62/*
63 * Parameter order:
64 * rate, ht rate, prev rate, next rate, prev tgg rate, next tgg rate
65 *
66 * If there isn't a valid next or previous rate then INV is used which
67 * maps to IWL_RATE_INVALID
68 *
69 */
Tomas Winkler1826dcc2008-05-15 13:54:02 +080070const struct iwl_rate_info iwl_rates[IWL_RATE_COUNT] = {
Ron Rindjunskyc7de35c2008-04-23 17:15:05 -070071 IWL_DECLARE_RATE_INFO(1, INV, INV, 2, INV, 2, INV, 2), /* 1mbps */
72 IWL_DECLARE_RATE_INFO(2, INV, 1, 5, 1, 5, 1, 5), /* 2mbps */
73 IWL_DECLARE_RATE_INFO(5, INV, 2, 6, 2, 11, 2, 11), /*5.5mbps */
74 IWL_DECLARE_RATE_INFO(11, INV, 9, 12, 9, 12, 5, 18), /* 11mbps */
75 IWL_DECLARE_RATE_INFO(6, 6, 5, 9, 5, 11, 5, 11), /* 6mbps */
76 IWL_DECLARE_RATE_INFO(9, 6, 6, 11, 6, 11, 5, 11), /* 9mbps */
77 IWL_DECLARE_RATE_INFO(12, 12, 11, 18, 11, 18, 11, 18), /* 12mbps */
78 IWL_DECLARE_RATE_INFO(18, 18, 12, 24, 12, 24, 11, 24), /* 18mbps */
79 IWL_DECLARE_RATE_INFO(24, 24, 18, 36, 18, 36, 18, 36), /* 24mbps */
80 IWL_DECLARE_RATE_INFO(36, 36, 24, 48, 24, 48, 24, 48), /* 36mbps */
81 IWL_DECLARE_RATE_INFO(48, 48, 36, 54, 36, 54, 36, 54), /* 48mbps */
82 IWL_DECLARE_RATE_INFO(54, 54, 48, INV, 48, INV, 48, INV),/* 54mbps */
83 IWL_DECLARE_RATE_INFO(60, 60, 48, INV, 48, INV, 48, INV),/* 60mbps */
84 /* FIXME:RS: ^^ should be INV (legacy) */
85};
Tomas Winkler1826dcc2008-05-15 13:54:02 +080086EXPORT_SYMBOL(iwl_rates);
Ron Rindjunskyc7de35c2008-04-23 17:15:05 -070087
Tomas Winkler57bd1be2008-05-15 13:54:03 +080088
89const u8 iwl_bcast_addr[ETH_ALEN] = { 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF };
90EXPORT_SYMBOL(iwl_bcast_addr);
91
92
Assaf Krauss1d0a0822008-03-14 10:38:48 -070093/* This function both allocates and initializes hw and priv. */
94struct ieee80211_hw *iwl_alloc_all(struct iwl_cfg *cfg,
95 struct ieee80211_ops *hw_ops)
96{
97 struct iwl_priv *priv;
98
99 /* mac80211 allocates memory for this device instance, including
100 * space for this driver's private structure */
101 struct ieee80211_hw *hw =
102 ieee80211_alloc_hw(sizeof(struct iwl_priv), hw_ops);
103 if (hw == NULL) {
104 IWL_ERROR("Can not allocate network device\n");
105 goto out;
106 }
107
108 priv = hw->priv;
109 priv->hw = hw;
110
111out:
112 return hw;
113}
114EXPORT_SYMBOL(iwl_alloc_all);
115
Tomas Winklerb661c812008-04-23 17:14:54 -0700116void iwl_hw_detect(struct iwl_priv *priv)
117{
118 priv->hw_rev = _iwl_read32(priv, CSR_HW_REV);
119 priv->hw_wa_rev = _iwl_read32(priv, CSR_HW_REV_WA_REG);
120 pci_read_config_byte(priv->pci_dev, PCI_REVISION_ID, &priv->rev_id);
121}
122EXPORT_SYMBOL(iwl_hw_detect);
123
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800124/* Tell nic where to find the "keep warm" buffer */
125int iwl_kw_init(struct iwl_priv *priv)
126{
127 unsigned long flags;
128 int ret;
129
130 spin_lock_irqsave(&priv->lock, flags);
131 ret = iwl_grab_nic_access(priv);
132 if (ret)
133 goto out;
134
135 iwl_write_direct32(priv, FH_KW_MEM_ADDR_REG,
136 priv->kw.dma_addr >> 4);
137 iwl_release_nic_access(priv);
138out:
139 spin_unlock_irqrestore(&priv->lock, flags);
140 return ret;
141}
142
143int iwl_kw_alloc(struct iwl_priv *priv)
144{
145 struct pci_dev *dev = priv->pci_dev;
Ron Rindjunsky16466902008-05-05 10:22:50 +0800146 struct iwl_kw *kw = &priv->kw;
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800147
Ron Rindjunsky16466902008-05-05 10:22:50 +0800148 kw->size = IWL_KW_SIZE;
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800149 kw->v_addr = pci_alloc_consistent(dev, kw->size, &kw->dma_addr);
150 if (!kw->v_addr)
151 return -ENOMEM;
152
153 return 0;
154}
155
156/**
157 * iwl_kw_free - Free the "keep warm" buffer
158 */
159void iwl_kw_free(struct iwl_priv *priv)
160{
161 struct pci_dev *dev = priv->pci_dev;
Ron Rindjunsky16466902008-05-05 10:22:50 +0800162 struct iwl_kw *kw = &priv->kw;
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800163
164 if (kw->v_addr) {
165 pci_free_consistent(dev, kw->size, kw->v_addr, kw->dma_addr);
166 memset(kw, 0, sizeof(*kw));
167 }
168}
169
170int iwl_hw_nic_init(struct iwl_priv *priv)
171{
172 unsigned long flags;
173 struct iwl_rx_queue *rxq = &priv->rxq;
174 int ret;
175
176 /* nic_init */
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800177 spin_lock_irqsave(&priv->lock, flags);
Ron Rindjunsky1b73af82008-05-05 10:22:51 +0800178 priv->cfg->ops->lib->apm_ops.init(priv);
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800179 iwl_write32(priv, CSR_INT_COALESCING, 512 / 32);
180 spin_unlock_irqrestore(&priv->lock, flags);
181
182 ret = priv->cfg->ops->lib->apm_ops.set_pwr_src(priv, IWL_PWR_SRC_VMAIN);
183
184 priv->cfg->ops->lib->apm_ops.config(priv);
185
186 /* Allocate the RX queue, or reset if it is already allocated */
187 if (!rxq->bd) {
188 ret = iwl_rx_queue_alloc(priv);
189 if (ret) {
190 IWL_ERROR("Unable to initialize Rx queue\n");
191 return -ENOMEM;
192 }
193 } else
194 iwl_rx_queue_reset(priv, rxq);
195
196 iwl_rx_replenish(priv);
197
198 iwl_rx_init(priv, rxq);
199
200 spin_lock_irqsave(&priv->lock, flags);
201
202 rxq->need_update = 1;
203 iwl_rx_queue_update_write_ptr(priv, rxq);
204
205 spin_unlock_irqrestore(&priv->lock, flags);
206
207 /* Allocate and init all Tx and Command queues */
208 ret = iwl_txq_ctx_reset(priv);
209 if (ret)
210 return ret;
211
212 set_bit(STATUS_INIT, &priv->status);
213
214 return 0;
215}
216EXPORT_SYMBOL(iwl_hw_nic_init);
217
Assaf Kraussbf85ea42008-03-14 10:38:49 -0700218/**
219 * iwlcore_clear_stations_table - Clear the driver's station table
220 *
221 * NOTE: This does not clear or otherwise alter the device's station table.
222 */
223void iwlcore_clear_stations_table(struct iwl_priv *priv)
224{
225 unsigned long flags;
226
227 spin_lock_irqsave(&priv->sta_lock, flags);
228
229 priv->num_stations = 0;
230 memset(priv->stations, 0, sizeof(priv->stations));
231
232 spin_unlock_irqrestore(&priv->sta_lock, flags);
233}
234EXPORT_SYMBOL(iwlcore_clear_stations_table);
235
Ron Rindjunskyc7de35c2008-04-23 17:15:05 -0700236void iwl_reset_qos(struct iwl_priv *priv)
Assaf Kraussbf85ea42008-03-14 10:38:49 -0700237{
238 u16 cw_min = 15;
239 u16 cw_max = 1023;
240 u8 aifs = 2;
241 u8 is_legacy = 0;
242 unsigned long flags;
243 int i;
244
245 spin_lock_irqsave(&priv->lock, flags);
246 priv->qos_data.qos_active = 0;
247
248 if (priv->iw_mode == IEEE80211_IF_TYPE_IBSS) {
249 if (priv->qos_data.qos_enable)
250 priv->qos_data.qos_active = 1;
251 if (!(priv->active_rate & 0xfff0)) {
252 cw_min = 31;
253 is_legacy = 1;
254 }
255 } else if (priv->iw_mode == IEEE80211_IF_TYPE_AP) {
256 if (priv->qos_data.qos_enable)
257 priv->qos_data.qos_active = 1;
258 } else if (!(priv->staging_rxon.flags & RXON_FLG_SHORT_SLOT_MSK)) {
259 cw_min = 31;
260 is_legacy = 1;
261 }
262
263 if (priv->qos_data.qos_active)
264 aifs = 3;
265
266 priv->qos_data.def_qos_parm.ac[0].cw_min = cpu_to_le16(cw_min);
267 priv->qos_data.def_qos_parm.ac[0].cw_max = cpu_to_le16(cw_max);
268 priv->qos_data.def_qos_parm.ac[0].aifsn = aifs;
269 priv->qos_data.def_qos_parm.ac[0].edca_txop = 0;
270 priv->qos_data.def_qos_parm.ac[0].reserved1 = 0;
271
272 if (priv->qos_data.qos_active) {
273 i = 1;
274 priv->qos_data.def_qos_parm.ac[i].cw_min = cpu_to_le16(cw_min);
275 priv->qos_data.def_qos_parm.ac[i].cw_max = cpu_to_le16(cw_max);
276 priv->qos_data.def_qos_parm.ac[i].aifsn = 7;
277 priv->qos_data.def_qos_parm.ac[i].edca_txop = 0;
278 priv->qos_data.def_qos_parm.ac[i].reserved1 = 0;
279
280 i = 2;
281 priv->qos_data.def_qos_parm.ac[i].cw_min =
282 cpu_to_le16((cw_min + 1) / 2 - 1);
283 priv->qos_data.def_qos_parm.ac[i].cw_max =
284 cpu_to_le16(cw_max);
285 priv->qos_data.def_qos_parm.ac[i].aifsn = 2;
286 if (is_legacy)
287 priv->qos_data.def_qos_parm.ac[i].edca_txop =
288 cpu_to_le16(6016);
289 else
290 priv->qos_data.def_qos_parm.ac[i].edca_txop =
291 cpu_to_le16(3008);
292 priv->qos_data.def_qos_parm.ac[i].reserved1 = 0;
293
294 i = 3;
295 priv->qos_data.def_qos_parm.ac[i].cw_min =
296 cpu_to_le16((cw_min + 1) / 4 - 1);
297 priv->qos_data.def_qos_parm.ac[i].cw_max =
298 cpu_to_le16((cw_max + 1) / 2 - 1);
299 priv->qos_data.def_qos_parm.ac[i].aifsn = 2;
300 priv->qos_data.def_qos_parm.ac[i].reserved1 = 0;
301 if (is_legacy)
302 priv->qos_data.def_qos_parm.ac[i].edca_txop =
303 cpu_to_le16(3264);
304 else
305 priv->qos_data.def_qos_parm.ac[i].edca_txop =
306 cpu_to_le16(1504);
307 } else {
308 for (i = 1; i < 4; i++) {
309 priv->qos_data.def_qos_parm.ac[i].cw_min =
310 cpu_to_le16(cw_min);
311 priv->qos_data.def_qos_parm.ac[i].cw_max =
312 cpu_to_le16(cw_max);
313 priv->qos_data.def_qos_parm.ac[i].aifsn = aifs;
314 priv->qos_data.def_qos_parm.ac[i].edca_txop = 0;
315 priv->qos_data.def_qos_parm.ac[i].reserved1 = 0;
316 }
317 }
318 IWL_DEBUG_QOS("set QoS to default \n");
319
320 spin_unlock_irqrestore(&priv->lock, flags);
321}
Ron Rindjunskyc7de35c2008-04-23 17:15:05 -0700322EXPORT_SYMBOL(iwl_reset_qos);
323
324#ifdef CONFIG_IWL4965_HT
Ron Rindjunsky39130df2008-05-15 13:53:56 +0800325#define MAX_BIT_RATE_40_MHZ 0x96; /* 150 Mbps */
326#define MAX_BIT_RATE_20_MHZ 0x48; /* 72 Mbps */
Ron Rindjunskyc7de35c2008-04-23 17:15:05 -0700327static void iwlcore_init_ht_hw_capab(const struct iwl_priv *priv,
328 struct ieee80211_ht_info *ht_info,
329 enum ieee80211_band band)
330{
Ron Rindjunsky39130df2008-05-15 13:53:56 +0800331 u16 max_bit_rate = 0;
332 u8 rx_chains_num = priv->hw_params.rx_chains_num;
333 u8 tx_chains_num = priv->hw_params.tx_chains_num;
334
Ron Rindjunskyc7de35c2008-04-23 17:15:05 -0700335 ht_info->cap = 0;
336 memset(ht_info->supp_mcs_set, 0, 16);
337
338 ht_info->ht_supported = 1;
339
Ron Rindjunskyc7de35c2008-04-23 17:15:05 -0700340 ht_info->cap |= (u16)IEEE80211_HT_CAP_GRN_FLD;
341 ht_info->cap |= (u16)IEEE80211_HT_CAP_SGI_20;
342 ht_info->cap |= (u16)(IEEE80211_HT_CAP_MIMO_PS &
343 (IWL_MIMO_PS_NONE << 2));
344
Ron Rindjunsky39130df2008-05-15 13:53:56 +0800345 max_bit_rate = MAX_BIT_RATE_20_MHZ;
346 if (priv->hw_params.fat_channel & BIT(band)) {
347 ht_info->cap |= (u16)IEEE80211_HT_CAP_SUP_WIDTH;
348 ht_info->cap |= (u16)IEEE80211_HT_CAP_SGI_40;
349 ht_info->supp_mcs_set[4] = 0x01;
350 max_bit_rate = MAX_BIT_RATE_40_MHZ;
351 }
352
Ron Rindjunskyc7de35c2008-04-23 17:15:05 -0700353 if (priv->cfg->mod_params->amsdu_size_8K)
354 ht_info->cap |= (u16)IEEE80211_HT_CAP_MAX_AMSDU;
355
356 ht_info->ampdu_factor = CFG_HT_RX_AMPDU_FACTOR_DEF;
357 ht_info->ampdu_density = CFG_HT_MPDU_DENSITY_DEF;
358
359 ht_info->supp_mcs_set[0] = 0xFF;
Ron Rindjunsky39130df2008-05-15 13:53:56 +0800360 if (rx_chains_num >= 2)
Ron Rindjunskyc7de35c2008-04-23 17:15:05 -0700361 ht_info->supp_mcs_set[1] = 0xFF;
Ron Rindjunsky39130df2008-05-15 13:53:56 +0800362 if (rx_chains_num >= 3)
Ron Rindjunskyc7de35c2008-04-23 17:15:05 -0700363 ht_info->supp_mcs_set[2] = 0xFF;
Ron Rindjunsky39130df2008-05-15 13:53:56 +0800364
365 /* Highest supported Rx data rate */
366 max_bit_rate *= rx_chains_num;
367 ht_info->supp_mcs_set[10] = (u8)(max_bit_rate & 0x00FF);
368 ht_info->supp_mcs_set[11] = (u8)((max_bit_rate & 0xFF00) >> 8);
369
370 /* Tx MCS capabilities */
371 ht_info->supp_mcs_set[12] = IEEE80211_HT_CAP_MCS_TX_DEFINED;
372 if (tx_chains_num != rx_chains_num) {
373 ht_info->supp_mcs_set[12] |= IEEE80211_HT_CAP_MCS_TX_RX_DIFF;
374 ht_info->supp_mcs_set[12] |= ((tx_chains_num - 1) << 2);
375 }
Ron Rindjunskyc7de35c2008-04-23 17:15:05 -0700376}
Andrew Morton88787d22008-05-13 21:05:50 -0700377#else
378static inline void iwlcore_init_ht_hw_capab(const struct iwl_priv *priv,
379 struct ieee80211_ht_info *ht_info,
380 enum ieee80211_band band)
381{
382}
Ron Rindjunskyc7de35c2008-04-23 17:15:05 -0700383#endif /* CONFIG_IWL4965_HT */
384
385static void iwlcore_init_hw_rates(struct iwl_priv *priv,
386 struct ieee80211_rate *rates)
387{
388 int i;
389
390 for (i = 0; i < IWL_RATE_COUNT; i++) {
Tomas Winkler1826dcc2008-05-15 13:54:02 +0800391 rates[i].bitrate = iwl_rates[i].ieee * 5;
Ron Rindjunskyc7de35c2008-04-23 17:15:05 -0700392 rates[i].hw_value = i; /* Rate scaling will work on indexes */
393 rates[i].hw_value_short = i;
394 rates[i].flags = 0;
395 if ((i > IWL_LAST_OFDM_RATE) || (i < IWL_FIRST_OFDM_RATE)) {
396 /*
397 * If CCK != 1M then set short preamble rate flag.
398 */
399 rates[i].flags |=
Tomas Winkler1826dcc2008-05-15 13:54:02 +0800400 (iwl_rates[i].plcp == IWL_RATE_1M_PLCP) ?
Ron Rindjunskyc7de35c2008-04-23 17:15:05 -0700401 0 : IEEE80211_RATE_SHORT_PREAMBLE;
402 }
403 }
404}
405
406/**
407 * iwlcore_init_geos - Initialize mac80211's geo/channel info based from eeprom
408 */
409static int iwlcore_init_geos(struct iwl_priv *priv)
410{
411 struct iwl_channel_info *ch;
412 struct ieee80211_supported_band *sband;
413 struct ieee80211_channel *channels;
414 struct ieee80211_channel *geo_ch;
415 struct ieee80211_rate *rates;
416 int i = 0;
417
418 if (priv->bands[IEEE80211_BAND_2GHZ].n_bitrates ||
419 priv->bands[IEEE80211_BAND_5GHZ].n_bitrates) {
420 IWL_DEBUG_INFO("Geography modes already initialized.\n");
421 set_bit(STATUS_GEO_CONFIGURED, &priv->status);
422 return 0;
423 }
424
425 channels = kzalloc(sizeof(struct ieee80211_channel) *
426 priv->channel_count, GFP_KERNEL);
427 if (!channels)
428 return -ENOMEM;
429
430 rates = kzalloc((sizeof(struct ieee80211_rate) * (IWL_RATE_COUNT + 1)),
431 GFP_KERNEL);
432 if (!rates) {
433 kfree(channels);
434 return -ENOMEM;
435 }
436
437 /* 5.2GHz channels start after the 2.4GHz channels */
438 sband = &priv->bands[IEEE80211_BAND_5GHZ];
439 sband->channels = &channels[ARRAY_SIZE(iwl_eeprom_band_1)];
440 /* just OFDM */
441 sband->bitrates = &rates[IWL_FIRST_OFDM_RATE];
442 sband->n_bitrates = IWL_RATE_COUNT - IWL_FIRST_OFDM_RATE;
443
444 iwlcore_init_ht_hw_capab(priv, &sband->ht_info, IEEE80211_BAND_5GHZ);
445
446 sband = &priv->bands[IEEE80211_BAND_2GHZ];
447 sband->channels = channels;
448 /* OFDM & CCK */
449 sband->bitrates = rates;
450 sband->n_bitrates = IWL_RATE_COUNT;
451
452 iwlcore_init_ht_hw_capab(priv, &sband->ht_info, IEEE80211_BAND_2GHZ);
453
454 priv->ieee_channels = channels;
455 priv->ieee_rates = rates;
456
457 iwlcore_init_hw_rates(priv, rates);
458
459 for (i = 0; i < priv->channel_count; i++) {
460 ch = &priv->channel_info[i];
461
462 /* FIXME: might be removed if scan is OK */
463 if (!is_channel_valid(ch))
464 continue;
465
466 if (is_channel_a_band(ch))
467 sband = &priv->bands[IEEE80211_BAND_5GHZ];
468 else
469 sband = &priv->bands[IEEE80211_BAND_2GHZ];
470
471 geo_ch = &sband->channels[sband->n_channels++];
472
473 geo_ch->center_freq =
474 ieee80211_channel_to_frequency(ch->channel);
475 geo_ch->max_power = ch->max_power_avg;
476 geo_ch->max_antenna_gain = 0xff;
477 geo_ch->hw_value = ch->channel;
478
479 if (is_channel_valid(ch)) {
480 if (!(ch->flags & EEPROM_CHANNEL_IBSS))
481 geo_ch->flags |= IEEE80211_CHAN_NO_IBSS;
482
483 if (!(ch->flags & EEPROM_CHANNEL_ACTIVE))
484 geo_ch->flags |= IEEE80211_CHAN_PASSIVE_SCAN;
485
486 if (ch->flags & EEPROM_CHANNEL_RADAR)
487 geo_ch->flags |= IEEE80211_CHAN_RADAR;
488
Emmanuel Grumbach4d38c2e2008-05-29 16:35:24 +0800489 switch (ch->fat_extension_channel) {
490 case HT_IE_EXT_CHANNEL_ABOVE:
491 /* only above is allowed, disable below */
492 geo_ch->flags |= IEEE80211_CHAN_NO_FAT_BELOW;
493 break;
494 case HT_IE_EXT_CHANNEL_BELOW:
495 /* only below is allowed, disable above */
496 geo_ch->flags |= IEEE80211_CHAN_NO_FAT_ABOVE;
497 break;
498 case HT_IE_EXT_CHANNEL_NONE:
499 /* fat not allowed: disable both*/
500 geo_ch->flags |= (IEEE80211_CHAN_NO_FAT_ABOVE |
501 IEEE80211_CHAN_NO_FAT_BELOW);
502 break;
503 case HT_IE_EXT_CHANNEL_MAX:
504 /* both above and below are permitted */
505 break;
506 }
507
Ron Rindjunskyc7de35c2008-04-23 17:15:05 -0700508 if (ch->max_power_avg > priv->max_channel_txpower_limit)
509 priv->max_channel_txpower_limit =
510 ch->max_power_avg;
511 } else {
512 geo_ch->flags |= IEEE80211_CHAN_DISABLED;
513 }
514
515 /* Save flags for reg domain usage */
516 geo_ch->orig_flags = geo_ch->flags;
517
518 IWL_DEBUG_INFO("Channel %d Freq=%d[%sGHz] %s flag=0%X\n",
519 ch->channel, geo_ch->center_freq,
520 is_channel_a_band(ch) ? "5.2" : "2.4",
521 geo_ch->flags & IEEE80211_CHAN_DISABLED ?
522 "restricted" : "valid",
523 geo_ch->flags);
524 }
525
526 if ((priv->bands[IEEE80211_BAND_5GHZ].n_channels == 0) &&
527 priv->cfg->sku & IWL_SKU_A) {
528 printk(KERN_INFO DRV_NAME
529 ": Incorrectly detected BG card as ABG. Please send "
530 "your PCI ID 0x%04X:0x%04X to maintainer.\n",
531 priv->pci_dev->device, priv->pci_dev->subsystem_device);
532 priv->cfg->sku &= ~IWL_SKU_A;
533 }
534
535 printk(KERN_INFO DRV_NAME
536 ": Tunable channels: %d 802.11bg, %d 802.11a channels\n",
537 priv->bands[IEEE80211_BAND_2GHZ].n_channels,
538 priv->bands[IEEE80211_BAND_5GHZ].n_channels);
539
Ron Rindjunskyc7de35c2008-04-23 17:15:05 -0700540
541 set_bit(STATUS_GEO_CONFIGURED, &priv->status);
542
543 return 0;
544}
545
546/*
547 * iwlcore_free_geos - undo allocations in iwlcore_init_geos
548 */
Tomas Winkler6ba87952008-05-15 13:54:17 +0800549static void iwlcore_free_geos(struct iwl_priv *priv)
Ron Rindjunskyc7de35c2008-04-23 17:15:05 -0700550{
551 kfree(priv->ieee_channels);
552 kfree(priv->ieee_rates);
553 clear_bit(STATUS_GEO_CONFIGURED, &priv->status);
554}
Ron Rindjunskyc7de35c2008-04-23 17:15:05 -0700555
556#ifdef CONFIG_IWL4965_HT
557static u8 is_single_rx_stream(struct iwl_priv *priv)
558{
559 return !priv->current_ht_config.is_ht ||
560 ((priv->current_ht_config.supp_mcs_set[1] == 0) &&
561 (priv->current_ht_config.supp_mcs_set[2] == 0)) ||
562 priv->ps_mode == IWL_MIMO_PS_STATIC;
563}
Tomas Winkler47c51962008-05-05 10:22:41 +0800564static u8 iwl_is_channel_extension(struct iwl_priv *priv,
565 enum ieee80211_band band,
566 u16 channel, u8 extension_chan_offset)
567{
568 const struct iwl_channel_info *ch_info;
569
570 ch_info = iwl_get_channel_info(priv, band, channel);
571 if (!is_channel_valid(ch_info))
572 return 0;
573
574 if (extension_chan_offset == IWL_EXT_CHANNEL_OFFSET_NONE)
575 return 0;
576
577 if ((ch_info->fat_extension_channel == extension_chan_offset) ||
578 (ch_info->fat_extension_channel == HT_IE_EXT_CHANNEL_MAX))
579 return 1;
580
581 return 0;
582}
583
584u8 iwl_is_fat_tx_allowed(struct iwl_priv *priv,
585 struct ieee80211_ht_info *sta_ht_inf)
586{
587 struct iwl_ht_info *iwl_ht_conf = &priv->current_ht_config;
588
589 if ((!iwl_ht_conf->is_ht) ||
590 (iwl_ht_conf->supported_chan_width != IWL_CHANNEL_WIDTH_40MHZ) ||
591 (iwl_ht_conf->extension_chan_offset == IWL_EXT_CHANNEL_OFFSET_NONE))
592 return 0;
593
594 if (sta_ht_inf) {
595 if ((!sta_ht_inf->ht_supported) ||
596 (!(sta_ht_inf->cap & IEEE80211_HT_CAP_SUP_WIDTH)))
597 return 0;
598 }
599
600 return iwl_is_channel_extension(priv, priv->band,
601 iwl_ht_conf->control_channel,
602 iwl_ht_conf->extension_chan_offset);
603}
604EXPORT_SYMBOL(iwl_is_fat_tx_allowed);
605
606void iwl_set_rxon_ht(struct iwl_priv *priv, struct iwl_ht_info *ht_info)
607{
Gregory Greenmanc1adf9f2008-05-15 13:53:59 +0800608 struct iwl_rxon_cmd *rxon = &priv->staging_rxon;
Tomas Winkler47c51962008-05-05 10:22:41 +0800609 u32 val;
610
611 if (!ht_info->is_ht)
612 return;
613
614 /* Set up channel bandwidth: 20 MHz only, or 20/40 mixed if fat ok */
615 if (iwl_is_fat_tx_allowed(priv, NULL))
616 rxon->flags |= RXON_FLG_CHANNEL_MODE_MIXED_MSK;
617 else
618 rxon->flags &= ~(RXON_FLG_CHANNEL_MODE_MIXED_MSK |
619 RXON_FLG_CHANNEL_MODE_PURE_40_MSK);
620
621 if (le16_to_cpu(rxon->channel) != ht_info->control_channel) {
622 IWL_DEBUG_ASSOC("control diff than current %d %d\n",
623 le16_to_cpu(rxon->channel),
624 ht_info->control_channel);
625 rxon->channel = cpu_to_le16(ht_info->control_channel);
626 return;
627 }
628
629 /* Note: control channel is opposite of extension channel */
630 switch (ht_info->extension_chan_offset) {
631 case IWL_EXT_CHANNEL_OFFSET_ABOVE:
632 rxon->flags &= ~(RXON_FLG_CTRL_CHANNEL_LOC_HI_MSK);
633 break;
634 case IWL_EXT_CHANNEL_OFFSET_BELOW:
635 rxon->flags |= RXON_FLG_CTRL_CHANNEL_LOC_HI_MSK;
636 break;
637 case IWL_EXT_CHANNEL_OFFSET_NONE:
638 default:
639 rxon->flags &= ~RXON_FLG_CHANNEL_MODE_MIXED_MSK;
640 break;
641 }
642
643 val = ht_info->ht_protection;
644
645 rxon->flags |= cpu_to_le32(val << RXON_FLG_HT_OPERATING_MODE_POS);
646
647 iwl_set_rxon_chain(priv);
648
649 IWL_DEBUG_ASSOC("supported HT rate 0x%X 0x%X 0x%X "
650 "rxon flags 0x%X operation mode :0x%X "
651 "extension channel offset 0x%x "
652 "control chan %d\n",
653 ht_info->supp_mcs_set[0],
654 ht_info->supp_mcs_set[1],
655 ht_info->supp_mcs_set[2],
656 le32_to_cpu(rxon->flags), ht_info->ht_protection,
657 ht_info->extension_chan_offset,
658 ht_info->control_channel);
659 return;
660}
661EXPORT_SYMBOL(iwl_set_rxon_ht);
662
Ron Rindjunskyc7de35c2008-04-23 17:15:05 -0700663#else
664static inline u8 is_single_rx_stream(struct iwl_priv *priv)
665{
666 return 1;
667}
668#endif /*CONFIG_IWL4965_HT */
669
670/*
671 * Determine how many receiver/antenna chains to use.
672 * More provides better reception via diversity. Fewer saves power.
673 * MIMO (dual stream) requires at least 2, but works better with 3.
674 * This does not determine *which* chains to use, just how many.
675 */
676static int iwlcore_get_rx_chain_counter(struct iwl_priv *priv,
677 u8 *idle_state, u8 *rx_state)
678{
679 u8 is_single = is_single_rx_stream(priv);
680 u8 is_cam = test_bit(STATUS_POWER_PMI, &priv->status) ? 0 : 1;
681
682 /* # of Rx chains to use when expecting MIMO. */
683 if (is_single || (!is_cam && (priv->ps_mode == IWL_MIMO_PS_STATIC)))
684 *rx_state = 2;
685 else
686 *rx_state = 3;
687
688 /* # Rx chains when idling and maybe trying to save power */
689 switch (priv->ps_mode) {
690 case IWL_MIMO_PS_STATIC:
691 case IWL_MIMO_PS_DYNAMIC:
692 *idle_state = (is_cam) ? 2 : 1;
693 break;
694 case IWL_MIMO_PS_NONE:
695 *idle_state = (is_cam) ? *rx_state : 1;
696 break;
697 default:
698 *idle_state = 1;
699 break;
700 }
701
702 return 0;
703}
704
705/**
706 * iwl_set_rxon_chain - Set up Rx chain usage in "staging" RXON image
707 *
708 * Selects how many and which Rx receivers/antennas/chains to use.
709 * This should not be used for scan command ... it puts data in wrong place.
710 */
711void iwl_set_rxon_chain(struct iwl_priv *priv)
712{
713 u8 is_single = is_single_rx_stream(priv);
714 u8 idle_state, rx_state;
715
716 priv->staging_rxon.rx_chain = 0;
717 rx_state = idle_state = 3;
718
719 /* Tell uCode which antennas are actually connected.
720 * Before first association, we assume all antennas are connected.
721 * Just after first association, iwl_chain_noise_calibration()
722 * checks which antennas actually *are* connected. */
723 priv->staging_rxon.rx_chain |=
724 cpu_to_le16(priv->hw_params.valid_rx_ant <<
725 RXON_RX_CHAIN_VALID_POS);
726
727 /* How many receivers should we use? */
728 iwlcore_get_rx_chain_counter(priv, &idle_state, &rx_state);
729 priv->staging_rxon.rx_chain |=
730 cpu_to_le16(rx_state << RXON_RX_CHAIN_MIMO_CNT_POS);
731 priv->staging_rxon.rx_chain |=
732 cpu_to_le16(idle_state << RXON_RX_CHAIN_CNT_POS);
733
734 if (!is_single && (rx_state >= 2) &&
735 !test_bit(STATUS_POWER_PMI, &priv->status))
736 priv->staging_rxon.rx_chain |= RXON_RX_CHAIN_MIMO_FORCE_MSK;
737 else
738 priv->staging_rxon.rx_chain &= ~RXON_RX_CHAIN_MIMO_FORCE_MSK;
739
740 IWL_DEBUG_ASSOC("rx chain %X\n", priv->staging_rxon.rx_chain);
741}
742EXPORT_SYMBOL(iwl_set_rxon_chain);
Assaf Kraussbf85ea42008-03-14 10:38:49 -0700743
744/**
745 * iwlcore_set_rxon_channel - Set the phymode and channel values in staging RXON
746 * @phymode: MODE_IEEE80211A sets to 5.2GHz; all else set to 2.4GHz
747 * @channel: Any channel valid for the requested phymode
748
749 * In addition to setting the staging RXON, priv->phymode is also set.
750 *
751 * NOTE: Does not commit to the hardware; it sets appropriate bit fields
752 * in the staging RXON flag structure based on the phymode
753 */
Ron Rindjunskyc7de35c2008-04-23 17:15:05 -0700754int iwl_set_rxon_channel(struct iwl_priv *priv,
Assaf Kraussbf85ea42008-03-14 10:38:49 -0700755 enum ieee80211_band band,
756 u16 channel)
757{
Assaf Krauss8622e702008-03-21 13:53:43 -0700758 if (!iwl_get_channel_info(priv, band, channel)) {
Assaf Kraussbf85ea42008-03-14 10:38:49 -0700759 IWL_DEBUG_INFO("Could not set channel to %d [%d]\n",
760 channel, band);
761 return -EINVAL;
762 }
763
764 if ((le16_to_cpu(priv->staging_rxon.channel) == channel) &&
765 (priv->band == band))
766 return 0;
767
768 priv->staging_rxon.channel = cpu_to_le16(channel);
769 if (band == IEEE80211_BAND_5GHZ)
770 priv->staging_rxon.flags &= ~RXON_FLG_BAND_24G_MSK;
771 else
772 priv->staging_rxon.flags |= RXON_FLG_BAND_24G_MSK;
773
774 priv->band = band;
775
776 IWL_DEBUG_INFO("Staging channel set to %d [%d]\n", channel, band);
777
778 return 0;
779}
Ron Rindjunskyc7de35c2008-04-23 17:15:05 -0700780EXPORT_SYMBOL(iwl_set_rxon_channel);
Assaf Kraussbf85ea42008-03-14 10:38:49 -0700781
Tomas Winkler6ba87952008-05-15 13:54:17 +0800782int iwl_setup_mac(struct iwl_priv *priv)
Assaf Kraussbf85ea42008-03-14 10:38:49 -0700783{
Tomas Winkler6ba87952008-05-15 13:54:17 +0800784 int ret;
Assaf Kraussbf85ea42008-03-14 10:38:49 -0700785 struct ieee80211_hw *hw = priv->hw;
786 hw->rate_control_algorithm = "iwl-4965-rs";
787
Bruno Randolf566bfe52008-05-08 19:15:40 +0200788 /* Tell mac80211 our characteristics */
789 hw->flags = IEEE80211_HW_HOST_GEN_BEACON_TEMPLATE |
790 IEEE80211_HW_SIGNAL_DBM |
791 IEEE80211_HW_NOISE_DBM;
Assaf Kraussbf85ea42008-03-14 10:38:49 -0700792 /* Default value; 4 EDCA QOS priorities */
793 hw->queues = 4;
794#ifdef CONFIG_IWL4965_HT
795 /* Enhanced value; more queues, to support 11n aggregation */
Johannes Berge100bb62008-04-30 18:51:21 +0200796 hw->ampdu_queues = 12;
Assaf Kraussbf85ea42008-03-14 10:38:49 -0700797#endif /* CONFIG_IWL4965_HT */
Assaf Kraussbf85ea42008-03-14 10:38:49 -0700798
Tomas Winkler6ba87952008-05-15 13:54:17 +0800799 hw->conf.beacon_int = 100;
800
801 if (priv->bands[IEEE80211_BAND_2GHZ].n_channels)
802 priv->hw->wiphy->bands[IEEE80211_BAND_2GHZ] =
803 &priv->bands[IEEE80211_BAND_2GHZ];
804 if (priv->bands[IEEE80211_BAND_5GHZ].n_channels)
805 priv->hw->wiphy->bands[IEEE80211_BAND_5GHZ] =
806 &priv->bands[IEEE80211_BAND_5GHZ];
807
808 ret = ieee80211_register_hw(priv->hw);
809 if (ret) {
810 IWL_ERROR("Failed to register hw (error %d)\n", ret);
811 return ret;
812 }
813 priv->mac80211_registered = 1;
814
815 return 0;
816}
817EXPORT_SYMBOL(iwl_setup_mac);
818
819
820int iwl_init_drv(struct iwl_priv *priv)
Ron Rindjunskyc7de35c2008-04-23 17:15:05 -0700821{
822 int ret;
823 int i;
824
825 priv->retry_rate = 1;
826 priv->ibss_beacon = NULL;
827
828 spin_lock_init(&priv->lock);
829 spin_lock_init(&priv->power_data.lock);
830 spin_lock_init(&priv->sta_lock);
831 spin_lock_init(&priv->hcmd_lock);
832 spin_lock_init(&priv->lq_mngr.lock);
833
834 for (i = 0; i < IWL_IBSS_MAC_HASH_SIZE; i++)
835 INIT_LIST_HEAD(&priv->ibss_mac_hash[i]);
836
837 INIT_LIST_HEAD(&priv->free_frames);
838
839 mutex_init(&priv->mutex);
840
841 /* Clear the driver's (not device's) station table */
842 iwlcore_clear_stations_table(priv);
843
844 priv->data_retry_limit = -1;
845 priv->ieee_channels = NULL;
846 priv->ieee_rates = NULL;
847 priv->band = IEEE80211_BAND_2GHZ;
848
849 priv->iw_mode = IEEE80211_IF_TYPE_STA;
850
851 priv->use_ant_b_for_management_frame = 1; /* start with ant B */
852 priv->ps_mode = IWL_MIMO_PS_NONE;
853
854 /* Choose which receivers/antennas to use */
855 iwl_set_rxon_chain(priv);
856
Tomas Winkler6ba87952008-05-15 13:54:17 +0800857 if (priv->cfg->mod_params->enable_qos)
858 priv->qos_data.qos_enable = 1;
859
Ron Rindjunskyc7de35c2008-04-23 17:15:05 -0700860 iwl_reset_qos(priv);
861
862 priv->qos_data.qos_active = 0;
863 priv->qos_data.qos_cap.val = 0;
864
865 iwl_set_rxon_channel(priv, IEEE80211_BAND_2GHZ, 6);
866
867 priv->rates_mask = IWL_RATES_MASK;
868 /* If power management is turned on, default to AC mode */
869 priv->power_mode = IWL_POWER_AC;
870 priv->user_txpower_limit = IWL_DEFAULT_TX_POWER;
871
872 ret = iwl_init_channel_map(priv);
873 if (ret) {
874 IWL_ERROR("initializing regulatory failed: %d\n", ret);
875 goto err;
876 }
877
878 ret = iwlcore_init_geos(priv);
879 if (ret) {
880 IWL_ERROR("initializing geos failed: %d\n", ret);
881 goto err_free_channel_map;
882 }
883
Ron Rindjunskyc7de35c2008-04-23 17:15:05 -0700884 return 0;
885
Ron Rindjunskyc7de35c2008-04-23 17:15:05 -0700886err_free_channel_map:
887 iwl_free_channel_map(priv);
888err:
889 return ret;
890}
Tomas Winkler6ba87952008-05-15 13:54:17 +0800891EXPORT_SYMBOL(iwl_init_drv);
Ron Rindjunskyc7de35c2008-04-23 17:15:05 -0700892
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800893void iwl_free_calib_results(struct iwl_priv *priv)
894{
895 kfree(priv->calib_results.lo_res);
896 priv->calib_results.lo_res = NULL;
897 priv->calib_results.lo_res_len = 0;
898
899 kfree(priv->calib_results.tx_iq_res);
900 priv->calib_results.tx_iq_res = NULL;
901 priv->calib_results.tx_iq_res_len = 0;
902
903 kfree(priv->calib_results.tx_iq_perd_res);
904 priv->calib_results.tx_iq_perd_res = NULL;
905 priv->calib_results.tx_iq_perd_res_len = 0;
906}
907EXPORT_SYMBOL(iwl_free_calib_results);
Tomas Winkler6ba87952008-05-15 13:54:17 +0800908
909void iwl_uninit_drv(struct iwl_priv *priv)
Assaf Kraussbf85ea42008-03-14 10:38:49 -0700910{
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800911 iwl_free_calib_results(priv);
Tomas Winkler6ba87952008-05-15 13:54:17 +0800912 iwlcore_free_geos(priv);
913 iwl_free_channel_map(priv);
Assaf Kraussbf85ea42008-03-14 10:38:49 -0700914}
Tomas Winkler6ba87952008-05-15 13:54:17 +0800915EXPORT_SYMBOL(iwl_uninit_drv);
Assaf Kraussbf85ea42008-03-14 10:38:49 -0700916
Mohamed Abbasc8381fd2008-03-28 16:21:05 -0700917/* Low level driver call this function to update iwlcore with
918 * driver status.
919 */
920int iwlcore_low_level_notify(struct iwl_priv *priv,
921 enum iwlcore_card_notify notify)
922{
Mohamed Abbas03d29c62008-04-03 16:05:24 -0700923 int ret;
Mohamed Abbasc8381fd2008-03-28 16:21:05 -0700924 switch (notify) {
925 case IWLCORE_INIT_EVT:
Mohamed Abbas03d29c62008-04-03 16:05:24 -0700926 ret = iwl_rfkill_init(priv);
927 if (ret)
928 IWL_ERROR("Unable to initialize RFKILL system. "
929 "Ignoring error: %d\n", ret);
Mohamed Abbas5da4b552008-04-21 15:41:51 -0700930 iwl_power_initialize(priv);
Mohamed Abbasc8381fd2008-03-28 16:21:05 -0700931 break;
932 case IWLCORE_START_EVT:
Mohamed Abbas5da4b552008-04-21 15:41:51 -0700933 iwl_power_update_mode(priv, 1);
Mohamed Abbasc8381fd2008-03-28 16:21:05 -0700934 break;
935 case IWLCORE_STOP_EVT:
936 break;
937 case IWLCORE_REMOVE_EVT:
Mohamed Abbasad97edd2008-03-28 16:21:06 -0700938 iwl_rfkill_unregister(priv);
Mohamed Abbasc8381fd2008-03-28 16:21:05 -0700939 break;
940 }
941
942 return 0;
943}
944EXPORT_SYMBOL(iwlcore_low_level_notify);
945
Emmanuel Grumbach49ea8592008-04-15 16:01:37 -0700946int iwl_send_statistics_request(struct iwl_priv *priv, u8 flags)
947{
948 u32 stat_flags = 0;
949 struct iwl_host_cmd cmd = {
950 .id = REPLY_STATISTICS_CMD,
951 .meta.flags = flags,
952 .len = sizeof(stat_flags),
953 .data = (u8 *) &stat_flags,
954 };
955 return iwl_send_cmd(priv, &cmd);
956}
957EXPORT_SYMBOL(iwl_send_statistics_request);
Tomas Winkler7e8c5192008-04-15 16:01:43 -0700958
Emmanuel Grumbachb0692f22008-04-24 11:55:18 -0700959/**
960 * iwl_verify_inst_sparse - verify runtime uCode image in card vs. host,
961 * using sample data 100 bytes apart. If these sample points are good,
962 * it's a pretty good bet that everything between them is good, too.
963 */
964static int iwlcore_verify_inst_sparse(struct iwl_priv *priv, __le32 *image, u32 len)
965{
966 u32 val;
967 int ret = 0;
968 u32 errcnt = 0;
969 u32 i;
970
971 IWL_DEBUG_INFO("ucode inst image size is %u\n", len);
972
973 ret = iwl_grab_nic_access(priv);
974 if (ret)
975 return ret;
976
977 for (i = 0; i < len; i += 100, image += 100/sizeof(u32)) {
978 /* read data comes through single port, auto-incr addr */
979 /* NOTE: Use the debugless read so we don't flood kernel log
980 * if IWL_DL_IO is set */
981 iwl_write_direct32(priv, HBUS_TARG_MEM_RADDR,
982 i + RTC_INST_LOWER_BOUND);
983 val = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
984 if (val != le32_to_cpu(*image)) {
985 ret = -EIO;
986 errcnt++;
987 if (errcnt >= 3)
988 break;
989 }
990 }
991
992 iwl_release_nic_access(priv);
993
994 return ret;
995}
996
997/**
998 * iwlcore_verify_inst_full - verify runtime uCode image in card vs. host,
999 * looking at all data.
1000 */
1001static int iwl_verify_inst_full(struct iwl_priv *priv, __le32 *image,
1002 u32 len)
1003{
1004 u32 val;
1005 u32 save_len = len;
1006 int ret = 0;
1007 u32 errcnt;
1008
1009 IWL_DEBUG_INFO("ucode inst image size is %u\n", len);
1010
1011 ret = iwl_grab_nic_access(priv);
1012 if (ret)
1013 return ret;
1014
1015 iwl_write_direct32(priv, HBUS_TARG_MEM_RADDR, RTC_INST_LOWER_BOUND);
1016
1017 errcnt = 0;
1018 for (; len > 0; len -= sizeof(u32), image++) {
1019 /* read data comes through single port, auto-incr addr */
1020 /* NOTE: Use the debugless read so we don't flood kernel log
1021 * if IWL_DL_IO is set */
1022 val = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
1023 if (val != le32_to_cpu(*image)) {
1024 IWL_ERROR("uCode INST section is invalid at "
1025 "offset 0x%x, is 0x%x, s/b 0x%x\n",
1026 save_len - len, val, le32_to_cpu(*image));
1027 ret = -EIO;
1028 errcnt++;
1029 if (errcnt >= 20)
1030 break;
1031 }
1032 }
1033
1034 iwl_release_nic_access(priv);
1035
1036 if (!errcnt)
1037 IWL_DEBUG_INFO
1038 ("ucode image in INSTRUCTION memory is good\n");
1039
1040 return ret;
1041}
1042
1043/**
1044 * iwl_verify_ucode - determine which instruction image is in SRAM,
1045 * and verify its contents
1046 */
1047int iwl_verify_ucode(struct iwl_priv *priv)
1048{
1049 __le32 *image;
1050 u32 len;
1051 int ret;
1052
1053 /* Try bootstrap */
1054 image = (__le32 *)priv->ucode_boot.v_addr;
1055 len = priv->ucode_boot.len;
1056 ret = iwlcore_verify_inst_sparse(priv, image, len);
1057 if (!ret) {
1058 IWL_DEBUG_INFO("Bootstrap uCode is good in inst SRAM\n");
1059 return 0;
1060 }
1061
1062 /* Try initialize */
1063 image = (__le32 *)priv->ucode_init.v_addr;
1064 len = priv->ucode_init.len;
1065 ret = iwlcore_verify_inst_sparse(priv, image, len);
1066 if (!ret) {
1067 IWL_DEBUG_INFO("Initialize uCode is good in inst SRAM\n");
1068 return 0;
1069 }
1070
1071 /* Try runtime/protocol */
1072 image = (__le32 *)priv->ucode_code.v_addr;
1073 len = priv->ucode_code.len;
1074 ret = iwlcore_verify_inst_sparse(priv, image, len);
1075 if (!ret) {
1076 IWL_DEBUG_INFO("Runtime uCode is good in inst SRAM\n");
1077 return 0;
1078 }
1079
1080 IWL_ERROR("NO VALID UCODE IMAGE IN INSTRUCTION SRAM!!\n");
1081
1082 /* Since nothing seems to match, show first several data entries in
1083 * instruction SRAM, so maybe visual inspection will give a clue.
1084 * Selection of bootstrap image (vs. other images) is arbitrary. */
1085 image = (__le32 *)priv->ucode_boot.v_addr;
1086 len = priv->ucode_boot.len;
1087 ret = iwl_verify_inst_full(priv, image, len);
1088
1089 return ret;
1090}
1091EXPORT_SYMBOL(iwl_verify_ucode);
1092
Ester Kummer189a2b52008-05-15 13:54:18 +08001093
Ester Kummerede0cba2008-05-29 16:34:46 +08001094static const char *desc_lookup(int i)
1095{
1096 switch (i) {
1097 case 1:
1098 return "FAIL";
1099 case 2:
1100 return "BAD_PARAM";
1101 case 3:
1102 return "BAD_CHECKSUM";
1103 case 4:
1104 return "NMI_INTERRUPT";
1105 case 5:
1106 return "SYSASSERT";
1107 case 6:
1108 return "FATAL_ERROR";
1109 }
1110
1111 return "UNKNOWN";
1112}
1113
1114#define ERROR_START_OFFSET (1 * sizeof(u32))
1115#define ERROR_ELEM_SIZE (7 * sizeof(u32))
1116
1117void iwl_dump_nic_error_log(struct iwl_priv *priv)
1118{
1119 u32 data2, line;
1120 u32 desc, time, count, base, data1;
1121 u32 blink1, blink2, ilink1, ilink2;
Gregory Greenmane1dfc082008-05-29 16:34:48 +08001122 int ret;
Ester Kummerede0cba2008-05-29 16:34:46 +08001123
Gregory Greenmane1dfc082008-05-29 16:34:48 +08001124 if (priv->ucode_type == UCODE_INIT)
1125 base = le32_to_cpu(priv->card_alive_init.error_event_table_ptr);
1126 else
1127 base = le32_to_cpu(priv->card_alive.error_event_table_ptr);
Ester Kummerede0cba2008-05-29 16:34:46 +08001128
1129 if (!priv->cfg->ops->lib->is_valid_rtc_data_addr(base)) {
1130 IWL_ERROR("Not valid error log pointer 0x%08X\n", base);
1131 return;
1132 }
1133
Gregory Greenmane1dfc082008-05-29 16:34:48 +08001134 ret = iwl_grab_nic_access(priv);
1135 if (ret) {
Ester Kummerede0cba2008-05-29 16:34:46 +08001136 IWL_WARNING("Can not read from adapter at this time.\n");
1137 return;
1138 }
1139
1140 count = iwl_read_targ_mem(priv, base);
1141
1142 if (ERROR_START_OFFSET <= count * ERROR_ELEM_SIZE) {
1143 IWL_ERROR("Start IWL Error Log Dump:\n");
1144 IWL_ERROR("Status: 0x%08lX, count: %d\n", priv->status, count);
1145 }
1146
1147 desc = iwl_read_targ_mem(priv, base + 1 * sizeof(u32));
1148 blink1 = iwl_read_targ_mem(priv, base + 3 * sizeof(u32));
1149 blink2 = iwl_read_targ_mem(priv, base + 4 * sizeof(u32));
1150 ilink1 = iwl_read_targ_mem(priv, base + 5 * sizeof(u32));
1151 ilink2 = iwl_read_targ_mem(priv, base + 6 * sizeof(u32));
1152 data1 = iwl_read_targ_mem(priv, base + 7 * sizeof(u32));
1153 data2 = iwl_read_targ_mem(priv, base + 8 * sizeof(u32));
1154 line = iwl_read_targ_mem(priv, base + 9 * sizeof(u32));
1155 time = iwl_read_targ_mem(priv, base + 11 * sizeof(u32));
1156
1157 IWL_ERROR("Desc Time "
1158 "data1 data2 line\n");
1159 IWL_ERROR("%-13s (#%d) %010u 0x%08X 0x%08X %u\n",
1160 desc_lookup(desc), desc, time, data1, data2, line);
1161 IWL_ERROR("blink1 blink2 ilink1 ilink2\n");
1162 IWL_ERROR("0x%05X 0x%05X 0x%05X 0x%05X\n", blink1, blink2,
1163 ilink1, ilink2);
1164
1165 iwl_release_nic_access(priv);
1166}
1167EXPORT_SYMBOL(iwl_dump_nic_error_log);
1168
Ester Kummer189a2b52008-05-15 13:54:18 +08001169#define EVENT_START_OFFSET (4 * sizeof(u32))
1170
1171/**
1172 * iwl_print_event_log - Dump error event log to syslog
1173 *
1174 * NOTE: Must be called with iwl4965_grab_nic_access() already obtained!
1175 */
1176void iwl_print_event_log(struct iwl_priv *priv, u32 start_idx,
1177 u32 num_events, u32 mode)
1178{
1179 u32 i;
1180 u32 base; /* SRAM byte address of event log header */
1181 u32 event_size; /* 2 u32s, or 3 u32s if timestamp recorded */
1182 u32 ptr; /* SRAM byte address of log data */
1183 u32 ev, time, data; /* event log data */
1184
1185 if (num_events == 0)
1186 return;
Gregory Greenmane1dfc082008-05-29 16:34:48 +08001187 if (priv->ucode_type == UCODE_INIT)
1188 base = le32_to_cpu(priv->card_alive_init.log_event_table_ptr);
1189 else
1190 base = le32_to_cpu(priv->card_alive.log_event_table_ptr);
Ester Kummer189a2b52008-05-15 13:54:18 +08001191
1192 if (mode == 0)
1193 event_size = 2 * sizeof(u32);
1194 else
1195 event_size = 3 * sizeof(u32);
1196
1197 ptr = base + EVENT_START_OFFSET + (start_idx * event_size);
1198
1199 /* "time" is actually "data" for mode 0 (no timestamp).
1200 * place event id # at far right for easier visual parsing. */
1201 for (i = 0; i < num_events; i++) {
1202 ev = iwl_read_targ_mem(priv, ptr);
1203 ptr += sizeof(u32);
1204 time = iwl_read_targ_mem(priv, ptr);
1205 ptr += sizeof(u32);
1206 if (mode == 0)
1207 IWL_ERROR("0x%08x\t%04u\n", time, ev); /* data, ev */
1208 else {
1209 data = iwl_read_targ_mem(priv, ptr);
1210 ptr += sizeof(u32);
1211 IWL_ERROR("%010u\t0x%08x\t%04u\n", time, data, ev);
1212 }
1213 }
1214}
1215EXPORT_SYMBOL(iwl_print_event_log);
1216
1217
1218void iwl_dump_nic_event_log(struct iwl_priv *priv)
1219{
Gregory Greenmane1dfc082008-05-29 16:34:48 +08001220 int ret;
Ester Kummer189a2b52008-05-15 13:54:18 +08001221 u32 base; /* SRAM byte address of event log header */
1222 u32 capacity; /* event log capacity in # entries */
1223 u32 mode; /* 0 - no timestamp, 1 - timestamp recorded */
1224 u32 num_wraps; /* # times uCode wrapped to top of log */
1225 u32 next_entry; /* index of next entry to be written by uCode */
1226 u32 size; /* # entries that we'll print */
1227
Gregory Greenmane1dfc082008-05-29 16:34:48 +08001228 if (priv->ucode_type == UCODE_INIT)
1229 base = le32_to_cpu(priv->card_alive_init.log_event_table_ptr);
1230 else
1231 base = le32_to_cpu(priv->card_alive.log_event_table_ptr);
1232
Ester Kummer189a2b52008-05-15 13:54:18 +08001233 if (!priv->cfg->ops->lib->is_valid_rtc_data_addr(base)) {
1234 IWL_ERROR("Invalid event log pointer 0x%08X\n", base);
1235 return;
1236 }
1237
Gregory Greenmane1dfc082008-05-29 16:34:48 +08001238 ret = iwl_grab_nic_access(priv);
1239 if (ret) {
Ester Kummer189a2b52008-05-15 13:54:18 +08001240 IWL_WARNING("Can not read from adapter at this time.\n");
1241 return;
1242 }
1243
1244 /* event log header */
1245 capacity = iwl_read_targ_mem(priv, base);
1246 mode = iwl_read_targ_mem(priv, base + (1 * sizeof(u32)));
1247 num_wraps = iwl_read_targ_mem(priv, base + (2 * sizeof(u32)));
1248 next_entry = iwl_read_targ_mem(priv, base + (3 * sizeof(u32)));
1249
1250 size = num_wraps ? capacity : next_entry;
1251
1252 /* bail out if nothing in log */
1253 if (size == 0) {
1254 IWL_ERROR("Start IWL Event Log Dump: nothing in log\n");
1255 iwl_release_nic_access(priv);
1256 return;
1257 }
1258
1259 IWL_ERROR("Start IWL Event Log Dump: display count %d, wraps %d\n",
1260 size, num_wraps);
1261
1262 /* if uCode has wrapped back to top of log, start at the oldest entry,
1263 * i.e the next one that uCode would fill. */
1264 if (num_wraps)
1265 iwl_print_event_log(priv, next_entry,
1266 capacity - next_entry, mode);
1267 /* (then/else) start at top of log */
1268 iwl_print_event_log(priv, 0, next_entry, mode);
1269
1270 iwl_release_nic_access(priv);
1271}
1272EXPORT_SYMBOL(iwl_dump_nic_event_log);
1273
1274