blob: 47ebc36636a71976de98b20c25ea75f027c18877 [file] [log] [blame]
Shawn Guo13eed982011-09-06 15:05:25 +08001/*
Anson Huange95dddb2013-03-20 19:39:42 -04002 * Copyright 2011-2013 Freescale Semiconductor, Inc.
Shawn Guo13eed982011-09-06 15:05:25 +08003 * Copyright 2011 Linaro Ltd.
4 *
5 * The code contained herein is licensed under the GNU General Public
6 * License. You may obtain a copy of the GNU General Public License
7 * Version 2 or later at the following locations:
8 *
9 * http://www.opensource.org/licenses/gpl-license.html
10 * http://www.gnu.org/copyleft/gpl.html
11 */
12
Richard Zhaoa2585612012-04-24 14:19:13 +080013#include <linux/clk.h>
14#include <linux/clkdev.h>
Shawn Guo96574a62013-01-08 14:25:14 +080015#include <linux/cpu.h>
Shawn Guo0575fb72011-12-09 00:51:26 +010016#include <linux/delay.h>
Robert Leeb9d18dc2012-05-21 17:50:30 -050017#include <linux/export.h>
Shawn Guo13eed982011-09-06 15:05:25 +080018#include <linux/init.h>
Shawn Guo0575fb72011-12-09 00:51:26 +010019#include <linux/io.h>
Shawn Guo13eed982011-09-06 15:05:25 +080020#include <linux/irq.h>
Rob Herring0529e3152012-11-05 16:18:28 -060021#include <linux/irqchip.h>
Shawn Guo13eed982011-09-06 15:05:25 +080022#include <linux/of.h>
Shawn Guo0575fb72011-12-09 00:51:26 +010023#include <linux/of_address.h>
Shawn Guo13eed982011-09-06 15:05:25 +080024#include <linux/of_irq.h>
25#include <linux/of_platform.h>
Shawn Guo96574a62013-01-08 14:25:14 +080026#include <linux/opp.h>
Richard Zhao477fce42011-12-14 09:26:47 +080027#include <linux/phy.h>
Robin Holt7b6d8642013-07-08 16:01:40 -070028#include <linux/reboot.h>
Dong Aishengbaa64152012-09-05 10:57:15 +080029#include <linux/regmap.h>
Richard Zhao477fce42011-12-14 09:26:47 +080030#include <linux/micrel_phy.h>
Dong Aishengbaa64152012-09-05 10:57:15 +080031#include <linux/mfd/syscon.h>
Philipp Zabel6d6fc502013-06-26 15:08:49 +020032#include <linux/mfd/syscon/imx6q-iomuxc-gpr.h>
Shawn Guo13eed982011-09-06 15:05:25 +080033#include <asm/mach/arch.h>
Shawn Guo3e549a62013-01-17 16:37:42 +080034#include <asm/mach/map.h>
David Howells9f97da72012-03-28 18:30:01 +010035#include <asm/system_misc.h>
Shawn Guo13eed982011-09-06 15:05:25 +080036
Shawn Guoe3372472012-09-13 21:01:00 +080037#include "common.h"
Shawn Guoe29248c2012-09-13 21:12:50 +080038#include "cpuidle.h"
Shawn Guo50f2de62012-09-14 14:14:45 +080039#include "hardware.h"
Robert Leeb9d18dc2012-05-21 17:50:30 -050040
Shawn Guo3c03a2f2013-04-01 22:13:32 +080041static u32 chip_revision;
Shawn Guob29b3e62012-10-23 19:00:39 +080042
Philipp Zabelb1a35822013-03-27 18:30:37 +010043int imx6q_revision(void)
Shawn Guob29b3e62012-10-23 19:00:39 +080044{
Shawn Guo3c03a2f2013-04-01 22:13:32 +080045 return chip_revision;
46}
Shawn Guob29b3e62012-10-23 19:00:39 +080047
Shawn Guo3c03a2f2013-04-01 22:13:32 +080048static void __init imx6q_init_revision(void)
49{
50 u32 rev = imx_anatop_get_digprog();
Shawn Guob29b3e62012-10-23 19:00:39 +080051
52 switch (rev & 0xff) {
53 case 0:
Shawn Guo3c03a2f2013-04-01 22:13:32 +080054 chip_revision = IMX_CHIP_REVISION_1_0;
55 break;
Shawn Guob29b3e62012-10-23 19:00:39 +080056 case 1:
Shawn Guo3c03a2f2013-04-01 22:13:32 +080057 chip_revision = IMX_CHIP_REVISION_1_1;
58 break;
Shawn Guob29b3e62012-10-23 19:00:39 +080059 case 2:
Shawn Guo3c03a2f2013-04-01 22:13:32 +080060 chip_revision = IMX_CHIP_REVISION_1_2;
61 break;
Shawn Guob29b3e62012-10-23 19:00:39 +080062 default:
Shawn Guo3c03a2f2013-04-01 22:13:32 +080063 chip_revision = IMX_CHIP_REVISION_UNKNOWN;
Shawn Guob29b3e62012-10-23 19:00:39 +080064 }
Shawn Guo3c03a2f2013-04-01 22:13:32 +080065
66 mxc_set_cpu_type(rev >> 16 & 0xff);
Shawn Guob29b3e62012-10-23 19:00:39 +080067}
68
Robin Holt7b6d8642013-07-08 16:01:40 -070069static void imx6q_restart(enum reboot_mode mode, const char *cmd)
Shawn Guo0575fb72011-12-09 00:51:26 +010070{
71 struct device_node *np;
72 void __iomem *wdog_base;
73
74 np = of_find_compatible_node(NULL, NULL, "fsl,imx6q-wdt");
75 wdog_base = of_iomap(np, 0);
76 if (!wdog_base)
77 goto soft;
78
79 imx_src_prepare_restart();
80
81 /* enable wdog */
82 writew_relaxed(1 << 2, wdog_base);
83 /* write twice to ensure the request will not get ignored */
84 writew_relaxed(1 << 2, wdog_base);
85
86 /* wait for reset to assert ... */
87 mdelay(500);
88
89 pr_err("Watchdog reset failed to assert reset\n");
90
91 /* delay to allow the serial port to show the message */
92 mdelay(50);
93
94soft:
95 /* we'll take a jump through zero as a poor second */
96 soft_restart(0);
97}
98
Richard Zhao477fce42011-12-14 09:26:47 +080099/* For imx6q sabrelite board: set KSZ9021RN RGMII pad skew */
100static int ksz9021rn_phy_fixup(struct phy_device *phydev)
101{
Arnd Bergmann9f9ba0f2012-08-16 07:42:50 +0000102 if (IS_BUILTIN(CONFIG_PHYLIB)) {
Shawn Guoef441802012-05-08 21:39:33 +0800103 /* min rx data delay */
Dinh Nguyendc76a1a2013-08-13 09:59:00 -0500104 phy_write(phydev, MICREL_KSZ9021_EXTREG_CTRL,
105 0x8000 | MICREL_KSZ9021_RGMII_RX_DATA_PAD_SCEW);
106 phy_write(phydev, MICREL_KSZ9021_EXTREG_DATA_WRITE, 0x0000);
Richard Zhao477fce42011-12-14 09:26:47 +0800107
Shawn Guoef441802012-05-08 21:39:33 +0800108 /* max rx/tx clock delay, min rx/tx control delay */
Dinh Nguyendc76a1a2013-08-13 09:59:00 -0500109 phy_write(phydev, MICREL_KSZ9021_EXTREG_CTRL,
110 0x8000 | MICREL_KSZ9021_RGMII_CLK_CTRL_PAD_SCEW);
111 phy_write(phydev, MICREL_KSZ9021_EXTREG_DATA_WRITE, 0xf0f0);
112 phy_write(phydev, MICREL_KSZ9021_EXTREG_CTRL,
113 MICREL_KSZ9021_RGMII_CLK_CTRL_PAD_SCEW);
Shawn Guoef441802012-05-08 21:39:33 +0800114 }
Richard Zhao477fce42011-12-14 09:26:47 +0800115
116 return 0;
117}
118
Sascha Hauerdbf67192013-06-20 17:34:33 +0200119static void mmd_write_reg(struct phy_device *dev, int device, int reg, int val)
Richard Zhaoa2585612012-04-24 14:19:13 +0800120{
Sascha Hauerdbf67192013-06-20 17:34:33 +0200121 phy_write(dev, 0x0d, device);
122 phy_write(dev, 0x0e, reg);
123 phy_write(dev, 0x0d, (1 << 14) | device);
124 phy_write(dev, 0x0e, val);
Richard Zhaoa2585612012-04-24 14:19:13 +0800125}
126
Sascha Hauerdbf67192013-06-20 17:34:33 +0200127static int ksz9031rn_phy_fixup(struct phy_device *dev)
Richard Zhao071dea52012-04-27 15:02:59 +0800128{
Sascha Hauerdbf67192013-06-20 17:34:33 +0200129 /*
130 * min rx data delay, max rx/tx clock delay,
131 * min rx/tx control delay
132 */
133 mmd_write_reg(dev, 2, 4, 0);
134 mmd_write_reg(dev, 2, 5, 0);
135 mmd_write_reg(dev, 2, 8, 0x003ff);
136
137 return 0;
138}
139
Sascha Hauer12da4842013-06-20 17:34:32 +0200140static int ar8031_phy_fixup(struct phy_device *dev)
141{
142 u16 val;
143
144 /* To enable AR8031 output a 125MHz clk from CLK_25M */
145 phy_write(dev, 0xd, 0x7);
146 phy_write(dev, 0xe, 0x8016);
147 phy_write(dev, 0xd, 0x4007);
148
149 val = phy_read(dev, 0xe);
150 val &= 0xffe3;
151 val |= 0x18;
152 phy_write(dev, 0xe, val);
153
154 /* introduce tx clock delay */
155 phy_write(dev, 0x1d, 0x5);
156 val = phy_read(dev, 0x1e);
157 val |= 0x0100;
158 phy_write(dev, 0x1e, val);
159
160 return 0;
161}
162
Sascha Hauer12da4842013-06-20 17:34:32 +0200163#define PHY_ID_AR8031 0x004dd074
164
Sascha Hauer14078292013-06-20 17:34:31 +0200165static void __init imx6q_enet_phy_init(void)
Richard Zhao071dea52012-04-27 15:02:59 +0800166{
Sascha Hauer14078292013-06-20 17:34:31 +0200167 if (IS_BUILTIN(CONFIG_PHYLIB)) {
Shawn Guoef441802012-05-08 21:39:33 +0800168 phy_register_fixup_for_uid(PHY_ID_KSZ9021, MICREL_PHY_ID_MASK,
Richard Zhao071dea52012-04-27 15:02:59 +0800169 ksz9021rn_phy_fixup);
Sascha Hauerdbf67192013-06-20 17:34:33 +0200170 phy_register_fixup_for_uid(PHY_ID_KSZ9031, MICREL_PHY_ID_MASK,
171 ksz9031rn_phy_fixup);
Sascha Hauer12da4842013-06-20 17:34:32 +0200172 phy_register_fixup_for_uid(PHY_ID_AR8031, 0xffffffff,
173 ar8031_phy_fixup);
Nicolin Chene7eccc72013-06-13 19:50:56 +0800174 }
Nicolin Chene7eccc72013-06-13 19:50:56 +0800175}
176
Frank Lid6e0d9f2012-10-30 18:25:22 +0000177static void __init imx6q_1588_init(void)
178{
179 struct regmap *gpr;
180
181 gpr = syscon_regmap_lookup_by_compatible("fsl,imx6q-iomuxc-gpr");
182 if (!IS_ERR(gpr))
Philipp Zabel6d6fc502013-06-26 15:08:49 +0200183 regmap_update_bits(gpr, IOMUXC_GPR1,
184 IMX6Q_GPR1_ENET_CLK_SEL_MASK,
185 IMX6Q_GPR1_ENET_CLK_SEL_ANATOP);
Frank Lid6e0d9f2012-10-30 18:25:22 +0000186 else
187 pr_err("failed to find fsl,imx6q-iomux-gpr regmap\n");
188
189}
Richard Zhao396bf1c2012-07-12 10:25:24 +0800190
Shawn Guo13eed982011-09-06 15:05:25 +0800191static void __init imx6q_init_machine(void)
192{
Sebastian Hesselbarth4d9d18a2013-08-27 14:50:00 +0200193 imx_print_silicon_rev(cpu_is_imx6dl() ? "i.MX6DL" : "i.MX6Q",
194 imx6q_revision());
195
Sascha Hauer14078292013-06-20 17:34:31 +0200196 imx6q_enet_phy_init();
Richard Zhao477fce42011-12-14 09:26:47 +0800197
Shawn Guo13eed982011-09-06 15:05:25 +0800198 of_platform_populate(NULL, of_default_bus_match_table, NULL, NULL);
199
Anson Huange95dddb2013-03-20 19:39:42 -0400200 imx_anatop_init();
Shawn Guo13eed982011-09-06 15:05:25 +0800201 imx6q_pm_init();
Frank Lid6e0d9f2012-10-30 18:25:22 +0000202 imx6q_1588_init();
Shawn Guo13eed982011-09-06 15:05:25 +0800203}
204
Shawn Guo96574a62013-01-08 14:25:14 +0800205#define OCOTP_CFG3 0x440
206#define OCOTP_CFG3_SPEED_SHIFT 16
207#define OCOTP_CFG3_SPEED_1P2GHZ 0x3
208
209static void __init imx6q_opp_check_1p2ghz(struct device *cpu_dev)
210{
211 struct device_node *np;
212 void __iomem *base;
213 u32 val;
214
215 np = of_find_compatible_node(NULL, NULL, "fsl,imx6q-ocotp");
216 if (!np) {
217 pr_warn("failed to find ocotp node\n");
218 return;
219 }
220
221 base = of_iomap(np, 0);
222 if (!base) {
223 pr_warn("failed to map ocotp\n");
224 goto put_node;
225 }
226
227 val = readl_relaxed(base + OCOTP_CFG3);
228 val >>= OCOTP_CFG3_SPEED_SHIFT;
229 if ((val & 0x3) != OCOTP_CFG3_SPEED_1P2GHZ)
230 if (opp_disable(cpu_dev, 1200000000))
231 pr_warn("failed to disable 1.2 GHz OPP\n");
232
233put_node:
234 of_node_put(np);
235}
236
237static void __init imx6q_opp_init(struct device *cpu_dev)
238{
239 struct device_node *np;
240
Sudeep KarkadaNageshacdc58d62013-06-17 14:58:48 +0100241 np = of_node_get(cpu_dev->of_node);
Shawn Guo96574a62013-01-08 14:25:14 +0800242 if (!np) {
243 pr_warn("failed to find cpu0 node\n");
244 return;
245 }
246
Shawn Guo96574a62013-01-08 14:25:14 +0800247 if (of_init_opp_table(cpu_dev)) {
248 pr_warn("failed to init OPP table\n");
249 goto put_node;
250 }
251
252 imx6q_opp_check_1p2ghz(cpu_dev);
253
254put_node:
255 of_node_put(np);
256}
257
Fabio Estevamf8c11b22013-03-25 09:20:44 -0300258static struct platform_device imx6q_cpufreq_pdev = {
Shawn Guo96574a62013-01-08 14:25:14 +0800259 .name = "imx6q-cpufreq",
260};
261
Robert Leeb9d18dc2012-05-21 17:50:30 -0500262static void __init imx6q_init_late(void)
263{
Shawn Guoe5f9dec2012-12-04 22:55:15 +0800264 /*
265 * WAIT mode is broken on TO 1.0 and 1.1, so there is no point
266 * to run cpuidle on them.
267 */
268 if (imx6q_revision() > IMX_CHIP_REVISION_1_1)
269 imx6q_cpuidle_init();
Shawn Guo96574a62013-01-08 14:25:14 +0800270
271 if (IS_ENABLED(CONFIG_ARM_IMX6Q_CPUFREQ)) {
272 imx6q_opp_init(&imx6q_cpufreq_pdev.dev);
273 platform_device_register(&imx6q_cpufreq_pdev);
274 }
Robert Leeb9d18dc2012-05-21 17:50:30 -0500275}
276
Shawn Guo13eed982011-09-06 15:05:25 +0800277static void __init imx6q_map_io(void)
278{
Shawn Guo3e549a62013-01-17 16:37:42 +0800279 debug_ll_io_init();
Shawn Guo13eed982011-09-06 15:05:25 +0800280 imx_scu_map_io();
Shawn Guo13eed982011-09-06 15:05:25 +0800281}
282
Shawn Guo13eed982011-09-06 15:05:25 +0800283static void __init imx6q_init_irq(void)
284{
Shawn Guo3c03a2f2013-04-01 22:13:32 +0800285 imx6q_init_revision();
Shawn Guoe6a07562013-07-08 21:45:20 +0800286 imx_init_l2cache();
Shawn Guo13eed982011-09-06 15:05:25 +0800287 imx_src_init();
288 imx_gpc_init();
Rob Herring0529e3152012-11-05 16:18:28 -0600289 irqchip_init();
Shawn Guo13eed982011-09-06 15:05:25 +0800290}
291
Shawn Guo13eed982011-09-06 15:05:25 +0800292static const char *imx6q_dt_compat[] __initdata = {
Shawn Guo3c03a2f2013-04-01 22:13:32 +0800293 "fsl,imx6dl",
Sascha Hauer3f8976d2012-02-17 12:07:00 +0100294 "fsl,imx6q",
Shawn Guo13eed982011-09-06 15:05:25 +0800295 NULL,
296};
297
Shawn Guo3c03a2f2013-04-01 22:13:32 +0800298DT_MACHINE_START(IMX6Q, "Freescale i.MX6 Quad/DualLite (Device Tree)")
Marc Zyngiere4f2d972011-09-08 13:15:22 +0100299 .smp = smp_ops(imx_smp_ops),
Shawn Guo13eed982011-09-06 15:05:25 +0800300 .map_io = imx6q_map_io,
301 .init_irq = imx6q_init_irq,
Shawn Guo13eed982011-09-06 15:05:25 +0800302 .init_machine = imx6q_init_machine,
Robert Leeb9d18dc2012-05-21 17:50:30 -0500303 .init_late = imx6q_init_late,
Shawn Guo13eed982011-09-06 15:05:25 +0800304 .dt_compat = imx6q_dt_compat,
Shawn Guo0575fb72011-12-09 00:51:26 +0100305 .restart = imx6q_restart,
Shawn Guo13eed982011-09-06 15:05:25 +0800306MACHINE_END