blob: 6f6e7718b05c7ff905ab3ad068aaa15160992581 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04002 * ata_piix.c - Intel PATA/SATA controllers
3 *
4 * Maintained by: Jeff Garzik <jgarzik@pobox.com>
5 * Please ALWAYS copy linux-ide@vger.kernel.org
6 * on emails.
7 *
8 *
9 * Copyright 2003-2005 Red Hat Inc
10 * Copyright 2003-2005 Jeff Garzik
11 *
12 *
13 * Copyright header from piix.c:
14 *
15 * Copyright (C) 1998-1999 Andrzej Krzysztofowicz, Author and Maintainer
16 * Copyright (C) 1998-2000 Andre Hedrick <andre@linux-ide.org>
Alan Coxab771632008-10-27 15:09:10 +000017 * Copyright (C) 2003 Red Hat Inc
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040018 *
19 *
20 * This program is free software; you can redistribute it and/or modify
21 * it under the terms of the GNU General Public License as published by
22 * the Free Software Foundation; either version 2, or (at your option)
23 * any later version.
24 *
25 * This program is distributed in the hope that it will be useful,
26 * but WITHOUT ANY WARRANTY; without even the implied warranty of
27 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
28 * GNU General Public License for more details.
29 *
30 * You should have received a copy of the GNU General Public License
31 * along with this program; see the file COPYING. If not, write to
32 * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
33 *
34 *
35 * libata documentation is available via 'make {ps|pdf}docs',
36 * as Documentation/DocBook/libata.*
37 *
38 * Hardware documentation available at http://developer.intel.com/
39 *
Alan Coxd96212e2005-12-08 19:19:50 +000040 * Documentation
Lucas De Marchi25985ed2011-03-30 22:57:33 -030041 * Publicly available from Intel web site. Errata documentation
42 * is also publicly available. As an aide to anyone hacking on this
Alan2c5ff672006-12-04 16:33:20 +000043 * driver the list of errata that are relevant is below, going back to
Alan Coxd96212e2005-12-08 19:19:50 +000044 * PIIX4. Older device documentation is now a bit tricky to find.
45 *
Thomas Weber88393162010-03-16 11:47:56 +010046 * The chipsets all follow very much the same design. The original Triton
Lucas De Marchi25985ed2011-03-30 22:57:33 -030047 * series chipsets do _not_ support independent device timings, but this
Alan Coxd96212e2005-12-08 19:19:50 +000048 * is fixed in Triton II. With the odd mobile exception the chips then
49 * change little except in gaining more modes until SATA arrives. This
Lucas De Marchi25985ed2011-03-30 22:57:33 -030050 * driver supports only the chips with independent timing (that is those
Alan Coxd96212e2005-12-08 19:19:50 +000051 * with SITRE and the 0x44 timing register). See pata_oldpiix and pata_mpiix
52 * for the early chip drivers.
53 *
54 * Errata of note:
55 *
56 * Unfixable
57 * PIIX4 errata #9 - Only on ultra obscure hw
58 * ICH3 errata #13 - Not observed to affect real hw
59 * by Intel
60 *
61 * Things we must deal with
62 * PIIX4 errata #10 - BM IDE hang with non UDMA
63 * (must stop/start dma to recover)
64 * 440MX errata #15 - As PIIX4 errata #10
65 * PIIX4 errata #15 - Must not read control registers
66 * during a PIO transfer
67 * 440MX errata #13 - As PIIX4 errata #15
68 * ICH2 errata #21 - DMA mode 0 doesn't work right
69 * ICH0/1 errata #55 - As ICH2 errata #21
70 * ICH2 spec c #9 - Extra operations needed to handle
71 * drive hotswap [NOT YET SUPPORTED]
72 * ICH2 spec c #20 - IDE PRD must not cross a 64K boundary
73 * and must be dword aligned
74 * ICH2 spec c #24 - UDMA mode 4,5 t85/86 should be 6ns not 3.3
Alan Coxc611bed2009-05-06 17:08:44 +010075 * ICH7 errata #16 - MWDMA1 timings are incorrect
Alan Coxd96212e2005-12-08 19:19:50 +000076 *
77 * Should have been BIOS fixed:
78 * 450NX: errata #19 - DMA hangs on old 450NX
79 * 450NX: errata #20 - DMA hangs on old 450NX
80 * 450NX: errata #25 - Corruption with DMA on old 450NX
81 * ICH3 errata #15 - IDE deadlock under high load
82 * (BIOS must set dev 31 fn 0 bit 23)
83 * ICH3 errata #18 - Don't use native mode
Linus Torvalds1da177e2005-04-16 15:20:36 -070084 */
85
86#include <linux/kernel.h>
87#include <linux/module.h>
88#include <linux/pci.h>
89#include <linux/init.h>
90#include <linux/blkdev.h>
91#include <linux/delay.h>
Jeff Garzik6248e642005-10-30 06:42:18 -050092#include <linux/device.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090093#include <linux/gfp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070094#include <scsi/scsi_host.h>
95#include <linux/libata.h>
Tejun Heob8b275e2007-07-10 15:55:43 +090096#include <linux/dmi.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070097
98#define DRV_NAME "ata_piix"
Alan Coxc611bed2009-05-06 17:08:44 +010099#define DRV_VERSION "2.13"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700100
101enum {
102 PIIX_IOCFG = 0x54, /* IDE I/O configuration register */
103 ICH5_PMR = 0x90, /* port mapping register */
104 ICH5_PCS = 0x92, /* port control and status */
Tejun Heoc7290722008-01-18 18:36:30 +0900105 PIIX_SIDPR_BAR = 5,
106 PIIX_SIDPR_LEN = 16,
107 PIIX_SIDPR_IDX = 0,
108 PIIX_SIDPR_DATA = 4,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700109
Tejun Heoff0fc142005-12-18 17:17:07 +0900110 PIIX_FLAG_CHECKINTR = (1 << 28), /* make sure PCI INTx enabled */
Tejun Heoc7290722008-01-18 18:36:30 +0900111 PIIX_FLAG_SIDPR = (1 << 29), /* SATA idx/data pair regs */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700112
Tejun Heo800b3992006-12-03 21:34:13 +0900113 PIIX_PATA_FLAGS = ATA_FLAG_SLAVE_POSS,
114 PIIX_SATA_FLAGS = ATA_FLAG_SATA | PIIX_FLAG_CHECKINTR,
Tejun Heob3362f82006-11-10 18:08:10 +0900115
Linus Torvalds1da177e2005-04-16 15:20:36 -0700116 PIIX_80C_PRI = (1 << 5) | (1 << 4),
117 PIIX_80C_SEC = (1 << 7) | (1 << 6),
118
Tejun Heod33f58b2006-03-01 01:25:39 +0900119 /* constants for mapping table */
120 P0 = 0, /* port 0 */
121 P1 = 1, /* port 1 */
122 P2 = 2, /* port 2 */
123 P3 = 3, /* port 3 */
124 IDE = -1, /* IDE */
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300125 NA = -2, /* not available */
Tejun Heod33f58b2006-03-01 01:25:39 +0900126 RV = -3, /* reserved */
127
Greg Felix7b6dbd62005-07-28 15:54:15 -0400128 PIIX_AHCI_DEVICE = 6,
Tejun Heob8b275e2007-07-10 15:55:43 +0900129
130 /* host->flags bits */
131 PIIX_HOST_BROKEN_SUSPEND = (1 << 24),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700132};
133
Tejun Heo9cde9ed12007-11-24 21:16:07 +0900134enum piix_controller_ids {
135 /* controller IDs */
136 piix_pata_mwdma, /* PIIX3 MWDMA only */
137 piix_pata_33, /* PIIX4 at 33Mhz */
138 ich_pata_33, /* ICH up to UDMA 33 only */
139 ich_pata_66, /* ICH up to 66 Mhz */
140 ich_pata_100, /* ICH up to UDMA 100 */
Alan Coxc611bed2009-05-06 17:08:44 +0100141 ich_pata_100_nomwdma1, /* ICH up to UDMA 100 but with no MWDMA1*/
Tejun Heo9cde9ed12007-11-24 21:16:07 +0900142 ich5_sata,
143 ich6_sata,
Tejun Heo9c0bf672008-03-26 16:00:58 +0900144 ich6m_sata,
145 ich8_sata,
Tejun Heo9cde9ed12007-11-24 21:16:07 +0900146 ich8_2port_sata,
Tejun Heo9c0bf672008-03-26 16:00:58 +0900147 ich8m_apple_sata, /* locks up on second port enable */
148 tolapai_sata,
Tejun Heo9cde9ed12007-11-24 21:16:07 +0900149 piix_pata_vmw, /* PIIX4 for VMware, spurious DMA_ERR */
150};
151
Tejun Heod33f58b2006-03-01 01:25:39 +0900152struct piix_map_db {
153 const u32 mask;
Jeff Garzik73291a12006-07-11 13:11:17 -0400154 const u16 port_enable;
Tejun Heod33f58b2006-03-01 01:25:39 +0900155 const int map[][4];
156};
157
Tejun Heod96715c2006-06-29 01:58:28 +0900158struct piix_host_priv {
159 const int *map;
Tejun Heo2852bcf2009-01-02 12:04:48 +0900160 u32 saved_iocfg;
Tejun Heoc7290722008-01-18 18:36:30 +0900161 void __iomem *sidpr;
Tejun Heod96715c2006-06-29 01:58:28 +0900162};
163
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400164static int piix_init_one(struct pci_dev *pdev,
165 const struct pci_device_id *ent);
Tejun Heo2852bcf2009-01-02 12:04:48 +0900166static void piix_remove_one(struct pci_dev *pdev);
Tejun Heoa1efdab2008-03-25 12:22:50 +0900167static int piix_pata_prereset(struct ata_link *link, unsigned long deadline);
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400168static void piix_set_piomode(struct ata_port *ap, struct ata_device *adev);
169static void piix_set_dmamode(struct ata_port *ap, struct ata_device *adev);
170static void ich_set_dmamode(struct ata_port *ap, struct ata_device *adev);
Alan Coxeb4a2c72007-04-11 00:04:20 +0100171static int ich_pata_cable_detect(struct ata_port *ap);
Tejun Heo25f98132008-01-07 19:38:53 +0900172static u8 piix_vmw_bmdma_status(struct ata_port *ap);
Tejun Heo82ef04f2008-07-31 17:02:40 +0900173static int piix_sidpr_scr_read(struct ata_link *link,
174 unsigned int reg, u32 *val);
175static int piix_sidpr_scr_write(struct ata_link *link,
176 unsigned int reg, u32 val);
Tejun Heoa97c40062010-09-01 17:50:08 +0200177static int piix_sidpr_set_lpm(struct ata_link *link, enum ata_lpm_policy policy,
178 unsigned hints);
Tejun Heo27943622010-01-19 10:49:19 +0900179static bool piix_irq_check(struct ata_port *ap);
Tejun Heob8b275e2007-07-10 15:55:43 +0900180#ifdef CONFIG_PM
181static int piix_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg);
182static int piix_pci_device_resume(struct pci_dev *pdev);
183#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700184
185static unsigned int in_module_init = 1;
186
Jeff Garzik3b7d6972005-11-10 11:04:11 -0500187static const struct pci_device_id piix_pci_tbl[] = {
Aland2cdfc02007-01-10 17:13:38 +0000188 /* Intel PIIX3 for the 430HX etc */
189 { 0x8086, 0x7010, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_mwdma },
Tejun Heo25f98132008-01-07 19:38:53 +0900190 /* VMware ICH4 */
191 { 0x8086, 0x7111, 0x15ad, 0x1976, 0, 0, piix_pata_vmw },
Jeff Garzik669a5db2006-08-29 18:12:40 -0400192 /* Intel PIIX4 for the 430TX/440BX/MX chipset: UDMA 33 */
193 /* Also PIIX4E (fn3 rev 2) and PIIX4M (fn3 rev 3) */
194 { 0x8086, 0x7111, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
Jeff Garzik669a5db2006-08-29 18:12:40 -0400195 /* Intel PIIX4 */
196 { 0x8086, 0x7199, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
197 /* Intel PIIX4 */
198 { 0x8086, 0x7601, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
199 /* Intel PIIX */
200 { 0x8086, 0x84CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
201 /* Intel ICH (i810, i815, i840) UDMA 66*/
202 { 0x8086, 0x2411, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_66 },
203 /* Intel ICH0 : UDMA 33*/
204 { 0x8086, 0x2421, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_33 },
205 /* Intel ICH2M */
206 { 0x8086, 0x244A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
207 /* Intel ICH2 (i810E2, i845, 850, 860) UDMA 100 */
208 { 0x8086, 0x244B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
209 /* Intel ICH3M */
210 { 0x8086, 0x248A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
211 /* Intel ICH3 (E7500/1) UDMA 100 */
212 { 0x8086, 0x248B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
Ben Hutchings4bb969d2010-10-10 22:42:21 +0100213 /* Intel ICH4-L */
214 { 0x8086, 0x24C1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
Jeff Garzik669a5db2006-08-29 18:12:40 -0400215 /* Intel ICH4 (i845GV, i845E, i852, i855) UDMA 100 */
216 { 0x8086, 0x24CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
217 { 0x8086, 0x24CB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
218 /* Intel ICH5 */
Christian Lamparter2eb829e2007-08-10 13:59:51 -0700219 { 0x8086, 0x24DB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
Jeff Garzik669a5db2006-08-29 18:12:40 -0400220 /* C-ICH (i810E2) */
221 { 0x8086, 0x245B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
Jeff Garzik85cd7252006-08-31 00:03:49 -0400222 /* ESB (855GME/875P + 6300ESB) UDMA 100 */
Jeff Garzik669a5db2006-08-29 18:12:40 -0400223 { 0x8086, 0x25A2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
224 /* ICH6 (and 6) (i915) UDMA 100 */
225 { 0x8086, 0x266F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
226 /* ICH7/7-R (i945, i975) UDMA 100*/
Alan Coxc611bed2009-05-06 17:08:44 +0100227 { 0x8086, 0x27DF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100_nomwdma1 },
228 { 0x8086, 0x269E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100_nomwdma1 },
Christian Lamparterc1e6f282007-07-03 10:19:20 -0400229 /* ICH8 Mobile PATA Controller */
230 { 0x8086, 0x2850, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700231
Alan Cox7654db12009-05-06 17:10:17 +0100232 /* SATA ports */
Jeff Garzik4fca3772011-02-15 01:13:24 -0500233
Tejun Heo1d076e52006-03-01 01:25:39 +0900234 /* 82801EB (ICH5) */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700235 { 0x8086, 0x24d1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
Tejun Heo1d076e52006-03-01 01:25:39 +0900236 /* 82801EB (ICH5) */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700237 { 0x8086, 0x24df, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
Tejun Heo1d076e52006-03-01 01:25:39 +0900238 /* 6300ESB (ICH5 variant with broken PCS present bits) */
Tejun Heo5e56a372006-11-10 18:08:10 +0900239 { 0x8086, 0x25a3, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
Tejun Heo1d076e52006-03-01 01:25:39 +0900240 /* 6300ESB pretending RAID */
Tejun Heo5e56a372006-11-10 18:08:10 +0900241 { 0x8086, 0x25b0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
Tejun Heo1d076e52006-03-01 01:25:39 +0900242 /* 82801FB/FW (ICH6/ICH6W) */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700243 { 0x8086, 0x2651, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
Tejun Heo1d076e52006-03-01 01:25:39 +0900244 /* 82801FR/FRW (ICH6R/ICH6RW) */
Tejun Heo9c0bf672008-03-26 16:00:58 +0900245 { 0x8086, 0x2652, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
Tejun Heo5016d7d2008-03-26 15:46:58 +0900246 /* 82801FBM ICH6M (ICH6R with only port 0 and 2 implemented).
247 * Attach iff the controller is in IDE mode. */
248 { 0x8086, 0x2653, PCI_ANY_ID, PCI_ANY_ID,
Tejun Heo9c0bf672008-03-26 16:00:58 +0900249 PCI_CLASS_STORAGE_IDE << 8, 0xffff00, ich6m_sata },
Tejun Heo1d076e52006-03-01 01:25:39 +0900250 /* 82801GB/GR/GH (ICH7, identical to ICH6) */
Tejun Heo9c0bf672008-03-26 16:00:58 +0900251 { 0x8086, 0x27c0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
Tejun Heo1d076e52006-03-01 01:25:39 +0900252 /* 2801GBM/GHM (ICH7M, identical to ICH6M) */
Tejun Heo9c0bf672008-03-26 16:00:58 +0900253 { 0x8086, 0x27c4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6m_sata },
Jason Gastonf98b6572006-12-07 08:57:32 -0800254 /* Enterprise Southbridge 2 (631xESB/632xESB) */
Tejun Heo9c0bf672008-03-26 16:00:58 +0900255 { 0x8086, 0x2680, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
Jason Gastonf98b6572006-12-07 08:57:32 -0800256 /* SATA Controller 1 IDE (ICH8) */
Tejun Heo9c0bf672008-03-26 16:00:58 +0900257 { 0x8086, 0x2820, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
Jason Gastonf98b6572006-12-07 08:57:32 -0800258 /* SATA Controller 2 IDE (ICH8) */
Tejun Heo00242ec2007-11-19 11:24:25 +0900259 { 0x8086, 0x2825, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
Thomas Rohwer8d8ef2f2007-11-19 11:54:24 +0900260 /* Mobile SATA Controller IDE (ICH8M), Apple */
Tejun Heo9c0bf672008-03-26 16:00:58 +0900261 { 0x8086, 0x2828, 0x106b, 0x00a0, 0, 0, ich8m_apple_sata },
Tejun Heo23cf2962008-05-29 22:04:22 +0900262 { 0x8086, 0x2828, 0x106b, 0x00a1, 0, 0, ich8m_apple_sata },
Tejun Heo487eff62008-07-29 15:06:26 +0900263 { 0x8086, 0x2828, 0x106b, 0x00a3, 0, 0, ich8m_apple_sata },
Tejun Heo23cf2962008-05-29 22:04:22 +0900264 /* Mobile SATA Controller IDE (ICH8M) */
265 { 0x8086, 0x2828, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
Jason Gastonf98b6572006-12-07 08:57:32 -0800266 /* SATA Controller IDE (ICH9) */
Tejun Heo9c0bf672008-03-26 16:00:58 +0900267 { 0x8086, 0x2920, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
Jason Gastonf98b6572006-12-07 08:57:32 -0800268 /* SATA Controller IDE (ICH9) */
Tejun Heo00242ec2007-11-19 11:24:25 +0900269 { 0x8086, 0x2921, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
Jason Gastonf98b6572006-12-07 08:57:32 -0800270 /* SATA Controller IDE (ICH9) */
Tejun Heo00242ec2007-11-19 11:24:25 +0900271 { 0x8086, 0x2926, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
Jason Gastonf98b6572006-12-07 08:57:32 -0800272 /* SATA Controller IDE (ICH9M) */
Tejun Heo00242ec2007-11-19 11:24:25 +0900273 { 0x8086, 0x2928, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
Jason Gastonf98b6572006-12-07 08:57:32 -0800274 /* SATA Controller IDE (ICH9M) */
Tejun Heo00242ec2007-11-19 11:24:25 +0900275 { 0x8086, 0x292d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
Jason Gastonf98b6572006-12-07 08:57:32 -0800276 /* SATA Controller IDE (ICH9M) */
Tejun Heo9c0bf672008-03-26 16:00:58 +0900277 { 0x8086, 0x292e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
Jason Gastonc5cf0ff2007-08-30 21:36:56 -0700278 /* SATA Controller IDE (Tolapai) */
Tejun Heo9c0bf672008-03-26 16:00:58 +0900279 { 0x8086, 0x5028, PCI_ANY_ID, PCI_ANY_ID, 0, 0, tolapai_sata },
Jason Gastonbf7f22b2008-01-28 17:36:45 -0800280 /* SATA Controller IDE (ICH10) */
Tejun Heo9c0bf672008-03-26 16:00:58 +0900281 { 0x8086, 0x3a00, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
Jason Gastonbf7f22b2008-01-28 17:36:45 -0800282 /* SATA Controller IDE (ICH10) */
283 { 0x8086, 0x3a06, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
284 /* SATA Controller IDE (ICH10) */
Tejun Heo9c0bf672008-03-26 16:00:58 +0900285 { 0x8086, 0x3a20, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
Jason Gastonbf7f22b2008-01-28 17:36:45 -0800286 /* SATA Controller IDE (ICH10) */
287 { 0x8086, 0x3a26, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
Seth Heasleyc6c6a1a2008-08-11 17:03:18 -0700288 /* SATA Controller IDE (PCH) */
289 { 0x8086, 0x3b20, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
290 /* SATA Controller IDE (PCH) */
Seth Heasley0395e612008-08-27 16:40:06 -0700291 { 0x8086, 0x3b21, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
292 /* SATA Controller IDE (PCH) */
Seth Heasleyc6c6a1a2008-08-11 17:03:18 -0700293 { 0x8086, 0x3b26, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
294 /* SATA Controller IDE (PCH) */
Seth Heasley0395e612008-08-27 16:40:06 -0700295 { 0x8086, 0x3b28, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
296 /* SATA Controller IDE (PCH) */
Seth Heasleyc6c6a1a2008-08-11 17:03:18 -0700297 { 0x8086, 0x3b2d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
298 /* SATA Controller IDE (PCH) */
299 { 0x8086, 0x3b2e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
Seth Heasley88e82012010-01-12 17:01:28 -0800300 /* SATA Controller IDE (CPT) */
301 { 0x8086, 0x1c00, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
302 /* SATA Controller IDE (CPT) */
303 { 0x8086, 0x1c01, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
304 /* SATA Controller IDE (CPT) */
305 { 0x8086, 0x1c08, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
306 /* SATA Controller IDE (CPT) */
307 { 0x8086, 0x1c09, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
Seth Heasley238e1492010-09-09 09:42:40 -0700308 /* SATA Controller IDE (PBG) */
309 { 0x8086, 0x1d00, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
310 /* SATA Controller IDE (PBG) */
311 { 0x8086, 0x1d08, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
Seth Heasley4a836c72011-04-20 08:43:37 -0700312 /* SATA Controller IDE (Panther Point) */
313 { 0x8086, 0x1e00, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
314 /* SATA Controller IDE (Panther Point) */
315 { 0x8086, 0x1e01, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
316 /* SATA Controller IDE (Panther Point) */
317 { 0x8086, 0x1e08, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
318 /* SATA Controller IDE (Panther Point) */
319 { 0x8086, 0x1e09, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700320 { } /* terminate list */
321};
322
323static struct pci_driver piix_pci_driver = {
324 .name = DRV_NAME,
325 .id_table = piix_pci_tbl,
326 .probe = piix_init_one,
Tejun Heo2852bcf2009-01-02 12:04:48 +0900327 .remove = piix_remove_one,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900328#ifdef CONFIG_PM
Tejun Heob8b275e2007-07-10 15:55:43 +0900329 .suspend = piix_pci_device_suspend,
330 .resume = piix_pci_device_resume,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900331#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700332};
333
Jeff Garzik193515d2005-11-07 00:59:37 -0500334static struct scsi_host_template piix_sht = {
Tejun Heo68d1d072008-03-25 12:22:49 +0900335 ATA_BMDMA_SHT(DRV_NAME),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700336};
337
Tejun Heo27943622010-01-19 10:49:19 +0900338static struct ata_port_operations piix_sata_ops = {
Alan Cox871af122009-01-05 14:16:39 +0000339 .inherits = &ata_bmdma32_port_ops,
Tejun Heo27943622010-01-19 10:49:19 +0900340 .sff_irq_check = piix_irq_check,
341};
342
343static struct ata_port_operations piix_pata_ops = {
344 .inherits = &piix_sata_ops,
Alan Coxeb4a2c72007-04-11 00:04:20 +0100345 .cable_detect = ata_cable_40wire,
Tejun Heo25f98132008-01-07 19:38:53 +0900346 .set_piomode = piix_set_piomode,
347 .set_dmamode = piix_set_dmamode,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900348 .prereset = piix_pata_prereset,
Tejun Heo029cfd62008-03-25 12:22:49 +0900349};
Tejun Heo25f98132008-01-07 19:38:53 +0900350
Tejun Heo029cfd62008-03-25 12:22:49 +0900351static struct ata_port_operations piix_vmw_ops = {
352 .inherits = &piix_pata_ops,
Tejun Heo25f98132008-01-07 19:38:53 +0900353 .bmdma_status = piix_vmw_bmdma_status,
Tejun Heo25f98132008-01-07 19:38:53 +0900354};
355
Tejun Heo029cfd62008-03-25 12:22:49 +0900356static struct ata_port_operations ich_pata_ops = {
357 .inherits = &piix_pata_ops,
358 .cable_detect = ich_pata_cable_detect,
359 .set_dmamode = ich_set_dmamode,
360};
Tejun Heoc7290722008-01-18 18:36:30 +0900361
Tejun Heoa97c40062010-09-01 17:50:08 +0200362static struct device_attribute *piix_sidpr_shost_attrs[] = {
363 &dev_attr_link_power_management_policy,
364 NULL
365};
366
367static struct scsi_host_template piix_sidpr_sht = {
368 ATA_BMDMA_SHT(DRV_NAME),
369 .shost_attrs = piix_sidpr_shost_attrs,
370};
371
Tejun Heo029cfd62008-03-25 12:22:49 +0900372static struct ata_port_operations piix_sidpr_sata_ops = {
373 .inherits = &piix_sata_ops,
Tejun Heo57c9efd2008-04-07 22:47:19 +0900374 .hardreset = sata_std_hardreset,
Tejun Heoc7290722008-01-18 18:36:30 +0900375 .scr_read = piix_sidpr_scr_read,
376 .scr_write = piix_sidpr_scr_write,
Tejun Heoa97c40062010-09-01 17:50:08 +0200377 .set_lpm = piix_sidpr_set_lpm,
Tejun Heoc7290722008-01-18 18:36:30 +0900378};
379
Tejun Heod96715c2006-06-29 01:58:28 +0900380static const struct piix_map_db ich5_map_db = {
Tejun Heod33f58b2006-03-01 01:25:39 +0900381 .mask = 0x7,
Jeff Garzikea35d292006-07-11 11:48:50 -0400382 .port_enable = 0x3,
Tejun Heod33f58b2006-03-01 01:25:39 +0900383 .map = {
384 /* PM PS SM SS MAP */
385 { P0, NA, P1, NA }, /* 000b */
386 { P1, NA, P0, NA }, /* 001b */
387 { RV, RV, RV, RV },
388 { RV, RV, RV, RV },
389 { P0, P1, IDE, IDE }, /* 100b */
390 { P1, P0, IDE, IDE }, /* 101b */
391 { IDE, IDE, P0, P1 }, /* 110b */
392 { IDE, IDE, P1, P0 }, /* 111b */
393 },
394};
395
Tejun Heod96715c2006-06-29 01:58:28 +0900396static const struct piix_map_db ich6_map_db = {
Tejun Heod33f58b2006-03-01 01:25:39 +0900397 .mask = 0x3,
Jeff Garzikea35d292006-07-11 11:48:50 -0400398 .port_enable = 0xf,
Tejun Heod33f58b2006-03-01 01:25:39 +0900399 .map = {
400 /* PM PS SM SS MAP */
Tejun Heo79ea24e2006-03-31 20:01:50 +0900401 { P0, P2, P1, P3 }, /* 00b */
Tejun Heod33f58b2006-03-01 01:25:39 +0900402 { IDE, IDE, P1, P3 }, /* 01b */
403 { P0, P2, IDE, IDE }, /* 10b */
404 { RV, RV, RV, RV },
405 },
406};
407
Tejun Heod96715c2006-06-29 01:58:28 +0900408static const struct piix_map_db ich6m_map_db = {
Tejun Heod33f58b2006-03-01 01:25:39 +0900409 .mask = 0x3,
Jeff Garzikea35d292006-07-11 11:48:50 -0400410 .port_enable = 0x5,
Tejun Heo67083742006-09-11 06:29:03 +0900411
412 /* Map 01b isn't specified in the doc but some notebooks use
Tejun Heoc6446a42006-10-09 13:23:58 +0900413 * it anyway. MAP 01b have been spotted on both ICH6M and
414 * ICH7M.
Tejun Heo67083742006-09-11 06:29:03 +0900415 */
416 .map = {
417 /* PM PS SM SS MAP */
Tejun Heoe04b3b92007-07-10 17:58:21 +0900418 { P0, P2, NA, NA }, /* 00b */
Tejun Heo67083742006-09-11 06:29:03 +0900419 { IDE, IDE, P1, P3 }, /* 01b */
420 { P0, P2, IDE, IDE }, /* 10b */
421 { RV, RV, RV, RV },
422 },
423};
424
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400425static const struct piix_map_db ich8_map_db = {
426 .mask = 0x3,
Tejun Heoa0ce9ac2007-11-19 12:06:37 +0900427 .port_enable = 0xf,
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400428 .map = {
429 /* PM PS SM SS MAP */
Kristen Carlson Accardi158f30c82006-10-19 13:27:39 -0700430 { P0, P2, P1, P3 }, /* 00b (hardwired when in AHCI) */
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400431 { RV, RV, RV, RV },
Tejun Heoac2b0432007-08-07 02:43:27 +0900432 { P0, P2, IDE, IDE }, /* 10b (IDE mode) */
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400433 { RV, RV, RV, RV },
434 },
435};
436
Tejun Heo00242ec2007-11-19 11:24:25 +0900437static const struct piix_map_db ich8_2port_map_db = {
Jason Gastone2d352a2007-09-07 17:21:03 -0700438 .mask = 0x3,
439 .port_enable = 0x3,
440 .map = {
441 /* PM PS SM SS MAP */
442 { P0, NA, P1, NA }, /* 00b */
443 { RV, RV, RV, RV }, /* 01b */
444 { RV, RV, RV, RV }, /* 10b */
445 { RV, RV, RV, RV },
446 },
Jason Gastonc5cf0ff2007-08-30 21:36:56 -0700447};
448
Thomas Rohwer8d8ef2f2007-11-19 11:54:24 +0900449static const struct piix_map_db ich8m_apple_map_db = {
450 .mask = 0x3,
451 .port_enable = 0x1,
452 .map = {
453 /* PM PS SM SS MAP */
454 { P0, NA, NA, NA }, /* 00b */
455 { RV, RV, RV, RV },
456 { P0, P2, IDE, IDE }, /* 10b */
457 { RV, RV, RV, RV },
458 },
459};
460
Tejun Heo00242ec2007-11-19 11:24:25 +0900461static const struct piix_map_db tolapai_map_db = {
Jason Gaston8f73a682007-10-11 16:05:15 -0700462 .mask = 0x3,
463 .port_enable = 0x3,
464 .map = {
465 /* PM PS SM SS MAP */
466 { P0, NA, P1, NA }, /* 00b */
467 { RV, RV, RV, RV }, /* 01b */
468 { RV, RV, RV, RV }, /* 10b */
469 { RV, RV, RV, RV },
470 },
471};
472
Tejun Heod96715c2006-06-29 01:58:28 +0900473static const struct piix_map_db *piix_map_db_table[] = {
474 [ich5_sata] = &ich5_map_db,
Tejun Heod96715c2006-06-29 01:58:28 +0900475 [ich6_sata] = &ich6_map_db,
Tejun Heo9c0bf672008-03-26 16:00:58 +0900476 [ich6m_sata] = &ich6m_map_db,
477 [ich8_sata] = &ich8_map_db,
Tejun Heo00242ec2007-11-19 11:24:25 +0900478 [ich8_2port_sata] = &ich8_2port_map_db,
Tejun Heo9c0bf672008-03-26 16:00:58 +0900479 [ich8m_apple_sata] = &ich8m_apple_map_db,
480 [tolapai_sata] = &tolapai_map_db,
Tejun Heod96715c2006-06-29 01:58:28 +0900481};
482
Linus Torvalds1da177e2005-04-16 15:20:36 -0700483static struct ata_port_info piix_port_info[] = {
Tejun Heo00242ec2007-11-19 11:24:25 +0900484 [piix_pata_mwdma] = /* PIIX3 MWDMA only */
485 {
Tejun Heo00242ec2007-11-19 11:24:25 +0900486 .flags = PIIX_PATA_FLAGS,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100487 .pio_mask = ATA_PIO4,
488 .mwdma_mask = ATA_MWDMA12_ONLY, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
Tejun Heo00242ec2007-11-19 11:24:25 +0900489 .port_ops = &piix_pata_ops,
490 },
491
Jeff Garzikec300d92007-09-01 07:17:36 -0400492 [piix_pata_33] = /* PIIX4 at 33MHz */
Tejun Heo1d076e52006-03-01 01:25:39 +0900493 {
Tejun Heob3362f82006-11-10 18:08:10 +0900494 .flags = PIIX_PATA_FLAGS,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100495 .pio_mask = ATA_PIO4,
496 .mwdma_mask = ATA_MWDMA12_ONLY, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
497 .udma_mask = ATA_UDMA2,
Tejun Heo1d076e52006-03-01 01:25:39 +0900498 .port_ops = &piix_pata_ops,
499 },
500
Jeff Garzikec300d92007-09-01 07:17:36 -0400501 [ich_pata_33] = /* ICH0 - ICH at 33Mhz*/
Linus Torvalds1da177e2005-04-16 15:20:36 -0700502 {
Tejun Heob3362f82006-11-10 18:08:10 +0900503 .flags = PIIX_PATA_FLAGS,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100504 .pio_mask = ATA_PIO4,
505 .mwdma_mask = ATA_MWDMA12_ONLY, /* Check: maybe MWDMA0 is ok */
506 .udma_mask = ATA_UDMA2,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400507 .port_ops = &ich_pata_ops,
508 },
Jeff Garzikec300d92007-09-01 07:17:36 -0400509
510 [ich_pata_66] = /* ICH controllers up to 66MHz */
Jeff Garzik669a5db2006-08-29 18:12:40 -0400511 {
Tejun Heob3362f82006-11-10 18:08:10 +0900512 .flags = PIIX_PATA_FLAGS,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100513 .pio_mask = ATA_PIO4,
514 .mwdma_mask = ATA_MWDMA12_ONLY, /* MWDMA0 is broken on chip */
Jeff Garzik669a5db2006-08-29 18:12:40 -0400515 .udma_mask = ATA_UDMA4,
516 .port_ops = &ich_pata_ops,
517 },
Jeff Garzik85cd7252006-08-31 00:03:49 -0400518
Jeff Garzikec300d92007-09-01 07:17:36 -0400519 [ich_pata_100] =
Jeff Garzik669a5db2006-08-29 18:12:40 -0400520 {
Tejun Heob3362f82006-11-10 18:08:10 +0900521 .flags = PIIX_PATA_FLAGS | PIIX_FLAG_CHECKINTR,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100522 .pio_mask = ATA_PIO4,
523 .mwdma_mask = ATA_MWDMA12_ONLY,
524 .udma_mask = ATA_UDMA5,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400525 .port_ops = &ich_pata_ops,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700526 },
527
Alan Coxc611bed2009-05-06 17:08:44 +0100528 [ich_pata_100_nomwdma1] =
529 {
530 .flags = PIIX_PATA_FLAGS | PIIX_FLAG_CHECKINTR,
531 .pio_mask = ATA_PIO4,
532 .mwdma_mask = ATA_MWDMA2_ONLY,
533 .udma_mask = ATA_UDMA5,
534 .port_ops = &ich_pata_ops,
535 },
536
Jeff Garzikec300d92007-09-01 07:17:36 -0400537 [ich5_sata] =
Linus Torvalds1da177e2005-04-16 15:20:36 -0700538 {
Tejun Heo228c1592006-11-10 18:08:10 +0900539 .flags = PIIX_SATA_FLAGS,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100540 .pio_mask = ATA_PIO4,
541 .mwdma_mask = ATA_MWDMA2,
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400542 .udma_mask = ATA_UDMA6,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700543 .port_ops = &piix_sata_ops,
544 },
545
Jeff Garzikec300d92007-09-01 07:17:36 -0400546 [ich6_sata] =
Linus Torvalds1da177e2005-04-16 15:20:36 -0700547 {
Tejun Heo723159c2008-01-04 18:42:20 +0900548 .flags = PIIX_SATA_FLAGS,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100549 .pio_mask = ATA_PIO4,
550 .mwdma_mask = ATA_MWDMA2,
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400551 .udma_mask = ATA_UDMA6,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700552 .port_ops = &piix_sata_ops,
553 },
554
Tejun Heo9c0bf672008-03-26 16:00:58 +0900555 [ich6m_sata] =
Jason Gastonc368ca42005-04-16 15:24:44 -0700556 {
Tejun Heo5016d7d2008-03-26 15:46:58 +0900557 .flags = PIIX_SATA_FLAGS,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100558 .pio_mask = ATA_PIO4,
559 .mwdma_mask = ATA_MWDMA2,
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400560 .udma_mask = ATA_UDMA6,
Jason Gastonc368ca42005-04-16 15:24:44 -0700561 .port_ops = &piix_sata_ops,
562 },
Tejun Heo1d076e52006-03-01 01:25:39 +0900563
Tejun Heo9c0bf672008-03-26 16:00:58 +0900564 [ich8_sata] =
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400565 {
Tejun Heo5016d7d2008-03-26 15:46:58 +0900566 .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SIDPR,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100567 .pio_mask = ATA_PIO4,
568 .mwdma_mask = ATA_MWDMA2,
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400569 .udma_mask = ATA_UDMA6,
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400570 .port_ops = &piix_sata_ops,
571 },
Jeff Garzik669a5db2006-08-29 18:12:40 -0400572
Tejun Heo00242ec2007-11-19 11:24:25 +0900573 [ich8_2port_sata] =
Jason Gastonc5cf0ff2007-08-30 21:36:56 -0700574 {
Tejun Heo5016d7d2008-03-26 15:46:58 +0900575 .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SIDPR,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100576 .pio_mask = ATA_PIO4,
577 .mwdma_mask = ATA_MWDMA2,
Jason Gastonc5cf0ff2007-08-30 21:36:56 -0700578 .udma_mask = ATA_UDMA6,
579 .port_ops = &piix_sata_ops,
580 },
Jason Gaston8f73a682007-10-11 16:05:15 -0700581
Tejun Heo9c0bf672008-03-26 16:00:58 +0900582 [tolapai_sata] =
Jason Gaston8f73a682007-10-11 16:05:15 -0700583 {
Tejun Heo5016d7d2008-03-26 15:46:58 +0900584 .flags = PIIX_SATA_FLAGS,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100585 .pio_mask = ATA_PIO4,
586 .mwdma_mask = ATA_MWDMA2,
Jason Gaston8f73a682007-10-11 16:05:15 -0700587 .udma_mask = ATA_UDMA6,
588 .port_ops = &piix_sata_ops,
589 },
Thomas Rohwer8d8ef2f2007-11-19 11:54:24 +0900590
Tejun Heo9c0bf672008-03-26 16:00:58 +0900591 [ich8m_apple_sata] =
Thomas Rohwer8d8ef2f2007-11-19 11:54:24 +0900592 {
Tejun Heo23cf2962008-05-29 22:04:22 +0900593 .flags = PIIX_SATA_FLAGS,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100594 .pio_mask = ATA_PIO4,
595 .mwdma_mask = ATA_MWDMA2,
Thomas Rohwer8d8ef2f2007-11-19 11:54:24 +0900596 .udma_mask = ATA_UDMA6,
597 .port_ops = &piix_sata_ops,
598 },
599
Tejun Heo25f98132008-01-07 19:38:53 +0900600 [piix_pata_vmw] =
601 {
Tejun Heo25f98132008-01-07 19:38:53 +0900602 .flags = PIIX_PATA_FLAGS,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100603 .pio_mask = ATA_PIO4,
604 .mwdma_mask = ATA_MWDMA12_ONLY, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
605 .udma_mask = ATA_UDMA2,
Tejun Heo25f98132008-01-07 19:38:53 +0900606 .port_ops = &piix_vmw_ops,
607 },
608
Linus Torvalds1da177e2005-04-16 15:20:36 -0700609};
610
611static struct pci_bits piix_enable_bits[] = {
612 { 0x41U, 1U, 0x80UL, 0x80UL }, /* port 0 */
613 { 0x43U, 1U, 0x80UL, 0x80UL }, /* port 1 */
614};
615
616MODULE_AUTHOR("Andre Hedrick, Alan Cox, Andrzej Krzysztofowicz, Jeff Garzik");
617MODULE_DESCRIPTION("SCSI low-level driver for Intel PIIX/ICH ATA controllers");
618MODULE_LICENSE("GPL");
619MODULE_DEVICE_TABLE(pci, piix_pci_tbl);
620MODULE_VERSION(DRV_VERSION);
621
Alan Coxfc085152006-10-10 14:28:11 -0700622struct ich_laptop {
623 u16 device;
624 u16 subvendor;
625 u16 subdevice;
626};
627
628/*
629 * List of laptops that use short cables rather than 80 wire
630 */
631
632static const struct ich_laptop ich_laptop[] = {
633 /* devid, subvendor, subdev */
634 { 0x27DF, 0x0005, 0x0280 }, /* ICH7 on Acer 5602WLMi */
Alan Cox2655e2c2007-11-05 22:51:09 +0000635 { 0x27DF, 0x1025, 0x0102 }, /* ICH7 on Acer 5602aWLMi */
J Jbabfb682007-01-09 02:26:30 +0900636 { 0x27DF, 0x1025, 0x0110 }, /* ICH7 on Acer 3682WLMi */
Steve Conklin60347342009-07-16 16:27:56 -0500637 { 0x27DF, 0x1028, 0x02b0 }, /* ICH7 on unknown Dell */
Robin H\. Johnson12340102007-03-28 18:02:07 -0700638 { 0x27DF, 0x1043, 0x1267 }, /* ICH7 on Asus W5F */
Jeff Garzik54174db2007-09-29 04:01:43 -0400639 { 0x27DF, 0x103C, 0x30A1 }, /* ICH7 on HP Compaq nc2400 */
André Goddard Rosaaf901ca2009-11-14 13:09:05 -0200640 { 0x27DF, 0x103C, 0x361a }, /* ICH7 on unknown HP */
Herton Ronaldo Krzesinskid09addf2008-09-17 14:29:05 -0300641 { 0x27DF, 0x1071, 0xD221 }, /* ICH7 on Hercules EC-900 */
Steve Conklin60347342009-07-16 16:27:56 -0500642 { 0x27DF, 0x152D, 0x0778 }, /* ICH7 on unknown Intel */
Tejun Heob33620f2007-05-22 11:34:22 +0200643 { 0x24CA, 0x1025, 0x0061 }, /* ICH4 on ACER Aspire 2023WLMi */
Colin Ian Kinge1fefea2008-06-03 18:59:02 +0200644 { 0x24CA, 0x1025, 0x003d }, /* ICH4 on ACER TM290 */
645 { 0x266F, 0x1025, 0x0066 }, /* ICH6 on ACER Aspire 1694WLMi */
Dan McGee01ce2602008-04-20 22:03:27 -0500646 { 0x2653, 0x1043, 0x82D8 }, /* ICH6M on Asus Eee 701 */
Alan Cox124a6ee2009-05-06 17:09:41 +0100647 { 0x27df, 0x104d, 0x900e }, /* ICH7 on Sony TZ-90 */
Alan Coxfc085152006-10-10 14:28:11 -0700648 /* end marker */
649 { 0, }
650};
651
Linus Torvalds1da177e2005-04-16 15:20:36 -0700652/**
Alan Coxeb4a2c72007-04-11 00:04:20 +0100653 * ich_pata_cable_detect - Probe host controller cable detect info
Linus Torvalds1da177e2005-04-16 15:20:36 -0700654 * @ap: Port for which cable detect info is desired
655 *
656 * Read 80c cable indicator from ATA PCI device's PCI config
657 * register. This register is normally set by firmware (BIOS).
658 *
659 * LOCKING:
660 * None (inherited from caller).
661 */
Jeff Garzik669a5db2006-08-29 18:12:40 -0400662
Alan Coxeb4a2c72007-04-11 00:04:20 +0100663static int ich_pata_cable_detect(struct ata_port *ap)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700664{
Jeff Garzikcca39742006-08-24 03:19:22 -0400665 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
Tejun Heo2852bcf2009-01-02 12:04:48 +0900666 struct piix_host_priv *hpriv = ap->host->private_data;
Alan Coxfc085152006-10-10 14:28:11 -0700667 const struct ich_laptop *lap = &ich_laptop[0];
Tejun Heo2852bcf2009-01-02 12:04:48 +0900668 u8 mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700669
Alan Coxfc085152006-10-10 14:28:11 -0700670 /* Check for specials - Acer Aspire 5602WLMi */
671 while (lap->device) {
672 if (lap->device == pdev->device &&
673 lap->subvendor == pdev->subsystem_vendor &&
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400674 lap->subdevice == pdev->subsystem_device)
Alan Coxeb4a2c72007-04-11 00:04:20 +0100675 return ATA_CBL_PATA40_SHORT;
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400676
Alan Coxfc085152006-10-10 14:28:11 -0700677 lap++;
678 }
679
Linus Torvalds1da177e2005-04-16 15:20:36 -0700680 /* check BIOS cable detect results */
Tejun Heo2a88d1a2006-08-10 16:59:16 +0900681 mask = ap->port_no == 0 ? PIIX_80C_PRI : PIIX_80C_SEC;
Tejun Heo2852bcf2009-01-02 12:04:48 +0900682 if ((hpriv->saved_iocfg & mask) == 0)
Alan Coxeb4a2c72007-04-11 00:04:20 +0100683 return ATA_CBL_PATA40;
684 return ATA_CBL_PATA80;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700685}
686
687/**
Tejun Heoccc46722006-05-31 18:28:14 +0900688 * piix_pata_prereset - prereset for PATA host controller
Tejun Heocc0680a2007-08-06 18:36:23 +0900689 * @link: Target link
Tejun Heod4b2bab2007-02-02 16:50:52 +0900690 * @deadline: deadline jiffies for the operation
Linus Torvalds1da177e2005-04-16 15:20:36 -0700691 *
Linus Torvalds1da177e2005-04-16 15:20:36 -0700692 * LOCKING:
693 * None (inherited from caller).
694 */
Tejun Heocc0680a2007-08-06 18:36:23 +0900695static int piix_pata_prereset(struct ata_link *link, unsigned long deadline)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700696{
Tejun Heocc0680a2007-08-06 18:36:23 +0900697 struct ata_port *ap = link->ap;
Jeff Garzikcca39742006-08-24 03:19:22 -0400698 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700699
Alan Coxc9619222006-09-26 17:53:38 +0100700 if (!pci_test_config_bits(pdev, &piix_enable_bits[ap->port_no]))
701 return -ENOENT;
Tejun Heo9363c382008-04-07 22:47:16 +0900702 return ata_sff_prereset(link, deadline);
Tejun Heoccc46722006-05-31 18:28:14 +0900703}
704
Bartlomiej Zolnierkiewicz60c3be32009-08-30 14:56:30 +0200705static DEFINE_SPINLOCK(piix_lock);
706
Linus Torvalds1da177e2005-04-16 15:20:36 -0700707/**
708 * piix_set_piomode - Initialize host controller PATA PIO timings
709 * @ap: Port whose timings we are configuring
710 * @adev: um
Linus Torvalds1da177e2005-04-16 15:20:36 -0700711 *
712 * Set PIO mode for device, in host controller PCI config space.
713 *
714 * LOCKING:
715 * None (inherited from caller).
716 */
717
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400718static void piix_set_piomode(struct ata_port *ap, struct ata_device *adev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700719{
Jeff Garzikcca39742006-08-24 03:19:22 -0400720 struct pci_dev *dev = to_pci_dev(ap->host->dev);
Bartlomiej Zolnierkiewicz60c3be32009-08-30 14:56:30 +0200721 unsigned long flags;
722 unsigned int pio = adev->pio_mode - XFER_PIO_0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700723 unsigned int is_slave = (adev->devno != 0);
Tejun Heo2a88d1a2006-08-10 16:59:16 +0900724 unsigned int master_port= ap->port_no ? 0x42 : 0x40;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700725 unsigned int slave_port = 0x44;
726 u16 master_data;
727 u8 slave_data;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400728 u8 udma_enable;
729 int control = 0;
Jeff Garzik85cd7252006-08-31 00:03:49 -0400730
Jeff Garzik669a5db2006-08-29 18:12:40 -0400731 /*
732 * See Intel Document 298600-004 for the timing programing rules
733 * for ICH controllers.
734 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700735
736 static const /* ISP RTC */
737 u8 timings[][2] = { { 0, 0 },
738 { 0, 0 },
739 { 1, 0 },
740 { 2, 1 },
741 { 2, 3 }, };
742
Jeff Garzik669a5db2006-08-29 18:12:40 -0400743 if (pio >= 2)
744 control |= 1; /* TIME1 enable */
745 if (ata_pio_need_iordy(adev))
746 control |= 2; /* IE enable */
747
Jeff Garzik85cd7252006-08-31 00:03:49 -0400748 /* Intel specifies that the PPE functionality is for disk only */
Jeff Garzik669a5db2006-08-29 18:12:40 -0400749 if (adev->class == ATA_DEV_ATA)
750 control |= 4; /* PPE enable */
751
Bartlomiej Zolnierkiewicz60c3be32009-08-30 14:56:30 +0200752 spin_lock_irqsave(&piix_lock, flags);
753
Tejun Heoa5bf5f52007-05-25 19:16:58 +0200754 /* PIO configuration clears DTE unconditionally. It will be
755 * programmed in set_dmamode which is guaranteed to be called
756 * after set_piomode if any DMA mode is available.
757 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700758 pci_read_config_word(dev, master_port, &master_data);
759 if (is_slave) {
Tejun Heoa5bf5f52007-05-25 19:16:58 +0200760 /* clear TIME1|IE1|PPE1|DTE1 */
761 master_data &= 0xff0f;
Joe Perches1967b7f2008-02-03 17:08:11 +0200762 /* Enable SITRE (separate slave timing register) */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700763 master_data |= 0x4000;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400764 /* enable PPE1, IE1 and TIME1 as needed */
765 master_data |= (control << 4);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700766 pci_read_config_byte(dev, slave_port, &slave_data);
Tejun Heo2a88d1a2006-08-10 16:59:16 +0900767 slave_data &= (ap->port_no ? 0x0f : 0xf0);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400768 /* Load the timing nibble for this slave */
Tejun Heoa5bf5f52007-05-25 19:16:58 +0200769 slave_data |= ((timings[pio][0] << 2) | timings[pio][1])
770 << (ap->port_no ? 4 : 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700771 } else {
Tejun Heoa5bf5f52007-05-25 19:16:58 +0200772 /* clear ISP|RCT|TIME0|IE0|PPE0|DTE0 */
773 master_data &= 0xccf0;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400774 /* Enable PPE, IE and TIME as appropriate */
775 master_data |= control;
Tejun Heoa5bf5f52007-05-25 19:16:58 +0200776 /* load ISP and RCT */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700777 master_data |=
778 (timings[pio][0] << 12) |
779 (timings[pio][1] << 8);
780 }
781 pci_write_config_word(dev, master_port, master_data);
782 if (is_slave)
783 pci_write_config_byte(dev, slave_port, slave_data);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400784
785 /* Ensure the UDMA bit is off - it will be turned back on if
786 UDMA is selected */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400787
Jeff Garzik669a5db2006-08-29 18:12:40 -0400788 if (ap->udma_mask) {
789 pci_read_config_byte(dev, 0x48, &udma_enable);
790 udma_enable &= ~(1 << (2 * ap->port_no + adev->devno));
791 pci_write_config_byte(dev, 0x48, udma_enable);
792 }
Bartlomiej Zolnierkiewicz60c3be32009-08-30 14:56:30 +0200793
794 spin_unlock_irqrestore(&piix_lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700795}
796
797/**
Jeff Garzik669a5db2006-08-29 18:12:40 -0400798 * do_pata_set_dmamode - Initialize host controller PATA PIO timings
Linus Torvalds1da177e2005-04-16 15:20:36 -0700799 * @ap: Port whose timings we are configuring
Jeff Garzik669a5db2006-08-29 18:12:40 -0400800 * @adev: Drive in question
Hennec32a8fd2006-09-25 22:00:46 +0200801 * @isich: set if the chip is an ICH device
Linus Torvalds1da177e2005-04-16 15:20:36 -0700802 *
803 * Set UDMA mode for device, in host controller PCI config space.
804 *
805 * LOCKING:
806 * None (inherited from caller).
807 */
808
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400809static void do_pata_set_dmamode(struct ata_port *ap, struct ata_device *adev, int isich)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700810{
Jeff Garzikcca39742006-08-24 03:19:22 -0400811 struct pci_dev *dev = to_pci_dev(ap->host->dev);
Bartlomiej Zolnierkiewicz60c3be32009-08-30 14:56:30 +0200812 unsigned long flags;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400813 u8 master_port = ap->port_no ? 0x42 : 0x40;
814 u16 master_data;
815 u8 speed = adev->dma_mode;
816 int devid = adev->devno + 2 * ap->port_no;
Andrew Mortondedf61db2007-01-10 17:20:34 -0800817 u8 udma_enable = 0;
Jeff Garzik85cd7252006-08-31 00:03:49 -0400818
Jeff Garzik669a5db2006-08-29 18:12:40 -0400819 static const /* ISP RTC */
820 u8 timings[][2] = { { 0, 0 },
821 { 0, 0 },
822 { 1, 0 },
823 { 2, 1 },
824 { 2, 3 }, };
Linus Torvalds1da177e2005-04-16 15:20:36 -0700825
Bartlomiej Zolnierkiewicz60c3be32009-08-30 14:56:30 +0200826 spin_lock_irqsave(&piix_lock, flags);
827
Jeff Garzik669a5db2006-08-29 18:12:40 -0400828 pci_read_config_word(dev, master_port, &master_data);
Aland2cdfc02007-01-10 17:13:38 +0000829 if (ap->udma_mask)
830 pci_read_config_byte(dev, 0x48, &udma_enable);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700831
832 if (speed >= XFER_UDMA_0) {
Jeff Garzik669a5db2006-08-29 18:12:40 -0400833 unsigned int udma = adev->dma_mode - XFER_UDMA_0;
834 u16 udma_timing;
835 u16 ideconf;
836 int u_clock, u_speed;
Jeff Garzik85cd7252006-08-31 00:03:49 -0400837
Jeff Garzik669a5db2006-08-29 18:12:40 -0400838 /*
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400839 * UDMA is handled by a combination of clock switching and
Jeff Garzik85cd7252006-08-31 00:03:49 -0400840 * selection of dividers
841 *
Jeff Garzik669a5db2006-08-29 18:12:40 -0400842 * Handy rule: Odd modes are UDMATIMx 01, even are 02
Jeff Garzik85cd7252006-08-31 00:03:49 -0400843 * except UDMA0 which is 00
Jeff Garzik669a5db2006-08-29 18:12:40 -0400844 */
845 u_speed = min(2 - (udma & 1), udma);
846 if (udma == 5)
847 u_clock = 0x1000; /* 100Mhz */
848 else if (udma > 2)
849 u_clock = 1; /* 66Mhz */
850 else
851 u_clock = 0; /* 33Mhz */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400852
Jeff Garzik669a5db2006-08-29 18:12:40 -0400853 udma_enable |= (1 << devid);
Jeff Garzik85cd7252006-08-31 00:03:49 -0400854
Jeff Garzik669a5db2006-08-29 18:12:40 -0400855 /* Load the CT/RP selection */
856 pci_read_config_word(dev, 0x4A, &udma_timing);
857 udma_timing &= ~(3 << (4 * devid));
858 udma_timing |= u_speed << (4 * devid);
859 pci_write_config_word(dev, 0x4A, udma_timing);
860
Jeff Garzik85cd7252006-08-31 00:03:49 -0400861 if (isich) {
Jeff Garzik669a5db2006-08-29 18:12:40 -0400862 /* Select a 33/66/100Mhz clock */
863 pci_read_config_word(dev, 0x54, &ideconf);
864 ideconf &= ~(0x1001 << devid);
865 ideconf |= u_clock << devid;
866 /* For ICH or later we should set bit 10 for better
867 performance (WR_PingPong_En) */
868 pci_write_config_word(dev, 0x54, ideconf);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700869 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700870 } else {
Jeff Garzik669a5db2006-08-29 18:12:40 -0400871 /*
872 * MWDMA is driven by the PIO timings. We must also enable
873 * IORDY unconditionally along with TIME1. PPE has already
874 * been set when the PIO timing was set.
875 */
876 unsigned int mwdma = adev->dma_mode - XFER_MW_DMA_0;
877 unsigned int control;
878 u8 slave_data;
879 const unsigned int needed_pio[3] = {
880 XFER_PIO_0, XFER_PIO_3, XFER_PIO_4
881 };
882 int pio = needed_pio[mwdma] - XFER_PIO_0;
Jeff Garzik85cd7252006-08-31 00:03:49 -0400883
Jeff Garzik669a5db2006-08-29 18:12:40 -0400884 control = 3; /* IORDY|TIME1 */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400885
Jeff Garzik669a5db2006-08-29 18:12:40 -0400886 /* If the drive MWDMA is faster than it can do PIO then
887 we must force PIO into PIO0 */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400888
Jeff Garzik669a5db2006-08-29 18:12:40 -0400889 if (adev->pio_mode < needed_pio[mwdma])
890 /* Enable DMA timing only */
891 control |= 8; /* PIO cycles in PIO0 */
892
893 if (adev->devno) { /* Slave */
894 master_data &= 0xFF4F; /* Mask out IORDY|TIME1|DMAONLY */
895 master_data |= control << 4;
896 pci_read_config_byte(dev, 0x44, &slave_data);
Tejun Heoa5bf5f52007-05-25 19:16:58 +0200897 slave_data &= (ap->port_no ? 0x0f : 0xf0);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400898 /* Load the matching timing */
899 slave_data |= ((timings[pio][0] << 2) | timings[pio][1]) << (ap->port_no ? 4 : 0);
900 pci_write_config_byte(dev, 0x44, slave_data);
901 } else { /* Master */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400902 master_data &= 0xCCF4; /* Mask out IORDY|TIME1|DMAONLY
Jeff Garzik669a5db2006-08-29 18:12:40 -0400903 and master timing bits */
904 master_data |= control;
905 master_data |=
906 (timings[pio][0] << 12) |
907 (timings[pio][1] << 8);
908 }
Tejun Heoa5bf5f52007-05-25 19:16:58 +0200909
Bartlomiej Zolnierkiewicz69385942009-12-03 20:32:08 +0100910 if (ap->udma_mask)
Tejun Heoa5bf5f52007-05-25 19:16:58 +0200911 udma_enable &= ~(1 << devid);
Bartlomiej Zolnierkiewicz69385942009-12-03 20:32:08 +0100912
913 pci_write_config_word(dev, master_port, master_data);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700914 }
Jeff Garzik669a5db2006-08-29 18:12:40 -0400915 /* Don't scribble on 0x48 if the controller does not support UDMA */
916 if (ap->udma_mask)
917 pci_write_config_byte(dev, 0x48, udma_enable);
Bartlomiej Zolnierkiewicz60c3be32009-08-30 14:56:30 +0200918
919 spin_unlock_irqrestore(&piix_lock, flags);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400920}
921
922/**
923 * piix_set_dmamode - Initialize host controller PATA DMA timings
924 * @ap: Port whose timings we are configuring
925 * @adev: um
926 *
927 * Set MW/UDMA mode for device, in host controller PCI config space.
928 *
929 * LOCKING:
930 * None (inherited from caller).
931 */
932
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400933static void piix_set_dmamode(struct ata_port *ap, struct ata_device *adev)
Jeff Garzik669a5db2006-08-29 18:12:40 -0400934{
935 do_pata_set_dmamode(ap, adev, 0);
936}
937
938/**
939 * ich_set_dmamode - Initialize host controller PATA DMA timings
940 * @ap: Port whose timings we are configuring
941 * @adev: um
942 *
943 * Set MW/UDMA mode for device, in host controller PCI config space.
944 *
945 * LOCKING:
946 * None (inherited from caller).
947 */
948
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400949static void ich_set_dmamode(struct ata_port *ap, struct ata_device *adev)
Jeff Garzik669a5db2006-08-29 18:12:40 -0400950{
951 do_pata_set_dmamode(ap, adev, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700952}
953
Tejun Heoc7290722008-01-18 18:36:30 +0900954/*
955 * Serial ATA Index/Data Pair Superset Registers access
956 *
957 * Beginning from ICH8, there's a sane way to access SCRs using index
Tejun Heobe77e432008-07-31 17:02:44 +0900958 * and data register pair located at BAR5 which means that we have
959 * separate SCRs for master and slave. This is handled using libata
960 * slave_link facility.
Tejun Heoc7290722008-01-18 18:36:30 +0900961 */
962static const int piix_sidx_map[] = {
963 [SCR_STATUS] = 0,
964 [SCR_ERROR] = 2,
965 [SCR_CONTROL] = 1,
966};
967
Tejun Heobe77e432008-07-31 17:02:44 +0900968static void piix_sidpr_sel(struct ata_link *link, unsigned int reg)
Tejun Heoc7290722008-01-18 18:36:30 +0900969{
Tejun Heobe77e432008-07-31 17:02:44 +0900970 struct ata_port *ap = link->ap;
Tejun Heoc7290722008-01-18 18:36:30 +0900971 struct piix_host_priv *hpriv = ap->host->private_data;
972
Tejun Heobe77e432008-07-31 17:02:44 +0900973 iowrite32(((ap->port_no * 2 + link->pmp) << 8) | piix_sidx_map[reg],
Tejun Heoc7290722008-01-18 18:36:30 +0900974 hpriv->sidpr + PIIX_SIDPR_IDX);
975}
976
Tejun Heo82ef04f2008-07-31 17:02:40 +0900977static int piix_sidpr_scr_read(struct ata_link *link,
978 unsigned int reg, u32 *val)
Tejun Heoc7290722008-01-18 18:36:30 +0900979{
Tejun Heobe77e432008-07-31 17:02:44 +0900980 struct piix_host_priv *hpriv = link->ap->host->private_data;
Tejun Heoc7290722008-01-18 18:36:30 +0900981
982 if (reg >= ARRAY_SIZE(piix_sidx_map))
983 return -EINVAL;
984
Tejun Heobe77e432008-07-31 17:02:44 +0900985 piix_sidpr_sel(link, reg);
986 *val = ioread32(hpriv->sidpr + PIIX_SIDPR_DATA);
Tejun Heoc7290722008-01-18 18:36:30 +0900987 return 0;
988}
989
Tejun Heo82ef04f2008-07-31 17:02:40 +0900990static int piix_sidpr_scr_write(struct ata_link *link,
991 unsigned int reg, u32 val)
Tejun Heoc7290722008-01-18 18:36:30 +0900992{
Tejun Heobe77e432008-07-31 17:02:44 +0900993 struct piix_host_priv *hpriv = link->ap->host->private_data;
Tejun Heo82ef04f2008-07-31 17:02:40 +0900994
Tejun Heoc7290722008-01-18 18:36:30 +0900995 if (reg >= ARRAY_SIZE(piix_sidx_map))
996 return -EINVAL;
997
Tejun Heobe77e432008-07-31 17:02:44 +0900998 piix_sidpr_sel(link, reg);
999 iowrite32(val, hpriv->sidpr + PIIX_SIDPR_DATA);
Tejun Heoc7290722008-01-18 18:36:30 +09001000 return 0;
1001}
1002
Tejun Heoa97c40062010-09-01 17:50:08 +02001003static int piix_sidpr_set_lpm(struct ata_link *link, enum ata_lpm_policy policy,
1004 unsigned hints)
1005{
1006 return sata_link_scr_lpm(link, policy, false);
1007}
1008
Tejun Heo27943622010-01-19 10:49:19 +09001009static bool piix_irq_check(struct ata_port *ap)
1010{
1011 if (unlikely(!ap->ioaddr.bmdma_addr))
1012 return false;
1013
1014 return ap->ops->bmdma_status(ap) & ATA_DMA_INTR;
1015}
1016
Tejun Heob8b275e2007-07-10 15:55:43 +09001017#ifdef CONFIG_PM
Tejun Heo8c3832e2007-07-27 14:53:28 +09001018static int piix_broken_suspend(void)
1019{
Jeff Garzik18552562007-10-03 15:15:40 -04001020 static const struct dmi_system_id sysids[] = {
Tejun Heo8c3832e2007-07-27 14:53:28 +09001021 {
Tejun Heo4c74d4e2007-09-30 01:11:20 -07001022 .ident = "TECRA M3",
1023 .matches = {
1024 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1025 DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M3"),
1026 },
1027 },
1028 {
Peter Schwenke04d86d62007-11-30 15:28:29 +09001029 .ident = "TECRA M3",
1030 .matches = {
1031 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1032 DMI_MATCH(DMI_PRODUCT_NAME, "Tecra M3"),
1033 },
1034 },
1035 {
Peter Schwenked1aa6902007-12-05 10:39:49 +09001036 .ident = "TECRA M4",
1037 .matches = {
1038 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1039 DMI_MATCH(DMI_PRODUCT_NAME, "Tecra M4"),
1040 },
1041 },
1042 {
Tejun Heo040dee52008-06-13 18:05:02 +09001043 .ident = "TECRA M4",
1044 .matches = {
1045 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1046 DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M4"),
1047 },
1048 },
1049 {
Tejun Heo8c3832e2007-07-27 14:53:28 +09001050 .ident = "TECRA M5",
1051 .matches = {
1052 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1053 DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M5"),
1054 },
Tejun Heob8b275e2007-07-10 15:55:43 +09001055 },
Tejun Heo8c3832e2007-07-27 14:53:28 +09001056 {
Peter Schwenkeffe188d2008-01-17 23:08:55 +10001057 .ident = "TECRA M6",
1058 .matches = {
1059 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1060 DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M6"),
1061 },
1062 },
1063 {
Tejun Heo5c08ea02007-08-14 19:56:04 +09001064 .ident = "TECRA M7",
1065 .matches = {
1066 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1067 DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M7"),
1068 },
1069 },
1070 {
Peter Schwenke04d86d62007-11-30 15:28:29 +09001071 .ident = "TECRA A8",
1072 .matches = {
1073 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1074 DMI_MATCH(DMI_PRODUCT_NAME, "TECRA A8"),
1075 },
1076 },
1077 {
Peter Schwenkeffe188d2008-01-17 23:08:55 +10001078 .ident = "Satellite R20",
1079 .matches = {
1080 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1081 DMI_MATCH(DMI_PRODUCT_NAME, "Satellite R20"),
1082 },
1083 },
1084 {
Peter Schwenke04d86d62007-11-30 15:28:29 +09001085 .ident = "Satellite R25",
1086 .matches = {
1087 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1088 DMI_MATCH(DMI_PRODUCT_NAME, "Satellite R25"),
1089 },
1090 },
1091 {
Tejun Heo3cc0b9d2007-08-25 08:31:02 +09001092 .ident = "Satellite U200",
1093 .matches = {
1094 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1095 DMI_MATCH(DMI_PRODUCT_NAME, "Satellite U200"),
1096 },
1097 },
1098 {
Peter Schwenke04d86d62007-11-30 15:28:29 +09001099 .ident = "Satellite U200",
1100 .matches = {
1101 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1102 DMI_MATCH(DMI_PRODUCT_NAME, "SATELLITE U200"),
1103 },
1104 },
1105 {
Yann Chachkoff62320e22007-11-07 12:02:27 +09001106 .ident = "Satellite Pro U200",
1107 .matches = {
1108 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1109 DMI_MATCH(DMI_PRODUCT_NAME, "SATELLITE PRO U200"),
1110 },
1111 },
1112 {
Tejun Heo8c3832e2007-07-27 14:53:28 +09001113 .ident = "Satellite U205",
1114 .matches = {
1115 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1116 DMI_MATCH(DMI_PRODUCT_NAME, "Satellite U205"),
1117 },
Tejun Heob8b275e2007-07-10 15:55:43 +09001118 },
Tejun Heo8c3832e2007-07-27 14:53:28 +09001119 {
Tejun Heode753e52007-11-12 17:56:24 +09001120 .ident = "SATELLITE U205",
1121 .matches = {
1122 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1123 DMI_MATCH(DMI_PRODUCT_NAME, "SATELLITE U205"),
1124 },
1125 },
1126 {
Tejun Heo8c3832e2007-07-27 14:53:28 +09001127 .ident = "Portege M500",
1128 .matches = {
1129 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1130 DMI_MATCH(DMI_PRODUCT_NAME, "PORTEGE M500"),
1131 },
Tejun Heob8b275e2007-07-10 15:55:43 +09001132 },
Tejun Heoc3f93b82009-03-31 10:44:34 +09001133 {
1134 .ident = "VGN-BX297XP",
1135 .matches = {
1136 DMI_MATCH(DMI_SYS_VENDOR, "Sony Corporation"),
1137 DMI_MATCH(DMI_PRODUCT_NAME, "VGN-BX297XP"),
1138 },
1139 },
Jeff Garzik7d051542007-09-01 06:48:52 -04001140
1141 { } /* terminate list */
Tejun Heo8c3832e2007-07-27 14:53:28 +09001142 };
Tejun Heo7abe79c2007-07-27 14:55:07 +09001143 static const char *oemstrs[] = {
1144 "Tecra M3,",
1145 };
1146 int i;
Tejun Heo8c3832e2007-07-27 14:53:28 +09001147
1148 if (dmi_check_system(sysids))
1149 return 1;
1150
Tejun Heo7abe79c2007-07-27 14:55:07 +09001151 for (i = 0; i < ARRAY_SIZE(oemstrs); i++)
1152 if (dmi_find_device(DMI_DEV_TYPE_OEM_STRING, oemstrs[i], NULL))
1153 return 1;
1154
Tejun Heo1eedb4a2008-11-29 22:37:21 +09001155 /* TECRA M4 sometimes forgets its identify and reports bogus
1156 * DMI information. As the bogus information is a bit
1157 * generic, match as many entries as possible. This manual
1158 * matching is necessary because dmi_system_id.matches is
1159 * limited to four entries.
1160 */
Jiri Slaby3c387732008-12-10 14:07:22 +01001161 if (dmi_match(DMI_SYS_VENDOR, "TOSHIBA") &&
1162 dmi_match(DMI_PRODUCT_NAME, "000000") &&
1163 dmi_match(DMI_PRODUCT_VERSION, "000000") &&
1164 dmi_match(DMI_PRODUCT_SERIAL, "000000") &&
1165 dmi_match(DMI_BOARD_VENDOR, "TOSHIBA") &&
1166 dmi_match(DMI_BOARD_NAME, "Portable PC") &&
1167 dmi_match(DMI_BOARD_VERSION, "Version A0"))
Tejun Heo1eedb4a2008-11-29 22:37:21 +09001168 return 1;
1169
Tejun Heo8c3832e2007-07-27 14:53:28 +09001170 return 0;
1171}
Tejun Heob8b275e2007-07-10 15:55:43 +09001172
1173static int piix_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg)
1174{
1175 struct ata_host *host = dev_get_drvdata(&pdev->dev);
1176 unsigned long flags;
1177 int rc = 0;
1178
1179 rc = ata_host_suspend(host, mesg);
1180 if (rc)
1181 return rc;
1182
1183 /* Some braindamaged ACPI suspend implementations expect the
1184 * controller to be awake on entry; otherwise, it burns cpu
1185 * cycles and power trying to do something to the sleeping
1186 * beauty.
1187 */
Rafael J. Wysocki3a2d5b72008-02-23 19:13:25 +01001188 if (piix_broken_suspend() && (mesg.event & PM_EVENT_SLEEP)) {
Tejun Heob8b275e2007-07-10 15:55:43 +09001189 pci_save_state(pdev);
1190
1191 /* mark its power state as "unknown", since we don't
1192 * know if e.g. the BIOS will change its device state
1193 * when we suspend.
1194 */
1195 if (pdev->current_state == PCI_D0)
1196 pdev->current_state = PCI_UNKNOWN;
1197
1198 /* tell resume that it's waking up from broken suspend */
1199 spin_lock_irqsave(&host->lock, flags);
1200 host->flags |= PIIX_HOST_BROKEN_SUSPEND;
1201 spin_unlock_irqrestore(&host->lock, flags);
1202 } else
1203 ata_pci_device_do_suspend(pdev, mesg);
1204
1205 return 0;
1206}
1207
1208static int piix_pci_device_resume(struct pci_dev *pdev)
1209{
1210 struct ata_host *host = dev_get_drvdata(&pdev->dev);
1211 unsigned long flags;
1212 int rc;
1213
1214 if (host->flags & PIIX_HOST_BROKEN_SUSPEND) {
1215 spin_lock_irqsave(&host->lock, flags);
1216 host->flags &= ~PIIX_HOST_BROKEN_SUSPEND;
1217 spin_unlock_irqrestore(&host->lock, flags);
1218
1219 pci_set_power_state(pdev, PCI_D0);
1220 pci_restore_state(pdev);
1221
1222 /* PCI device wasn't disabled during suspend. Use
Tejun Heo0b62e132007-07-27 14:43:35 +09001223 * pci_reenable_device() to avoid affecting the enable
1224 * count.
Tejun Heob8b275e2007-07-10 15:55:43 +09001225 */
Tejun Heo0b62e132007-07-27 14:43:35 +09001226 rc = pci_reenable_device(pdev);
Tejun Heob8b275e2007-07-10 15:55:43 +09001227 if (rc)
1228 dev_printk(KERN_ERR, &pdev->dev, "failed to enable "
1229 "device after resume (%d)\n", rc);
1230 } else
1231 rc = ata_pci_device_do_resume(pdev);
1232
1233 if (rc == 0)
1234 ata_host_resume(host);
1235
1236 return rc;
1237}
1238#endif
1239
Tejun Heo25f98132008-01-07 19:38:53 +09001240static u8 piix_vmw_bmdma_status(struct ata_port *ap)
1241{
1242 return ata_bmdma_status(ap) & ~ATA_DMA_ERR;
1243}
1244
Linus Torvalds1da177e2005-04-16 15:20:36 -07001245#define AHCI_PCI_BAR 5
1246#define AHCI_GLOBAL_CTL 0x04
1247#define AHCI_ENABLE (1 << 31)
1248static int piix_disable_ahci(struct pci_dev *pdev)
1249{
Jeff Garzikea6ba102005-08-30 05:18:18 -04001250 void __iomem *mmio;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001251 u32 tmp;
1252 int rc = 0;
1253
1254 /* BUG: pci_enable_device has not yet been called. This
1255 * works because this device is usually set up by BIOS.
1256 */
1257
Jeff Garzik374b1872005-08-30 05:42:52 -04001258 if (!pci_resource_start(pdev, AHCI_PCI_BAR) ||
1259 !pci_resource_len(pdev, AHCI_PCI_BAR))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001260 return 0;
Greg Felix7b6dbd62005-07-28 15:54:15 -04001261
Jeff Garzik374b1872005-08-30 05:42:52 -04001262 mmio = pci_iomap(pdev, AHCI_PCI_BAR, 64);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001263 if (!mmio)
1264 return -ENOMEM;
Greg Felix7b6dbd62005-07-28 15:54:15 -04001265
Alan Coxc47a6312007-11-19 14:28:28 +00001266 tmp = ioread32(mmio + AHCI_GLOBAL_CTL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001267 if (tmp & AHCI_ENABLE) {
1268 tmp &= ~AHCI_ENABLE;
Alan Coxc47a6312007-11-19 14:28:28 +00001269 iowrite32(tmp, mmio + AHCI_GLOBAL_CTL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001270
Alan Coxc47a6312007-11-19 14:28:28 +00001271 tmp = ioread32(mmio + AHCI_GLOBAL_CTL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001272 if (tmp & AHCI_ENABLE)
1273 rc = -EIO;
1274 }
Greg Felix7b6dbd62005-07-28 15:54:15 -04001275
Jeff Garzik374b1872005-08-30 05:42:52 -04001276 pci_iounmap(pdev, mmio);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001277 return rc;
1278}
1279
1280/**
Alan Coxc621b142005-12-08 19:22:28 +00001281 * piix_check_450nx_errata - Check for problem 450NX setup
Randy Dunlapc893a3a2006-01-28 13:15:32 -05001282 * @ata_dev: the PCI device to check
Jeff Garzik2e9edbf2006-03-24 09:56:57 -05001283 *
Alan Coxc621b142005-12-08 19:22:28 +00001284 * Check for the present of 450NX errata #19 and errata #25. If
1285 * they are found return an error code so we can turn off DMA
1286 */
1287
1288static int __devinit piix_check_450nx_errata(struct pci_dev *ata_dev)
1289{
1290 struct pci_dev *pdev = NULL;
1291 u16 cfg;
Alan Coxc621b142005-12-08 19:22:28 +00001292 int no_piix_dma = 0;
Jeff Garzik2e9edbf2006-03-24 09:56:57 -05001293
Jeff Garzik2dcb4072007-10-19 06:42:56 -04001294 while ((pdev = pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, pdev)) != NULL) {
Alan Coxc621b142005-12-08 19:22:28 +00001295 /* Look for 450NX PXB. Check for problem configurations
1296 A PCI quirk checks bit 6 already */
Alan Coxc621b142005-12-08 19:22:28 +00001297 pci_read_config_word(pdev, 0x41, &cfg);
1298 /* Only on the original revision: IDE DMA can hang */
Auke Kok44c10132007-06-08 15:46:36 -07001299 if (pdev->revision == 0x00)
Alan Coxc621b142005-12-08 19:22:28 +00001300 no_piix_dma = 1;
1301 /* On all revisions below 5 PXB bus lock must be disabled for IDE */
Auke Kok44c10132007-06-08 15:46:36 -07001302 else if (cfg & (1<<14) && pdev->revision < 5)
Alan Coxc621b142005-12-08 19:22:28 +00001303 no_piix_dma = 2;
1304 }
Alan Cox31a34fe2006-05-22 22:58:14 +01001305 if (no_piix_dma)
Alan Coxc621b142005-12-08 19:22:28 +00001306 dev_printk(KERN_WARNING, &ata_dev->dev, "450NX errata present, disabling IDE DMA.\n");
Alan Cox31a34fe2006-05-22 22:58:14 +01001307 if (no_piix_dma == 2)
Alan Coxc621b142005-12-08 19:22:28 +00001308 dev_printk(KERN_WARNING, &ata_dev->dev, "A BIOS update may resolve this.\n");
1309 return no_piix_dma;
Jeff Garzik2e9edbf2006-03-24 09:56:57 -05001310}
Alan Coxc621b142005-12-08 19:22:28 +00001311
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001312static void __devinit piix_init_pcs(struct ata_host *host,
Jeff Garzikea35d292006-07-11 11:48:50 -04001313 const struct piix_map_db *map_db)
1314{
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001315 struct pci_dev *pdev = to_pci_dev(host->dev);
Jeff Garzikea35d292006-07-11 11:48:50 -04001316 u16 pcs, new_pcs;
1317
1318 pci_read_config_word(pdev, ICH5_PCS, &pcs);
1319
1320 new_pcs = pcs | map_db->port_enable;
1321
1322 if (new_pcs != pcs) {
1323 DPRINTK("updating PCS from 0x%x to 0x%x\n", pcs, new_pcs);
1324 pci_write_config_word(pdev, ICH5_PCS, new_pcs);
1325 msleep(150);
1326 }
1327}
1328
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001329static const int *__devinit piix_init_sata_map(struct pci_dev *pdev,
1330 struct ata_port_info *pinfo,
1331 const struct piix_map_db *map_db)
Tejun Heod33f58b2006-03-01 01:25:39 +09001332{
Al Virob4482a42007-10-14 19:35:40 +01001333 const int *map;
Tejun Heod33f58b2006-03-01 01:25:39 +09001334 int i, invalid_map = 0;
1335 u8 map_value;
1336
1337 pci_read_config_byte(pdev, ICH5_PMR, &map_value);
1338
1339 map = map_db->map[map_value & map_db->mask];
1340
1341 dev_printk(KERN_INFO, &pdev->dev, "MAP [");
1342 for (i = 0; i < 4; i++) {
1343 switch (map[i]) {
1344 case RV:
1345 invalid_map = 1;
1346 printk(" XX");
1347 break;
1348
1349 case NA:
1350 printk(" --");
1351 break;
1352
1353 case IDE:
1354 WARN_ON((i & 1) || map[i + 1] != IDE);
Jeff Garzik669a5db2006-08-29 18:12:40 -04001355 pinfo[i / 2] = piix_port_info[ich_pata_100];
Tejun Heod33f58b2006-03-01 01:25:39 +09001356 i++;
1357 printk(" IDE IDE");
1358 break;
1359
1360 default:
1361 printk(" P%d", map[i]);
1362 if (i & 1)
Jeff Garzikcca39742006-08-24 03:19:22 -04001363 pinfo[i / 2].flags |= ATA_FLAG_SLAVE_POSS;
Tejun Heod33f58b2006-03-01 01:25:39 +09001364 break;
1365 }
1366 }
1367 printk(" ]\n");
1368
1369 if (invalid_map)
1370 dev_printk(KERN_ERR, &pdev->dev,
1371 "invalid MAP value %u\n", map_value);
1372
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001373 return map;
Tejun Heod33f58b2006-03-01 01:25:39 +09001374}
1375
Tejun Heoe9c16702009-03-03 13:52:16 +09001376static bool piix_no_sidpr(struct ata_host *host)
1377{
1378 struct pci_dev *pdev = to_pci_dev(host->dev);
1379
1380 /*
1381 * Samsung DB-P70 only has three ATA ports exposed and
1382 * curiously the unconnected first port reports link online
1383 * while not responding to SRST protocol causing excessive
1384 * detection delay.
1385 *
1386 * Unfortunately, the system doesn't carry enough DMI
1387 * information to identify the machine but does have subsystem
1388 * vendor and device set. As it's unclear whether the
1389 * subsystem vendor/device is used only for this specific
1390 * board, the port can't be disabled solely with the
1391 * information; however, turning off SIDPR access works around
1392 * the problem. Turn it off.
1393 *
1394 * This problem is reported in bnc#441240.
1395 *
1396 * https://bugzilla.novell.com/show_bug.cgi?id=441420
1397 */
1398 if (pdev->vendor == PCI_VENDOR_ID_INTEL && pdev->device == 0x2920 &&
1399 pdev->subsystem_vendor == PCI_VENDOR_ID_SAMSUNG &&
1400 pdev->subsystem_device == 0xb049) {
1401 dev_printk(KERN_WARNING, host->dev,
1402 "Samsung DB-P70 detected, disabling SIDPR\n");
1403 return true;
1404 }
1405
1406 return false;
1407}
1408
Tejun Heobe77e432008-07-31 17:02:44 +09001409static int __devinit piix_init_sidpr(struct ata_host *host)
Tejun Heoc7290722008-01-18 18:36:30 +09001410{
1411 struct pci_dev *pdev = to_pci_dev(host->dev);
1412 struct piix_host_priv *hpriv = host->private_data;
Tejun Heobe77e432008-07-31 17:02:44 +09001413 struct ata_link *link0 = &host->ports[0]->link;
Tejun Heocb6716c2008-05-01 10:03:08 +09001414 u32 scontrol;
Tejun Heobe77e432008-07-31 17:02:44 +09001415 int i, rc;
Tejun Heoc7290722008-01-18 18:36:30 +09001416
1417 /* check for availability */
1418 for (i = 0; i < 4; i++)
1419 if (hpriv->map[i] == IDE)
Tejun Heobe77e432008-07-31 17:02:44 +09001420 return 0;
Tejun Heoc7290722008-01-18 18:36:30 +09001421
Tejun Heoe9c16702009-03-03 13:52:16 +09001422 /* is it blacklisted? */
1423 if (piix_no_sidpr(host))
1424 return 0;
1425
Tejun Heoc7290722008-01-18 18:36:30 +09001426 if (!(host->ports[0]->flags & PIIX_FLAG_SIDPR))
Tejun Heobe77e432008-07-31 17:02:44 +09001427 return 0;
Tejun Heoc7290722008-01-18 18:36:30 +09001428
1429 if (pci_resource_start(pdev, PIIX_SIDPR_BAR) == 0 ||
1430 pci_resource_len(pdev, PIIX_SIDPR_BAR) != PIIX_SIDPR_LEN)
Tejun Heobe77e432008-07-31 17:02:44 +09001431 return 0;
Tejun Heoc7290722008-01-18 18:36:30 +09001432
1433 if (pcim_iomap_regions(pdev, 1 << PIIX_SIDPR_BAR, DRV_NAME))
Tejun Heobe77e432008-07-31 17:02:44 +09001434 return 0;
Tejun Heoc7290722008-01-18 18:36:30 +09001435
1436 hpriv->sidpr = pcim_iomap_table(pdev)[PIIX_SIDPR_BAR];
Tejun Heocb6716c2008-05-01 10:03:08 +09001437
1438 /* SCR access via SIDPR doesn't work on some configurations.
1439 * Give it a test drive by inhibiting power save modes which
1440 * we'll do anyway.
1441 */
Tejun Heobe77e432008-07-31 17:02:44 +09001442 piix_sidpr_scr_read(link0, SCR_CONTROL, &scontrol);
Tejun Heocb6716c2008-05-01 10:03:08 +09001443
1444 /* if IPM is already 3, SCR access is probably working. Don't
1445 * un-inhibit power save modes as BIOS might have inhibited
1446 * them for a reason.
1447 */
1448 if ((scontrol & 0xf00) != 0x300) {
1449 scontrol |= 0x300;
Tejun Heobe77e432008-07-31 17:02:44 +09001450 piix_sidpr_scr_write(link0, SCR_CONTROL, scontrol);
1451 piix_sidpr_scr_read(link0, SCR_CONTROL, &scontrol);
Tejun Heocb6716c2008-05-01 10:03:08 +09001452
1453 if ((scontrol & 0xf00) != 0x300) {
1454 dev_printk(KERN_INFO, host->dev, "SCR access via "
1455 "SIDPR is available but doesn't work\n");
Tejun Heobe77e432008-07-31 17:02:44 +09001456 return 0;
Tejun Heocb6716c2008-05-01 10:03:08 +09001457 }
1458 }
1459
Tejun Heobe77e432008-07-31 17:02:44 +09001460 /* okay, SCRs available, set ops and ask libata for slave_link */
1461 for (i = 0; i < 2; i++) {
1462 struct ata_port *ap = host->ports[i];
1463
1464 ap->ops = &piix_sidpr_sata_ops;
1465
1466 if (ap->flags & ATA_FLAG_SLAVE_POSS) {
1467 rc = ata_slave_link_init(ap);
1468 if (rc)
1469 return rc;
1470 }
1471 }
1472
1473 return 0;
Tejun Heoc7290722008-01-18 18:36:30 +09001474}
1475
Tejun Heo2852bcf2009-01-02 12:04:48 +09001476static void piix_iocfg_bit18_quirk(struct ata_host *host)
Tejun Heo43a98f02007-08-23 10:15:18 +09001477{
Jeff Garzik18552562007-10-03 15:15:40 -04001478 static const struct dmi_system_id sysids[] = {
Tejun Heo43a98f02007-08-23 10:15:18 +09001479 {
1480 /* Clevo M570U sets IOCFG bit 18 if the cdrom
1481 * isn't used to boot the system which
1482 * disables the channel.
1483 */
1484 .ident = "M570U",
1485 .matches = {
1486 DMI_MATCH(DMI_SYS_VENDOR, "Clevo Co."),
1487 DMI_MATCH(DMI_PRODUCT_NAME, "M570U"),
1488 },
1489 },
Jeff Garzik7d051542007-09-01 06:48:52 -04001490
1491 { } /* terminate list */
Tejun Heo43a98f02007-08-23 10:15:18 +09001492 };
Tejun Heo2852bcf2009-01-02 12:04:48 +09001493 struct pci_dev *pdev = to_pci_dev(host->dev);
1494 struct piix_host_priv *hpriv = host->private_data;
Tejun Heo43a98f02007-08-23 10:15:18 +09001495
1496 if (!dmi_check_system(sysids))
1497 return;
1498
1499 /* The datasheet says that bit 18 is NOOP but certain systems
1500 * seem to use it to disable a channel. Clear the bit on the
1501 * affected systems.
1502 */
Tejun Heo2852bcf2009-01-02 12:04:48 +09001503 if (hpriv->saved_iocfg & (1 << 18)) {
Tejun Heo43a98f02007-08-23 10:15:18 +09001504 dev_printk(KERN_INFO, &pdev->dev,
1505 "applying IOCFG bit18 quirk\n");
Tejun Heo2852bcf2009-01-02 12:04:48 +09001506 pci_write_config_dword(pdev, PIIX_IOCFG,
1507 hpriv->saved_iocfg & ~(1 << 18));
Tejun Heo43a98f02007-08-23 10:15:18 +09001508 }
1509}
1510
Rafael J. Wysocki5f451fe2009-01-19 20:59:22 +01001511static bool piix_broken_system_poweroff(struct pci_dev *pdev)
1512{
1513 static const struct dmi_system_id broken_systems[] = {
1514 {
1515 .ident = "HP Compaq 2510p",
1516 .matches = {
1517 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
1518 DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq 2510p"),
1519 },
1520 /* PCI slot number of the controller */
1521 .driver_data = (void *)0x1FUL,
1522 },
Ville Syrjala65e31642009-05-19 01:37:44 +03001523 {
1524 .ident = "HP Compaq nc6000",
1525 .matches = {
1526 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
1527 DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq nc6000"),
1528 },
1529 /* PCI slot number of the controller */
1530 .driver_data = (void *)0x1FUL,
1531 },
Rafael J. Wysocki5f451fe2009-01-19 20:59:22 +01001532
1533 { } /* terminate list */
1534 };
1535 const struct dmi_system_id *dmi = dmi_first_match(broken_systems);
1536
1537 if (dmi) {
1538 unsigned long slot = (unsigned long)dmi->driver_data;
1539 /* apply the quirk only to on-board controllers */
1540 return slot == PCI_SLOT(pdev->devfn);
1541 }
1542
1543 return false;
1544}
1545
Alan Coxc621b142005-12-08 19:22:28 +00001546/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07001547 * piix_init_one - Register PIIX ATA PCI device with kernel services
1548 * @pdev: PCI device to register
1549 * @ent: Entry in piix_pci_tbl matching with @pdev
1550 *
1551 * Called from kernel PCI layer. We probe for combined mode (sigh),
1552 * and then hand over control to libata, for it to do the rest.
1553 *
1554 * LOCKING:
1555 * Inherited from PCI layer (may sleep).
1556 *
1557 * RETURNS:
1558 * Zero on success, or -ERRNO value.
1559 */
1560
Adrian Bunkbc5468f2008-01-30 22:02:02 +02001561static int __devinit piix_init_one(struct pci_dev *pdev,
1562 const struct pci_device_id *ent)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001563{
1564 static int printed_version;
Tejun Heo24dc5f32007-01-20 16:00:28 +09001565 struct device *dev = &pdev->dev;
Tejun Heod33f58b2006-03-01 01:25:39 +09001566 struct ata_port_info port_info[2];
Tejun Heo1626aeb2007-05-04 12:43:58 +02001567 const struct ata_port_info *ppi[] = { &port_info[0], &port_info[1] };
Tejun Heoa97c40062010-09-01 17:50:08 +02001568 struct scsi_host_template *sht = &piix_sht;
Jeff Garzikcca39742006-08-24 03:19:22 -04001569 unsigned long port_flags;
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001570 struct ata_host *host;
1571 struct piix_host_priv *hpriv;
1572 int rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001573
1574 if (!printed_version++)
Jeff Garzik6248e642005-10-30 06:42:18 -05001575 dev_printk(KERN_DEBUG, &pdev->dev,
1576 "version " DRV_VERSION "\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001577
Alan Cox347979a2009-05-06 17:10:08 +01001578 /* no hotplugging support for later devices (FIXME) */
1579 if (!in_module_init && ent->driver_data >= ich5_sata)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001580 return -ENODEV;
1581
Rafael J. Wysocki5f451fe2009-01-19 20:59:22 +01001582 if (piix_broken_system_poweroff(pdev)) {
1583 piix_port_info[ent->driver_data].flags |=
1584 ATA_FLAG_NO_POWEROFF_SPINDOWN |
1585 ATA_FLAG_NO_HIBERNATE_SPINDOWN;
1586 dev_info(&pdev->dev, "quirky BIOS, skipping spindown "
1587 "on poweroff and hibernation\n");
1588 }
1589
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001590 port_info[0] = piix_port_info[ent->driver_data];
1591 port_info[1] = piix_port_info[ent->driver_data];
1592
1593 port_flags = port_info[0].flags;
1594
1595 /* enable device and prepare host */
1596 rc = pcim_enable_device(pdev);
1597 if (rc)
1598 return rc;
1599
Tejun Heo2852bcf2009-01-02 12:04:48 +09001600 hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL);
1601 if (!hpriv)
1602 return -ENOMEM;
1603
1604 /* Save IOCFG, this will be used for cable detection, quirk
1605 * detection and restoration on detach. This is necessary
1606 * because some ACPI implementations mess up cable related
1607 * bits on _STM. Reported on kernel bz#11879.
1608 */
1609 pci_read_config_dword(pdev, PIIX_IOCFG, &hpriv->saved_iocfg);
1610
Tejun Heo5016d7d2008-03-26 15:46:58 +09001611 /* ICH6R may be driven by either ata_piix or ahci driver
1612 * regardless of BIOS configuration. Make sure AHCI mode is
1613 * off.
1614 */
1615 if (pdev->vendor == PCI_VENDOR_ID_INTEL && pdev->device == 0x2652) {
Stephen Hemmingerda3ceb22008-09-08 09:31:39 -07001616 rc = piix_disable_ahci(pdev);
Tejun Heo5016d7d2008-03-26 15:46:58 +09001617 if (rc)
1618 return rc;
1619 }
1620
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001621 /* SATA map init can change port_info, do it before prepping host */
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001622 if (port_flags & ATA_FLAG_SATA)
1623 hpriv->map = piix_init_sata_map(pdev, port_info,
1624 piix_map_db_table[ent->driver_data]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001625
Tejun Heo1c5afdf2010-05-19 22:10:22 +02001626 rc = ata_pci_bmdma_prepare_host(pdev, ppi, &host);
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001627 if (rc)
1628 return rc;
1629 host->private_data = hpriv;
Tejun Heoff0fc142005-12-18 17:17:07 +09001630
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001631 /* initialize controller */
Tejun Heoc7290722008-01-18 18:36:30 +09001632 if (port_flags & ATA_FLAG_SATA) {
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001633 piix_init_pcs(host, piix_map_db_table[ent->driver_data]);
Tejun Heobe77e432008-07-31 17:02:44 +09001634 rc = piix_init_sidpr(host);
1635 if (rc)
1636 return rc;
Tejun Heoa97c40062010-09-01 17:50:08 +02001637 if (host->ports[0]->ops == &piix_sidpr_sata_ops)
1638 sht = &piix_sidpr_sht;
Tejun Heoc7290722008-01-18 18:36:30 +09001639 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001640
Tejun Heo43a98f02007-08-23 10:15:18 +09001641 /* apply IOCFG bit18 quirk */
Tejun Heo2852bcf2009-01-02 12:04:48 +09001642 piix_iocfg_bit18_quirk(host);
Tejun Heo43a98f02007-08-23 10:15:18 +09001643
Linus Torvalds1da177e2005-04-16 15:20:36 -07001644 /* On ICH5, some BIOSen disable the interrupt using the
1645 * PCI_COMMAND_INTX_DISABLE bit added in PCI 2.3.
1646 * On ICH6, this bit has the same effect, but only when
1647 * MSI is disabled (and it is disabled, as we don't use
1648 * message-signalled interrupts currently).
1649 */
Jeff Garzikcca39742006-08-24 03:19:22 -04001650 if (port_flags & PIIX_FLAG_CHECKINTR)
Brett M Russa04ce0f2005-08-15 15:23:41 -04001651 pci_intx(pdev, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001652
Alan Coxc621b142005-12-08 19:22:28 +00001653 if (piix_check_450nx_errata(pdev)) {
1654 /* This writes into the master table but it does not
1655 really matter for this errata as we will apply it to
1656 all the PIIX devices on the board */
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001657 host->ports[0]->mwdma_mask = 0;
1658 host->ports[0]->udma_mask = 0;
1659 host->ports[1]->mwdma_mask = 0;
1660 host->ports[1]->udma_mask = 0;
Alan Coxc621b142005-12-08 19:22:28 +00001661 }
Arjan van de Ven517d3cc2009-05-13 15:02:42 +01001662 host->flags |= ATA_HOST_PARALLEL_SCAN;
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001663
1664 pci_set_master(pdev);
Tejun Heoa97c40062010-09-01 17:50:08 +02001665 return ata_pci_sff_activate_host(host, ata_bmdma_interrupt, sht);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001666}
1667
Tejun Heo2852bcf2009-01-02 12:04:48 +09001668static void piix_remove_one(struct pci_dev *pdev)
1669{
1670 struct ata_host *host = dev_get_drvdata(&pdev->dev);
1671 struct piix_host_priv *hpriv = host->private_data;
1672
1673 pci_write_config_dword(pdev, PIIX_IOCFG, hpriv->saved_iocfg);
1674
1675 ata_pci_remove_one(pdev);
1676}
1677
Linus Torvalds1da177e2005-04-16 15:20:36 -07001678static int __init piix_init(void)
1679{
1680 int rc;
1681
Pavel Roskinb7887192006-08-10 18:13:18 +09001682 DPRINTK("pci_register_driver\n");
1683 rc = pci_register_driver(&piix_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001684 if (rc)
1685 return rc;
1686
1687 in_module_init = 0;
1688
1689 DPRINTK("done\n");
1690 return 0;
1691}
1692
Linus Torvalds1da177e2005-04-16 15:20:36 -07001693static void __exit piix_exit(void)
1694{
1695 pci_unregister_driver(&piix_pci_driver);
1696}
1697
1698module_init(piix_init);
1699module_exit(piix_exit);