blob: d6c4bcb304f0d89ba37e44711e38a959d5ed2aad [file] [log] [blame]
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -08001/* Copyright (c) 2012-2017, The Linux Foundation. All rights reserved.
2 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 *
12 */
13
14#ifndef __H_VIDC_HFI_HELPER_H__
15#define __H_VIDC_HFI_HELPER_H__
16
17#define HFI_COMMON_BASE (0)
18#define HFI_OX_BASE (0x01000000)
19
20#define HFI_VIDEO_DOMAIN_ENCODER (HFI_COMMON_BASE + 0x1)
21#define HFI_VIDEO_DOMAIN_DECODER (HFI_COMMON_BASE + 0x2)
22#define HFI_VIDEO_DOMAIN_VPE (HFI_COMMON_BASE + 0x4)
23#define HFI_VIDEO_DOMAIN_MBI (HFI_COMMON_BASE + 0x8)
24
25#define HFI_DOMAIN_BASE_COMMON (HFI_COMMON_BASE + 0)
26#define HFI_DOMAIN_BASE_VDEC (HFI_COMMON_BASE + 0x01000000)
27#define HFI_DOMAIN_BASE_VENC (HFI_COMMON_BASE + 0x02000000)
28#define HFI_DOMAIN_BASE_VPE (HFI_COMMON_BASE + 0x03000000)
29
30#define HFI_VIDEO_ARCH_OX (HFI_COMMON_BASE + 0x1)
31
32#define HFI_ARCH_COMMON_OFFSET (0)
33#define HFI_ARCH_OX_OFFSET (0x00200000)
34
35#define HFI_CMD_START_OFFSET (0x00010000)
36#define HFI_MSG_START_OFFSET (0x00020000)
37
38#define HFI_ERR_NONE HFI_COMMON_BASE
39#define HFI_ERR_SYS_FATAL (HFI_COMMON_BASE + 0x1)
40#define HFI_ERR_SYS_INVALID_PARAMETER (HFI_COMMON_BASE + 0x2)
41#define HFI_ERR_SYS_VERSION_MISMATCH (HFI_COMMON_BASE + 0x3)
42#define HFI_ERR_SYS_INSUFFICIENT_RESOURCES (HFI_COMMON_BASE + 0x4)
43#define HFI_ERR_SYS_MAX_SESSIONS_REACHED (HFI_COMMON_BASE + 0x5)
44#define HFI_ERR_SYS_UNSUPPORTED_CODEC (HFI_COMMON_BASE + 0x6)
45#define HFI_ERR_SYS_SESSION_IN_USE (HFI_COMMON_BASE + 0x7)
46#define HFI_ERR_SYS_SESSION_ID_OUT_OF_RANGE (HFI_COMMON_BASE + 0x8)
47#define HFI_ERR_SYS_UNSUPPORTED_DOMAIN (HFI_COMMON_BASE + 0x9)
48
49#define HFI_ERR_SESSION_FATAL (HFI_COMMON_BASE + 0x1001)
50#define HFI_ERR_SESSION_INVALID_PARAMETER (HFI_COMMON_BASE + 0x1002)
51#define HFI_ERR_SESSION_BAD_POINTER (HFI_COMMON_BASE + 0x1003)
52#define HFI_ERR_SESSION_INVALID_SESSION_ID (HFI_COMMON_BASE + 0x1004)
53#define HFI_ERR_SESSION_INVALID_STREAM_ID (HFI_COMMON_BASE + 0x1005)
54#define HFI_ERR_SESSION_INCORRECT_STATE_OPERATION \
55 (HFI_COMMON_BASE + 0x1006)
56#define HFI_ERR_SESSION_UNSUPPORTED_PROPERTY (HFI_COMMON_BASE + 0x1007)
57
58#define HFI_ERR_SESSION_UNSUPPORTED_SETTING (HFI_COMMON_BASE + 0x1008)
59
60#define HFI_ERR_SESSION_INSUFFICIENT_RESOURCES (HFI_COMMON_BASE + 0x1009)
61
62#define HFI_ERR_SESSION_STREAM_CORRUPT_OUTPUT_STALLED \
63 (HFI_COMMON_BASE + 0x100A)
64
65#define HFI_ERR_SESSION_STREAM_CORRUPT (HFI_COMMON_BASE + 0x100B)
66#define HFI_ERR_SESSION_ENC_OVERFLOW (HFI_COMMON_BASE + 0x100C)
67#define HFI_ERR_SESSION_UNSUPPORTED_STREAM (HFI_COMMON_BASE + 0x100D)
68#define HFI_ERR_SESSION_CMDSIZE (HFI_COMMON_BASE + 0x100E)
69#define HFI_ERR_SESSION_UNSUPPORT_CMD (HFI_COMMON_BASE + 0x100F)
70#define HFI_ERR_SESSION_UNSUPPORT_BUFFERTYPE (HFI_COMMON_BASE + 0x1010)
71#define HFI_ERR_SESSION_BUFFERCOUNT_TOOSMALL (HFI_COMMON_BASE + 0x1011)
72#define HFI_ERR_SESSION_INVALID_SCALE_FACTOR (HFI_COMMON_BASE + 0x1012)
73#define HFI_ERR_SESSION_UPSCALE_NOT_SUPPORTED (HFI_COMMON_BASE + 0x1013)
74
75#define HFI_EVENT_SYS_ERROR (HFI_COMMON_BASE + 0x1)
76#define HFI_EVENT_SESSION_ERROR (HFI_COMMON_BASE + 0x2)
77
78#define HFI_VIDEO_CODEC_H264 0x00000002
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -080079#define HFI_VIDEO_CODEC_MPEG1 0x00000008
80#define HFI_VIDEO_CODEC_MPEG2 0x00000010
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -080081#define HFI_VIDEO_CODEC_VP8 0x00001000
82#define HFI_VIDEO_CODEC_HEVC 0x00002000
83#define HFI_VIDEO_CODEC_VP9 0x00004000
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -080084
Umesh Pandey3cfce632017-03-02 13:56:18 -080085#define HFI_PROFILE_UNKNOWN 0x00000000
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -080086#define HFI_H264_PROFILE_BASELINE 0x00000001
87#define HFI_H264_PROFILE_MAIN 0x00000002
88#define HFI_H264_PROFILE_HIGH 0x00000004
89#define HFI_H264_PROFILE_STEREO_HIGH 0x00000008
90#define HFI_H264_PROFILE_MULTIVIEW_HIGH 0x00000010
91#define HFI_H264_PROFILE_CONSTRAINED_BASE 0x00000020
92#define HFI_H264_PROFILE_CONSTRAINED_HIGH 0x00000040
93
Umesh Pandey3cfce632017-03-02 13:56:18 -080094#define HFI_LEVEL_UNKNOWN 0x00000000
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -080095#define HFI_H264_LEVEL_1 0x00000001
96#define HFI_H264_LEVEL_1b 0x00000002
97#define HFI_H264_LEVEL_11 0x00000004
98#define HFI_H264_LEVEL_12 0x00000008
99#define HFI_H264_LEVEL_13 0x00000010
100#define HFI_H264_LEVEL_2 0x00000020
101#define HFI_H264_LEVEL_21 0x00000040
102#define HFI_H264_LEVEL_22 0x00000080
103#define HFI_H264_LEVEL_3 0x00000100
104#define HFI_H264_LEVEL_31 0x00000200
105#define HFI_H264_LEVEL_32 0x00000400
106#define HFI_H264_LEVEL_4 0x00000800
107#define HFI_H264_LEVEL_41 0x00001000
108#define HFI_H264_LEVEL_42 0x00002000
109#define HFI_H264_LEVEL_5 0x00004000
110#define HFI_H264_LEVEL_51 0x00008000
Chinmay Sawarkar2de3f772017-02-07 12:03:44 -0800111#define HFI_H264_LEVEL_52 0x00010000
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800112
113#define HFI_MPEG2_PROFILE_SIMPLE 0x00000001
114#define HFI_MPEG2_PROFILE_MAIN 0x00000002
115#define HFI_MPEG2_PROFILE_422 0x00000004
116#define HFI_MPEG2_PROFILE_SNR 0x00000008
117#define HFI_MPEG2_PROFILE_SPATIAL 0x00000010
118#define HFI_MPEG2_PROFILE_HIGH 0x00000020
119
120#define HFI_MPEG2_LEVEL_LL 0x00000001
121#define HFI_MPEG2_LEVEL_ML 0x00000002
122#define HFI_MPEG2_LEVEL_H14 0x00000004
123#define HFI_MPEG2_LEVEL_HL 0x00000008
124
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800125#define HFI_VPX_PROFILE_SIMPLE 0x00000001
126#define HFI_VPX_PROFILE_ADVANCED 0x00000002
127#define HFI_VPX_PROFILE_VERSION_0 0x00000004
128#define HFI_VPX_PROFILE_VERSION_1 0x00000008
129#define HFI_VPX_PROFILE_VERSION_2 0x00000010
130#define HFI_VPX_PROFILE_VERSION_3 0x00000020
131
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800132#define HFI_HEVC_PROFILE_MAIN 0x00000001
133#define HFI_HEVC_PROFILE_MAIN10 0x00000002
134#define HFI_HEVC_PROFILE_MAIN_STILL_PIC 0x00000004
135
136#define HFI_HEVC_LEVEL_1 0x00000001
137#define HFI_HEVC_LEVEL_2 0x00000002
138#define HFI_HEVC_LEVEL_21 0x00000004
139#define HFI_HEVC_LEVEL_3 0x00000008
140#define HFI_HEVC_LEVEL_31 0x00000010
141#define HFI_HEVC_LEVEL_4 0x00000020
142#define HFI_HEVC_LEVEL_41 0x00000040
143#define HFI_HEVC_LEVEL_5 0x00000080
144#define HFI_HEVC_LEVEL_51 0x00000100
145#define HFI_HEVC_LEVEL_52 0x00000200
146#define HFI_HEVC_LEVEL_6 0x00000400
147#define HFI_HEVC_LEVEL_61 0x00000800
148#define HFI_HEVC_LEVEL_62 0x00001000
149
150#define HFI_HEVC_TIER_MAIN 0x1
151#define HFI_HEVC_TIER_HIGH0 0x2
152
153#define HFI_BUFFER_INPUT (HFI_COMMON_BASE + 0x1)
154#define HFI_BUFFER_OUTPUT (HFI_COMMON_BASE + 0x2)
155#define HFI_BUFFER_OUTPUT2 (HFI_COMMON_BASE + 0x3)
156#define HFI_BUFFER_INTERNAL_PERSIST (HFI_COMMON_BASE + 0x4)
157#define HFI_BUFFER_INTERNAL_PERSIST_1 (HFI_COMMON_BASE + 0x5)
158
159#define HFI_BITDEPTH_8 (HFI_COMMON_BASE + 0x0)
160#define HFI_BITDEPTH_9 (HFI_COMMON_BASE + 0x1)
161#define HFI_BITDEPTH_10 (HFI_COMMON_BASE + 0x2)
162
163#define HFI_VENC_PERFMODE_MAX_QUALITY 0x1
164#define HFI_VENC_PERFMODE_POWER_SAVE 0x2
165
Praneeth Paladugu238977b2016-12-06 12:51:26 -0800166#define HFI_WORKMODE_1 (HFI_COMMON_BASE + 0x1)
167#define HFI_WORKMODE_2 (HFI_COMMON_BASE + 0x2)
168
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800169struct hfi_buffer_info {
170 u32 buffer_addr;
171 u32 extra_data_addr;
172};
173
174#define HFI_PROPERTY_SYS_COMMON_START \
175 (HFI_DOMAIN_BASE_COMMON + HFI_ARCH_COMMON_OFFSET + 0x0000)
176#define HFI_PROPERTY_SYS_DEBUG_CONFIG \
177 (HFI_PROPERTY_SYS_COMMON_START + 0x001)
178#define HFI_PROPERTY_SYS_RESOURCE_OCMEM_REQUIREMENT_INFO \
179 (HFI_PROPERTY_SYS_COMMON_START + 0x002)
180#define HFI_PROPERTY_SYS_CONFIG_VCODEC_CLKFREQ \
181 (HFI_PROPERTY_SYS_COMMON_START + 0x003)
182#define HFI_PROPERTY_SYS_IDLE_INDICATOR \
183 (HFI_PROPERTY_SYS_COMMON_START + 0x004)
184#define HFI_PROPERTY_SYS_CODEC_POWER_PLANE_CTRL \
185 (HFI_PROPERTY_SYS_COMMON_START + 0x005)
186#define HFI_PROPERTY_SYS_IMAGE_VERSION \
187 (HFI_PROPERTY_SYS_COMMON_START + 0x006)
188#define HFI_PROPERTY_SYS_CONFIG_COVERAGE \
189 (HFI_PROPERTY_SYS_COMMON_START + 0x007)
190
191#define HFI_PROPERTY_PARAM_COMMON_START \
192 (HFI_DOMAIN_BASE_COMMON + HFI_ARCH_COMMON_OFFSET + 0x1000)
193#define HFI_PROPERTY_PARAM_FRAME_SIZE \
194 (HFI_PROPERTY_PARAM_COMMON_START + 0x001)
195#define HFI_PROPERTY_PARAM_UNCOMPRESSED_PLANE_ACTUAL_INFO \
196 (HFI_PROPERTY_PARAM_COMMON_START + 0x002)
197#define HFI_PROPERTY_PARAM_UNCOMPRESSED_FORMAT_SELECT \
198 (HFI_PROPERTY_PARAM_COMMON_START + 0x003)
199#define HFI_PROPERTY_PARAM_UNCOMPRESSED_FORMAT_SUPPORTED \
200 (HFI_PROPERTY_PARAM_COMMON_START + 0x004)
201#define HFI_PROPERTY_PARAM_PROFILE_LEVEL_CURRENT \
202 (HFI_PROPERTY_PARAM_COMMON_START + 0x005)
203#define HFI_PROPERTY_PARAM_PROFILE_LEVEL_SUPPORTED \
204 (HFI_PROPERTY_PARAM_COMMON_START + 0x006)
205#define HFI_PROPERTY_PARAM_CAPABILITY_SUPPORTED \
206 (HFI_PROPERTY_PARAM_COMMON_START + 0x007)
207#define HFI_PROPERTY_PARAM_PROPERTIES_SUPPORTED \
208 (HFI_PROPERTY_PARAM_COMMON_START + 0x008)
209#define HFI_PROPERTY_PARAM_CODEC_SUPPORTED \
210 (HFI_PROPERTY_PARAM_COMMON_START + 0x009)
211#define HFI_PROPERTY_PARAM_NAL_STREAM_FORMAT_SUPPORTED \
212 (HFI_PROPERTY_PARAM_COMMON_START + 0x00A)
213#define HFI_PROPERTY_PARAM_NAL_STREAM_FORMAT_SELECT \
214 (HFI_PROPERTY_PARAM_COMMON_START + 0x00B)
215#define HFI_PROPERTY_PARAM_MULTI_VIEW_FORMAT \
216 (HFI_PROPERTY_PARAM_COMMON_START + 0x00C)
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800217#define HFI_PROPERTY_PARAM_CODEC_MASK_SUPPORTED \
218 (HFI_PROPERTY_PARAM_COMMON_START + 0x00E)
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800219#define HFI_PROPERTY_PARAM_MAX_SESSIONS_SUPPORTED \
220 (HFI_PROPERTY_PARAM_COMMON_START + 0x010)
Karthikeyan Periasamya0e4bad2017-04-26 12:51:10 -0700221#define HFI_PROPERTY_PARAM_SECURE_SESSION \
222 (HFI_PROPERTY_PARAM_COMMON_START + 0x011)
Praneeth Paladugu238977b2016-12-06 12:51:26 -0800223#define HFI_PROPERTY_PARAM_WORK_MODE \
224 (HFI_PROPERTY_PARAM_COMMON_START + 0x015)
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800225
226#define HFI_PROPERTY_CONFIG_COMMON_START \
227 (HFI_DOMAIN_BASE_COMMON + HFI_ARCH_COMMON_OFFSET + 0x2000)
228#define HFI_PROPERTY_CONFIG_FRAME_RATE \
229 (HFI_PROPERTY_CONFIG_COMMON_START + 0x001)
Praneeth Paladugu238977b2016-12-06 12:51:26 -0800230#define HFI_PROPERTY_CONFIG_VIDEOCORES_USAGE \
231 (HFI_PROPERTY_CONFIG_COMMON_START + 0x002)
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800232
233#define HFI_PROPERTY_PARAM_VDEC_COMMON_START \
234 (HFI_DOMAIN_BASE_VDEC + HFI_ARCH_COMMON_OFFSET + 0x3000)
235#define HFI_PROPERTY_PARAM_VDEC_MULTI_STREAM \
236 (HFI_PROPERTY_PARAM_VDEC_COMMON_START + 0x001)
237#define HFI_PROPERTY_PARAM_VDEC_CONCEAL_COLOR \
238 (HFI_PROPERTY_PARAM_VDEC_COMMON_START + 0x002)
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800239#define HFI_PROPERTY_PARAM_VDEC_PIXEL_BITDEPTH \
240 (HFI_PROPERTY_PARAM_VDEC_COMMON_START + 0x007)
241#define HFI_PROPERTY_PARAM_VDEC_PIC_STRUCT \
242 (HFI_PROPERTY_PARAM_VDEC_COMMON_START + 0x009)
243#define HFI_PROPERTY_PARAM_VDEC_COLOUR_SPACE \
244 (HFI_PROPERTY_PARAM_VDEC_COMMON_START + 0x00A)
245
246
247#define HFI_PROPERTY_CONFIG_VDEC_COMMON_START \
248 (HFI_DOMAIN_BASE_VDEC + HFI_ARCH_COMMON_OFFSET + 0x4000)
249
250#define HFI_PROPERTY_PARAM_VENC_COMMON_START \
251 (HFI_DOMAIN_BASE_VENC + HFI_ARCH_COMMON_OFFSET + 0x5000)
252#define HFI_PROPERTY_PARAM_VENC_SLICE_DELIVERY_MODE \
253 (HFI_PROPERTY_PARAM_VENC_COMMON_START + 0x001)
254#define HFI_PROPERTY_PARAM_VENC_H264_ENTROPY_CONTROL \
255 (HFI_PROPERTY_PARAM_VENC_COMMON_START + 0x002)
256#define HFI_PROPERTY_PARAM_VENC_H264_DEBLOCK_CONTROL \
257 (HFI_PROPERTY_PARAM_VENC_COMMON_START + 0x003)
258#define HFI_PROPERTY_PARAM_VENC_RATE_CONTROL \
259 (HFI_PROPERTY_PARAM_VENC_COMMON_START + 0x004)
Umesh Pandey3cfce632017-03-02 13:56:18 -0800260#define HFI_PROPERTY_PARAM_VENC_SESSION_QP_RANGE \
261 (HFI_PROPERTY_PARAM_VENC_COMMON_START + 0x009)
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800262#define HFI_PROPERTY_PARAM_VENC_OPEN_GOP \
263 (HFI_PROPERTY_PARAM_VENC_COMMON_START + 0x00C)
264#define HFI_PROPERTY_PARAM_VENC_INTRA_REFRESH \
265 (HFI_PROPERTY_PARAM_VENC_COMMON_START + 0x00D)
266#define HFI_PROPERTY_PARAM_VENC_MULTI_SLICE_CONTROL \
267 (HFI_PROPERTY_PARAM_VENC_COMMON_START + 0x00E)
268#define HFI_PROPERTY_PARAM_VENC_VBV_HRD_BUF_SIZE \
269 (HFI_PROPERTY_PARAM_VENC_COMMON_START + 0x00F)
270#define HFI_PROPERTY_PARAM_VENC_QUALITY_VS_SPEED \
271 (HFI_PROPERTY_PARAM_VENC_COMMON_START + 0x010)
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800272#define HFI_PROPERTY_PARAM_VENC_H264_SPS_ID \
273 (HFI_PROPERTY_PARAM_VENC_COMMON_START + 0x014)
274#define HFI_PROPERTY_PARAM_VENC_H264_PPS_ID \
275 (HFI_PROPERTY_PARAM_VENC_COMMON_START + 0x015)
Umesh Pandey7fce7ee2017-03-13 17:59:48 -0700276#define HFI_PROPERTY_PARAM_VENC_GENERATE_AUDNAL \
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800277 (HFI_PROPERTY_PARAM_VENC_COMMON_START + 0x016)
278#define HFI_PROPERTY_PARAM_VENC_ASPECT_RATIO \
279 (HFI_PROPERTY_PARAM_VENC_COMMON_START + 0x017)
280#define HFI_PROPERTY_PARAM_VENC_NUMREF \
281 (HFI_PROPERTY_PARAM_VENC_COMMON_START + 0x018)
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800282#define HFI_PROPERTY_PARAM_VENC_LTRMODE \
283 (HFI_PROPERTY_PARAM_VENC_COMMON_START + 0x01C)
284#define HFI_PROPERTY_PARAM_VENC_VIDEO_SIGNAL_INFO \
285 (HFI_PROPERTY_PARAM_VENC_COMMON_START + 0x01D)
286#define HFI_PROPERTY_PARAM_VENC_H264_VUI_TIMING_INFO \
287 (HFI_PROPERTY_PARAM_VENC_COMMON_START + 0x01E)
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800288#define HFI_PROPERTY_PARAM_VENC_LOW_LATENCY_MODE \
289 (HFI_PROPERTY_PARAM_VENC_COMMON_START + 0x022)
290#define HFI_PROPERTY_PARAM_VENC_PRESERVE_TEXT_QUALITY \
291 (HFI_PROPERTY_PARAM_VENC_COMMON_START + 0x023)
292#define HFI_PROPERTY_PARAM_VENC_H264_8X8_TRANSFORM \
293 (HFI_PROPERTY_PARAM_VENC_COMMON_START + 0x025)
294#define HFI_PROPERTY_PARAM_VENC_HIER_P_MAX_NUM_ENH_LAYER \
295 (HFI_PROPERTY_PARAM_VENC_COMMON_START + 0x026)
296#define HFI_PROPERTY_PARAM_VENC_DISABLE_RC_TIMESTAMP \
297 (HFI_PROPERTY_PARAM_VENC_COMMON_START + 0x027)
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800298#define HFI_PROPERTY_PARAM_VENC_VPX_ERROR_RESILIENCE_MODE \
299 (HFI_PROPERTY_PARAM_VENC_COMMON_START + 0x029)
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800300#define HFI_PROPERTY_PARAM_VENC_HIER_B_MAX_NUM_ENH_LAYER \
301 (HFI_PROPERTY_PARAM_VENC_COMMON_START + 0x02C)
302#define HFI_PROPERTY_PARAM_VENC_HIER_P_HYBRID_MODE \
303 (HFI_PROPERTY_PARAM_VENC_COMMON_START + 0x02F)
304#define HFI_PROPERTY_PARAM_VENC_BITRATE_TYPE \
305 (HFI_PROPERTY_PARAM_VENC_COMMON_START + 0x031)
306#define HFI_PROPERTY_PARAM_VENC_VQZIP_SEI_TYPE \
307 (HFI_PROPERTY_PARAM_VENC_COMMON_START + 0x033)
308#define HFI_PROPERTY_PARAM_VENC_IFRAMESIZE \
309 (HFI_PROPERTY_PARAM_VENC_COMMON_START + 0x034)
310
311#define HFI_PROPERTY_CONFIG_VENC_COMMON_START \
312 (HFI_DOMAIN_BASE_VENC + HFI_ARCH_COMMON_OFFSET + 0x6000)
313#define HFI_PROPERTY_CONFIG_VENC_TARGET_BITRATE \
314 (HFI_PROPERTY_CONFIG_VENC_COMMON_START + 0x001)
315#define HFI_PROPERTY_CONFIG_VENC_IDR_PERIOD \
316 (HFI_PROPERTY_CONFIG_VENC_COMMON_START + 0x002)
317#define HFI_PROPERTY_CONFIG_VENC_INTRA_PERIOD \
318 (HFI_PROPERTY_CONFIG_VENC_COMMON_START + 0x003)
319#define HFI_PROPERTY_CONFIG_VENC_REQUEST_SYNC_FRAME \
320 (HFI_PROPERTY_CONFIG_VENC_COMMON_START + 0x004)
321#define HFI_PROPERTY_CONFIG_VENC_SLICE_SIZE \
322 (HFI_PROPERTY_CONFIG_VENC_COMMON_START + 0x005)
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800323#define HFI_PROPERTY_PARAM_VPE_COMMON_START \
324 (HFI_DOMAIN_BASE_VPE + HFI_ARCH_COMMON_OFFSET + 0x7000)
325#define HFI_PROPERTY_CONFIG_VENC_SYNC_FRAME_SEQUENCE_HEADER \
326 (HFI_PROPERTY_CONFIG_VENC_COMMON_START + 0x008)
327#define HFI_PROPERTY_CONFIG_VENC_MARKLTRFRAME \
328 (HFI_PROPERTY_CONFIG_VENC_COMMON_START + 0x009)
329#define HFI_PROPERTY_CONFIG_VENC_USELTRFRAME \
330 (HFI_PROPERTY_CONFIG_VENC_COMMON_START + 0x00A)
331#define HFI_PROPERTY_CONFIG_VENC_HIER_P_ENH_LAYER \
332 (HFI_PROPERTY_CONFIG_VENC_COMMON_START + 0x00B)
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800333#define HFI_PROPERTY_CONFIG_VENC_PERF_MODE \
334 (HFI_PROPERTY_CONFIG_VENC_COMMON_START + 0x00E)
335#define HFI_PROPERTY_CONFIG_VENC_BASELAYER_PRIORITYID \
336 (HFI_PROPERTY_CONFIG_VENC_COMMON_START + 0x00F)
Praneeth Paladugu7fbd2792017-01-27 13:39:03 -0800337#define HFI_PROPERTY_CONFIG_VENC_SESSION_QP \
338 (HFI_PROPERTY_CONFIG_VENC_COMMON_START + 0x012)
339
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800340
341#define HFI_PROPERTY_CONFIG_VPE_COMMON_START \
342 (HFI_DOMAIN_BASE_VPE + HFI_ARCH_COMMON_OFFSET + 0x8000)
343#define HFI_PROPERTY_CONFIG_VENC_BLUR_FRAME_SIZE \
344 (HFI_PROPERTY_CONFIG_COMMON_START + 0x010)
345#define HFI_PROPERTY_CONFIG_VPE_DEINTERLACE \
346 (HFI_PROPERTY_CONFIG_VPE_COMMON_START + 0x001)
347#define HFI_PROPERTY_CONFIG_VPE_OPERATIONS \
348 (HFI_PROPERTY_CONFIG_VPE_COMMON_START + 0x002)
349
350struct hfi_pic_struct {
351 u32 progressive_only;
352};
353
354struct hfi_bitrate {
355 u32 bit_rate;
356 u32 layer_id;
357};
358
359struct hfi_colour_space {
360 u32 colour_space;
361};
362
363#define HFI_CAPABILITY_FRAME_WIDTH (HFI_COMMON_BASE + 0x1)
364#define HFI_CAPABILITY_FRAME_HEIGHT (HFI_COMMON_BASE + 0x2)
365#define HFI_CAPABILITY_MBS_PER_FRAME (HFI_COMMON_BASE + 0x3)
366#define HFI_CAPABILITY_MBS_PER_SECOND (HFI_COMMON_BASE + 0x4)
367#define HFI_CAPABILITY_FRAMERATE (HFI_COMMON_BASE + 0x5)
368#define HFI_CAPABILITY_SCALE_X (HFI_COMMON_BASE + 0x6)
369#define HFI_CAPABILITY_SCALE_Y (HFI_COMMON_BASE + 0x7)
370#define HFI_CAPABILITY_BITRATE (HFI_COMMON_BASE + 0x8)
371#define HFI_CAPABILITY_BFRAME (HFI_COMMON_BASE + 0x9)
372#define HFI_CAPABILITY_PEAKBITRATE (HFI_COMMON_BASE + 0xa)
373#define HFI_CAPABILITY_HIER_P_NUM_ENH_LAYERS (HFI_COMMON_BASE + 0x10)
374#define HFI_CAPABILITY_ENC_LTR_COUNT (HFI_COMMON_BASE + 0x11)
375#define HFI_CAPABILITY_CP_OUTPUT2_THRESH (HFI_COMMON_BASE + 0x12)
376#define HFI_CAPABILITY_HIER_B_NUM_ENH_LAYERS (HFI_COMMON_BASE + 0x13)
377#define HFI_CAPABILITY_LCU_SIZE (HFI_COMMON_BASE + 0x14)
378#define HFI_CAPABILITY_HIER_P_HYBRID_NUM_ENH_LAYERS (HFI_COMMON_BASE + 0x15)
379#define HFI_CAPABILITY_MBS_PER_SECOND_POWERSAVE (HFI_COMMON_BASE + 0x16)
Praneeth Paladugu520c7592017-01-26 13:53:14 -0800380#define HFI_CAPABILITY_EXTRADATA (HFI_COMMON_BASE + 0X17)
381#define HFI_CAPABILITY_PROFILE (HFI_COMMON_BASE + 0X18)
382#define HFI_CAPABILITY_LEVEL (HFI_COMMON_BASE + 0X19)
383#define HFI_CAPABILITY_I_FRAME_QP (HFI_COMMON_BASE + 0X20)
384#define HFI_CAPABILITY_P_FRAME_QP (HFI_COMMON_BASE + 0X21)
385#define HFI_CAPABILITY_B_FRAME_QP (HFI_COMMON_BASE + 0X22)
386#define HFI_CAPABILITY_RATE_CONTROL_MODES (HFI_COMMON_BASE + 0X23)
387#define HFI_CAPABILITY_BLUR_WIDTH (HFI_COMMON_BASE + 0X24)
388#define HFI_CAPABILITY_BLUR_HEIGHT (HFI_COMMON_BASE + 0X25)
389#define HFI_CAPABILITY_SLICE_DELIVERY_MODES (HFI_COMMON_BASE + 0X26)
390#define HFI_CAPABILITY_SLICE_BYTE (HFI_COMMON_BASE + 0X27)
391#define HFI_CAPABILITY_SLICE_MB (HFI_COMMON_BASE + 0X28)
392#define HFI_CAPABILITY_SECURE (HFI_COMMON_BASE + 0X29)
393#define HFI_CAPABILITY_MAX_NUM_B_FRAMES (HFI_COMMON_BASE + 0X2A)
394#define HFI_CAPABILITY_MAX_VIDEOCORES (HFI_COMMON_BASE + 0X2B)
395#define HFI_CAPABILITY_MAX_WORKMODES (HFI_COMMON_BASE + 0X2C)
396#define HFI_CAPABILITY_UBWC_CR_STATS (HFI_COMMON_BASE + 0X2D)
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800397
398struct hfi_capability_supported {
399 u32 capability_type;
400 u32 min;
401 u32 max;
402 u32 step_size;
403};
404
405struct hfi_capability_supported_info {
406 u32 num_capabilities;
407 struct hfi_capability_supported rg_data[1];
408};
409
410#define HFI_DEBUG_MSG_LOW 0x00000001
411#define HFI_DEBUG_MSG_MEDIUM 0x00000002
412#define HFI_DEBUG_MSG_HIGH 0x00000004
413#define HFI_DEBUG_MSG_ERROR 0x00000008
414#define HFI_DEBUG_MSG_FATAL 0x00000010
415#define HFI_DEBUG_MSG_PERF 0x00000020
416
417#define HFI_DEBUG_MODE_QUEUE 0x00000001
418#define HFI_DEBUG_MODE_QDSS 0x00000002
419
420struct hfi_debug_config {
421 u32 debug_config;
422 u32 debug_mode;
423};
424
425struct hfi_enable {
426 u32 enable;
427};
428
429#define HFI_H264_DB_MODE_DISABLE (HFI_COMMON_BASE + 0x1)
430#define HFI_H264_DB_MODE_SKIP_SLICE_BOUNDARY \
431 (HFI_COMMON_BASE + 0x2)
432#define HFI_H264_DB_MODE_ALL_BOUNDARY (HFI_COMMON_BASE + 0x3)
433
434struct hfi_h264_db_control {
435 u32 mode;
436 u32 slice_alpha_offset;
437 u32 slice_beta_offset;
438};
439
440#define HFI_H264_ENTROPY_CAVLC (HFI_COMMON_BASE + 0x1)
441#define HFI_H264_ENTROPY_CABAC (HFI_COMMON_BASE + 0x2)
442
443#define HFI_H264_CABAC_MODEL_0 (HFI_COMMON_BASE + 0x1)
444#define HFI_H264_CABAC_MODEL_1 (HFI_COMMON_BASE + 0x2)
445#define HFI_H264_CABAC_MODEL_2 (HFI_COMMON_BASE + 0x3)
446
447struct hfi_h264_entropy_control {
448 u32 entropy_mode;
449 u32 cabac_model;
450};
451
452struct hfi_frame_rate {
453 u32 buffer_type;
454 u32 frame_rate;
455};
456
457#define HFI_INTRA_REFRESH_NONE (HFI_COMMON_BASE + 0x1)
458#define HFI_INTRA_REFRESH_CYCLIC (HFI_COMMON_BASE + 0x2)
Saurabh Kothawadeabed16c2017-03-22 17:06:40 -0700459#define HFI_INTRA_REFRESH_RANDOM (HFI_COMMON_BASE + 0x3)
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800460
461struct hfi_intra_refresh {
462 u32 mode;
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800463 u32 mbs;
464};
465
466struct hfi_idr_period {
467 u32 idr_period;
468};
469
470struct hfi_operations_type {
471 u32 rotation;
472 u32 flip;
473};
474
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800475struct hfi_conceal_color {
476 u32 conceal_color;
477};
478
479struct hfi_intra_period {
480 u32 pframes;
481 u32 bframes;
482};
483
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800484struct hfi_multi_stream {
485 u32 buffer_type;
486 u32 enable;
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800487};
488
489struct hfi_multi_view_format {
490 u32 views;
491 u32 rg_view_order[1];
492};
493
494#define HFI_MULTI_SLICE_OFF (HFI_COMMON_BASE + 0x1)
495#define HFI_MULTI_SLICE_BY_MB_COUNT (HFI_COMMON_BASE + 0x2)
496#define HFI_MULTI_SLICE_BY_BYTE_COUNT (HFI_COMMON_BASE + 0x3)
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800497
498struct hfi_multi_slice_control {
499 u32 multi_slice;
500 u32 slice_size;
501};
502
503#define HFI_NAL_FORMAT_STARTCODES 0x00000001
504#define HFI_NAL_FORMAT_ONE_NAL_PER_BUFFER 0x00000002
505#define HFI_NAL_FORMAT_ONE_BYTE_LENGTH 0x00000004
506#define HFI_NAL_FORMAT_TWO_BYTE_LENGTH 0x00000008
507#define HFI_NAL_FORMAT_FOUR_BYTE_LENGTH 0x00000010
508
509struct hfi_nal_stream_format_supported {
510 u32 nal_stream_format_supported;
511};
512
513struct hfi_nal_stream_format_select {
514 u32 nal_stream_format_select;
515};
516#define HFI_PICTURE_TYPE_I 0x01
517#define HFI_PICTURE_TYPE_P 0x02
518#define HFI_PICTURE_TYPE_B 0x04
519#define HFI_PICTURE_TYPE_IDR 0x08
520#define HFI_PICTURE_TYPE_CRA 0x10
521
522struct hfi_profile_level {
523 u32 profile;
524 u32 level;
525};
526
527struct hfi_profile_level_supported {
528 u32 profile_count;
529 struct hfi_profile_level rg_profile_level[1];
530};
531
532struct hfi_quality_vs_speed {
533 u32 quality_vs_speed;
534};
535
536struct hfi_quantization {
Chinmay Sawarkar2de3f772017-02-07 12:03:44 -0800537 u32 qp_packed;
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800538 u32 layer_id;
Umesh Pandey3cfce632017-03-02 13:56:18 -0800539 u32 reserved[4];
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800540};
541
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800542struct hfi_quantization_range {
Chinmay Sawarkar2de3f772017-02-07 12:03:44 -0800543 struct hfi_quantization min_qp;
544 struct hfi_quantization max_qp;
Umesh Pandey3cfce632017-03-02 13:56:18 -0800545 u32 reserved[4];
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800546};
547
548#define HFI_LTR_MODE_DISABLE 0x0
549#define HFI_LTR_MODE_MANUAL 0x1
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800550
551struct hfi_ltr_mode {
552 u32 ltr_mode;
553 u32 ltr_count;
554 u32 trust_mode;
555};
556
557struct hfi_ltr_use {
558 u32 ref_ltr;
559 u32 use_constrnt;
560 u32 frames;
561};
562
563struct hfi_ltr_mark {
564 u32 mark_frame;
565};
566
567struct hfi_frame_size {
568 u32 buffer_type;
569 u32 width;
570 u32 height;
571};
572
Praneeth Paladugu238977b2016-12-06 12:51:26 -0800573struct hfi_videocores_usage_type {
574 u32 video_core_enable_mask;
575};
576
577struct hfi_video_work_mode {
578 u32 video_work_mode;
579};
580
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800581struct hfi_video_signal_metadata {
582 u32 enable;
583 u32 video_format;
584 u32 video_full_range;
585 u32 color_description;
586 u32 color_primaries;
587 u32 transfer_characteristics;
588 u32 matrix_coeffs;
589};
590
591struct hfi_h264_vui_timing_info {
592 u32 enable;
593 u32 fixed_frame_rate;
594 u32 time_scale;
595};
596
597struct hfi_bit_depth {
598 u32 buffer_type;
599 u32 bit_depth;
600};
601
602struct hfi_picture_type {
603 u32 is_sync_frame;
604 u32 picture_type;
605};
606
607/* Base Offset for UBWC color formats */
608#define HFI_COLOR_FORMAT_UBWC_BASE (0x8000)
609/* Base Offset for 10-bit color formats */
610#define HFI_COLOR_FORMAT_10_BIT_BASE (0x4000)
611
612#define HFI_COLOR_FORMAT_MONOCHROME (HFI_COMMON_BASE + 0x1)
613#define HFI_COLOR_FORMAT_NV12 (HFI_COMMON_BASE + 0x2)
614#define HFI_COLOR_FORMAT_NV21 (HFI_COMMON_BASE + 0x3)
615#define HFI_COLOR_FORMAT_NV12_4x4TILE (HFI_COMMON_BASE + 0x4)
616#define HFI_COLOR_FORMAT_NV21_4x4TILE (HFI_COMMON_BASE + 0x5)
617#define HFI_COLOR_FORMAT_YUYV (HFI_COMMON_BASE + 0x6)
618#define HFI_COLOR_FORMAT_YVYU (HFI_COMMON_BASE + 0x7)
619#define HFI_COLOR_FORMAT_UYVY (HFI_COMMON_BASE + 0x8)
620#define HFI_COLOR_FORMAT_VYUY (HFI_COMMON_BASE + 0x9)
621#define HFI_COLOR_FORMAT_RGB565 (HFI_COMMON_BASE + 0xA)
622#define HFI_COLOR_FORMAT_BGR565 (HFI_COMMON_BASE + 0xB)
623#define HFI_COLOR_FORMAT_RGB888 (HFI_COMMON_BASE + 0xC)
624#define HFI_COLOR_FORMAT_BGR888 (HFI_COMMON_BASE + 0xD)
625#define HFI_COLOR_FORMAT_YUV444 (HFI_COMMON_BASE + 0xE)
626#define HFI_COLOR_FORMAT_RGBA8888 (HFI_COMMON_BASE + 0x10)
627
Chinmay Sawarkar2de3f772017-02-07 12:03:44 -0800628#define HFI_COLOR_FORMAT_YUV420_TP10 \
Umesh Pandey3cfce632017-03-02 13:56:18 -0800629 (HFI_COLOR_FORMAT_10_BIT_BASE + HFI_COLOR_FORMAT_NV12)
630#define HFI_COLOR_FORMAT_P010 \
631 (HFI_COLOR_FORMAT_10_BIT_BASE + HFI_COLOR_FORMAT_NV12 + 0x1)
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800632
633#define HFI_COLOR_FORMAT_NV12_UBWC \
634 (HFI_COLOR_FORMAT_UBWC_BASE + HFI_COLOR_FORMAT_NV12)
635
636#define HFI_COLOR_FORMAT_YUV420_TP10_UBWC \
637 (HFI_COLOR_FORMAT_UBWC_BASE + HFI_COLOR_FORMAT_YUV420_TP10)
638
639#define HFI_COLOR_FORMAT_RGBA8888_UBWC \
640 (HFI_COLOR_FORMAT_UBWC_BASE + HFI_COLOR_FORMAT_RGBA8888)
641
642#define HFI_MAX_MATRIX_COEFFS 9
643#define HFI_MAX_BIAS_COEFFS 3
644#define HFI_MAX_LIMIT_COEFFS 6
645
646#define HFI_STATISTICS_MODE_DEFAULT 0x10
647#define HFI_STATISTICS_MODE_1 0x11
648#define HFI_STATISTICS_MODE_2 0x12
649#define HFI_STATISTICS_MODE_3 0x13
650
651struct hfi_uncompressed_format_select {
652 u32 buffer_type;
653 u32 format;
654};
655
656struct hfi_uncompressed_format_supported {
657 u32 buffer_type;
658 u32 format_entries;
659 u32 rg_format_info[1];
660};
661
662struct hfi_uncompressed_plane_actual {
663 u32 actual_stride;
664 u32 actual_plane_buffer_height;
665};
666
667struct hfi_uncompressed_plane_actual_info {
668 u32 buffer_type;
669 u32 num_planes;
670 struct hfi_uncompressed_plane_actual rg_plane_format[1];
671};
672
673struct hfi_uncompressed_plane_constraints {
674 u32 stride_multiples;
675 u32 max_stride;
676 u32 min_plane_buffer_height_multiple;
677 u32 buffer_alignment;
678};
679
680struct hfi_uncompressed_plane_info {
681 u32 format;
682 u32 num_planes;
683 struct hfi_uncompressed_plane_constraints rg_plane_format[1];
684};
685
686struct hfi_codec_supported {
687 u32 decoder_codec_supported;
688 u32 encoder_codec_supported;
689};
690
691struct hfi_properties_supported {
692 u32 num_properties;
693 u32 rg_properties[1];
694};
695
696struct hfi_max_sessions_supported {
697 u32 max_sessions;
698};
699
700struct hfi_vpe_color_space_conversion {
701 u32 csc_matrix[HFI_MAX_MATRIX_COEFFS];
702 u32 csc_bias[HFI_MAX_BIAS_COEFFS];
703 u32 csc_limit[HFI_MAX_LIMIT_COEFFS];
704};
705
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800706#define HFI_ROTATE_NONE (HFI_COMMON_BASE + 0x1)
707#define HFI_ROTATE_90 (HFI_COMMON_BASE + 0x2)
708#define HFI_ROTATE_180 (HFI_COMMON_BASE + 0x3)
709#define HFI_ROTATE_270 (HFI_COMMON_BASE + 0x4)
710
711#define HFI_FLIP_NONE (HFI_COMMON_BASE + 0x1)
712#define HFI_FLIP_HORIZONTAL (HFI_COMMON_BASE + 0x2)
713#define HFI_FLIP_VERTICAL (HFI_COMMON_BASE + 0x3)
714
715struct hfi_operations {
716 u32 rotate;
717 u32 flip;
718};
719
720#define HFI_RESOURCE_OCMEM 0x00000001
721
722struct hfi_resource_ocmem {
723 u32 size;
724 u32 mem;
725};
726
727struct hfi_resource_ocmem_requirement {
728 u32 session_domain;
729 u32 width;
730 u32 height;
731 u32 size;
732};
733
734struct hfi_resource_ocmem_requirement_info {
735 u32 num_entries;
736 struct hfi_resource_ocmem_requirement rg_requirements[1];
737};
738
739struct hfi_property_sys_image_version_info_type {
740 u32 string_size;
741 u8 str_image_version[1];
742};
743
744struct hfi_venc_config_advanced {
745 u8 pipe2d;
746 u8 hw_mode;
747 u8 low_delay_enforce;
748 u8 worker_vppsg_delay;
749 u32 close_gop;
750 u32 h264_constrain_intra_pred;
751 u32 h264_transform_8x8_flag;
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800752 u32 multi_refp_en;
753 u32 qmatrix_en;
754 u8 vpp_info_packet_mode;
755 u8 ref_tile_mode;
756 u8 bitstream_flush_mode;
757 u32 vppsg_vspap_fb_sync_delay;
758 u32 rc_initial_delay;
759 u32 peak_bitrate_constraint;
760 u32 ds_display_frame_width;
761 u32 ds_display_frame_height;
762 u32 perf_tune_param_ptr;
763 u32 input_x_offset;
764 u32 input_y_offset;
765 u32 input_roi_width;
766 u32 input_roi_height;
767 u32 vsp_fifo_dma_sel;
768 u32 h264_num_ref_frames;
769};
770
771struct hfi_vbv_hrd_bufsize {
772 u32 buffer_size;
773};
774
775struct hfi_codec_mask_supported {
776 u32 codecs;
777 u32 video_domains;
778};
779
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800780struct hfi_aspect_ratio {
781 u32 aspect_width;
782 u32 aspect_height;
783};
784
785#define HFI_IFRAME_SIZE_DEFAULT (HFI_COMMON_BASE + 0x1)
786#define HFI_IFRAME_SIZE_MEDIUM (HFI_COMMON_BASE + 0x2)
787#define HFI_IFRAME_SIZE_HIGH (HFI_COMMON_BASE + 0x3)
788#define HFI_IFRAME_SIZE_UNLIMITED (HFI_COMMON_BASE + 0x4)
789struct hfi_iframe_size {
790 u32 type;
791};
792
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800793
794#define HFI_CMD_SYS_COMMON_START \
795(HFI_DOMAIN_BASE_COMMON + HFI_ARCH_COMMON_OFFSET + HFI_CMD_START_OFFSET \
796 + 0x0000)
797#define HFI_CMD_SYS_INIT (HFI_CMD_SYS_COMMON_START + 0x001)
798#define HFI_CMD_SYS_PC_PREP (HFI_CMD_SYS_COMMON_START + 0x002)
799#define HFI_CMD_SYS_SET_RESOURCE (HFI_CMD_SYS_COMMON_START + 0x003)
800#define HFI_CMD_SYS_RELEASE_RESOURCE (HFI_CMD_SYS_COMMON_START + 0x004)
801#define HFI_CMD_SYS_SET_PROPERTY (HFI_CMD_SYS_COMMON_START + 0x005)
802#define HFI_CMD_SYS_GET_PROPERTY (HFI_CMD_SYS_COMMON_START + 0x006)
803#define HFI_CMD_SYS_SESSION_INIT (HFI_CMD_SYS_COMMON_START + 0x007)
804#define HFI_CMD_SYS_SESSION_END (HFI_CMD_SYS_COMMON_START + 0x008)
805#define HFI_CMD_SYS_SET_BUFFERS (HFI_CMD_SYS_COMMON_START + 0x009)
806#define HFI_CMD_SYS_TEST_START (HFI_CMD_SYS_COMMON_START + 0x100)
807
808#define HFI_CMD_SESSION_COMMON_START \
809 (HFI_DOMAIN_BASE_COMMON + HFI_ARCH_COMMON_OFFSET + \
810 HFI_CMD_START_OFFSET + 0x1000)
811#define HFI_CMD_SESSION_SET_PROPERTY \
812 (HFI_CMD_SESSION_COMMON_START + 0x001)
813#define HFI_CMD_SESSION_SET_BUFFERS \
814 (HFI_CMD_SESSION_COMMON_START + 0x002)
815#define HFI_CMD_SESSION_GET_SEQUENCE_HEADER \
816 (HFI_CMD_SESSION_COMMON_START + 0x003)
817
818#define HFI_MSG_SYS_COMMON_START \
819 (HFI_DOMAIN_BASE_COMMON + HFI_ARCH_COMMON_OFFSET + \
820 HFI_MSG_START_OFFSET + 0x0000)
821#define HFI_MSG_SYS_INIT_DONE (HFI_MSG_SYS_COMMON_START + 0x1)
822#define HFI_MSG_SYS_PC_PREP_DONE (HFI_MSG_SYS_COMMON_START + 0x2)
823#define HFI_MSG_SYS_RELEASE_RESOURCE (HFI_MSG_SYS_COMMON_START + 0x3)
824#define HFI_MSG_SYS_DEBUG (HFI_MSG_SYS_COMMON_START + 0x4)
825#define HFI_MSG_SYS_SESSION_INIT_DONE (HFI_MSG_SYS_COMMON_START + 0x6)
826#define HFI_MSG_SYS_SESSION_END_DONE (HFI_MSG_SYS_COMMON_START + 0x7)
827#define HFI_MSG_SYS_IDLE (HFI_MSG_SYS_COMMON_START + 0x8)
828#define HFI_MSG_SYS_COV (HFI_MSG_SYS_COMMON_START + 0x9)
829#define HFI_MSG_SYS_PROPERTY_INFO (HFI_MSG_SYS_COMMON_START + 0xA)
830#define HFI_MSG_SESSION_SYNC_DONE (HFI_MSG_SESSION_OX_START + 0xD)
831
832#define HFI_MSG_SESSION_COMMON_START \
833 (HFI_DOMAIN_BASE_COMMON + HFI_ARCH_COMMON_OFFSET + \
834 HFI_MSG_START_OFFSET + 0x1000)
835#define HFI_MSG_EVENT_NOTIFY (HFI_MSG_SESSION_COMMON_START + 0x1)
836#define HFI_MSG_SESSION_GET_SEQUENCE_HEADER_DONE \
837 (HFI_MSG_SESSION_COMMON_START + 0x2)
838
839#define HFI_CMD_SYS_TEST_SSR (HFI_CMD_SYS_TEST_START + 0x1)
840#define HFI_TEST_SSR_SW_ERR_FATAL 0x1
841#define HFI_TEST_SSR_SW_DIV_BY_ZERO 0x2
842#define HFI_TEST_SSR_HW_WDOG_IRQ 0x3
843
844struct vidc_hal_cmd_pkt_hdr {
845 u32 size;
846 u32 packet_type;
847};
848
849struct vidc_hal_msg_pkt_hdr {
850 u32 size;
851 u32 packet;
852};
853
854struct vidc_hal_session_cmd_pkt {
855 u32 size;
856 u32 packet_type;
857 u32 session_id;
858};
859
860struct hfi_cmd_sys_init_packet {
861 u32 size;
862 u32 packet_type;
863 u32 arch_type;
864};
865
866struct hfi_cmd_sys_pc_prep_packet {
867 u32 size;
868 u32 packet_type;
869};
870
871struct hfi_cmd_sys_set_resource_packet {
872 u32 size;
873 u32 packet_type;
874 u32 resource_handle;
875 u32 resource_type;
876 u32 rg_resource_data[1];
877};
878
879struct hfi_cmd_sys_release_resource_packet {
880 u32 size;
881 u32 packet_type;
882 u32 resource_type;
883 u32 resource_handle;
884};
885
886struct hfi_cmd_sys_set_property_packet {
887 u32 size;
888 u32 packet_type;
889 u32 num_properties;
890 u32 rg_property_data[1];
891};
892
893struct hfi_cmd_sys_get_property_packet {
894 u32 size;
895 u32 packet_type;
896 u32 num_properties;
897 u32 rg_property_data[1];
898};
899
900struct hfi_cmd_sys_session_init_packet {
901 u32 size;
902 u32 packet_type;
903 u32 session_id;
904 u32 session_domain;
905 u32 session_codec;
906};
907
908struct hfi_cmd_sys_session_end_packet {
909 u32 size;
910 u32 packet_type;
911 u32 session_id;
912};
913
914struct hfi_cmd_sys_set_buffers_packet {
915 u32 size;
916 u32 packet_type;
917 u32 buffer_type;
918 u32 buffer_size;
919 u32 num_buffers;
920 u32 rg_buffer_addr[1];
921};
922
923struct hfi_cmd_session_set_property_packet {
924 u32 size;
925 u32 packet_type;
926 u32 session_id;
927 u32 num_properties;
928 u32 rg_property_data[0];
929};
930
931struct hfi_cmd_session_set_buffers_packet {
932 u32 size;
933 u32 packet_type;
934 u32 session_id;
935 u32 buffer_type;
936 u32 buffer_size;
937 u32 extra_data_size;
938 u32 min_buffer_size;
939 u32 num_buffers;
940 u32 rg_buffer_info[1];
941};
942
Praneeth Paladugu6e6fbdb2017-01-16 15:43:01 -0800943struct hfi_cmd_session_sync_process_packet {
944 u32 size;
945 u32 packet_type;
946 u32 session_id;
947 u32 sync_id;
948 u32 rg_data[1];
949};
950
951struct hfi_msg_event_notify_packet {
952 u32 size;
953 u32 packet_type;
954 u32 session_id;
955 u32 event_id;
956 u32 event_data1;
957 u32 event_data2;
958 u32 rg_ext_event_data[1];
959};
960
961struct hfi_msg_release_buffer_ref_event_packet {
962 u32 packet_buffer;
963 u32 extra_data_buffer;
964 u32 output_tag;
965};
966
967struct hfi_msg_sys_init_done_packet {
968 u32 size;
969 u32 packet_type;
970 u32 error_type;
971 u32 num_properties;
972 u32 rg_property_data[1];
973};
974
975struct hfi_msg_sys_pc_prep_done_packet {
976 u32 size;
977 u32 packet_type;
978 u32 error_type;
979};
980
981struct hfi_msg_sys_release_resource_done_packet {
982 u32 size;
983 u32 packet_type;
984 u32 resource_handle;
985 u32 error_type;
986};
987
988struct hfi_msg_sys_session_init_done_packet {
989 u32 size;
990 u32 packet_type;
991 u32 session_id;
992 u32 error_type;
993 u32 num_properties;
994 u32 rg_property_data[1];
995};
996
997struct hfi_msg_sys_session_end_done_packet {
998 u32 size;
999 u32 packet_type;
1000 u32 session_id;
1001 u32 error_type;
1002};
1003
1004struct hfi_msg_session_get_sequence_header_done_packet {
1005 u32 size;
1006 u32 packet_type;
1007 u32 session_id;
1008 u32 error_type;
1009 u32 header_len;
1010 u32 sequence_header;
1011};
1012
1013struct hfi_msg_sys_debug_packet {
1014 u32 size;
1015 u32 packet_type;
1016 u32 msg_type;
1017 u32 msg_size;
1018 u32 time_stamp_hi;
1019 u32 time_stamp_lo;
1020 u8 rg_msg_data[1];
1021};
1022
1023struct hfi_msg_sys_coverage_packet {
1024 u32 size;
1025 u32 packet_type;
1026 u32 msg_size;
1027 u32 time_stamp_hi;
1028 u32 time_stamp_lo;
1029 u8 rg_msg_data[1];
1030};
1031
1032enum HFI_VENUS_QTBL_STATUS {
1033 HFI_VENUS_QTBL_DISABLED = 0x00,
1034 HFI_VENUS_QTBL_ENABLED = 0x01,
1035 HFI_VENUS_QTBL_INITIALIZING = 0x02,
1036 HFI_VENUS_QTBL_DEINITIALIZING = 0x03
1037};
1038
1039enum HFI_VENUS_CTRL_INIT_STATUS {
1040 HFI_VENUS_CTRL_NOT_INIT = 0x0,
1041 HFI_VENUS_CTRL_READY = 0x1,
1042 HFI_VENUS_CTRL_ERROR_FATAL = 0x2
1043};
1044
1045struct hfi_sfr_struct {
1046 u32 bufSize;
1047 u8 rg_data[1];
1048};
1049
1050struct hfi_cmd_sys_test_ssr_packet {
1051 u32 size;
1052 u32 packet_type;
1053 u32 trigger_type;
1054};
1055#endif