blob: 14601dc05e4162eeab2f544fd02da2738cd17db4 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * sata_nv.c - NVIDIA nForce SATA
3 *
4 * Copyright 2004 NVIDIA Corp. All rights reserved.
5 * Copyright 2004 Andrew Chew
6 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
Jeff Garzikaa7e16d2005-08-29 15:12:56 -04008 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; either version 2, or (at your option)
11 * any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; see the file COPYING. If not, write to
20 * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
Linus Torvalds1da177e2005-04-16 15:20:36 -070021 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040022 *
23 * libata documentation is available via 'make {ps|pdf}docs',
24 * as Documentation/DocBook/libata.*
25 *
26 * No hardware documentation available outside of NVIDIA.
27 * This driver programs the NVIDIA SATA controller in a similar
28 * fashion as with other PCI IDE BMDMA controllers, with a few
29 * NV-specific details such as register offsets, SATA phy location,
30 * hotplug info, etc.
31 *
Robert Hancockfbbb2622006-10-27 19:08:41 -070032 * CK804/MCP04 controllers support an alternate programming interface
33 * similar to the ADMA specification (with some modifications).
34 * This allows the use of NCQ. Non-DMA-mapped ATA commands are still
35 * sent through the legacy interface.
36 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070037 */
38
Linus Torvalds1da177e2005-04-16 15:20:36 -070039#include <linux/kernel.h>
40#include <linux/module.h>
41#include <linux/pci.h>
42#include <linux/init.h>
43#include <linux/blkdev.h>
44#include <linux/delay.h>
45#include <linux/interrupt.h>
Jeff Garzika9524a72005-10-30 14:39:11 -050046#include <linux/device.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070047#include <scsi/scsi_host.h>
Robert Hancockfbbb2622006-10-27 19:08:41 -070048#include <scsi/scsi_device.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070049#include <linux/libata.h>
50
51#define DRV_NAME "sata_nv"
Jeff Garzik2a3103c2007-08-31 04:54:06 -040052#define DRV_VERSION "3.5"
Robert Hancockfbbb2622006-10-27 19:08:41 -070053
54#define NV_ADMA_DMA_BOUNDARY 0xffffffffUL
Linus Torvalds1da177e2005-04-16 15:20:36 -070055
Jeff Garzik10ad05d2006-03-22 23:50:50 -050056enum {
Tejun Heo0d5ff562007-02-01 15:06:36 +090057 NV_MMIO_BAR = 5,
58
Jeff Garzik10ad05d2006-03-22 23:50:50 -050059 NV_PORTS = 2,
60 NV_PIO_MASK = 0x1f,
61 NV_MWDMA_MASK = 0x07,
62 NV_UDMA_MASK = 0x7f,
63 NV_PORT0_SCR_REG_OFFSET = 0x00,
64 NV_PORT1_SCR_REG_OFFSET = 0x40,
Linus Torvalds1da177e2005-04-16 15:20:36 -070065
Tejun Heo27e4b272006-06-17 15:49:55 +090066 /* INT_STATUS/ENABLE */
Jeff Garzik10ad05d2006-03-22 23:50:50 -050067 NV_INT_STATUS = 0x10,
Jeff Garzik10ad05d2006-03-22 23:50:50 -050068 NV_INT_ENABLE = 0x11,
Tejun Heo27e4b272006-06-17 15:49:55 +090069 NV_INT_STATUS_CK804 = 0x440,
Jeff Garzik10ad05d2006-03-22 23:50:50 -050070 NV_INT_ENABLE_CK804 = 0x441,
Linus Torvalds1da177e2005-04-16 15:20:36 -070071
Tejun Heo27e4b272006-06-17 15:49:55 +090072 /* INT_STATUS/ENABLE bits */
73 NV_INT_DEV = 0x01,
74 NV_INT_PM = 0x02,
75 NV_INT_ADDED = 0x04,
76 NV_INT_REMOVED = 0x08,
77
78 NV_INT_PORT_SHIFT = 4, /* each port occupies 4 bits */
79
Tejun Heo39f87582006-06-17 15:49:56 +090080 NV_INT_ALL = 0x0f,
Tejun Heo5a44eff2006-06-17 15:49:56 +090081 NV_INT_MASK = NV_INT_DEV |
82 NV_INT_ADDED | NV_INT_REMOVED,
Tejun Heo39f87582006-06-17 15:49:56 +090083
Tejun Heo27e4b272006-06-17 15:49:55 +090084 /* INT_CONFIG */
Jeff Garzik10ad05d2006-03-22 23:50:50 -050085 NV_INT_CONFIG = 0x12,
86 NV_INT_CONFIG_METHD = 0x01, // 0 = INT, 1 = SMI
Linus Torvalds1da177e2005-04-16 15:20:36 -070087
Jeff Garzik10ad05d2006-03-22 23:50:50 -050088 // For PCI config register 20
89 NV_MCP_SATA_CFG_20 = 0x50,
90 NV_MCP_SATA_CFG_20_SATA_SPACE_EN = 0x04,
Robert Hancockfbbb2622006-10-27 19:08:41 -070091 NV_MCP_SATA_CFG_20_PORT0_EN = (1 << 17),
92 NV_MCP_SATA_CFG_20_PORT1_EN = (1 << 16),
93 NV_MCP_SATA_CFG_20_PORT0_PWB_EN = (1 << 14),
94 NV_MCP_SATA_CFG_20_PORT1_PWB_EN = (1 << 12),
95
96 NV_ADMA_MAX_CPBS = 32,
97 NV_ADMA_CPB_SZ = 128,
98 NV_ADMA_APRD_SZ = 16,
99 NV_ADMA_SGTBL_LEN = (1024 - NV_ADMA_CPB_SZ) /
100 NV_ADMA_APRD_SZ,
101 NV_ADMA_SGTBL_TOTAL_LEN = NV_ADMA_SGTBL_LEN + 5,
102 NV_ADMA_SGTBL_SZ = NV_ADMA_SGTBL_LEN * NV_ADMA_APRD_SZ,
103 NV_ADMA_PORT_PRIV_DMA_SZ = NV_ADMA_MAX_CPBS *
104 (NV_ADMA_CPB_SZ + NV_ADMA_SGTBL_SZ),
105
106 /* BAR5 offset to ADMA general registers */
107 NV_ADMA_GEN = 0x400,
108 NV_ADMA_GEN_CTL = 0x00,
109 NV_ADMA_NOTIFIER_CLEAR = 0x30,
110
111 /* BAR5 offset to ADMA ports */
112 NV_ADMA_PORT = 0x480,
113
114 /* size of ADMA port register space */
115 NV_ADMA_PORT_SIZE = 0x100,
116
117 /* ADMA port registers */
118 NV_ADMA_CTL = 0x40,
119 NV_ADMA_CPB_COUNT = 0x42,
120 NV_ADMA_NEXT_CPB_IDX = 0x43,
121 NV_ADMA_STAT = 0x44,
122 NV_ADMA_CPB_BASE_LOW = 0x48,
123 NV_ADMA_CPB_BASE_HIGH = 0x4C,
124 NV_ADMA_APPEND = 0x50,
125 NV_ADMA_NOTIFIER = 0x68,
126 NV_ADMA_NOTIFIER_ERROR = 0x6C,
127
128 /* NV_ADMA_CTL register bits */
129 NV_ADMA_CTL_HOTPLUG_IEN = (1 << 0),
130 NV_ADMA_CTL_CHANNEL_RESET = (1 << 5),
131 NV_ADMA_CTL_GO = (1 << 7),
132 NV_ADMA_CTL_AIEN = (1 << 8),
133 NV_ADMA_CTL_READ_NON_COHERENT = (1 << 11),
134 NV_ADMA_CTL_WRITE_NON_COHERENT = (1 << 12),
135
136 /* CPB response flag bits */
137 NV_CPB_RESP_DONE = (1 << 0),
138 NV_CPB_RESP_ATA_ERR = (1 << 3),
139 NV_CPB_RESP_CMD_ERR = (1 << 4),
140 NV_CPB_RESP_CPB_ERR = (1 << 7),
141
142 /* CPB control flag bits */
143 NV_CPB_CTL_CPB_VALID = (1 << 0),
144 NV_CPB_CTL_QUEUE = (1 << 1),
145 NV_CPB_CTL_APRD_VALID = (1 << 2),
146 NV_CPB_CTL_IEN = (1 << 3),
147 NV_CPB_CTL_FPDMA = (1 << 4),
148
149 /* APRD flags */
150 NV_APRD_WRITE = (1 << 1),
151 NV_APRD_END = (1 << 2),
152 NV_APRD_CONT = (1 << 3),
153
154 /* NV_ADMA_STAT flags */
155 NV_ADMA_STAT_TIMEOUT = (1 << 0),
156 NV_ADMA_STAT_HOTUNPLUG = (1 << 1),
157 NV_ADMA_STAT_HOTPLUG = (1 << 2),
158 NV_ADMA_STAT_CPBERR = (1 << 4),
159 NV_ADMA_STAT_SERROR = (1 << 5),
160 NV_ADMA_STAT_CMD_COMPLETE = (1 << 6),
161 NV_ADMA_STAT_IDLE = (1 << 8),
162 NV_ADMA_STAT_LEGACY = (1 << 9),
163 NV_ADMA_STAT_STOPPED = (1 << 10),
164 NV_ADMA_STAT_DONE = (1 << 12),
165 NV_ADMA_STAT_ERR = NV_ADMA_STAT_CPBERR |
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400166 NV_ADMA_STAT_TIMEOUT,
Robert Hancockfbbb2622006-10-27 19:08:41 -0700167
168 /* port flags */
169 NV_ADMA_PORT_REGISTER_MODE = (1 << 0),
Robert Hancock2dec7552006-11-26 14:20:19 -0600170 NV_ADMA_ATAPI_SETUP_COMPLETE = (1 << 1),
Robert Hancockfbbb2622006-10-27 19:08:41 -0700171
Kuan Luof140f0f2007-10-15 15:16:53 -0400172 /* MCP55 reg offset */
173 NV_CTL_MCP55 = 0x400,
174 NV_INT_STATUS_MCP55 = 0x440,
175 NV_INT_ENABLE_MCP55 = 0x444,
176 NV_NCQ_REG_MCP55 = 0x448,
177
178 /* MCP55 */
179 NV_INT_ALL_MCP55 = 0xffff,
180 NV_INT_PORT_SHIFT_MCP55 = 16, /* each port occupies 16 bits */
181 NV_INT_MASK_MCP55 = NV_INT_ALL_MCP55 & 0xfffd,
182
183 /* SWNCQ ENABLE BITS*/
184 NV_CTL_PRI_SWNCQ = 0x02,
185 NV_CTL_SEC_SWNCQ = 0x04,
186
187 /* SW NCQ status bits*/
188 NV_SWNCQ_IRQ_DEV = (1 << 0),
189 NV_SWNCQ_IRQ_PM = (1 << 1),
190 NV_SWNCQ_IRQ_ADDED = (1 << 2),
191 NV_SWNCQ_IRQ_REMOVED = (1 << 3),
192
193 NV_SWNCQ_IRQ_BACKOUT = (1 << 4),
194 NV_SWNCQ_IRQ_SDBFIS = (1 << 5),
195 NV_SWNCQ_IRQ_DHREGFIS = (1 << 6),
196 NV_SWNCQ_IRQ_DMASETUP = (1 << 7),
197
198 NV_SWNCQ_IRQ_HOTPLUG = NV_SWNCQ_IRQ_ADDED |
199 NV_SWNCQ_IRQ_REMOVED,
200
Jeff Garzik10ad05d2006-03-22 23:50:50 -0500201};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700202
Robert Hancockfbbb2622006-10-27 19:08:41 -0700203/* ADMA Physical Region Descriptor - one SG segment */
204struct nv_adma_prd {
205 __le64 addr;
206 __le32 len;
207 u8 flags;
208 u8 packet_len;
209 __le16 reserved;
210};
211
212enum nv_adma_regbits {
213 CMDEND = (1 << 15), /* end of command list */
214 WNB = (1 << 14), /* wait-not-BSY */
215 IGN = (1 << 13), /* ignore this entry */
216 CS1n = (1 << (4 + 8)), /* std. PATA signals follow... */
217 DA2 = (1 << (2 + 8)),
218 DA1 = (1 << (1 + 8)),
219 DA0 = (1 << (0 + 8)),
220};
221
222/* ADMA Command Parameter Block
223 The first 5 SG segments are stored inside the Command Parameter Block itself.
224 If there are more than 5 segments the remainder are stored in a separate
225 memory area indicated by next_aprd. */
226struct nv_adma_cpb {
227 u8 resp_flags; /* 0 */
228 u8 reserved1; /* 1 */
229 u8 ctl_flags; /* 2 */
230 /* len is length of taskfile in 64 bit words */
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400231 u8 len; /* 3 */
Robert Hancockfbbb2622006-10-27 19:08:41 -0700232 u8 tag; /* 4 */
233 u8 next_cpb_idx; /* 5 */
234 __le16 reserved2; /* 6-7 */
235 __le16 tf[12]; /* 8-31 */
236 struct nv_adma_prd aprd[5]; /* 32-111 */
237 __le64 next_aprd; /* 112-119 */
238 __le64 reserved3; /* 120-127 */
239};
240
241
242struct nv_adma_port_priv {
243 struct nv_adma_cpb *cpb;
244 dma_addr_t cpb_dma;
245 struct nv_adma_prd *aprd;
246 dma_addr_t aprd_dma;
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400247 void __iomem *ctl_block;
248 void __iomem *gen_block;
249 void __iomem *notifier_clear_block;
Robert Hancock8959d302008-02-04 19:39:02 -0600250 u64 adma_dma_mask;
Robert Hancockfbbb2622006-10-27 19:08:41 -0700251 u8 flags;
Robert Hancock5e5c74a2007-02-19 18:42:30 -0600252 int last_issue_ncq;
Robert Hancockfbbb2622006-10-27 19:08:41 -0700253};
254
Robert Hancockcdf56bc2007-01-03 18:13:57 -0600255struct nv_host_priv {
256 unsigned long type;
257};
258
Kuan Luof140f0f2007-10-15 15:16:53 -0400259struct defer_queue {
260 u32 defer_bits;
261 unsigned int head;
262 unsigned int tail;
263 unsigned int tag[ATA_MAX_QUEUE];
264};
265
266enum ncq_saw_flag_list {
267 ncq_saw_d2h = (1U << 0),
268 ncq_saw_dmas = (1U << 1),
269 ncq_saw_sdb = (1U << 2),
270 ncq_saw_backout = (1U << 3),
271};
272
273struct nv_swncq_port_priv {
274 struct ata_prd *prd; /* our SG list */
275 dma_addr_t prd_dma; /* and its DMA mapping */
276 void __iomem *sactive_block;
277 void __iomem *irq_block;
278 void __iomem *tag_block;
279 u32 qc_active;
280
281 unsigned int last_issue_tag;
282
283 /* fifo circular queue to store deferral command */
284 struct defer_queue defer_queue;
285
286 /* for NCQ interrupt analysis */
287 u32 dhfis_bits;
288 u32 dmafis_bits;
289 u32 sdbfis_bits;
290
291 unsigned int ncq_flags;
292};
293
294
Jeff Garzik5796d1c2007-10-26 00:03:37 -0400295#define NV_ADMA_CHECK_INTR(GCTL, PORT) ((GCTL) & (1 << (19 + (12 * (PORT)))))
Robert Hancockfbbb2622006-10-27 19:08:41 -0700296
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400297static int nv_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
Tejun Heo438ac6d2007-03-02 17:31:26 +0900298#ifdef CONFIG_PM
Robert Hancockcdf56bc2007-01-03 18:13:57 -0600299static int nv_pci_device_resume(struct pci_dev *pdev);
Tejun Heo438ac6d2007-03-02 17:31:26 +0900300#endif
Jeff Garzikcca39742006-08-24 03:19:22 -0400301static void nv_ck804_host_stop(struct ata_host *host);
David Howells7d12e782006-10-05 14:55:46 +0100302static irqreturn_t nv_generic_interrupt(int irq, void *dev_instance);
303static irqreturn_t nv_nf2_interrupt(int irq, void *dev_instance);
304static irqreturn_t nv_ck804_interrupt(int irq, void *dev_instance);
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400305static int nv_scr_read(struct ata_port *ap, unsigned int sc_reg, u32 *val);
306static int nv_scr_write(struct ata_port *ap, unsigned int sc_reg, u32 val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700307
Tejun Heo39f87582006-06-17 15:49:56 +0900308static void nv_nf2_freeze(struct ata_port *ap);
309static void nv_nf2_thaw(struct ata_port *ap);
310static void nv_ck804_freeze(struct ata_port *ap);
311static void nv_ck804_thaw(struct ata_port *ap);
Tejun Heo4c1eb902008-09-28 07:39:01 +0900312static int nv_hardreset(struct ata_link *link, unsigned int *class,
313 unsigned long deadline);
Robert Hancockfbbb2622006-10-27 19:08:41 -0700314static int nv_adma_slave_config(struct scsi_device *sdev);
Robert Hancock2dec7552006-11-26 14:20:19 -0600315static int nv_adma_check_atapi_dma(struct ata_queued_cmd *qc);
Robert Hancockfbbb2622006-10-27 19:08:41 -0700316static void nv_adma_qc_prep(struct ata_queued_cmd *qc);
317static unsigned int nv_adma_qc_issue(struct ata_queued_cmd *qc);
318static irqreturn_t nv_adma_interrupt(int irq, void *dev_instance);
319static void nv_adma_irq_clear(struct ata_port *ap);
320static int nv_adma_port_start(struct ata_port *ap);
321static void nv_adma_port_stop(struct ata_port *ap);
Tejun Heo438ac6d2007-03-02 17:31:26 +0900322#ifdef CONFIG_PM
Robert Hancockcdf56bc2007-01-03 18:13:57 -0600323static int nv_adma_port_suspend(struct ata_port *ap, pm_message_t mesg);
324static int nv_adma_port_resume(struct ata_port *ap);
Tejun Heo438ac6d2007-03-02 17:31:26 +0900325#endif
Robert Hancock53014e22007-05-05 15:36:36 -0600326static void nv_adma_freeze(struct ata_port *ap);
327static void nv_adma_thaw(struct ata_port *ap);
Robert Hancockfbbb2622006-10-27 19:08:41 -0700328static void nv_adma_error_handler(struct ata_port *ap);
329static void nv_adma_host_stop(struct ata_host *host);
Robert Hancockf5ecac22007-02-20 21:49:10 -0600330static void nv_adma_post_internal_cmd(struct ata_queued_cmd *qc);
Robert Hancockf2fb3442007-03-26 21:43:36 -0800331static void nv_adma_tf_read(struct ata_port *ap, struct ata_taskfile *tf);
Tejun Heo39f87582006-06-17 15:49:56 +0900332
Kuan Luof140f0f2007-10-15 15:16:53 -0400333static void nv_mcp55_thaw(struct ata_port *ap);
334static void nv_mcp55_freeze(struct ata_port *ap);
335static void nv_swncq_error_handler(struct ata_port *ap);
336static int nv_swncq_slave_config(struct scsi_device *sdev);
337static int nv_swncq_port_start(struct ata_port *ap);
338static void nv_swncq_qc_prep(struct ata_queued_cmd *qc);
339static void nv_swncq_fill_sg(struct ata_queued_cmd *qc);
340static unsigned int nv_swncq_qc_issue(struct ata_queued_cmd *qc);
341static void nv_swncq_irq_clear(struct ata_port *ap, u16 fis);
342static irqreturn_t nv_swncq_interrupt(int irq, void *dev_instance);
343#ifdef CONFIG_PM
344static int nv_swncq_port_suspend(struct ata_port *ap, pm_message_t mesg);
345static int nv_swncq_port_resume(struct ata_port *ap);
346#endif
347
Linus Torvalds1da177e2005-04-16 15:20:36 -0700348enum nv_host_type
349{
350 GENERIC,
351 NFORCE2,
Tejun Heo27e4b272006-06-17 15:49:55 +0900352 NFORCE3 = NFORCE2, /* NF2 == NF3 as far as sata_nv is concerned */
Robert Hancockfbbb2622006-10-27 19:08:41 -0700353 CK804,
Kuan Luof140f0f2007-10-15 15:16:53 -0400354 ADMA,
355 SWNCQ,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700356};
357
Jeff Garzik3b7d6972005-11-10 11:04:11 -0500358static const struct pci_device_id nv_pci_tbl[] = {
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400359 { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE2S_SATA), NFORCE2 },
360 { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE3S_SATA), NFORCE3 },
361 { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE3S_SATA2), NFORCE3 },
362 { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_CK804_SATA), CK804 },
363 { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_CK804_SATA2), CK804 },
364 { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP04_SATA), CK804 },
365 { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP04_SATA2), CK804 },
Kuan Luof140f0f2007-10-15 15:16:53 -0400366 { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP51_SATA), SWNCQ },
367 { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP51_SATA2), SWNCQ },
368 { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP55_SATA), SWNCQ },
369 { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP55_SATA2), SWNCQ },
Kuan Luoe2e031e2007-10-25 02:14:17 -0400370 { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP61_SATA), GENERIC },
371 { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP61_SATA2), GENERIC },
372 { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP61_SATA3), GENERIC },
Jeff Garzik2d2744f2006-09-28 20:21:59 -0400373
374 { } /* terminate list */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700375};
376
Linus Torvalds1da177e2005-04-16 15:20:36 -0700377static struct pci_driver nv_pci_driver = {
378 .name = DRV_NAME,
379 .id_table = nv_pci_tbl,
380 .probe = nv_init_one,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900381#ifdef CONFIG_PM
Robert Hancockcdf56bc2007-01-03 18:13:57 -0600382 .suspend = ata_pci_device_suspend,
383 .resume = nv_pci_device_resume,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900384#endif
Tejun Heo1daf9ce2007-05-17 13:13:57 +0200385 .remove = ata_pci_remove_one,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700386};
387
Jeff Garzik193515d2005-11-07 00:59:37 -0500388static struct scsi_host_template nv_sht = {
Tejun Heo68d1d072008-03-25 12:22:49 +0900389 ATA_BMDMA_SHT(DRV_NAME),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700390};
391
Robert Hancockfbbb2622006-10-27 19:08:41 -0700392static struct scsi_host_template nv_adma_sht = {
Tejun Heo68d1d072008-03-25 12:22:49 +0900393 ATA_NCQ_SHT(DRV_NAME),
Robert Hancockfbbb2622006-10-27 19:08:41 -0700394 .can_queue = NV_ADMA_MAX_CPBS,
Robert Hancockfbbb2622006-10-27 19:08:41 -0700395 .sg_tablesize = NV_ADMA_SGTBL_TOTAL_LEN,
Robert Hancockfbbb2622006-10-27 19:08:41 -0700396 .dma_boundary = NV_ADMA_DMA_BOUNDARY,
397 .slave_configure = nv_adma_slave_config,
Robert Hancockfbbb2622006-10-27 19:08:41 -0700398};
399
Kuan Luof140f0f2007-10-15 15:16:53 -0400400static struct scsi_host_template nv_swncq_sht = {
Tejun Heo68d1d072008-03-25 12:22:49 +0900401 ATA_NCQ_SHT(DRV_NAME),
Kuan Luof140f0f2007-10-15 15:16:53 -0400402 .can_queue = ATA_MAX_QUEUE,
Kuan Luof140f0f2007-10-15 15:16:53 -0400403 .sg_tablesize = LIBATA_MAX_PRD,
Kuan Luof140f0f2007-10-15 15:16:53 -0400404 .dma_boundary = ATA_DMA_BOUNDARY,
405 .slave_configure = nv_swncq_slave_config,
Kuan Luof140f0f2007-10-15 15:16:53 -0400406};
407
Tejun Heo4c1eb902008-09-28 07:39:01 +0900408/* OSDL bz3352 reports that some nv controllers can't determine device
409 * signature reliably and nv_hardreset is implemented to work around
410 * the problem. This was reported on nf3 and it's unclear whether any
411 * other controllers are affected. However, the workaround has been
412 * applied to all variants and there isn't much to gain by trying to
413 * find out exactly which ones are affected at this point especially
414 * because NV has moved over to ahci for newer controllers.
415 */
416static struct ata_port_operations nv_common_ops = {
Tejun Heo029cfd62008-03-25 12:22:49 +0900417 .inherits = &ata_bmdma_port_ops,
Tejun Heo4c1eb902008-09-28 07:39:01 +0900418 .hardreset = nv_hardreset,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700419 .scr_read = nv_scr_read,
420 .scr_write = nv_scr_write,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700421};
422
Tejun Heo4c1eb902008-09-28 07:39:01 +0900423/* OSDL bz11195 reports that link doesn't come online after hardreset
424 * on generic nv's and there have been several other similar reports
425 * on linux-ide. Disable hardreset for generic nv's.
426 */
427static struct ata_port_operations nv_generic_ops = {
428 .inherits = &nv_common_ops,
429 .hardreset = ATA_OP_NULL,
430};
431
Tejun Heo029cfd62008-03-25 12:22:49 +0900432static struct ata_port_operations nv_nf2_ops = {
Tejun Heo4c1eb902008-09-28 07:39:01 +0900433 .inherits = &nv_common_ops,
Tejun Heo39f87582006-06-17 15:49:56 +0900434 .freeze = nv_nf2_freeze,
435 .thaw = nv_nf2_thaw,
Tejun Heoada364e2006-06-17 15:49:56 +0900436};
437
Tejun Heo029cfd62008-03-25 12:22:49 +0900438static struct ata_port_operations nv_ck804_ops = {
Tejun Heo4c1eb902008-09-28 07:39:01 +0900439 .inherits = &nv_common_ops,
Tejun Heo39f87582006-06-17 15:49:56 +0900440 .freeze = nv_ck804_freeze,
441 .thaw = nv_ck804_thaw,
Tejun Heoada364e2006-06-17 15:49:56 +0900442 .host_stop = nv_ck804_host_stop,
443};
444
Tejun Heo029cfd62008-03-25 12:22:49 +0900445static struct ata_port_operations nv_adma_ops = {
Tejun Heo4c1eb902008-09-28 07:39:01 +0900446 .inherits = &nv_common_ops,
Tejun Heo029cfd62008-03-25 12:22:49 +0900447
Robert Hancock2dec7552006-11-26 14:20:19 -0600448 .check_atapi_dma = nv_adma_check_atapi_dma,
Tejun Heo5682ed32008-04-07 22:47:16 +0900449 .sff_tf_read = nv_adma_tf_read,
Tejun Heo31cc23b2007-09-23 13:14:12 +0900450 .qc_defer = ata_std_qc_defer,
Robert Hancockfbbb2622006-10-27 19:08:41 -0700451 .qc_prep = nv_adma_qc_prep,
452 .qc_issue = nv_adma_qc_issue,
Tejun Heo5682ed32008-04-07 22:47:16 +0900453 .sff_irq_clear = nv_adma_irq_clear,
Tejun Heo029cfd62008-03-25 12:22:49 +0900454
Robert Hancock53014e22007-05-05 15:36:36 -0600455 .freeze = nv_adma_freeze,
456 .thaw = nv_adma_thaw,
Robert Hancockfbbb2622006-10-27 19:08:41 -0700457 .error_handler = nv_adma_error_handler,
Robert Hancockf5ecac22007-02-20 21:49:10 -0600458 .post_internal_cmd = nv_adma_post_internal_cmd,
Tejun Heo029cfd62008-03-25 12:22:49 +0900459
Robert Hancockfbbb2622006-10-27 19:08:41 -0700460 .port_start = nv_adma_port_start,
461 .port_stop = nv_adma_port_stop,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900462#ifdef CONFIG_PM
Robert Hancockcdf56bc2007-01-03 18:13:57 -0600463 .port_suspend = nv_adma_port_suspend,
464 .port_resume = nv_adma_port_resume,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900465#endif
Robert Hancockfbbb2622006-10-27 19:08:41 -0700466 .host_stop = nv_adma_host_stop,
467};
468
Tejun Heo029cfd62008-03-25 12:22:49 +0900469static struct ata_port_operations nv_swncq_ops = {
Tejun Heo4c1eb902008-09-28 07:39:01 +0900470 .inherits = &nv_common_ops,
Tejun Heo029cfd62008-03-25 12:22:49 +0900471
Kuan Luof140f0f2007-10-15 15:16:53 -0400472 .qc_defer = ata_std_qc_defer,
473 .qc_prep = nv_swncq_qc_prep,
474 .qc_issue = nv_swncq_qc_issue,
Tejun Heo029cfd62008-03-25 12:22:49 +0900475
Kuan Luof140f0f2007-10-15 15:16:53 -0400476 .freeze = nv_mcp55_freeze,
477 .thaw = nv_mcp55_thaw,
478 .error_handler = nv_swncq_error_handler,
Tejun Heo029cfd62008-03-25 12:22:49 +0900479
Kuan Luof140f0f2007-10-15 15:16:53 -0400480#ifdef CONFIG_PM
481 .port_suspend = nv_swncq_port_suspend,
482 .port_resume = nv_swncq_port_resume,
483#endif
484 .port_start = nv_swncq_port_start,
485};
486
Tejun Heo95947192008-03-25 12:22:49 +0900487struct nv_pi_priv {
488 irq_handler_t irq_handler;
489 struct scsi_host_template *sht;
490};
491
492#define NV_PI_PRIV(_irq_handler, _sht) \
493 &(struct nv_pi_priv){ .irq_handler = _irq_handler, .sht = _sht }
494
Tejun Heo1626aeb2007-05-04 12:43:58 +0200495static const struct ata_port_info nv_port_info[] = {
Tejun Heoada364e2006-06-17 15:49:56 +0900496 /* generic */
497 {
Tejun Heo0c887582007-08-06 18:36:23 +0900498 .flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY,
Tejun Heoada364e2006-06-17 15:49:56 +0900499 .pio_mask = NV_PIO_MASK,
500 .mwdma_mask = NV_MWDMA_MASK,
501 .udma_mask = NV_UDMA_MASK,
502 .port_ops = &nv_generic_ops,
Tejun Heo95947192008-03-25 12:22:49 +0900503 .private_data = NV_PI_PRIV(nv_generic_interrupt, &nv_sht),
Tejun Heoada364e2006-06-17 15:49:56 +0900504 },
505 /* nforce2/3 */
506 {
Tejun Heo0c887582007-08-06 18:36:23 +0900507 .flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY,
Tejun Heoada364e2006-06-17 15:49:56 +0900508 .pio_mask = NV_PIO_MASK,
509 .mwdma_mask = NV_MWDMA_MASK,
510 .udma_mask = NV_UDMA_MASK,
511 .port_ops = &nv_nf2_ops,
Tejun Heo95947192008-03-25 12:22:49 +0900512 .private_data = NV_PI_PRIV(nv_nf2_interrupt, &nv_sht),
Tejun Heoada364e2006-06-17 15:49:56 +0900513 },
514 /* ck804 */
515 {
Tejun Heo0c887582007-08-06 18:36:23 +0900516 .flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY,
Tejun Heoada364e2006-06-17 15:49:56 +0900517 .pio_mask = NV_PIO_MASK,
518 .mwdma_mask = NV_MWDMA_MASK,
519 .udma_mask = NV_UDMA_MASK,
520 .port_ops = &nv_ck804_ops,
Tejun Heo95947192008-03-25 12:22:49 +0900521 .private_data = NV_PI_PRIV(nv_ck804_interrupt, &nv_sht),
Tejun Heoada364e2006-06-17 15:49:56 +0900522 },
Robert Hancockfbbb2622006-10-27 19:08:41 -0700523 /* ADMA */
524 {
Robert Hancockfbbb2622006-10-27 19:08:41 -0700525 .flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
526 ATA_FLAG_MMIO | ATA_FLAG_NCQ,
527 .pio_mask = NV_PIO_MASK,
528 .mwdma_mask = NV_MWDMA_MASK,
529 .udma_mask = NV_UDMA_MASK,
530 .port_ops = &nv_adma_ops,
Tejun Heo95947192008-03-25 12:22:49 +0900531 .private_data = NV_PI_PRIV(nv_adma_interrupt, &nv_adma_sht),
Robert Hancockfbbb2622006-10-27 19:08:41 -0700532 },
Kuan Luof140f0f2007-10-15 15:16:53 -0400533 /* SWNCQ */
534 {
Kuan Luof140f0f2007-10-15 15:16:53 -0400535 .flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
536 ATA_FLAG_NCQ,
Kuan Luof140f0f2007-10-15 15:16:53 -0400537 .pio_mask = NV_PIO_MASK,
538 .mwdma_mask = NV_MWDMA_MASK,
539 .udma_mask = NV_UDMA_MASK,
540 .port_ops = &nv_swncq_ops,
Tejun Heo95947192008-03-25 12:22:49 +0900541 .private_data = NV_PI_PRIV(nv_swncq_interrupt, &nv_swncq_sht),
Kuan Luof140f0f2007-10-15 15:16:53 -0400542 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700543};
544
545MODULE_AUTHOR("NVIDIA");
546MODULE_DESCRIPTION("low-level driver for NVIDIA nForce SATA controller");
547MODULE_LICENSE("GPL");
548MODULE_DEVICE_TABLE(pci, nv_pci_tbl);
549MODULE_VERSION(DRV_VERSION);
550
Jeff Garzik06993d22008-04-04 03:34:45 -0400551static int adma_enabled;
Zoltan Boszormenyid21279f2008-03-28 14:33:46 -0700552static int swncq_enabled = 1;
Robert Hancockfbbb2622006-10-27 19:08:41 -0700553
Robert Hancock2dec7552006-11-26 14:20:19 -0600554static void nv_adma_register_mode(struct ata_port *ap)
555{
Robert Hancock2dec7552006-11-26 14:20:19 -0600556 struct nv_adma_port_priv *pp = ap->private_data;
Robert Hancockcdf56bc2007-01-03 18:13:57 -0600557 void __iomem *mmio = pp->ctl_block;
Robert Hancocka2cfe812007-02-05 16:26:03 -0800558 u16 tmp, status;
559 int count = 0;
Robert Hancock2dec7552006-11-26 14:20:19 -0600560
561 if (pp->flags & NV_ADMA_PORT_REGISTER_MODE)
562 return;
563
Robert Hancocka2cfe812007-02-05 16:26:03 -0800564 status = readw(mmio + NV_ADMA_STAT);
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400565 while (!(status & NV_ADMA_STAT_IDLE) && count < 20) {
Robert Hancocka2cfe812007-02-05 16:26:03 -0800566 ndelay(50);
567 status = readw(mmio + NV_ADMA_STAT);
568 count++;
569 }
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400570 if (count == 20)
Robert Hancocka2cfe812007-02-05 16:26:03 -0800571 ata_port_printk(ap, KERN_WARNING,
572 "timeout waiting for ADMA IDLE, stat=0x%hx\n",
573 status);
574
Robert Hancock2dec7552006-11-26 14:20:19 -0600575 tmp = readw(mmio + NV_ADMA_CTL);
576 writew(tmp & ~NV_ADMA_CTL_GO, mmio + NV_ADMA_CTL);
577
Robert Hancocka2cfe812007-02-05 16:26:03 -0800578 count = 0;
579 status = readw(mmio + NV_ADMA_STAT);
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400580 while (!(status & NV_ADMA_STAT_LEGACY) && count < 20) {
Robert Hancocka2cfe812007-02-05 16:26:03 -0800581 ndelay(50);
582 status = readw(mmio + NV_ADMA_STAT);
583 count++;
584 }
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400585 if (count == 20)
Robert Hancocka2cfe812007-02-05 16:26:03 -0800586 ata_port_printk(ap, KERN_WARNING,
587 "timeout waiting for ADMA LEGACY, stat=0x%hx\n",
588 status);
589
Robert Hancock2dec7552006-11-26 14:20:19 -0600590 pp->flags |= NV_ADMA_PORT_REGISTER_MODE;
591}
592
593static void nv_adma_mode(struct ata_port *ap)
594{
Robert Hancock2dec7552006-11-26 14:20:19 -0600595 struct nv_adma_port_priv *pp = ap->private_data;
Robert Hancockcdf56bc2007-01-03 18:13:57 -0600596 void __iomem *mmio = pp->ctl_block;
Robert Hancocka2cfe812007-02-05 16:26:03 -0800597 u16 tmp, status;
598 int count = 0;
Robert Hancock2dec7552006-11-26 14:20:19 -0600599
600 if (!(pp->flags & NV_ADMA_PORT_REGISTER_MODE))
601 return;
Jeff Garzikf20b16f2006-12-11 11:14:06 -0500602
Robert Hancock2dec7552006-11-26 14:20:19 -0600603 WARN_ON(pp->flags & NV_ADMA_ATAPI_SETUP_COMPLETE);
604
605 tmp = readw(mmio + NV_ADMA_CTL);
606 writew(tmp | NV_ADMA_CTL_GO, mmio + NV_ADMA_CTL);
607
Robert Hancocka2cfe812007-02-05 16:26:03 -0800608 status = readw(mmio + NV_ADMA_STAT);
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400609 while (((status & NV_ADMA_STAT_LEGACY) ||
Robert Hancocka2cfe812007-02-05 16:26:03 -0800610 !(status & NV_ADMA_STAT_IDLE)) && count < 20) {
611 ndelay(50);
612 status = readw(mmio + NV_ADMA_STAT);
613 count++;
614 }
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400615 if (count == 20)
Robert Hancocka2cfe812007-02-05 16:26:03 -0800616 ata_port_printk(ap, KERN_WARNING,
617 "timeout waiting for ADMA LEGACY clear and IDLE, stat=0x%hx\n",
618 status);
619
Robert Hancock2dec7552006-11-26 14:20:19 -0600620 pp->flags &= ~NV_ADMA_PORT_REGISTER_MODE;
621}
622
Robert Hancockfbbb2622006-10-27 19:08:41 -0700623static int nv_adma_slave_config(struct scsi_device *sdev)
624{
625 struct ata_port *ap = ata_shost_to_port(sdev->host);
Robert Hancock2dec7552006-11-26 14:20:19 -0600626 struct nv_adma_port_priv *pp = ap->private_data;
Robert Hancock8959d302008-02-04 19:39:02 -0600627 struct nv_adma_port_priv *port0, *port1;
628 struct scsi_device *sdev0, *sdev1;
Robert Hancock2dec7552006-11-26 14:20:19 -0600629 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
Robert Hancock8959d302008-02-04 19:39:02 -0600630 unsigned long segment_boundary, flags;
Robert Hancockfbbb2622006-10-27 19:08:41 -0700631 unsigned short sg_tablesize;
632 int rc;
Robert Hancock2dec7552006-11-26 14:20:19 -0600633 int adma_enable;
634 u32 current_reg, new_reg, config_mask;
Robert Hancockfbbb2622006-10-27 19:08:41 -0700635
636 rc = ata_scsi_slave_config(sdev);
637
638 if (sdev->id >= ATA_MAX_DEVICES || sdev->channel || sdev->lun)
639 /* Not a proper libata device, ignore */
640 return rc;
641
Robert Hancock8959d302008-02-04 19:39:02 -0600642 spin_lock_irqsave(ap->lock, flags);
643
Tejun Heo9af5c9c2007-08-06 18:36:22 +0900644 if (ap->link.device[sdev->id].class == ATA_DEV_ATAPI) {
Robert Hancockfbbb2622006-10-27 19:08:41 -0700645 /*
646 * NVIDIA reports that ADMA mode does not support ATAPI commands.
647 * Therefore ATAPI commands are sent through the legacy interface.
648 * However, the legacy interface only supports 32-bit DMA.
649 * Restrict DMA parameters as required by the legacy interface
650 * when an ATAPI device is connected.
651 */
Robert Hancockfbbb2622006-10-27 19:08:41 -0700652 segment_boundary = ATA_DMA_BOUNDARY;
653 /* Subtract 1 since an extra entry may be needed for padding, see
654 libata-scsi.c */
655 sg_tablesize = LIBATA_MAX_PRD - 1;
Jeff Garzikf20b16f2006-12-11 11:14:06 -0500656
Robert Hancock2dec7552006-11-26 14:20:19 -0600657 /* Since the legacy DMA engine is in use, we need to disable ADMA
658 on the port. */
659 adma_enable = 0;
660 nv_adma_register_mode(ap);
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400661 } else {
Robert Hancockfbbb2622006-10-27 19:08:41 -0700662 segment_boundary = NV_ADMA_DMA_BOUNDARY;
663 sg_tablesize = NV_ADMA_SGTBL_TOTAL_LEN;
Robert Hancock2dec7552006-11-26 14:20:19 -0600664 adma_enable = 1;
Robert Hancockfbbb2622006-10-27 19:08:41 -0700665 }
Jeff Garzikf20b16f2006-12-11 11:14:06 -0500666
Robert Hancock2dec7552006-11-26 14:20:19 -0600667 pci_read_config_dword(pdev, NV_MCP_SATA_CFG_20, &current_reg);
Robert Hancockfbbb2622006-10-27 19:08:41 -0700668
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400669 if (ap->port_no == 1)
Robert Hancock2dec7552006-11-26 14:20:19 -0600670 config_mask = NV_MCP_SATA_CFG_20_PORT1_EN |
671 NV_MCP_SATA_CFG_20_PORT1_PWB_EN;
672 else
673 config_mask = NV_MCP_SATA_CFG_20_PORT0_EN |
674 NV_MCP_SATA_CFG_20_PORT0_PWB_EN;
Jeff Garzikf20b16f2006-12-11 11:14:06 -0500675
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400676 if (adma_enable) {
Robert Hancock2dec7552006-11-26 14:20:19 -0600677 new_reg = current_reg | config_mask;
678 pp->flags &= ~NV_ADMA_ATAPI_SETUP_COMPLETE;
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400679 } else {
Robert Hancock2dec7552006-11-26 14:20:19 -0600680 new_reg = current_reg & ~config_mask;
681 pp->flags |= NV_ADMA_ATAPI_SETUP_COMPLETE;
682 }
Jeff Garzikf20b16f2006-12-11 11:14:06 -0500683
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400684 if (current_reg != new_reg)
Robert Hancock2dec7552006-11-26 14:20:19 -0600685 pci_write_config_dword(pdev, NV_MCP_SATA_CFG_20, new_reg);
Jeff Garzikf20b16f2006-12-11 11:14:06 -0500686
Robert Hancock8959d302008-02-04 19:39:02 -0600687 port0 = ap->host->ports[0]->private_data;
688 port1 = ap->host->ports[1]->private_data;
689 sdev0 = ap->host->ports[0]->link.device[0].sdev;
690 sdev1 = ap->host->ports[1]->link.device[0].sdev;
691 if ((port0->flags & NV_ADMA_ATAPI_SETUP_COMPLETE) ||
692 (port1->flags & NV_ADMA_ATAPI_SETUP_COMPLETE)) {
693 /** We have to set the DMA mask to 32-bit if either port is in
694 ATAPI mode, since they are on the same PCI device which is
695 used for DMA mapping. If we set the mask we also need to set
696 the bounce limit on both ports to ensure that the block
697 layer doesn't feed addresses that cause DMA mapping to
698 choke. If either SCSI device is not allocated yet, it's OK
699 since that port will discover its correct setting when it
700 does get allocated.
701 Note: Setting 32-bit mask should not fail. */
702 if (sdev0)
703 blk_queue_bounce_limit(sdev0->request_queue,
704 ATA_DMA_MASK);
705 if (sdev1)
706 blk_queue_bounce_limit(sdev1->request_queue,
707 ATA_DMA_MASK);
708
709 pci_set_dma_mask(pdev, ATA_DMA_MASK);
710 } else {
711 /** This shouldn't fail as it was set to this value before */
712 pci_set_dma_mask(pdev, pp->adma_dma_mask);
713 if (sdev0)
714 blk_queue_bounce_limit(sdev0->request_queue,
715 pp->adma_dma_mask);
716 if (sdev1)
717 blk_queue_bounce_limit(sdev1->request_queue,
718 pp->adma_dma_mask);
719 }
720
Robert Hancockfbbb2622006-10-27 19:08:41 -0700721 blk_queue_segment_boundary(sdev->request_queue, segment_boundary);
722 blk_queue_max_hw_segments(sdev->request_queue, sg_tablesize);
723 ata_port_printk(ap, KERN_INFO,
Robert Hancock8959d302008-02-04 19:39:02 -0600724 "DMA mask 0x%llX, segment boundary 0x%lX, hw segs %hu\n",
725 (unsigned long long)*ap->host->dev->dma_mask,
726 segment_boundary, sg_tablesize);
727
728 spin_unlock_irqrestore(ap->lock, flags);
729
Robert Hancockfbbb2622006-10-27 19:08:41 -0700730 return rc;
731}
732
Robert Hancock2dec7552006-11-26 14:20:19 -0600733static int nv_adma_check_atapi_dma(struct ata_queued_cmd *qc)
734{
735 struct nv_adma_port_priv *pp = qc->ap->private_data;
736 return !(pp->flags & NV_ADMA_ATAPI_SETUP_COMPLETE);
737}
738
Robert Hancockf2fb3442007-03-26 21:43:36 -0800739static void nv_adma_tf_read(struct ata_port *ap, struct ata_taskfile *tf)
740{
Robert Hancock3f3debd2007-11-25 16:59:36 -0600741 /* Other than when internal or pass-through commands are executed,
742 the only time this function will be called in ADMA mode will be
743 if a command fails. In the failure case we don't care about going
744 into register mode with ADMA commands pending, as the commands will
745 all shortly be aborted anyway. We assume that NCQ commands are not
746 issued via passthrough, which is the only way that switching into
747 ADMA mode could abort outstanding commands. */
Robert Hancockf2fb3442007-03-26 21:43:36 -0800748 nv_adma_register_mode(ap);
749
Tejun Heo9363c382008-04-07 22:47:16 +0900750 ata_sff_tf_read(ap, tf);
Robert Hancockf2fb3442007-03-26 21:43:36 -0800751}
752
Robert Hancock2dec7552006-11-26 14:20:19 -0600753static unsigned int nv_adma_tf_to_cpb(struct ata_taskfile *tf, __le16 *cpb)
Robert Hancockfbbb2622006-10-27 19:08:41 -0700754{
755 unsigned int idx = 0;
756
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400757 if (tf->flags & ATA_TFLAG_ISADDR) {
Robert Hancockac3d6b82007-02-19 19:02:46 -0600758 if (tf->flags & ATA_TFLAG_LBA48) {
759 cpb[idx++] = cpu_to_le16((ATA_REG_ERR << 8) | tf->hob_feature | WNB);
760 cpb[idx++] = cpu_to_le16((ATA_REG_NSECT << 8) | tf->hob_nsect);
761 cpb[idx++] = cpu_to_le16((ATA_REG_LBAL << 8) | tf->hob_lbal);
762 cpb[idx++] = cpu_to_le16((ATA_REG_LBAM << 8) | tf->hob_lbam);
763 cpb[idx++] = cpu_to_le16((ATA_REG_LBAH << 8) | tf->hob_lbah);
764 cpb[idx++] = cpu_to_le16((ATA_REG_ERR << 8) | tf->feature);
765 } else
766 cpb[idx++] = cpu_to_le16((ATA_REG_ERR << 8) | tf->feature | WNB);
Jeff Garzika84471f2007-02-26 05:51:33 -0500767
Robert Hancockac3d6b82007-02-19 19:02:46 -0600768 cpb[idx++] = cpu_to_le16((ATA_REG_NSECT << 8) | tf->nsect);
769 cpb[idx++] = cpu_to_le16((ATA_REG_LBAL << 8) | tf->lbal);
770 cpb[idx++] = cpu_to_le16((ATA_REG_LBAM << 8) | tf->lbam);
771 cpb[idx++] = cpu_to_le16((ATA_REG_LBAH << 8) | tf->lbah);
Robert Hancockfbbb2622006-10-27 19:08:41 -0700772 }
Jeff Garzika84471f2007-02-26 05:51:33 -0500773
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400774 if (tf->flags & ATA_TFLAG_DEVICE)
Robert Hancockac3d6b82007-02-19 19:02:46 -0600775 cpb[idx++] = cpu_to_le16((ATA_REG_DEVICE << 8) | tf->device);
Robert Hancockfbbb2622006-10-27 19:08:41 -0700776
777 cpb[idx++] = cpu_to_le16((ATA_REG_CMD << 8) | tf->command | CMDEND);
Jeff Garzika84471f2007-02-26 05:51:33 -0500778
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400779 while (idx < 12)
Robert Hancockac3d6b82007-02-19 19:02:46 -0600780 cpb[idx++] = cpu_to_le16(IGN);
Robert Hancockfbbb2622006-10-27 19:08:41 -0700781
782 return idx;
783}
784
Robert Hancock5bd28a42007-02-05 16:26:01 -0800785static int nv_adma_check_cpb(struct ata_port *ap, int cpb_num, int force_err)
Robert Hancockfbbb2622006-10-27 19:08:41 -0700786{
787 struct nv_adma_port_priv *pp = ap->private_data;
Robert Hancock2dec7552006-11-26 14:20:19 -0600788 u8 flags = pp->cpb[cpb_num].resp_flags;
Robert Hancockfbbb2622006-10-27 19:08:41 -0700789
790 VPRINTK("CPB %d, flags=0x%x\n", cpb_num, flags);
791
Robert Hancock5bd28a42007-02-05 16:26:01 -0800792 if (unlikely((force_err ||
793 flags & (NV_CPB_RESP_ATA_ERR |
794 NV_CPB_RESP_CMD_ERR |
795 NV_CPB_RESP_CPB_ERR)))) {
Tejun Heo9af5c9c2007-08-06 18:36:22 +0900796 struct ata_eh_info *ehi = &ap->link.eh_info;
Robert Hancock5bd28a42007-02-05 16:26:01 -0800797 int freeze = 0;
798
799 ata_ehi_clear_desc(ehi);
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400800 __ata_ehi_push_desc(ehi, "CPB resp_flags 0x%x: ", flags);
Robert Hancock5bd28a42007-02-05 16:26:01 -0800801 if (flags & NV_CPB_RESP_ATA_ERR) {
Tejun Heob64bbc32007-07-16 14:29:39 +0900802 ata_ehi_push_desc(ehi, "ATA error");
Robert Hancock5bd28a42007-02-05 16:26:01 -0800803 ehi->err_mask |= AC_ERR_DEV;
804 } else if (flags & NV_CPB_RESP_CMD_ERR) {
Tejun Heob64bbc32007-07-16 14:29:39 +0900805 ata_ehi_push_desc(ehi, "CMD error");
Robert Hancock5bd28a42007-02-05 16:26:01 -0800806 ehi->err_mask |= AC_ERR_DEV;
807 } else if (flags & NV_CPB_RESP_CPB_ERR) {
Tejun Heob64bbc32007-07-16 14:29:39 +0900808 ata_ehi_push_desc(ehi, "CPB error");
Robert Hancock5bd28a42007-02-05 16:26:01 -0800809 ehi->err_mask |= AC_ERR_SYSTEM;
810 freeze = 1;
811 } else {
812 /* notifier error, but no error in CPB flags? */
Tejun Heob64bbc32007-07-16 14:29:39 +0900813 ata_ehi_push_desc(ehi, "unknown");
Robert Hancock5bd28a42007-02-05 16:26:01 -0800814 ehi->err_mask |= AC_ERR_OTHER;
815 freeze = 1;
816 }
817 /* Kill all commands. EH will determine what actually failed. */
818 if (freeze)
819 ata_port_freeze(ap);
820 else
821 ata_port_abort(ap);
822 return 1;
823 }
824
Robert Hancockf2fb3442007-03-26 21:43:36 -0800825 if (likely(flags & NV_CPB_RESP_DONE)) {
Robert Hancockfbbb2622006-10-27 19:08:41 -0700826 struct ata_queued_cmd *qc = ata_qc_from_tag(ap, cpb_num);
Robert Hancock5bd28a42007-02-05 16:26:01 -0800827 VPRINTK("CPB flags done, flags=0x%x\n", flags);
828 if (likely(qc)) {
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400829 DPRINTK("Completing qc from tag %d\n", cpb_num);
Robert Hancockfbbb2622006-10-27 19:08:41 -0700830 ata_qc_complete(qc);
Robert Hancock2a54cf72007-02-21 23:53:03 -0600831 } else {
Tejun Heo9af5c9c2007-08-06 18:36:22 +0900832 struct ata_eh_info *ehi = &ap->link.eh_info;
Robert Hancock2a54cf72007-02-21 23:53:03 -0600833 /* Notifier bits set without a command may indicate the drive
834 is misbehaving. Raise host state machine violation on this
835 condition. */
Jeff Garzik5796d1c2007-10-26 00:03:37 -0400836 ata_port_printk(ap, KERN_ERR,
837 "notifier for tag %d with no cmd?\n",
838 cpb_num);
Robert Hancock2a54cf72007-02-21 23:53:03 -0600839 ehi->err_mask |= AC_ERR_HSM;
Tejun Heocf480622008-01-24 00:05:14 +0900840 ehi->action |= ATA_EH_RESET;
Robert Hancock2a54cf72007-02-21 23:53:03 -0600841 ata_port_freeze(ap);
842 return 1;
Robert Hancockfbbb2622006-10-27 19:08:41 -0700843 }
844 }
Robert Hancock5bd28a42007-02-05 16:26:01 -0800845 return 0;
Robert Hancockfbbb2622006-10-27 19:08:41 -0700846}
847
Robert Hancock2dec7552006-11-26 14:20:19 -0600848static int nv_host_intr(struct ata_port *ap, u8 irq_stat)
849{
Tejun Heo9af5c9c2007-08-06 18:36:22 +0900850 struct ata_queued_cmd *qc = ata_qc_from_tag(ap, ap->link.active_tag);
Robert Hancock2dec7552006-11-26 14:20:19 -0600851
852 /* freeze if hotplugged */
853 if (unlikely(irq_stat & (NV_INT_ADDED | NV_INT_REMOVED))) {
854 ata_port_freeze(ap);
855 return 1;
856 }
857
858 /* bail out if not our interrupt */
859 if (!(irq_stat & NV_INT_DEV))
860 return 0;
861
862 /* DEV interrupt w/ no active qc? */
863 if (unlikely(!qc || (qc->tf.flags & ATA_TFLAG_POLLING))) {
Tejun Heo9363c382008-04-07 22:47:16 +0900864 ata_sff_check_status(ap);
Robert Hancock2dec7552006-11-26 14:20:19 -0600865 return 1;
866 }
867
868 /* handle interrupt */
Tejun Heo9363c382008-04-07 22:47:16 +0900869 return ata_sff_host_intr(ap, qc);
Robert Hancock2dec7552006-11-26 14:20:19 -0600870}
871
Robert Hancockfbbb2622006-10-27 19:08:41 -0700872static irqreturn_t nv_adma_interrupt(int irq, void *dev_instance)
873{
874 struct ata_host *host = dev_instance;
875 int i, handled = 0;
Robert Hancock2dec7552006-11-26 14:20:19 -0600876 u32 notifier_clears[2];
Robert Hancockfbbb2622006-10-27 19:08:41 -0700877
878 spin_lock(&host->lock);
879
880 for (i = 0; i < host->n_ports; i++) {
881 struct ata_port *ap = host->ports[i];
Robert Hancock2dec7552006-11-26 14:20:19 -0600882 notifier_clears[i] = 0;
Robert Hancockfbbb2622006-10-27 19:08:41 -0700883
884 if (ap && !(ap->flags & ATA_FLAG_DISABLED)) {
885 struct nv_adma_port_priv *pp = ap->private_data;
Robert Hancockcdf56bc2007-01-03 18:13:57 -0600886 void __iomem *mmio = pp->ctl_block;
Robert Hancockfbbb2622006-10-27 19:08:41 -0700887 u16 status;
888 u32 gen_ctl;
Robert Hancockfbbb2622006-10-27 19:08:41 -0700889 u32 notifier, notifier_error;
Jeff Garzika617c092007-05-21 20:14:23 -0400890
Robert Hancock53014e22007-05-05 15:36:36 -0600891 /* if ADMA is disabled, use standard ata interrupt handler */
892 if (pp->flags & NV_ADMA_ATAPI_SETUP_COMPLETE) {
893 u8 irq_stat = readb(host->iomap[NV_MMIO_BAR] + NV_INT_STATUS_CK804)
894 >> (NV_INT_PORT_SHIFT * i);
895 handled += nv_host_intr(ap, irq_stat);
896 continue;
897 }
Robert Hancockfbbb2622006-10-27 19:08:41 -0700898
Robert Hancock53014e22007-05-05 15:36:36 -0600899 /* if in ATA register mode, check for standard interrupts */
Robert Hancockfbbb2622006-10-27 19:08:41 -0700900 if (pp->flags & NV_ADMA_PORT_REGISTER_MODE) {
Tejun Heo0d5ff562007-02-01 15:06:36 +0900901 u8 irq_stat = readb(host->iomap[NV_MMIO_BAR] + NV_INT_STATUS_CK804)
Robert Hancock2dec7552006-11-26 14:20:19 -0600902 >> (NV_INT_PORT_SHIFT * i);
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400903 if (ata_tag_valid(ap->link.active_tag))
Robert Hancockf740d162007-01-23 20:09:02 -0600904 /** NV_INT_DEV indication seems unreliable at times
905 at least in ADMA mode. Force it on always when a
906 command is active, to prevent losing interrupts. */
907 irq_stat |= NV_INT_DEV;
Robert Hancock2dec7552006-11-26 14:20:19 -0600908 handled += nv_host_intr(ap, irq_stat);
Robert Hancockfbbb2622006-10-27 19:08:41 -0700909 }
910
911 notifier = readl(mmio + NV_ADMA_NOTIFIER);
912 notifier_error = readl(mmio + NV_ADMA_NOTIFIER_ERROR);
Robert Hancock2dec7552006-11-26 14:20:19 -0600913 notifier_clears[i] = notifier | notifier_error;
Robert Hancockfbbb2622006-10-27 19:08:41 -0700914
Robert Hancockcdf56bc2007-01-03 18:13:57 -0600915 gen_ctl = readl(pp->gen_block + NV_ADMA_GEN_CTL);
Robert Hancockfbbb2622006-10-27 19:08:41 -0700916
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400917 if (!NV_ADMA_CHECK_INTR(gen_ctl, ap->port_no) && !notifier &&
Robert Hancockfbbb2622006-10-27 19:08:41 -0700918 !notifier_error)
919 /* Nothing to do */
920 continue;
921
922 status = readw(mmio + NV_ADMA_STAT);
923
924 /* Clear status. Ensure the controller sees the clearing before we start
925 looking at any of the CPB statuses, so that any CPB completions after
926 this point in the handler will raise another interrupt. */
927 writew(status, mmio + NV_ADMA_STAT);
928 readw(mmio + NV_ADMA_STAT); /* flush posted write */
929 rmb();
930
Robert Hancock5bd28a42007-02-05 16:26:01 -0800931 handled++; /* irq handled if we got here */
932
933 /* freeze if hotplugged or controller error */
934 if (unlikely(status & (NV_ADMA_STAT_HOTPLUG |
935 NV_ADMA_STAT_HOTUNPLUG |
Robert Hancock5278b502007-02-11 18:36:56 -0600936 NV_ADMA_STAT_TIMEOUT |
937 NV_ADMA_STAT_SERROR))) {
Tejun Heo9af5c9c2007-08-06 18:36:22 +0900938 struct ata_eh_info *ehi = &ap->link.eh_info;
Robert Hancock5bd28a42007-02-05 16:26:01 -0800939
940 ata_ehi_clear_desc(ehi);
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400941 __ata_ehi_push_desc(ehi, "ADMA status 0x%08x: ", status);
Robert Hancock5bd28a42007-02-05 16:26:01 -0800942 if (status & NV_ADMA_STAT_TIMEOUT) {
943 ehi->err_mask |= AC_ERR_SYSTEM;
Tejun Heob64bbc32007-07-16 14:29:39 +0900944 ata_ehi_push_desc(ehi, "timeout");
Robert Hancock5bd28a42007-02-05 16:26:01 -0800945 } else if (status & NV_ADMA_STAT_HOTPLUG) {
946 ata_ehi_hotplugged(ehi);
Tejun Heob64bbc32007-07-16 14:29:39 +0900947 ata_ehi_push_desc(ehi, "hotplug");
Robert Hancock5bd28a42007-02-05 16:26:01 -0800948 } else if (status & NV_ADMA_STAT_HOTUNPLUG) {
949 ata_ehi_hotplugged(ehi);
Tejun Heob64bbc32007-07-16 14:29:39 +0900950 ata_ehi_push_desc(ehi, "hot unplug");
Robert Hancock5278b502007-02-11 18:36:56 -0600951 } else if (status & NV_ADMA_STAT_SERROR) {
952 /* let libata analyze SError and figure out the cause */
Tejun Heob64bbc32007-07-16 14:29:39 +0900953 ata_ehi_push_desc(ehi, "SError");
954 } else
955 ata_ehi_push_desc(ehi, "unknown");
Robert Hancockfbbb2622006-10-27 19:08:41 -0700956 ata_port_freeze(ap);
Robert Hancockfbbb2622006-10-27 19:08:41 -0700957 continue;
958 }
959
Robert Hancock5bd28a42007-02-05 16:26:01 -0800960 if (status & (NV_ADMA_STAT_DONE |
Robert Hancocka1fe7822008-01-29 19:53:19 -0600961 NV_ADMA_STAT_CPBERR |
962 NV_ADMA_STAT_CMD_COMPLETE)) {
963 u32 check_commands = notifier_clears[i];
Robert Hancock721449b2007-02-19 19:03:08 -0600964 int pos, error = 0;
Robert Hancock8ba5e4c2007-03-08 18:02:18 -0600965
Robert Hancocka1fe7822008-01-29 19:53:19 -0600966 if (status & NV_ADMA_STAT_CPBERR) {
967 /* Check all active commands */
968 if (ata_tag_valid(ap->link.active_tag))
969 check_commands = 1 <<
970 ap->link.active_tag;
971 else
972 check_commands = ap->
973 link.sactive;
974 }
Robert Hancock8ba5e4c2007-03-08 18:02:18 -0600975
Robert Hancockfbbb2622006-10-27 19:08:41 -0700976 /** Check CPBs for completed commands */
Robert Hancock721449b2007-02-19 19:03:08 -0600977 while ((pos = ffs(check_commands)) && !error) {
978 pos--;
979 error = nv_adma_check_cpb(ap, pos,
Jeff Garzik5796d1c2007-10-26 00:03:37 -0400980 notifier_error & (1 << pos));
981 check_commands &= ~(1 << pos);
Robert Hancockfbbb2622006-10-27 19:08:41 -0700982 }
983 }
Robert Hancockfbbb2622006-10-27 19:08:41 -0700984 }
985 }
Jeff Garzikf20b16f2006-12-11 11:14:06 -0500986
Jeff Garzikb4479162007-10-25 20:47:30 -0400987 if (notifier_clears[0] || notifier_clears[1]) {
Robert Hancock2dec7552006-11-26 14:20:19 -0600988 /* Note: Both notifier clear registers must be written
989 if either is set, even if one is zero, according to NVIDIA. */
Robert Hancockcdf56bc2007-01-03 18:13:57 -0600990 struct nv_adma_port_priv *pp = host->ports[0]->private_data;
991 writel(notifier_clears[0], pp->notifier_clear_block);
992 pp = host->ports[1]->private_data;
993 writel(notifier_clears[1], pp->notifier_clear_block);
Robert Hancock2dec7552006-11-26 14:20:19 -0600994 }
Robert Hancockfbbb2622006-10-27 19:08:41 -0700995
996 spin_unlock(&host->lock);
997
998 return IRQ_RETVAL(handled);
999}
1000
Robert Hancock53014e22007-05-05 15:36:36 -06001001static void nv_adma_freeze(struct ata_port *ap)
1002{
1003 struct nv_adma_port_priv *pp = ap->private_data;
1004 void __iomem *mmio = pp->ctl_block;
1005 u16 tmp;
1006
1007 nv_ck804_freeze(ap);
1008
1009 if (pp->flags & NV_ADMA_ATAPI_SETUP_COMPLETE)
1010 return;
1011
1012 /* clear any outstanding CK804 notifications */
Jeff Garzik2dcb4072007-10-19 06:42:56 -04001013 writeb(NV_INT_ALL << (ap->port_no * NV_INT_PORT_SHIFT),
Robert Hancock53014e22007-05-05 15:36:36 -06001014 ap->host->iomap[NV_MMIO_BAR] + NV_INT_STATUS_CK804);
1015
1016 /* Disable interrupt */
1017 tmp = readw(mmio + NV_ADMA_CTL);
Jeff Garzik2dcb4072007-10-19 06:42:56 -04001018 writew(tmp & ~(NV_ADMA_CTL_AIEN | NV_ADMA_CTL_HOTPLUG_IEN),
Robert Hancock53014e22007-05-05 15:36:36 -06001019 mmio + NV_ADMA_CTL);
Jeff Garzik5796d1c2007-10-26 00:03:37 -04001020 readw(mmio + NV_ADMA_CTL); /* flush posted write */
Robert Hancock53014e22007-05-05 15:36:36 -06001021}
1022
1023static void nv_adma_thaw(struct ata_port *ap)
1024{
1025 struct nv_adma_port_priv *pp = ap->private_data;
1026 void __iomem *mmio = pp->ctl_block;
1027 u16 tmp;
1028
1029 nv_ck804_thaw(ap);
1030
1031 if (pp->flags & NV_ADMA_ATAPI_SETUP_COMPLETE)
1032 return;
1033
1034 /* Enable interrupt */
1035 tmp = readw(mmio + NV_ADMA_CTL);
Jeff Garzik2dcb4072007-10-19 06:42:56 -04001036 writew(tmp | (NV_ADMA_CTL_AIEN | NV_ADMA_CTL_HOTPLUG_IEN),
Robert Hancock53014e22007-05-05 15:36:36 -06001037 mmio + NV_ADMA_CTL);
Jeff Garzik5796d1c2007-10-26 00:03:37 -04001038 readw(mmio + NV_ADMA_CTL); /* flush posted write */
Robert Hancock53014e22007-05-05 15:36:36 -06001039}
1040
Robert Hancockfbbb2622006-10-27 19:08:41 -07001041static void nv_adma_irq_clear(struct ata_port *ap)
1042{
Robert Hancockcdf56bc2007-01-03 18:13:57 -06001043 struct nv_adma_port_priv *pp = ap->private_data;
1044 void __iomem *mmio = pp->ctl_block;
Robert Hancock53014e22007-05-05 15:36:36 -06001045 u32 notifier_clears[2];
1046
1047 if (pp->flags & NV_ADMA_ATAPI_SETUP_COMPLETE) {
Tejun Heo9363c382008-04-07 22:47:16 +09001048 ata_sff_irq_clear(ap);
Robert Hancock53014e22007-05-05 15:36:36 -06001049 return;
1050 }
1051
1052 /* clear any outstanding CK804 notifications */
Jeff Garzik2dcb4072007-10-19 06:42:56 -04001053 writeb(NV_INT_ALL << (ap->port_no * NV_INT_PORT_SHIFT),
Robert Hancock53014e22007-05-05 15:36:36 -06001054 ap->host->iomap[NV_MMIO_BAR] + NV_INT_STATUS_CK804);
Robert Hancockfbbb2622006-10-27 19:08:41 -07001055
1056 /* clear ADMA status */
Robert Hancock53014e22007-05-05 15:36:36 -06001057 writew(0xffff, mmio + NV_ADMA_STAT);
Jeff Garzika617c092007-05-21 20:14:23 -04001058
Robert Hancock53014e22007-05-05 15:36:36 -06001059 /* clear notifiers - note both ports need to be written with
1060 something even though we are only clearing on one */
1061 if (ap->port_no == 0) {
1062 notifier_clears[0] = 0xFFFFFFFF;
1063 notifier_clears[1] = 0;
1064 } else {
1065 notifier_clears[0] = 0;
1066 notifier_clears[1] = 0xFFFFFFFF;
1067 }
1068 pp = ap->host->ports[0]->private_data;
1069 writel(notifier_clears[0], pp->notifier_clear_block);
1070 pp = ap->host->ports[1]->private_data;
1071 writel(notifier_clears[1], pp->notifier_clear_block);
Robert Hancockfbbb2622006-10-27 19:08:41 -07001072}
1073
Robert Hancockf5ecac22007-02-20 21:49:10 -06001074static void nv_adma_post_internal_cmd(struct ata_queued_cmd *qc)
Robert Hancockfbbb2622006-10-27 19:08:41 -07001075{
Robert Hancockf5ecac22007-02-20 21:49:10 -06001076 struct nv_adma_port_priv *pp = qc->ap->private_data;
Robert Hancockfbbb2622006-10-27 19:08:41 -07001077
Jeff Garzikb4479162007-10-25 20:47:30 -04001078 if (pp->flags & NV_ADMA_PORT_REGISTER_MODE)
Tejun Heo9363c382008-04-07 22:47:16 +09001079 ata_sff_post_internal_cmd(qc);
Robert Hancockfbbb2622006-10-27 19:08:41 -07001080}
1081
1082static int nv_adma_port_start(struct ata_port *ap)
1083{
1084 struct device *dev = ap->host->dev;
1085 struct nv_adma_port_priv *pp;
1086 int rc;
1087 void *mem;
1088 dma_addr_t mem_dma;
Robert Hancockcdf56bc2007-01-03 18:13:57 -06001089 void __iomem *mmio;
Robert Hancock8959d302008-02-04 19:39:02 -06001090 struct pci_dev *pdev = to_pci_dev(dev);
Robert Hancockfbbb2622006-10-27 19:08:41 -07001091 u16 tmp;
1092
1093 VPRINTK("ENTER\n");
1094
Robert Hancock8959d302008-02-04 19:39:02 -06001095 /* Ensure DMA mask is set to 32-bit before allocating legacy PRD and
1096 pad buffers */
1097 rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
1098 if (rc)
1099 return rc;
1100 rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
1101 if (rc)
1102 return rc;
1103
Robert Hancockfbbb2622006-10-27 19:08:41 -07001104 rc = ata_port_start(ap);
1105 if (rc)
1106 return rc;
1107
Tejun Heo24dc5f32007-01-20 16:00:28 +09001108 pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
1109 if (!pp)
1110 return -ENOMEM;
Robert Hancockfbbb2622006-10-27 19:08:41 -07001111
Tejun Heo0d5ff562007-02-01 15:06:36 +09001112 mmio = ap->host->iomap[NV_MMIO_BAR] + NV_ADMA_PORT +
Robert Hancockcdf56bc2007-01-03 18:13:57 -06001113 ap->port_no * NV_ADMA_PORT_SIZE;
1114 pp->ctl_block = mmio;
Tejun Heo0d5ff562007-02-01 15:06:36 +09001115 pp->gen_block = ap->host->iomap[NV_MMIO_BAR] + NV_ADMA_GEN;
Robert Hancockcdf56bc2007-01-03 18:13:57 -06001116 pp->notifier_clear_block = pp->gen_block +
1117 NV_ADMA_NOTIFIER_CLEAR + (4 * ap->port_no);
1118
Robert Hancock8959d302008-02-04 19:39:02 -06001119 /* Now that the legacy PRD and padding buffer are allocated we can
1120 safely raise the DMA mask to allocate the CPB/APRD table.
1121 These are allowed to fail since we store the value that ends up
1122 being used to set as the bounce limit in slave_config later if
1123 needed. */
1124 pci_set_dma_mask(pdev, DMA_BIT_MASK(64));
1125 pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
1126 pp->adma_dma_mask = *dev->dma_mask;
1127
Tejun Heo24dc5f32007-01-20 16:00:28 +09001128 mem = dmam_alloc_coherent(dev, NV_ADMA_PORT_PRIV_DMA_SZ,
1129 &mem_dma, GFP_KERNEL);
1130 if (!mem)
1131 return -ENOMEM;
Robert Hancockfbbb2622006-10-27 19:08:41 -07001132 memset(mem, 0, NV_ADMA_PORT_PRIV_DMA_SZ);
1133
1134 /*
1135 * First item in chunk of DMA memory:
1136 * 128-byte command parameter block (CPB)
1137 * one for each command tag
1138 */
1139 pp->cpb = mem;
1140 pp->cpb_dma = mem_dma;
1141
1142 writel(mem_dma & 0xFFFFFFFF, mmio + NV_ADMA_CPB_BASE_LOW);
Jeff Garzik5796d1c2007-10-26 00:03:37 -04001143 writel((mem_dma >> 16) >> 16, mmio + NV_ADMA_CPB_BASE_HIGH);
Robert Hancockfbbb2622006-10-27 19:08:41 -07001144
1145 mem += NV_ADMA_MAX_CPBS * NV_ADMA_CPB_SZ;
1146 mem_dma += NV_ADMA_MAX_CPBS * NV_ADMA_CPB_SZ;
1147
1148 /*
1149 * Second item: block of ADMA_SGTBL_LEN s/g entries
1150 */
1151 pp->aprd = mem;
1152 pp->aprd_dma = mem_dma;
1153
1154 ap->private_data = pp;
1155
1156 /* clear any outstanding interrupt conditions */
1157 writew(0xffff, mmio + NV_ADMA_STAT);
1158
1159 /* initialize port variables */
1160 pp->flags = NV_ADMA_PORT_REGISTER_MODE;
1161
1162 /* clear CPB fetch count */
1163 writew(0, mmio + NV_ADMA_CPB_COUNT);
1164
Robert Hancockcdf56bc2007-01-03 18:13:57 -06001165 /* clear GO for register mode, enable interrupt */
Robert Hancockfbbb2622006-10-27 19:08:41 -07001166 tmp = readw(mmio + NV_ADMA_CTL);
Jeff Garzik5796d1c2007-10-26 00:03:37 -04001167 writew((tmp & ~NV_ADMA_CTL_GO) | NV_ADMA_CTL_AIEN |
1168 NV_ADMA_CTL_HOTPLUG_IEN, mmio + NV_ADMA_CTL);
Robert Hancockfbbb2622006-10-27 19:08:41 -07001169
1170 tmp = readw(mmio + NV_ADMA_CTL);
1171 writew(tmp | NV_ADMA_CTL_CHANNEL_RESET, mmio + NV_ADMA_CTL);
Jeff Garzik5796d1c2007-10-26 00:03:37 -04001172 readw(mmio + NV_ADMA_CTL); /* flush posted write */
Robert Hancockfbbb2622006-10-27 19:08:41 -07001173 udelay(1);
1174 writew(tmp & ~NV_ADMA_CTL_CHANNEL_RESET, mmio + NV_ADMA_CTL);
Jeff Garzik5796d1c2007-10-26 00:03:37 -04001175 readw(mmio + NV_ADMA_CTL); /* flush posted write */
Robert Hancockfbbb2622006-10-27 19:08:41 -07001176
1177 return 0;
Robert Hancockfbbb2622006-10-27 19:08:41 -07001178}
1179
1180static void nv_adma_port_stop(struct ata_port *ap)
1181{
Robert Hancockfbbb2622006-10-27 19:08:41 -07001182 struct nv_adma_port_priv *pp = ap->private_data;
Robert Hancockcdf56bc2007-01-03 18:13:57 -06001183 void __iomem *mmio = pp->ctl_block;
Robert Hancockfbbb2622006-10-27 19:08:41 -07001184
1185 VPRINTK("ENTER\n");
Robert Hancockfbbb2622006-10-27 19:08:41 -07001186 writew(0, mmio + NV_ADMA_CTL);
Robert Hancockfbbb2622006-10-27 19:08:41 -07001187}
1188
Tejun Heo438ac6d2007-03-02 17:31:26 +09001189#ifdef CONFIG_PM
Robert Hancockcdf56bc2007-01-03 18:13:57 -06001190static int nv_adma_port_suspend(struct ata_port *ap, pm_message_t mesg)
1191{
1192 struct nv_adma_port_priv *pp = ap->private_data;
1193 void __iomem *mmio = pp->ctl_block;
1194
1195 /* Go to register mode - clears GO */
1196 nv_adma_register_mode(ap);
1197
1198 /* clear CPB fetch count */
1199 writew(0, mmio + NV_ADMA_CPB_COUNT);
1200
1201 /* disable interrupt, shut down port */
1202 writew(0, mmio + NV_ADMA_CTL);
1203
1204 return 0;
1205}
1206
1207static int nv_adma_port_resume(struct ata_port *ap)
1208{
1209 struct nv_adma_port_priv *pp = ap->private_data;
1210 void __iomem *mmio = pp->ctl_block;
1211 u16 tmp;
1212
1213 /* set CPB block location */
1214 writel(pp->cpb_dma & 0xFFFFFFFF, mmio + NV_ADMA_CPB_BASE_LOW);
Jeff Garzik5796d1c2007-10-26 00:03:37 -04001215 writel((pp->cpb_dma >> 16) >> 16, mmio + NV_ADMA_CPB_BASE_HIGH);
Robert Hancockcdf56bc2007-01-03 18:13:57 -06001216
1217 /* clear any outstanding interrupt conditions */
1218 writew(0xffff, mmio + NV_ADMA_STAT);
1219
1220 /* initialize port variables */
1221 pp->flags |= NV_ADMA_PORT_REGISTER_MODE;
1222
1223 /* clear CPB fetch count */
1224 writew(0, mmio + NV_ADMA_CPB_COUNT);
1225
1226 /* clear GO for register mode, enable interrupt */
1227 tmp = readw(mmio + NV_ADMA_CTL);
Jeff Garzik5796d1c2007-10-26 00:03:37 -04001228 writew((tmp & ~NV_ADMA_CTL_GO) | NV_ADMA_CTL_AIEN |
1229 NV_ADMA_CTL_HOTPLUG_IEN, mmio + NV_ADMA_CTL);
Robert Hancockcdf56bc2007-01-03 18:13:57 -06001230
1231 tmp = readw(mmio + NV_ADMA_CTL);
1232 writew(tmp | NV_ADMA_CTL_CHANNEL_RESET, mmio + NV_ADMA_CTL);
Jeff Garzik5796d1c2007-10-26 00:03:37 -04001233 readw(mmio + NV_ADMA_CTL); /* flush posted write */
Robert Hancockcdf56bc2007-01-03 18:13:57 -06001234 udelay(1);
1235 writew(tmp & ~NV_ADMA_CTL_CHANNEL_RESET, mmio + NV_ADMA_CTL);
Jeff Garzik5796d1c2007-10-26 00:03:37 -04001236 readw(mmio + NV_ADMA_CTL); /* flush posted write */
Robert Hancockcdf56bc2007-01-03 18:13:57 -06001237
1238 return 0;
1239}
Tejun Heo438ac6d2007-03-02 17:31:26 +09001240#endif
Robert Hancockfbbb2622006-10-27 19:08:41 -07001241
Tejun Heo9a829cc2007-04-17 23:44:08 +09001242static void nv_adma_setup_port(struct ata_port *ap)
Robert Hancockfbbb2622006-10-27 19:08:41 -07001243{
Tejun Heo9a829cc2007-04-17 23:44:08 +09001244 void __iomem *mmio = ap->host->iomap[NV_MMIO_BAR];
1245 struct ata_ioports *ioport = &ap->ioaddr;
Robert Hancockfbbb2622006-10-27 19:08:41 -07001246
1247 VPRINTK("ENTER\n");
1248
Tejun Heo9a829cc2007-04-17 23:44:08 +09001249 mmio += NV_ADMA_PORT + ap->port_no * NV_ADMA_PORT_SIZE;
Robert Hancockfbbb2622006-10-27 19:08:41 -07001250
Tejun Heo0d5ff562007-02-01 15:06:36 +09001251 ioport->cmd_addr = mmio;
1252 ioport->data_addr = mmio + (ATA_REG_DATA * 4);
Robert Hancockfbbb2622006-10-27 19:08:41 -07001253 ioport->error_addr =
Tejun Heo0d5ff562007-02-01 15:06:36 +09001254 ioport->feature_addr = mmio + (ATA_REG_ERR * 4);
1255 ioport->nsect_addr = mmio + (ATA_REG_NSECT * 4);
1256 ioport->lbal_addr = mmio + (ATA_REG_LBAL * 4);
1257 ioport->lbam_addr = mmio + (ATA_REG_LBAM * 4);
1258 ioport->lbah_addr = mmio + (ATA_REG_LBAH * 4);
1259 ioport->device_addr = mmio + (ATA_REG_DEVICE * 4);
Robert Hancockfbbb2622006-10-27 19:08:41 -07001260 ioport->status_addr =
Tejun Heo0d5ff562007-02-01 15:06:36 +09001261 ioport->command_addr = mmio + (ATA_REG_STATUS * 4);
Robert Hancockfbbb2622006-10-27 19:08:41 -07001262 ioport->altstatus_addr =
Tejun Heo0d5ff562007-02-01 15:06:36 +09001263 ioport->ctl_addr = mmio + 0x20;
Robert Hancockfbbb2622006-10-27 19:08:41 -07001264}
1265
Tejun Heo9a829cc2007-04-17 23:44:08 +09001266static int nv_adma_host_init(struct ata_host *host)
Robert Hancockfbbb2622006-10-27 19:08:41 -07001267{
Tejun Heo9a829cc2007-04-17 23:44:08 +09001268 struct pci_dev *pdev = to_pci_dev(host->dev);
Robert Hancockfbbb2622006-10-27 19:08:41 -07001269 unsigned int i;
1270 u32 tmp32;
1271
1272 VPRINTK("ENTER\n");
1273
1274 /* enable ADMA on the ports */
1275 pci_read_config_dword(pdev, NV_MCP_SATA_CFG_20, &tmp32);
1276 tmp32 |= NV_MCP_SATA_CFG_20_PORT0_EN |
1277 NV_MCP_SATA_CFG_20_PORT0_PWB_EN |
1278 NV_MCP_SATA_CFG_20_PORT1_EN |
1279 NV_MCP_SATA_CFG_20_PORT1_PWB_EN;
1280
1281 pci_write_config_dword(pdev, NV_MCP_SATA_CFG_20, tmp32);
1282
Tejun Heo9a829cc2007-04-17 23:44:08 +09001283 for (i = 0; i < host->n_ports; i++)
1284 nv_adma_setup_port(host->ports[i]);
Robert Hancockfbbb2622006-10-27 19:08:41 -07001285
Robert Hancockfbbb2622006-10-27 19:08:41 -07001286 return 0;
1287}
1288
1289static void nv_adma_fill_aprd(struct ata_queued_cmd *qc,
1290 struct scatterlist *sg,
1291 int idx,
1292 struct nv_adma_prd *aprd)
1293{
Robert Hancock41949ed2007-02-19 19:02:27 -06001294 u8 flags = 0;
Robert Hancockfbbb2622006-10-27 19:08:41 -07001295 if (qc->tf.flags & ATA_TFLAG_WRITE)
1296 flags |= NV_APRD_WRITE;
1297 if (idx == qc->n_elem - 1)
1298 flags |= NV_APRD_END;
1299 else if (idx != 4)
1300 flags |= NV_APRD_CONT;
1301
1302 aprd->addr = cpu_to_le64(((u64)sg_dma_address(sg)));
1303 aprd->len = cpu_to_le32(((u32)sg_dma_len(sg))); /* len in bytes */
Robert Hancock2dec7552006-11-26 14:20:19 -06001304 aprd->flags = flags;
Robert Hancock41949ed2007-02-19 19:02:27 -06001305 aprd->packet_len = 0;
Robert Hancockfbbb2622006-10-27 19:08:41 -07001306}
1307
1308static void nv_adma_fill_sg(struct ata_queued_cmd *qc, struct nv_adma_cpb *cpb)
1309{
1310 struct nv_adma_port_priv *pp = qc->ap->private_data;
Robert Hancockfbbb2622006-10-27 19:08:41 -07001311 struct nv_adma_prd *aprd;
1312 struct scatterlist *sg;
Tejun Heoff2aeb12007-12-05 16:43:11 +09001313 unsigned int si;
Robert Hancockfbbb2622006-10-27 19:08:41 -07001314
1315 VPRINTK("ENTER\n");
1316
Tejun Heoff2aeb12007-12-05 16:43:11 +09001317 for_each_sg(qc->sg, sg, qc->n_elem, si) {
1318 aprd = (si < 5) ? &cpb->aprd[si] :
1319 &pp->aprd[NV_ADMA_SGTBL_LEN * qc->tag + (si-5)];
1320 nv_adma_fill_aprd(qc, sg, si, aprd);
Robert Hancockfbbb2622006-10-27 19:08:41 -07001321 }
Tejun Heoff2aeb12007-12-05 16:43:11 +09001322 if (si > 5)
Robert Hancockfbbb2622006-10-27 19:08:41 -07001323 cpb->next_aprd = cpu_to_le64(((u64)(pp->aprd_dma + NV_ADMA_SGTBL_SZ * qc->tag)));
Robert Hancock41949ed2007-02-19 19:02:27 -06001324 else
1325 cpb->next_aprd = cpu_to_le64(0);
Robert Hancockfbbb2622006-10-27 19:08:41 -07001326}
1327
Robert Hancock382a6652007-02-05 16:26:02 -08001328static int nv_adma_use_reg_mode(struct ata_queued_cmd *qc)
1329{
1330 struct nv_adma_port_priv *pp = qc->ap->private_data;
1331
1332 /* ADMA engine can only be used for non-ATAPI DMA commands,
Robert Hancock3f3debd2007-11-25 16:59:36 -06001333 or interrupt-driven no-data commands. */
Jeff Garzikb4479162007-10-25 20:47:30 -04001334 if ((pp->flags & NV_ADMA_ATAPI_SETUP_COMPLETE) ||
Robert Hancock3f3debd2007-11-25 16:59:36 -06001335 (qc->tf.flags & ATA_TFLAG_POLLING))
Robert Hancock382a6652007-02-05 16:26:02 -08001336 return 1;
1337
Jeff Garzikb4479162007-10-25 20:47:30 -04001338 if ((qc->flags & ATA_QCFLAG_DMAMAP) ||
Robert Hancock382a6652007-02-05 16:26:02 -08001339 (qc->tf.protocol == ATA_PROT_NODATA))
1340 return 0;
1341
1342 return 1;
1343}
1344
Robert Hancockfbbb2622006-10-27 19:08:41 -07001345static void nv_adma_qc_prep(struct ata_queued_cmd *qc)
1346{
1347 struct nv_adma_port_priv *pp = qc->ap->private_data;
1348 struct nv_adma_cpb *cpb = &pp->cpb[qc->tag];
1349 u8 ctl_flags = NV_CPB_CTL_CPB_VALID |
Robert Hancockfbbb2622006-10-27 19:08:41 -07001350 NV_CPB_CTL_IEN;
1351
Robert Hancock382a6652007-02-05 16:26:02 -08001352 if (nv_adma_use_reg_mode(qc)) {
Robert Hancock3f3debd2007-11-25 16:59:36 -06001353 BUG_ON(!(pp->flags & NV_ADMA_ATAPI_SETUP_COMPLETE) &&
1354 (qc->flags & ATA_QCFLAG_DMAMAP));
Robert Hancock2dec7552006-11-26 14:20:19 -06001355 nv_adma_register_mode(qc->ap);
Tejun Heo9363c382008-04-07 22:47:16 +09001356 ata_sff_qc_prep(qc);
Robert Hancockfbbb2622006-10-27 19:08:41 -07001357 return;
1358 }
1359
Robert Hancock41949ed2007-02-19 19:02:27 -06001360 cpb->resp_flags = NV_CPB_RESP_DONE;
1361 wmb();
1362 cpb->ctl_flags = 0;
1363 wmb();
Robert Hancockfbbb2622006-10-27 19:08:41 -07001364
1365 cpb->len = 3;
1366 cpb->tag = qc->tag;
1367 cpb->next_cpb_idx = 0;
1368
1369 /* turn on NCQ flags for NCQ commands */
1370 if (qc->tf.protocol == ATA_PROT_NCQ)
1371 ctl_flags |= NV_CPB_CTL_QUEUE | NV_CPB_CTL_FPDMA;
1372
Robert Hancockcdf56bc2007-01-03 18:13:57 -06001373 VPRINTK("qc->flags = 0x%lx\n", qc->flags);
1374
Robert Hancockfbbb2622006-10-27 19:08:41 -07001375 nv_adma_tf_to_cpb(&qc->tf, cpb->tf);
1376
Jeff Garzikb4479162007-10-25 20:47:30 -04001377 if (qc->flags & ATA_QCFLAG_DMAMAP) {
Robert Hancock382a6652007-02-05 16:26:02 -08001378 nv_adma_fill_sg(qc, cpb);
1379 ctl_flags |= NV_CPB_CTL_APRD_VALID;
1380 } else
1381 memset(&cpb->aprd[0], 0, sizeof(struct nv_adma_prd) * 5);
Robert Hancockfbbb2622006-10-27 19:08:41 -07001382
Jeff Garzik5796d1c2007-10-26 00:03:37 -04001383 /* Be paranoid and don't let the device see NV_CPB_CTL_CPB_VALID
1384 until we are finished filling in all of the contents */
Robert Hancockfbbb2622006-10-27 19:08:41 -07001385 wmb();
1386 cpb->ctl_flags = ctl_flags;
Robert Hancock41949ed2007-02-19 19:02:27 -06001387 wmb();
1388 cpb->resp_flags = 0;
Robert Hancockfbbb2622006-10-27 19:08:41 -07001389}
1390
1391static unsigned int nv_adma_qc_issue(struct ata_queued_cmd *qc)
1392{
Robert Hancock2dec7552006-11-26 14:20:19 -06001393 struct nv_adma_port_priv *pp = qc->ap->private_data;
Robert Hancockcdf56bc2007-01-03 18:13:57 -06001394 void __iomem *mmio = pp->ctl_block;
Robert Hancock5e5c74a2007-02-19 18:42:30 -06001395 int curr_ncq = (qc->tf.protocol == ATA_PROT_NCQ);
Robert Hancockfbbb2622006-10-27 19:08:41 -07001396
1397 VPRINTK("ENTER\n");
1398
Robert Hancock3f3debd2007-11-25 16:59:36 -06001399 /* We can't handle result taskfile with NCQ commands, since
1400 retrieving the taskfile switches us out of ADMA mode and would abort
1401 existing commands. */
1402 if (unlikely(qc->tf.protocol == ATA_PROT_NCQ &&
1403 (qc->flags & ATA_QCFLAG_RESULT_TF))) {
1404 ata_dev_printk(qc->dev, KERN_ERR,
1405 "NCQ w/ RESULT_TF not allowed\n");
1406 return AC_ERR_SYSTEM;
1407 }
1408
Robert Hancock382a6652007-02-05 16:26:02 -08001409 if (nv_adma_use_reg_mode(qc)) {
Robert Hancockfbbb2622006-10-27 19:08:41 -07001410 /* use ATA register mode */
Robert Hancock382a6652007-02-05 16:26:02 -08001411 VPRINTK("using ATA register mode: 0x%lx\n", qc->flags);
Robert Hancock3f3debd2007-11-25 16:59:36 -06001412 BUG_ON(!(pp->flags & NV_ADMA_ATAPI_SETUP_COMPLETE) &&
1413 (qc->flags & ATA_QCFLAG_DMAMAP));
Robert Hancockfbbb2622006-10-27 19:08:41 -07001414 nv_adma_register_mode(qc->ap);
Tejun Heo9363c382008-04-07 22:47:16 +09001415 return ata_sff_qc_issue(qc);
Robert Hancockfbbb2622006-10-27 19:08:41 -07001416 } else
1417 nv_adma_mode(qc->ap);
1418
1419 /* write append register, command tag in lower 8 bits
1420 and (number of cpbs to append -1) in top 8 bits */
1421 wmb();
Robert Hancock5e5c74a2007-02-19 18:42:30 -06001422
Jeff Garzikb4479162007-10-25 20:47:30 -04001423 if (curr_ncq != pp->last_issue_ncq) {
Jeff Garzik5796d1c2007-10-26 00:03:37 -04001424 /* Seems to need some delay before switching between NCQ and
1425 non-NCQ commands, else we get command timeouts and such. */
Robert Hancock5e5c74a2007-02-19 18:42:30 -06001426 udelay(20);
1427 pp->last_issue_ncq = curr_ncq;
1428 }
1429
Robert Hancockfbbb2622006-10-27 19:08:41 -07001430 writew(qc->tag, mmio + NV_ADMA_APPEND);
1431
Jeff Garzik5796d1c2007-10-26 00:03:37 -04001432 DPRINTK("Issued tag %u\n", qc->tag);
Robert Hancockfbbb2622006-10-27 19:08:41 -07001433
1434 return 0;
1435}
1436
David Howells7d12e782006-10-05 14:55:46 +01001437static irqreturn_t nv_generic_interrupt(int irq, void *dev_instance)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001438{
Jeff Garzikcca39742006-08-24 03:19:22 -04001439 struct ata_host *host = dev_instance;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001440 unsigned int i;
1441 unsigned int handled = 0;
1442 unsigned long flags;
1443
Jeff Garzikcca39742006-08-24 03:19:22 -04001444 spin_lock_irqsave(&host->lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001445
Jeff Garzikcca39742006-08-24 03:19:22 -04001446 for (i = 0; i < host->n_ports; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001447 struct ata_port *ap;
1448
Jeff Garzikcca39742006-08-24 03:19:22 -04001449 ap = host->ports[i];
Tejun Heoc1389502005-08-22 14:59:24 +09001450 if (ap &&
Jeff Garzik029f5462006-04-02 10:30:40 -04001451 !(ap->flags & ATA_FLAG_DISABLED)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001452 struct ata_queued_cmd *qc;
1453
Tejun Heo9af5c9c2007-08-06 18:36:22 +09001454 qc = ata_qc_from_tag(ap, ap->link.active_tag);
Albert Leee50362e2005-09-27 17:39:50 +08001455 if (qc && (!(qc->tf.flags & ATA_TFLAG_POLLING)))
Tejun Heo9363c382008-04-07 22:47:16 +09001456 handled += ata_sff_host_intr(ap, qc);
Andrew Chewb8870302006-01-04 19:13:04 -08001457 else
1458 // No request pending? Clear interrupt status
1459 // anyway, in case there's one pending.
Tejun Heo5682ed32008-04-07 22:47:16 +09001460 ap->ops->sff_check_status(ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001461 }
1462
1463 }
1464
Jeff Garzikcca39742006-08-24 03:19:22 -04001465 spin_unlock_irqrestore(&host->lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001466
1467 return IRQ_RETVAL(handled);
1468}
1469
Jeff Garzikcca39742006-08-24 03:19:22 -04001470static irqreturn_t nv_do_interrupt(struct ata_host *host, u8 irq_stat)
Tejun Heoada364e2006-06-17 15:49:56 +09001471{
1472 int i, handled = 0;
1473
Jeff Garzikcca39742006-08-24 03:19:22 -04001474 for (i = 0; i < host->n_ports; i++) {
1475 struct ata_port *ap = host->ports[i];
Tejun Heoada364e2006-06-17 15:49:56 +09001476
1477 if (ap && !(ap->flags & ATA_FLAG_DISABLED))
1478 handled += nv_host_intr(ap, irq_stat);
1479
1480 irq_stat >>= NV_INT_PORT_SHIFT;
1481 }
1482
1483 return IRQ_RETVAL(handled);
1484}
1485
David Howells7d12e782006-10-05 14:55:46 +01001486static irqreturn_t nv_nf2_interrupt(int irq, void *dev_instance)
Tejun Heoada364e2006-06-17 15:49:56 +09001487{
Jeff Garzikcca39742006-08-24 03:19:22 -04001488 struct ata_host *host = dev_instance;
Tejun Heoada364e2006-06-17 15:49:56 +09001489 u8 irq_stat;
1490 irqreturn_t ret;
1491
Jeff Garzikcca39742006-08-24 03:19:22 -04001492 spin_lock(&host->lock);
Tejun Heo0d5ff562007-02-01 15:06:36 +09001493 irq_stat = ioread8(host->ports[0]->ioaddr.scr_addr + NV_INT_STATUS);
Jeff Garzikcca39742006-08-24 03:19:22 -04001494 ret = nv_do_interrupt(host, irq_stat);
1495 spin_unlock(&host->lock);
Tejun Heoada364e2006-06-17 15:49:56 +09001496
1497 return ret;
1498}
1499
David Howells7d12e782006-10-05 14:55:46 +01001500static irqreturn_t nv_ck804_interrupt(int irq, void *dev_instance)
Tejun Heoada364e2006-06-17 15:49:56 +09001501{
Jeff Garzikcca39742006-08-24 03:19:22 -04001502 struct ata_host *host = dev_instance;
Tejun Heoada364e2006-06-17 15:49:56 +09001503 u8 irq_stat;
1504 irqreturn_t ret;
1505
Jeff Garzikcca39742006-08-24 03:19:22 -04001506 spin_lock(&host->lock);
Tejun Heo0d5ff562007-02-01 15:06:36 +09001507 irq_stat = readb(host->iomap[NV_MMIO_BAR] + NV_INT_STATUS_CK804);
Jeff Garzikcca39742006-08-24 03:19:22 -04001508 ret = nv_do_interrupt(host, irq_stat);
1509 spin_unlock(&host->lock);
Tejun Heoada364e2006-06-17 15:49:56 +09001510
1511 return ret;
1512}
1513
Tejun Heoda3dbb12007-07-16 14:29:40 +09001514static int nv_scr_read(struct ata_port *ap, unsigned int sc_reg, u32 *val)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001515{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001516 if (sc_reg > SCR_CONTROL)
Tejun Heoda3dbb12007-07-16 14:29:40 +09001517 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001518
Tejun Heoda3dbb12007-07-16 14:29:40 +09001519 *val = ioread32(ap->ioaddr.scr_addr + (sc_reg * 4));
1520 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001521}
1522
Tejun Heoda3dbb12007-07-16 14:29:40 +09001523static int nv_scr_write(struct ata_port *ap, unsigned int sc_reg, u32 val)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001524{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001525 if (sc_reg > SCR_CONTROL)
Tejun Heoda3dbb12007-07-16 14:29:40 +09001526 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001527
Tejun Heo0d5ff562007-02-01 15:06:36 +09001528 iowrite32(val, ap->ioaddr.scr_addr + (sc_reg * 4));
Tejun Heoda3dbb12007-07-16 14:29:40 +09001529 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001530}
1531
Tejun Heo39f87582006-06-17 15:49:56 +09001532static void nv_nf2_freeze(struct ata_port *ap)
1533{
Tejun Heo0d5ff562007-02-01 15:06:36 +09001534 void __iomem *scr_addr = ap->host->ports[0]->ioaddr.scr_addr;
Tejun Heo39f87582006-06-17 15:49:56 +09001535 int shift = ap->port_no * NV_INT_PORT_SHIFT;
1536 u8 mask;
1537
Tejun Heo0d5ff562007-02-01 15:06:36 +09001538 mask = ioread8(scr_addr + NV_INT_ENABLE);
Tejun Heo39f87582006-06-17 15:49:56 +09001539 mask &= ~(NV_INT_ALL << shift);
Tejun Heo0d5ff562007-02-01 15:06:36 +09001540 iowrite8(mask, scr_addr + NV_INT_ENABLE);
Tejun Heo39f87582006-06-17 15:49:56 +09001541}
1542
1543static void nv_nf2_thaw(struct ata_port *ap)
1544{
Tejun Heo0d5ff562007-02-01 15:06:36 +09001545 void __iomem *scr_addr = ap->host->ports[0]->ioaddr.scr_addr;
Tejun Heo39f87582006-06-17 15:49:56 +09001546 int shift = ap->port_no * NV_INT_PORT_SHIFT;
1547 u8 mask;
1548
Tejun Heo0d5ff562007-02-01 15:06:36 +09001549 iowrite8(NV_INT_ALL << shift, scr_addr + NV_INT_STATUS);
Tejun Heo39f87582006-06-17 15:49:56 +09001550
Tejun Heo0d5ff562007-02-01 15:06:36 +09001551 mask = ioread8(scr_addr + NV_INT_ENABLE);
Tejun Heo39f87582006-06-17 15:49:56 +09001552 mask |= (NV_INT_MASK << shift);
Tejun Heo0d5ff562007-02-01 15:06:36 +09001553 iowrite8(mask, scr_addr + NV_INT_ENABLE);
Tejun Heo39f87582006-06-17 15:49:56 +09001554}
1555
1556static void nv_ck804_freeze(struct ata_port *ap)
1557{
Tejun Heo0d5ff562007-02-01 15:06:36 +09001558 void __iomem *mmio_base = ap->host->iomap[NV_MMIO_BAR];
Tejun Heo39f87582006-06-17 15:49:56 +09001559 int shift = ap->port_no * NV_INT_PORT_SHIFT;
1560 u8 mask;
1561
1562 mask = readb(mmio_base + NV_INT_ENABLE_CK804);
1563 mask &= ~(NV_INT_ALL << shift);
1564 writeb(mask, mmio_base + NV_INT_ENABLE_CK804);
1565}
1566
1567static void nv_ck804_thaw(struct ata_port *ap)
1568{
Tejun Heo0d5ff562007-02-01 15:06:36 +09001569 void __iomem *mmio_base = ap->host->iomap[NV_MMIO_BAR];
Tejun Heo39f87582006-06-17 15:49:56 +09001570 int shift = ap->port_no * NV_INT_PORT_SHIFT;
1571 u8 mask;
1572
1573 writeb(NV_INT_ALL << shift, mmio_base + NV_INT_STATUS_CK804);
1574
1575 mask = readb(mmio_base + NV_INT_ENABLE_CK804);
1576 mask |= (NV_INT_MASK << shift);
1577 writeb(mask, mmio_base + NV_INT_ENABLE_CK804);
1578}
1579
Kuan Luof140f0f2007-10-15 15:16:53 -04001580static void nv_mcp55_freeze(struct ata_port *ap)
1581{
1582 void __iomem *mmio_base = ap->host->iomap[NV_MMIO_BAR];
1583 int shift = ap->port_no * NV_INT_PORT_SHIFT_MCP55;
1584 u32 mask;
1585
1586 writel(NV_INT_ALL_MCP55 << shift, mmio_base + NV_INT_STATUS_MCP55);
1587
1588 mask = readl(mmio_base + NV_INT_ENABLE_MCP55);
1589 mask &= ~(NV_INT_ALL_MCP55 << shift);
1590 writel(mask, mmio_base + NV_INT_ENABLE_MCP55);
Tejun Heo9363c382008-04-07 22:47:16 +09001591 ata_sff_freeze(ap);
Kuan Luof140f0f2007-10-15 15:16:53 -04001592}
1593
1594static void nv_mcp55_thaw(struct ata_port *ap)
1595{
1596 void __iomem *mmio_base = ap->host->iomap[NV_MMIO_BAR];
1597 int shift = ap->port_no * NV_INT_PORT_SHIFT_MCP55;
1598 u32 mask;
1599
1600 writel(NV_INT_ALL_MCP55 << shift, mmio_base + NV_INT_STATUS_MCP55);
1601
1602 mask = readl(mmio_base + NV_INT_ENABLE_MCP55);
1603 mask |= (NV_INT_MASK_MCP55 << shift);
1604 writel(mask, mmio_base + NV_INT_ENABLE_MCP55);
Tejun Heo9363c382008-04-07 22:47:16 +09001605 ata_sff_thaw(ap);
Kuan Luof140f0f2007-10-15 15:16:53 -04001606}
1607
Tejun Heo4c1eb902008-09-28 07:39:01 +09001608static int nv_hardreset(struct ata_link *link, unsigned int *class,
1609 unsigned long deadline)
1610{
1611 int rc;
1612
1613 /* SATA hardreset fails to retrieve proper device signature on
1614 * some controllers. Request follow up SRST. For more info,
1615 * see http://bugzilla.kernel.org/show_bug.cgi?id=3352
1616 */
1617 rc = sata_sff_hardreset(link, class, deadline);
1618 if (rc)
1619 return rc;
1620 return -EAGAIN;
1621}
1622
Robert Hancockfbbb2622006-10-27 19:08:41 -07001623static void nv_adma_error_handler(struct ata_port *ap)
1624{
1625 struct nv_adma_port_priv *pp = ap->private_data;
Jeff Garzikb4479162007-10-25 20:47:30 -04001626 if (!(pp->flags & NV_ADMA_PORT_REGISTER_MODE)) {
Robert Hancockcdf56bc2007-01-03 18:13:57 -06001627 void __iomem *mmio = pp->ctl_block;
Robert Hancockfbbb2622006-10-27 19:08:41 -07001628 int i;
1629 u16 tmp;
Jeff Garzika84471f2007-02-26 05:51:33 -05001630
Jeff Garzikb4479162007-10-25 20:47:30 -04001631 if (ata_tag_valid(ap->link.active_tag) || ap->link.sactive) {
Robert Hancock2cb27852007-02-11 18:34:44 -06001632 u32 notifier = readl(mmio + NV_ADMA_NOTIFIER);
1633 u32 notifier_error = readl(mmio + NV_ADMA_NOTIFIER_ERROR);
1634 u32 gen_ctl = readl(pp->gen_block + NV_ADMA_GEN_CTL);
1635 u32 status = readw(mmio + NV_ADMA_STAT);
Robert Hancock08af7412007-02-19 19:01:59 -06001636 u8 cpb_count = readb(mmio + NV_ADMA_CPB_COUNT);
1637 u8 next_cpb_idx = readb(mmio + NV_ADMA_NEXT_CPB_IDX);
Robert Hancock2cb27852007-02-11 18:34:44 -06001638
Jeff Garzik5796d1c2007-10-26 00:03:37 -04001639 ata_port_printk(ap, KERN_ERR,
1640 "EH in ADMA mode, notifier 0x%X "
Robert Hancock08af7412007-02-19 19:01:59 -06001641 "notifier_error 0x%X gen_ctl 0x%X status 0x%X "
1642 "next cpb count 0x%X next cpb idx 0x%x\n",
1643 notifier, notifier_error, gen_ctl, status,
1644 cpb_count, next_cpb_idx);
Robert Hancock2cb27852007-02-11 18:34:44 -06001645
Jeff Garzikb4479162007-10-25 20:47:30 -04001646 for (i = 0; i < NV_ADMA_MAX_CPBS; i++) {
Robert Hancock2cb27852007-02-11 18:34:44 -06001647 struct nv_adma_cpb *cpb = &pp->cpb[i];
Jeff Garzikb4479162007-10-25 20:47:30 -04001648 if ((ata_tag_valid(ap->link.active_tag) && i == ap->link.active_tag) ||
Jeff Garzik5796d1c2007-10-26 00:03:37 -04001649 ap->link.sactive & (1 << i))
Robert Hancock2cb27852007-02-11 18:34:44 -06001650 ata_port_printk(ap, KERN_ERR,
1651 "CPB %d: ctl_flags 0x%x, resp_flags 0x%x\n",
1652 i, cpb->ctl_flags, cpb->resp_flags);
1653 }
1654 }
Robert Hancockfbbb2622006-10-27 19:08:41 -07001655
Robert Hancockfbbb2622006-10-27 19:08:41 -07001656 /* Push us back into port register mode for error handling. */
1657 nv_adma_register_mode(ap);
1658
Jeff Garzik5796d1c2007-10-26 00:03:37 -04001659 /* Mark all of the CPBs as invalid to prevent them from
1660 being executed */
Jeff Garzikb4479162007-10-25 20:47:30 -04001661 for (i = 0; i < NV_ADMA_MAX_CPBS; i++)
Robert Hancockfbbb2622006-10-27 19:08:41 -07001662 pp->cpb[i].ctl_flags &= ~NV_CPB_CTL_CPB_VALID;
1663
1664 /* clear CPB fetch count */
1665 writew(0, mmio + NV_ADMA_CPB_COUNT);
1666
1667 /* Reset channel */
1668 tmp = readw(mmio + NV_ADMA_CTL);
1669 writew(tmp | NV_ADMA_CTL_CHANNEL_RESET, mmio + NV_ADMA_CTL);
Jeff Garzikb4479162007-10-25 20:47:30 -04001670 readw(mmio + NV_ADMA_CTL); /* flush posted write */
Robert Hancockfbbb2622006-10-27 19:08:41 -07001671 udelay(1);
1672 writew(tmp & ~NV_ADMA_CTL_CHANNEL_RESET, mmio + NV_ADMA_CTL);
Jeff Garzikb4479162007-10-25 20:47:30 -04001673 readw(mmio + NV_ADMA_CTL); /* flush posted write */
Robert Hancockfbbb2622006-10-27 19:08:41 -07001674 }
1675
Tejun Heo9363c382008-04-07 22:47:16 +09001676 ata_sff_error_handler(ap);
Robert Hancockfbbb2622006-10-27 19:08:41 -07001677}
1678
Kuan Luof140f0f2007-10-15 15:16:53 -04001679static void nv_swncq_qc_to_dq(struct ata_port *ap, struct ata_queued_cmd *qc)
1680{
1681 struct nv_swncq_port_priv *pp = ap->private_data;
1682 struct defer_queue *dq = &pp->defer_queue;
1683
1684 /* queue is full */
1685 WARN_ON(dq->tail - dq->head == ATA_MAX_QUEUE);
1686 dq->defer_bits |= (1 << qc->tag);
1687 dq->tag[dq->tail++ & (ATA_MAX_QUEUE - 1)] = qc->tag;
1688}
1689
1690static struct ata_queued_cmd *nv_swncq_qc_from_dq(struct ata_port *ap)
1691{
1692 struct nv_swncq_port_priv *pp = ap->private_data;
1693 struct defer_queue *dq = &pp->defer_queue;
1694 unsigned int tag;
1695
1696 if (dq->head == dq->tail) /* null queue */
1697 return NULL;
1698
1699 tag = dq->tag[dq->head & (ATA_MAX_QUEUE - 1)];
1700 dq->tag[dq->head++ & (ATA_MAX_QUEUE - 1)] = ATA_TAG_POISON;
1701 WARN_ON(!(dq->defer_bits & (1 << tag)));
1702 dq->defer_bits &= ~(1 << tag);
1703
1704 return ata_qc_from_tag(ap, tag);
1705}
1706
1707static void nv_swncq_fis_reinit(struct ata_port *ap)
1708{
1709 struct nv_swncq_port_priv *pp = ap->private_data;
1710
1711 pp->dhfis_bits = 0;
1712 pp->dmafis_bits = 0;
1713 pp->sdbfis_bits = 0;
1714 pp->ncq_flags = 0;
1715}
1716
1717static void nv_swncq_pp_reinit(struct ata_port *ap)
1718{
1719 struct nv_swncq_port_priv *pp = ap->private_data;
1720 struct defer_queue *dq = &pp->defer_queue;
1721
1722 dq->head = 0;
1723 dq->tail = 0;
1724 dq->defer_bits = 0;
1725 pp->qc_active = 0;
1726 pp->last_issue_tag = ATA_TAG_POISON;
1727 nv_swncq_fis_reinit(ap);
1728}
1729
1730static void nv_swncq_irq_clear(struct ata_port *ap, u16 fis)
1731{
1732 struct nv_swncq_port_priv *pp = ap->private_data;
1733
1734 writew(fis, pp->irq_block);
1735}
1736
1737static void __ata_bmdma_stop(struct ata_port *ap)
1738{
1739 struct ata_queued_cmd qc;
1740
1741 qc.ap = ap;
1742 ata_bmdma_stop(&qc);
1743}
1744
1745static void nv_swncq_ncq_stop(struct ata_port *ap)
1746{
1747 struct nv_swncq_port_priv *pp = ap->private_data;
1748 unsigned int i;
1749 u32 sactive;
1750 u32 done_mask;
1751
1752 ata_port_printk(ap, KERN_ERR,
1753 "EH in SWNCQ mode,QC:qc_active 0x%X sactive 0x%X\n",
1754 ap->qc_active, ap->link.sactive);
1755 ata_port_printk(ap, KERN_ERR,
1756 "SWNCQ:qc_active 0x%X defer_bits 0x%X last_issue_tag 0x%x\n "
1757 "dhfis 0x%X dmafis 0x%X sdbfis 0x%X\n",
1758 pp->qc_active, pp->defer_queue.defer_bits, pp->last_issue_tag,
1759 pp->dhfis_bits, pp->dmafis_bits, pp->sdbfis_bits);
1760
1761 ata_port_printk(ap, KERN_ERR, "ATA_REG 0x%X ERR_REG 0x%X\n",
Tejun Heo5682ed32008-04-07 22:47:16 +09001762 ap->ops->sff_check_status(ap),
Kuan Luof140f0f2007-10-15 15:16:53 -04001763 ioread8(ap->ioaddr.error_addr));
1764
1765 sactive = readl(pp->sactive_block);
1766 done_mask = pp->qc_active ^ sactive;
1767
1768 ata_port_printk(ap, KERN_ERR, "tag : dhfis dmafis sdbfis sacitve\n");
1769 for (i = 0; i < ATA_MAX_QUEUE; i++) {
1770 u8 err = 0;
1771 if (pp->qc_active & (1 << i))
1772 err = 0;
1773 else if (done_mask & (1 << i))
1774 err = 1;
1775 else
1776 continue;
1777
1778 ata_port_printk(ap, KERN_ERR,
1779 "tag 0x%x: %01x %01x %01x %01x %s\n", i,
1780 (pp->dhfis_bits >> i) & 0x1,
1781 (pp->dmafis_bits >> i) & 0x1,
1782 (pp->sdbfis_bits >> i) & 0x1,
1783 (sactive >> i) & 0x1,
1784 (err ? "error! tag doesn't exit" : " "));
1785 }
1786
1787 nv_swncq_pp_reinit(ap);
Tejun Heo5682ed32008-04-07 22:47:16 +09001788 ap->ops->sff_irq_clear(ap);
Kuan Luof140f0f2007-10-15 15:16:53 -04001789 __ata_bmdma_stop(ap);
1790 nv_swncq_irq_clear(ap, 0xffff);
1791}
1792
1793static void nv_swncq_error_handler(struct ata_port *ap)
1794{
1795 struct ata_eh_context *ehc = &ap->link.eh_context;
1796
1797 if (ap->link.sactive) {
1798 nv_swncq_ncq_stop(ap);
Tejun Heocf480622008-01-24 00:05:14 +09001799 ehc->i.action |= ATA_EH_RESET;
Kuan Luof140f0f2007-10-15 15:16:53 -04001800 }
1801
Tejun Heo9363c382008-04-07 22:47:16 +09001802 ata_sff_error_handler(ap);
Kuan Luof140f0f2007-10-15 15:16:53 -04001803}
1804
1805#ifdef CONFIG_PM
1806static int nv_swncq_port_suspend(struct ata_port *ap, pm_message_t mesg)
1807{
1808 void __iomem *mmio = ap->host->iomap[NV_MMIO_BAR];
1809 u32 tmp;
1810
1811 /* clear irq */
1812 writel(~0, mmio + NV_INT_STATUS_MCP55);
1813
1814 /* disable irq */
1815 writel(0, mmio + NV_INT_ENABLE_MCP55);
1816
1817 /* disable swncq */
1818 tmp = readl(mmio + NV_CTL_MCP55);
1819 tmp &= ~(NV_CTL_PRI_SWNCQ | NV_CTL_SEC_SWNCQ);
1820 writel(tmp, mmio + NV_CTL_MCP55);
1821
1822 return 0;
1823}
1824
1825static int nv_swncq_port_resume(struct ata_port *ap)
1826{
1827 void __iomem *mmio = ap->host->iomap[NV_MMIO_BAR];
1828 u32 tmp;
1829
1830 /* clear irq */
1831 writel(~0, mmio + NV_INT_STATUS_MCP55);
1832
1833 /* enable irq */
1834 writel(0x00fd00fd, mmio + NV_INT_ENABLE_MCP55);
1835
1836 /* enable swncq */
1837 tmp = readl(mmio + NV_CTL_MCP55);
1838 writel(tmp | NV_CTL_PRI_SWNCQ | NV_CTL_SEC_SWNCQ, mmio + NV_CTL_MCP55);
1839
1840 return 0;
1841}
1842#endif
1843
1844static void nv_swncq_host_init(struct ata_host *host)
1845{
1846 u32 tmp;
1847 void __iomem *mmio = host->iomap[NV_MMIO_BAR];
1848 struct pci_dev *pdev = to_pci_dev(host->dev);
1849 u8 regval;
1850
1851 /* disable ECO 398 */
1852 pci_read_config_byte(pdev, 0x7f, &regval);
1853 regval &= ~(1 << 7);
1854 pci_write_config_byte(pdev, 0x7f, regval);
1855
1856 /* enable swncq */
1857 tmp = readl(mmio + NV_CTL_MCP55);
1858 VPRINTK("HOST_CTL:0x%X\n", tmp);
1859 writel(tmp | NV_CTL_PRI_SWNCQ | NV_CTL_SEC_SWNCQ, mmio + NV_CTL_MCP55);
1860
1861 /* enable irq intr */
1862 tmp = readl(mmio + NV_INT_ENABLE_MCP55);
1863 VPRINTK("HOST_ENABLE:0x%X\n", tmp);
1864 writel(tmp | 0x00fd00fd, mmio + NV_INT_ENABLE_MCP55);
1865
1866 /* clear port irq */
1867 writel(~0x0, mmio + NV_INT_STATUS_MCP55);
1868}
1869
1870static int nv_swncq_slave_config(struct scsi_device *sdev)
1871{
1872 struct ata_port *ap = ata_shost_to_port(sdev->host);
1873 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
1874 struct ata_device *dev;
1875 int rc;
1876 u8 rev;
1877 u8 check_maxtor = 0;
1878 unsigned char model_num[ATA_ID_PROD_LEN + 1];
1879
1880 rc = ata_scsi_slave_config(sdev);
1881 if (sdev->id >= ATA_MAX_DEVICES || sdev->channel || sdev->lun)
1882 /* Not a proper libata device, ignore */
1883 return rc;
1884
1885 dev = &ap->link.device[sdev->id];
1886 if (!(ap->flags & ATA_FLAG_NCQ) || dev->class == ATA_DEV_ATAPI)
1887 return rc;
1888
1889 /* if MCP51 and Maxtor, then disable ncq */
1890 if (pdev->device == PCI_DEVICE_ID_NVIDIA_NFORCE_MCP51_SATA ||
1891 pdev->device == PCI_DEVICE_ID_NVIDIA_NFORCE_MCP51_SATA2)
1892 check_maxtor = 1;
1893
1894 /* if MCP55 and rev <= a2 and Maxtor, then disable ncq */
1895 if (pdev->device == PCI_DEVICE_ID_NVIDIA_NFORCE_MCP55_SATA ||
1896 pdev->device == PCI_DEVICE_ID_NVIDIA_NFORCE_MCP55_SATA2) {
1897 pci_read_config_byte(pdev, 0x8, &rev);
1898 if (rev <= 0xa2)
1899 check_maxtor = 1;
1900 }
1901
1902 if (!check_maxtor)
1903 return rc;
1904
1905 ata_id_c_string(dev->id, model_num, ATA_ID_PROD, sizeof(model_num));
1906
1907 if (strncmp(model_num, "Maxtor", 6) == 0) {
1908 ata_scsi_change_queue_depth(sdev, 1);
1909 ata_dev_printk(dev, KERN_NOTICE,
1910 "Disabling SWNCQ mode (depth %x)\n", sdev->queue_depth);
1911 }
1912
1913 return rc;
1914}
1915
1916static int nv_swncq_port_start(struct ata_port *ap)
1917{
1918 struct device *dev = ap->host->dev;
1919 void __iomem *mmio = ap->host->iomap[NV_MMIO_BAR];
1920 struct nv_swncq_port_priv *pp;
1921 int rc;
1922
1923 rc = ata_port_start(ap);
1924 if (rc)
1925 return rc;
1926
1927 pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
1928 if (!pp)
1929 return -ENOMEM;
1930
1931 pp->prd = dmam_alloc_coherent(dev, ATA_PRD_TBL_SZ * ATA_MAX_QUEUE,
1932 &pp->prd_dma, GFP_KERNEL);
1933 if (!pp->prd)
1934 return -ENOMEM;
1935 memset(pp->prd, 0, ATA_PRD_TBL_SZ * ATA_MAX_QUEUE);
1936
1937 ap->private_data = pp;
1938 pp->sactive_block = ap->ioaddr.scr_addr + 4 * SCR_ACTIVE;
1939 pp->irq_block = mmio + NV_INT_STATUS_MCP55 + ap->port_no * 2;
1940 pp->tag_block = mmio + NV_NCQ_REG_MCP55 + ap->port_no * 2;
1941
1942 return 0;
1943}
1944
1945static void nv_swncq_qc_prep(struct ata_queued_cmd *qc)
1946{
1947 if (qc->tf.protocol != ATA_PROT_NCQ) {
Tejun Heo9363c382008-04-07 22:47:16 +09001948 ata_sff_qc_prep(qc);
Kuan Luof140f0f2007-10-15 15:16:53 -04001949 return;
1950 }
1951
1952 if (!(qc->flags & ATA_QCFLAG_DMAMAP))
1953 return;
1954
1955 nv_swncq_fill_sg(qc);
1956}
1957
1958static void nv_swncq_fill_sg(struct ata_queued_cmd *qc)
1959{
1960 struct ata_port *ap = qc->ap;
1961 struct scatterlist *sg;
Kuan Luof140f0f2007-10-15 15:16:53 -04001962 struct nv_swncq_port_priv *pp = ap->private_data;
1963 struct ata_prd *prd;
Tejun Heoff2aeb12007-12-05 16:43:11 +09001964 unsigned int si, idx;
Kuan Luof140f0f2007-10-15 15:16:53 -04001965
1966 prd = pp->prd + ATA_MAX_PRD * qc->tag;
1967
1968 idx = 0;
Tejun Heoff2aeb12007-12-05 16:43:11 +09001969 for_each_sg(qc->sg, sg, qc->n_elem, si) {
Kuan Luof140f0f2007-10-15 15:16:53 -04001970 u32 addr, offset;
1971 u32 sg_len, len;
1972
1973 addr = (u32)sg_dma_address(sg);
1974 sg_len = sg_dma_len(sg);
1975
1976 while (sg_len) {
1977 offset = addr & 0xffff;
1978 len = sg_len;
1979 if ((offset + sg_len) > 0x10000)
1980 len = 0x10000 - offset;
1981
1982 prd[idx].addr = cpu_to_le32(addr);
1983 prd[idx].flags_len = cpu_to_le32(len & 0xffff);
1984
1985 idx++;
1986 sg_len -= len;
1987 addr += len;
1988 }
1989 }
1990
Tejun Heoff2aeb12007-12-05 16:43:11 +09001991 prd[idx - 1].flags_len |= cpu_to_le32(ATA_PRD_EOT);
Kuan Luof140f0f2007-10-15 15:16:53 -04001992}
1993
1994static unsigned int nv_swncq_issue_atacmd(struct ata_port *ap,
1995 struct ata_queued_cmd *qc)
1996{
1997 struct nv_swncq_port_priv *pp = ap->private_data;
1998
1999 if (qc == NULL)
2000 return 0;
2001
2002 DPRINTK("Enter\n");
2003
2004 writel((1 << qc->tag), pp->sactive_block);
2005 pp->last_issue_tag = qc->tag;
2006 pp->dhfis_bits &= ~(1 << qc->tag);
2007 pp->dmafis_bits &= ~(1 << qc->tag);
2008 pp->qc_active |= (0x1 << qc->tag);
2009
Tejun Heo5682ed32008-04-07 22:47:16 +09002010 ap->ops->sff_tf_load(ap, &qc->tf); /* load tf registers */
2011 ap->ops->sff_exec_command(ap, &qc->tf);
Kuan Luof140f0f2007-10-15 15:16:53 -04002012
2013 DPRINTK("Issued tag %u\n", qc->tag);
2014
2015 return 0;
2016}
2017
2018static unsigned int nv_swncq_qc_issue(struct ata_queued_cmd *qc)
2019{
2020 struct ata_port *ap = qc->ap;
2021 struct nv_swncq_port_priv *pp = ap->private_data;
2022
2023 if (qc->tf.protocol != ATA_PROT_NCQ)
Tejun Heo9363c382008-04-07 22:47:16 +09002024 return ata_sff_qc_issue(qc);
Kuan Luof140f0f2007-10-15 15:16:53 -04002025
2026 DPRINTK("Enter\n");
2027
2028 if (!pp->qc_active)
2029 nv_swncq_issue_atacmd(ap, qc);
2030 else
2031 nv_swncq_qc_to_dq(ap, qc); /* add qc to defer queue */
2032
2033 return 0;
2034}
2035
2036static void nv_swncq_hotplug(struct ata_port *ap, u32 fis)
2037{
2038 u32 serror;
2039 struct ata_eh_info *ehi = &ap->link.eh_info;
2040
2041 ata_ehi_clear_desc(ehi);
2042
2043 /* AHCI needs SError cleared; otherwise, it might lock up */
2044 sata_scr_read(&ap->link, SCR_ERROR, &serror);
2045 sata_scr_write(&ap->link, SCR_ERROR, serror);
2046
2047 /* analyze @irq_stat */
2048 if (fis & NV_SWNCQ_IRQ_ADDED)
2049 ata_ehi_push_desc(ehi, "hot plug");
2050 else if (fis & NV_SWNCQ_IRQ_REMOVED)
2051 ata_ehi_push_desc(ehi, "hot unplug");
2052
2053 ata_ehi_hotplugged(ehi);
2054
2055 /* okay, let's hand over to EH */
2056 ehi->serror |= serror;
2057
2058 ata_port_freeze(ap);
2059}
2060
2061static int nv_swncq_sdbfis(struct ata_port *ap)
2062{
2063 struct ata_queued_cmd *qc;
2064 struct nv_swncq_port_priv *pp = ap->private_data;
2065 struct ata_eh_info *ehi = &ap->link.eh_info;
2066 u32 sactive;
2067 int nr_done = 0;
2068 u32 done_mask;
2069 int i;
2070 u8 host_stat;
2071 u8 lack_dhfis = 0;
2072
2073 host_stat = ap->ops->bmdma_status(ap);
2074 if (unlikely(host_stat & ATA_DMA_ERR)) {
2075 /* error when transfering data to/from memory */
2076 ata_ehi_clear_desc(ehi);
2077 ata_ehi_push_desc(ehi, "BMDMA stat 0x%x", host_stat);
2078 ehi->err_mask |= AC_ERR_HOST_BUS;
Tejun Heocf480622008-01-24 00:05:14 +09002079 ehi->action |= ATA_EH_RESET;
Kuan Luof140f0f2007-10-15 15:16:53 -04002080 return -EINVAL;
2081 }
2082
Tejun Heo5682ed32008-04-07 22:47:16 +09002083 ap->ops->sff_irq_clear(ap);
Kuan Luof140f0f2007-10-15 15:16:53 -04002084 __ata_bmdma_stop(ap);
2085
2086 sactive = readl(pp->sactive_block);
2087 done_mask = pp->qc_active ^ sactive;
2088
2089 if (unlikely(done_mask & sactive)) {
2090 ata_ehi_clear_desc(ehi);
2091 ata_ehi_push_desc(ehi, "illegal SWNCQ:qc_active transition"
2092 "(%08x->%08x)", pp->qc_active, sactive);
2093 ehi->err_mask |= AC_ERR_HSM;
Tejun Heocf480622008-01-24 00:05:14 +09002094 ehi->action |= ATA_EH_RESET;
Kuan Luof140f0f2007-10-15 15:16:53 -04002095 return -EINVAL;
2096 }
2097 for (i = 0; i < ATA_MAX_QUEUE; i++) {
2098 if (!(done_mask & (1 << i)))
2099 continue;
2100
2101 qc = ata_qc_from_tag(ap, i);
2102 if (qc) {
2103 ata_qc_complete(qc);
2104 pp->qc_active &= ~(1 << i);
2105 pp->dhfis_bits &= ~(1 << i);
2106 pp->dmafis_bits &= ~(1 << i);
2107 pp->sdbfis_bits |= (1 << i);
2108 nr_done++;
2109 }
2110 }
2111
2112 if (!ap->qc_active) {
2113 DPRINTK("over\n");
2114 nv_swncq_pp_reinit(ap);
2115 return nr_done;
2116 }
2117
2118 if (pp->qc_active & pp->dhfis_bits)
2119 return nr_done;
2120
2121 if ((pp->ncq_flags & ncq_saw_backout) ||
2122 (pp->qc_active ^ pp->dhfis_bits))
2123 /* if the controller cann't get a device to host register FIS,
2124 * The driver needs to reissue the new command.
2125 */
2126 lack_dhfis = 1;
2127
2128 DPRINTK("id 0x%x QC: qc_active 0x%x,"
2129 "SWNCQ:qc_active 0x%X defer_bits %X "
2130 "dhfis 0x%X dmafis 0x%X last_issue_tag %x\n",
2131 ap->print_id, ap->qc_active, pp->qc_active,
2132 pp->defer_queue.defer_bits, pp->dhfis_bits,
2133 pp->dmafis_bits, pp->last_issue_tag);
2134
2135 nv_swncq_fis_reinit(ap);
2136
2137 if (lack_dhfis) {
2138 qc = ata_qc_from_tag(ap, pp->last_issue_tag);
2139 nv_swncq_issue_atacmd(ap, qc);
2140 return nr_done;
2141 }
2142
2143 if (pp->defer_queue.defer_bits) {
2144 /* send deferral queue command */
2145 qc = nv_swncq_qc_from_dq(ap);
2146 WARN_ON(qc == NULL);
2147 nv_swncq_issue_atacmd(ap, qc);
2148 }
2149
2150 return nr_done;
2151}
2152
2153static inline u32 nv_swncq_tag(struct ata_port *ap)
2154{
2155 struct nv_swncq_port_priv *pp = ap->private_data;
2156 u32 tag;
2157
2158 tag = readb(pp->tag_block) >> 2;
2159 return (tag & 0x1f);
2160}
2161
2162static int nv_swncq_dmafis(struct ata_port *ap)
2163{
2164 struct ata_queued_cmd *qc;
2165 unsigned int rw;
2166 u8 dmactl;
2167 u32 tag;
2168 struct nv_swncq_port_priv *pp = ap->private_data;
2169
2170 __ata_bmdma_stop(ap);
2171 tag = nv_swncq_tag(ap);
2172
2173 DPRINTK("dma setup tag 0x%x\n", tag);
2174 qc = ata_qc_from_tag(ap, tag);
2175
2176 if (unlikely(!qc))
2177 return 0;
2178
2179 rw = qc->tf.flags & ATA_TFLAG_WRITE;
2180
2181 /* load PRD table addr. */
2182 iowrite32(pp->prd_dma + ATA_PRD_TBL_SZ * qc->tag,
2183 ap->ioaddr.bmdma_addr + ATA_DMA_TABLE_OFS);
2184
2185 /* specify data direction, triple-check start bit is clear */
2186 dmactl = ioread8(ap->ioaddr.bmdma_addr + ATA_DMA_CMD);
2187 dmactl &= ~ATA_DMA_WR;
2188 if (!rw)
2189 dmactl |= ATA_DMA_WR;
2190
2191 iowrite8(dmactl | ATA_DMA_START, ap->ioaddr.bmdma_addr + ATA_DMA_CMD);
2192
2193 return 1;
2194}
2195
2196static void nv_swncq_host_interrupt(struct ata_port *ap, u16 fis)
2197{
2198 struct nv_swncq_port_priv *pp = ap->private_data;
2199 struct ata_queued_cmd *qc;
2200 struct ata_eh_info *ehi = &ap->link.eh_info;
2201 u32 serror;
2202 u8 ata_stat;
2203 int rc = 0;
2204
Tejun Heo5682ed32008-04-07 22:47:16 +09002205 ata_stat = ap->ops->sff_check_status(ap);
Kuan Luof140f0f2007-10-15 15:16:53 -04002206 nv_swncq_irq_clear(ap, fis);
2207 if (!fis)
2208 return;
2209
2210 if (ap->pflags & ATA_PFLAG_FROZEN)
2211 return;
2212
2213 if (fis & NV_SWNCQ_IRQ_HOTPLUG) {
2214 nv_swncq_hotplug(ap, fis);
2215 return;
2216 }
2217
2218 if (!pp->qc_active)
2219 return;
2220
2221 if (ap->ops->scr_read(ap, SCR_ERROR, &serror))
2222 return;
2223 ap->ops->scr_write(ap, SCR_ERROR, serror);
2224
2225 if (ata_stat & ATA_ERR) {
2226 ata_ehi_clear_desc(ehi);
2227 ata_ehi_push_desc(ehi, "Ata error. fis:0x%X", fis);
2228 ehi->err_mask |= AC_ERR_DEV;
2229 ehi->serror |= serror;
Tejun Heocf480622008-01-24 00:05:14 +09002230 ehi->action |= ATA_EH_RESET;
Kuan Luof140f0f2007-10-15 15:16:53 -04002231 ata_port_freeze(ap);
2232 return;
2233 }
2234
2235 if (fis & NV_SWNCQ_IRQ_BACKOUT) {
2236 /* If the IRQ is backout, driver must issue
2237 * the new command again some time later.
2238 */
2239 pp->ncq_flags |= ncq_saw_backout;
2240 }
2241
2242 if (fis & NV_SWNCQ_IRQ_SDBFIS) {
2243 pp->ncq_flags |= ncq_saw_sdb;
2244 DPRINTK("id 0x%x SWNCQ: qc_active 0x%X "
2245 "dhfis 0x%X dmafis 0x%X sactive 0x%X\n",
2246 ap->print_id, pp->qc_active, pp->dhfis_bits,
2247 pp->dmafis_bits, readl(pp->sactive_block));
2248 rc = nv_swncq_sdbfis(ap);
2249 if (rc < 0)
2250 goto irq_error;
2251 }
2252
2253 if (fis & NV_SWNCQ_IRQ_DHREGFIS) {
2254 /* The interrupt indicates the new command
2255 * was transmitted correctly to the drive.
2256 */
2257 pp->dhfis_bits |= (0x1 << pp->last_issue_tag);
2258 pp->ncq_flags |= ncq_saw_d2h;
2259 if (pp->ncq_flags & (ncq_saw_sdb | ncq_saw_backout)) {
2260 ata_ehi_push_desc(ehi, "illegal fis transaction");
2261 ehi->err_mask |= AC_ERR_HSM;
Tejun Heocf480622008-01-24 00:05:14 +09002262 ehi->action |= ATA_EH_RESET;
Kuan Luof140f0f2007-10-15 15:16:53 -04002263 goto irq_error;
2264 }
2265
2266 if (!(fis & NV_SWNCQ_IRQ_DMASETUP) &&
2267 !(pp->ncq_flags & ncq_saw_dmas)) {
Tejun Heo5682ed32008-04-07 22:47:16 +09002268 ata_stat = ap->ops->sff_check_status(ap);
Kuan Luof140f0f2007-10-15 15:16:53 -04002269 if (ata_stat & ATA_BUSY)
2270 goto irq_exit;
2271
2272 if (pp->defer_queue.defer_bits) {
2273 DPRINTK("send next command\n");
2274 qc = nv_swncq_qc_from_dq(ap);
2275 nv_swncq_issue_atacmd(ap, qc);
2276 }
2277 }
2278 }
2279
2280 if (fis & NV_SWNCQ_IRQ_DMASETUP) {
2281 /* program the dma controller with appropriate PRD buffers
2282 * and start the DMA transfer for requested command.
2283 */
2284 pp->dmafis_bits |= (0x1 << nv_swncq_tag(ap));
2285 pp->ncq_flags |= ncq_saw_dmas;
2286 rc = nv_swncq_dmafis(ap);
2287 }
2288
2289irq_exit:
2290 return;
2291irq_error:
2292 ata_ehi_push_desc(ehi, "fis:0x%x", fis);
2293 ata_port_freeze(ap);
2294 return;
2295}
2296
2297static irqreturn_t nv_swncq_interrupt(int irq, void *dev_instance)
2298{
2299 struct ata_host *host = dev_instance;
2300 unsigned int i;
2301 unsigned int handled = 0;
2302 unsigned long flags;
2303 u32 irq_stat;
2304
2305 spin_lock_irqsave(&host->lock, flags);
2306
2307 irq_stat = readl(host->iomap[NV_MMIO_BAR] + NV_INT_STATUS_MCP55);
2308
2309 for (i = 0; i < host->n_ports; i++) {
2310 struct ata_port *ap = host->ports[i];
2311
2312 if (ap && !(ap->flags & ATA_FLAG_DISABLED)) {
2313 if (ap->link.sactive) {
2314 nv_swncq_host_interrupt(ap, (u16)irq_stat);
2315 handled = 1;
2316 } else {
2317 if (irq_stat) /* reserve Hotplug */
2318 nv_swncq_irq_clear(ap, 0xfff0);
2319
2320 handled += nv_host_intr(ap, (u8)irq_stat);
2321 }
2322 }
2323 irq_stat >>= NV_INT_PORT_SHIFT_MCP55;
2324 }
2325
2326 spin_unlock_irqrestore(&host->lock, flags);
2327
2328 return IRQ_RETVAL(handled);
2329}
2330
Jeff Garzik5796d1c2007-10-26 00:03:37 -04002331static int nv_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002332{
Jeff Garzik5796d1c2007-10-26 00:03:37 -04002333 static int printed_version;
Tejun Heo1626aeb2007-05-04 12:43:58 +02002334 const struct ata_port_info *ppi[] = { NULL, NULL };
Tejun Heo95947192008-03-25 12:22:49 +09002335 struct nv_pi_priv *ipriv;
Tejun Heo9a829cc2007-04-17 23:44:08 +09002336 struct ata_host *host;
Robert Hancockcdf56bc2007-01-03 18:13:57 -06002337 struct nv_host_priv *hpriv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002338 int rc;
2339 u32 bar;
Tejun Heo0d5ff562007-02-01 15:06:36 +09002340 void __iomem *base;
Robert Hancockfbbb2622006-10-27 19:08:41 -07002341 unsigned long type = ent->driver_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002342
2343 // Make sure this is a SATA controller by counting the number of bars
2344 // (NVIDIA SATA controllers will always have six bars). Otherwise,
2345 // it's an IDE controller and we ignore it.
Jeff Garzik5796d1c2007-10-26 00:03:37 -04002346 for (bar = 0; bar < 6; bar++)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002347 if (pci_resource_start(pdev, bar) == 0)
2348 return -ENODEV;
2349
Robert Hancockcdf56bc2007-01-03 18:13:57 -06002350 if (!printed_version++)
Jeff Garzika9524a72005-10-30 14:39:11 -05002351 dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002352
Tejun Heo24dc5f32007-01-20 16:00:28 +09002353 rc = pcim_enable_device(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002354 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09002355 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002356
Tejun Heo9a829cc2007-04-17 23:44:08 +09002357 /* determine type and allocate host */
Kuan Luof140f0f2007-10-15 15:16:53 -04002358 if (type == CK804 && adma_enabled) {
Robert Hancockfbbb2622006-10-27 19:08:41 -07002359 dev_printk(KERN_NOTICE, &pdev->dev, "Using ADMA mode\n");
2360 type = ADMA;
Robert Hancockfbbb2622006-10-27 19:08:41 -07002361 }
2362
Jeff Garzik360737a2007-10-29 06:49:24 -04002363 if (type == SWNCQ) {
2364 if (swncq_enabled)
2365 dev_printk(KERN_NOTICE, &pdev->dev,
2366 "Using SWNCQ mode\n");
2367 else
2368 type = GENERIC;
2369 }
2370
Tejun Heo1626aeb2007-05-04 12:43:58 +02002371 ppi[0] = &nv_port_info[type];
Tejun Heo95947192008-03-25 12:22:49 +09002372 ipriv = ppi[0]->private_data;
Tejun Heo9363c382008-04-07 22:47:16 +09002373 rc = ata_pci_sff_prepare_host(pdev, ppi, &host);
Tejun Heo9a829cc2007-04-17 23:44:08 +09002374 if (rc)
2375 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002376
Tejun Heo24dc5f32007-01-20 16:00:28 +09002377 hpriv = devm_kzalloc(&pdev->dev, sizeof(*hpriv), GFP_KERNEL);
Robert Hancockcdf56bc2007-01-03 18:13:57 -06002378 if (!hpriv)
Tejun Heo24dc5f32007-01-20 16:00:28 +09002379 return -ENOMEM;
Robert Hancockcdf56bc2007-01-03 18:13:57 -06002380 hpriv->type = type;
Tejun Heo9a829cc2007-04-17 23:44:08 +09002381 host->private_data = hpriv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002382
Tejun Heo9a829cc2007-04-17 23:44:08 +09002383 /* request and iomap NV_MMIO_BAR */
2384 rc = pcim_iomap_regions(pdev, 1 << NV_MMIO_BAR, DRV_NAME);
2385 if (rc)
2386 return rc;
2387
2388 /* configure SCR access */
2389 base = host->iomap[NV_MMIO_BAR];
2390 host->ports[0]->ioaddr.scr_addr = base + NV_PORT0_SCR_REG_OFFSET;
2391 host->ports[1]->ioaddr.scr_addr = base + NV_PORT1_SCR_REG_OFFSET;
Jeff Garzik02cbd922006-03-22 23:59:46 -05002392
Tejun Heoada364e2006-06-17 15:49:56 +09002393 /* enable SATA space for CK804 */
Robert Hancockfbbb2622006-10-27 19:08:41 -07002394 if (type >= CK804) {
Tejun Heoada364e2006-06-17 15:49:56 +09002395 u8 regval;
2396
2397 pci_read_config_byte(pdev, NV_MCP_SATA_CFG_20, &regval);
2398 regval |= NV_MCP_SATA_CFG_20_SATA_SPACE_EN;
2399 pci_write_config_byte(pdev, NV_MCP_SATA_CFG_20, regval);
2400 }
2401
Tejun Heo9a829cc2007-04-17 23:44:08 +09002402 /* init ADMA */
Robert Hancockfbbb2622006-10-27 19:08:41 -07002403 if (type == ADMA) {
Tejun Heo9a829cc2007-04-17 23:44:08 +09002404 rc = nv_adma_host_init(host);
Robert Hancockfbbb2622006-10-27 19:08:41 -07002405 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09002406 return rc;
Jeff Garzik360737a2007-10-29 06:49:24 -04002407 } else if (type == SWNCQ)
Kuan Luof140f0f2007-10-15 15:16:53 -04002408 nv_swncq_host_init(host);
Robert Hancockfbbb2622006-10-27 19:08:41 -07002409
Tejun Heo9a829cc2007-04-17 23:44:08 +09002410 pci_set_master(pdev);
Tejun Heo95947192008-03-25 12:22:49 +09002411 return ata_host_activate(host, pdev->irq, ipriv->irq_handler,
2412 IRQF_SHARED, ipriv->sht);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002413}
2414
Tejun Heo438ac6d2007-03-02 17:31:26 +09002415#ifdef CONFIG_PM
Robert Hancockcdf56bc2007-01-03 18:13:57 -06002416static int nv_pci_device_resume(struct pci_dev *pdev)
2417{
2418 struct ata_host *host = dev_get_drvdata(&pdev->dev);
2419 struct nv_host_priv *hpriv = host->private_data;
Robert Hancockce053fa2007-02-05 16:26:04 -08002420 int rc;
Robert Hancockcdf56bc2007-01-03 18:13:57 -06002421
Robert Hancockce053fa2007-02-05 16:26:04 -08002422 rc = ata_pci_device_do_resume(pdev);
Jeff Garzikb4479162007-10-25 20:47:30 -04002423 if (rc)
Robert Hancockce053fa2007-02-05 16:26:04 -08002424 return rc;
Robert Hancockcdf56bc2007-01-03 18:13:57 -06002425
2426 if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND) {
Jeff Garzikb4479162007-10-25 20:47:30 -04002427 if (hpriv->type >= CK804) {
Robert Hancockcdf56bc2007-01-03 18:13:57 -06002428 u8 regval;
2429
2430 pci_read_config_byte(pdev, NV_MCP_SATA_CFG_20, &regval);
2431 regval |= NV_MCP_SATA_CFG_20_SATA_SPACE_EN;
2432 pci_write_config_byte(pdev, NV_MCP_SATA_CFG_20, regval);
2433 }
Jeff Garzikb4479162007-10-25 20:47:30 -04002434 if (hpriv->type == ADMA) {
Robert Hancockcdf56bc2007-01-03 18:13:57 -06002435 u32 tmp32;
2436 struct nv_adma_port_priv *pp;
2437 /* enable/disable ADMA on the ports appropriately */
2438 pci_read_config_dword(pdev, NV_MCP_SATA_CFG_20, &tmp32);
2439
2440 pp = host->ports[0]->private_data;
Jeff Garzikb4479162007-10-25 20:47:30 -04002441 if (pp->flags & NV_ADMA_ATAPI_SETUP_COMPLETE)
Robert Hancockcdf56bc2007-01-03 18:13:57 -06002442 tmp32 &= ~(NV_MCP_SATA_CFG_20_PORT0_EN |
Jeff Garzik5796d1c2007-10-26 00:03:37 -04002443 NV_MCP_SATA_CFG_20_PORT0_PWB_EN);
Robert Hancockcdf56bc2007-01-03 18:13:57 -06002444 else
2445 tmp32 |= (NV_MCP_SATA_CFG_20_PORT0_EN |
Jeff Garzik5796d1c2007-10-26 00:03:37 -04002446 NV_MCP_SATA_CFG_20_PORT0_PWB_EN);
Robert Hancockcdf56bc2007-01-03 18:13:57 -06002447 pp = host->ports[1]->private_data;
Jeff Garzikb4479162007-10-25 20:47:30 -04002448 if (pp->flags & NV_ADMA_ATAPI_SETUP_COMPLETE)
Robert Hancockcdf56bc2007-01-03 18:13:57 -06002449 tmp32 &= ~(NV_MCP_SATA_CFG_20_PORT1_EN |
Jeff Garzik5796d1c2007-10-26 00:03:37 -04002450 NV_MCP_SATA_CFG_20_PORT1_PWB_EN);
Robert Hancockcdf56bc2007-01-03 18:13:57 -06002451 else
2452 tmp32 |= (NV_MCP_SATA_CFG_20_PORT1_EN |
Jeff Garzik5796d1c2007-10-26 00:03:37 -04002453 NV_MCP_SATA_CFG_20_PORT1_PWB_EN);
Robert Hancockcdf56bc2007-01-03 18:13:57 -06002454
2455 pci_write_config_dword(pdev, NV_MCP_SATA_CFG_20, tmp32);
2456 }
2457 }
2458
2459 ata_host_resume(host);
2460
2461 return 0;
2462}
Tejun Heo438ac6d2007-03-02 17:31:26 +09002463#endif
Robert Hancockcdf56bc2007-01-03 18:13:57 -06002464
Jeff Garzikcca39742006-08-24 03:19:22 -04002465static void nv_ck804_host_stop(struct ata_host *host)
Tejun Heoada364e2006-06-17 15:49:56 +09002466{
Jeff Garzikcca39742006-08-24 03:19:22 -04002467 struct pci_dev *pdev = to_pci_dev(host->dev);
Tejun Heoada364e2006-06-17 15:49:56 +09002468 u8 regval;
2469
2470 /* disable SATA space for CK804 */
2471 pci_read_config_byte(pdev, NV_MCP_SATA_CFG_20, &regval);
2472 regval &= ~NV_MCP_SATA_CFG_20_SATA_SPACE_EN;
2473 pci_write_config_byte(pdev, NV_MCP_SATA_CFG_20, regval);
Tejun Heoada364e2006-06-17 15:49:56 +09002474}
2475
Robert Hancockfbbb2622006-10-27 19:08:41 -07002476static void nv_adma_host_stop(struct ata_host *host)
2477{
2478 struct pci_dev *pdev = to_pci_dev(host->dev);
Robert Hancockfbbb2622006-10-27 19:08:41 -07002479 u32 tmp32;
2480
Robert Hancockfbbb2622006-10-27 19:08:41 -07002481 /* disable ADMA on the ports */
2482 pci_read_config_dword(pdev, NV_MCP_SATA_CFG_20, &tmp32);
2483 tmp32 &= ~(NV_MCP_SATA_CFG_20_PORT0_EN |
2484 NV_MCP_SATA_CFG_20_PORT0_PWB_EN |
2485 NV_MCP_SATA_CFG_20_PORT1_EN |
2486 NV_MCP_SATA_CFG_20_PORT1_PWB_EN);
2487
2488 pci_write_config_dword(pdev, NV_MCP_SATA_CFG_20, tmp32);
2489
2490 nv_ck804_host_stop(host);
2491}
2492
Linus Torvalds1da177e2005-04-16 15:20:36 -07002493static int __init nv_init(void)
2494{
Pavel Roskinb7887192006-08-10 18:13:18 +09002495 return pci_register_driver(&nv_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002496}
2497
2498static void __exit nv_exit(void)
2499{
2500 pci_unregister_driver(&nv_pci_driver);
2501}
2502
2503module_init(nv_init);
2504module_exit(nv_exit);
Robert Hancockfbbb2622006-10-27 19:08:41 -07002505module_param_named(adma, adma_enabled, bool, 0444);
2506MODULE_PARM_DESC(adma, "Enable use of ADMA (Default: true)");
Kuan Luof140f0f2007-10-15 15:16:53 -04002507module_param_named(swncq, swncq_enabled, bool, 0444);
Zoltan Boszormenyid21279f2008-03-28 14:33:46 -07002508MODULE_PARM_DESC(swncq, "Enable use of SWNCQ (Default: true)");
Kuan Luof140f0f2007-10-15 15:16:53 -04002509