blob: c93dcfedc219159b9f18c57668e9c163164870c5 [file] [log] [blame]
Dave Airlief453ba02008-11-07 14:05:41 -08001/*
2 * Copyright (c) 2006 Luc Verhaegen (quirks list)
3 * Copyright (c) 2007-2008 Intel Corporation
4 * Jesse Barnes <jesse.barnes@intel.com>
Adam Jackson61e57a82010-03-29 21:43:18 +00005 * Copyright 2010 Red Hat, Inc.
Dave Airlief453ba02008-11-07 14:05:41 -08006 *
7 * DDC probing routines (drm_ddc_read & drm_do_probe_ddc_edid) originally from
8 * FB layer.
9 * Copyright (C) 2006 Dennis Munsie <dmunsie@cecropia.com>
10 *
11 * Permission is hereby granted, free of charge, to any person obtaining a
12 * copy of this software and associated documentation files (the "Software"),
13 * to deal in the Software without restriction, including without limitation
14 * the rights to use, copy, modify, merge, publish, distribute, sub license,
15 * and/or sell copies of the Software, and to permit persons to whom the
16 * Software is furnished to do so, subject to the following conditions:
17 *
18 * The above copyright notice and this permission notice (including the
19 * next paragraph) shall be included in all copies or substantial portions
20 * of the Software.
21 *
22 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
23 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
24 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
25 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
26 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
27 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
28 * DEALINGS IN THE SOFTWARE.
29 */
30#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090031#include <linux/slab.h>
Thierry Reding10a85122012-11-21 15:31:35 +010032#include <linux/hdmi.h>
Dave Airlief453ba02008-11-07 14:05:41 -080033#include <linux/i2c.h>
Adam Jackson47819ba2012-05-30 16:42:39 -040034#include <linux/module.h>
Lukas Wunner5cb8eaa2016-01-11 20:09:20 +010035#include <linux/vga_switcheroo.h>
David Howells760285e2012-10-02 18:01:07 +010036#include <drm/drmP.h>
37#include <drm/drm_edid.h>
Dave Airlie40d9b042014-10-20 16:29:33 +100038#include <drm/drm_displayid.h>
Dave Airlief453ba02008-11-07 14:05:41 -080039
Adam Jackson13931572010-08-03 14:38:19 -040040#define version_greater(edid, maj, min) \
41 (((edid)->version > (maj)) || \
42 ((edid)->version == (maj) && (edid)->revision > (min)))
Dave Airlief453ba02008-11-07 14:05:41 -080043
Adam Jacksond1ff6402010-03-29 21:43:26 +000044#define EDID_EST_TIMINGS 16
45#define EDID_STD_TIMINGS 8
46#define EDID_DETAILED_TIMINGS 4
Dave Airlief453ba02008-11-07 14:05:41 -080047
48/*
49 * EDID blocks out in the wild have a variety of bugs, try to collect
50 * them here (note that userspace may work around broken monitors first,
51 * but fixes should make their way here so that the kernel "just works"
52 * on as many displays as possible).
53 */
54
55/* First detailed mode wrong, use largest 60Hz mode */
56#define EDID_QUIRK_PREFER_LARGE_60 (1 << 0)
57/* Reported 135MHz pixel clock is too high, needs adjustment */
58#define EDID_QUIRK_135_CLOCK_TOO_HIGH (1 << 1)
59/* Prefer the largest mode at 75 Hz */
60#define EDID_QUIRK_PREFER_LARGE_75 (1 << 2)
61/* Detail timing is in cm not mm */
62#define EDID_QUIRK_DETAILED_IN_CM (1 << 3)
63/* Detailed timing descriptors have bogus size values, so just take the
64 * maximum size and use that.
65 */
66#define EDID_QUIRK_DETAILED_USE_MAXIMUM_SIZE (1 << 4)
67/* Monitor forgot to set the first detailed is preferred bit. */
68#define EDID_QUIRK_FIRST_DETAILED_PREFERRED (1 << 5)
69/* use +hsync +vsync for detailed mode */
70#define EDID_QUIRK_DETAILED_SYNC_PP (1 << 6)
Adam Jacksonbc42aab2012-05-23 16:26:54 -040071/* Force reduced-blanking timings for detailed modes */
72#define EDID_QUIRK_FORCE_REDUCED_BLANKING (1 << 7)
Rafał Miłecki49d45a312013-12-07 13:22:42 +010073/* Force 8bpc */
74#define EDID_QUIRK_FORCE_8BPC (1 << 8)
Mario Kleinerbc5b9642014-05-23 21:40:55 +020075/* Force 12bpc */
76#define EDID_QUIRK_FORCE_12BPC (1 << 9)
Mario Kleinere10aec62016-07-06 12:05:44 +020077/* Force 6bpc */
78#define EDID_QUIRK_FORCE_6BPC (1 << 10)
Mario Kleiner5438f892017-04-21 17:05:08 +020079/* Force 10bpc */
80#define EDID_QUIRK_FORCE_10BPC (1 << 11)
Alex Deucher3c537882010-02-05 04:21:19 -050081
Adam Jackson13931572010-08-03 14:38:19 -040082struct detailed_mode_closure {
83 struct drm_connector *connector;
84 struct edid *edid;
85 bool preferred;
86 u32 quirks;
87 int modes;
88};
Dave Airlief453ba02008-11-07 14:05:41 -080089
Zhao Yakui5c612592009-06-22 13:17:10 +080090#define LEVEL_DMT 0
91#define LEVEL_GTF 1
Adam Jackson7a374352010-03-29 21:43:30 +000092#define LEVEL_GTF2 2
93#define LEVEL_CVT 3
Zhao Yakui5c612592009-06-22 13:17:10 +080094
Jani Nikula14ec1cf2017-04-04 19:32:18 +000095static const struct edid_quirk {
Ian Pilcherc51a3fd62012-04-22 11:40:26 -050096 char vendor[4];
Dave Airlief453ba02008-11-07 14:05:41 -080097 int product_id;
98 u32 quirks;
99} edid_quirk_list[] = {
100 /* Acer AL1706 */
101 { "ACR", 44358, EDID_QUIRK_PREFER_LARGE_60 },
102 /* Acer F51 */
103 { "API", 0x7602, EDID_QUIRK_PREFER_LARGE_60 },
104 /* Unknown Acer */
105 { "ACR", 2423, EDID_QUIRK_FIRST_DETAILED_PREFERRED },
106
Mario Kleinere10aec62016-07-06 12:05:44 +0200107 /* AEO model 0 reports 8 bpc, but is a 6 bpc panel */
108 { "AEO", 0, EDID_QUIRK_FORCE_6BPC },
109
Kai-Heng Fengf1b2b862018-10-02 23:29:11 +0800110 /* BOE model on HP Pavilion 15-n233sl reports 8 bpc, but is a 6 bpc panel */
111 { "BOE", 0x78b, EDID_QUIRK_FORCE_6BPC },
112
Kai-Heng Feng6f1e00f2018-02-18 16:53:59 +0800113 /* CPT panel of Asus UX303LA reports 8 bpc, but is a 6 bpc panel */
114 { "CPT", 0x17df, EDID_QUIRK_FORCE_6BPC },
115
Kai-Heng Fengee45a672018-08-23 05:53:32 +0000116 /* SDC panel of Lenovo B50-80 reports 8 bpc, but is a 6 bpc panel */
117 { "SDC", 0x3652, EDID_QUIRK_FORCE_6BPC },
118
Lee, Shawn C541f0aa2018-10-28 22:49:33 -0700119 /* BOE model 0x0771 reports 8 bpc, but is a 6 bpc panel */
120 { "BOE", 0x0771, EDID_QUIRK_FORCE_6BPC },
121
Dave Airlief453ba02008-11-07 14:05:41 -0800122 /* Belinea 10 15 55 */
123 { "MAX", 1516, EDID_QUIRK_PREFER_LARGE_60 },
124 { "MAX", 0x77e, EDID_QUIRK_PREFER_LARGE_60 },
125
126 /* Envision Peripherals, Inc. EN-7100e */
127 { "EPI", 59264, EDID_QUIRK_135_CLOCK_TOO_HIGH },
Adam Jacksonba1163d2010-04-06 16:11:00 +0000128 /* Envision EN2028 */
129 { "EPI", 8232, EDID_QUIRK_PREFER_LARGE_60 },
Dave Airlief453ba02008-11-07 14:05:41 -0800130
131 /* Funai Electronics PM36B */
132 { "FCM", 13600, EDID_QUIRK_PREFER_LARGE_75 |
133 EDID_QUIRK_DETAILED_IN_CM },
134
Mario Kleiner5438f892017-04-21 17:05:08 +0200135 /* LGD panel of HP zBook 17 G2, eDP 10 bpc, but reports unknown bpc */
136 { "LGD", 764, EDID_QUIRK_FORCE_10BPC },
137
Dave Airlief453ba02008-11-07 14:05:41 -0800138 /* LG Philips LCD LP154W01-A5 */
139 { "LPL", 0, EDID_QUIRK_DETAILED_USE_MAXIMUM_SIZE },
140 { "LPL", 0x2a00, EDID_QUIRK_DETAILED_USE_MAXIMUM_SIZE },
141
142 /* Philips 107p5 CRT */
143 { "PHL", 57364, EDID_QUIRK_FIRST_DETAILED_PREFERRED },
144
145 /* Proview AY765C */
146 { "PTS", 765, EDID_QUIRK_FIRST_DETAILED_PREFERRED },
147
148 /* Samsung SyncMaster 205BW. Note: irony */
149 { "SAM", 541, EDID_QUIRK_DETAILED_SYNC_PP },
150 /* Samsung SyncMaster 22[5-6]BW */
151 { "SAM", 596, EDID_QUIRK_PREFER_LARGE_60 },
152 { "SAM", 638, EDID_QUIRK_PREFER_LARGE_60 },
Adam Jacksonbc42aab2012-05-23 16:26:54 -0400153
Mario Kleinerbc5b9642014-05-23 21:40:55 +0200154 /* Sony PVM-2541A does up to 12 bpc, but only reports max 8 bpc */
155 { "SNY", 0x2541, EDID_QUIRK_FORCE_12BPC },
156
Adam Jacksonbc42aab2012-05-23 16:26:54 -0400157 /* ViewSonic VA2026w */
158 { "VSC", 5020, EDID_QUIRK_FORCE_REDUCED_BLANKING },
Alex Deucher118bdbd2013-08-12 11:04:29 -0400159
160 /* Medion MD 30217 PG */
161 { "MED", 0x7b8, EDID_QUIRK_PREFER_LARGE_75 },
Rafał Miłecki49d45a312013-12-07 13:22:42 +0100162
163 /* Panel in Samsung NP700G7A-S01PL notebook reports 6bpc */
164 { "SEC", 0xd033, EDID_QUIRK_FORCE_8BPC },
Tomeu Vizosoec8e40b2017-02-20 16:25:45 +0100165
166 /* Rotel RSX-1058 forwards sink's EDID but only does HDMI 1.1*/
167 { "ETR", 13896, EDID_QUIRK_FORCE_8BPC },
Dave Airlief453ba02008-11-07 14:05:41 -0800168};
169
Thierry Redinga6b21832012-11-23 15:01:42 +0100170/*
171 * Autogenerated from the DMT spec.
172 * This table is copied from xfree86/modes/xf86EdidModes.c.
173 */
174static const struct drm_display_mode drm_dmt_modes[] = {
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300175 /* 0x01 - 640x350@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100176 { DRM_MODE("640x350", DRM_MODE_TYPE_DRIVER, 31500, 640, 672,
177 736, 832, 0, 350, 382, 385, 445, 0,
178 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300179 /* 0x02 - 640x400@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100180 { DRM_MODE("640x400", DRM_MODE_TYPE_DRIVER, 31500, 640, 672,
181 736, 832, 0, 400, 401, 404, 445, 0,
182 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300183 /* 0x03 - 720x400@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100184 { DRM_MODE("720x400", DRM_MODE_TYPE_DRIVER, 35500, 720, 756,
185 828, 936, 0, 400, 401, 404, 446, 0,
186 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300187 /* 0x04 - 640x480@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100188 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 25175, 640, 656,
Ville Syrjäläfcf22d02015-04-02 17:02:09 +0300189 752, 800, 0, 480, 490, 492, 525, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100190 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300191 /* 0x05 - 640x480@72Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100192 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 31500, 640, 664,
193 704, 832, 0, 480, 489, 492, 520, 0,
194 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300195 /* 0x06 - 640x480@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100196 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 31500, 640, 656,
197 720, 840, 0, 480, 481, 484, 500, 0,
198 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300199 /* 0x07 - 640x480@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100200 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 36000, 640, 696,
201 752, 832, 0, 480, 481, 484, 509, 0,
202 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300203 /* 0x08 - 800x600@56Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100204 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 36000, 800, 824,
205 896, 1024, 0, 600, 601, 603, 625, 0,
206 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300207 /* 0x09 - 800x600@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100208 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 40000, 800, 840,
209 968, 1056, 0, 600, 601, 605, 628, 0,
210 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300211 /* 0x0a - 800x600@72Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100212 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 50000, 800, 856,
213 976, 1040, 0, 600, 637, 643, 666, 0,
214 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300215 /* 0x0b - 800x600@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100216 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 49500, 800, 816,
217 896, 1056, 0, 600, 601, 604, 625, 0,
218 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300219 /* 0x0c - 800x600@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100220 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 56250, 800, 832,
221 896, 1048, 0, 600, 601, 604, 631, 0,
222 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300223 /* 0x0d - 800x600@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100224 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 73250, 800, 848,
225 880, 960, 0, 600, 603, 607, 636, 0,
226 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300227 /* 0x0e - 848x480@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100228 { DRM_MODE("848x480", DRM_MODE_TYPE_DRIVER, 33750, 848, 864,
229 976, 1088, 0, 480, 486, 494, 517, 0,
230 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300231 /* 0x0f - 1024x768@43Hz, interlace */
Thierry Redinga6b21832012-11-23 15:01:42 +0100232 { DRM_MODE("1024x768i", DRM_MODE_TYPE_DRIVER, 44900, 1024, 1032,
Paul Parsons735b1002016-04-04 20:36:34 +0100233 1208, 1264, 0, 768, 768, 776, 817, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100234 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC |
Ville Syrjäläfcf22d02015-04-02 17:02:09 +0300235 DRM_MODE_FLAG_INTERLACE) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300236 /* 0x10 - 1024x768@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100237 { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 65000, 1024, 1048,
238 1184, 1344, 0, 768, 771, 777, 806, 0,
239 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300240 /* 0x11 - 1024x768@70Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100241 { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 75000, 1024, 1048,
242 1184, 1328, 0, 768, 771, 777, 806, 0,
243 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300244 /* 0x12 - 1024x768@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100245 { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 78750, 1024, 1040,
246 1136, 1312, 0, 768, 769, 772, 800, 0,
247 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300248 /* 0x13 - 1024x768@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100249 { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 94500, 1024, 1072,
250 1168, 1376, 0, 768, 769, 772, 808, 0,
251 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300252 /* 0x14 - 1024x768@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100253 { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 115500, 1024, 1072,
254 1104, 1184, 0, 768, 771, 775, 813, 0,
255 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300256 /* 0x15 - 1152x864@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100257 { DRM_MODE("1152x864", DRM_MODE_TYPE_DRIVER, 108000, 1152, 1216,
258 1344, 1600, 0, 864, 865, 868, 900, 0,
259 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjäläbfcd74d2015-04-02 17:02:11 +0300260 /* 0x55 - 1280x720@60Hz */
261 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 1390,
262 1430, 1650, 0, 720, 725, 730, 750, 0,
263 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300264 /* 0x16 - 1280x768@60Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100265 { DRM_MODE("1280x768", DRM_MODE_TYPE_DRIVER, 68250, 1280, 1328,
266 1360, 1440, 0, 768, 771, 778, 790, 0,
267 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300268 /* 0x17 - 1280x768@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100269 { DRM_MODE("1280x768", DRM_MODE_TYPE_DRIVER, 79500, 1280, 1344,
270 1472, 1664, 0, 768, 771, 778, 798, 0,
271 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300272 /* 0x18 - 1280x768@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100273 { DRM_MODE("1280x768", DRM_MODE_TYPE_DRIVER, 102250, 1280, 1360,
274 1488, 1696, 0, 768, 771, 778, 805, 0,
Ville Syrjäläfcf22d02015-04-02 17:02:09 +0300275 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300276 /* 0x19 - 1280x768@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100277 { DRM_MODE("1280x768", DRM_MODE_TYPE_DRIVER, 117500, 1280, 1360,
278 1496, 1712, 0, 768, 771, 778, 809, 0,
279 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300280 /* 0x1a - 1280x768@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100281 { DRM_MODE("1280x768", DRM_MODE_TYPE_DRIVER, 140250, 1280, 1328,
282 1360, 1440, 0, 768, 771, 778, 813, 0,
283 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300284 /* 0x1b - 1280x800@60Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100285 { DRM_MODE("1280x800", DRM_MODE_TYPE_DRIVER, 71000, 1280, 1328,
286 1360, 1440, 0, 800, 803, 809, 823, 0,
287 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300288 /* 0x1c - 1280x800@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100289 { DRM_MODE("1280x800", DRM_MODE_TYPE_DRIVER, 83500, 1280, 1352,
290 1480, 1680, 0, 800, 803, 809, 831, 0,
Ville Syrjäläfcf22d02015-04-02 17:02:09 +0300291 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300292 /* 0x1d - 1280x800@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100293 { DRM_MODE("1280x800", DRM_MODE_TYPE_DRIVER, 106500, 1280, 1360,
294 1488, 1696, 0, 800, 803, 809, 838, 0,
295 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300296 /* 0x1e - 1280x800@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100297 { DRM_MODE("1280x800", DRM_MODE_TYPE_DRIVER, 122500, 1280, 1360,
298 1496, 1712, 0, 800, 803, 809, 843, 0,
299 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300300 /* 0x1f - 1280x800@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100301 { DRM_MODE("1280x800", DRM_MODE_TYPE_DRIVER, 146250, 1280, 1328,
302 1360, 1440, 0, 800, 803, 809, 847, 0,
303 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300304 /* 0x20 - 1280x960@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100305 { DRM_MODE("1280x960", DRM_MODE_TYPE_DRIVER, 108000, 1280, 1376,
306 1488, 1800, 0, 960, 961, 964, 1000, 0,
307 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300308 /* 0x21 - 1280x960@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100309 { DRM_MODE("1280x960", DRM_MODE_TYPE_DRIVER, 148500, 1280, 1344,
310 1504, 1728, 0, 960, 961, 964, 1011, 0,
311 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300312 /* 0x22 - 1280x960@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100313 { DRM_MODE("1280x960", DRM_MODE_TYPE_DRIVER, 175500, 1280, 1328,
314 1360, 1440, 0, 960, 963, 967, 1017, 0,
315 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300316 /* 0x23 - 1280x1024@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100317 { DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 108000, 1280, 1328,
318 1440, 1688, 0, 1024, 1025, 1028, 1066, 0,
319 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300320 /* 0x24 - 1280x1024@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100321 { DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 135000, 1280, 1296,
322 1440, 1688, 0, 1024, 1025, 1028, 1066, 0,
323 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300324 /* 0x25 - 1280x1024@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100325 { DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 157500, 1280, 1344,
326 1504, 1728, 0, 1024, 1025, 1028, 1072, 0,
327 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300328 /* 0x26 - 1280x1024@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100329 { DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 187250, 1280, 1328,
330 1360, 1440, 0, 1024, 1027, 1034, 1084, 0,
331 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300332 /* 0x27 - 1360x768@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100333 { DRM_MODE("1360x768", DRM_MODE_TYPE_DRIVER, 85500, 1360, 1424,
334 1536, 1792, 0, 768, 771, 777, 795, 0,
335 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300336 /* 0x28 - 1360x768@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100337 { DRM_MODE("1360x768", DRM_MODE_TYPE_DRIVER, 148250, 1360, 1408,
338 1440, 1520, 0, 768, 771, 776, 813, 0,
339 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjäläbfcd74d2015-04-02 17:02:11 +0300340 /* 0x51 - 1366x768@60Hz */
341 { DRM_MODE("1366x768", DRM_MODE_TYPE_DRIVER, 85500, 1366, 1436,
342 1579, 1792, 0, 768, 771, 774, 798, 0,
343 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
344 /* 0x56 - 1366x768@60Hz */
345 { DRM_MODE("1366x768", DRM_MODE_TYPE_DRIVER, 72000, 1366, 1380,
346 1436, 1500, 0, 768, 769, 772, 800, 0,
347 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300348 /* 0x29 - 1400x1050@60Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100349 { DRM_MODE("1400x1050", DRM_MODE_TYPE_DRIVER, 101000, 1400, 1448,
350 1480, 1560, 0, 1050, 1053, 1057, 1080, 0,
351 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300352 /* 0x2a - 1400x1050@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100353 { DRM_MODE("1400x1050", DRM_MODE_TYPE_DRIVER, 121750, 1400, 1488,
354 1632, 1864, 0, 1050, 1053, 1057, 1089, 0,
355 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300356 /* 0x2b - 1400x1050@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100357 { DRM_MODE("1400x1050", DRM_MODE_TYPE_DRIVER, 156000, 1400, 1504,
358 1648, 1896, 0, 1050, 1053, 1057, 1099, 0,
359 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300360 /* 0x2c - 1400x1050@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100361 { DRM_MODE("1400x1050", DRM_MODE_TYPE_DRIVER, 179500, 1400, 1504,
362 1656, 1912, 0, 1050, 1053, 1057, 1105, 0,
363 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300364 /* 0x2d - 1400x1050@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100365 { DRM_MODE("1400x1050", DRM_MODE_TYPE_DRIVER, 208000, 1400, 1448,
366 1480, 1560, 0, 1050, 1053, 1057, 1112, 0,
367 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300368 /* 0x2e - 1440x900@60Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100369 { DRM_MODE("1440x900", DRM_MODE_TYPE_DRIVER, 88750, 1440, 1488,
370 1520, 1600, 0, 900, 903, 909, 926, 0,
371 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300372 /* 0x2f - 1440x900@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100373 { DRM_MODE("1440x900", DRM_MODE_TYPE_DRIVER, 106500, 1440, 1520,
374 1672, 1904, 0, 900, 903, 909, 934, 0,
375 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300376 /* 0x30 - 1440x900@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100377 { DRM_MODE("1440x900", DRM_MODE_TYPE_DRIVER, 136750, 1440, 1536,
378 1688, 1936, 0, 900, 903, 909, 942, 0,
379 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300380 /* 0x31 - 1440x900@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100381 { DRM_MODE("1440x900", DRM_MODE_TYPE_DRIVER, 157000, 1440, 1544,
382 1696, 1952, 0, 900, 903, 909, 948, 0,
383 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300384 /* 0x32 - 1440x900@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100385 { DRM_MODE("1440x900", DRM_MODE_TYPE_DRIVER, 182750, 1440, 1488,
386 1520, 1600, 0, 900, 903, 909, 953, 0,
387 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjäläbfcd74d2015-04-02 17:02:11 +0300388 /* 0x53 - 1600x900@60Hz */
389 { DRM_MODE("1600x900", DRM_MODE_TYPE_DRIVER, 108000, 1600, 1624,
390 1704, 1800, 0, 900, 901, 904, 1000, 0,
391 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300392 /* 0x33 - 1600x1200@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100393 { DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 162000, 1600, 1664,
394 1856, 2160, 0, 1200, 1201, 1204, 1250, 0,
395 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300396 /* 0x34 - 1600x1200@65Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100397 { DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 175500, 1600, 1664,
398 1856, 2160, 0, 1200, 1201, 1204, 1250, 0,
399 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300400 /* 0x35 - 1600x1200@70Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100401 { DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 189000, 1600, 1664,
402 1856, 2160, 0, 1200, 1201, 1204, 1250, 0,
403 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300404 /* 0x36 - 1600x1200@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100405 { DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 202500, 1600, 1664,
406 1856, 2160, 0, 1200, 1201, 1204, 1250, 0,
407 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300408 /* 0x37 - 1600x1200@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100409 { DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 229500, 1600, 1664,
410 1856, 2160, 0, 1200, 1201, 1204, 1250, 0,
411 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300412 /* 0x38 - 1600x1200@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100413 { DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 268250, 1600, 1648,
414 1680, 1760, 0, 1200, 1203, 1207, 1271, 0,
415 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300416 /* 0x39 - 1680x1050@60Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100417 { DRM_MODE("1680x1050", DRM_MODE_TYPE_DRIVER, 119000, 1680, 1728,
418 1760, 1840, 0, 1050, 1053, 1059, 1080, 0,
419 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300420 /* 0x3a - 1680x1050@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100421 { DRM_MODE("1680x1050", DRM_MODE_TYPE_DRIVER, 146250, 1680, 1784,
422 1960, 2240, 0, 1050, 1053, 1059, 1089, 0,
423 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300424 /* 0x3b - 1680x1050@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100425 { DRM_MODE("1680x1050", DRM_MODE_TYPE_DRIVER, 187000, 1680, 1800,
426 1976, 2272, 0, 1050, 1053, 1059, 1099, 0,
427 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300428 /* 0x3c - 1680x1050@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100429 { DRM_MODE("1680x1050", DRM_MODE_TYPE_DRIVER, 214750, 1680, 1808,
430 1984, 2288, 0, 1050, 1053, 1059, 1105, 0,
431 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300432 /* 0x3d - 1680x1050@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100433 { DRM_MODE("1680x1050", DRM_MODE_TYPE_DRIVER, 245500, 1680, 1728,
434 1760, 1840, 0, 1050, 1053, 1059, 1112, 0,
435 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300436 /* 0x3e - 1792x1344@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100437 { DRM_MODE("1792x1344", DRM_MODE_TYPE_DRIVER, 204750, 1792, 1920,
438 2120, 2448, 0, 1344, 1345, 1348, 1394, 0,
439 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300440 /* 0x3f - 1792x1344@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100441 { DRM_MODE("1792x1344", DRM_MODE_TYPE_DRIVER, 261000, 1792, 1888,
442 2104, 2456, 0, 1344, 1345, 1348, 1417, 0,
443 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300444 /* 0x40 - 1792x1344@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100445 { DRM_MODE("1792x1344", DRM_MODE_TYPE_DRIVER, 333250, 1792, 1840,
446 1872, 1952, 0, 1344, 1347, 1351, 1423, 0,
447 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300448 /* 0x41 - 1856x1392@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100449 { DRM_MODE("1856x1392", DRM_MODE_TYPE_DRIVER, 218250, 1856, 1952,
450 2176, 2528, 0, 1392, 1393, 1396, 1439, 0,
451 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300452 /* 0x42 - 1856x1392@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100453 { DRM_MODE("1856x1392", DRM_MODE_TYPE_DRIVER, 288000, 1856, 1984,
Ville Syrjäläfcf22d02015-04-02 17:02:09 +0300454 2208, 2560, 0, 1392, 1393, 1396, 1500, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100455 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300456 /* 0x43 - 1856x1392@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100457 { DRM_MODE("1856x1392", DRM_MODE_TYPE_DRIVER, 356500, 1856, 1904,
458 1936, 2016, 0, 1392, 1395, 1399, 1474, 0,
459 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjäläbfcd74d2015-04-02 17:02:11 +0300460 /* 0x52 - 1920x1080@60Hz */
461 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 148500, 1920, 2008,
462 2052, 2200, 0, 1080, 1084, 1089, 1125, 0,
463 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300464 /* 0x44 - 1920x1200@60Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100465 { DRM_MODE("1920x1200", DRM_MODE_TYPE_DRIVER, 154000, 1920, 1968,
466 2000, 2080, 0, 1200, 1203, 1209, 1235, 0,
467 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300468 /* 0x45 - 1920x1200@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100469 { DRM_MODE("1920x1200", DRM_MODE_TYPE_DRIVER, 193250, 1920, 2056,
470 2256, 2592, 0, 1200, 1203, 1209, 1245, 0,
471 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300472 /* 0x46 - 1920x1200@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100473 { DRM_MODE("1920x1200", DRM_MODE_TYPE_DRIVER, 245250, 1920, 2056,
474 2264, 2608, 0, 1200, 1203, 1209, 1255, 0,
475 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300476 /* 0x47 - 1920x1200@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100477 { DRM_MODE("1920x1200", DRM_MODE_TYPE_DRIVER, 281250, 1920, 2064,
478 2272, 2624, 0, 1200, 1203, 1209, 1262, 0,
479 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300480 /* 0x48 - 1920x1200@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100481 { DRM_MODE("1920x1200", DRM_MODE_TYPE_DRIVER, 317000, 1920, 1968,
482 2000, 2080, 0, 1200, 1203, 1209, 1271, 0,
483 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300484 /* 0x49 - 1920x1440@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100485 { DRM_MODE("1920x1440", DRM_MODE_TYPE_DRIVER, 234000, 1920, 2048,
486 2256, 2600, 0, 1440, 1441, 1444, 1500, 0,
487 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300488 /* 0x4a - 1920x1440@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100489 { DRM_MODE("1920x1440", DRM_MODE_TYPE_DRIVER, 297000, 1920, 2064,
490 2288, 2640, 0, 1440, 1441, 1444, 1500, 0,
491 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300492 /* 0x4b - 1920x1440@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100493 { DRM_MODE("1920x1440", DRM_MODE_TYPE_DRIVER, 380500, 1920, 1968,
494 2000, 2080, 0, 1440, 1443, 1447, 1525, 0,
495 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjäläbfcd74d2015-04-02 17:02:11 +0300496 /* 0x54 - 2048x1152@60Hz */
497 { DRM_MODE("2048x1152", DRM_MODE_TYPE_DRIVER, 162000, 2048, 2074,
498 2154, 2250, 0, 1152, 1153, 1156, 1200, 0,
499 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300500 /* 0x4c - 2560x1600@60Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100501 { DRM_MODE("2560x1600", DRM_MODE_TYPE_DRIVER, 268500, 2560, 2608,
502 2640, 2720, 0, 1600, 1603, 1609, 1646, 0,
503 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300504 /* 0x4d - 2560x1600@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100505 { DRM_MODE("2560x1600", DRM_MODE_TYPE_DRIVER, 348500, 2560, 2752,
506 3032, 3504, 0, 1600, 1603, 1609, 1658, 0,
507 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300508 /* 0x4e - 2560x1600@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100509 { DRM_MODE("2560x1600", DRM_MODE_TYPE_DRIVER, 443250, 2560, 2768,
510 3048, 3536, 0, 1600, 1603, 1609, 1672, 0,
511 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300512 /* 0x4f - 2560x1600@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100513 { DRM_MODE("2560x1600", DRM_MODE_TYPE_DRIVER, 505250, 2560, 2768,
514 3048, 3536, 0, 1600, 1603, 1609, 1682, 0,
515 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300516 /* 0x50 - 2560x1600@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100517 { DRM_MODE("2560x1600", DRM_MODE_TYPE_DRIVER, 552750, 2560, 2608,
518 2640, 2720, 0, 1600, 1603, 1609, 1694, 0,
519 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjäläbfcd74d2015-04-02 17:02:11 +0300520 /* 0x57 - 4096x2160@60Hz RB */
521 { DRM_MODE("4096x2160", DRM_MODE_TYPE_DRIVER, 556744, 4096, 4104,
522 4136, 4176, 0, 2160, 2208, 2216, 2222, 0,
523 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
524 /* 0x58 - 4096x2160@59.94Hz RB */
525 { DRM_MODE("4096x2160", DRM_MODE_TYPE_DRIVER, 556188, 4096, 4104,
526 4136, 4176, 0, 2160, 2208, 2216, 2222, 0,
527 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Thierry Redinga6b21832012-11-23 15:01:42 +0100528};
529
Ville Syrjäläe7bfa5c2013-10-14 16:44:27 +0300530/*
531 * These more or less come from the DMT spec. The 720x400 modes are
532 * inferred from historical 80x25 practice. The 640x480@67 and 832x624@75
533 * modes are old-school Mac modes. The EDID spec says the 1152x864@75 mode
534 * should be 1152x870, again for the Mac, but instead we use the x864 DMT
535 * mode.
536 *
537 * The DMT modes have been fact-checked; the rest are mild guesses.
538 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100539static const struct drm_display_mode edid_est_modes[] = {
540 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 40000, 800, 840,
541 968, 1056, 0, 600, 601, 605, 628, 0,
542 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 800x600@60Hz */
543 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 36000, 800, 824,
544 896, 1024, 0, 600, 601, 603, 625, 0,
545 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 800x600@56Hz */
546 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 31500, 640, 656,
547 720, 840, 0, 480, 481, 484, 500, 0,
548 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 640x480@75Hz */
549 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 31500, 640, 664,
Paul Parsons87707cf2016-04-02 11:08:06 +0100550 704, 832, 0, 480, 489, 492, 520, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100551 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 640x480@72Hz */
552 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 30240, 640, 704,
553 768, 864, 0, 480, 483, 486, 525, 0,
554 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 640x480@67Hz */
Paul Parsons87707cf2016-04-02 11:08:06 +0100555 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 25175, 640, 656,
Thierry Redinga6b21832012-11-23 15:01:42 +0100556 752, 800, 0, 480, 490, 492, 525, 0,
557 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 640x480@60Hz */
558 { DRM_MODE("720x400", DRM_MODE_TYPE_DRIVER, 35500, 720, 738,
559 846, 900, 0, 400, 421, 423, 449, 0,
560 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 720x400@88Hz */
561 { DRM_MODE("720x400", DRM_MODE_TYPE_DRIVER, 28320, 720, 738,
562 846, 900, 0, 400, 412, 414, 449, 0,
563 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 720x400@70Hz */
564 { DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 135000, 1280, 1296,
565 1440, 1688, 0, 1024, 1025, 1028, 1066, 0,
566 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 1280x1024@75Hz */
Paul Parsons87707cf2016-04-02 11:08:06 +0100567 { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 78750, 1024, 1040,
Thierry Redinga6b21832012-11-23 15:01:42 +0100568 1136, 1312, 0, 768, 769, 772, 800, 0,
569 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 1024x768@75Hz */
570 { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 75000, 1024, 1048,
571 1184, 1328, 0, 768, 771, 777, 806, 0,
572 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 1024x768@70Hz */
573 { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 65000, 1024, 1048,
574 1184, 1344, 0, 768, 771, 777, 806, 0,
575 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 1024x768@60Hz */
576 { DRM_MODE("1024x768i", DRM_MODE_TYPE_DRIVER,44900, 1024, 1032,
577 1208, 1264, 0, 768, 768, 776, 817, 0,
578 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_INTERLACE) }, /* 1024x768@43Hz */
579 { DRM_MODE("832x624", DRM_MODE_TYPE_DRIVER, 57284, 832, 864,
580 928, 1152, 0, 624, 625, 628, 667, 0,
581 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 832x624@75Hz */
582 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 49500, 800, 816,
583 896, 1056, 0, 600, 601, 604, 625, 0,
584 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 800x600@75Hz */
585 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 50000, 800, 856,
586 976, 1040, 0, 600, 637, 643, 666, 0,
587 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 800x600@72Hz */
588 { DRM_MODE("1152x864", DRM_MODE_TYPE_DRIVER, 108000, 1152, 1216,
589 1344, 1600, 0, 864, 865, 868, 900, 0,
590 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 1152x864@75Hz */
591};
592
593struct minimode {
594 short w;
595 short h;
596 short r;
597 short rb;
598};
599
600static const struct minimode est3_modes[] = {
601 /* byte 6 */
602 { 640, 350, 85, 0 },
603 { 640, 400, 85, 0 },
604 { 720, 400, 85, 0 },
605 { 640, 480, 85, 0 },
606 { 848, 480, 60, 0 },
607 { 800, 600, 85, 0 },
608 { 1024, 768, 85, 0 },
609 { 1152, 864, 75, 0 },
610 /* byte 7 */
611 { 1280, 768, 60, 1 },
612 { 1280, 768, 60, 0 },
613 { 1280, 768, 75, 0 },
614 { 1280, 768, 85, 0 },
615 { 1280, 960, 60, 0 },
616 { 1280, 960, 85, 0 },
617 { 1280, 1024, 60, 0 },
618 { 1280, 1024, 85, 0 },
619 /* byte 8 */
620 { 1360, 768, 60, 0 },
621 { 1440, 900, 60, 1 },
622 { 1440, 900, 60, 0 },
623 { 1440, 900, 75, 0 },
624 { 1440, 900, 85, 0 },
625 { 1400, 1050, 60, 1 },
626 { 1400, 1050, 60, 0 },
627 { 1400, 1050, 75, 0 },
628 /* byte 9 */
629 { 1400, 1050, 85, 0 },
630 { 1680, 1050, 60, 1 },
631 { 1680, 1050, 60, 0 },
632 { 1680, 1050, 75, 0 },
633 { 1680, 1050, 85, 0 },
634 { 1600, 1200, 60, 0 },
635 { 1600, 1200, 65, 0 },
636 { 1600, 1200, 70, 0 },
637 /* byte 10 */
638 { 1600, 1200, 75, 0 },
639 { 1600, 1200, 85, 0 },
640 { 1792, 1344, 60, 0 },
Ville Syrjäläc068b322013-10-14 16:44:25 +0300641 { 1792, 1344, 75, 0 },
Thierry Redinga6b21832012-11-23 15:01:42 +0100642 { 1856, 1392, 60, 0 },
643 { 1856, 1392, 75, 0 },
644 { 1920, 1200, 60, 1 },
645 { 1920, 1200, 60, 0 },
646 /* byte 11 */
647 { 1920, 1200, 75, 0 },
648 { 1920, 1200, 85, 0 },
649 { 1920, 1440, 60, 0 },
650 { 1920, 1440, 75, 0 },
651};
652
653static const struct minimode extra_modes[] = {
654 { 1024, 576, 60, 0 },
655 { 1366, 768, 60, 0 },
656 { 1600, 900, 60, 0 },
657 { 1680, 945, 60, 0 },
658 { 1920, 1080, 60, 0 },
659 { 2048, 1152, 60, 0 },
660 { 2048, 1536, 60, 0 },
661};
662
663/*
664 * Probably taken from CEA-861 spec.
665 * This table is converted from xorg's hw/xfree86/modes/xf86EdidModes.c.
Jani Nikulad9278b42016-01-08 13:21:51 +0200666 *
667 * Index using the VIC.
Thierry Redinga6b21832012-11-23 15:01:42 +0100668 */
669static const struct drm_display_mode edid_cea_modes[] = {
Jani Nikulad9278b42016-01-08 13:21:51 +0200670 /* 0 - dummy, VICs start at 1 */
671 { },
Thierry Redinga6b21832012-11-23 15:01:42 +0100672 /* 1 - 640x480@60Hz */
673 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 25175, 640, 656,
674 752, 800, 0, 480, 490, 492, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300675 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530676 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100677 /* 2 - 720x480@60Hz */
678 { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 27000, 720, 736,
679 798, 858, 0, 480, 489, 495, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300680 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530681 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100682 /* 3 - 720x480@60Hz */
683 { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 27000, 720, 736,
684 798, 858, 0, 480, 489, 495, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300685 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530686 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100687 /* 4 - 1280x720@60Hz */
688 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 1390,
689 1430, 1650, 0, 720, 725, 730, 750, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300690 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530691 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100692 /* 5 - 1920x1080i@60Hz */
693 { DRM_MODE("1920x1080i", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2008,
694 2052, 2200, 0, 1080, 1084, 1094, 1125, 0,
695 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300696 DRM_MODE_FLAG_INTERLACE),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530697 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Clint Taylorfb01d282014-09-02 17:03:35 -0700698 /* 6 - 720(1440)x480i@60Hz */
699 { DRM_MODE("720x480i", DRM_MODE_TYPE_DRIVER, 13500, 720, 739,
700 801, 858, 0, 480, 488, 494, 525, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100701 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300702 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530703 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Clint Taylorfb01d282014-09-02 17:03:35 -0700704 /* 7 - 720(1440)x480i@60Hz */
705 { DRM_MODE("720x480i", DRM_MODE_TYPE_DRIVER, 13500, 720, 739,
706 801, 858, 0, 480, 488, 494, 525, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100707 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300708 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530709 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Clint Taylorfb01d282014-09-02 17:03:35 -0700710 /* 8 - 720(1440)x240@60Hz */
711 { DRM_MODE("720x240", DRM_MODE_TYPE_DRIVER, 13500, 720, 739,
712 801, 858, 0, 240, 244, 247, 262, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100713 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300714 DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530715 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Clint Taylorfb01d282014-09-02 17:03:35 -0700716 /* 9 - 720(1440)x240@60Hz */
717 { DRM_MODE("720x240", DRM_MODE_TYPE_DRIVER, 13500, 720, 739,
718 801, 858, 0, 240, 244, 247, 262, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100719 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300720 DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530721 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100722 /* 10 - 2880x480i@60Hz */
723 { DRM_MODE("2880x480i", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2956,
724 3204, 3432, 0, 480, 488, 494, 525, 0,
725 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300726 DRM_MODE_FLAG_INTERLACE),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530727 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100728 /* 11 - 2880x480i@60Hz */
729 { DRM_MODE("2880x480i", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2956,
730 3204, 3432, 0, 480, 488, 494, 525, 0,
731 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300732 DRM_MODE_FLAG_INTERLACE),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530733 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100734 /* 12 - 2880x240@60Hz */
735 { DRM_MODE("2880x240", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2956,
736 3204, 3432, 0, 240, 244, 247, 262, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300737 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530738 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100739 /* 13 - 2880x240@60Hz */
740 { DRM_MODE("2880x240", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2956,
741 3204, 3432, 0, 240, 244, 247, 262, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300742 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530743 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100744 /* 14 - 1440x480@60Hz */
745 { DRM_MODE("1440x480", DRM_MODE_TYPE_DRIVER, 54000, 1440, 1472,
746 1596, 1716, 0, 480, 489, 495, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300747 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530748 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100749 /* 15 - 1440x480@60Hz */
750 { DRM_MODE("1440x480", DRM_MODE_TYPE_DRIVER, 54000, 1440, 1472,
751 1596, 1716, 0, 480, 489, 495, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300752 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530753 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100754 /* 16 - 1920x1080@60Hz */
755 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 148500, 1920, 2008,
756 2052, 2200, 0, 1080, 1084, 1089, 1125, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300757 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530758 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100759 /* 17 - 720x576@50Hz */
760 { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 27000, 720, 732,
761 796, 864, 0, 576, 581, 586, 625, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300762 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530763 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100764 /* 18 - 720x576@50Hz */
765 { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 27000, 720, 732,
766 796, 864, 0, 576, 581, 586, 625, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300767 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530768 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100769 /* 19 - 1280x720@50Hz */
770 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 1720,
771 1760, 1980, 0, 720, 725, 730, 750, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300772 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530773 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100774 /* 20 - 1920x1080i@50Hz */
775 { DRM_MODE("1920x1080i", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2448,
776 2492, 2640, 0, 1080, 1084, 1094, 1125, 0,
777 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300778 DRM_MODE_FLAG_INTERLACE),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530779 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Clint Taylorfb01d282014-09-02 17:03:35 -0700780 /* 21 - 720(1440)x576i@50Hz */
781 { DRM_MODE("720x576i", DRM_MODE_TYPE_DRIVER, 13500, 720, 732,
782 795, 864, 0, 576, 580, 586, 625, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100783 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300784 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530785 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Clint Taylorfb01d282014-09-02 17:03:35 -0700786 /* 22 - 720(1440)x576i@50Hz */
787 { DRM_MODE("720x576i", DRM_MODE_TYPE_DRIVER, 13500, 720, 732,
788 795, 864, 0, 576, 580, 586, 625, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100789 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300790 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530791 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Clint Taylorfb01d282014-09-02 17:03:35 -0700792 /* 23 - 720(1440)x288@50Hz */
793 { DRM_MODE("720x288", DRM_MODE_TYPE_DRIVER, 13500, 720, 732,
794 795, 864, 0, 288, 290, 293, 312, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100795 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300796 DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530797 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Clint Taylorfb01d282014-09-02 17:03:35 -0700798 /* 24 - 720(1440)x288@50Hz */
799 { DRM_MODE("720x288", DRM_MODE_TYPE_DRIVER, 13500, 720, 732,
800 795, 864, 0, 288, 290, 293, 312, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100801 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300802 DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530803 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100804 /* 25 - 2880x576i@50Hz */
805 { DRM_MODE("2880x576i", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2928,
806 3180, 3456, 0, 576, 580, 586, 625, 0,
807 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300808 DRM_MODE_FLAG_INTERLACE),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530809 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100810 /* 26 - 2880x576i@50Hz */
811 { DRM_MODE("2880x576i", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2928,
812 3180, 3456, 0, 576, 580, 586, 625, 0,
813 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300814 DRM_MODE_FLAG_INTERLACE),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530815 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100816 /* 27 - 2880x288@50Hz */
817 { DRM_MODE("2880x288", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2928,
818 3180, 3456, 0, 288, 290, 293, 312, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300819 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530820 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100821 /* 28 - 2880x288@50Hz */
822 { DRM_MODE("2880x288", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2928,
823 3180, 3456, 0, 288, 290, 293, 312, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300824 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530825 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100826 /* 29 - 1440x576@50Hz */
827 { DRM_MODE("1440x576", DRM_MODE_TYPE_DRIVER, 54000, 1440, 1464,
828 1592, 1728, 0, 576, 581, 586, 625, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300829 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530830 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100831 /* 30 - 1440x576@50Hz */
832 { DRM_MODE("1440x576", DRM_MODE_TYPE_DRIVER, 54000, 1440, 1464,
833 1592, 1728, 0, 576, 581, 586, 625, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300834 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530835 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100836 /* 31 - 1920x1080@50Hz */
837 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 148500, 1920, 2448,
838 2492, 2640, 0, 1080, 1084, 1089, 1125, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300839 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530840 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100841 /* 32 - 1920x1080@24Hz */
842 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2558,
843 2602, 2750, 0, 1080, 1084, 1089, 1125, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300844 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530845 .vrefresh = 24, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100846 /* 33 - 1920x1080@25Hz */
847 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2448,
848 2492, 2640, 0, 1080, 1084, 1089, 1125, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300849 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530850 .vrefresh = 25, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100851 /* 34 - 1920x1080@30Hz */
852 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2008,
853 2052, 2200, 0, 1080, 1084, 1089, 1125, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300854 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530855 .vrefresh = 30, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100856 /* 35 - 2880x480@60Hz */
857 { DRM_MODE("2880x480", DRM_MODE_TYPE_DRIVER, 108000, 2880, 2944,
858 3192, 3432, 0, 480, 489, 495, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300859 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530860 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100861 /* 36 - 2880x480@60Hz */
862 { DRM_MODE("2880x480", DRM_MODE_TYPE_DRIVER, 108000, 2880, 2944,
863 3192, 3432, 0, 480, 489, 495, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300864 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530865 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100866 /* 37 - 2880x576@50Hz */
867 { DRM_MODE("2880x576", DRM_MODE_TYPE_DRIVER, 108000, 2880, 2928,
868 3184, 3456, 0, 576, 581, 586, 625, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300869 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530870 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100871 /* 38 - 2880x576@50Hz */
872 { DRM_MODE("2880x576", DRM_MODE_TYPE_DRIVER, 108000, 2880, 2928,
873 3184, 3456, 0, 576, 581, 586, 625, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300874 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530875 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100876 /* 39 - 1920x1080i@50Hz */
877 { DRM_MODE("1920x1080i", DRM_MODE_TYPE_DRIVER, 72000, 1920, 1952,
878 2120, 2304, 0, 1080, 1126, 1136, 1250, 0,
879 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300880 DRM_MODE_FLAG_INTERLACE),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530881 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100882 /* 40 - 1920x1080i@100Hz */
883 { DRM_MODE("1920x1080i", DRM_MODE_TYPE_DRIVER, 148500, 1920, 2448,
884 2492, 2640, 0, 1080, 1084, 1094, 1125, 0,
885 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300886 DRM_MODE_FLAG_INTERLACE),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530887 .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100888 /* 41 - 1280x720@100Hz */
889 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 148500, 1280, 1720,
890 1760, 1980, 0, 720, 725, 730, 750, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300891 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530892 .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100893 /* 42 - 720x576@100Hz */
894 { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 54000, 720, 732,
895 796, 864, 0, 576, 581, 586, 625, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300896 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530897 .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100898 /* 43 - 720x576@100Hz */
899 { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 54000, 720, 732,
900 796, 864, 0, 576, 581, 586, 625, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300901 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530902 .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Clint Taylorfb01d282014-09-02 17:03:35 -0700903 /* 44 - 720(1440)x576i@100Hz */
904 { DRM_MODE("720x576i", DRM_MODE_TYPE_DRIVER, 27000, 720, 732,
905 795, 864, 0, 576, 580, 586, 625, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100906 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Clint Taylor5a11f7f2014-09-26 09:55:24 -0700907 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530908 .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Clint Taylorfb01d282014-09-02 17:03:35 -0700909 /* 45 - 720(1440)x576i@100Hz */
910 { DRM_MODE("720x576i", DRM_MODE_TYPE_DRIVER, 27000, 720, 732,
911 795, 864, 0, 576, 580, 586, 625, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100912 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Clint Taylor5a11f7f2014-09-26 09:55:24 -0700913 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530914 .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100915 /* 46 - 1920x1080i@120Hz */
916 { DRM_MODE("1920x1080i", DRM_MODE_TYPE_DRIVER, 148500, 1920, 2008,
917 2052, 2200, 0, 1080, 1084, 1094, 1125, 0,
918 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300919 DRM_MODE_FLAG_INTERLACE),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530920 .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100921 /* 47 - 1280x720@120Hz */
922 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 148500, 1280, 1390,
923 1430, 1650, 0, 720, 725, 730, 750, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300924 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530925 .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100926 /* 48 - 720x480@120Hz */
927 { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 54000, 720, 736,
928 798, 858, 0, 480, 489, 495, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300929 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530930 .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100931 /* 49 - 720x480@120Hz */
932 { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 54000, 720, 736,
933 798, 858, 0, 480, 489, 495, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300934 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530935 .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Clint Taylorfb01d282014-09-02 17:03:35 -0700936 /* 50 - 720(1440)x480i@120Hz */
937 { DRM_MODE("720x480i", DRM_MODE_TYPE_DRIVER, 27000, 720, 739,
938 801, 858, 0, 480, 488, 494, 525, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100939 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300940 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530941 .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Clint Taylorfb01d282014-09-02 17:03:35 -0700942 /* 51 - 720(1440)x480i@120Hz */
943 { DRM_MODE("720x480i", DRM_MODE_TYPE_DRIVER, 27000, 720, 739,
944 801, 858, 0, 480, 488, 494, 525, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100945 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300946 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530947 .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100948 /* 52 - 720x576@200Hz */
949 { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 108000, 720, 732,
950 796, 864, 0, 576, 581, 586, 625, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300951 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530952 .vrefresh = 200, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100953 /* 53 - 720x576@200Hz */
954 { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 108000, 720, 732,
955 796, 864, 0, 576, 581, 586, 625, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300956 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530957 .vrefresh = 200, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Clint Taylorfb01d282014-09-02 17:03:35 -0700958 /* 54 - 720(1440)x576i@200Hz */
959 { DRM_MODE("720x576i", DRM_MODE_TYPE_DRIVER, 54000, 720, 732,
960 795, 864, 0, 576, 580, 586, 625, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100961 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300962 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530963 .vrefresh = 200, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Clint Taylorfb01d282014-09-02 17:03:35 -0700964 /* 55 - 720(1440)x576i@200Hz */
965 { DRM_MODE("720x576i", DRM_MODE_TYPE_DRIVER, 54000, 720, 732,
966 795, 864, 0, 576, 580, 586, 625, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100967 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300968 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530969 .vrefresh = 200, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100970 /* 56 - 720x480@240Hz */
971 { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 108000, 720, 736,
972 798, 858, 0, 480, 489, 495, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300973 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530974 .vrefresh = 240, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100975 /* 57 - 720x480@240Hz */
976 { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 108000, 720, 736,
977 798, 858, 0, 480, 489, 495, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300978 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530979 .vrefresh = 240, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Clint Taylorfb01d282014-09-02 17:03:35 -0700980 /* 58 - 720(1440)x480i@240 */
981 { DRM_MODE("720x480i", DRM_MODE_TYPE_DRIVER, 54000, 720, 739,
982 801, 858, 0, 480, 488, 494, 525, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100983 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300984 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530985 .vrefresh = 240, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Clint Taylorfb01d282014-09-02 17:03:35 -0700986 /* 59 - 720(1440)x480i@240 */
987 { DRM_MODE("720x480i", DRM_MODE_TYPE_DRIVER, 54000, 720, 739,
988 801, 858, 0, 480, 488, 494, 525, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100989 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300990 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530991 .vrefresh = 240, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100992 /* 60 - 1280x720@24Hz */
993 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 59400, 1280, 3040,
994 3080, 3300, 0, 720, 725, 730, 750, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300995 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530996 .vrefresh = 24, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100997 /* 61 - 1280x720@25Hz */
998 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 3700,
999 3740, 3960, 0, 720, 725, 730, 750, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +03001000 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +05301001 .vrefresh = 25, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +01001002 /* 62 - 1280x720@30Hz */
1003 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 3040,
1004 3080, 3300, 0, 720, 725, 730, 750, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +03001005 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +05301006 .vrefresh = 30, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +01001007 /* 63 - 1920x1080@120Hz */
1008 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 297000, 1920, 2008,
1009 2052, 2200, 0, 1080, 1084, 1089, 1125, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +03001010 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +05301011 .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +01001012 /* 64 - 1920x1080@100Hz */
1013 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 297000, 1920, 2448,
Clint Taylor8f0e4902016-08-15 10:31:28 -07001014 2492, 2640, 0, 1080, 1084, 1089, 1125, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +03001015 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +05301016 .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +01001017};
1018
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01001019/*
Jani Nikulad9278b42016-01-08 13:21:51 +02001020 * HDMI 1.4 4k modes. Index using the VIC.
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01001021 */
1022static const struct drm_display_mode edid_4k_modes[] = {
Jani Nikulad9278b42016-01-08 13:21:51 +02001023 /* 0 - dummy, VICs start at 1 */
1024 { },
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01001025 /* 1 - 3840x2160@30Hz */
1026 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 297000,
1027 3840, 4016, 4104, 4400, 0,
1028 2160, 2168, 2178, 2250, 0,
1029 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1030 .vrefresh = 30, },
1031 /* 2 - 3840x2160@25Hz */
1032 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 297000,
1033 3840, 4896, 4984, 5280, 0,
1034 2160, 2168, 2178, 2250, 0,
1035 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1036 .vrefresh = 25, },
1037 /* 3 - 3840x2160@24Hz */
1038 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 297000,
1039 3840, 5116, 5204, 5500, 0,
1040 2160, 2168, 2178, 2250, 0,
1041 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1042 .vrefresh = 24, },
1043 /* 4 - 4096x2160@24Hz (SMPTE) */
1044 { DRM_MODE("4096x2160", DRM_MODE_TYPE_DRIVER, 297000,
1045 4096, 5116, 5204, 5500, 0,
1046 2160, 2168, 2178, 2250, 0,
1047 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1048 .vrefresh = 24, },
1049};
1050
Adam Jackson61e57a82010-03-29 21:43:18 +00001051/*** DDC fetch and block validation ***/
Dave Airlief453ba02008-11-07 14:05:41 -08001052
Adam Jackson083ae052009-09-23 17:30:45 -04001053static const u8 edid_header[] = {
1054 0x00, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0x00
1055};
Dave Airlief453ba02008-11-07 14:05:41 -08001056
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001057/**
1058 * drm_edid_header_is_valid - sanity check the header of the base EDID block
1059 * @raw_edid: pointer to raw base EDID block
1060 *
1061 * Sanity check the header of the base EDID block.
1062 *
1063 * Return: 8 if the header is perfect, down to 0 if it's totally wrong.
Thomas Reim051963d2011-07-29 14:28:57 +00001064 */
1065int drm_edid_header_is_valid(const u8 *raw_edid)
1066{
1067 int i, score = 0;
1068
1069 for (i = 0; i < sizeof(edid_header); i++)
1070 if (raw_edid[i] == edid_header[i])
1071 score++;
1072
1073 return score;
1074}
1075EXPORT_SYMBOL(drm_edid_header_is_valid);
1076
Adam Jackson47819ba2012-05-30 16:42:39 -04001077static int edid_fixup __read_mostly = 6;
1078module_param_named(edid_fixup, edid_fixup, int, 0400);
1079MODULE_PARM_DESC(edid_fixup,
1080 "Minimum number of valid EDID header bytes (0-8, default 6)");
Thomas Reim051963d2011-07-29 14:28:57 +00001081
Dave Airlie40d9b042014-10-20 16:29:33 +10001082static void drm_get_displayid(struct drm_connector *connector,
1083 struct edid *edid);
Dave Airlieda9df2f2014-12-11 10:12:57 +10001084
Stefan Brünsc465bbc2014-11-30 19:57:43 +01001085static int drm_edid_block_checksum(const u8 *raw_edid)
1086{
1087 int i;
1088 u8 csum = 0;
1089 for (i = 0; i < EDID_LENGTH; i++)
1090 csum += raw_edid[i];
1091
1092 return csum;
1093}
1094
Stefan Brünsd6885d62014-11-30 19:57:41 +01001095static bool drm_edid_is_zero(const u8 *in_edid, int length)
1096{
1097 if (memchr_inv(in_edid, 0, length))
1098 return false;
1099
1100 return true;
1101}
1102
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001103/**
1104 * drm_edid_block_valid - Sanity check the EDID block (base or extension)
1105 * @raw_edid: pointer to raw EDID block
1106 * @block: type of block to validate (0 for base, extension otherwise)
1107 * @print_bad_edid: if true, dump bad EDID blocks to the console
Todd Previte6ba2bd32015-04-21 11:09:41 -07001108 * @edid_corrupt: if true, the header or checksum is invalid
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001109 *
1110 * Validate a base or extension EDID block and optionally dump bad blocks to
1111 * the console.
1112 *
1113 * Return: True if the block is valid, false otherwise.
Dave Airlief453ba02008-11-07 14:05:41 -08001114 */
Todd Previte6ba2bd32015-04-21 11:09:41 -07001115bool drm_edid_block_valid(u8 *raw_edid, int block, bool print_bad_edid,
1116 bool *edid_corrupt)
Dave Airlief453ba02008-11-07 14:05:41 -08001117{
Stefan Brünsc465bbc2014-11-30 19:57:43 +01001118 u8 csum;
Adam Jackson61e57a82010-03-29 21:43:18 +00001119 struct edid *edid = (struct edid *)raw_edid;
Dave Airlief453ba02008-11-07 14:05:41 -08001120
Seung-Woo Kimfe2ef782013-07-02 17:57:04 +09001121 if (WARN_ON(!raw_edid))
1122 return false;
1123
Adam Jackson47819ba2012-05-30 16:42:39 -04001124 if (edid_fixup > 8 || edid_fixup < 0)
1125 edid_fixup = 6;
1126
Adam Jacksonf89ec8a2012-04-16 10:40:08 -04001127 if (block == 0) {
Thomas Reim051963d2011-07-29 14:28:57 +00001128 int score = drm_edid_header_is_valid(raw_edid);
Todd Previte6ba2bd32015-04-21 11:09:41 -07001129 if (score == 8) {
1130 if (edid_corrupt)
Daniel Vetterac6f2e22015-05-08 16:15:41 +02001131 *edid_corrupt = false;
Todd Previte6ba2bd32015-04-21 11:09:41 -07001132 } else if (score >= edid_fixup) {
1133 /* Displayport Link CTS Core 1.2 rev1.1 test 4.2.2.6
1134 * The corrupt flag needs to be set here otherwise, the
1135 * fix-up code here will correct the problem, the
1136 * checksum is correct and the test fails
1137 */
1138 if (edid_corrupt)
Daniel Vetterac6f2e22015-05-08 16:15:41 +02001139 *edid_corrupt = true;
Adam Jackson61e57a82010-03-29 21:43:18 +00001140 DRM_DEBUG("Fixing EDID header, your hardware may be failing\n");
1141 memcpy(raw_edid, edid_header, sizeof(edid_header));
1142 } else {
Todd Previte6ba2bd32015-04-21 11:09:41 -07001143 if (edid_corrupt)
Daniel Vetterac6f2e22015-05-08 16:15:41 +02001144 *edid_corrupt = true;
Adam Jackson61e57a82010-03-29 21:43:18 +00001145 goto bad;
1146 }
1147 }
Dave Airlief453ba02008-11-07 14:05:41 -08001148
Stefan Brünsc465bbc2014-11-30 19:57:43 +01001149 csum = drm_edid_block_checksum(raw_edid);
Dave Airlief453ba02008-11-07 14:05:41 -08001150 if (csum) {
Jerome Glisse0b2443e2012-08-09 11:25:51 -04001151 if (print_bad_edid) {
1152 DRM_ERROR("EDID checksum is invalid, remainder is %d\n", csum);
1153 }
Adam Jackson4a638b42010-05-25 16:33:09 -04001154
Todd Previte6ba2bd32015-04-21 11:09:41 -07001155 if (edid_corrupt)
Daniel Vetterac6f2e22015-05-08 16:15:41 +02001156 *edid_corrupt = true;
Todd Previte6ba2bd32015-04-21 11:09:41 -07001157
Adam Jackson4a638b42010-05-25 16:33:09 -04001158 /* allow CEA to slide through, switches mangle this */
1159 if (raw_edid[0] != 0x02)
1160 goto bad;
Dave Airlief453ba02008-11-07 14:05:41 -08001161 }
1162
Adam Jackson61e57a82010-03-29 21:43:18 +00001163 /* per-block-type checks */
1164 switch (raw_edid[0]) {
1165 case 0: /* base */
1166 if (edid->version != 1) {
1167 DRM_ERROR("EDID has major version %d, instead of 1\n", edid->version);
1168 goto bad;
1169 }
Adam Jackson862b89c2009-11-23 14:23:06 -05001170
Adam Jackson61e57a82010-03-29 21:43:18 +00001171 if (edid->revision > 4)
1172 DRM_DEBUG("EDID minor > 4, assuming backward compatibility\n");
1173 break;
1174
1175 default:
1176 break;
1177 }
Adam Jackson47ee4cc2009-11-23 14:23:05 -05001178
Seung-Woo Kimfe2ef782013-07-02 17:57:04 +09001179 return true;
Dave Airlief453ba02008-11-07 14:05:41 -08001180
1181bad:
Seung-Woo Kimfe2ef782013-07-02 17:57:04 +09001182 if (print_bad_edid) {
Stefan Brünsda4c07b2014-11-30 19:57:42 +01001183 if (drm_edid_is_zero(raw_edid, EDID_LENGTH)) {
1184 printk(KERN_ERR "EDID block is all zeroes\n");
1185 } else {
1186 printk(KERN_ERR "Raw EDID:\n");
1187 print_hex_dump(KERN_ERR, " \t", DUMP_PREFIX_NONE, 16, 1,
Tormod Volden0aff47f2011-07-05 20:12:53 +00001188 raw_edid, EDID_LENGTH, false);
Stefan Brünsda4c07b2014-11-30 19:57:42 +01001189 }
Dave Airlief453ba02008-11-07 14:05:41 -08001190 }
Seung-Woo Kimfe2ef782013-07-02 17:57:04 +09001191 return false;
Dave Airlief453ba02008-11-07 14:05:41 -08001192}
Carsten Emdeda0df922012-03-18 22:37:33 +01001193EXPORT_SYMBOL(drm_edid_block_valid);
Adam Jackson61e57a82010-03-29 21:43:18 +00001194
1195/**
1196 * drm_edid_is_valid - sanity check EDID data
1197 * @edid: EDID data
1198 *
1199 * Sanity-check an entire EDID record (including extensions)
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001200 *
1201 * Return: True if the EDID data is valid, false otherwise.
Adam Jackson61e57a82010-03-29 21:43:18 +00001202 */
1203bool drm_edid_is_valid(struct edid *edid)
1204{
1205 int i;
1206 u8 *raw = (u8 *)edid;
1207
1208 if (!edid)
1209 return false;
1210
1211 for (i = 0; i <= edid->extensions; i++)
Todd Previte6ba2bd32015-04-21 11:09:41 -07001212 if (!drm_edid_block_valid(raw + i * EDID_LENGTH, i, true, NULL))
Adam Jackson61e57a82010-03-29 21:43:18 +00001213 return false;
1214
1215 return true;
1216}
Alex Deucher3c537882010-02-05 04:21:19 -05001217EXPORT_SYMBOL(drm_edid_is_valid);
Dave Airlief453ba02008-11-07 14:05:41 -08001218
Adam Jackson61e57a82010-03-29 21:43:18 +00001219#define DDC_SEGMENT_ADDR 0x30
1220/**
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001221 * drm_do_probe_ddc_edid() - get EDID information via I2C
Thierry Reding7c58e872014-12-03 16:52:18 +01001222 * @data: I2C device adapter
Daniel Vetterfc668112014-01-21 12:02:26 +01001223 * @buf: EDID data buffer to be filled
1224 * @block: 128 byte EDID block to start fetching from
1225 * @len: EDID data buffer length to fetch
1226 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001227 * Try to fetch EDID information by calling I2C driver functions.
Daniel Vetterfc668112014-01-21 12:02:26 +01001228 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001229 * Return: 0 on success or -1 on failure.
Adam Jackson61e57a82010-03-29 21:43:18 +00001230 */
1231static int
Lars-Peter Clausen18df89f2012-04-27 11:11:58 +02001232drm_do_probe_ddc_edid(void *data, u8 *buf, unsigned int block, size_t len)
Adam Jackson61e57a82010-03-29 21:43:18 +00001233{
Lars-Peter Clausen18df89f2012-04-27 11:11:58 +02001234 struct i2c_adapter *adapter = data;
Adam Jackson61e57a82010-03-29 21:43:18 +00001235 unsigned char start = block * EDID_LENGTH;
Shirish Scd004b32012-08-30 07:04:06 +00001236 unsigned char segment = block >> 1;
1237 unsigned char xfers = segment ? 3 : 2;
Chris Wilson4819d2e2011-03-15 11:04:41 +00001238 int ret, retries = 5;
Adam Jackson61e57a82010-03-29 21:43:18 +00001239
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001240 /*
1241 * The core I2C driver will automatically retry the transfer if the
Chris Wilson4819d2e2011-03-15 11:04:41 +00001242 * adapter reports EAGAIN. However, we find that bit-banging transfers
1243 * are susceptible to errors under a heavily loaded machine and
1244 * generate spurious NAKs and timeouts. Retrying the transfer
1245 * of the individual block a few times seems to overcome this.
1246 */
1247 do {
1248 struct i2c_msg msgs[] = {
1249 {
Shirish Scd004b32012-08-30 07:04:06 +00001250 .addr = DDC_SEGMENT_ADDR,
1251 .flags = 0,
1252 .len = 1,
1253 .buf = &segment,
1254 }, {
Chris Wilson4819d2e2011-03-15 11:04:41 +00001255 .addr = DDC_ADDR,
1256 .flags = 0,
1257 .len = 1,
1258 .buf = &start,
1259 }, {
1260 .addr = DDC_ADDR,
1261 .flags = I2C_M_RD,
1262 .len = len,
1263 .buf = buf,
1264 }
1265 };
Shirish Scd004b32012-08-30 07:04:06 +00001266
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001267 /*
1268 * Avoid sending the segment addr to not upset non-compliant
1269 * DDC monitors.
1270 */
Shirish Scd004b32012-08-30 07:04:06 +00001271 ret = i2c_transfer(adapter, &msgs[3 - xfers], xfers);
1272
Eugeni Dodonov9292f372012-01-05 09:34:28 -02001273 if (ret == -ENXIO) {
1274 DRM_DEBUG_KMS("drm: skipping non-existent adapter %s\n",
1275 adapter->name);
1276 break;
1277 }
Shirish Scd004b32012-08-30 07:04:06 +00001278 } while (ret != xfers && --retries);
Adam Jackson61e57a82010-03-29 21:43:18 +00001279
Shirish Scd004b32012-08-30 07:04:06 +00001280 return ret == xfers ? 0 : -1;
Adam Jackson61e57a82010-03-29 21:43:18 +00001281}
1282
Lars-Peter Clausen18df89f2012-04-27 11:11:58 +02001283/**
1284 * drm_do_get_edid - get EDID data using a custom EDID block read function
1285 * @connector: connector we're probing
1286 * @get_edid_block: EDID block read function
1287 * @data: private data passed to the block read function
1288 *
1289 * When the I2C adapter connected to the DDC bus is hidden behind a device that
1290 * exposes a different interface to read EDID blocks this function can be used
1291 * to get EDID data using a custom block read function.
1292 *
1293 * As in the general case the DDC bus is accessible by the kernel at the I2C
1294 * level, drivers must make all reasonable efforts to expose it as an I2C
1295 * adapter and use drm_get_edid() instead of abusing this function.
1296 *
1297 * Return: Pointer to valid EDID or NULL if we couldn't find any.
1298 */
1299struct edid *drm_do_get_edid(struct drm_connector *connector,
1300 int (*get_edid_block)(void *data, u8 *buf, unsigned int block,
1301 size_t len),
1302 void *data)
Adam Jackson61e57a82010-03-29 21:43:18 +00001303{
Sam Tygier0ea75e22010-09-23 10:11:01 +01001304 int i, j = 0, valid_extensions = 0;
Adam Jackson61e57a82010-03-29 21:43:18 +00001305 u8 *block, *new;
Jerome Glisse0b2443e2012-08-09 11:25:51 -04001306 bool print_bad_edid = !connector->bad_edid_counter || (drm_debug & DRM_UT_KMS);
Adam Jackson61e57a82010-03-29 21:43:18 +00001307
1308 if ((block = kmalloc(EDID_LENGTH, GFP_KERNEL)) == NULL)
1309 return NULL;
1310
1311 /* base block fetch */
1312 for (i = 0; i < 4; i++) {
Lars-Peter Clausen18df89f2012-04-27 11:11:58 +02001313 if (get_edid_block(data, block, 0, EDID_LENGTH))
Adam Jackson61e57a82010-03-29 21:43:18 +00001314 goto out;
Todd Previte6ba2bd32015-04-21 11:09:41 -07001315 if (drm_edid_block_valid(block, 0, print_bad_edid,
1316 &connector->edid_corrupt))
Adam Jackson61e57a82010-03-29 21:43:18 +00001317 break;
Dave Airlie4a9a8b72011-06-14 06:13:55 +00001318 if (i == 0 && drm_edid_is_zero(block, EDID_LENGTH)) {
1319 connector->null_edid_counter++;
1320 goto carp;
1321 }
Adam Jackson61e57a82010-03-29 21:43:18 +00001322 }
1323 if (i == 4)
1324 goto carp;
1325
1326 /* if there's no extensions, we're done */
1327 if (block[0x7e] == 0)
Lars-Peter Clausen18df89f2012-04-27 11:11:58 +02001328 return (struct edid *)block;
Adam Jackson61e57a82010-03-29 21:43:18 +00001329
1330 new = krealloc(block, (block[0x7e] + 1) * EDID_LENGTH, GFP_KERNEL);
1331 if (!new)
1332 goto out;
1333 block = new;
1334
1335 for (j = 1; j <= block[0x7e]; j++) {
1336 for (i = 0; i < 4; i++) {
Lars-Peter Clausen18df89f2012-04-27 11:11:58 +02001337 if (get_edid_block(data,
Sam Tygier0ea75e22010-09-23 10:11:01 +01001338 block + (valid_extensions + 1) * EDID_LENGTH,
1339 j, EDID_LENGTH))
Adam Jackson61e57a82010-03-29 21:43:18 +00001340 goto out;
Todd Previte6ba2bd32015-04-21 11:09:41 -07001341 if (drm_edid_block_valid(block + (valid_extensions + 1)
1342 * EDID_LENGTH, j,
1343 print_bad_edid,
1344 NULL)) {
Sam Tygier0ea75e22010-09-23 10:11:01 +01001345 valid_extensions++;
Adam Jackson61e57a82010-03-29 21:43:18 +00001346 break;
Sam Tygier0ea75e22010-09-23 10:11:01 +01001347 }
Adam Jackson61e57a82010-03-29 21:43:18 +00001348 }
Maarten Lankhorstf934ec8c2013-01-29 14:27:39 +01001349
1350 if (i == 4 && print_bad_edid) {
Sam Tygier0ea75e22010-09-23 10:11:01 +01001351 dev_warn(connector->dev->dev,
1352 "%s: Ignoring invalid EDID block %d.\n",
Jani Nikula25933822014-06-03 14:56:20 +03001353 connector->name, j);
Maarten Lankhorstf934ec8c2013-01-29 14:27:39 +01001354
1355 connector->bad_edid_counter++;
1356 }
Sam Tygier0ea75e22010-09-23 10:11:01 +01001357 }
1358
1359 if (valid_extensions != block[0x7e]) {
1360 block[EDID_LENGTH-1] += block[0x7e] - valid_extensions;
1361 block[0x7e] = valid_extensions;
1362 new = krealloc(block, (valid_extensions + 1) * EDID_LENGTH, GFP_KERNEL);
1363 if (!new)
1364 goto out;
1365 block = new;
Adam Jackson61e57a82010-03-29 21:43:18 +00001366 }
1367
Lars-Peter Clausen18df89f2012-04-27 11:11:58 +02001368 return (struct edid *)block;
Adam Jackson61e57a82010-03-29 21:43:18 +00001369
1370carp:
Jerome Glisse0b2443e2012-08-09 11:25:51 -04001371 if (print_bad_edid) {
1372 dev_warn(connector->dev->dev, "%s: EDID block %d invalid.\n",
Jani Nikula25933822014-06-03 14:56:20 +03001373 connector->name, j);
Jerome Glisse0b2443e2012-08-09 11:25:51 -04001374 }
1375 connector->bad_edid_counter++;
Adam Jackson61e57a82010-03-29 21:43:18 +00001376
1377out:
1378 kfree(block);
1379 return NULL;
1380}
Lars-Peter Clausen18df89f2012-04-27 11:11:58 +02001381EXPORT_SYMBOL_GPL(drm_do_get_edid);
Adam Jackson61e57a82010-03-29 21:43:18 +00001382
1383/**
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001384 * drm_probe_ddc() - probe DDC presence
1385 * @adapter: I2C adapter to probe
Adam Jackson61e57a82010-03-29 21:43:18 +00001386 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001387 * Return: True on success, false on failure.
Adam Jackson61e57a82010-03-29 21:43:18 +00001388 */
Adam Jacksonfbff4692012-09-18 10:58:47 -04001389bool
Adam Jackson61e57a82010-03-29 21:43:18 +00001390drm_probe_ddc(struct i2c_adapter *adapter)
1391{
1392 unsigned char out;
1393
1394 return (drm_do_probe_ddc_edid(adapter, &out, 0, 1) == 0);
1395}
Adam Jacksonfbff4692012-09-18 10:58:47 -04001396EXPORT_SYMBOL(drm_probe_ddc);
Adam Jackson61e57a82010-03-29 21:43:18 +00001397
1398/**
1399 * drm_get_edid - get EDID data, if available
1400 * @connector: connector we're probing
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001401 * @adapter: I2C adapter to use for DDC
Adam Jackson61e57a82010-03-29 21:43:18 +00001402 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001403 * Poke the given I2C channel to grab EDID data if possible. If found,
Adam Jackson61e57a82010-03-29 21:43:18 +00001404 * attach it to the connector.
1405 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001406 * Return: Pointer to valid EDID or NULL if we couldn't find any.
Adam Jackson61e57a82010-03-29 21:43:18 +00001407 */
1408struct edid *drm_get_edid(struct drm_connector *connector,
1409 struct i2c_adapter *adapter)
1410{
Dave Airlie40d9b042014-10-20 16:29:33 +10001411 struct edid *edid;
1412
Lars-Peter Clausen18df89f2012-04-27 11:11:58 +02001413 if (!drm_probe_ddc(adapter))
1414 return NULL;
Adam Jackson61e57a82010-03-29 21:43:18 +00001415
Dave Airlie40d9b042014-10-20 16:29:33 +10001416 edid = drm_do_get_edid(connector, drm_do_probe_ddc_edid, adapter);
1417 if (edid)
1418 drm_get_displayid(connector, edid);
1419 return edid;
Adam Jackson61e57a82010-03-29 21:43:18 +00001420}
1421EXPORT_SYMBOL(drm_get_edid);
1422
Jani Nikula51f8da52013-09-27 15:08:27 +03001423/**
Lukas Wunner5cb8eaa2016-01-11 20:09:20 +01001424 * drm_get_edid_switcheroo - get EDID data for a vga_switcheroo output
1425 * @connector: connector we're probing
1426 * @adapter: I2C adapter to use for DDC
1427 *
1428 * Wrapper around drm_get_edid() for laptops with dual GPUs using one set of
1429 * outputs. The wrapper adds the requisite vga_switcheroo calls to temporarily
1430 * switch DDC to the GPU which is retrieving EDID.
1431 *
1432 * Return: Pointer to valid EDID or %NULL if we couldn't find any.
1433 */
1434struct edid *drm_get_edid_switcheroo(struct drm_connector *connector,
1435 struct i2c_adapter *adapter)
1436{
1437 struct pci_dev *pdev = connector->dev->pdev;
1438 struct edid *edid;
1439
1440 vga_switcheroo_lock_ddc(pdev);
1441 edid = drm_get_edid(connector, adapter);
1442 vga_switcheroo_unlock_ddc(pdev);
1443
1444 return edid;
1445}
1446EXPORT_SYMBOL(drm_get_edid_switcheroo);
1447
1448/**
Jani Nikula51f8da52013-09-27 15:08:27 +03001449 * drm_edid_duplicate - duplicate an EDID and the extensions
1450 * @edid: EDID to duplicate
1451 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001452 * Return: Pointer to duplicated EDID or NULL on allocation failure.
Jani Nikula51f8da52013-09-27 15:08:27 +03001453 */
1454struct edid *drm_edid_duplicate(const struct edid *edid)
1455{
1456 return kmemdup(edid, (edid->extensions + 1) * EDID_LENGTH, GFP_KERNEL);
1457}
1458EXPORT_SYMBOL(drm_edid_duplicate);
1459
Adam Jackson61e57a82010-03-29 21:43:18 +00001460/*** EDID parsing ***/
1461
Dave Airlief453ba02008-11-07 14:05:41 -08001462/**
1463 * edid_vendor - match a string against EDID's obfuscated vendor field
1464 * @edid: EDID to match
1465 * @vendor: vendor string
1466 *
1467 * Returns true if @vendor is in @edid, false otherwise
1468 */
Jani Nikula14ec1cf2017-04-04 19:32:18 +00001469static bool edid_vendor(struct edid *edid, const char *vendor)
Dave Airlief453ba02008-11-07 14:05:41 -08001470{
1471 char edid_vendor[3];
1472
1473 edid_vendor[0] = ((edid->mfg_id[0] & 0x7c) >> 2) + '@';
1474 edid_vendor[1] = (((edid->mfg_id[0] & 0x3) << 3) |
1475 ((edid->mfg_id[1] & 0xe0) >> 5)) + '@';
Dave Airlie16456c82009-04-03 09:10:33 +10001476 edid_vendor[2] = (edid->mfg_id[1] & 0x1f) + '@';
Dave Airlief453ba02008-11-07 14:05:41 -08001477
1478 return !strncmp(edid_vendor, vendor, 3);
1479}
1480
1481/**
1482 * edid_get_quirks - return quirk flags for a given EDID
1483 * @edid: EDID to process
1484 *
1485 * This tells subsequent routines what fixes they need to apply.
1486 */
1487static u32 edid_get_quirks(struct edid *edid)
1488{
Jani Nikula14ec1cf2017-04-04 19:32:18 +00001489 const struct edid_quirk *quirk;
Dave Airlief453ba02008-11-07 14:05:41 -08001490 int i;
1491
1492 for (i = 0; i < ARRAY_SIZE(edid_quirk_list); i++) {
1493 quirk = &edid_quirk_list[i];
1494
1495 if (edid_vendor(edid, quirk->vendor) &&
1496 (EDID_PRODUCT_ID(edid) == quirk->product_id))
1497 return quirk->quirks;
1498 }
1499
1500 return 0;
1501}
1502
1503#define MODE_SIZE(m) ((m)->hdisplay * (m)->vdisplay)
Alex Deucher339d2022013-08-15 11:42:14 -04001504#define MODE_REFRESH_DIFF(c,t) (abs((c) - (t)))
Dave Airlief453ba02008-11-07 14:05:41 -08001505
Dave Airlief453ba02008-11-07 14:05:41 -08001506/**
1507 * edid_fixup_preferred - set preferred modes based on quirk list
1508 * @connector: has mode list to fix up
1509 * @quirks: quirks list
1510 *
1511 * Walk the mode list for @connector, clearing the preferred status
1512 * on existing modes and setting it anew for the right mode ala @quirks.
1513 */
1514static void edid_fixup_preferred(struct drm_connector *connector,
1515 u32 quirks)
1516{
1517 struct drm_display_mode *t, *cur_mode, *preferred_mode;
Dave Airlief8906072008-12-18 16:59:02 +10001518 int target_refresh = 0;
Alex Deucher339d2022013-08-15 11:42:14 -04001519 int cur_vrefresh, preferred_vrefresh;
Dave Airlief453ba02008-11-07 14:05:41 -08001520
1521 if (list_empty(&connector->probed_modes))
1522 return;
1523
1524 if (quirks & EDID_QUIRK_PREFER_LARGE_60)
1525 target_refresh = 60;
1526 if (quirks & EDID_QUIRK_PREFER_LARGE_75)
1527 target_refresh = 75;
1528
1529 preferred_mode = list_first_entry(&connector->probed_modes,
1530 struct drm_display_mode, head);
1531
1532 list_for_each_entry_safe(cur_mode, t, &connector->probed_modes, head) {
1533 cur_mode->type &= ~DRM_MODE_TYPE_PREFERRED;
1534
1535 if (cur_mode == preferred_mode)
1536 continue;
1537
1538 /* Largest mode is preferred */
1539 if (MODE_SIZE(cur_mode) > MODE_SIZE(preferred_mode))
1540 preferred_mode = cur_mode;
1541
Alex Deucher339d2022013-08-15 11:42:14 -04001542 cur_vrefresh = cur_mode->vrefresh ?
1543 cur_mode->vrefresh : drm_mode_vrefresh(cur_mode);
1544 preferred_vrefresh = preferred_mode->vrefresh ?
1545 preferred_mode->vrefresh : drm_mode_vrefresh(preferred_mode);
Dave Airlief453ba02008-11-07 14:05:41 -08001546 /* At a given size, try to get closest to target refresh */
1547 if ((MODE_SIZE(cur_mode) == MODE_SIZE(preferred_mode)) &&
Alex Deucher339d2022013-08-15 11:42:14 -04001548 MODE_REFRESH_DIFF(cur_vrefresh, target_refresh) <
1549 MODE_REFRESH_DIFF(preferred_vrefresh, target_refresh)) {
Dave Airlief453ba02008-11-07 14:05:41 -08001550 preferred_mode = cur_mode;
1551 }
1552 }
1553
1554 preferred_mode->type |= DRM_MODE_TYPE_PREFERRED;
1555}
1556
Adam Jacksonf6e252b2012-04-13 16:33:31 -04001557static bool
1558mode_is_rb(const struct drm_display_mode *mode)
1559{
1560 return (mode->htotal - mode->hdisplay == 160) &&
1561 (mode->hsync_end - mode->hdisplay == 80) &&
1562 (mode->hsync_end - mode->hsync_start == 32) &&
1563 (mode->vsync_start - mode->vdisplay == 3);
1564}
1565
Adam Jackson33c75312012-04-13 16:33:29 -04001566/*
1567 * drm_mode_find_dmt - Create a copy of a mode if present in DMT
1568 * @dev: Device to duplicate against
1569 * @hsize: Mode width
1570 * @vsize: Mode height
1571 * @fresh: Mode refresh rate
Adam Jacksonf6e252b2012-04-13 16:33:31 -04001572 * @rb: Mode reduced-blanking-ness
Adam Jackson33c75312012-04-13 16:33:29 -04001573 *
1574 * Walk the DMT mode list looking for a match for the given parameters.
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001575 *
1576 * Return: A newly allocated copy of the mode, or NULL if not found.
Adam Jackson33c75312012-04-13 16:33:29 -04001577 */
Dave Airlie1d42bbc2010-05-07 05:02:30 +00001578struct drm_display_mode *drm_mode_find_dmt(struct drm_device *dev,
Adam Jacksonf6e252b2012-04-13 16:33:31 -04001579 int hsize, int vsize, int fresh,
1580 bool rb)
Zhao Yakui559ee212009-09-03 09:33:47 +08001581{
Adam Jackson07a5e632009-12-03 17:44:38 -05001582 int i;
Zhao Yakui559ee212009-09-03 09:33:47 +08001583
Thierry Redinga6b21832012-11-23 15:01:42 +01001584 for (i = 0; i < ARRAY_SIZE(drm_dmt_modes); i++) {
Chris Wilsonb1f559e2011-01-26 09:49:47 +00001585 const struct drm_display_mode *ptr = &drm_dmt_modes[i];
Adam Jacksonf8b46a02012-04-13 16:33:30 -04001586 if (hsize != ptr->hdisplay)
1587 continue;
1588 if (vsize != ptr->vdisplay)
1589 continue;
1590 if (fresh != drm_mode_vrefresh(ptr))
1591 continue;
Adam Jacksonf6e252b2012-04-13 16:33:31 -04001592 if (rb != mode_is_rb(ptr))
1593 continue;
Adam Jacksonf8b46a02012-04-13 16:33:30 -04001594
1595 return drm_mode_duplicate(dev, ptr);
Zhao Yakui559ee212009-09-03 09:33:47 +08001596 }
Adam Jacksonf8b46a02012-04-13 16:33:30 -04001597
1598 return NULL;
Zhao Yakui559ee212009-09-03 09:33:47 +08001599}
Dave Airlie1d42bbc2010-05-07 05:02:30 +00001600EXPORT_SYMBOL(drm_mode_find_dmt);
Adam Jackson23425ca2009-09-23 17:30:58 -04001601
Adam Jacksond1ff6402010-03-29 21:43:26 +00001602typedef void detailed_cb(struct detailed_timing *timing, void *closure);
1603
1604static void
Adam Jackson4d76a222010-08-03 14:38:17 -04001605cea_for_each_detailed_block(u8 *ext, detailed_cb *cb, void *closure)
1606{
1607 int i, n = 0;
Christian Schmidt4966b2a2011-12-19 20:03:43 +01001608 u8 d = ext[0x02];
Adam Jackson4d76a222010-08-03 14:38:17 -04001609 u8 *det_base = ext + d;
1610
Christian Schmidt4966b2a2011-12-19 20:03:43 +01001611 n = (127 - d) / 18;
Adam Jackson4d76a222010-08-03 14:38:17 -04001612 for (i = 0; i < n; i++)
1613 cb((struct detailed_timing *)(det_base + 18 * i), closure);
1614}
1615
1616static void
Adam Jacksoncbba98f2010-08-03 14:38:18 -04001617vtb_for_each_detailed_block(u8 *ext, detailed_cb *cb, void *closure)
1618{
1619 unsigned int i, n = min((int)ext[0x02], 6);
1620 u8 *det_base = ext + 5;
1621
1622 if (ext[0x01] != 1)
1623 return; /* unknown version */
1624
1625 for (i = 0; i < n; i++)
1626 cb((struct detailed_timing *)(det_base + 18 * i), closure);
1627}
1628
1629static void
Adam Jacksond1ff6402010-03-29 21:43:26 +00001630drm_for_each_detailed_block(u8 *raw_edid, detailed_cb *cb, void *closure)
1631{
1632 int i;
1633 struct edid *edid = (struct edid *)raw_edid;
1634
1635 if (edid == NULL)
1636 return;
1637
1638 for (i = 0; i < EDID_DETAILED_TIMINGS; i++)
1639 cb(&(edid->detailed_timings[i]), closure);
1640
Adam Jackson4d76a222010-08-03 14:38:17 -04001641 for (i = 1; i <= raw_edid[0x7e]; i++) {
1642 u8 *ext = raw_edid + (i * EDID_LENGTH);
1643 switch (*ext) {
1644 case CEA_EXT:
1645 cea_for_each_detailed_block(ext, cb, closure);
1646 break;
Adam Jacksoncbba98f2010-08-03 14:38:18 -04001647 case VTB_EXT:
1648 vtb_for_each_detailed_block(ext, cb, closure);
1649 break;
Adam Jackson4d76a222010-08-03 14:38:17 -04001650 default:
1651 break;
1652 }
1653 }
Adam Jacksond1ff6402010-03-29 21:43:26 +00001654}
1655
1656static void
1657is_rb(struct detailed_timing *t, void *data)
1658{
1659 u8 *r = (u8 *)t;
1660 if (r[3] == EDID_DETAIL_MONITOR_RANGE)
1661 if (r[15] & 0x10)
1662 *(bool *)data = true;
1663}
1664
1665/* EDID 1.4 defines this explicitly. For EDID 1.3, we guess, badly. */
1666static bool
1667drm_monitor_supports_rb(struct edid *edid)
1668{
1669 if (edid->revision >= 4) {
Daniel Vetterb196a492012-06-19 11:33:06 +02001670 bool ret = false;
Adam Jacksond1ff6402010-03-29 21:43:26 +00001671 drm_for_each_detailed_block((u8 *)edid, is_rb, &ret);
1672 return ret;
1673 }
1674
1675 return ((edid->input & DRM_EDID_INPUT_DIGITAL) != 0);
1676}
1677
Adam Jackson7a374352010-03-29 21:43:30 +00001678static void
1679find_gtf2(struct detailed_timing *t, void *data)
1680{
1681 u8 *r = (u8 *)t;
1682 if (r[3] == EDID_DETAIL_MONITOR_RANGE && r[10] == 0x02)
1683 *(u8 **)data = r;
1684}
1685
1686/* Secondary GTF curve kicks in above some break frequency */
1687static int
1688drm_gtf2_hbreak(struct edid *edid)
1689{
1690 u8 *r = NULL;
1691 drm_for_each_detailed_block((u8 *)edid, find_gtf2, &r);
1692 return r ? (r[12] * 2) : 0;
1693}
1694
1695static int
1696drm_gtf2_2c(struct edid *edid)
1697{
1698 u8 *r = NULL;
1699 drm_for_each_detailed_block((u8 *)edid, find_gtf2, &r);
1700 return r ? r[13] : 0;
1701}
1702
1703static int
1704drm_gtf2_m(struct edid *edid)
1705{
1706 u8 *r = NULL;
1707 drm_for_each_detailed_block((u8 *)edid, find_gtf2, &r);
1708 return r ? (r[15] << 8) + r[14] : 0;
1709}
1710
1711static int
1712drm_gtf2_k(struct edid *edid)
1713{
1714 u8 *r = NULL;
1715 drm_for_each_detailed_block((u8 *)edid, find_gtf2, &r);
1716 return r ? r[16] : 0;
1717}
1718
1719static int
1720drm_gtf2_2j(struct edid *edid)
1721{
1722 u8 *r = NULL;
1723 drm_for_each_detailed_block((u8 *)edid, find_gtf2, &r);
1724 return r ? r[17] : 0;
1725}
1726
1727/**
1728 * standard_timing_level - get std. timing level(CVT/GTF/DMT)
1729 * @edid: EDID block to scan
1730 */
1731static int standard_timing_level(struct edid *edid)
1732{
1733 if (edid->revision >= 2) {
1734 if (edid->revision >= 4 && (edid->features & DRM_EDID_FEATURE_DEFAULT_GTF))
1735 return LEVEL_CVT;
1736 if (drm_gtf2_hbreak(edid))
1737 return LEVEL_GTF2;
1738 return LEVEL_GTF;
1739 }
1740 return LEVEL_DMT;
1741}
1742
Adam Jackson23425ca2009-09-23 17:30:58 -04001743/*
1744 * 0 is reserved. The spec says 0x01 fill for unused timings. Some old
1745 * monitors fill with ascii space (0x20) instead.
1746 */
1747static int
1748bad_std_timing(u8 a, u8 b)
1749{
1750 return (a == 0x00 && b == 0x00) ||
1751 (a == 0x01 && b == 0x01) ||
1752 (a == 0x20 && b == 0x20);
1753}
1754
Dave Airlief453ba02008-11-07 14:05:41 -08001755/**
1756 * drm_mode_std - convert standard mode info (width, height, refresh) into mode
Daniel Vetterfc668112014-01-21 12:02:26 +01001757 * @connector: connector of for the EDID block
1758 * @edid: EDID block to scan
Dave Airlief453ba02008-11-07 14:05:41 -08001759 * @t: standard timing params
1760 *
1761 * Take the standard timing params (in this case width, aspect, and refresh)
Zhao Yakui5c612592009-06-22 13:17:10 +08001762 * and convert them into a real mode using CVT/GTF/DMT.
Dave Airlief453ba02008-11-07 14:05:41 -08001763 */
Adam Jackson7ca6adb2010-03-29 21:43:29 +00001764static struct drm_display_mode *
Adam Jackson7a374352010-03-29 21:43:30 +00001765drm_mode_std(struct drm_connector *connector, struct edid *edid,
Thierry Reding464fdec2014-04-29 11:44:33 +02001766 struct std_timing *t)
Dave Airlief453ba02008-11-07 14:05:41 -08001767{
Adam Jackson7ca6adb2010-03-29 21:43:29 +00001768 struct drm_device *dev = connector->dev;
1769 struct drm_display_mode *m, *mode = NULL;
Zhao Yakui5c612592009-06-22 13:17:10 +08001770 int hsize, vsize;
1771 int vrefresh_rate;
Michel Dänzer0454bea2009-06-15 16:56:07 +02001772 unsigned aspect_ratio = (t->vfreq_aspect & EDID_TIMING_ASPECT_MASK)
1773 >> EDID_TIMING_ASPECT_SHIFT;
Zhao Yakui5c612592009-06-22 13:17:10 +08001774 unsigned vfreq = (t->vfreq_aspect & EDID_TIMING_VFREQ_MASK)
1775 >> EDID_TIMING_VFREQ_SHIFT;
Adam Jackson7a374352010-03-29 21:43:30 +00001776 int timing_level = standard_timing_level(edid);
Dave Airlief453ba02008-11-07 14:05:41 -08001777
Adam Jackson23425ca2009-09-23 17:30:58 -04001778 if (bad_std_timing(t->hsize, t->vfreq_aspect))
1779 return NULL;
1780
Zhao Yakui5c612592009-06-22 13:17:10 +08001781 /* According to the EDID spec, the hdisplay = hsize * 8 + 248 */
1782 hsize = t->hsize * 8 + 248;
1783 /* vrefresh_rate = vfreq + 60 */
1784 vrefresh_rate = vfreq + 60;
1785 /* the vdisplay is calculated based on the aspect ratio */
Adam Jacksonf066a172009-09-23 17:31:21 -04001786 if (aspect_ratio == 0) {
Thierry Reding464fdec2014-04-29 11:44:33 +02001787 if (edid->revision < 3)
Adam Jacksonf066a172009-09-23 17:31:21 -04001788 vsize = hsize;
1789 else
1790 vsize = (hsize * 10) / 16;
1791 } else if (aspect_ratio == 1)
Dave Airlief453ba02008-11-07 14:05:41 -08001792 vsize = (hsize * 3) / 4;
Michel Dänzer0454bea2009-06-15 16:56:07 +02001793 else if (aspect_ratio == 2)
Dave Airlief453ba02008-11-07 14:05:41 -08001794 vsize = (hsize * 4) / 5;
1795 else
1796 vsize = (hsize * 9) / 16;
Adam Jacksona0910c82010-03-29 21:43:28 +00001797
1798 /* HDTV hack, part 1 */
1799 if (vrefresh_rate == 60 &&
1800 ((hsize == 1360 && vsize == 765) ||
1801 (hsize == 1368 && vsize == 769))) {
1802 hsize = 1366;
1803 vsize = 768;
1804 }
1805
Adam Jackson7ca6adb2010-03-29 21:43:29 +00001806 /*
1807 * If this connector already has a mode for this size and refresh
1808 * rate (because it came from detailed or CVT info), use that
1809 * instead. This way we don't have to guess at interlace or
1810 * reduced blanking.
1811 */
Adam Jackson522032d2010-04-09 16:52:49 +00001812 list_for_each_entry(m, &connector->probed_modes, head)
Adam Jackson7ca6adb2010-03-29 21:43:29 +00001813 if (m->hdisplay == hsize && m->vdisplay == vsize &&
1814 drm_mode_vrefresh(m) == vrefresh_rate)
1815 return NULL;
1816
Adam Jacksona0910c82010-03-29 21:43:28 +00001817 /* HDTV hack, part 2 */
1818 if (hsize == 1366 && vsize == 768 && vrefresh_rate == 60) {
1819 mode = drm_cvt_mode(dev, 1366, 768, vrefresh_rate, 0, 0,
Dave Airlied50ba252009-09-23 14:44:08 +10001820 false);
Zhao Yakui559ee212009-09-03 09:33:47 +08001821 mode->hdisplay = 1366;
Adam Jacksona4967de2010-07-28 07:40:32 +10001822 mode->hsync_start = mode->hsync_start - 1;
1823 mode->hsync_end = mode->hsync_end - 1;
Zhao Yakui559ee212009-09-03 09:33:47 +08001824 return mode;
1825 }
Adam Jacksona0910c82010-03-29 21:43:28 +00001826
Zhao Yakui559ee212009-09-03 09:33:47 +08001827 /* check whether it can be found in default mode table */
Adam Jacksonf6e252b2012-04-13 16:33:31 -04001828 if (drm_monitor_supports_rb(edid)) {
1829 mode = drm_mode_find_dmt(dev, hsize, vsize, vrefresh_rate,
1830 true);
1831 if (mode)
1832 return mode;
1833 }
1834 mode = drm_mode_find_dmt(dev, hsize, vsize, vrefresh_rate, false);
Zhao Yakui559ee212009-09-03 09:33:47 +08001835 if (mode)
1836 return mode;
1837
Adam Jacksonf6e252b2012-04-13 16:33:31 -04001838 /* okay, generate it */
Zhao Yakui5c612592009-06-22 13:17:10 +08001839 switch (timing_level) {
1840 case LEVEL_DMT:
Zhao Yakui5c612592009-06-22 13:17:10 +08001841 break;
1842 case LEVEL_GTF:
1843 mode = drm_gtf_mode(dev, hsize, vsize, vrefresh_rate, 0, 0);
1844 break;
Adam Jackson7a374352010-03-29 21:43:30 +00001845 case LEVEL_GTF2:
1846 /*
1847 * This is potentially wrong if there's ever a monitor with
1848 * more than one ranges section, each claiming a different
1849 * secondary GTF curve. Please don't do that.
1850 */
1851 mode = drm_gtf_mode(dev, hsize, vsize, vrefresh_rate, 0, 0);
Takashi Iwaifc48f162012-04-20 12:59:33 +01001852 if (!mode)
1853 return NULL;
Adam Jackson7a374352010-03-29 21:43:30 +00001854 if (drm_mode_hsync(mode) > drm_gtf2_hbreak(edid)) {
Sascha Haueraefd3302012-02-01 11:38:21 +01001855 drm_mode_destroy(dev, mode);
Adam Jackson7a374352010-03-29 21:43:30 +00001856 mode = drm_gtf_mode_complex(dev, hsize, vsize,
1857 vrefresh_rate, 0, 0,
1858 drm_gtf2_m(edid),
1859 drm_gtf2_2c(edid),
1860 drm_gtf2_k(edid),
1861 drm_gtf2_2j(edid));
1862 }
1863 break;
Zhao Yakui5c612592009-06-22 13:17:10 +08001864 case LEVEL_CVT:
Dave Airlied50ba252009-09-23 14:44:08 +10001865 mode = drm_cvt_mode(dev, hsize, vsize, vrefresh_rate, 0, 0,
1866 false);
Zhao Yakui5c612592009-06-22 13:17:10 +08001867 break;
1868 }
Dave Airlief453ba02008-11-07 14:05:41 -08001869 return mode;
1870}
1871
Adam Jacksonb58db2c2010-02-15 22:15:39 +00001872/*
1873 * EDID is delightfully ambiguous about how interlaced modes are to be
1874 * encoded. Our internal representation is of frame height, but some
1875 * HDTV detailed timings are encoded as field height.
1876 *
1877 * The format list here is from CEA, in frame size. Technically we
1878 * should be checking refresh rate too. Whatever.
1879 */
1880static void
1881drm_mode_do_interlace_quirk(struct drm_display_mode *mode,
1882 struct detailed_pixel_timing *pt)
1883{
1884 int i;
1885 static const struct {
1886 int w, h;
1887 } cea_interlaced[] = {
1888 { 1920, 1080 },
1889 { 720, 480 },
1890 { 1440, 480 },
1891 { 2880, 480 },
1892 { 720, 576 },
1893 { 1440, 576 },
1894 { 2880, 576 },
1895 };
Adam Jacksonb58db2c2010-02-15 22:15:39 +00001896
1897 if (!(pt->misc & DRM_EDID_PT_INTERLACED))
1898 return;
1899
Kulikov Vasiliy3c581412010-06-28 15:54:52 +04001900 for (i = 0; i < ARRAY_SIZE(cea_interlaced); i++) {
Adam Jacksonb58db2c2010-02-15 22:15:39 +00001901 if ((mode->hdisplay == cea_interlaced[i].w) &&
1902 (mode->vdisplay == cea_interlaced[i].h / 2)) {
1903 mode->vdisplay *= 2;
1904 mode->vsync_start *= 2;
1905 mode->vsync_end *= 2;
1906 mode->vtotal *= 2;
1907 mode->vtotal |= 1;
1908 }
1909 }
1910
1911 mode->flags |= DRM_MODE_FLAG_INTERLACE;
1912}
1913
Dave Airlief453ba02008-11-07 14:05:41 -08001914/**
1915 * drm_mode_detailed - create a new mode from an EDID detailed timing section
1916 * @dev: DRM device (needed to create new mode)
1917 * @edid: EDID block
1918 * @timing: EDID detailed timing info
1919 * @quirks: quirks to apply
1920 *
1921 * An EDID detailed timing block contains enough info for us to create and
1922 * return a new struct drm_display_mode.
1923 */
1924static struct drm_display_mode *drm_mode_detailed(struct drm_device *dev,
1925 struct edid *edid,
1926 struct detailed_timing *timing,
1927 u32 quirks)
1928{
1929 struct drm_display_mode *mode;
1930 struct detailed_pixel_timing *pt = &timing->data.pixel_data;
Michel Dänzer0454bea2009-06-15 16:56:07 +02001931 unsigned hactive = (pt->hactive_hblank_hi & 0xf0) << 4 | pt->hactive_lo;
1932 unsigned vactive = (pt->vactive_vblank_hi & 0xf0) << 4 | pt->vactive_lo;
1933 unsigned hblank = (pt->hactive_hblank_hi & 0xf) << 8 | pt->hblank_lo;
1934 unsigned vblank = (pt->vactive_vblank_hi & 0xf) << 8 | pt->vblank_lo;
Michel Dänzere14cbee2009-06-23 12:36:32 +02001935 unsigned hsync_offset = (pt->hsync_vsync_offset_pulse_width_hi & 0xc0) << 2 | pt->hsync_offset_lo;
1936 unsigned hsync_pulse_width = (pt->hsync_vsync_offset_pulse_width_hi & 0x30) << 4 | pt->hsync_pulse_width_lo;
Torsten Duwe16dad1d2013-03-23 15:38:22 +01001937 unsigned vsync_offset = (pt->hsync_vsync_offset_pulse_width_hi & 0xc) << 2 | pt->vsync_offset_pulse_width_lo >> 4;
Michel Dänzere14cbee2009-06-23 12:36:32 +02001938 unsigned vsync_pulse_width = (pt->hsync_vsync_offset_pulse_width_hi & 0x3) << 4 | (pt->vsync_offset_pulse_width_lo & 0xf);
Dave Airlief453ba02008-11-07 14:05:41 -08001939
Adam Jacksonfc438962009-06-04 10:20:34 +10001940 /* ignore tiny modes */
Michel Dänzer0454bea2009-06-15 16:56:07 +02001941 if (hactive < 64 || vactive < 64)
Adam Jacksonfc438962009-06-04 10:20:34 +10001942 return NULL;
1943
Michel Dänzer0454bea2009-06-15 16:56:07 +02001944 if (pt->misc & DRM_EDID_PT_STEREO) {
Egbert Eichc7d015f32013-06-13 21:01:19 +02001945 DRM_DEBUG_KMS("stereo mode not supported\n");
Dave Airlief453ba02008-11-07 14:05:41 -08001946 return NULL;
1947 }
Michel Dänzer0454bea2009-06-15 16:56:07 +02001948 if (!(pt->misc & DRM_EDID_PT_SEPARATE_SYNC)) {
Egbert Eichc7d015f32013-06-13 21:01:19 +02001949 DRM_DEBUG_KMS("composite sync not supported\n");
Dave Airlief453ba02008-11-07 14:05:41 -08001950 }
1951
Zhao Yakuifcb45612009-10-14 09:11:25 +08001952 /* it is incorrect if hsync/vsync width is zero */
1953 if (!hsync_pulse_width || !vsync_pulse_width) {
1954 DRM_DEBUG_KMS("Incorrect Detailed timing. "
1955 "Wrong Hsync/Vsync pulse width\n");
1956 return NULL;
1957 }
Adam Jacksonbc42aab2012-05-23 16:26:54 -04001958
1959 if (quirks & EDID_QUIRK_FORCE_REDUCED_BLANKING) {
1960 mode = drm_cvt_mode(dev, hactive, vactive, 60, true, false, false);
1961 if (!mode)
1962 return NULL;
1963
1964 goto set_size;
1965 }
1966
Dave Airlief453ba02008-11-07 14:05:41 -08001967 mode = drm_mode_create(dev);
1968 if (!mode)
1969 return NULL;
1970
Dave Airlief453ba02008-11-07 14:05:41 -08001971 if (quirks & EDID_QUIRK_135_CLOCK_TOO_HIGH)
Michel Dänzer0454bea2009-06-15 16:56:07 +02001972 timing->pixel_clock = cpu_to_le16(1088);
Dave Airlief453ba02008-11-07 14:05:41 -08001973
Michel Dänzer0454bea2009-06-15 16:56:07 +02001974 mode->clock = le16_to_cpu(timing->pixel_clock) * 10;
Dave Airlief453ba02008-11-07 14:05:41 -08001975
Michel Dänzer0454bea2009-06-15 16:56:07 +02001976 mode->hdisplay = hactive;
1977 mode->hsync_start = mode->hdisplay + hsync_offset;
1978 mode->hsync_end = mode->hsync_start + hsync_pulse_width;
1979 mode->htotal = mode->hdisplay + hblank;
Dave Airlief453ba02008-11-07 14:05:41 -08001980
Michel Dänzer0454bea2009-06-15 16:56:07 +02001981 mode->vdisplay = vactive;
1982 mode->vsync_start = mode->vdisplay + vsync_offset;
1983 mode->vsync_end = mode->vsync_start + vsync_pulse_width;
1984 mode->vtotal = mode->vdisplay + vblank;
Dave Airlief453ba02008-11-07 14:05:41 -08001985
Jesse Barnes7064fef2009-11-05 10:12:54 -08001986 /* Some EDIDs have bogus h/vtotal values */
1987 if (mode->hsync_end > mode->htotal)
1988 mode->htotal = mode->hsync_end + 1;
1989 if (mode->vsync_end > mode->vtotal)
1990 mode->vtotal = mode->vsync_end + 1;
1991
Adam Jacksonb58db2c2010-02-15 22:15:39 +00001992 drm_mode_do_interlace_quirk(mode, pt);
Dave Airlief453ba02008-11-07 14:05:41 -08001993
1994 if (quirks & EDID_QUIRK_DETAILED_SYNC_PP) {
Michel Dänzer0454bea2009-06-15 16:56:07 +02001995 pt->misc |= DRM_EDID_PT_HSYNC_POSITIVE | DRM_EDID_PT_VSYNC_POSITIVE;
Dave Airlief453ba02008-11-07 14:05:41 -08001996 }
1997
Michel Dänzer0454bea2009-06-15 16:56:07 +02001998 mode->flags |= (pt->misc & DRM_EDID_PT_HSYNC_POSITIVE) ?
1999 DRM_MODE_FLAG_PHSYNC : DRM_MODE_FLAG_NHSYNC;
2000 mode->flags |= (pt->misc & DRM_EDID_PT_VSYNC_POSITIVE) ?
2001 DRM_MODE_FLAG_PVSYNC : DRM_MODE_FLAG_NVSYNC;
Dave Airlief453ba02008-11-07 14:05:41 -08002002
Adam Jacksonbc42aab2012-05-23 16:26:54 -04002003set_size:
Michel Dänzere14cbee2009-06-23 12:36:32 +02002004 mode->width_mm = pt->width_mm_lo | (pt->width_height_mm_hi & 0xf0) << 4;
2005 mode->height_mm = pt->height_mm_lo | (pt->width_height_mm_hi & 0xf) << 8;
Dave Airlief453ba02008-11-07 14:05:41 -08002006
2007 if (quirks & EDID_QUIRK_DETAILED_IN_CM) {
2008 mode->width_mm *= 10;
2009 mode->height_mm *= 10;
2010 }
2011
2012 if (quirks & EDID_QUIRK_DETAILED_USE_MAXIMUM_SIZE) {
2013 mode->width_mm = edid->width_cm * 10;
2014 mode->height_mm = edid->height_cm * 10;
2015 }
2016
Adam Jacksonbc42aab2012-05-23 16:26:54 -04002017 mode->type = DRM_MODE_TYPE_DRIVER;
Torsten Duwec19b3b0f2013-03-23 15:39:34 +01002018 mode->vrefresh = drm_mode_vrefresh(mode);
Adam Jacksonbc42aab2012-05-23 16:26:54 -04002019 drm_mode_set_name(mode);
2020
Dave Airlief453ba02008-11-07 14:05:41 -08002021 return mode;
2022}
2023
Adam Jackson07a5e632009-12-03 17:44:38 -05002024static bool
Chris Wilsonb1f559e2011-01-26 09:49:47 +00002025mode_in_hsync_range(const struct drm_display_mode *mode,
2026 struct edid *edid, u8 *t)
Adam Jacksonb17e52e2010-03-29 21:43:27 +00002027{
2028 int hsync, hmin, hmax;
Adam Jackson07a5e632009-12-03 17:44:38 -05002029
Adam Jacksonb17e52e2010-03-29 21:43:27 +00002030 hmin = t[7];
2031 if (edid->revision >= 4)
2032 hmin += ((t[4] & 0x04) ? 255 : 0);
2033 hmax = t[8];
2034 if (edid->revision >= 4)
2035 hmax += ((t[4] & 0x08) ? 255 : 0);
Adam Jackson07a5e632009-12-03 17:44:38 -05002036 hsync = drm_mode_hsync(mode);
Adam Jackson07a5e632009-12-03 17:44:38 -05002037
Adam Jacksonb17e52e2010-03-29 21:43:27 +00002038 return (hsync <= hmax && hsync >= hmin);
2039}
2040
2041static bool
Chris Wilsonb1f559e2011-01-26 09:49:47 +00002042mode_in_vsync_range(const struct drm_display_mode *mode,
2043 struct edid *edid, u8 *t)
Adam Jacksonb17e52e2010-03-29 21:43:27 +00002044{
2045 int vsync, vmin, vmax;
2046
2047 vmin = t[5];
2048 if (edid->revision >= 4)
2049 vmin += ((t[4] & 0x01) ? 255 : 0);
2050 vmax = t[6];
2051 if (edid->revision >= 4)
2052 vmax += ((t[4] & 0x02) ? 255 : 0);
2053 vsync = drm_mode_vrefresh(mode);
2054
2055 return (vsync <= vmax && vsync >= vmin);
2056}
2057
2058static u32
2059range_pixel_clock(struct edid *edid, u8 *t)
2060{
2061 /* unspecified */
2062 if (t[9] == 0 || t[9] == 255)
2063 return 0;
2064
2065 /* 1.4 with CVT support gives us real precision, yay */
2066 if (edid->revision >= 4 && t[10] == 0x04)
2067 return (t[9] * 10000) - ((t[12] >> 2) * 250);
2068
2069 /* 1.3 is pathetic, so fuzz up a bit */
2070 return t[9] * 10000 + 5001;
2071}
2072
Adam Jackson07a5e632009-12-03 17:44:38 -05002073static bool
Chris Wilsonb1f559e2011-01-26 09:49:47 +00002074mode_in_range(const struct drm_display_mode *mode, struct edid *edid,
Adam Jacksonb17e52e2010-03-29 21:43:27 +00002075 struct detailed_timing *timing)
Adam Jackson07a5e632009-12-03 17:44:38 -05002076{
Adam Jacksonb17e52e2010-03-29 21:43:27 +00002077 u32 max_clock;
2078 u8 *t = (u8 *)timing;
Adam Jackson07a5e632009-12-03 17:44:38 -05002079
Adam Jacksonb17e52e2010-03-29 21:43:27 +00002080 if (!mode_in_hsync_range(mode, edid, t))
Adam Jackson07a5e632009-12-03 17:44:38 -05002081 return false;
2082
Adam Jacksonb17e52e2010-03-29 21:43:27 +00002083 if (!mode_in_vsync_range(mode, edid, t))
Adam Jackson07a5e632009-12-03 17:44:38 -05002084 return false;
2085
Adam Jacksonb17e52e2010-03-29 21:43:27 +00002086 if ((max_clock = range_pixel_clock(edid, t)))
Adam Jackson07a5e632009-12-03 17:44:38 -05002087 if (mode->clock > max_clock)
2088 return false;
Adam Jacksonb17e52e2010-03-29 21:43:27 +00002089
2090 /* 1.4 max horizontal check */
2091 if (edid->revision >= 4 && t[10] == 0x04)
2092 if (t[13] && mode->hdisplay > 8 * (t[13] + (256 * (t[12]&0x3))))
2093 return false;
2094
2095 if (mode_is_rb(mode) && !drm_monitor_supports_rb(edid))
2096 return false;
Adam Jackson07a5e632009-12-03 17:44:38 -05002097
2098 return true;
2099}
2100
Takashi Iwai7b668eb2012-07-03 11:22:11 +02002101static bool valid_inferred_mode(const struct drm_connector *connector,
2102 const struct drm_display_mode *mode)
2103{
Ville Syrjälä85f8fcd2015-09-07 18:22:56 +03002104 const struct drm_display_mode *m;
Takashi Iwai7b668eb2012-07-03 11:22:11 +02002105 bool ok = false;
2106
2107 list_for_each_entry(m, &connector->probed_modes, head) {
2108 if (mode->hdisplay == m->hdisplay &&
2109 mode->vdisplay == m->vdisplay &&
2110 drm_mode_vrefresh(mode) == drm_mode_vrefresh(m))
2111 return false; /* duplicated */
2112 if (mode->hdisplay <= m->hdisplay &&
2113 mode->vdisplay <= m->vdisplay)
2114 ok = true;
2115 }
2116 return ok;
2117}
2118
Adam Jacksonb17e52e2010-03-29 21:43:27 +00002119static int
Adam Jacksoncd4cd3d2012-04-13 16:33:33 -04002120drm_dmt_modes_for_range(struct drm_connector *connector, struct edid *edid,
Adam Jacksonb17e52e2010-03-29 21:43:27 +00002121 struct detailed_timing *timing)
Adam Jackson07a5e632009-12-03 17:44:38 -05002122{
2123 int i, modes = 0;
2124 struct drm_display_mode *newmode;
2125 struct drm_device *dev = connector->dev;
2126
Thierry Redinga6b21832012-11-23 15:01:42 +01002127 for (i = 0; i < ARRAY_SIZE(drm_dmt_modes); i++) {
Takashi Iwai7b668eb2012-07-03 11:22:11 +02002128 if (mode_in_range(drm_dmt_modes + i, edid, timing) &&
2129 valid_inferred_mode(connector, drm_dmt_modes + i)) {
Adam Jackson07a5e632009-12-03 17:44:38 -05002130 newmode = drm_mode_duplicate(dev, &drm_dmt_modes[i]);
2131 if (newmode) {
2132 drm_mode_probed_add(connector, newmode);
2133 modes++;
2134 }
2135 }
2136 }
2137
2138 return modes;
2139}
2140
Takashi Iwaic09dedb2012-04-23 17:40:33 +01002141/* fix up 1366x768 mode from 1368x768;
2142 * GFT/CVT can't express 1366 width which isn't dividable by 8
2143 */
2144static void fixup_mode_1366x768(struct drm_display_mode *mode)
2145{
2146 if (mode->hdisplay == 1368 && mode->vdisplay == 768) {
2147 mode->hdisplay = 1366;
2148 mode->hsync_start--;
2149 mode->hsync_end--;
2150 drm_mode_set_name(mode);
2151 }
2152}
2153
Adam Jacksonb309bd32012-04-13 16:33:40 -04002154static int
2155drm_gtf_modes_for_range(struct drm_connector *connector, struct edid *edid,
2156 struct detailed_timing *timing)
2157{
2158 int i, modes = 0;
2159 struct drm_display_mode *newmode;
2160 struct drm_device *dev = connector->dev;
2161
Thierry Redinga6b21832012-11-23 15:01:42 +01002162 for (i = 0; i < ARRAY_SIZE(extra_modes); i++) {
Adam Jacksonb309bd32012-04-13 16:33:40 -04002163 const struct minimode *m = &extra_modes[i];
2164 newmode = drm_gtf_mode(dev, m->w, m->h, m->r, 0, 0);
Takashi Iwaifc48f162012-04-20 12:59:33 +01002165 if (!newmode)
2166 return modes;
Adam Jacksonb309bd32012-04-13 16:33:40 -04002167
Takashi Iwaic09dedb2012-04-23 17:40:33 +01002168 fixup_mode_1366x768(newmode);
Takashi Iwai7b668eb2012-07-03 11:22:11 +02002169 if (!mode_in_range(newmode, edid, timing) ||
2170 !valid_inferred_mode(connector, newmode)) {
Adam Jacksonb309bd32012-04-13 16:33:40 -04002171 drm_mode_destroy(dev, newmode);
2172 continue;
2173 }
2174
2175 drm_mode_probed_add(connector, newmode);
2176 modes++;
2177 }
2178
2179 return modes;
2180}
2181
2182static int
2183drm_cvt_modes_for_range(struct drm_connector *connector, struct edid *edid,
2184 struct detailed_timing *timing)
2185{
2186 int i, modes = 0;
2187 struct drm_display_mode *newmode;
2188 struct drm_device *dev = connector->dev;
2189 bool rb = drm_monitor_supports_rb(edid);
2190
Thierry Redinga6b21832012-11-23 15:01:42 +01002191 for (i = 0; i < ARRAY_SIZE(extra_modes); i++) {
Adam Jacksonb309bd32012-04-13 16:33:40 -04002192 const struct minimode *m = &extra_modes[i];
2193 newmode = drm_cvt_mode(dev, m->w, m->h, m->r, rb, 0, 0);
Takashi Iwaifc48f162012-04-20 12:59:33 +01002194 if (!newmode)
2195 return modes;
Adam Jacksonb309bd32012-04-13 16:33:40 -04002196
Takashi Iwaic09dedb2012-04-23 17:40:33 +01002197 fixup_mode_1366x768(newmode);
Takashi Iwai7b668eb2012-07-03 11:22:11 +02002198 if (!mode_in_range(newmode, edid, timing) ||
2199 !valid_inferred_mode(connector, newmode)) {
Adam Jacksonb309bd32012-04-13 16:33:40 -04002200 drm_mode_destroy(dev, newmode);
2201 continue;
2202 }
2203
2204 drm_mode_probed_add(connector, newmode);
2205 modes++;
2206 }
2207
2208 return modes;
2209}
2210
Adam Jackson13931572010-08-03 14:38:19 -04002211static void
2212do_inferred_modes(struct detailed_timing *timing, void *c)
Adam Jackson9340d8c2009-12-03 17:44:40 -05002213{
Adam Jackson13931572010-08-03 14:38:19 -04002214 struct detailed_mode_closure *closure = c;
2215 struct detailed_non_pixel *data = &timing->data.other_data;
Adam Jacksonb309bd32012-04-13 16:33:40 -04002216 struct detailed_data_monitor_range *range = &data->data.range;
Adam Jackson9340d8c2009-12-03 17:44:40 -05002217
Adam Jacksoncb21aaf2012-04-13 16:33:36 -04002218 if (data->type != EDID_DETAIL_MONITOR_RANGE)
2219 return;
2220
2221 closure->modes += drm_dmt_modes_for_range(closure->connector,
2222 closure->edid,
2223 timing);
Adam Jacksonb309bd32012-04-13 16:33:40 -04002224
2225 if (!version_greater(closure->edid, 1, 1))
2226 return; /* GTF not defined yet */
2227
2228 switch (range->flags) {
2229 case 0x02: /* secondary gtf, XXX could do more */
2230 case 0x00: /* default gtf */
2231 closure->modes += drm_gtf_modes_for_range(closure->connector,
2232 closure->edid,
2233 timing);
2234 break;
2235 case 0x04: /* cvt, only in 1.4+ */
2236 if (!version_greater(closure->edid, 1, 3))
2237 break;
2238
2239 closure->modes += drm_cvt_modes_for_range(closure->connector,
2240 closure->edid,
2241 timing);
2242 break;
2243 case 0x01: /* just the ranges, no formula */
2244 default:
2245 break;
2246 }
Adam Jackson9340d8c2009-12-03 17:44:40 -05002247}
2248
Adam Jackson13931572010-08-03 14:38:19 -04002249static int
2250add_inferred_modes(struct drm_connector *connector, struct edid *edid)
2251{
2252 struct detailed_mode_closure closure = {
Julia Lawalld456ea22014-08-23 18:09:56 +02002253 .connector = connector,
2254 .edid = edid,
Adam Jackson13931572010-08-03 14:38:19 -04002255 };
2256
2257 if (version_greater(edid, 1, 0))
2258 drm_for_each_detailed_block((u8 *)edid, do_inferred_modes,
2259 &closure);
2260
2261 return closure.modes;
2262}
2263
Adam Jackson2255be12010-03-29 21:43:22 +00002264static int
2265drm_est3_modes(struct drm_connector *connector, struct detailed_timing *timing)
2266{
2267 int i, j, m, modes = 0;
2268 struct drm_display_mode *mode;
Paul Parsonsf3a32d72016-03-26 13:18:38 +00002269 u8 *est = ((u8 *)timing) + 6;
Adam Jackson2255be12010-03-29 21:43:22 +00002270
2271 for (i = 0; i < 6; i++) {
Ville Syrjälä891a7462013-10-14 16:44:26 +03002272 for (j = 7; j >= 0; j--) {
Adam Jackson2255be12010-03-29 21:43:22 +00002273 m = (i * 8) + (7 - j);
Linus Torvaldsaa9f56b2010-08-12 09:21:39 -07002274 if (m >= ARRAY_SIZE(est3_modes))
Adam Jackson2255be12010-03-29 21:43:22 +00002275 break;
2276 if (est[i] & (1 << j)) {
Dave Airlie1d42bbc2010-05-07 05:02:30 +00002277 mode = drm_mode_find_dmt(connector->dev,
2278 est3_modes[m].w,
2279 est3_modes[m].h,
Adam Jacksonf6e252b2012-04-13 16:33:31 -04002280 est3_modes[m].r,
2281 est3_modes[m].rb);
Adam Jackson2255be12010-03-29 21:43:22 +00002282 if (mode) {
2283 drm_mode_probed_add(connector, mode);
2284 modes++;
2285 }
2286 }
2287 }
2288 }
2289
2290 return modes;
2291}
2292
Adam Jackson13931572010-08-03 14:38:19 -04002293static void
2294do_established_modes(struct detailed_timing *timing, void *c)
Adam Jackson9cf00972009-12-03 17:44:36 -05002295{
Adam Jackson13931572010-08-03 14:38:19 -04002296 struct detailed_mode_closure *closure = c;
Adam Jackson9cf00972009-12-03 17:44:36 -05002297 struct detailed_non_pixel *data = &timing->data.other_data;
Adam Jackson13931572010-08-03 14:38:19 -04002298
2299 if (data->type == EDID_DETAIL_EST_TIMINGS)
2300 closure->modes += drm_est3_modes(closure->connector, timing);
2301}
2302
2303/**
2304 * add_established_modes - get est. modes from EDID and add them
Thierry Redingdb6cf8332014-04-29 11:44:34 +02002305 * @connector: connector to add mode(s) to
Adam Jackson13931572010-08-03 14:38:19 -04002306 * @edid: EDID block to scan
2307 *
2308 * Each EDID block contains a bitmap of the supported "established modes" list
2309 * (defined above). Tease them out and add them to the global modes list.
2310 */
2311static int
2312add_established_modes(struct drm_connector *connector, struct edid *edid)
2313{
Adam Jackson9cf00972009-12-03 17:44:36 -05002314 struct drm_device *dev = connector->dev;
Adam Jackson13931572010-08-03 14:38:19 -04002315 unsigned long est_bits = edid->established_timings.t1 |
2316 (edid->established_timings.t2 << 8) |
2317 ((edid->established_timings.mfg_rsvd & 0x80) << 9);
2318 int i, modes = 0;
2319 struct detailed_mode_closure closure = {
Julia Lawalld456ea22014-08-23 18:09:56 +02002320 .connector = connector,
2321 .edid = edid,
Adam Jackson13931572010-08-03 14:38:19 -04002322 };
Adam Jackson9cf00972009-12-03 17:44:36 -05002323
Adam Jackson13931572010-08-03 14:38:19 -04002324 for (i = 0; i <= EDID_EST_TIMINGS; i++) {
2325 if (est_bits & (1<<i)) {
2326 struct drm_display_mode *newmode;
2327 newmode = drm_mode_duplicate(dev, &edid_est_modes[i]);
2328 if (newmode) {
2329 drm_mode_probed_add(connector, newmode);
2330 modes++;
2331 }
2332 }
Adam Jackson9cf00972009-12-03 17:44:36 -05002333 }
2334
Adam Jackson13931572010-08-03 14:38:19 -04002335 if (version_greater(edid, 1, 0))
2336 drm_for_each_detailed_block((u8 *)edid,
2337 do_established_modes, &closure);
2338
2339 return modes + closure.modes;
2340}
2341
2342static void
2343do_standard_modes(struct detailed_timing *timing, void *c)
2344{
2345 struct detailed_mode_closure *closure = c;
2346 struct detailed_non_pixel *data = &timing->data.other_data;
2347 struct drm_connector *connector = closure->connector;
2348 struct edid *edid = closure->edid;
2349
2350 if (data->type == EDID_DETAIL_STD_MODES) {
2351 int i;
Adam Jackson9cf00972009-12-03 17:44:36 -05002352 for (i = 0; i < 6; i++) {
2353 struct std_timing *std;
2354 struct drm_display_mode *newmode;
2355
2356 std = &data->data.timings[i];
Thierry Reding464fdec2014-04-29 11:44:33 +02002357 newmode = drm_mode_std(connector, edid, std);
Adam Jackson9cf00972009-12-03 17:44:36 -05002358 if (newmode) {
2359 drm_mode_probed_add(connector, newmode);
Adam Jackson13931572010-08-03 14:38:19 -04002360 closure->modes++;
Adam Jackson9cf00972009-12-03 17:44:36 -05002361 }
2362 }
Adam Jackson13931572010-08-03 14:38:19 -04002363 }
2364}
2365
2366/**
2367 * add_standard_modes - get std. modes from EDID and add them
Thierry Redingdb6cf8332014-04-29 11:44:34 +02002368 * @connector: connector to add mode(s) to
Adam Jackson13931572010-08-03 14:38:19 -04002369 * @edid: EDID block to scan
2370 *
2371 * Standard modes can be calculated using the appropriate standard (DMT,
2372 * GTF or CVT. Grab them from @edid and add them to the list.
2373 */
2374static int
2375add_standard_modes(struct drm_connector *connector, struct edid *edid)
2376{
2377 int i, modes = 0;
2378 struct detailed_mode_closure closure = {
Julia Lawalld456ea22014-08-23 18:09:56 +02002379 .connector = connector,
2380 .edid = edid,
Adam Jackson13931572010-08-03 14:38:19 -04002381 };
2382
2383 for (i = 0; i < EDID_STD_TIMINGS; i++) {
2384 struct drm_display_mode *newmode;
2385
2386 newmode = drm_mode_std(connector, edid,
Thierry Reding464fdec2014-04-29 11:44:33 +02002387 &edid->standard_timings[i]);
Adam Jackson13931572010-08-03 14:38:19 -04002388 if (newmode) {
2389 drm_mode_probed_add(connector, newmode);
2390 modes++;
2391 }
2392 }
2393
2394 if (version_greater(edid, 1, 0))
2395 drm_for_each_detailed_block((u8 *)edid, do_standard_modes,
2396 &closure);
2397
2398 /* XXX should also look for standard codes in VTB blocks */
2399
2400 return modes + closure.modes;
2401}
2402
Dave Airlief453ba02008-11-07 14:05:41 -08002403static int drm_cvt_modes(struct drm_connector *connector,
2404 struct detailed_timing *timing)
2405{
2406 int i, j, modes = 0;
2407 struct drm_display_mode *newmode;
2408 struct drm_device *dev = connector->dev;
Zhao Yakui5c612592009-06-22 13:17:10 +08002409 struct cvt_timing *cvt;
2410 const int rates[] = { 60, 85, 75, 60, 50 };
2411 const u8 empty[3] = { 0, 0, 0 };
Dave Airlief453ba02008-11-07 14:05:41 -08002412
2413 for (i = 0; i < 4; i++) {
2414 int uninitialized_var(width), height;
2415 cvt = &(timing->data.other_data.data.cvt[i]);
2416
2417 if (!memcmp(cvt->code, empty, 3))
Michel Dänzer0454bea2009-06-15 16:56:07 +02002418 continue;
Dave Airlief453ba02008-11-07 14:05:41 -08002419
2420 height = (cvt->code[0] + ((cvt->code[1] & 0xf0) << 4) + 1) * 2;
Zhao Yakui5c612592009-06-22 13:17:10 +08002421 switch (cvt->code[1] & 0x0c) {
Adam Jacksonf066a172009-09-23 17:31:21 -04002422 case 0x00:
Dave Airlief453ba02008-11-07 14:05:41 -08002423 width = height * 4 / 3;
2424 break;
2425 case 0x04:
2426 width = height * 16 / 9;
2427 break;
2428 case 0x08:
2429 width = height * 16 / 10;
2430 break;
2431 case 0x0c:
Dave Airlief453ba02008-11-07 14:05:41 -08002432 width = height * 15 / 9;
2433 break;
2434 }
2435
2436 for (j = 1; j < 5; j++) {
2437 if (cvt->code[2] & (1 << j)) {
2438 newmode = drm_cvt_mode(dev, width, height,
2439 rates[j], j == 0,
2440 false, false);
2441 if (newmode) {
2442 drm_mode_probed_add(connector, newmode);
2443 modes++;
2444 }
2445 }
2446 }
2447 }
2448
2449 return modes;
2450}
2451
Adam Jackson13931572010-08-03 14:38:19 -04002452static void
2453do_cvt_mode(struct detailed_timing *timing, void *c)
2454{
2455 struct detailed_mode_closure *closure = c;
2456 struct detailed_non_pixel *data = &timing->data.other_data;
2457
2458 if (data->type == EDID_DETAIL_CVT_3BYTE)
2459 closure->modes += drm_cvt_modes(closure->connector, timing);
2460}
Adam Jackson9cf00972009-12-03 17:44:36 -05002461
2462static int
Adam Jackson13931572010-08-03 14:38:19 -04002463add_cvt_modes(struct drm_connector *connector, struct edid *edid)
2464{
2465 struct detailed_mode_closure closure = {
Julia Lawalld456ea22014-08-23 18:09:56 +02002466 .connector = connector,
2467 .edid = edid,
Adam Jackson13931572010-08-03 14:38:19 -04002468 };
Adam Jackson9cf00972009-12-03 17:44:36 -05002469
Adam Jackson13931572010-08-03 14:38:19 -04002470 if (version_greater(edid, 1, 2))
2471 drm_for_each_detailed_block((u8 *)edid, do_cvt_mode, &closure);
Dave Airlief453ba02008-11-07 14:05:41 -08002472
Adam Jackson13931572010-08-03 14:38:19 -04002473 /* XXX should also look for CVT codes in VTB blocks */
2474
2475 return closure.modes;
Dave Airlief453ba02008-11-07 14:05:41 -08002476}
2477
Ville Syrjäläfa3a7342015-10-08 11:43:32 +03002478static void fixup_detailed_cea_mode_clock(struct drm_display_mode *mode);
2479
Adam Jackson13931572010-08-03 14:38:19 -04002480static void
2481do_detailed_mode(struct detailed_timing *timing, void *c)
Dave Airlief453ba02008-11-07 14:05:41 -08002482{
Adam Jackson13931572010-08-03 14:38:19 -04002483 struct detailed_mode_closure *closure = c;
Dave Airlief453ba02008-11-07 14:05:41 -08002484 struct drm_display_mode *newmode;
Adam Jackson9cf00972009-12-03 17:44:36 -05002485
2486 if (timing->pixel_clock) {
Adam Jackson13931572010-08-03 14:38:19 -04002487 newmode = drm_mode_detailed(closure->connector->dev,
2488 closure->edid, timing,
2489 closure->quirks);
Dave Airlief453ba02008-11-07 14:05:41 -08002490 if (!newmode)
Adam Jackson13931572010-08-03 14:38:19 -04002491 return;
Adam Jackson9cf00972009-12-03 17:44:36 -05002492
Adam Jackson13931572010-08-03 14:38:19 -04002493 if (closure->preferred)
Dave Airlief453ba02008-11-07 14:05:41 -08002494 newmode->type |= DRM_MODE_TYPE_PREFERRED;
2495
Ville Syrjäläfa3a7342015-10-08 11:43:32 +03002496 /*
2497 * Detailed modes are limited to 10kHz pixel clock resolution,
2498 * so fix up anything that looks like CEA/HDMI mode, but the clock
2499 * is just slightly off.
2500 */
2501 fixup_detailed_cea_mode_clock(newmode);
2502
Adam Jackson13931572010-08-03 14:38:19 -04002503 drm_mode_probed_add(closure->connector, newmode);
2504 closure->modes++;
2505 closure->preferred = 0;
Zhao Yakui882f0212009-08-26 18:20:49 +08002506 }
Ma Ling167f3a02009-03-20 14:09:48 +08002507}
2508
Adam Jackson13931572010-08-03 14:38:19 -04002509/*
2510 * add_detailed_modes - Add modes from detailed timings
Dave Airlief453ba02008-11-07 14:05:41 -08002511 * @connector: attached connector
2512 * @edid: EDID block to scan
2513 * @quirks: quirks to apply
Dave Airlief453ba02008-11-07 14:05:41 -08002514 */
Adam Jackson13931572010-08-03 14:38:19 -04002515static int
2516add_detailed_modes(struct drm_connector *connector, struct edid *edid,
2517 u32 quirks)
Dave Airlief453ba02008-11-07 14:05:41 -08002518{
Adam Jackson13931572010-08-03 14:38:19 -04002519 struct detailed_mode_closure closure = {
Julia Lawalld456ea22014-08-23 18:09:56 +02002520 .connector = connector,
2521 .edid = edid,
2522 .preferred = 1,
2523 .quirks = quirks,
Adam Jackson13931572010-08-03 14:38:19 -04002524 };
Dave Airlief453ba02008-11-07 14:05:41 -08002525
Adam Jackson13931572010-08-03 14:38:19 -04002526 if (closure.preferred && !version_greater(edid, 1, 3))
2527 closure.preferred =
2528 (edid->features & DRM_EDID_FEATURE_PREFERRED_TIMING);
Adam Jacksona327f6b2010-03-29 21:43:25 +00002529
Adam Jackson13931572010-08-03 14:38:19 -04002530 drm_for_each_detailed_block((u8 *)edid, do_detailed_mode, &closure);
Dave Airlief453ba02008-11-07 14:05:41 -08002531
Adam Jackson13931572010-08-03 14:38:19 -04002532 return closure.modes;
Zhao Yakui882f0212009-08-26 18:20:49 +08002533}
Dave Airlief453ba02008-11-07 14:05:41 -08002534
Zhenyu Wang8fe97902010-09-19 14:27:28 +08002535#define AUDIO_BLOCK 0x01
Christian Schmidt54ac76f2011-12-19 14:53:16 +00002536#define VIDEO_BLOCK 0x02
Ma Lingf23c20c2009-03-26 19:26:23 +08002537#define VENDOR_BLOCK 0x03
Wu Fengguang76adaa342011-09-05 14:23:20 +08002538#define SPEAKER_BLOCK 0x04
Ville Syrjäläb1edd6a2013-01-17 16:31:30 +02002539#define VIDEO_CAPABILITY_BLOCK 0x07
Zhenyu Wang8fe97902010-09-19 14:27:28 +08002540#define EDID_BASIC_AUDIO (1 << 6)
Lars-Peter Clausena988bc72012-04-16 15:16:19 +02002541#define EDID_CEA_YCRCB444 (1 << 5)
2542#define EDID_CEA_YCRCB422 (1 << 4)
Ville Syrjäläb1edd6a2013-01-17 16:31:30 +02002543#define EDID_CEA_VCDB_QS (1 << 6)
Zhenyu Wang8fe97902010-09-19 14:27:28 +08002544
Lespiau, Damiend4e4a312013-08-19 16:58:52 +01002545/*
Zhenyu Wang8fe97902010-09-19 14:27:28 +08002546 * Search EDID for CEA extension block.
2547 */
Dave Airlie40d9b042014-10-20 16:29:33 +10002548static u8 *drm_find_edid_extension(struct edid *edid, int ext_id)
Zhenyu Wang8fe97902010-09-19 14:27:28 +08002549{
2550 u8 *edid_ext = NULL;
2551 int i;
2552
2553 /* No EDID or EDID extensions */
2554 if (edid == NULL || edid->extensions == 0)
2555 return NULL;
2556
2557 /* Find CEA extension */
2558 for (i = 0; i < edid->extensions; i++) {
2559 edid_ext = (u8 *)edid + EDID_LENGTH * (i + 1);
Dave Airlie40d9b042014-10-20 16:29:33 +10002560 if (edid_ext[0] == ext_id)
Zhenyu Wang8fe97902010-09-19 14:27:28 +08002561 break;
2562 }
2563
2564 if (i == edid->extensions)
2565 return NULL;
2566
2567 return edid_ext;
2568}
2569
Dave Airlie40d9b042014-10-20 16:29:33 +10002570static u8 *drm_find_cea_extension(struct edid *edid)
2571{
2572 return drm_find_edid_extension(edid, CEA_EXT);
2573}
2574
2575static u8 *drm_find_displayid_extension(struct edid *edid)
2576{
2577 return drm_find_edid_extension(edid, DISPLAYID_EXT);
2578}
2579
Ville Syrjäläe6e79202013-05-31 15:23:41 +03002580/*
2581 * Calculate the alternate clock for the CEA mode
2582 * (60Hz vs. 59.94Hz etc.)
2583 */
2584static unsigned int
2585cea_mode_alternate_clock(const struct drm_display_mode *cea_mode)
2586{
2587 unsigned int clock = cea_mode->clock;
2588
2589 if (cea_mode->vrefresh % 6 != 0)
2590 return clock;
2591
2592 /*
2593 * edid_cea_modes contains the 59.94Hz
2594 * variant for 240 and 480 line modes,
2595 * and the 60Hz variant otherwise.
2596 */
2597 if (cea_mode->vdisplay == 240 || cea_mode->vdisplay == 480)
Ville Syrjälä9afd8082015-10-08 11:43:33 +03002598 clock = DIV_ROUND_CLOSEST(clock * 1001, 1000);
Ville Syrjäläe6e79202013-05-31 15:23:41 +03002599 else
Ville Syrjälä9afd8082015-10-08 11:43:33 +03002600 clock = DIV_ROUND_CLOSEST(clock * 1000, 1001);
Ville Syrjäläe6e79202013-05-31 15:23:41 +03002601
2602 return clock;
2603}
2604
Ville Syrjälä4c6bcf42015-11-16 21:05:12 +02002605static u8 drm_match_cea_mode_clock_tolerance(const struct drm_display_mode *to_match,
2606 unsigned int clock_tolerance)
2607{
Jani Nikulad9278b42016-01-08 13:21:51 +02002608 u8 vic;
Ville Syrjälä4c6bcf42015-11-16 21:05:12 +02002609
2610 if (!to_match->clock)
2611 return 0;
2612
Jani Nikulad9278b42016-01-08 13:21:51 +02002613 for (vic = 1; vic < ARRAY_SIZE(edid_cea_modes); vic++) {
2614 const struct drm_display_mode *cea_mode = &edid_cea_modes[vic];
Ville Syrjälä4c6bcf42015-11-16 21:05:12 +02002615 unsigned int clock1, clock2;
2616
2617 /* Check both 60Hz and 59.94Hz */
2618 clock1 = cea_mode->clock;
2619 clock2 = cea_mode_alternate_clock(cea_mode);
2620
2621 if (abs(to_match->clock - clock1) > clock_tolerance &&
2622 abs(to_match->clock - clock2) > clock_tolerance)
2623 continue;
2624
2625 if (drm_mode_equal_no_clocks(to_match, cea_mode))
Jani Nikulad9278b42016-01-08 13:21:51 +02002626 return vic;
Ville Syrjälä4c6bcf42015-11-16 21:05:12 +02002627 }
2628
2629 return 0;
2630}
2631
Thierry Reding18316c82012-12-20 15:41:44 +01002632/**
2633 * drm_match_cea_mode - look for a CEA mode matching given mode
2634 * @to_match: display mode
2635 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02002636 * Return: The CEA Video ID (VIC) of the mode or 0 if it isn't a CEA-861
Thierry Reding18316c82012-12-20 15:41:44 +01002637 * mode.
Stephane Marchesina4799032012-11-09 16:21:05 +00002638 */
Thierry Reding18316c82012-12-20 15:41:44 +01002639u8 drm_match_cea_mode(const struct drm_display_mode *to_match)
Stephane Marchesina4799032012-11-09 16:21:05 +00002640{
Jani Nikulad9278b42016-01-08 13:21:51 +02002641 u8 vic;
Stephane Marchesina4799032012-11-09 16:21:05 +00002642
Ville Syrjäläa90b5902013-04-24 19:07:18 +03002643 if (!to_match->clock)
2644 return 0;
Stephane Marchesina4799032012-11-09 16:21:05 +00002645
Jani Nikulad9278b42016-01-08 13:21:51 +02002646 for (vic = 1; vic < ARRAY_SIZE(edid_cea_modes); vic++) {
2647 const struct drm_display_mode *cea_mode = &edid_cea_modes[vic];
Ville Syrjäläa90b5902013-04-24 19:07:18 +03002648 unsigned int clock1, clock2;
2649
Ville Syrjäläa90b5902013-04-24 19:07:18 +03002650 /* Check both 60Hz and 59.94Hz */
Ville Syrjäläe6e79202013-05-31 15:23:41 +03002651 clock1 = cea_mode->clock;
2652 clock2 = cea_mode_alternate_clock(cea_mode);
Ville Syrjäläa90b5902013-04-24 19:07:18 +03002653
2654 if ((KHZ2PICOS(to_match->clock) == KHZ2PICOS(clock1) ||
2655 KHZ2PICOS(to_match->clock) == KHZ2PICOS(clock2)) &&
Damien Lespiauf2ecf2e32013-09-25 16:45:27 +01002656 drm_mode_equal_no_clocks_no_stereo(to_match, cea_mode))
Jani Nikulad9278b42016-01-08 13:21:51 +02002657 return vic;
Stephane Marchesina4799032012-11-09 16:21:05 +00002658 }
2659 return 0;
2660}
2661EXPORT_SYMBOL(drm_match_cea_mode);
2662
Jani Nikulad9278b42016-01-08 13:21:51 +02002663static bool drm_valid_cea_vic(u8 vic)
2664{
2665 return vic > 0 && vic < ARRAY_SIZE(edid_cea_modes);
2666}
2667
Vandana Kannan0967e6a2014-04-01 16:26:59 +05302668/**
2669 * drm_get_cea_aspect_ratio - get the picture aspect ratio corresponding to
2670 * the input VIC from the CEA mode list
2671 * @video_code: ID given to each of the CEA modes
2672 *
2673 * Returns picture aspect ratio
2674 */
2675enum hdmi_picture_aspect drm_get_cea_aspect_ratio(const u8 video_code)
2676{
Jani Nikulad9278b42016-01-08 13:21:51 +02002677 return edid_cea_modes[video_code].picture_aspect_ratio;
Vandana Kannan0967e6a2014-04-01 16:26:59 +05302678}
2679EXPORT_SYMBOL(drm_get_cea_aspect_ratio);
2680
Lespiau, Damien3f2f6532013-08-19 16:58:55 +01002681/*
2682 * Calculate the alternate clock for HDMI modes (those from the HDMI vendor
2683 * specific block).
2684 *
2685 * It's almost like cea_mode_alternate_clock(), we just need to add an
2686 * exception for the VIC 4 mode (4096x2160@24Hz): no alternate clock for this
2687 * one.
2688 */
2689static unsigned int
2690hdmi_mode_alternate_clock(const struct drm_display_mode *hdmi_mode)
2691{
2692 if (hdmi_mode->vdisplay == 4096 && hdmi_mode->hdisplay == 2160)
2693 return hdmi_mode->clock;
2694
2695 return cea_mode_alternate_clock(hdmi_mode);
2696}
2697
Ville Syrjälä4c6bcf42015-11-16 21:05:12 +02002698static u8 drm_match_hdmi_mode_clock_tolerance(const struct drm_display_mode *to_match,
2699 unsigned int clock_tolerance)
2700{
Jani Nikulad9278b42016-01-08 13:21:51 +02002701 u8 vic;
Ville Syrjälä4c6bcf42015-11-16 21:05:12 +02002702
2703 if (!to_match->clock)
2704 return 0;
2705
Jani Nikulad9278b42016-01-08 13:21:51 +02002706 for (vic = 1; vic < ARRAY_SIZE(edid_4k_modes); vic++) {
2707 const struct drm_display_mode *hdmi_mode = &edid_4k_modes[vic];
Ville Syrjälä4c6bcf42015-11-16 21:05:12 +02002708 unsigned int clock1, clock2;
2709
2710 /* Make sure to also match alternate clocks */
2711 clock1 = hdmi_mode->clock;
2712 clock2 = hdmi_mode_alternate_clock(hdmi_mode);
2713
2714 if (abs(to_match->clock - clock1) > clock_tolerance &&
2715 abs(to_match->clock - clock2) > clock_tolerance)
2716 continue;
2717
2718 if (drm_mode_equal_no_clocks(to_match, hdmi_mode))
Jani Nikulad9278b42016-01-08 13:21:51 +02002719 return vic;
Ville Syrjälä4c6bcf42015-11-16 21:05:12 +02002720 }
2721
2722 return 0;
2723}
2724
Lespiau, Damien3f2f6532013-08-19 16:58:55 +01002725/*
2726 * drm_match_hdmi_mode - look for a HDMI mode matching given mode
2727 * @to_match: display mode
2728 *
2729 * An HDMI mode is one defined in the HDMI vendor specific block.
2730 *
2731 * Returns the HDMI Video ID (VIC) of the mode or 0 if it isn't one.
2732 */
2733static u8 drm_match_hdmi_mode(const struct drm_display_mode *to_match)
2734{
Jani Nikulad9278b42016-01-08 13:21:51 +02002735 u8 vic;
Lespiau, Damien3f2f6532013-08-19 16:58:55 +01002736
2737 if (!to_match->clock)
2738 return 0;
2739
Jani Nikulad9278b42016-01-08 13:21:51 +02002740 for (vic = 1; vic < ARRAY_SIZE(edid_4k_modes); vic++) {
2741 const struct drm_display_mode *hdmi_mode = &edid_4k_modes[vic];
Lespiau, Damien3f2f6532013-08-19 16:58:55 +01002742 unsigned int clock1, clock2;
2743
2744 /* Make sure to also match alternate clocks */
2745 clock1 = hdmi_mode->clock;
2746 clock2 = hdmi_mode_alternate_clock(hdmi_mode);
2747
2748 if ((KHZ2PICOS(to_match->clock) == KHZ2PICOS(clock1) ||
2749 KHZ2PICOS(to_match->clock) == KHZ2PICOS(clock2)) &&
Damien Lespiauf2ecf2e32013-09-25 16:45:27 +01002750 drm_mode_equal_no_clocks_no_stereo(to_match, hdmi_mode))
Jani Nikulad9278b42016-01-08 13:21:51 +02002751 return vic;
Lespiau, Damien3f2f6532013-08-19 16:58:55 +01002752 }
2753 return 0;
2754}
2755
Jani Nikulad9278b42016-01-08 13:21:51 +02002756static bool drm_valid_hdmi_vic(u8 vic)
2757{
2758 return vic > 0 && vic < ARRAY_SIZE(edid_4k_modes);
2759}
2760
Ville Syrjäläe6e79202013-05-31 15:23:41 +03002761static int
2762add_alternate_cea_modes(struct drm_connector *connector, struct edid *edid)
2763{
2764 struct drm_device *dev = connector->dev;
2765 struct drm_display_mode *mode, *tmp;
2766 LIST_HEAD(list);
2767 int modes = 0;
2768
2769 /* Don't add CEA modes if the CEA extension block is missing */
2770 if (!drm_find_cea_extension(edid))
2771 return 0;
2772
2773 /*
2774 * Go through all probed modes and create a new mode
2775 * with the alternate clock for certain CEA modes.
2776 */
2777 list_for_each_entry(mode, &connector->probed_modes, head) {
Lespiau, Damien3f2f6532013-08-19 16:58:55 +01002778 const struct drm_display_mode *cea_mode = NULL;
Ville Syrjäläe6e79202013-05-31 15:23:41 +03002779 struct drm_display_mode *newmode;
Jani Nikulad9278b42016-01-08 13:21:51 +02002780 u8 vic = drm_match_cea_mode(mode);
Ville Syrjäläe6e79202013-05-31 15:23:41 +03002781 unsigned int clock1, clock2;
2782
Jani Nikulad9278b42016-01-08 13:21:51 +02002783 if (drm_valid_cea_vic(vic)) {
2784 cea_mode = &edid_cea_modes[vic];
Lespiau, Damien3f2f6532013-08-19 16:58:55 +01002785 clock2 = cea_mode_alternate_clock(cea_mode);
2786 } else {
Jani Nikulad9278b42016-01-08 13:21:51 +02002787 vic = drm_match_hdmi_mode(mode);
2788 if (drm_valid_hdmi_vic(vic)) {
2789 cea_mode = &edid_4k_modes[vic];
Lespiau, Damien3f2f6532013-08-19 16:58:55 +01002790 clock2 = hdmi_mode_alternate_clock(cea_mode);
2791 }
2792 }
2793
2794 if (!cea_mode)
Ville Syrjäläe6e79202013-05-31 15:23:41 +03002795 continue;
2796
Ville Syrjäläe6e79202013-05-31 15:23:41 +03002797 clock1 = cea_mode->clock;
Ville Syrjäläe6e79202013-05-31 15:23:41 +03002798
2799 if (clock1 == clock2)
2800 continue;
2801
2802 if (mode->clock != clock1 && mode->clock != clock2)
2803 continue;
2804
2805 newmode = drm_mode_duplicate(dev, cea_mode);
2806 if (!newmode)
2807 continue;
2808
Damien Lespiau27130212013-09-25 16:45:28 +01002809 /* Carry over the stereo flags */
2810 newmode->flags |= mode->flags & DRM_MODE_FLAG_3D_MASK;
2811
Ville Syrjäläe6e79202013-05-31 15:23:41 +03002812 /*
2813 * The current mode could be either variant. Make
2814 * sure to pick the "other" clock for the new mode.
2815 */
2816 if (mode->clock != clock1)
2817 newmode->clock = clock1;
2818 else
2819 newmode->clock = clock2;
2820
2821 list_add_tail(&newmode->head, &list);
2822 }
2823
2824 list_for_each_entry_safe(mode, tmp, &list, head) {
2825 list_del(&mode->head);
2826 drm_mode_probed_add(connector, mode);
2827 modes++;
2828 }
2829
2830 return modes;
2831}
Stephane Marchesina4799032012-11-09 16:21:05 +00002832
Thomas Woodaff04ac2013-11-29 15:33:27 +00002833static struct drm_display_mode *
2834drm_display_mode_from_vic_index(struct drm_connector *connector,
2835 const u8 *video_db, u8 video_len,
2836 u8 video_index)
2837{
2838 struct drm_device *dev = connector->dev;
2839 struct drm_display_mode *newmode;
Jani Nikulad9278b42016-01-08 13:21:51 +02002840 u8 vic;
Thomas Woodaff04ac2013-11-29 15:33:27 +00002841
2842 if (video_db == NULL || video_index >= video_len)
2843 return NULL;
2844
2845 /* CEA modes are numbered 1..127 */
Jani Nikulad9278b42016-01-08 13:21:51 +02002846 vic = (video_db[video_index] & 127);
2847 if (!drm_valid_cea_vic(vic))
Thomas Woodaff04ac2013-11-29 15:33:27 +00002848 return NULL;
2849
Jani Nikulad9278b42016-01-08 13:21:51 +02002850 newmode = drm_mode_duplicate(dev, &edid_cea_modes[vic]);
Damien Lespiau409bbf12014-03-03 23:59:07 +00002851 if (!newmode)
2852 return NULL;
2853
Thomas Woodaff04ac2013-11-29 15:33:27 +00002854 newmode->vrefresh = 0;
2855
2856 return newmode;
2857}
2858
Christian Schmidt54ac76f2011-12-19 14:53:16 +00002859static int
Lespiau, Damien13ac3f52013-08-19 16:58:53 +01002860do_cea_modes(struct drm_connector *connector, const u8 *db, u8 len)
Christian Schmidt54ac76f2011-12-19 14:53:16 +00002861{
Thomas Woodaff04ac2013-11-29 15:33:27 +00002862 int i, modes = 0;
Christian Schmidt54ac76f2011-12-19 14:53:16 +00002863
Thomas Woodaff04ac2013-11-29 15:33:27 +00002864 for (i = 0; i < len; i++) {
2865 struct drm_display_mode *mode;
2866 mode = drm_display_mode_from_vic_index(connector, db, len, i);
2867 if (mode) {
2868 drm_mode_probed_add(connector, mode);
2869 modes++;
Christian Schmidt54ac76f2011-12-19 14:53:16 +00002870 }
2871 }
2872
2873 return modes;
2874}
2875
Damien Lespiauc858cfc2013-09-25 16:45:23 +01002876struct stereo_mandatory_mode {
2877 int width, height, vrefresh;
2878 unsigned int flags;
2879};
2880
2881static const struct stereo_mandatory_mode stereo_mandatory_modes[] = {
Damien Lespiauf7e121b2013-09-27 12:11:48 +01002882 { 1920, 1080, 24, DRM_MODE_FLAG_3D_TOP_AND_BOTTOM },
2883 { 1920, 1080, 24, DRM_MODE_FLAG_3D_FRAME_PACKING },
Damien Lespiauc858cfc2013-09-25 16:45:23 +01002884 { 1920, 1080, 50,
2885 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_3D_SIDE_BY_SIDE_HALF },
2886 { 1920, 1080, 60,
2887 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_3D_SIDE_BY_SIDE_HALF },
Damien Lespiauf7e121b2013-09-27 12:11:48 +01002888 { 1280, 720, 50, DRM_MODE_FLAG_3D_TOP_AND_BOTTOM },
2889 { 1280, 720, 50, DRM_MODE_FLAG_3D_FRAME_PACKING },
2890 { 1280, 720, 60, DRM_MODE_FLAG_3D_TOP_AND_BOTTOM },
2891 { 1280, 720, 60, DRM_MODE_FLAG_3D_FRAME_PACKING }
Damien Lespiauc858cfc2013-09-25 16:45:23 +01002892};
2893
2894static bool
2895stereo_match_mandatory(const struct drm_display_mode *mode,
2896 const struct stereo_mandatory_mode *stereo_mode)
2897{
2898 unsigned int interlaced = mode->flags & DRM_MODE_FLAG_INTERLACE;
2899
2900 return mode->hdisplay == stereo_mode->width &&
2901 mode->vdisplay == stereo_mode->height &&
2902 interlaced == (stereo_mode->flags & DRM_MODE_FLAG_INTERLACE) &&
2903 drm_mode_vrefresh(mode) == stereo_mode->vrefresh;
2904}
2905
Damien Lespiauc858cfc2013-09-25 16:45:23 +01002906static int add_hdmi_mandatory_stereo_modes(struct drm_connector *connector)
2907{
2908 struct drm_device *dev = connector->dev;
2909 const struct drm_display_mode *mode;
2910 struct list_head stereo_modes;
Damien Lespiauf7e121b2013-09-27 12:11:48 +01002911 int modes = 0, i;
Damien Lespiauc858cfc2013-09-25 16:45:23 +01002912
2913 INIT_LIST_HEAD(&stereo_modes);
2914
2915 list_for_each_entry(mode, &connector->probed_modes, head) {
Damien Lespiauf7e121b2013-09-27 12:11:48 +01002916 for (i = 0; i < ARRAY_SIZE(stereo_mandatory_modes); i++) {
2917 const struct stereo_mandatory_mode *mandatory;
Damien Lespiauc858cfc2013-09-25 16:45:23 +01002918 struct drm_display_mode *new_mode;
2919
Damien Lespiauf7e121b2013-09-27 12:11:48 +01002920 if (!stereo_match_mandatory(mode,
2921 &stereo_mandatory_modes[i]))
2922 continue;
Damien Lespiauc858cfc2013-09-25 16:45:23 +01002923
Damien Lespiauf7e121b2013-09-27 12:11:48 +01002924 mandatory = &stereo_mandatory_modes[i];
Damien Lespiauc858cfc2013-09-25 16:45:23 +01002925 new_mode = drm_mode_duplicate(dev, mode);
2926 if (!new_mode)
2927 continue;
2928
Damien Lespiauf7e121b2013-09-27 12:11:48 +01002929 new_mode->flags |= mandatory->flags;
Damien Lespiauc858cfc2013-09-25 16:45:23 +01002930 list_add_tail(&new_mode->head, &stereo_modes);
2931 modes++;
Damien Lespiauf7e121b2013-09-27 12:11:48 +01002932 }
Damien Lespiauc858cfc2013-09-25 16:45:23 +01002933 }
2934
2935 list_splice_tail(&stereo_modes, &connector->probed_modes);
2936
2937 return modes;
2938}
2939
Damien Lespiau1deee8d2013-09-25 16:45:24 +01002940static int add_hdmi_mode(struct drm_connector *connector, u8 vic)
2941{
2942 struct drm_device *dev = connector->dev;
2943 struct drm_display_mode *newmode;
2944
Jani Nikulad9278b42016-01-08 13:21:51 +02002945 if (!drm_valid_hdmi_vic(vic)) {
Damien Lespiau1deee8d2013-09-25 16:45:24 +01002946 DRM_ERROR("Unknown HDMI VIC: %d\n", vic);
2947 return 0;
2948 }
2949
2950 newmode = drm_mode_duplicate(dev, &edid_4k_modes[vic]);
2951 if (!newmode)
2952 return 0;
2953
2954 drm_mode_probed_add(connector, newmode);
2955
2956 return 1;
2957}
2958
Thomas Woodfbf46022013-10-16 15:58:50 +01002959static int add_3d_struct_modes(struct drm_connector *connector, u16 structure,
2960 const u8 *video_db, u8 video_len, u8 video_index)
2961{
Thomas Woodfbf46022013-10-16 15:58:50 +01002962 struct drm_display_mode *newmode;
2963 int modes = 0;
Thomas Woodfbf46022013-10-16 15:58:50 +01002964
2965 if (structure & (1 << 0)) {
Thomas Woodaff04ac2013-11-29 15:33:27 +00002966 newmode = drm_display_mode_from_vic_index(connector, video_db,
2967 video_len,
2968 video_index);
Thomas Woodfbf46022013-10-16 15:58:50 +01002969 if (newmode) {
2970 newmode->flags |= DRM_MODE_FLAG_3D_FRAME_PACKING;
2971 drm_mode_probed_add(connector, newmode);
2972 modes++;
2973 }
2974 }
2975 if (structure & (1 << 6)) {
Thomas Woodaff04ac2013-11-29 15:33:27 +00002976 newmode = drm_display_mode_from_vic_index(connector, video_db,
2977 video_len,
2978 video_index);
Thomas Woodfbf46022013-10-16 15:58:50 +01002979 if (newmode) {
2980 newmode->flags |= DRM_MODE_FLAG_3D_TOP_AND_BOTTOM;
2981 drm_mode_probed_add(connector, newmode);
2982 modes++;
2983 }
2984 }
2985 if (structure & (1 << 8)) {
Thomas Woodaff04ac2013-11-29 15:33:27 +00002986 newmode = drm_display_mode_from_vic_index(connector, video_db,
2987 video_len,
2988 video_index);
Thomas Woodfbf46022013-10-16 15:58:50 +01002989 if (newmode) {
Thomas Wood89570ee2013-11-28 15:35:04 +00002990 newmode->flags |= DRM_MODE_FLAG_3D_SIDE_BY_SIDE_HALF;
Thomas Woodfbf46022013-10-16 15:58:50 +01002991 drm_mode_probed_add(connector, newmode);
2992 modes++;
2993 }
2994 }
2995
2996 return modes;
2997}
2998
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01002999/*
3000 * do_hdmi_vsdb_modes - Parse the HDMI Vendor Specific data block
3001 * @connector: connector corresponding to the HDMI sink
3002 * @db: start of the CEA vendor specific block
3003 * @len: length of the CEA block payload, ie. one can access up to db[len]
3004 *
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003005 * Parses the HDMI VSDB looking for modes to add to @connector. This function
3006 * also adds the stereo 3d modes when applicable.
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01003007 */
3008static int
Thomas Woodfbf46022013-10-16 15:58:50 +01003009do_hdmi_vsdb_modes(struct drm_connector *connector, const u8 *db, u8 len,
3010 const u8 *video_db, u8 video_len)
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01003011{
Thomas Wood0e5083aa2013-11-29 18:18:58 +00003012 int modes = 0, offset = 0, i, multi_present = 0, multi_len;
Thomas Woodfbf46022013-10-16 15:58:50 +01003013 u8 vic_len, hdmi_3d_len = 0;
3014 u16 mask;
3015 u16 structure_all;
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01003016
3017 if (len < 8)
3018 goto out;
3019
3020 /* no HDMI_Video_Present */
3021 if (!(db[8] & (1 << 5)))
3022 goto out;
3023
3024 /* Latency_Fields_Present */
3025 if (db[8] & (1 << 7))
3026 offset += 2;
3027
3028 /* I_Latency_Fields_Present */
3029 if (db[8] & (1 << 6))
3030 offset += 2;
3031
3032 /* the declared length is not long enough for the 2 first bytes
3033 * of additional video format capabilities */
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003034 if (len < (8 + offset + 2))
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01003035 goto out;
3036
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003037 /* 3D_Present */
3038 offset++;
Thomas Woodfbf46022013-10-16 15:58:50 +01003039 if (db[8 + offset] & (1 << 7)) {
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003040 modes += add_hdmi_mandatory_stereo_modes(connector);
3041
Thomas Woodfbf46022013-10-16 15:58:50 +01003042 /* 3D_Multi_present */
3043 multi_present = (db[8 + offset] & 0x60) >> 5;
3044 }
3045
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003046 offset++;
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01003047 vic_len = db[8 + offset] >> 5;
Thomas Woodfbf46022013-10-16 15:58:50 +01003048 hdmi_3d_len = db[8 + offset] & 0x1f;
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01003049
3050 for (i = 0; i < vic_len && len >= (9 + offset + i); i++) {
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01003051 u8 vic;
3052
3053 vic = db[9 + offset + i];
Damien Lespiau1deee8d2013-09-25 16:45:24 +01003054 modes += add_hdmi_mode(connector, vic);
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01003055 }
Thomas Woodfbf46022013-10-16 15:58:50 +01003056 offset += 1 + vic_len;
3057
Thomas Wood0e5083aa2013-11-29 18:18:58 +00003058 if (multi_present == 1)
3059 multi_len = 2;
3060 else if (multi_present == 2)
3061 multi_len = 4;
Thomas Woodfbf46022013-10-16 15:58:50 +01003062 else
Thomas Wood0e5083aa2013-11-29 18:18:58 +00003063 multi_len = 0;
Thomas Woodfbf46022013-10-16 15:58:50 +01003064
Thomas Wood0e5083aa2013-11-29 18:18:58 +00003065 if (len < (8 + offset + hdmi_3d_len - 1))
3066 goto out;
3067
3068 if (hdmi_3d_len < multi_len)
3069 goto out;
3070
3071 if (multi_present == 1 || multi_present == 2) {
3072 /* 3D_Structure_ALL */
3073 structure_all = (db[8 + offset] << 8) | db[9 + offset];
3074
3075 /* check if 3D_MASK is present */
3076 if (multi_present == 2)
3077 mask = (db[10 + offset] << 8) | db[11 + offset];
3078 else
3079 mask = 0xffff;
3080
3081 for (i = 0; i < 16; i++) {
3082 if (mask & (1 << i))
3083 modes += add_3d_struct_modes(connector,
3084 structure_all,
3085 video_db,
3086 video_len, i);
3087 }
3088 }
3089
3090 offset += multi_len;
3091
3092 for (i = 0; i < (hdmi_3d_len - multi_len); i++) {
3093 int vic_index;
3094 struct drm_display_mode *newmode = NULL;
3095 unsigned int newflag = 0;
3096 bool detail_present;
3097
3098 detail_present = ((db[8 + offset + i] & 0x0f) > 7);
3099
3100 if (detail_present && (i + 1 == hdmi_3d_len - multi_len))
3101 break;
3102
3103 /* 2D_VIC_order_X */
3104 vic_index = db[8 + offset + i] >> 4;
3105
3106 /* 3D_Structure_X */
3107 switch (db[8 + offset + i] & 0x0f) {
3108 case 0:
3109 newflag = DRM_MODE_FLAG_3D_FRAME_PACKING;
3110 break;
3111 case 6:
3112 newflag = DRM_MODE_FLAG_3D_TOP_AND_BOTTOM;
3113 break;
3114 case 8:
3115 /* 3D_Detail_X */
3116 if ((db[9 + offset + i] >> 4) == 1)
3117 newflag = DRM_MODE_FLAG_3D_SIDE_BY_SIDE_HALF;
3118 break;
3119 }
3120
3121 if (newflag != 0) {
3122 newmode = drm_display_mode_from_vic_index(connector,
3123 video_db,
3124 video_len,
3125 vic_index);
3126
3127 if (newmode) {
3128 newmode->flags |= newflag;
3129 drm_mode_probed_add(connector, newmode);
3130 modes++;
3131 }
3132 }
3133
3134 if (detail_present)
3135 i++;
Thomas Woodfbf46022013-10-16 15:58:50 +01003136 }
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01003137
3138out:
3139 return modes;
3140}
3141
Christian Schmidt54ac76f2011-12-19 14:53:16 +00003142static int
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00003143cea_db_payload_len(const u8 *db)
3144{
3145 return db[0] & 0x1f;
3146}
3147
3148static int
3149cea_db_tag(const u8 *db)
3150{
3151 return db[0] >> 5;
3152}
3153
3154static int
3155cea_revision(const u8 *cea)
3156{
3157 return cea[1];
3158}
3159
3160static int
3161cea_db_offsets(const u8 *cea, int *start, int *end)
3162{
3163 /* Data block offset in CEA extension block */
3164 *start = 4;
3165 *end = cea[2];
3166 if (*end == 0)
3167 *end = 127;
3168 if (*end < 4 || *end > 127)
3169 return -ERANGE;
3170 return 0;
3171}
3172
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01003173static bool cea_db_is_hdmi_vsdb(const u8 *db)
3174{
3175 int hdmi_id;
3176
3177 if (cea_db_tag(db) != VENDOR_BLOCK)
3178 return false;
3179
3180 if (cea_db_payload_len(db) < 5)
3181 return false;
3182
3183 hdmi_id = db[1] | (db[2] << 8) | (db[3] << 16);
3184
Lespiau, Damien6cb3b7f2013-08-19 16:59:05 +01003185 return hdmi_id == HDMI_IEEE_OUI;
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01003186}
3187
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00003188#define for_each_cea_db(cea, i, start, end) \
3189 for ((i) = (start); (i) < (end) && (i) + cea_db_payload_len(&(cea)[(i)]) < (end); (i) += cea_db_payload_len(&(cea)[(i)]) + 1)
3190
3191static int
Christian Schmidt54ac76f2011-12-19 14:53:16 +00003192add_cea_modes(struct drm_connector *connector, struct edid *edid)
3193{
Lespiau, Damien13ac3f52013-08-19 16:58:53 +01003194 const u8 *cea = drm_find_cea_extension(edid);
Thomas Woodfbf46022013-10-16 15:58:50 +01003195 const u8 *db, *hdmi = NULL, *video = NULL;
3196 u8 dbl, hdmi_len, video_len = 0;
Christian Schmidt54ac76f2011-12-19 14:53:16 +00003197 int modes = 0;
3198
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00003199 if (cea && cea_revision(cea) >= 3) {
3200 int i, start, end;
3201
3202 if (cea_db_offsets(cea, &start, &end))
3203 return 0;
3204
3205 for_each_cea_db(cea, i, start, end) {
3206 db = &cea[i];
3207 dbl = cea_db_payload_len(db);
3208
Thomas Woodfbf46022013-10-16 15:58:50 +01003209 if (cea_db_tag(db) == VIDEO_BLOCK) {
3210 video = db + 1;
3211 video_len = dbl;
3212 modes += do_cea_modes(connector, video, dbl);
3213 }
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003214 else if (cea_db_is_hdmi_vsdb(db)) {
3215 hdmi = db;
3216 hdmi_len = dbl;
3217 }
Christian Schmidt54ac76f2011-12-19 14:53:16 +00003218 }
3219 }
3220
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003221 /*
3222 * We parse the HDMI VSDB after having added the cea modes as we will
3223 * be patching their flags when the sink supports stereo 3D.
3224 */
3225 if (hdmi)
Thomas Woodfbf46022013-10-16 15:58:50 +01003226 modes += do_hdmi_vsdb_modes(connector, hdmi, hdmi_len, video,
3227 video_len);
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003228
Christian Schmidt54ac76f2011-12-19 14:53:16 +00003229 return modes;
3230}
3231
Ville Syrjäläfa3a7342015-10-08 11:43:32 +03003232static void fixup_detailed_cea_mode_clock(struct drm_display_mode *mode)
3233{
3234 const struct drm_display_mode *cea_mode;
3235 int clock1, clock2, clock;
Jani Nikulad9278b42016-01-08 13:21:51 +02003236 u8 vic;
Ville Syrjäläfa3a7342015-10-08 11:43:32 +03003237 const char *type;
3238
Ville Syrjälä4c6bcf42015-11-16 21:05:12 +02003239 /*
3240 * allow 5kHz clock difference either way to account for
3241 * the 10kHz clock resolution limit of detailed timings.
3242 */
Jani Nikulad9278b42016-01-08 13:21:51 +02003243 vic = drm_match_cea_mode_clock_tolerance(mode, 5);
3244 if (drm_valid_cea_vic(vic)) {
Ville Syrjäläfa3a7342015-10-08 11:43:32 +03003245 type = "CEA";
Jani Nikulad9278b42016-01-08 13:21:51 +02003246 cea_mode = &edid_cea_modes[vic];
Ville Syrjäläfa3a7342015-10-08 11:43:32 +03003247 clock1 = cea_mode->clock;
3248 clock2 = cea_mode_alternate_clock(cea_mode);
3249 } else {
Jani Nikulad9278b42016-01-08 13:21:51 +02003250 vic = drm_match_hdmi_mode_clock_tolerance(mode, 5);
3251 if (drm_valid_hdmi_vic(vic)) {
Ville Syrjäläfa3a7342015-10-08 11:43:32 +03003252 type = "HDMI";
Jani Nikulad9278b42016-01-08 13:21:51 +02003253 cea_mode = &edid_4k_modes[vic];
Ville Syrjäläfa3a7342015-10-08 11:43:32 +03003254 clock1 = cea_mode->clock;
3255 clock2 = hdmi_mode_alternate_clock(cea_mode);
3256 } else {
3257 return;
3258 }
3259 }
3260
3261 /* pick whichever is closest */
3262 if (abs(mode->clock - clock1) < abs(mode->clock - clock2))
3263 clock = clock1;
3264 else
3265 clock = clock2;
3266
3267 if (mode->clock == clock)
3268 return;
3269
3270 DRM_DEBUG("detailed mode matches %s VIC %d, adjusting clock %d -> %d\n",
Jani Nikulad9278b42016-01-08 13:21:51 +02003271 type, vic, mode->clock, clock);
Ville Syrjäläfa3a7342015-10-08 11:43:32 +03003272 mode->clock = clock;
3273}
3274
Wu Fengguang76adaa342011-09-05 14:23:20 +08003275static void
Ville Syrjälä23ebf8b2016-09-28 16:51:41 +03003276drm_parse_hdmi_vsdb_audio(struct drm_connector *connector, const u8 *db)
Wu Fengguang76adaa342011-09-05 14:23:20 +08003277{
Ville Syrjälä85040722012-08-16 14:55:05 +00003278 u8 len = cea_db_payload_len(db);
Wu Fengguang76adaa342011-09-05 14:23:20 +08003279
Ville Syrjälä23ebf8b2016-09-28 16:51:41 +03003280 if (len >= 6)
Ville Syrjälä85040722012-08-16 14:55:05 +00003281 connector->eld[5] |= (db[6] >> 7) << 1; /* Supports_AI */
Ville Syrjälä85040722012-08-16 14:55:05 +00003282 if (len >= 8) {
3283 connector->latency_present[0] = db[8] >> 7;
3284 connector->latency_present[1] = (db[8] >> 6) & 1;
3285 }
3286 if (len >= 9)
3287 connector->video_latency[0] = db[9];
3288 if (len >= 10)
3289 connector->audio_latency[0] = db[10];
3290 if (len >= 11)
3291 connector->video_latency[1] = db[11];
3292 if (len >= 12)
3293 connector->audio_latency[1] = db[12];
Wu Fengguang76adaa342011-09-05 14:23:20 +08003294
Ville Syrjälä23ebf8b2016-09-28 16:51:41 +03003295 DRM_DEBUG_KMS("HDMI: latency present %d %d, "
3296 "video latency %d %d, "
3297 "audio latency %d %d\n",
3298 connector->latency_present[0],
3299 connector->latency_present[1],
3300 connector->video_latency[0],
3301 connector->video_latency[1],
3302 connector->audio_latency[0],
3303 connector->audio_latency[1]);
Wu Fengguang76adaa342011-09-05 14:23:20 +08003304}
3305
3306static void
3307monitor_name(struct detailed_timing *t, void *data)
3308{
3309 if (t->data.other_data.type == EDID_DETAIL_MONITOR_NAME)
3310 *(u8 **)data = t->data.other_data.data.str.str;
3311}
3312
Jim Bride59f7c0f2016-04-14 10:18:35 -07003313static int get_monitor_name(struct edid *edid, char name[13])
3314{
3315 char *edid_name = NULL;
3316 int mnl;
3317
3318 if (!edid || !name)
3319 return 0;
3320
3321 drm_for_each_detailed_block((u8 *)edid, monitor_name, &edid_name);
3322 for (mnl = 0; edid_name && mnl < 13; mnl++) {
3323 if (edid_name[mnl] == 0x0a)
3324 break;
3325
3326 name[mnl] = edid_name[mnl];
3327 }
3328
3329 return mnl;
3330}
3331
3332/**
3333 * drm_edid_get_monitor_name - fetch the monitor name from the edid
3334 * @edid: monitor EDID information
3335 * @name: pointer to a character array to hold the name of the monitor
3336 * @bufsize: The size of the name buffer (should be at least 14 chars.)
3337 *
3338 */
3339void drm_edid_get_monitor_name(struct edid *edid, char *name, int bufsize)
3340{
3341 int name_length;
3342 char buf[13];
3343
3344 if (bufsize <= 0)
3345 return;
3346
3347 name_length = min(get_monitor_name(edid, buf), bufsize - 1);
3348 memcpy(name, buf, name_length);
3349 name[name_length] = '\0';
3350}
3351EXPORT_SYMBOL(drm_edid_get_monitor_name);
3352
Wu Fengguang76adaa342011-09-05 14:23:20 +08003353/**
3354 * drm_edid_to_eld - build ELD from EDID
3355 * @connector: connector corresponding to the HDMI/DP sink
3356 * @edid: EDID to parse
3357 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02003358 * Fill the ELD (EDID-Like Data) buffer for passing to the audio driver. The
Jani Nikula9bf2ce42017-11-01 16:20:58 +02003359 * HDCP and Port_ID ELD fields are left for the graphics driver to fill in.
Wu Fengguang76adaa342011-09-05 14:23:20 +08003360 */
3361void drm_edid_to_eld(struct drm_connector *connector, struct edid *edid)
3362{
3363 uint8_t *eld = connector->eld;
3364 u8 *cea;
Wu Fengguang76adaa342011-09-05 14:23:20 +08003365 u8 *db;
Ville Syrjälä7c018782016-03-09 22:07:46 +02003366 int total_sad_count = 0;
Wu Fengguang76adaa342011-09-05 14:23:20 +08003367 int mnl;
3368 int dbl;
3369
3370 memset(eld, 0, sizeof(connector->eld));
3371
Ville Syrjälä85c91582016-09-28 16:51:34 +03003372 connector->latency_present[0] = false;
3373 connector->latency_present[1] = false;
3374 connector->video_latency[0] = 0;
3375 connector->audio_latency[0] = 0;
3376 connector->video_latency[1] = 0;
3377 connector->audio_latency[1] = 0;
3378
Wu Fengguang76adaa342011-09-05 14:23:20 +08003379 cea = drm_find_cea_extension(edid);
3380 if (!cea) {
3381 DRM_DEBUG_KMS("ELD: no CEA Extension found\n");
3382 return;
3383 }
3384
Jim Bride59f7c0f2016-04-14 10:18:35 -07003385 mnl = get_monitor_name(edid, eld + 20);
3386
Wu Fengguang76adaa342011-09-05 14:23:20 +08003387 eld[4] = (cea[1] << 5) | mnl;
3388 DRM_DEBUG_KMS("ELD monitor %s\n", eld + 20);
3389
3390 eld[0] = 2 << 3; /* ELD version: 2 */
3391
3392 eld[16] = edid->mfg_id[0];
3393 eld[17] = edid->mfg_id[1];
3394 eld[18] = edid->prod_code[0];
3395 eld[19] = edid->prod_code[1];
3396
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00003397 if (cea_revision(cea) >= 3) {
3398 int i, start, end;
3399
3400 if (cea_db_offsets(cea, &start, &end)) {
3401 start = 0;
3402 end = 0;
3403 }
3404
3405 for_each_cea_db(cea, i, start, end) {
3406 db = &cea[i];
3407 dbl = cea_db_payload_len(db);
3408
3409 switch (cea_db_tag(db)) {
Ville Syrjälä7c018782016-03-09 22:07:46 +02003410 int sad_count;
3411
Christian Schmidta0ab7342011-12-19 20:03:38 +01003412 case AUDIO_BLOCK:
3413 /* Audio Data Block, contains SADs */
Ville Syrjälä7c018782016-03-09 22:07:46 +02003414 sad_count = min(dbl / 3, 15 - total_sad_count);
3415 if (sad_count >= 1)
3416 memcpy(eld + 20 + mnl + total_sad_count * 3,
3417 &db[1], sad_count * 3);
3418 total_sad_count += sad_count;
Christian Schmidta0ab7342011-12-19 20:03:38 +01003419 break;
3420 case SPEAKER_BLOCK:
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00003421 /* Speaker Allocation Data Block */
3422 if (dbl >= 1)
3423 eld[7] = db[1];
Christian Schmidta0ab7342011-12-19 20:03:38 +01003424 break;
3425 case VENDOR_BLOCK:
3426 /* HDMI Vendor-Specific Data Block */
Ville Syrjälä14f77fd2012-08-16 14:55:06 +00003427 if (cea_db_is_hdmi_vsdb(db))
Ville Syrjälä23ebf8b2016-09-28 16:51:41 +03003428 drm_parse_hdmi_vsdb_audio(connector, db);
Christian Schmidta0ab7342011-12-19 20:03:38 +01003429 break;
3430 default:
3431 break;
3432 }
Wu Fengguang76adaa342011-09-05 14:23:20 +08003433 }
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00003434 }
Ville Syrjälä7c018782016-03-09 22:07:46 +02003435 eld[5] |= total_sad_count << 4;
Wu Fengguang76adaa342011-09-05 14:23:20 +08003436
Jani Nikula9bf2ce42017-11-01 16:20:58 +02003437 if (connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort ||
3438 connector->connector_type == DRM_MODE_CONNECTOR_eDP)
3439 eld[DRM_ELD_SAD_COUNT_CONN_TYPE] |= DRM_ELD_CONN_TYPE_DP;
3440 else
3441 eld[DRM_ELD_SAD_COUNT_CONN_TYPE] |= DRM_ELD_CONN_TYPE_HDMI;
3442
Jani Nikula938fd8a2014-10-28 16:20:48 +02003443 eld[DRM_ELD_BASELINE_ELD_LEN] =
3444 DIV_ROUND_UP(drm_eld_calc_baseline_block_size(eld), 4);
3445
3446 DRM_DEBUG_KMS("ELD size %d, SAD count %d\n",
Ville Syrjälä7c018782016-03-09 22:07:46 +02003447 drm_eld_size(eld), total_sad_count);
Wu Fengguang76adaa342011-09-05 14:23:20 +08003448}
3449EXPORT_SYMBOL(drm_edid_to_eld);
3450
3451/**
Rafał Miłeckife214162013-04-19 19:01:25 +02003452 * drm_edid_to_sad - extracts SADs from EDID
3453 * @edid: EDID to parse
3454 * @sads: pointer that will be set to the extracted SADs
3455 *
3456 * Looks for CEA EDID block and extracts SADs (Short Audio Descriptors) from it.
Rafał Miłeckife214162013-04-19 19:01:25 +02003457 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02003458 * Note: The returned pointer needs to be freed using kfree().
3459 *
3460 * Return: The number of found SADs or negative number on error.
Rafał Miłeckife214162013-04-19 19:01:25 +02003461 */
3462int drm_edid_to_sad(struct edid *edid, struct cea_sad **sads)
3463{
3464 int count = 0;
3465 int i, start, end, dbl;
3466 u8 *cea;
3467
3468 cea = drm_find_cea_extension(edid);
3469 if (!cea) {
3470 DRM_DEBUG_KMS("SAD: no CEA Extension found\n");
3471 return -ENOENT;
3472 }
3473
3474 if (cea_revision(cea) < 3) {
3475 DRM_DEBUG_KMS("SAD: wrong CEA revision\n");
3476 return -ENOTSUPP;
3477 }
3478
3479 if (cea_db_offsets(cea, &start, &end)) {
3480 DRM_DEBUG_KMS("SAD: invalid data block offsets\n");
3481 return -EPROTO;
3482 }
3483
3484 for_each_cea_db(cea, i, start, end) {
3485 u8 *db = &cea[i];
3486
3487 if (cea_db_tag(db) == AUDIO_BLOCK) {
3488 int j;
3489 dbl = cea_db_payload_len(db);
3490
3491 count = dbl / 3; /* SAD is 3B */
3492 *sads = kcalloc(count, sizeof(**sads), GFP_KERNEL);
3493 if (!*sads)
3494 return -ENOMEM;
3495 for (j = 0; j < count; j++) {
3496 u8 *sad = &db[1 + j * 3];
3497
3498 (*sads)[j].format = (sad[0] & 0x78) >> 3;
3499 (*sads)[j].channels = sad[0] & 0x7;
3500 (*sads)[j].freq = sad[1] & 0x7F;
3501 (*sads)[j].byte2 = sad[2];
3502 }
3503 break;
3504 }
3505 }
3506
3507 return count;
3508}
3509EXPORT_SYMBOL(drm_edid_to_sad);
3510
3511/**
Alex Deucherd105f472013-07-25 15:55:32 -04003512 * drm_edid_to_speaker_allocation - extracts Speaker Allocation Data Blocks from EDID
3513 * @edid: EDID to parse
3514 * @sadb: pointer to the speaker block
3515 *
3516 * Looks for CEA EDID block and extracts the Speaker Allocation Data Block from it.
Alex Deucherd105f472013-07-25 15:55:32 -04003517 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02003518 * Note: The returned pointer needs to be freed using kfree().
3519 *
3520 * Return: The number of found Speaker Allocation Blocks or negative number on
3521 * error.
Alex Deucherd105f472013-07-25 15:55:32 -04003522 */
3523int drm_edid_to_speaker_allocation(struct edid *edid, u8 **sadb)
3524{
3525 int count = 0;
3526 int i, start, end, dbl;
3527 const u8 *cea;
3528
3529 cea = drm_find_cea_extension(edid);
3530 if (!cea) {
3531 DRM_DEBUG_KMS("SAD: no CEA Extension found\n");
3532 return -ENOENT;
3533 }
3534
3535 if (cea_revision(cea) < 3) {
3536 DRM_DEBUG_KMS("SAD: wrong CEA revision\n");
3537 return -ENOTSUPP;
3538 }
3539
3540 if (cea_db_offsets(cea, &start, &end)) {
3541 DRM_DEBUG_KMS("SAD: invalid data block offsets\n");
3542 return -EPROTO;
3543 }
3544
3545 for_each_cea_db(cea, i, start, end) {
3546 const u8 *db = &cea[i];
3547
3548 if (cea_db_tag(db) == SPEAKER_BLOCK) {
3549 dbl = cea_db_payload_len(db);
3550
3551 /* Speaker Allocation Data Block */
3552 if (dbl == 3) {
Benoit Taine89086bc2014-05-26 17:21:22 +02003553 *sadb = kmemdup(&db[1], dbl, GFP_KERNEL);
Alex Deucher618e3772013-09-27 18:46:09 -04003554 if (!*sadb)
3555 return -ENOMEM;
Alex Deucherd105f472013-07-25 15:55:32 -04003556 count = dbl;
3557 break;
3558 }
3559 }
3560 }
3561
3562 return count;
3563}
3564EXPORT_SYMBOL(drm_edid_to_speaker_allocation);
3565
3566/**
Thierry Redingdb6cf8332014-04-29 11:44:34 +02003567 * drm_av_sync_delay - compute the HDMI/DP sink audio-video sync delay
Wu Fengguang76adaa342011-09-05 14:23:20 +08003568 * @connector: connector associated with the HDMI/DP sink
3569 * @mode: the display mode
Thierry Redingdb6cf8332014-04-29 11:44:34 +02003570 *
3571 * Return: The HDMI/DP sink's audio-video sync delay in milliseconds or 0 if
3572 * the sink doesn't support audio or video.
Wu Fengguang76adaa342011-09-05 14:23:20 +08003573 */
3574int drm_av_sync_delay(struct drm_connector *connector,
Ville Syrjälä3a818d32015-09-07 18:22:58 +03003575 const struct drm_display_mode *mode)
Wu Fengguang76adaa342011-09-05 14:23:20 +08003576{
3577 int i = !!(mode->flags & DRM_MODE_FLAG_INTERLACE);
3578 int a, v;
3579
3580 if (!connector->latency_present[0])
3581 return 0;
3582 if (!connector->latency_present[1])
3583 i = 0;
3584
3585 a = connector->audio_latency[i];
3586 v = connector->video_latency[i];
3587
3588 /*
3589 * HDMI/DP sink doesn't support audio or video?
3590 */
3591 if (a == 255 || v == 255)
3592 return 0;
3593
3594 /*
3595 * Convert raw EDID values to millisecond.
3596 * Treat unknown latency as 0ms.
3597 */
3598 if (a)
3599 a = min(2 * (a - 1), 500);
3600 if (v)
3601 v = min(2 * (v - 1), 500);
3602
3603 return max(v - a, 0);
3604}
3605EXPORT_SYMBOL(drm_av_sync_delay);
3606
3607/**
3608 * drm_select_eld - select one ELD from multiple HDMI/DP sinks
3609 * @encoder: the encoder just changed display mode
Wu Fengguang76adaa342011-09-05 14:23:20 +08003610 *
3611 * It's possible for one encoder to be associated with multiple HDMI/DP sinks.
3612 * The policy is now hard coded to simply use the first HDMI/DP sink's ELD.
Thierry Redingdb6cf8332014-04-29 11:44:34 +02003613 *
3614 * Return: The connector associated with the first HDMI/DP sink that has ELD
3615 * attached to it.
Wu Fengguang76adaa342011-09-05 14:23:20 +08003616 */
Ville Syrjälä9e5a3b52015-09-07 18:22:57 +03003617struct drm_connector *drm_select_eld(struct drm_encoder *encoder)
Wu Fengguang76adaa342011-09-05 14:23:20 +08003618{
3619 struct drm_connector *connector;
3620 struct drm_device *dev = encoder->dev;
3621
Daniel Vetter6e9f7982014-05-29 23:54:47 +02003622 WARN_ON(!mutex_is_locked(&dev->mode_config.mutex));
Sean Paul008f4042014-07-17 11:25:18 -04003623 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Daniel Vetter6e9f7982014-05-29 23:54:47 +02003624
Daniel Vetter9a9f5ce2015-07-09 23:44:34 +02003625 drm_for_each_connector(connector, dev)
Wu Fengguang76adaa342011-09-05 14:23:20 +08003626 if (connector->encoder == encoder && connector->eld[0])
3627 return connector;
3628
3629 return NULL;
3630}
3631EXPORT_SYMBOL(drm_select_eld);
3632
Ma Lingf23c20c2009-03-26 19:26:23 +08003633/**
Thierry Redingdb6cf8332014-04-29 11:44:34 +02003634 * drm_detect_hdmi_monitor - detect whether monitor is HDMI
Ma Lingf23c20c2009-03-26 19:26:23 +08003635 * @edid: monitor EDID information
3636 *
3637 * Parse the CEA extension according to CEA-861-B.
Thierry Redingdb6cf8332014-04-29 11:44:34 +02003638 *
3639 * Return: True if the monitor is HDMI, false if not or unknown.
Ma Lingf23c20c2009-03-26 19:26:23 +08003640 */
3641bool drm_detect_hdmi_monitor(struct edid *edid)
3642{
Zhenyu Wang8fe97902010-09-19 14:27:28 +08003643 u8 *edid_ext;
Ville Syrjälä14f77fd2012-08-16 14:55:06 +00003644 int i;
Ma Lingf23c20c2009-03-26 19:26:23 +08003645 int start_offset, end_offset;
Ma Lingf23c20c2009-03-26 19:26:23 +08003646
Zhenyu Wang8fe97902010-09-19 14:27:28 +08003647 edid_ext = drm_find_cea_extension(edid);
3648 if (!edid_ext)
Ville Syrjälä14f77fd2012-08-16 14:55:06 +00003649 return false;
Ma Lingf23c20c2009-03-26 19:26:23 +08003650
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00003651 if (cea_db_offsets(edid_ext, &start_offset, &end_offset))
Ville Syrjälä14f77fd2012-08-16 14:55:06 +00003652 return false;
Ma Lingf23c20c2009-03-26 19:26:23 +08003653
3654 /*
3655 * Because HDMI identifier is in Vendor Specific Block,
3656 * search it from all data blocks of CEA extension.
3657 */
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00003658 for_each_cea_db(edid_ext, i, start_offset, end_offset) {
Ville Syrjälä14f77fd2012-08-16 14:55:06 +00003659 if (cea_db_is_hdmi_vsdb(&edid_ext[i]))
3660 return true;
Ma Lingf23c20c2009-03-26 19:26:23 +08003661 }
3662
Ville Syrjälä14f77fd2012-08-16 14:55:06 +00003663 return false;
Ma Lingf23c20c2009-03-26 19:26:23 +08003664}
3665EXPORT_SYMBOL(drm_detect_hdmi_monitor);
3666
Dave Airlief453ba02008-11-07 14:05:41 -08003667/**
Zhenyu Wang8fe97902010-09-19 14:27:28 +08003668 * drm_detect_monitor_audio - check monitor audio capability
Daniel Vetterfc668112014-01-21 12:02:26 +01003669 * @edid: EDID block to scan
Zhenyu Wang8fe97902010-09-19 14:27:28 +08003670 *
3671 * Monitor should have CEA extension block.
3672 * If monitor has 'basic audio', but no CEA audio blocks, it's 'basic
3673 * audio' only. If there is any audio extension block and supported
3674 * audio format, assume at least 'basic audio' support, even if 'basic
3675 * audio' is not defined in EDID.
3676 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02003677 * Return: True if the monitor supports audio, false otherwise.
Zhenyu Wang8fe97902010-09-19 14:27:28 +08003678 */
3679bool drm_detect_monitor_audio(struct edid *edid)
3680{
3681 u8 *edid_ext;
3682 int i, j;
3683 bool has_audio = false;
3684 int start_offset, end_offset;
3685
3686 edid_ext = drm_find_cea_extension(edid);
3687 if (!edid_ext)
3688 goto end;
3689
3690 has_audio = ((edid_ext[3] & EDID_BASIC_AUDIO) != 0);
3691
3692 if (has_audio) {
3693 DRM_DEBUG_KMS("Monitor has basic audio support\n");
3694 goto end;
3695 }
3696
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00003697 if (cea_db_offsets(edid_ext, &start_offset, &end_offset))
3698 goto end;
Zhenyu Wang8fe97902010-09-19 14:27:28 +08003699
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00003700 for_each_cea_db(edid_ext, i, start_offset, end_offset) {
3701 if (cea_db_tag(&edid_ext[i]) == AUDIO_BLOCK) {
Zhenyu Wang8fe97902010-09-19 14:27:28 +08003702 has_audio = true;
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00003703 for (j = 1; j < cea_db_payload_len(&edid_ext[i]) + 1; j += 3)
Zhenyu Wang8fe97902010-09-19 14:27:28 +08003704 DRM_DEBUG_KMS("CEA audio format %d\n",
3705 (edid_ext[i + j] >> 3) & 0xf);
3706 goto end;
3707 }
3708 }
3709end:
3710 return has_audio;
3711}
3712EXPORT_SYMBOL(drm_detect_monitor_audio);
3713
3714/**
Ville Syrjäläb1edd6a2013-01-17 16:31:30 +02003715 * drm_rgb_quant_range_selectable - is RGB quantization range selectable?
Daniel Vetterfc668112014-01-21 12:02:26 +01003716 * @edid: EDID block to scan
Ville Syrjäläb1edd6a2013-01-17 16:31:30 +02003717 *
3718 * Check whether the monitor reports the RGB quantization range selection
3719 * as supported. The AVI infoframe can then be used to inform the monitor
3720 * which quantization range (full or limited) is used.
Thierry Redingdb6cf8332014-04-29 11:44:34 +02003721 *
3722 * Return: True if the RGB quantization range is selectable, false otherwise.
Ville Syrjäläb1edd6a2013-01-17 16:31:30 +02003723 */
3724bool drm_rgb_quant_range_selectable(struct edid *edid)
3725{
3726 u8 *edid_ext;
3727 int i, start, end;
3728
3729 edid_ext = drm_find_cea_extension(edid);
3730 if (!edid_ext)
3731 return false;
3732
3733 if (cea_db_offsets(edid_ext, &start, &end))
3734 return false;
3735
3736 for_each_cea_db(edid_ext, i, start, end) {
3737 if (cea_db_tag(&edid_ext[i]) == VIDEO_CAPABILITY_BLOCK &&
3738 cea_db_payload_len(&edid_ext[i]) == 2) {
3739 DRM_DEBUG_KMS("CEA VCDB 0x%02x\n", edid_ext[i + 2]);
3740 return edid_ext[i + 2] & EDID_CEA_VCDB_QS;
3741 }
3742 }
3743
3744 return false;
3745}
3746EXPORT_SYMBOL(drm_rgb_quant_range_selectable);
3747
Ville Syrjälä1cea1462016-09-28 16:51:39 +03003748static void drm_parse_hdmi_deep_color_info(struct drm_connector *connector,
3749 const u8 *hdmi)
Mario Kleinerd0c94692014-03-27 19:59:39 +01003750{
Ville Syrjälä18267502016-09-28 16:51:38 +03003751 struct drm_display_info *info = &connector->display_info;
Mario Kleinerd0c94692014-03-27 19:59:39 +01003752 unsigned int dc_bpc = 0;
3753
Ville Syrjälä1cea1462016-09-28 16:51:39 +03003754 /* HDMI supports at least 8 bpc */
3755 info->bpc = 8;
3756
3757 if (cea_db_payload_len(hdmi) < 6)
3758 return;
3759
3760 if (hdmi[6] & DRM_EDID_HDMI_DC_30) {
3761 dc_bpc = 10;
3762 info->edid_hdmi_dc_modes |= DRM_EDID_HDMI_DC_30;
3763 DRM_DEBUG("%s: HDMI sink does deep color 30.\n",
3764 connector->name);
3765 }
3766
3767 if (hdmi[6] & DRM_EDID_HDMI_DC_36) {
3768 dc_bpc = 12;
3769 info->edid_hdmi_dc_modes |= DRM_EDID_HDMI_DC_36;
3770 DRM_DEBUG("%s: HDMI sink does deep color 36.\n",
3771 connector->name);
3772 }
3773
3774 if (hdmi[6] & DRM_EDID_HDMI_DC_48) {
3775 dc_bpc = 16;
3776 info->edid_hdmi_dc_modes |= DRM_EDID_HDMI_DC_48;
3777 DRM_DEBUG("%s: HDMI sink does deep color 48.\n",
3778 connector->name);
3779 }
3780
3781 if (dc_bpc == 0) {
3782 DRM_DEBUG("%s: No deep color support on this HDMI sink.\n",
3783 connector->name);
3784 return;
3785 }
3786
3787 DRM_DEBUG("%s: Assigning HDMI sink color depth as %d bpc.\n",
3788 connector->name, dc_bpc);
3789 info->bpc = dc_bpc;
3790
3791 /*
3792 * Deep color support mandates RGB444 support for all video
3793 * modes and forbids YCRCB422 support for all video modes per
3794 * HDMI 1.3 spec.
3795 */
3796 info->color_formats = DRM_COLOR_FORMAT_RGB444;
3797
3798 /* YCRCB444 is optional according to spec. */
3799 if (hdmi[6] & DRM_EDID_HDMI_DC_Y444) {
3800 info->color_formats |= DRM_COLOR_FORMAT_YCRCB444;
3801 DRM_DEBUG("%s: HDMI sink does YCRCB444 in deep color.\n",
3802 connector->name);
3803 }
3804
3805 /*
3806 * Spec says that if any deep color mode is supported at all,
3807 * then deep color 36 bit must be supported.
3808 */
3809 if (!(hdmi[6] & DRM_EDID_HDMI_DC_36)) {
3810 DRM_DEBUG("%s: HDMI sink should do DC_36, but does not!\n",
3811 connector->name);
3812 }
3813}
3814
Ville Syrjälä23ebf8b2016-09-28 16:51:41 +03003815static void
3816drm_parse_hdmi_vsdb_video(struct drm_connector *connector, const u8 *db)
3817{
3818 struct drm_display_info *info = &connector->display_info;
3819 u8 len = cea_db_payload_len(db);
3820
3821 if (len >= 6)
3822 info->dvi_dual = db[6] & 1;
3823 if (len >= 7)
3824 info->max_tmds_clock = db[7] * 5000;
3825
3826 DRM_DEBUG_KMS("HDMI: DVI dual %d, "
3827 "max TMDS clock %d kHz\n",
3828 info->dvi_dual,
3829 info->max_tmds_clock);
3830
3831 drm_parse_hdmi_deep_color_info(connector, db);
3832}
3833
Ville Syrjälä1cea1462016-09-28 16:51:39 +03003834static void drm_parse_cea_ext(struct drm_connector *connector,
3835 struct edid *edid)
3836{
3837 struct drm_display_info *info = &connector->display_info;
3838 const u8 *edid_ext;
3839 int i, start, end;
3840
Mario Kleinerd0c94692014-03-27 19:59:39 +01003841 edid_ext = drm_find_cea_extension(edid);
3842 if (!edid_ext)
Ville Syrjälä1cea1462016-09-28 16:51:39 +03003843 return;
Mario Kleinerd0c94692014-03-27 19:59:39 +01003844
Ville Syrjälä1cea1462016-09-28 16:51:39 +03003845 info->cea_rev = edid_ext[1];
Mario Kleinerd0c94692014-03-27 19:59:39 +01003846
Ville Syrjälä1cea1462016-09-28 16:51:39 +03003847 /* The existence of a CEA block should imply RGB support */
3848 info->color_formats = DRM_COLOR_FORMAT_RGB444;
3849 if (edid_ext[3] & EDID_CEA_YCRCB444)
3850 info->color_formats |= DRM_COLOR_FORMAT_YCRCB444;
3851 if (edid_ext[3] & EDID_CEA_YCRCB422)
3852 info->color_formats |= DRM_COLOR_FORMAT_YCRCB422;
Mario Kleinerd0c94692014-03-27 19:59:39 +01003853
Ville Syrjälä1cea1462016-09-28 16:51:39 +03003854 if (cea_db_offsets(edid_ext, &start, &end))
3855 return;
Mario Kleinerd0c94692014-03-27 19:59:39 +01003856
Ville Syrjälä1cea1462016-09-28 16:51:39 +03003857 for_each_cea_db(edid_ext, i, start, end) {
3858 const u8 *db = &edid_ext[i];
Mario Kleinerd0c94692014-03-27 19:59:39 +01003859
Ville Syrjälä23ebf8b2016-09-28 16:51:41 +03003860 if (cea_db_is_hdmi_vsdb(db))
3861 drm_parse_hdmi_vsdb_video(connector, db);
Mario Kleinerd0c94692014-03-27 19:59:39 +01003862 }
Mario Kleinerd0c94692014-03-27 19:59:39 +01003863}
3864
Ville Syrjälä1cea1462016-09-28 16:51:39 +03003865static void drm_add_display_info(struct drm_connector *connector,
3866 struct edid *edid)
Jesse Barnes3b112282011-04-15 12:49:23 -07003867{
Ville Syrjälä18267502016-09-28 16:51:38 +03003868 struct drm_display_info *info = &connector->display_info;
Jesse Barnesebec9a72011-08-03 09:22:54 -07003869
Jesse Barnes3b112282011-04-15 12:49:23 -07003870 info->width_mm = edid->width_cm * 10;
3871 info->height_mm = edid->height_cm * 10;
3872
3873 /* driver figures it out in this case */
3874 info->bpc = 0;
Jesse Barnesda05a5a72011-04-15 13:48:57 -07003875 info->color_formats = 0;
Ville Syrjälä011acce2016-09-28 16:51:40 +03003876 info->cea_rev = 0;
Ville Syrjälä23ebf8b2016-09-28 16:51:41 +03003877 info->max_tmds_clock = 0;
3878 info->dvi_dual = false;
Jesse Barnes3b112282011-04-15 12:49:23 -07003879
Lars-Peter Clausena988bc72012-04-16 15:16:19 +02003880 if (edid->revision < 3)
Jesse Barnes3b112282011-04-15 12:49:23 -07003881 return;
3882
3883 if (!(edid->input & DRM_EDID_INPUT_DIGITAL))
3884 return;
3885
Ville Syrjälä1cea1462016-09-28 16:51:39 +03003886 drm_parse_cea_ext(connector, edid);
Mario Kleinerd0c94692014-03-27 19:59:39 +01003887
Mario Kleiner210a0212016-07-06 12:05:48 +02003888 /*
3889 * Digital sink with "DFP 1.x compliant TMDS" according to EDID 1.3?
3890 *
3891 * For such displays, the DFP spec 1.0, section 3.10 "EDID support"
3892 * tells us to assume 8 bpc color depth if the EDID doesn't have
3893 * extensions which tell otherwise.
3894 */
3895 if ((info->bpc == 0) && (edid->revision < 4) &&
3896 (edid->input & DRM_EDID_DIGITAL_TYPE_DVI)) {
3897 info->bpc = 8;
3898 DRM_DEBUG("%s: Assigning DFP sink color depth as %d bpc.\n",
3899 connector->name, info->bpc);
3900 }
3901
Lars-Peter Clausena988bc72012-04-16 15:16:19 +02003902 /* Only defined for 1.4 with digital displays */
3903 if (edid->revision < 4)
3904 return;
3905
Jesse Barnes3b112282011-04-15 12:49:23 -07003906 switch (edid->input & DRM_EDID_DIGITAL_DEPTH_MASK) {
3907 case DRM_EDID_DIGITAL_DEPTH_6:
3908 info->bpc = 6;
3909 break;
3910 case DRM_EDID_DIGITAL_DEPTH_8:
3911 info->bpc = 8;
3912 break;
3913 case DRM_EDID_DIGITAL_DEPTH_10:
3914 info->bpc = 10;
3915 break;
3916 case DRM_EDID_DIGITAL_DEPTH_12:
3917 info->bpc = 12;
3918 break;
3919 case DRM_EDID_DIGITAL_DEPTH_14:
3920 info->bpc = 14;
3921 break;
3922 case DRM_EDID_DIGITAL_DEPTH_16:
3923 info->bpc = 16;
3924 break;
3925 case DRM_EDID_DIGITAL_DEPTH_UNDEF:
3926 default:
3927 info->bpc = 0;
3928 break;
3929 }
Jesse Barnesda05a5a72011-04-15 13:48:57 -07003930
Mario Kleinerd0c94692014-03-27 19:59:39 +01003931 DRM_DEBUG("%s: Assigning EDID-1.4 digital sink color depth as %d bpc.\n",
Jani Nikula25933822014-06-03 14:56:20 +03003932 connector->name, info->bpc);
Mario Kleinerd0c94692014-03-27 19:59:39 +01003933
Lars-Peter Clausena988bc72012-04-16 15:16:19 +02003934 info->color_formats |= DRM_COLOR_FORMAT_RGB444;
Lars-Peter Clausenee588082012-04-16 15:16:18 +02003935 if (edid->features & DRM_EDID_FEATURE_RGB_YCRCB444)
3936 info->color_formats |= DRM_COLOR_FORMAT_YCRCB444;
3937 if (edid->features & DRM_EDID_FEATURE_RGB_YCRCB422)
3938 info->color_formats |= DRM_COLOR_FORMAT_YCRCB422;
Jesse Barnes3b112282011-04-15 12:49:23 -07003939}
3940
Dave Airliec9729172016-05-03 15:38:37 +10003941static int validate_displayid(u8 *displayid, int length, int idx)
3942{
3943 int i;
3944 u8 csum = 0;
3945 struct displayid_hdr *base;
3946
3947 base = (struct displayid_hdr *)&displayid[idx];
3948
3949 DRM_DEBUG_KMS("base revision 0x%x, length %d, %d %d\n",
3950 base->rev, base->bytes, base->prod_id, base->ext_count);
3951
3952 if (base->bytes + 5 > length - idx)
3953 return -EINVAL;
3954 for (i = idx; i <= base->bytes + 5; i++) {
3955 csum += displayid[i];
3956 }
3957 if (csum) {
3958 DRM_ERROR("DisplayID checksum invalid, remainder is %d\n", csum);
3959 return -EINVAL;
3960 }
3961 return 0;
3962}
3963
Dave Airliea39ed682016-05-02 08:35:05 +10003964static struct drm_display_mode *drm_mode_displayid_detailed(struct drm_device *dev,
3965 struct displayid_detailed_timings_1 *timings)
3966{
3967 struct drm_display_mode *mode;
3968 unsigned pixel_clock = (timings->pixel_clock[0] |
3969 (timings->pixel_clock[1] << 8) |
3970 (timings->pixel_clock[2] << 16));
3971 unsigned hactive = (timings->hactive[0] | timings->hactive[1] << 8) + 1;
3972 unsigned hblank = (timings->hblank[0] | timings->hblank[1] << 8) + 1;
3973 unsigned hsync = (timings->hsync[0] | (timings->hsync[1] & 0x7f) << 8) + 1;
3974 unsigned hsync_width = (timings->hsw[0] | timings->hsw[1] << 8) + 1;
3975 unsigned vactive = (timings->vactive[0] | timings->vactive[1] << 8) + 1;
3976 unsigned vblank = (timings->vblank[0] | timings->vblank[1] << 8) + 1;
3977 unsigned vsync = (timings->vsync[0] | (timings->vsync[1] & 0x7f) << 8) + 1;
3978 unsigned vsync_width = (timings->vsw[0] | timings->vsw[1] << 8) + 1;
3979 bool hsync_positive = (timings->hsync[1] >> 7) & 0x1;
3980 bool vsync_positive = (timings->vsync[1] >> 7) & 0x1;
3981 mode = drm_mode_create(dev);
3982 if (!mode)
3983 return NULL;
3984
3985 mode->clock = pixel_clock * 10;
3986 mode->hdisplay = hactive;
3987 mode->hsync_start = mode->hdisplay + hsync;
3988 mode->hsync_end = mode->hsync_start + hsync_width;
3989 mode->htotal = mode->hdisplay + hblank;
3990
3991 mode->vdisplay = vactive;
3992 mode->vsync_start = mode->vdisplay + vsync;
3993 mode->vsync_end = mode->vsync_start + vsync_width;
3994 mode->vtotal = mode->vdisplay + vblank;
3995
3996 mode->flags = 0;
3997 mode->flags |= hsync_positive ? DRM_MODE_FLAG_PHSYNC : DRM_MODE_FLAG_NHSYNC;
3998 mode->flags |= vsync_positive ? DRM_MODE_FLAG_PVSYNC : DRM_MODE_FLAG_NVSYNC;
3999 mode->type = DRM_MODE_TYPE_DRIVER;
4000
4001 if (timings->flags & 0x80)
4002 mode->type |= DRM_MODE_TYPE_PREFERRED;
4003 mode->vrefresh = drm_mode_vrefresh(mode);
4004 drm_mode_set_name(mode);
4005
4006 return mode;
4007}
4008
4009static int add_displayid_detailed_1_modes(struct drm_connector *connector,
4010 struct displayid_block *block)
4011{
4012 struct displayid_detailed_timing_block *det = (struct displayid_detailed_timing_block *)block;
4013 int i;
4014 int num_timings;
4015 struct drm_display_mode *newmode;
4016 int num_modes = 0;
4017 /* blocks must be multiple of 20 bytes length */
4018 if (block->num_bytes % 20)
4019 return 0;
4020
4021 num_timings = block->num_bytes / 20;
4022 for (i = 0; i < num_timings; i++) {
4023 struct displayid_detailed_timings_1 *timings = &det->timings[i];
4024
4025 newmode = drm_mode_displayid_detailed(connector->dev, timings);
4026 if (!newmode)
4027 continue;
4028
4029 drm_mode_probed_add(connector, newmode);
4030 num_modes++;
4031 }
4032 return num_modes;
4033}
4034
4035static int add_displayid_detailed_modes(struct drm_connector *connector,
4036 struct edid *edid)
4037{
4038 u8 *displayid;
4039 int ret;
4040 int idx = 1;
4041 int length = EDID_LENGTH;
4042 struct displayid_block *block;
4043 int num_modes = 0;
4044
4045 displayid = drm_find_displayid_extension(edid);
4046 if (!displayid)
4047 return 0;
4048
4049 ret = validate_displayid(displayid, length, idx);
4050 if (ret)
4051 return 0;
4052
4053 idx += sizeof(struct displayid_hdr);
4054 while (block = (struct displayid_block *)&displayid[idx],
4055 idx + sizeof(struct displayid_block) <= length &&
4056 idx + sizeof(struct displayid_block) + block->num_bytes <= length &&
4057 block->num_bytes > 0) {
4058 idx += block->num_bytes + sizeof(struct displayid_block);
4059 switch (block->tag) {
4060 case DATA_BLOCK_TYPE_1_DETAILED_TIMING:
4061 num_modes += add_displayid_detailed_1_modes(connector, block);
4062 break;
4063 }
4064 }
4065 return num_modes;
4066}
4067
Jesse Barnes3b112282011-04-15 12:49:23 -07004068/**
Dave Airlief453ba02008-11-07 14:05:41 -08004069 * drm_add_edid_modes - add modes from EDID data, if available
4070 * @connector: connector we're probing
Thierry Redingdb6cf8332014-04-29 11:44:34 +02004071 * @edid: EDID data
Dave Airlief453ba02008-11-07 14:05:41 -08004072 *
Daniel Vetterb3c6c8b2016-08-12 22:48:55 +02004073 * Add the specified modes to the connector's mode list. Also fills out the
4074 * &drm_display_info structure in @connector with any information which can be
4075 * derived from the edid.
Dave Airlief453ba02008-11-07 14:05:41 -08004076 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02004077 * Return: The number of modes added or 0 if we couldn't find any.
Dave Airlief453ba02008-11-07 14:05:41 -08004078 */
4079int drm_add_edid_modes(struct drm_connector *connector, struct edid *edid)
4080{
4081 int num_modes = 0;
4082 u32 quirks;
4083
4084 if (edid == NULL) {
4085 return 0;
4086 }
Alex Deucher3c537882010-02-05 04:21:19 -05004087 if (!drm_edid_is_valid(edid)) {
Jordan Crousedcdb1672010-05-27 13:40:25 -06004088 dev_warn(connector->dev->dev, "%s: EDID invalid.\n",
Jani Nikula25933822014-06-03 14:56:20 +03004089 connector->name);
Dave Airlief453ba02008-11-07 14:05:41 -08004090 return 0;
4091 }
4092
4093 quirks = edid_get_quirks(edid);
4094
Adam Jacksonc867df72010-03-29 21:43:21 +00004095 /*
4096 * EDID spec says modes should be preferred in this order:
4097 * - preferred detailed mode
4098 * - other detailed modes from base block
4099 * - detailed modes from extension blocks
4100 * - CVT 3-byte code modes
4101 * - standard timing codes
4102 * - established timing codes
4103 * - modes inferred from GTF or CVT range information
4104 *
Adam Jackson13931572010-08-03 14:38:19 -04004105 * We get this pretty much right.
Adam Jacksonc867df72010-03-29 21:43:21 +00004106 *
4107 * XXX order for additional mode types in extension blocks?
4108 */
Adam Jackson13931572010-08-03 14:38:19 -04004109 num_modes += add_detailed_modes(connector, edid, quirks);
4110 num_modes += add_cvt_modes(connector, edid);
Adam Jacksonc867df72010-03-29 21:43:21 +00004111 num_modes += add_standard_modes(connector, edid);
4112 num_modes += add_established_modes(connector, edid);
Christian Schmidt54ac76f2011-12-19 14:53:16 +00004113 num_modes += add_cea_modes(connector, edid);
Ville Syrjäläe6e79202013-05-31 15:23:41 +03004114 num_modes += add_alternate_cea_modes(connector, edid);
Dave Airliea39ed682016-05-02 08:35:05 +10004115 num_modes += add_displayid_detailed_modes(connector, edid);
Ville Syrjälä4d53dc02015-05-08 17:45:07 +03004116 if (edid->features & DRM_EDID_FEATURE_DEFAULT_GTF)
4117 num_modes += add_inferred_modes(connector, edid);
Dave Airlief453ba02008-11-07 14:05:41 -08004118
4119 if (quirks & (EDID_QUIRK_PREFER_LARGE_60 | EDID_QUIRK_PREFER_LARGE_75))
4120 edid_fixup_preferred(connector, quirks);
4121
Ville Syrjälä1cea1462016-09-28 16:51:39 +03004122 drm_add_display_info(connector, edid);
Dave Airlief453ba02008-11-07 14:05:41 -08004123
Mario Kleinere10aec62016-07-06 12:05:44 +02004124 if (quirks & EDID_QUIRK_FORCE_6BPC)
4125 connector->display_info.bpc = 6;
4126
Rafał Miłecki49d45a312013-12-07 13:22:42 +01004127 if (quirks & EDID_QUIRK_FORCE_8BPC)
4128 connector->display_info.bpc = 8;
4129
Mario Kleiner5438f892017-04-21 17:05:08 +02004130 if (quirks & EDID_QUIRK_FORCE_10BPC)
4131 connector->display_info.bpc = 10;
4132
Mario Kleinerbc5b9642014-05-23 21:40:55 +02004133 if (quirks & EDID_QUIRK_FORCE_12BPC)
4134 connector->display_info.bpc = 12;
4135
Dave Airlief453ba02008-11-07 14:05:41 -08004136 return num_modes;
4137}
4138EXPORT_SYMBOL(drm_add_edid_modes);
Zhao Yakuif0fda0a2009-09-03 09:33:48 +08004139
4140/**
4141 * drm_add_modes_noedid - add modes for the connectors without EDID
4142 * @connector: connector we're probing
4143 * @hdisplay: the horizontal display limit
4144 * @vdisplay: the vertical display limit
4145 *
4146 * Add the specified modes to the connector's mode list. Only when the
4147 * hdisplay/vdisplay is not beyond the given limit, it will be added.
4148 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02004149 * Return: The number of modes added or 0 if we couldn't find any.
Zhao Yakuif0fda0a2009-09-03 09:33:48 +08004150 */
4151int drm_add_modes_noedid(struct drm_connector *connector,
4152 int hdisplay, int vdisplay)
4153{
4154 int i, count, num_modes = 0;
Chris Wilsonb1f559e2011-01-26 09:49:47 +00004155 struct drm_display_mode *mode;
Zhao Yakuif0fda0a2009-09-03 09:33:48 +08004156 struct drm_device *dev = connector->dev;
4157
Daniel Vetterfbb40b22015-08-10 11:55:37 +02004158 count = ARRAY_SIZE(drm_dmt_modes);
Zhao Yakuif0fda0a2009-09-03 09:33:48 +08004159 if (hdisplay < 0)
4160 hdisplay = 0;
4161 if (vdisplay < 0)
4162 vdisplay = 0;
4163
4164 for (i = 0; i < count; i++) {
Chris Wilsonb1f559e2011-01-26 09:49:47 +00004165 const struct drm_display_mode *ptr = &drm_dmt_modes[i];
Zhao Yakuif0fda0a2009-09-03 09:33:48 +08004166 if (hdisplay && vdisplay) {
4167 /*
4168 * Only when two are valid, they will be used to check
4169 * whether the mode should be added to the mode list of
4170 * the connector.
4171 */
4172 if (ptr->hdisplay > hdisplay ||
4173 ptr->vdisplay > vdisplay)
4174 continue;
4175 }
Adam Jacksonf985ded2009-11-23 14:23:04 -05004176 if (drm_mode_vrefresh(ptr) > 61)
4177 continue;
Zhao Yakuif0fda0a2009-09-03 09:33:48 +08004178 mode = drm_mode_duplicate(dev, ptr);
4179 if (mode) {
4180 drm_mode_probed_add(connector, mode);
4181 num_modes++;
4182 }
4183 }
4184 return num_modes;
4185}
4186EXPORT_SYMBOL(drm_add_modes_noedid);
Thierry Reding10a85122012-11-21 15:31:35 +01004187
Thierry Redingdb6cf8332014-04-29 11:44:34 +02004188/**
4189 * drm_set_preferred_mode - Sets the preferred mode of a connector
4190 * @connector: connector whose mode list should be processed
4191 * @hpref: horizontal resolution of preferred mode
4192 * @vpref: vertical resolution of preferred mode
4193 *
4194 * Marks a mode as preferred if it matches the resolution specified by @hpref
4195 * and @vpref.
4196 */
Gerd Hoffmann3cf70da2013-10-11 10:01:08 +02004197void drm_set_preferred_mode(struct drm_connector *connector,
4198 int hpref, int vpref)
4199{
4200 struct drm_display_mode *mode;
4201
4202 list_for_each_entry(mode, &connector->probed_modes, head) {
Thierry Redingdb6cf8332014-04-29 11:44:34 +02004203 if (mode->hdisplay == hpref &&
Daniel Vetter9d3de132014-01-23 16:27:56 +01004204 mode->vdisplay == vpref)
Gerd Hoffmann3cf70da2013-10-11 10:01:08 +02004205 mode->type |= DRM_MODE_TYPE_PREFERRED;
4206 }
4207}
4208EXPORT_SYMBOL(drm_set_preferred_mode);
4209
Thierry Reding10a85122012-11-21 15:31:35 +01004210/**
4211 * drm_hdmi_avi_infoframe_from_display_mode() - fill an HDMI AVI infoframe with
4212 * data from a DRM display mode
4213 * @frame: HDMI AVI infoframe
4214 * @mode: DRM display mode
4215 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02004216 * Return: 0 on success or a negative error code on failure.
Thierry Reding10a85122012-11-21 15:31:35 +01004217 */
4218int
4219drm_hdmi_avi_infoframe_from_display_mode(struct hdmi_avi_infoframe *frame,
4220 const struct drm_display_mode *mode)
4221{
4222 int err;
4223
4224 if (!frame || !mode)
4225 return -EINVAL;
4226
4227 err = hdmi_avi_infoframe_init(frame);
4228 if (err < 0)
4229 return err;
4230
Damien Lespiaubf02db92013-08-06 20:32:22 +01004231 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
4232 frame->pixel_repeat = 1;
4233
Thierry Reding10a85122012-11-21 15:31:35 +01004234 frame->video_code = drm_match_cea_mode(mode);
Thierry Reding10a85122012-11-21 15:31:35 +01004235
4236 frame->picture_aspect = HDMI_PICTURE_ASPECT_NONE;
Vandana Kannan0967e6a2014-04-01 16:26:59 +05304237
Vandana Kannan69ab6d32014-06-05 14:45:29 +05304238 /*
4239 * Populate picture aspect ratio from either
4240 * user input (if specified) or from the CEA mode list.
4241 */
4242 if (mode->picture_aspect_ratio == HDMI_PICTURE_ASPECT_4_3 ||
4243 mode->picture_aspect_ratio == HDMI_PICTURE_ASPECT_16_9)
4244 frame->picture_aspect = mode->picture_aspect_ratio;
4245 else if (frame->video_code > 0)
Vandana Kannan0967e6a2014-04-01 16:26:59 +05304246 frame->picture_aspect = drm_get_cea_aspect_ratio(
4247 frame->video_code);
4248
Thierry Reding10a85122012-11-21 15:31:35 +01004249 frame->active_aspect = HDMI_ACTIVE_ASPECT_PICTURE;
Daniel Drake24d01802014-02-27 09:19:30 -06004250 frame->scan_mode = HDMI_SCAN_MODE_UNDERSCAN;
Thierry Reding10a85122012-11-21 15:31:35 +01004251
4252 return 0;
4253}
4254EXPORT_SYMBOL(drm_hdmi_avi_infoframe_from_display_mode);
Lespiau, Damien83dd0002013-08-19 16:59:03 +01004255
Damien Lespiau4eed4a02013-09-25 16:45:26 +01004256static enum hdmi_3d_structure
4257s3d_structure_from_display_mode(const struct drm_display_mode *mode)
4258{
4259 u32 layout = mode->flags & DRM_MODE_FLAG_3D_MASK;
4260
4261 switch (layout) {
4262 case DRM_MODE_FLAG_3D_FRAME_PACKING:
4263 return HDMI_3D_STRUCTURE_FRAME_PACKING;
4264 case DRM_MODE_FLAG_3D_FIELD_ALTERNATIVE:
4265 return HDMI_3D_STRUCTURE_FIELD_ALTERNATIVE;
4266 case DRM_MODE_FLAG_3D_LINE_ALTERNATIVE:
4267 return HDMI_3D_STRUCTURE_LINE_ALTERNATIVE;
4268 case DRM_MODE_FLAG_3D_SIDE_BY_SIDE_FULL:
4269 return HDMI_3D_STRUCTURE_SIDE_BY_SIDE_FULL;
4270 case DRM_MODE_FLAG_3D_L_DEPTH:
4271 return HDMI_3D_STRUCTURE_L_DEPTH;
4272 case DRM_MODE_FLAG_3D_L_DEPTH_GFX_GFX_DEPTH:
4273 return HDMI_3D_STRUCTURE_L_DEPTH_GFX_GFX_DEPTH;
4274 case DRM_MODE_FLAG_3D_TOP_AND_BOTTOM:
4275 return HDMI_3D_STRUCTURE_TOP_AND_BOTTOM;
4276 case DRM_MODE_FLAG_3D_SIDE_BY_SIDE_HALF:
4277 return HDMI_3D_STRUCTURE_SIDE_BY_SIDE_HALF;
4278 default:
4279 return HDMI_3D_STRUCTURE_INVALID;
4280 }
4281}
4282
Lespiau, Damien83dd0002013-08-19 16:59:03 +01004283/**
4284 * drm_hdmi_vendor_infoframe_from_display_mode() - fill an HDMI infoframe with
4285 * data from a DRM display mode
4286 * @frame: HDMI vendor infoframe
4287 * @mode: DRM display mode
4288 *
4289 * Note that there's is a need to send HDMI vendor infoframes only when using a
4290 * 4k or stereoscopic 3D mode. So when giving any other mode as input this
4291 * function will return -EINVAL, error that can be safely ignored.
4292 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02004293 * Return: 0 on success or a negative error code on failure.
Lespiau, Damien83dd0002013-08-19 16:59:03 +01004294 */
4295int
4296drm_hdmi_vendor_infoframe_from_display_mode(struct hdmi_vendor_infoframe *frame,
4297 const struct drm_display_mode *mode)
4298{
4299 int err;
Damien Lespiau4eed4a02013-09-25 16:45:26 +01004300 u32 s3d_flags;
Lespiau, Damien83dd0002013-08-19 16:59:03 +01004301 u8 vic;
4302
4303 if (!frame || !mode)
4304 return -EINVAL;
4305
4306 vic = drm_match_hdmi_mode(mode);
Damien Lespiau4eed4a02013-09-25 16:45:26 +01004307 s3d_flags = mode->flags & DRM_MODE_FLAG_3D_MASK;
4308
4309 if (!vic && !s3d_flags)
4310 return -EINVAL;
4311
4312 if (vic && s3d_flags)
Lespiau, Damien83dd0002013-08-19 16:59:03 +01004313 return -EINVAL;
4314
4315 err = hdmi_vendor_infoframe_init(frame);
4316 if (err < 0)
4317 return err;
4318
Damien Lespiau4eed4a02013-09-25 16:45:26 +01004319 if (vic)
4320 frame->vic = vic;
4321 else
4322 frame->s3d_struct = s3d_structure_from_display_mode(mode);
Lespiau, Damien83dd0002013-08-19 16:59:03 +01004323
4324 return 0;
4325}
4326EXPORT_SYMBOL(drm_hdmi_vendor_infoframe_from_display_mode);
Dave Airlie40d9b042014-10-20 16:29:33 +10004327
Dave Airlie5e546cd2016-05-03 15:31:12 +10004328static int drm_parse_tiled_block(struct drm_connector *connector,
4329 struct displayid_block *block)
4330{
4331 struct displayid_tiled_block *tile = (struct displayid_tiled_block *)block;
4332 u16 w, h;
4333 u8 tile_v_loc, tile_h_loc;
4334 u8 num_v_tile, num_h_tile;
4335 struct drm_tile_group *tg;
4336
4337 w = tile->tile_size[0] | tile->tile_size[1] << 8;
4338 h = tile->tile_size[2] | tile->tile_size[3] << 8;
4339
4340 num_v_tile = (tile->topo[0] & 0xf) | (tile->topo[2] & 0x30);
4341 num_h_tile = (tile->topo[0] >> 4) | ((tile->topo[2] >> 2) & 0x30);
4342 tile_v_loc = (tile->topo[1] & 0xf) | ((tile->topo[2] & 0x3) << 4);
4343 tile_h_loc = (tile->topo[1] >> 4) | (((tile->topo[2] >> 2) & 0x3) << 4);
4344
4345 connector->has_tile = true;
4346 if (tile->tile_cap & 0x80)
4347 connector->tile_is_single_monitor = true;
4348
4349 connector->num_h_tile = num_h_tile + 1;
4350 connector->num_v_tile = num_v_tile + 1;
4351 connector->tile_h_loc = tile_h_loc;
4352 connector->tile_v_loc = tile_v_loc;
4353 connector->tile_h_size = w + 1;
4354 connector->tile_v_size = h + 1;
4355
4356 DRM_DEBUG_KMS("tile cap 0x%x\n", tile->tile_cap);
4357 DRM_DEBUG_KMS("tile_size %d x %d\n", w + 1, h + 1);
4358 DRM_DEBUG_KMS("topo num tiles %dx%d, location %dx%d\n",
4359 num_h_tile + 1, num_v_tile + 1, tile_h_loc, tile_v_loc);
4360 DRM_DEBUG_KMS("vend %c%c%c\n", tile->topology_id[0], tile->topology_id[1], tile->topology_id[2]);
4361
4362 tg = drm_mode_get_tile_group(connector->dev, tile->topology_id);
4363 if (!tg) {
4364 tg = drm_mode_create_tile_group(connector->dev, tile->topology_id);
4365 }
4366 if (!tg)
4367 return -ENOMEM;
4368
4369 if (connector->tile_group != tg) {
4370 /* if we haven't got a pointer,
4371 take the reference, drop ref to old tile group */
4372 if (connector->tile_group) {
4373 drm_mode_put_tile_group(connector->dev, connector->tile_group);
4374 }
4375 connector->tile_group = tg;
4376 } else
4377 /* if same tile group, then release the ref we just took. */
4378 drm_mode_put_tile_group(connector->dev, tg);
4379 return 0;
4380}
4381
Dave Airlie40d9b042014-10-20 16:29:33 +10004382static int drm_parse_display_id(struct drm_connector *connector,
4383 u8 *displayid, int length,
4384 bool is_edid_extension)
4385{
4386 /* if this is an EDID extension the first byte will be 0x70 */
4387 int idx = 0;
Dave Airlie40d9b042014-10-20 16:29:33 +10004388 struct displayid_block *block;
Dave Airlie5e546cd2016-05-03 15:31:12 +10004389 int ret;
Dave Airlie40d9b042014-10-20 16:29:33 +10004390
4391 if (is_edid_extension)
4392 idx = 1;
4393
Dave Airliec9729172016-05-03 15:38:37 +10004394 ret = validate_displayid(displayid, length, idx);
4395 if (ret)
4396 return ret;
Dave Airlie40d9b042014-10-20 16:29:33 +10004397
Tomas Bzatek3a4a2ea2016-05-01 15:02:45 +02004398 idx += sizeof(struct displayid_hdr);
4399 while (block = (struct displayid_block *)&displayid[idx],
4400 idx + sizeof(struct displayid_block) <= length &&
4401 idx + sizeof(struct displayid_block) + block->num_bytes <= length &&
4402 block->num_bytes > 0) {
4403 idx += block->num_bytes + sizeof(struct displayid_block);
4404 DRM_DEBUG_KMS("block id 0x%x, rev %d, len %d\n",
4405 block->tag, block->rev, block->num_bytes);
Dave Airlie40d9b042014-10-20 16:29:33 +10004406
Tomas Bzatek3a4a2ea2016-05-01 15:02:45 +02004407 switch (block->tag) {
4408 case DATA_BLOCK_TILED_DISPLAY:
4409 ret = drm_parse_tiled_block(connector, block);
4410 if (ret)
4411 return ret;
4412 break;
Dave Airliea39ed682016-05-02 08:35:05 +10004413 case DATA_BLOCK_TYPE_1_DETAILED_TIMING:
4414 /* handled in mode gathering code. */
4415 break;
Tomas Bzatek3a4a2ea2016-05-01 15:02:45 +02004416 default:
4417 DRM_DEBUG_KMS("found DisplayID tag 0x%x, unhandled\n", block->tag);
4418 break;
4419 }
Dave Airlie40d9b042014-10-20 16:29:33 +10004420 }
4421 return 0;
4422}
4423
4424static void drm_get_displayid(struct drm_connector *connector,
4425 struct edid *edid)
4426{
4427 void *displayid = NULL;
4428 int ret;
4429 connector->has_tile = false;
4430 displayid = drm_find_displayid_extension(edid);
4431 if (!displayid) {
4432 /* drop reference to any tile group we had */
4433 goto out_drop_ref;
4434 }
4435
4436 ret = drm_parse_display_id(connector, displayid, EDID_LENGTH, true);
4437 if (ret < 0)
4438 goto out_drop_ref;
4439 if (!connector->has_tile)
4440 goto out_drop_ref;
4441 return;
4442out_drop_ref:
4443 if (connector->tile_group) {
4444 drm_mode_put_tile_group(connector->dev, connector->tile_group);
4445 connector->tile_group = NULL;
4446 }
4447 return;
4448}