blob: 5008f14448eff8e443c2706351e8e1eba25e6da9 [file] [log] [blame]
Paul Walmsley543d9372008-03-18 10:22:06 +02001/*
2 * linux/arch/arm/mach-omap2/clock.h
3 *
Paul Walmsleyd8a94452009-12-08 16:21:29 -07004 * Copyright (C) 2005-2009 Texas Instruments, Inc.
Paul Walmsley530e5442011-02-25 15:39:28 -07005 * Copyright (C) 2004-2011 Nokia Corporation
Tony Lindgrena16e9702008-03-18 11:56:39 +02006 *
7 * Contacts:
Paul Walmsley543d9372008-03-18 10:22:06 +02008 * Richard Woodruff <r-woodruff2@ti.com>
Paul Walmsley543d9372008-03-18 10:22:06 +02009 * Paul Walmsley
10 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License version 2 as
13 * published by the Free Software Foundation.
14 */
15
16#ifndef __ARCH_ARM_MACH_OMAP2_CLOCK_H
17#define __ARCH_ARM_MACH_OMAP2_CLOCK_H
18
Tony Lindgrence491cf2009-10-20 09:40:47 -070019#include <plat/clock.h>
Paul Walmsley543d9372008-03-18 10:22:06 +020020
Paul Walmsley88b8ba92008-07-03 12:24:46 +030021/* The maximum error between a target DPLL rate and the rounded rate in Hz */
22#define DEFAULT_DPLL_RATE_TOLERANCE 50000
23
Russell Kingc0bf3132009-02-19 13:29:22 +000024/* CM_CLKSEL2_PLL.CORE_CLK_SRC bits (2XXX) */
25#define CORE_CLK_SRC_32K 0x0
26#define CORE_CLK_SRC_DPLL 0x1
27#define CORE_CLK_SRC_DPLL_X2 0x2
28
29/* OMAP2xxx CM_CLKEN_PLL.EN_DPLL bits - for omap2_get_dpll_rate() */
30#define OMAP2XXX_EN_DPLL_LPBYPASS 0x1
31#define OMAP2XXX_EN_DPLL_FRBYPASS 0x2
32#define OMAP2XXX_EN_DPLL_LOCKED 0x3
33
34/* OMAP3xxx CM_CLKEN_PLL*.EN_*_DPLL bits - for omap2_get_dpll_rate() */
35#define OMAP3XXX_EN_DPLL_LPBYPASS 0x5
36#define OMAP3XXX_EN_DPLL_FRBYPASS 0x6
37#define OMAP3XXX_EN_DPLL_LOCKED 0x7
38
Rajendra Nayak16975a72009-12-08 18:47:16 -070039/* OMAP4xxx CM_CLKMODE_DPLL*.EN_*_DPLL bits - for omap2_get_dpll_rate() */
40#define OMAP4XXX_EN_DPLL_MNBYPASS 0x4
41#define OMAP4XXX_EN_DPLL_LPBYPASS 0x5
42#define OMAP4XXX_EN_DPLL_FRBYPASS 0x6
43#define OMAP4XXX_EN_DPLL_LOCKED 0x7
44
Rajendra Nayaka1391d22009-12-08 18:47:16 -070045/* CM_CLKEN_PLL*.EN* bit values - not all are available for every DPLL */
46#define DPLL_LOW_POWER_STOP 0x1
47#define DPLL_LOW_POWER_BYPASS 0x5
48#define DPLL_LOCKED 0x7
49
Richard Woodruff358965d2010-02-22 22:09:08 -070050/* DPLL Type and DCO Selection Flags */
51#define DPLL_J_TYPE 0x1
Richard Woodruff358965d2010-02-22 22:09:08 -070052
Paul Walmsley543d9372008-03-18 10:22:06 +020053int omap2_clk_enable(struct clk *clk);
54void omap2_clk_disable(struct clk *clk);
55long omap2_clk_round_rate(struct clk *clk, unsigned long rate);
56int omap2_clk_set_rate(struct clk *clk, unsigned long rate);
57int omap2_clk_set_parent(struct clk *clk, struct clk *new_parent);
Paul Walmsleyfecb4942009-01-27 19:12:50 -070058int omap2_dpll_set_rate_tolerance(struct clk *clk, unsigned int tolerance);
Paul Walmsley88b8ba92008-07-03 12:24:46 +030059long omap2_dpll_round_rate(struct clk *clk, unsigned long target_rate);
Rajendra Nayaka1391d22009-12-08 18:47:16 -070060unsigned long omap3_dpll_recalc(struct clk *clk);
61unsigned long omap3_clkoutx2_recalc(struct clk *clk);
62void omap3_dpll_allow_idle(struct clk *clk);
63void omap3_dpll_deny_idle(struct clk *clk);
64u32 omap3_dpll_autoidle_read(struct clk *clk);
65int omap3_noncore_dpll_set_rate(struct clk *clk, unsigned long rate);
66int omap3_noncore_dpll_enable(struct clk *clk);
67void omap3_noncore_dpll_disable(struct clk *clk);
Rajendra Nayak97f67892011-02-25 15:49:01 -070068int omap4_dpllmx_gatectrl_read(struct clk *clk);
69void omap4_dpllmx_allow_gatectrl(struct clk *clk);
70void omap4_dpllmx_deny_gatectrl(struct clk *clk);
Paul Walmsley543d9372008-03-18 10:22:06 +020071
72#ifdef CONFIG_OMAP_RESET_CLOCKS
73void omap2_clk_disable_unused(struct clk *clk);
74#else
75#define omap2_clk_disable_unused NULL
76#endif
77
Paul Walmsley333943b2008-08-19 11:08:45 +030078void omap2_init_clk_clkdm(struct clk *clk);
Paul Walmsley435699d2010-05-18 18:40:24 -060079
80/* clkt_clksel.c public functions */
Paul Walmsley543d9372008-03-18 10:22:06 +020081u32 omap2_clksel_round_rate_div(struct clk *clk, unsigned long target_rate,
82 u32 *new_div);
Paul Walmsley435699d2010-05-18 18:40:24 -060083void omap2_init_clksel_parent(struct clk *clk);
84unsigned long omap2_clksel_recalc(struct clk *clk);
Paul Walmsley543d9372008-03-18 10:22:06 +020085long omap2_clksel_round_rate(struct clk *clk, unsigned long target_rate);
86int omap2_clksel_set_rate(struct clk *clk, unsigned long rate);
Paul Walmsleydf791b32010-01-26 20:13:04 -070087int omap2_clksel_set_parent(struct clk *clk, struct clk *new_parent);
Paul Walmsley435699d2010-05-18 18:40:24 -060088
Paul Walmsley530e5442011-02-25 15:39:28 -070089/* clkt_iclk.c public functions */
90extern void omap2_clkt_iclk_allow_idle(struct clk *clk);
91extern void omap2_clkt_iclk_deny_idle(struct clk *clk);
92
Paul Walmsley543d9372008-03-18 10:22:06 +020093u32 omap2_get_dpll_rate(struct clk *clk);
Rajendra Nayak911bd732009-12-08 18:47:17 -070094void omap2_init_dpll_parent(struct clk *clk);
Paul Walmsley435699d2010-05-18 18:40:24 -060095
Paul Walmsley543d9372008-03-18 10:22:06 +020096int omap2_wait_clock_ready(void __iomem *reg, u32 cval, const char *name);
Tony Lindgren56213ca2010-02-12 12:26:46 -080097
98
99#ifdef CONFIG_ARCH_OMAP2
100void omap2xxx_clk_prepare_for_reboot(void);
101#else
102static inline void omap2xxx_clk_prepare_for_reboot(void)
103{
104}
105#endif
106
107#ifdef CONFIG_ARCH_OMAP3
108void omap3_clk_prepare_for_reboot(void);
109#else
110static inline void omap3_clk_prepare_for_reboot(void)
111{
112}
113#endif
114
115#ifdef CONFIG_ARCH_OMAP4
116void omap4_clk_prepare_for_reboot(void);
117#else
118static inline void omap4_clk_prepare_for_reboot(void)
119{
120}
121#endif
122
Paul Walmsley72350b22009-07-24 19:44:03 -0600123int omap2_dflt_clk_enable(struct clk *clk);
124void omap2_dflt_clk_disable(struct clk *clk);
125void omap2_clk_dflt_find_companion(struct clk *clk, void __iomem **other_reg,
126 u8 *other_bit);
127void omap2_clk_dflt_find_idlest(struct clk *clk, void __iomem **idlest_reg,
Ranjith Lohithakshan419cc972010-02-24 12:05:54 -0700128 u8 *idlest_bit, u8 *idlest_val);
Paul Walmsley4d30e822010-02-22 22:09:36 -0700129int omap2_clk_switch_mpurate_at_boot(const char *mpurate_ck_name);
130void omap2_clk_print_new_rates(const char *hfclkin_ck_name,
131 const char *core_ck_name,
132 const char *mpu_ck_name);
Paul Walmsley543d9372008-03-18 10:22:06 +0200133
Paul Walmsleyd8a94452009-12-08 16:21:29 -0700134extern u8 cpu_mask;
135
Russell Kingb36ee722008-11-04 17:59:52 +0000136extern const struct clkops clkops_omap2_dflt_wait;
Santosh Shilimkar7c43d542010-02-22 22:09:40 -0700137extern const struct clkops clkops_dummy;
Russell Kingbc51da42008-11-04 18:59:32 +0000138extern const struct clkops clkops_omap2_dflt;
Russell Kingb36ee722008-11-04 17:59:52 +0000139
Paul Walmsley82e9bd52009-12-08 16:18:47 -0700140extern struct clk_functions omap2_clk_functions;
Paul Walmsleyd8a94452009-12-08 16:21:29 -0700141extern struct clk *vclk, *sclk;
Paul Walmsley82e9bd52009-12-08 16:18:47 -0700142
Paul Walmsleyd8a94452009-12-08 16:21:29 -0700143extern const struct clksel_rate gpt_32k_rates[];
144extern const struct clksel_rate gpt_sys_rates[];
145extern const struct clksel_rate gfx_l3_rates[];
Paul Walmsley543d9372008-03-18 10:22:06 +0200146
Tony Lindgren088ef952010-02-12 12:26:47 -0800147#if defined(CONFIG_ARCH_OMAP2) && defined(CONFIG_CPU_FREQ)
Paul Walmsley69ecefc2010-01-26 20:13:04 -0700148extern void omap2_clk_init_cpufreq_table(struct cpufreq_frequency_table **table);
149extern void omap2_clk_exit_cpufreq_table(struct cpufreq_frequency_table **table);
150#else
151#define omap2_clk_init_cpufreq_table 0
152#define omap2_clk_exit_cpufreq_table 0
153#endif
Paul Walmsley543d9372008-03-18 10:22:06 +0200154
Paul Walmsley530e5442011-02-25 15:39:28 -0700155extern const struct clkops clkops_omap2_iclk_dflt_wait;
156extern const struct clkops clkops_omap2_iclk_dflt;
157extern const struct clkops clkops_omap2_iclk_idle_only;
Paul Walmsley0fd0c212011-02-25 15:49:53 -0700158extern const struct clkops clkops_omap2xxx_dpll_ops;
Paul Walmsley657ebfa2010-02-22 22:09:20 -0700159extern const struct clkops clkops_omap3_noncore_dpll_ops;
Rajendra Nayak6c6f5a72011-02-25 15:49:00 -0700160extern const struct clkops clkops_omap3_core_dpll_ops;
Rajendra Nayak70db8a62011-02-25 15:49:02 -0700161extern const struct clkops clkops_omap4_dpllmx_ops;
Paul Walmsley657ebfa2010-02-22 22:09:20 -0700162
Paul Walmsley543d9372008-03-18 10:22:06 +0200163#endif