blob: d423a0686a31a516de34fa4367e1b5aa4e315b16 [file] [log] [blame]
Ben Skeggsc39f4722015-01-13 22:13:14 +10001/*
2 * Copyright 2012 Red Hat Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 * Authors: Ben Skeggs
23 */
Ben Skeggse3c71eb2015-01-14 15:29:43 +100024#include "gf100.h"
25#include "ctxgf100.h"
26#include "fuc/os.h"
Ben Skeggsc39f4722015-01-13 22:13:14 +100027
Ben Skeggse3c71eb2015-01-14 15:29:43 +100028#include <core/client.h>
Ben Skeggse3c71eb2015-01-14 15:29:43 +100029#include <core/option.h>
Ben Skeggse3c71eb2015-01-14 15:29:43 +100030#include <subdev/fb.h>
31#include <subdev/mc.h>
Ben Skeggsc85ee6c2015-08-20 14:54:22 +100032#include <subdev/pmu.h>
Ben Skeggse3c71eb2015-01-14 15:29:43 +100033#include <subdev/timer.h>
Ben Skeggsa65955e2015-08-20 14:54:18 +100034#include <engine/fifo.h>
Ben Skeggse3c71eb2015-01-14 15:29:43 +100035
36#include <nvif/class.h>
Ben Skeggs53a6df72015-11-08 10:15:09 +100037#include <nvif/cl9097.h>
Ben Skeggse3c71eb2015-01-14 15:29:43 +100038#include <nvif/unpack.h>
Ben Skeggsc39f4722015-01-13 22:13:14 +100039
40/*******************************************************************************
41 * Zero Bandwidth Clear
42 ******************************************************************************/
43
44static void
Ben Skeggsbfee3f32015-08-20 14:54:08 +100045gf100_gr_zbc_clear_color(struct gf100_gr *gr, int zbc)
Ben Skeggsc39f4722015-01-13 22:13:14 +100046{
Ben Skeggs276836d2015-08-20 14:54:10 +100047 struct nvkm_device *device = gr->base.engine.subdev.device;
Ben Skeggsbfee3f32015-08-20 14:54:08 +100048 if (gr->zbc_color[zbc].format) {
Ben Skeggs276836d2015-08-20 14:54:10 +100049 nvkm_wr32(device, 0x405804, gr->zbc_color[zbc].ds[0]);
50 nvkm_wr32(device, 0x405808, gr->zbc_color[zbc].ds[1]);
51 nvkm_wr32(device, 0x40580c, gr->zbc_color[zbc].ds[2]);
52 nvkm_wr32(device, 0x405810, gr->zbc_color[zbc].ds[3]);
Ben Skeggsc39f4722015-01-13 22:13:14 +100053 }
Ben Skeggs276836d2015-08-20 14:54:10 +100054 nvkm_wr32(device, 0x405814, gr->zbc_color[zbc].format);
55 nvkm_wr32(device, 0x405820, zbc);
56 nvkm_wr32(device, 0x405824, 0x00000004); /* TRIGGER | WRITE | COLOR */
Ben Skeggsc39f4722015-01-13 22:13:14 +100057}
58
59static int
Ben Skeggsbfee3f32015-08-20 14:54:08 +100060gf100_gr_zbc_color_get(struct gf100_gr *gr, int format,
Ben Skeggse3c71eb2015-01-14 15:29:43 +100061 const u32 ds[4], const u32 l2[4])
Ben Skeggsc39f4722015-01-13 22:13:14 +100062{
Ben Skeggs70bc7182015-08-20 14:54:21 +100063 struct nvkm_ltc *ltc = gr->base.engine.subdev.device->ltc;
Ben Skeggsc39f4722015-01-13 22:13:14 +100064 int zbc = -ENOSPC, i;
65
66 for (i = ltc->zbc_min; i <= ltc->zbc_max; i++) {
Ben Skeggsbfee3f32015-08-20 14:54:08 +100067 if (gr->zbc_color[i].format) {
68 if (gr->zbc_color[i].format != format)
Ben Skeggsc39f4722015-01-13 22:13:14 +100069 continue;
Ben Skeggsbfee3f32015-08-20 14:54:08 +100070 if (memcmp(gr->zbc_color[i].ds, ds, sizeof(
71 gr->zbc_color[i].ds)))
Ben Skeggsc39f4722015-01-13 22:13:14 +100072 continue;
Ben Skeggsbfee3f32015-08-20 14:54:08 +100073 if (memcmp(gr->zbc_color[i].l2, l2, sizeof(
74 gr->zbc_color[i].l2))) {
Ben Skeggsc39f4722015-01-13 22:13:14 +100075 WARN_ON(1);
76 return -EINVAL;
77 }
78 return i;
79 } else {
80 zbc = (zbc < 0) ? i : zbc;
81 }
82 }
83
84 if (zbc < 0)
85 return zbc;
86
Ben Skeggsbfee3f32015-08-20 14:54:08 +100087 memcpy(gr->zbc_color[zbc].ds, ds, sizeof(gr->zbc_color[zbc].ds));
88 memcpy(gr->zbc_color[zbc].l2, l2, sizeof(gr->zbc_color[zbc].l2));
89 gr->zbc_color[zbc].format = format;
Ben Skeggs70bc7182015-08-20 14:54:21 +100090 nvkm_ltc_zbc_color_get(ltc, zbc, l2);
Ben Skeggsbfee3f32015-08-20 14:54:08 +100091 gf100_gr_zbc_clear_color(gr, zbc);
Ben Skeggsc39f4722015-01-13 22:13:14 +100092 return zbc;
93}
94
95static void
Ben Skeggsbfee3f32015-08-20 14:54:08 +100096gf100_gr_zbc_clear_depth(struct gf100_gr *gr, int zbc)
Ben Skeggsc39f4722015-01-13 22:13:14 +100097{
Ben Skeggs276836d2015-08-20 14:54:10 +100098 struct nvkm_device *device = gr->base.engine.subdev.device;
Ben Skeggsbfee3f32015-08-20 14:54:08 +100099 if (gr->zbc_depth[zbc].format)
Ben Skeggs276836d2015-08-20 14:54:10 +1000100 nvkm_wr32(device, 0x405818, gr->zbc_depth[zbc].ds);
101 nvkm_wr32(device, 0x40581c, gr->zbc_depth[zbc].format);
102 nvkm_wr32(device, 0x405820, zbc);
103 nvkm_wr32(device, 0x405824, 0x00000005); /* TRIGGER | WRITE | DEPTH */
Ben Skeggsc39f4722015-01-13 22:13:14 +1000104}
105
106static int
Ben Skeggsbfee3f32015-08-20 14:54:08 +1000107gf100_gr_zbc_depth_get(struct gf100_gr *gr, int format,
Ben Skeggse3c71eb2015-01-14 15:29:43 +1000108 const u32 ds, const u32 l2)
Ben Skeggsc39f4722015-01-13 22:13:14 +1000109{
Ben Skeggs70bc7182015-08-20 14:54:21 +1000110 struct nvkm_ltc *ltc = gr->base.engine.subdev.device->ltc;
Ben Skeggsc39f4722015-01-13 22:13:14 +1000111 int zbc = -ENOSPC, i;
112
113 for (i = ltc->zbc_min; i <= ltc->zbc_max; i++) {
Ben Skeggsbfee3f32015-08-20 14:54:08 +1000114 if (gr->zbc_depth[i].format) {
115 if (gr->zbc_depth[i].format != format)
Ben Skeggsc39f4722015-01-13 22:13:14 +1000116 continue;
Ben Skeggsbfee3f32015-08-20 14:54:08 +1000117 if (gr->zbc_depth[i].ds != ds)
Ben Skeggsc39f4722015-01-13 22:13:14 +1000118 continue;
Ben Skeggsbfee3f32015-08-20 14:54:08 +1000119 if (gr->zbc_depth[i].l2 != l2) {
Ben Skeggsc39f4722015-01-13 22:13:14 +1000120 WARN_ON(1);
121 return -EINVAL;
122 }
123 return i;
124 } else {
125 zbc = (zbc < 0) ? i : zbc;
126 }
127 }
128
129 if (zbc < 0)
130 return zbc;
131
Ben Skeggsbfee3f32015-08-20 14:54:08 +1000132 gr->zbc_depth[zbc].format = format;
133 gr->zbc_depth[zbc].ds = ds;
134 gr->zbc_depth[zbc].l2 = l2;
Ben Skeggs70bc7182015-08-20 14:54:21 +1000135 nvkm_ltc_zbc_depth_get(ltc, zbc, l2);
Ben Skeggsbfee3f32015-08-20 14:54:08 +1000136 gf100_gr_zbc_clear_depth(gr, zbc);
Ben Skeggsc39f4722015-01-13 22:13:14 +1000137 return zbc;
138}
139
140/*******************************************************************************
141 * Graphics object classes
142 ******************************************************************************/
143
144static int
Ben Skeggse3c71eb2015-01-14 15:29:43 +1000145gf100_fermi_mthd_zbc_color(struct nvkm_object *object, void *data, u32 size)
Ben Skeggsc39f4722015-01-13 22:13:14 +1000146{
Ben Skeggs0d7fc242015-11-25 12:39:01 +1000147 struct gf100_gr *gr = gf100_gr(nvkm_gr(object->engine));
Ben Skeggsc39f4722015-01-13 22:13:14 +1000148 union {
149 struct fermi_a_zbc_color_v0 v0;
150 } *args = data;
151 int ret;
152
153 if (nvif_unpack(args->v0, 0, 0, false)) {
154 switch (args->v0.format) {
155 case FERMI_A_ZBC_COLOR_V0_FMT_ZERO:
156 case FERMI_A_ZBC_COLOR_V0_FMT_UNORM_ONE:
157 case FERMI_A_ZBC_COLOR_V0_FMT_RF32_GF32_BF32_AF32:
158 case FERMI_A_ZBC_COLOR_V0_FMT_R16_G16_B16_A16:
159 case FERMI_A_ZBC_COLOR_V0_FMT_RN16_GN16_BN16_AN16:
160 case FERMI_A_ZBC_COLOR_V0_FMT_RS16_GS16_BS16_AS16:
161 case FERMI_A_ZBC_COLOR_V0_FMT_RU16_GU16_BU16_AU16:
162 case FERMI_A_ZBC_COLOR_V0_FMT_RF16_GF16_BF16_AF16:
163 case FERMI_A_ZBC_COLOR_V0_FMT_A8R8G8B8:
164 case FERMI_A_ZBC_COLOR_V0_FMT_A8RL8GL8BL8:
165 case FERMI_A_ZBC_COLOR_V0_FMT_A2B10G10R10:
166 case FERMI_A_ZBC_COLOR_V0_FMT_AU2BU10GU10RU10:
167 case FERMI_A_ZBC_COLOR_V0_FMT_A8B8G8R8:
168 case FERMI_A_ZBC_COLOR_V0_FMT_A8BL8GL8RL8:
169 case FERMI_A_ZBC_COLOR_V0_FMT_AN8BN8GN8RN8:
170 case FERMI_A_ZBC_COLOR_V0_FMT_AS8BS8GS8RS8:
171 case FERMI_A_ZBC_COLOR_V0_FMT_AU8BU8GU8RU8:
172 case FERMI_A_ZBC_COLOR_V0_FMT_A2R10G10B10:
173 case FERMI_A_ZBC_COLOR_V0_FMT_BF10GF11RF11:
Ben Skeggsbfee3f32015-08-20 14:54:08 +1000174 ret = gf100_gr_zbc_color_get(gr, args->v0.format,
Ben Skeggse3c71eb2015-01-14 15:29:43 +1000175 args->v0.ds,
176 args->v0.l2);
Ben Skeggsc39f4722015-01-13 22:13:14 +1000177 if (ret >= 0) {
178 args->v0.index = ret;
179 return 0;
180 }
181 break;
182 default:
183 return -EINVAL;
184 }
185 }
186
187 return ret;
188}
189
190static int
Ben Skeggse3c71eb2015-01-14 15:29:43 +1000191gf100_fermi_mthd_zbc_depth(struct nvkm_object *object, void *data, u32 size)
Ben Skeggsc39f4722015-01-13 22:13:14 +1000192{
Ben Skeggs0d7fc242015-11-25 12:39:01 +1000193 struct gf100_gr *gr = gf100_gr(nvkm_gr(object->engine));
Ben Skeggsc39f4722015-01-13 22:13:14 +1000194 union {
195 struct fermi_a_zbc_depth_v0 v0;
196 } *args = data;
197 int ret;
198
199 if (nvif_unpack(args->v0, 0, 0, false)) {
200 switch (args->v0.format) {
201 case FERMI_A_ZBC_DEPTH_V0_FMT_FP32:
Ben Skeggsbfee3f32015-08-20 14:54:08 +1000202 ret = gf100_gr_zbc_depth_get(gr, args->v0.format,
Ben Skeggse3c71eb2015-01-14 15:29:43 +1000203 args->v0.ds,
204 args->v0.l2);
Ben Skeggsc39f4722015-01-13 22:13:14 +1000205 return (ret >= 0) ? 0 : -ENOSPC;
206 default:
207 return -EINVAL;
208 }
209 }
210
211 return ret;
212}
213
214static int
Ben Skeggse3c71eb2015-01-14 15:29:43 +1000215gf100_fermi_mthd(struct nvkm_object *object, u32 mthd, void *data, u32 size)
Ben Skeggsc39f4722015-01-13 22:13:14 +1000216{
217 switch (mthd) {
218 case FERMI_A_ZBC_COLOR:
Ben Skeggse3c71eb2015-01-14 15:29:43 +1000219 return gf100_fermi_mthd_zbc_color(object, data, size);
Ben Skeggsc39f4722015-01-13 22:13:14 +1000220 case FERMI_A_ZBC_DEPTH:
Ben Skeggse3c71eb2015-01-14 15:29:43 +1000221 return gf100_fermi_mthd_zbc_depth(object, data, size);
Ben Skeggsc39f4722015-01-13 22:13:14 +1000222 default:
223 break;
224 }
225 return -EINVAL;
226}
227
Ben Skeggs27f3d6c2015-08-20 14:54:19 +1000228const struct nvkm_object_func
229gf100_fermi = {
Ben Skeggse3c71eb2015-01-14 15:29:43 +1000230 .mthd = gf100_fermi_mthd,
Ben Skeggsc39f4722015-01-13 22:13:14 +1000231};
232
Ben Skeggsa65955e2015-08-20 14:54:18 +1000233static void
234gf100_gr_mthd_set_shader_exceptions(struct nvkm_device *device, u32 data)
Ben Skeggsc39f4722015-01-13 22:13:14 +1000235{
Ben Skeggsa65955e2015-08-20 14:54:18 +1000236 nvkm_wr32(device, 0x419e44, data ? 0xffffffff : 0x00000000);
237 nvkm_wr32(device, 0x419e4c, data ? 0xffffffff : 0x00000000);
Ben Skeggsc39f4722015-01-13 22:13:14 +1000238}
239
Ben Skeggsa65955e2015-08-20 14:54:18 +1000240static bool
241gf100_gr_mthd_sw(struct nvkm_device *device, u16 class, u32 mthd, u32 data)
242{
243 switch (class & 0x00ff) {
244 case 0x97:
245 case 0xc0:
246 switch (mthd) {
247 case 0x1528:
248 gf100_gr_mthd_set_shader_exceptions(device, data);
249 return true;
250 default:
251 break;
252 }
253 break;
254 default:
255 break;
256 }
257 return false;
258}
Ben Skeggsc39f4722015-01-13 22:13:14 +1000259
Ben Skeggs27f3d6c2015-08-20 14:54:19 +1000260static int
261gf100_gr_object_get(struct nvkm_gr *base, int index, struct nvkm_sclass *sclass)
262{
263 struct gf100_gr *gr = gf100_gr(base);
264 int c = 0;
265
266 while (gr->func->sclass[c].oclass) {
267 if (c++ == index) {
268 *sclass = gr->func->sclass[index];
269 return index;
270 }
271 }
272
273 return c;
274}
Ben Skeggsc39f4722015-01-13 22:13:14 +1000275
276/*******************************************************************************
277 * PGRAPH context
278 ******************************************************************************/
279
Ben Skeggs27f3d6c2015-08-20 14:54:19 +1000280static int
281gf100_gr_chan_bind(struct nvkm_object *object, struct nvkm_gpuobj *parent,
282 int align, struct nvkm_gpuobj **pgpuobj)
Ben Skeggsc39f4722015-01-13 22:13:14 +1000283{
Ben Skeggs27f3d6c2015-08-20 14:54:19 +1000284 struct gf100_gr_chan *chan = gf100_gr_chan(object);
285 struct gf100_gr *gr = chan->gr;
286 int ret, i;
287
288 ret = nvkm_gpuobj_new(gr->base.engine.subdev.device, gr->size,
289 align, false, parent, pgpuobj);
290 if (ret)
291 return ret;
292
293 nvkm_kmap(*pgpuobj);
294 for (i = 0; i < gr->size; i += 4)
295 nvkm_wo32(*pgpuobj, i, gr->data[i / 4]);
296
297 if (!gr->firmware) {
298 nvkm_wo32(*pgpuobj, 0x00, chan->mmio_nr / 2);
299 nvkm_wo32(*pgpuobj, 0x04, chan->mmio_vma.offset >> 8);
300 } else {
301 nvkm_wo32(*pgpuobj, 0xf4, 0);
302 nvkm_wo32(*pgpuobj, 0xf8, 0);
303 nvkm_wo32(*pgpuobj, 0x10, chan->mmio_nr / 2);
304 nvkm_wo32(*pgpuobj, 0x14, lower_32_bits(chan->mmio_vma.offset));
305 nvkm_wo32(*pgpuobj, 0x18, upper_32_bits(chan->mmio_vma.offset));
306 nvkm_wo32(*pgpuobj, 0x1c, 1);
307 nvkm_wo32(*pgpuobj, 0x20, 0);
308 nvkm_wo32(*pgpuobj, 0x28, 0);
309 nvkm_wo32(*pgpuobj, 0x2c, 0);
310 }
311 nvkm_done(*pgpuobj);
312 return 0;
313}
314
315static void *
316gf100_gr_chan_dtor(struct nvkm_object *object)
317{
318 struct gf100_gr_chan *chan = gf100_gr_chan(object);
319 int i;
320
321 for (i = 0; i < ARRAY_SIZE(chan->data); i++) {
322 if (chan->data[i].vma.node) {
323 nvkm_vm_unmap(&chan->data[i].vma);
324 nvkm_vm_put(&chan->data[i].vma);
325 }
326 nvkm_memory_del(&chan->data[i].mem);
327 }
328
329 if (chan->mmio_vma.node) {
330 nvkm_vm_unmap(&chan->mmio_vma);
331 nvkm_vm_put(&chan->mmio_vma);
332 }
333 nvkm_memory_del(&chan->mmio);
334 return chan;
335}
336
337static const struct nvkm_object_func
338gf100_gr_chan = {
339 .dtor = gf100_gr_chan_dtor,
340 .bind = gf100_gr_chan_bind,
341};
342
343static int
344gf100_gr_chan_new(struct nvkm_gr *base, struct nvkm_fifo_chan *fifoch,
345 const struct nvkm_oclass *oclass,
346 struct nvkm_object **pobject)
347{
348 struct gf100_gr *gr = gf100_gr(base);
Ben Skeggsbfee3f32015-08-20 14:54:08 +1000349 struct gf100_gr_data *data = gr->mmio_data;
350 struct gf100_gr_mmio *mmio = gr->mmio_list;
Ben Skeggse3c71eb2015-01-14 15:29:43 +1000351 struct gf100_gr_chan *chan;
Ben Skeggs227c95d2015-08-20 14:54:17 +1000352 struct nvkm_device *device = gr->base.engine.subdev.device;
Ben Skeggsc39f4722015-01-13 22:13:14 +1000353 int ret, i;
354
Ben Skeggs27f3d6c2015-08-20 14:54:19 +1000355 if (!(chan = kzalloc(sizeof(*chan), GFP_KERNEL)))
356 return -ENOMEM;
357 nvkm_object_ctor(&gf100_gr_chan, oclass, &chan->object);
358 chan->gr = gr;
359 *pobject = &chan->object;
Ben Skeggsc39f4722015-01-13 22:13:14 +1000360
361 /* allocate memory for a "mmio list" buffer that's used by the HUB
362 * fuc to modify some per-context register settings on first load
363 * of the context.
364 */
Ben Skeggs227c95d2015-08-20 14:54:17 +1000365 ret = nvkm_memory_new(device, NVKM_MEM_TARGET_INST, 0x1000, 0x100,
366 false, &chan->mmio);
Ben Skeggsc39f4722015-01-13 22:13:14 +1000367 if (ret)
368 return ret;
369
Ben Skeggs27f3d6c2015-08-20 14:54:19 +1000370 ret = nvkm_vm_get(fifoch->vm, 0x1000, 12, NV_MEM_ACCESS_RW |
Ben Skeggs227c95d2015-08-20 14:54:17 +1000371 NV_MEM_ACCESS_SYS, &chan->mmio_vma);
Ben Skeggsc39f4722015-01-13 22:13:14 +1000372 if (ret)
373 return ret;
374
Ben Skeggs227c95d2015-08-20 14:54:17 +1000375 nvkm_memory_map(chan->mmio, &chan->mmio_vma, 0);
376
Ben Skeggsc39f4722015-01-13 22:13:14 +1000377 /* allocate buffers referenced by mmio list */
Ben Skeggsbfee3f32015-08-20 14:54:08 +1000378 for (i = 0; data->size && i < ARRAY_SIZE(gr->mmio_data); i++) {
Ben Skeggs227c95d2015-08-20 14:54:17 +1000379 ret = nvkm_memory_new(device, NVKM_MEM_TARGET_INST,
380 data->size, data->align, false,
381 &chan->data[i].mem);
Ben Skeggsc39f4722015-01-13 22:13:14 +1000382 if (ret)
383 return ret;
384
Ben Skeggs27f3d6c2015-08-20 14:54:19 +1000385 ret = nvkm_vm_get(fifoch->vm,
386 nvkm_memory_size(chan->data[i].mem), 12,
387 data->access, &chan->data[i].vma);
Ben Skeggsc39f4722015-01-13 22:13:14 +1000388 if (ret)
389 return ret;
390
Ben Skeggs227c95d2015-08-20 14:54:17 +1000391 nvkm_memory_map(chan->data[i].mem, &chan->data[i].vma, 0);
Ben Skeggsc39f4722015-01-13 22:13:14 +1000392 data++;
393 }
394
395 /* finally, fill in the mmio list and point the context at it */
Ben Skeggs142ea052015-08-20 14:54:14 +1000396 nvkm_kmap(chan->mmio);
Ben Skeggsbfee3f32015-08-20 14:54:08 +1000397 for (i = 0; mmio->addr && i < ARRAY_SIZE(gr->mmio_list); i++) {
Ben Skeggsc39f4722015-01-13 22:13:14 +1000398 u32 addr = mmio->addr;
399 u32 data = mmio->data;
400
401 if (mmio->buffer >= 0) {
402 u64 info = chan->data[mmio->buffer].vma.offset;
403 data |= info >> mmio->shift;
404 }
405
Ben Skeggs142ea052015-08-20 14:54:14 +1000406 nvkm_wo32(chan->mmio, chan->mmio_nr++ * 4, addr);
407 nvkm_wo32(chan->mmio, chan->mmio_nr++ * 4, data);
Ben Skeggsc39f4722015-01-13 22:13:14 +1000408 mmio++;
409 }
Ben Skeggs142ea052015-08-20 14:54:14 +1000410 nvkm_done(chan->mmio);
Ben Skeggsc39f4722015-01-13 22:13:14 +1000411 return 0;
412}
413
Ben Skeggsc39f4722015-01-13 22:13:14 +1000414/*******************************************************************************
415 * PGRAPH register lists
416 ******************************************************************************/
417
Ben Skeggse3c71eb2015-01-14 15:29:43 +1000418const struct gf100_gr_init
419gf100_gr_init_main_0[] = {
Ben Skeggsc39f4722015-01-13 22:13:14 +1000420 { 0x400080, 1, 0x04, 0x003083c2 },
421 { 0x400088, 1, 0x04, 0x00006fe7 },
422 { 0x40008c, 1, 0x04, 0x00000000 },
423 { 0x400090, 1, 0x04, 0x00000030 },
424 { 0x40013c, 1, 0x04, 0x013901f7 },
425 { 0x400140, 1, 0x04, 0x00000100 },
426 { 0x400144, 1, 0x04, 0x00000000 },
427 { 0x400148, 1, 0x04, 0x00000110 },
428 { 0x400138, 1, 0x04, 0x00000000 },
429 { 0x400130, 2, 0x04, 0x00000000 },
430 { 0x400124, 1, 0x04, 0x00000002 },
431 {}
432};
433
Ben Skeggse3c71eb2015-01-14 15:29:43 +1000434const struct gf100_gr_init
435gf100_gr_init_fe_0[] = {
Ben Skeggsc39f4722015-01-13 22:13:14 +1000436 { 0x40415c, 1, 0x04, 0x00000000 },
437 { 0x404170, 1, 0x04, 0x00000000 },
438 {}
439};
440
Ben Skeggse3c71eb2015-01-14 15:29:43 +1000441const struct gf100_gr_init
442gf100_gr_init_pri_0[] = {
Ben Skeggsc39f4722015-01-13 22:13:14 +1000443 { 0x404488, 2, 0x04, 0x00000000 },
444 {}
445};
446
Ben Skeggse3c71eb2015-01-14 15:29:43 +1000447const struct gf100_gr_init
448gf100_gr_init_rstr2d_0[] = {
Ben Skeggsc39f4722015-01-13 22:13:14 +1000449 { 0x407808, 1, 0x04, 0x00000000 },
450 {}
451};
452
Ben Skeggse3c71eb2015-01-14 15:29:43 +1000453const struct gf100_gr_init
454gf100_gr_init_pd_0[] = {
Ben Skeggsc39f4722015-01-13 22:13:14 +1000455 { 0x406024, 1, 0x04, 0x00000000 },
456 {}
457};
458
Ben Skeggse3c71eb2015-01-14 15:29:43 +1000459const struct gf100_gr_init
460gf100_gr_init_ds_0[] = {
Ben Skeggsc39f4722015-01-13 22:13:14 +1000461 { 0x405844, 1, 0x04, 0x00ffffff },
462 { 0x405850, 1, 0x04, 0x00000000 },
463 { 0x405908, 1, 0x04, 0x00000000 },
464 {}
465};
466
Ben Skeggse3c71eb2015-01-14 15:29:43 +1000467const struct gf100_gr_init
468gf100_gr_init_scc_0[] = {
Ben Skeggsc39f4722015-01-13 22:13:14 +1000469 { 0x40803c, 1, 0x04, 0x00000000 },
470 {}
471};
472
Ben Skeggse3c71eb2015-01-14 15:29:43 +1000473const struct gf100_gr_init
474gf100_gr_init_prop_0[] = {
Ben Skeggsc39f4722015-01-13 22:13:14 +1000475 { 0x4184a0, 1, 0x04, 0x00000000 },
476 {}
477};
478
Ben Skeggse3c71eb2015-01-14 15:29:43 +1000479const struct gf100_gr_init
480gf100_gr_init_gpc_unk_0[] = {
Ben Skeggsc39f4722015-01-13 22:13:14 +1000481 { 0x418604, 1, 0x04, 0x00000000 },
482 { 0x418680, 1, 0x04, 0x00000000 },
483 { 0x418714, 1, 0x04, 0x80000000 },
484 { 0x418384, 1, 0x04, 0x00000000 },
485 {}
486};
487
Ben Skeggse3c71eb2015-01-14 15:29:43 +1000488const struct gf100_gr_init
489gf100_gr_init_setup_0[] = {
Ben Skeggsc39f4722015-01-13 22:13:14 +1000490 { 0x418814, 3, 0x04, 0x00000000 },
491 {}
492};
493
Ben Skeggse3c71eb2015-01-14 15:29:43 +1000494const struct gf100_gr_init
495gf100_gr_init_crstr_0[] = {
Ben Skeggsc39f4722015-01-13 22:13:14 +1000496 { 0x418b04, 1, 0x04, 0x00000000 },
497 {}
498};
499
Ben Skeggse3c71eb2015-01-14 15:29:43 +1000500const struct gf100_gr_init
501gf100_gr_init_setup_1[] = {
Ben Skeggsc39f4722015-01-13 22:13:14 +1000502 { 0x4188c8, 1, 0x04, 0x80000000 },
503 { 0x4188cc, 1, 0x04, 0x00000000 },
504 { 0x4188d0, 1, 0x04, 0x00010000 },
505 { 0x4188d4, 1, 0x04, 0x00000001 },
506 {}
507};
508
Ben Skeggse3c71eb2015-01-14 15:29:43 +1000509const struct gf100_gr_init
510gf100_gr_init_zcull_0[] = {
Ben Skeggsc39f4722015-01-13 22:13:14 +1000511 { 0x418910, 1, 0x04, 0x00010001 },
512 { 0x418914, 1, 0x04, 0x00000301 },
513 { 0x418918, 1, 0x04, 0x00800000 },
514 { 0x418980, 1, 0x04, 0x77777770 },
515 { 0x418984, 3, 0x04, 0x77777777 },
516 {}
517};
518
Ben Skeggse3c71eb2015-01-14 15:29:43 +1000519const struct gf100_gr_init
520gf100_gr_init_gpm_0[] = {
Ben Skeggsc39f4722015-01-13 22:13:14 +1000521 { 0x418c04, 1, 0x04, 0x00000000 },
522 { 0x418c88, 1, 0x04, 0x00000000 },
523 {}
524};
525
Ben Skeggse3c71eb2015-01-14 15:29:43 +1000526const struct gf100_gr_init
527gf100_gr_init_gpc_unk_1[] = {
Ben Skeggsc39f4722015-01-13 22:13:14 +1000528 { 0x418d00, 1, 0x04, 0x00000000 },
529 { 0x418f08, 1, 0x04, 0x00000000 },
530 { 0x418e00, 1, 0x04, 0x00000050 },
531 { 0x418e08, 1, 0x04, 0x00000000 },
532 {}
533};
534
Ben Skeggse3c71eb2015-01-14 15:29:43 +1000535const struct gf100_gr_init
536gf100_gr_init_gcc_0[] = {
Ben Skeggsc39f4722015-01-13 22:13:14 +1000537 { 0x41900c, 1, 0x04, 0x00000000 },
538 { 0x419018, 1, 0x04, 0x00000000 },
539 {}
540};
541
Ben Skeggse3c71eb2015-01-14 15:29:43 +1000542const struct gf100_gr_init
543gf100_gr_init_tpccs_0[] = {
Ben Skeggsc39f4722015-01-13 22:13:14 +1000544 { 0x419d08, 2, 0x04, 0x00000000 },
545 { 0x419d10, 1, 0x04, 0x00000014 },
546 {}
547};
548
Ben Skeggse3c71eb2015-01-14 15:29:43 +1000549const struct gf100_gr_init
550gf100_gr_init_tex_0[] = {
Ben Skeggsc39f4722015-01-13 22:13:14 +1000551 { 0x419ab0, 1, 0x04, 0x00000000 },
552 { 0x419ab8, 1, 0x04, 0x000000e7 },
553 { 0x419abc, 2, 0x04, 0x00000000 },
554 {}
555};
556
Ben Skeggse3c71eb2015-01-14 15:29:43 +1000557const struct gf100_gr_init
558gf100_gr_init_pe_0[] = {
Ben Skeggsc39f4722015-01-13 22:13:14 +1000559 { 0x41980c, 3, 0x04, 0x00000000 },
560 { 0x419844, 1, 0x04, 0x00000000 },
561 { 0x41984c, 1, 0x04, 0x00005bc5 },
562 { 0x419850, 4, 0x04, 0x00000000 },
563 {}
564};
565
Ben Skeggse3c71eb2015-01-14 15:29:43 +1000566const struct gf100_gr_init
567gf100_gr_init_l1c_0[] = {
Ben Skeggsc39f4722015-01-13 22:13:14 +1000568 { 0x419c98, 1, 0x04, 0x00000000 },
569 { 0x419ca8, 1, 0x04, 0x80000000 },
570 { 0x419cb4, 1, 0x04, 0x00000000 },
571 { 0x419cb8, 1, 0x04, 0x00008bf4 },
572 { 0x419cbc, 1, 0x04, 0x28137606 },
573 { 0x419cc0, 2, 0x04, 0x00000000 },
574 {}
575};
576
Ben Skeggse3c71eb2015-01-14 15:29:43 +1000577const struct gf100_gr_init
578gf100_gr_init_wwdx_0[] = {
Ben Skeggsc39f4722015-01-13 22:13:14 +1000579 { 0x419bd4, 1, 0x04, 0x00800000 },
580 { 0x419bdc, 1, 0x04, 0x00000000 },
581 {}
582};
583
Ben Skeggse3c71eb2015-01-14 15:29:43 +1000584const struct gf100_gr_init
585gf100_gr_init_tpccs_1[] = {
Ben Skeggsc39f4722015-01-13 22:13:14 +1000586 { 0x419d2c, 1, 0x04, 0x00000000 },
587 {}
588};
589
Ben Skeggse3c71eb2015-01-14 15:29:43 +1000590const struct gf100_gr_init
591gf100_gr_init_mpc_0[] = {
Ben Skeggsc39f4722015-01-13 22:13:14 +1000592 { 0x419c0c, 1, 0x04, 0x00000000 },
593 {}
594};
595
Ben Skeggse3c71eb2015-01-14 15:29:43 +1000596static const struct gf100_gr_init
597gf100_gr_init_sm_0[] = {
Ben Skeggsc39f4722015-01-13 22:13:14 +1000598 { 0x419e00, 1, 0x04, 0x00000000 },
599 { 0x419ea0, 1, 0x04, 0x00000000 },
600 { 0x419ea4, 1, 0x04, 0x00000100 },
601 { 0x419ea8, 1, 0x04, 0x00001100 },
602 { 0x419eac, 1, 0x04, 0x11100702 },
603 { 0x419eb0, 1, 0x04, 0x00000003 },
604 { 0x419eb4, 4, 0x04, 0x00000000 },
605 { 0x419ec8, 1, 0x04, 0x06060618 },
606 { 0x419ed0, 1, 0x04, 0x0eff0e38 },
607 { 0x419ed4, 1, 0x04, 0x011104f1 },
608 { 0x419edc, 1, 0x04, 0x00000000 },
609 { 0x419f00, 1, 0x04, 0x00000000 },
610 { 0x419f2c, 1, 0x04, 0x00000000 },
611 {}
612};
613
Ben Skeggse3c71eb2015-01-14 15:29:43 +1000614const struct gf100_gr_init
615gf100_gr_init_be_0[] = {
Ben Skeggsc39f4722015-01-13 22:13:14 +1000616 { 0x40880c, 1, 0x04, 0x00000000 },
617 { 0x408910, 9, 0x04, 0x00000000 },
618 { 0x408950, 1, 0x04, 0x00000000 },
619 { 0x408954, 1, 0x04, 0x0000ffff },
620 { 0x408984, 1, 0x04, 0x00000000 },
621 { 0x408988, 1, 0x04, 0x08040201 },
622 { 0x40898c, 1, 0x04, 0x80402010 },
623 {}
624};
625
Ben Skeggse3c71eb2015-01-14 15:29:43 +1000626const struct gf100_gr_init
627gf100_gr_init_fe_1[] = {
Ben Skeggsc39f4722015-01-13 22:13:14 +1000628 { 0x4040f0, 1, 0x04, 0x00000000 },
629 {}
630};
631
Ben Skeggse3c71eb2015-01-14 15:29:43 +1000632const struct gf100_gr_init
633gf100_gr_init_pe_1[] = {
Ben Skeggsc39f4722015-01-13 22:13:14 +1000634 { 0x419880, 1, 0x04, 0x00000002 },
635 {}
636};
637
Ben Skeggse3c71eb2015-01-14 15:29:43 +1000638static const struct gf100_gr_pack
639gf100_gr_pack_mmio[] = {
640 { gf100_gr_init_main_0 },
641 { gf100_gr_init_fe_0 },
642 { gf100_gr_init_pri_0 },
643 { gf100_gr_init_rstr2d_0 },
644 { gf100_gr_init_pd_0 },
645 { gf100_gr_init_ds_0 },
646 { gf100_gr_init_scc_0 },
647 { gf100_gr_init_prop_0 },
648 { gf100_gr_init_gpc_unk_0 },
649 { gf100_gr_init_setup_0 },
650 { gf100_gr_init_crstr_0 },
651 { gf100_gr_init_setup_1 },
652 { gf100_gr_init_zcull_0 },
653 { gf100_gr_init_gpm_0 },
654 { gf100_gr_init_gpc_unk_1 },
655 { gf100_gr_init_gcc_0 },
656 { gf100_gr_init_tpccs_0 },
657 { gf100_gr_init_tex_0 },
658 { gf100_gr_init_pe_0 },
659 { gf100_gr_init_l1c_0 },
660 { gf100_gr_init_wwdx_0 },
661 { gf100_gr_init_tpccs_1 },
662 { gf100_gr_init_mpc_0 },
663 { gf100_gr_init_sm_0 },
664 { gf100_gr_init_be_0 },
665 { gf100_gr_init_fe_1 },
666 { gf100_gr_init_pe_1 },
Ben Skeggsc39f4722015-01-13 22:13:14 +1000667 {}
668};
669
670/*******************************************************************************
671 * PGRAPH engine/subdev functions
672 ******************************************************************************/
673
674void
Ben Skeggsbfee3f32015-08-20 14:54:08 +1000675gf100_gr_zbc_init(struct gf100_gr *gr)
Ben Skeggsc39f4722015-01-13 22:13:14 +1000676{
677 const u32 zero[] = { 0x00000000, 0x00000000, 0x00000000, 0x00000000,
678 0x00000000, 0x00000000, 0x00000000, 0x00000000 };
679 const u32 one[] = { 0x3f800000, 0x3f800000, 0x3f800000, 0x3f800000,
680 0xffffffff, 0xffffffff, 0xffffffff, 0xffffffff };
681 const u32 f32_0[] = { 0x00000000, 0x00000000, 0x00000000, 0x00000000,
682 0x00000000, 0x00000000, 0x00000000, 0x00000000 };
683 const u32 f32_1[] = { 0x3f800000, 0x3f800000, 0x3f800000, 0x3f800000,
684 0x3f800000, 0x3f800000, 0x3f800000, 0x3f800000 };
Ben Skeggs70bc7182015-08-20 14:54:21 +1000685 struct nvkm_ltc *ltc = gr->base.engine.subdev.device->ltc;
Ben Skeggsc39f4722015-01-13 22:13:14 +1000686 int index;
687
Ben Skeggsbfee3f32015-08-20 14:54:08 +1000688 if (!gr->zbc_color[0].format) {
689 gf100_gr_zbc_color_get(gr, 1, & zero[0], &zero[4]);
690 gf100_gr_zbc_color_get(gr, 2, & one[0], &one[4]);
691 gf100_gr_zbc_color_get(gr, 4, &f32_0[0], &f32_0[4]);
692 gf100_gr_zbc_color_get(gr, 4, &f32_1[0], &f32_1[4]);
693 gf100_gr_zbc_depth_get(gr, 1, 0x00000000, 0x00000000);
694 gf100_gr_zbc_depth_get(gr, 1, 0x3f800000, 0x3f800000);
Ben Skeggsc39f4722015-01-13 22:13:14 +1000695 }
696
697 for (index = ltc->zbc_min; index <= ltc->zbc_max; index++)
Ben Skeggsbfee3f32015-08-20 14:54:08 +1000698 gf100_gr_zbc_clear_color(gr, index);
Ben Skeggsc39f4722015-01-13 22:13:14 +1000699 for (index = ltc->zbc_min; index <= ltc->zbc_max; index++)
Ben Skeggsbfee3f32015-08-20 14:54:08 +1000700 gf100_gr_zbc_clear_depth(gr, index);
Ben Skeggsc39f4722015-01-13 22:13:14 +1000701}
702
Alexandre Courbot4a8cf452015-04-27 17:25:11 +0900703/**
704 * Wait until GR goes idle. GR is considered idle if it is disabled by the
705 * MC (0x200) register, or GR is not busy and a context switch is not in
706 * progress.
707 */
708int
Ben Skeggsbfee3f32015-08-20 14:54:08 +1000709gf100_gr_wait_idle(struct gf100_gr *gr)
Alexandre Courbot4a8cf452015-04-27 17:25:11 +0900710{
Ben Skeggs109c2f22015-08-20 14:54:13 +1000711 struct nvkm_subdev *subdev = &gr->base.engine.subdev;
712 struct nvkm_device *device = subdev->device;
Alexandre Courbot4a8cf452015-04-27 17:25:11 +0900713 unsigned long end_jiffies = jiffies + msecs_to_jiffies(2000);
714 bool gr_enabled, ctxsw_active, gr_busy;
715
716 do {
717 /*
718 * required to make sure FIFO_ENGINE_STATUS (0x2640) is
719 * up-to-date
720 */
Ben Skeggs276836d2015-08-20 14:54:10 +1000721 nvkm_rd32(device, 0x400700);
Alexandre Courbot4a8cf452015-04-27 17:25:11 +0900722
Ben Skeggs276836d2015-08-20 14:54:10 +1000723 gr_enabled = nvkm_rd32(device, 0x200) & 0x1000;
724 ctxsw_active = nvkm_rd32(device, 0x2640) & 0x8000;
725 gr_busy = nvkm_rd32(device, 0x40060c) & 0x1;
Alexandre Courbot4a8cf452015-04-27 17:25:11 +0900726
727 if (!gr_enabled || (!gr_busy && !ctxsw_active))
728 return 0;
729 } while (time_before(jiffies, end_jiffies));
730
Ben Skeggs109c2f22015-08-20 14:54:13 +1000731 nvkm_error(subdev,
732 "wait for idle timeout (en: %d, ctxsw: %d, busy: %d)\n",
733 gr_enabled, ctxsw_active, gr_busy);
Alexandre Courbot4a8cf452015-04-27 17:25:11 +0900734 return -EAGAIN;
735}
736
Ben Skeggsc39f4722015-01-13 22:13:14 +1000737void
Ben Skeggsbfee3f32015-08-20 14:54:08 +1000738gf100_gr_mmio(struct gf100_gr *gr, const struct gf100_gr_pack *p)
Ben Skeggsc39f4722015-01-13 22:13:14 +1000739{
Ben Skeggs276836d2015-08-20 14:54:10 +1000740 struct nvkm_device *device = gr->base.engine.subdev.device;
Ben Skeggse3c71eb2015-01-14 15:29:43 +1000741 const struct gf100_gr_pack *pack;
742 const struct gf100_gr_init *init;
Ben Skeggsc39f4722015-01-13 22:13:14 +1000743
744 pack_for_each_init(init, pack, p) {
745 u32 next = init->addr + init->count * init->pitch;
746 u32 addr = init->addr;
747 while (addr < next) {
Ben Skeggs276836d2015-08-20 14:54:10 +1000748 nvkm_wr32(device, addr, init->data);
Ben Skeggsc39f4722015-01-13 22:13:14 +1000749 addr += init->pitch;
750 }
751 }
752}
753
754void
Ben Skeggsbfee3f32015-08-20 14:54:08 +1000755gf100_gr_icmd(struct gf100_gr *gr, const struct gf100_gr_pack *p)
Ben Skeggsc39f4722015-01-13 22:13:14 +1000756{
Ben Skeggs276836d2015-08-20 14:54:10 +1000757 struct nvkm_device *device = gr->base.engine.subdev.device;
Ben Skeggse3c71eb2015-01-14 15:29:43 +1000758 const struct gf100_gr_pack *pack;
759 const struct gf100_gr_init *init;
Ben Skeggsc39f4722015-01-13 22:13:14 +1000760 u32 data = 0;
761
Ben Skeggs276836d2015-08-20 14:54:10 +1000762 nvkm_wr32(device, 0x400208, 0x80000000);
Ben Skeggsc39f4722015-01-13 22:13:14 +1000763
764 pack_for_each_init(init, pack, p) {
765 u32 next = init->addr + init->count * init->pitch;
766 u32 addr = init->addr;
767
768 if ((pack == p && init == p->init) || data != init->data) {
Ben Skeggs276836d2015-08-20 14:54:10 +1000769 nvkm_wr32(device, 0x400204, init->data);
Ben Skeggsc39f4722015-01-13 22:13:14 +1000770 data = init->data;
771 }
772
773 while (addr < next) {
Ben Skeggs276836d2015-08-20 14:54:10 +1000774 nvkm_wr32(device, 0x400200, addr);
Alexandre Courbot4a8cf452015-04-27 17:25:11 +0900775 /**
776 * Wait for GR to go idle after submitting a
777 * GO_IDLE bundle
778 */
779 if ((addr & 0xffff) == 0xe100)
Ben Skeggsbfee3f32015-08-20 14:54:08 +1000780 gf100_gr_wait_idle(gr);
Ben Skeggsc4584ad2015-08-20 14:54:11 +1000781 nvkm_msec(device, 2000,
782 if (!(nvkm_rd32(device, 0x400700) & 0x00000004))
783 break;
784 );
Ben Skeggsc39f4722015-01-13 22:13:14 +1000785 addr += init->pitch;
786 }
787 }
788
Ben Skeggs276836d2015-08-20 14:54:10 +1000789 nvkm_wr32(device, 0x400208, 0x00000000);
Ben Skeggsc39f4722015-01-13 22:13:14 +1000790}
791
792void
Ben Skeggsbfee3f32015-08-20 14:54:08 +1000793gf100_gr_mthd(struct gf100_gr *gr, const struct gf100_gr_pack *p)
Ben Skeggsc39f4722015-01-13 22:13:14 +1000794{
Ben Skeggs276836d2015-08-20 14:54:10 +1000795 struct nvkm_device *device = gr->base.engine.subdev.device;
Ben Skeggse3c71eb2015-01-14 15:29:43 +1000796 const struct gf100_gr_pack *pack;
797 const struct gf100_gr_init *init;
Ben Skeggsc39f4722015-01-13 22:13:14 +1000798 u32 data = 0;
799
800 pack_for_each_init(init, pack, p) {
801 u32 ctrl = 0x80000000 | pack->type;
802 u32 next = init->addr + init->count * init->pitch;
803 u32 addr = init->addr;
804
805 if ((pack == p && init == p->init) || data != init->data) {
Ben Skeggs276836d2015-08-20 14:54:10 +1000806 nvkm_wr32(device, 0x40448c, init->data);
Ben Skeggsc39f4722015-01-13 22:13:14 +1000807 data = init->data;
808 }
809
810 while (addr < next) {
Ben Skeggs276836d2015-08-20 14:54:10 +1000811 nvkm_wr32(device, 0x404488, ctrl | (addr << 14));
Ben Skeggsc39f4722015-01-13 22:13:14 +1000812 addr += init->pitch;
813 }
814 }
815}
816
817u64
Ben Skeggsc85ee6c2015-08-20 14:54:22 +1000818gf100_gr_units(struct nvkm_gr *base)
Ben Skeggsc39f4722015-01-13 22:13:14 +1000819{
Ben Skeggsc85ee6c2015-08-20 14:54:22 +1000820 struct gf100_gr *gr = gf100_gr(base);
Ben Skeggsc39f4722015-01-13 22:13:14 +1000821 u64 cfg;
822
Ben Skeggsbfee3f32015-08-20 14:54:08 +1000823 cfg = (u32)gr->gpc_nr;
824 cfg |= (u32)gr->tpc_total << 8;
825 cfg |= (u64)gr->rop_nr << 32;
Ben Skeggsc39f4722015-01-13 22:13:14 +1000826
827 return cfg;
828}
829
Ben Skeggs109c2f22015-08-20 14:54:13 +1000830static const struct nvkm_bitfield gk104_sked_error[] = {
831 { 0x00000080, "CONSTANT_BUFFER_SIZE" },
832 { 0x00000200, "LOCAL_MEMORY_SIZE_POS" },
833 { 0x00000400, "LOCAL_MEMORY_SIZE_NEG" },
834 { 0x00000800, "WARP_CSTACK_SIZE" },
835 { 0x00001000, "TOTAL_TEMP_SIZE" },
836 { 0x00002000, "REGISTER_COUNT" },
837 { 0x00040000, "TOTAL_THREADS" },
838 { 0x00100000, "PROGRAM_OFFSET" },
839 { 0x00200000, "SHARED_MEMORY_SIZE" },
840 { 0x02000000, "SHARED_CONFIG_TOO_SMALL" },
841 { 0x04000000, "TOTAL_REGISTER_COUNT" },
Ben Skeggsc39f4722015-01-13 22:13:14 +1000842 {}
843};
844
Ben Skeggs109c2f22015-08-20 14:54:13 +1000845static const struct nvkm_bitfield gf100_gpc_rop_error[] = {
846 { 0x00000002, "RT_PITCH_OVERRUN" },
847 { 0x00000010, "RT_WIDTH_OVERRUN" },
848 { 0x00000020, "RT_HEIGHT_OVERRUN" },
849 { 0x00000080, "ZETA_STORAGE_TYPE_MISMATCH" },
850 { 0x00000100, "RT_STORAGE_TYPE_MISMATCH" },
851 { 0x00000400, "RT_LINEAR_MISMATCH" },
Ben Skeggsc39f4722015-01-13 22:13:14 +1000852 {}
853};
854
855static void
Ben Skeggsbfee3f32015-08-20 14:54:08 +1000856gf100_gr_trap_gpc_rop(struct gf100_gr *gr, int gpc)
Ben Skeggsc39f4722015-01-13 22:13:14 +1000857{
Ben Skeggs109c2f22015-08-20 14:54:13 +1000858 struct nvkm_subdev *subdev = &gr->base.engine.subdev;
859 struct nvkm_device *device = subdev->device;
860 char error[128];
Ben Skeggsc39f4722015-01-13 22:13:14 +1000861 u32 trap[4];
Ben Skeggsc39f4722015-01-13 22:13:14 +1000862
Ben Skeggs109c2f22015-08-20 14:54:13 +1000863 trap[0] = nvkm_rd32(device, GPC_UNIT(gpc, 0x0420)) & 0x3fffffff;
Ben Skeggs276836d2015-08-20 14:54:10 +1000864 trap[1] = nvkm_rd32(device, GPC_UNIT(gpc, 0x0434));
865 trap[2] = nvkm_rd32(device, GPC_UNIT(gpc, 0x0438));
866 trap[3] = nvkm_rd32(device, GPC_UNIT(gpc, 0x043c));
Ben Skeggsc39f4722015-01-13 22:13:14 +1000867
Ben Skeggs109c2f22015-08-20 14:54:13 +1000868 nvkm_snprintbf(error, sizeof(error), gf100_gpc_rop_error, trap[0]);
Ben Skeggsc39f4722015-01-13 22:13:14 +1000869
Ben Skeggs109c2f22015-08-20 14:54:13 +1000870 nvkm_error(subdev, "GPC%d/PROP trap: %08x [%s] x = %u, y = %u, "
871 "format = %x, storage type = %x\n",
872 gpc, trap[0], error, trap[1] & 0xffff, trap[1] >> 16,
873 (trap[2] >> 8) & 0x3f, trap[3] & 0xff);
Ben Skeggs276836d2015-08-20 14:54:10 +1000874 nvkm_wr32(device, GPC_UNIT(gpc, 0x0420), 0xc0000000);
Ben Skeggsc39f4722015-01-13 22:13:14 +1000875}
876
Ben Skeggse3c71eb2015-01-14 15:29:43 +1000877static const struct nvkm_enum gf100_mp_warp_error[] = {
Ben Skeggsc39f4722015-01-13 22:13:14 +1000878 { 0x00, "NO_ERROR" },
879 { 0x01, "STACK_MISMATCH" },
880 { 0x05, "MISALIGNED_PC" },
881 { 0x08, "MISALIGNED_GPR" },
882 { 0x09, "INVALID_OPCODE" },
883 { 0x0d, "GPR_OUT_OF_BOUNDS" },
884 { 0x0e, "MEM_OUT_OF_BOUNDS" },
885 { 0x0f, "UNALIGNED_MEM_ACCESS" },
Ilia Mirkin3988f642015-10-07 18:39:32 -0400886 { 0x10, "INVALID_ADDR_SPACE" },
Ben Skeggsc39f4722015-01-13 22:13:14 +1000887 { 0x11, "INVALID_PARAM" },
888 {}
889};
890
Ben Skeggse3c71eb2015-01-14 15:29:43 +1000891static const struct nvkm_bitfield gf100_mp_global_error[] = {
Ben Skeggsc39f4722015-01-13 22:13:14 +1000892 { 0x00000004, "MULTIPLE_WARP_ERRORS" },
893 { 0x00000008, "OUT_OF_STACK_SPACE" },
894 {}
895};
896
897static void
Ben Skeggsbfee3f32015-08-20 14:54:08 +1000898gf100_gr_trap_mp(struct gf100_gr *gr, int gpc, int tpc)
Ben Skeggsc39f4722015-01-13 22:13:14 +1000899{
Ben Skeggs109c2f22015-08-20 14:54:13 +1000900 struct nvkm_subdev *subdev = &gr->base.engine.subdev;
901 struct nvkm_device *device = subdev->device;
Ben Skeggs276836d2015-08-20 14:54:10 +1000902 u32 werr = nvkm_rd32(device, TPC_UNIT(gpc, tpc, 0x648));
903 u32 gerr = nvkm_rd32(device, TPC_UNIT(gpc, tpc, 0x650));
Ben Skeggs109c2f22015-08-20 14:54:13 +1000904 const struct nvkm_enum *warp;
905 char glob[128];
Ben Skeggsc39f4722015-01-13 22:13:14 +1000906
Ben Skeggs109c2f22015-08-20 14:54:13 +1000907 nvkm_snprintbf(glob, sizeof(glob), gf100_mp_global_error, gerr);
908 warp = nvkm_enum_find(gf100_mp_warp_error, werr & 0xffff);
909
910 nvkm_error(subdev, "GPC%i/TPC%i/MP trap: "
911 "global %08x [%s] warp %04x [%s]\n",
912 gpc, tpc, gerr, glob, werr, warp ? warp->name : "");
Ben Skeggsc39f4722015-01-13 22:13:14 +1000913
Ben Skeggs276836d2015-08-20 14:54:10 +1000914 nvkm_wr32(device, TPC_UNIT(gpc, tpc, 0x648), 0x00000000);
915 nvkm_wr32(device, TPC_UNIT(gpc, tpc, 0x650), gerr);
Ben Skeggsc39f4722015-01-13 22:13:14 +1000916}
917
918static void
Ben Skeggsbfee3f32015-08-20 14:54:08 +1000919gf100_gr_trap_tpc(struct gf100_gr *gr, int gpc, int tpc)
Ben Skeggsc39f4722015-01-13 22:13:14 +1000920{
Ben Skeggs109c2f22015-08-20 14:54:13 +1000921 struct nvkm_subdev *subdev = &gr->base.engine.subdev;
922 struct nvkm_device *device = subdev->device;
Ben Skeggs276836d2015-08-20 14:54:10 +1000923 u32 stat = nvkm_rd32(device, TPC_UNIT(gpc, tpc, 0x0508));
Ben Skeggsc39f4722015-01-13 22:13:14 +1000924
925 if (stat & 0x00000001) {
Ben Skeggs276836d2015-08-20 14:54:10 +1000926 u32 trap = nvkm_rd32(device, TPC_UNIT(gpc, tpc, 0x0224));
Ben Skeggs109c2f22015-08-20 14:54:13 +1000927 nvkm_error(subdev, "GPC%d/TPC%d/TEX: %08x\n", gpc, tpc, trap);
Ben Skeggs276836d2015-08-20 14:54:10 +1000928 nvkm_wr32(device, TPC_UNIT(gpc, tpc, 0x0224), 0xc0000000);
Ben Skeggsc39f4722015-01-13 22:13:14 +1000929 stat &= ~0x00000001;
930 }
931
932 if (stat & 0x00000002) {
Ben Skeggsbfee3f32015-08-20 14:54:08 +1000933 gf100_gr_trap_mp(gr, gpc, tpc);
Ben Skeggsc39f4722015-01-13 22:13:14 +1000934 stat &= ~0x00000002;
935 }
936
937 if (stat & 0x00000004) {
Ben Skeggs276836d2015-08-20 14:54:10 +1000938 u32 trap = nvkm_rd32(device, TPC_UNIT(gpc, tpc, 0x0084));
Ben Skeggs109c2f22015-08-20 14:54:13 +1000939 nvkm_error(subdev, "GPC%d/TPC%d/POLY: %08x\n", gpc, tpc, trap);
Ben Skeggs276836d2015-08-20 14:54:10 +1000940 nvkm_wr32(device, TPC_UNIT(gpc, tpc, 0x0084), 0xc0000000);
Ben Skeggsc39f4722015-01-13 22:13:14 +1000941 stat &= ~0x00000004;
942 }
943
944 if (stat & 0x00000008) {
Ben Skeggs276836d2015-08-20 14:54:10 +1000945 u32 trap = nvkm_rd32(device, TPC_UNIT(gpc, tpc, 0x048c));
Ben Skeggs109c2f22015-08-20 14:54:13 +1000946 nvkm_error(subdev, "GPC%d/TPC%d/L1C: %08x\n", gpc, tpc, trap);
Ben Skeggs276836d2015-08-20 14:54:10 +1000947 nvkm_wr32(device, TPC_UNIT(gpc, tpc, 0x048c), 0xc0000000);
Ben Skeggsc39f4722015-01-13 22:13:14 +1000948 stat &= ~0x00000008;
949 }
950
951 if (stat) {
Ben Skeggs109c2f22015-08-20 14:54:13 +1000952 nvkm_error(subdev, "GPC%d/TPC%d/%08x: unknown\n", gpc, tpc, stat);
Ben Skeggsc39f4722015-01-13 22:13:14 +1000953 }
954}
955
956static void
Ben Skeggsbfee3f32015-08-20 14:54:08 +1000957gf100_gr_trap_gpc(struct gf100_gr *gr, int gpc)
Ben Skeggsc39f4722015-01-13 22:13:14 +1000958{
Ben Skeggs109c2f22015-08-20 14:54:13 +1000959 struct nvkm_subdev *subdev = &gr->base.engine.subdev;
960 struct nvkm_device *device = subdev->device;
Ben Skeggs276836d2015-08-20 14:54:10 +1000961 u32 stat = nvkm_rd32(device, GPC_UNIT(gpc, 0x2c90));
Ben Skeggsc39f4722015-01-13 22:13:14 +1000962 int tpc;
963
964 if (stat & 0x00000001) {
Ben Skeggsbfee3f32015-08-20 14:54:08 +1000965 gf100_gr_trap_gpc_rop(gr, gpc);
Ben Skeggsc39f4722015-01-13 22:13:14 +1000966 stat &= ~0x00000001;
967 }
968
969 if (stat & 0x00000002) {
Ben Skeggs276836d2015-08-20 14:54:10 +1000970 u32 trap = nvkm_rd32(device, GPC_UNIT(gpc, 0x0900));
Ben Skeggs109c2f22015-08-20 14:54:13 +1000971 nvkm_error(subdev, "GPC%d/ZCULL: %08x\n", gpc, trap);
Ben Skeggs276836d2015-08-20 14:54:10 +1000972 nvkm_wr32(device, GPC_UNIT(gpc, 0x0900), 0xc0000000);
Ben Skeggsc39f4722015-01-13 22:13:14 +1000973 stat &= ~0x00000002;
974 }
975
976 if (stat & 0x00000004) {
Ben Skeggs276836d2015-08-20 14:54:10 +1000977 u32 trap = nvkm_rd32(device, GPC_UNIT(gpc, 0x1028));
Ben Skeggs109c2f22015-08-20 14:54:13 +1000978 nvkm_error(subdev, "GPC%d/CCACHE: %08x\n", gpc, trap);
Ben Skeggs276836d2015-08-20 14:54:10 +1000979 nvkm_wr32(device, GPC_UNIT(gpc, 0x1028), 0xc0000000);
Ben Skeggsc39f4722015-01-13 22:13:14 +1000980 stat &= ~0x00000004;
981 }
982
983 if (stat & 0x00000008) {
Ben Skeggs276836d2015-08-20 14:54:10 +1000984 u32 trap = nvkm_rd32(device, GPC_UNIT(gpc, 0x0824));
Ben Skeggs109c2f22015-08-20 14:54:13 +1000985 nvkm_error(subdev, "GPC%d/ESETUP: %08x\n", gpc, trap);
Ben Skeggs276836d2015-08-20 14:54:10 +1000986 nvkm_wr32(device, GPC_UNIT(gpc, 0x0824), 0xc0000000);
Ben Skeggsc39f4722015-01-13 22:13:14 +1000987 stat &= ~0x00000009;
988 }
989
Ben Skeggsbfee3f32015-08-20 14:54:08 +1000990 for (tpc = 0; tpc < gr->tpc_nr[gpc]; tpc++) {
Ben Skeggsc39f4722015-01-13 22:13:14 +1000991 u32 mask = 0x00010000 << tpc;
992 if (stat & mask) {
Ben Skeggsbfee3f32015-08-20 14:54:08 +1000993 gf100_gr_trap_tpc(gr, gpc, tpc);
Ben Skeggs276836d2015-08-20 14:54:10 +1000994 nvkm_wr32(device, GPC_UNIT(gpc, 0x2c90), mask);
Ben Skeggsc39f4722015-01-13 22:13:14 +1000995 stat &= ~mask;
996 }
997 }
998
999 if (stat) {
Ben Skeggs109c2f22015-08-20 14:54:13 +10001000 nvkm_error(subdev, "GPC%d/%08x: unknown\n", gpc, stat);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001001 }
1002}
1003
1004static void
Ben Skeggsbfee3f32015-08-20 14:54:08 +10001005gf100_gr_trap_intr(struct gf100_gr *gr)
Ben Skeggsc39f4722015-01-13 22:13:14 +10001006{
Ben Skeggs109c2f22015-08-20 14:54:13 +10001007 struct nvkm_subdev *subdev = &gr->base.engine.subdev;
1008 struct nvkm_device *device = subdev->device;
Ben Skeggs276836d2015-08-20 14:54:10 +10001009 u32 trap = nvkm_rd32(device, 0x400108);
Ben Skeggs109c2f22015-08-20 14:54:13 +10001010 int rop, gpc;
Ben Skeggsc39f4722015-01-13 22:13:14 +10001011
1012 if (trap & 0x00000001) {
Ben Skeggs276836d2015-08-20 14:54:10 +10001013 u32 stat = nvkm_rd32(device, 0x404000);
Ben Skeggs109c2f22015-08-20 14:54:13 +10001014 nvkm_error(subdev, "DISPATCH %08x\n", stat);
Ben Skeggs276836d2015-08-20 14:54:10 +10001015 nvkm_wr32(device, 0x404000, 0xc0000000);
1016 nvkm_wr32(device, 0x400108, 0x00000001);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001017 trap &= ~0x00000001;
1018 }
1019
1020 if (trap & 0x00000002) {
Ben Skeggs276836d2015-08-20 14:54:10 +10001021 u32 stat = nvkm_rd32(device, 0x404600);
Ben Skeggs109c2f22015-08-20 14:54:13 +10001022 nvkm_error(subdev, "M2MF %08x\n", stat);
Ben Skeggs276836d2015-08-20 14:54:10 +10001023 nvkm_wr32(device, 0x404600, 0xc0000000);
1024 nvkm_wr32(device, 0x400108, 0x00000002);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001025 trap &= ~0x00000002;
1026 }
1027
1028 if (trap & 0x00000008) {
Ben Skeggs276836d2015-08-20 14:54:10 +10001029 u32 stat = nvkm_rd32(device, 0x408030);
Ben Skeggs109c2f22015-08-20 14:54:13 +10001030 nvkm_error(subdev, "CCACHE %08x\n", stat);
Ben Skeggs276836d2015-08-20 14:54:10 +10001031 nvkm_wr32(device, 0x408030, 0xc0000000);
1032 nvkm_wr32(device, 0x400108, 0x00000008);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001033 trap &= ~0x00000008;
1034 }
1035
1036 if (trap & 0x00000010) {
Ben Skeggs276836d2015-08-20 14:54:10 +10001037 u32 stat = nvkm_rd32(device, 0x405840);
Ben Skeggs109c2f22015-08-20 14:54:13 +10001038 nvkm_error(subdev, "SHADER %08x\n", stat);
Ben Skeggs276836d2015-08-20 14:54:10 +10001039 nvkm_wr32(device, 0x405840, 0xc0000000);
1040 nvkm_wr32(device, 0x400108, 0x00000010);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001041 trap &= ~0x00000010;
1042 }
1043
1044 if (trap & 0x00000040) {
Ben Skeggs276836d2015-08-20 14:54:10 +10001045 u32 stat = nvkm_rd32(device, 0x40601c);
Ben Skeggs109c2f22015-08-20 14:54:13 +10001046 nvkm_error(subdev, "UNK6 %08x\n", stat);
Ben Skeggs276836d2015-08-20 14:54:10 +10001047 nvkm_wr32(device, 0x40601c, 0xc0000000);
1048 nvkm_wr32(device, 0x400108, 0x00000040);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001049 trap &= ~0x00000040;
1050 }
1051
1052 if (trap & 0x00000080) {
Ben Skeggs276836d2015-08-20 14:54:10 +10001053 u32 stat = nvkm_rd32(device, 0x404490);
Ben Skeggs109c2f22015-08-20 14:54:13 +10001054 nvkm_error(subdev, "MACRO %08x\n", stat);
Ben Skeggs276836d2015-08-20 14:54:10 +10001055 nvkm_wr32(device, 0x404490, 0xc0000000);
1056 nvkm_wr32(device, 0x400108, 0x00000080);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001057 trap &= ~0x00000080;
1058 }
1059
1060 if (trap & 0x00000100) {
Ben Skeggs109c2f22015-08-20 14:54:13 +10001061 u32 stat = nvkm_rd32(device, 0x407020) & 0x3fffffff;
1062 char sked[128];
Ben Skeggsc39f4722015-01-13 22:13:14 +10001063
Ben Skeggs109c2f22015-08-20 14:54:13 +10001064 nvkm_snprintbf(sked, sizeof(sked), gk104_sked_error, stat);
1065 nvkm_error(subdev, "SKED: %08x [%s]\n", stat, sked);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001066
Ben Skeggs109c2f22015-08-20 14:54:13 +10001067 if (stat)
Ben Skeggs276836d2015-08-20 14:54:10 +10001068 nvkm_wr32(device, 0x407020, 0x40000000);
1069 nvkm_wr32(device, 0x400108, 0x00000100);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001070 trap &= ~0x00000100;
1071 }
1072
1073 if (trap & 0x01000000) {
Ben Skeggs276836d2015-08-20 14:54:10 +10001074 u32 stat = nvkm_rd32(device, 0x400118);
Ben Skeggsbfee3f32015-08-20 14:54:08 +10001075 for (gpc = 0; stat && gpc < gr->gpc_nr; gpc++) {
Ben Skeggsc39f4722015-01-13 22:13:14 +10001076 u32 mask = 0x00000001 << gpc;
1077 if (stat & mask) {
Ben Skeggsbfee3f32015-08-20 14:54:08 +10001078 gf100_gr_trap_gpc(gr, gpc);
Ben Skeggs276836d2015-08-20 14:54:10 +10001079 nvkm_wr32(device, 0x400118, mask);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001080 stat &= ~mask;
1081 }
1082 }
Ben Skeggs276836d2015-08-20 14:54:10 +10001083 nvkm_wr32(device, 0x400108, 0x01000000);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001084 trap &= ~0x01000000;
1085 }
1086
1087 if (trap & 0x02000000) {
Ben Skeggsbfee3f32015-08-20 14:54:08 +10001088 for (rop = 0; rop < gr->rop_nr; rop++) {
Ben Skeggs276836d2015-08-20 14:54:10 +10001089 u32 statz = nvkm_rd32(device, ROP_UNIT(rop, 0x070));
1090 u32 statc = nvkm_rd32(device, ROP_UNIT(rop, 0x144));
Ben Skeggs109c2f22015-08-20 14:54:13 +10001091 nvkm_error(subdev, "ROP%d %08x %08x\n",
Ben Skeggsc39f4722015-01-13 22:13:14 +10001092 rop, statz, statc);
Ben Skeggs276836d2015-08-20 14:54:10 +10001093 nvkm_wr32(device, ROP_UNIT(rop, 0x070), 0xc0000000);
1094 nvkm_wr32(device, ROP_UNIT(rop, 0x144), 0xc0000000);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001095 }
Ben Skeggs276836d2015-08-20 14:54:10 +10001096 nvkm_wr32(device, 0x400108, 0x02000000);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001097 trap &= ~0x02000000;
1098 }
1099
1100 if (trap) {
Ben Skeggs109c2f22015-08-20 14:54:13 +10001101 nvkm_error(subdev, "TRAP UNHANDLED %08x\n", trap);
Ben Skeggs276836d2015-08-20 14:54:10 +10001102 nvkm_wr32(device, 0x400108, trap);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001103 }
1104}
1105
1106static void
Ben Skeggsbfee3f32015-08-20 14:54:08 +10001107gf100_gr_ctxctl_debug_unit(struct gf100_gr *gr, u32 base)
Ben Skeggsc39f4722015-01-13 22:13:14 +10001108{
Ben Skeggs109c2f22015-08-20 14:54:13 +10001109 struct nvkm_subdev *subdev = &gr->base.engine.subdev;
1110 struct nvkm_device *device = subdev->device;
1111 nvkm_error(subdev, "%06x - done %08x\n", base,
1112 nvkm_rd32(device, base + 0x400));
1113 nvkm_error(subdev, "%06x - stat %08x %08x %08x %08x\n", base,
1114 nvkm_rd32(device, base + 0x800),
1115 nvkm_rd32(device, base + 0x804),
1116 nvkm_rd32(device, base + 0x808),
1117 nvkm_rd32(device, base + 0x80c));
1118 nvkm_error(subdev, "%06x - stat %08x %08x %08x %08x\n", base,
1119 nvkm_rd32(device, base + 0x810),
1120 nvkm_rd32(device, base + 0x814),
1121 nvkm_rd32(device, base + 0x818),
1122 nvkm_rd32(device, base + 0x81c));
Ben Skeggsc39f4722015-01-13 22:13:14 +10001123}
1124
1125void
Ben Skeggsbfee3f32015-08-20 14:54:08 +10001126gf100_gr_ctxctl_debug(struct gf100_gr *gr)
Ben Skeggsc39f4722015-01-13 22:13:14 +10001127{
Ben Skeggs276836d2015-08-20 14:54:10 +10001128 struct nvkm_device *device = gr->base.engine.subdev.device;
1129 u32 gpcnr = nvkm_rd32(device, 0x409604) & 0xffff;
Ben Skeggsc39f4722015-01-13 22:13:14 +10001130 u32 gpc;
1131
Ben Skeggsbfee3f32015-08-20 14:54:08 +10001132 gf100_gr_ctxctl_debug_unit(gr, 0x409000);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001133 for (gpc = 0; gpc < gpcnr; gpc++)
Ben Skeggsbfee3f32015-08-20 14:54:08 +10001134 gf100_gr_ctxctl_debug_unit(gr, 0x502000 + (gpc * 0x8000));
Ben Skeggsc39f4722015-01-13 22:13:14 +10001135}
1136
1137static void
Ben Skeggsbfee3f32015-08-20 14:54:08 +10001138gf100_gr_ctxctl_isr(struct gf100_gr *gr)
Ben Skeggsc39f4722015-01-13 22:13:14 +10001139{
Ben Skeggs109c2f22015-08-20 14:54:13 +10001140 struct nvkm_subdev *subdev = &gr->base.engine.subdev;
1141 struct nvkm_device *device = subdev->device;
Ben Skeggs276836d2015-08-20 14:54:10 +10001142 u32 stat = nvkm_rd32(device, 0x409c18);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001143
1144 if (stat & 0x00000001) {
Ben Skeggs276836d2015-08-20 14:54:10 +10001145 u32 code = nvkm_rd32(device, 0x409814);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001146 if (code == E_BAD_FWMTHD) {
Ben Skeggs276836d2015-08-20 14:54:10 +10001147 u32 class = nvkm_rd32(device, 0x409808);
1148 u32 addr = nvkm_rd32(device, 0x40980c);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001149 u32 subc = (addr & 0x00070000) >> 16;
1150 u32 mthd = (addr & 0x00003ffc);
Ben Skeggs276836d2015-08-20 14:54:10 +10001151 u32 data = nvkm_rd32(device, 0x409810);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001152
Ben Skeggs109c2f22015-08-20 14:54:13 +10001153 nvkm_error(subdev, "FECS MTHD subc %d class %04x "
1154 "mthd %04x data %08x\n",
1155 subc, class, mthd, data);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001156
Ben Skeggs276836d2015-08-20 14:54:10 +10001157 nvkm_wr32(device, 0x409c20, 0x00000001);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001158 stat &= ~0x00000001;
1159 } else {
Ben Skeggs109c2f22015-08-20 14:54:13 +10001160 nvkm_error(subdev, "FECS ucode error %d\n", code);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001161 }
1162 }
1163
1164 if (stat & 0x00080000) {
Ben Skeggs109c2f22015-08-20 14:54:13 +10001165 nvkm_error(subdev, "FECS watchdog timeout\n");
Ben Skeggsbfee3f32015-08-20 14:54:08 +10001166 gf100_gr_ctxctl_debug(gr);
Ben Skeggs276836d2015-08-20 14:54:10 +10001167 nvkm_wr32(device, 0x409c20, 0x00080000);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001168 stat &= ~0x00080000;
1169 }
1170
1171 if (stat) {
Ben Skeggs109c2f22015-08-20 14:54:13 +10001172 nvkm_error(subdev, "FECS %08x\n", stat);
Ben Skeggsbfee3f32015-08-20 14:54:08 +10001173 gf100_gr_ctxctl_debug(gr);
Ben Skeggs276836d2015-08-20 14:54:10 +10001174 nvkm_wr32(device, 0x409c20, stat);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001175 }
1176}
1177
1178static void
Ben Skeggsc85ee6c2015-08-20 14:54:22 +10001179gf100_gr_intr(struct nvkm_gr *base)
Ben Skeggsc39f4722015-01-13 22:13:14 +10001180{
Ben Skeggsc85ee6c2015-08-20 14:54:22 +10001181 struct gf100_gr *gr = gf100_gr(base);
1182 struct nvkm_subdev *subdev = &gr->base.engine.subdev;
1183 struct nvkm_device *device = subdev->device;
Ben Skeggsa65955e2015-08-20 14:54:18 +10001184 struct nvkm_fifo_chan *chan;
1185 unsigned long flags;
Ben Skeggs276836d2015-08-20 14:54:10 +10001186 u64 inst = nvkm_rd32(device, 0x409b00) & 0x0fffffff;
1187 u32 stat = nvkm_rd32(device, 0x400100);
1188 u32 addr = nvkm_rd32(device, 0x400704);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001189 u32 mthd = (addr & 0x00003ffc);
1190 u32 subc = (addr & 0x00070000) >> 16;
Ben Skeggs276836d2015-08-20 14:54:10 +10001191 u32 data = nvkm_rd32(device, 0x400708);
1192 u32 code = nvkm_rd32(device, 0x400110);
Ben Skeggs91c772e2015-04-13 13:09:28 +10001193 u32 class;
Ben Skeggs8f0649b2015-08-20 14:54:19 +10001194 const char *name = "unknown";
1195 int chid = -1;
Ben Skeggsc39f4722015-01-13 22:13:14 +10001196
Ben Skeggsa65955e2015-08-20 14:54:18 +10001197 chan = nvkm_fifo_chan_inst(device->fifo, (u64)inst << 12, &flags);
Ben Skeggs8f0649b2015-08-20 14:54:19 +10001198 if (chan) {
1199 name = chan->object.client->name;
1200 chid = chan->chid;
1201 }
Ben Skeggsa65955e2015-08-20 14:54:18 +10001202
Ben Skeggsc85ee6c2015-08-20 14:54:22 +10001203 if (device->card_type < NV_E0 || subc < 4)
Ben Skeggs276836d2015-08-20 14:54:10 +10001204 class = nvkm_rd32(device, 0x404200 + (subc * 4));
Ben Skeggs91c772e2015-04-13 13:09:28 +10001205 else
1206 class = 0x0000;
1207
Lauri Peltonenc6a7b022015-02-26 13:16:48 +09001208 if (stat & 0x00000001) {
1209 /*
1210 * notifier interrupt, only needed for cyclestats
1211 * can be safely ignored
1212 */
Ben Skeggs276836d2015-08-20 14:54:10 +10001213 nvkm_wr32(device, 0x400100, 0x00000001);
Lauri Peltonenc6a7b022015-02-26 13:16:48 +09001214 stat &= ~0x00000001;
1215 }
1216
Ben Skeggsc39f4722015-01-13 22:13:14 +10001217 if (stat & 0x00000010) {
Ben Skeggsa65955e2015-08-20 14:54:18 +10001218 if (!gf100_gr_mthd_sw(device, class, mthd, data)) {
Ben Skeggs109c2f22015-08-20 14:54:13 +10001219 nvkm_error(subdev, "ILLEGAL_MTHD ch %d [%010llx %s] "
1220 "subc %d class %04x mthd %04x data %08x\n",
Ben Skeggs8f0649b2015-08-20 14:54:19 +10001221 chid, inst << 12, name, subc,
1222 class, mthd, data);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001223 }
Ben Skeggs276836d2015-08-20 14:54:10 +10001224 nvkm_wr32(device, 0x400100, 0x00000010);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001225 stat &= ~0x00000010;
1226 }
1227
1228 if (stat & 0x00000020) {
Ben Skeggs109c2f22015-08-20 14:54:13 +10001229 nvkm_error(subdev, "ILLEGAL_CLASS ch %d [%010llx %s] "
1230 "subc %d class %04x mthd %04x data %08x\n",
Ben Skeggs8f0649b2015-08-20 14:54:19 +10001231 chid, inst << 12, name, subc, class, mthd, data);
Ben Skeggs276836d2015-08-20 14:54:10 +10001232 nvkm_wr32(device, 0x400100, 0x00000020);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001233 stat &= ~0x00000020;
1234 }
1235
1236 if (stat & 0x00100000) {
Ben Skeggs109c2f22015-08-20 14:54:13 +10001237 const struct nvkm_enum *en =
1238 nvkm_enum_find(nv50_data_error_names, code);
1239 nvkm_error(subdev, "DATA_ERROR %08x [%s] ch %d [%010llx %s] "
1240 "subc %d class %04x mthd %04x data %08x\n",
1241 code, en ? en->name : "", chid, inst << 12,
Ben Skeggs8f0649b2015-08-20 14:54:19 +10001242 name, subc, class, mthd, data);
Ben Skeggs276836d2015-08-20 14:54:10 +10001243 nvkm_wr32(device, 0x400100, 0x00100000);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001244 stat &= ~0x00100000;
1245 }
1246
1247 if (stat & 0x00200000) {
Ben Skeggs109c2f22015-08-20 14:54:13 +10001248 nvkm_error(subdev, "TRAP ch %d [%010llx %s]\n",
Ben Skeggs8f0649b2015-08-20 14:54:19 +10001249 chid, inst << 12, name);
Ben Skeggsbfee3f32015-08-20 14:54:08 +10001250 gf100_gr_trap_intr(gr);
Ben Skeggs276836d2015-08-20 14:54:10 +10001251 nvkm_wr32(device, 0x400100, 0x00200000);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001252 stat &= ~0x00200000;
1253 }
1254
1255 if (stat & 0x00080000) {
Ben Skeggsbfee3f32015-08-20 14:54:08 +10001256 gf100_gr_ctxctl_isr(gr);
Ben Skeggs276836d2015-08-20 14:54:10 +10001257 nvkm_wr32(device, 0x400100, 0x00080000);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001258 stat &= ~0x00080000;
1259 }
1260
1261 if (stat) {
Ben Skeggs109c2f22015-08-20 14:54:13 +10001262 nvkm_error(subdev, "intr %08x\n", stat);
Ben Skeggs276836d2015-08-20 14:54:10 +10001263 nvkm_wr32(device, 0x400100, stat);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001264 }
1265
Ben Skeggs276836d2015-08-20 14:54:10 +10001266 nvkm_wr32(device, 0x400500, 0x00010001);
Ben Skeggsa65955e2015-08-20 14:54:18 +10001267 nvkm_fifo_chan_put(device->fifo, flags, &chan);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001268}
1269
1270void
Ben Skeggsbfee3f32015-08-20 14:54:08 +10001271gf100_gr_init_fw(struct gf100_gr *gr, u32 fuc_base,
Ben Skeggse3c71eb2015-01-14 15:29:43 +10001272 struct gf100_gr_fuc *code, struct gf100_gr_fuc *data)
Ben Skeggsc39f4722015-01-13 22:13:14 +10001273{
Ben Skeggs276836d2015-08-20 14:54:10 +10001274 struct nvkm_device *device = gr->base.engine.subdev.device;
Ben Skeggsc39f4722015-01-13 22:13:14 +10001275 int i;
1276
Ben Skeggs276836d2015-08-20 14:54:10 +10001277 nvkm_wr32(device, fuc_base + 0x01c0, 0x01000000);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001278 for (i = 0; i < data->size / 4; i++)
Ben Skeggs276836d2015-08-20 14:54:10 +10001279 nvkm_wr32(device, fuc_base + 0x01c4, data->data[i]);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001280
Ben Skeggs276836d2015-08-20 14:54:10 +10001281 nvkm_wr32(device, fuc_base + 0x0180, 0x01000000);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001282 for (i = 0; i < code->size / 4; i++) {
1283 if ((i & 0x3f) == 0)
Ben Skeggs276836d2015-08-20 14:54:10 +10001284 nvkm_wr32(device, fuc_base + 0x0188, i >> 6);
1285 nvkm_wr32(device, fuc_base + 0x0184, code->data[i]);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001286 }
1287
1288 /* code must be padded to 0x40 words */
1289 for (; i & 0x3f; i++)
Ben Skeggs276836d2015-08-20 14:54:10 +10001290 nvkm_wr32(device, fuc_base + 0x0184, 0);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001291}
1292
1293static void
Ben Skeggsbfee3f32015-08-20 14:54:08 +10001294gf100_gr_init_csdata(struct gf100_gr *gr,
Ben Skeggse3c71eb2015-01-14 15:29:43 +10001295 const struct gf100_gr_pack *pack,
1296 u32 falcon, u32 starstar, u32 base)
Ben Skeggsc39f4722015-01-13 22:13:14 +10001297{
Ben Skeggs276836d2015-08-20 14:54:10 +10001298 struct nvkm_device *device = gr->base.engine.subdev.device;
Ben Skeggse3c71eb2015-01-14 15:29:43 +10001299 const struct gf100_gr_pack *iter;
1300 const struct gf100_gr_init *init;
Ben Skeggsc39f4722015-01-13 22:13:14 +10001301 u32 addr = ~0, prev = ~0, xfer = 0;
1302 u32 star, temp;
1303
Ben Skeggs276836d2015-08-20 14:54:10 +10001304 nvkm_wr32(device, falcon + 0x01c0, 0x02000000 + starstar);
1305 star = nvkm_rd32(device, falcon + 0x01c4);
1306 temp = nvkm_rd32(device, falcon + 0x01c4);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001307 if (temp > star)
1308 star = temp;
Ben Skeggs276836d2015-08-20 14:54:10 +10001309 nvkm_wr32(device, falcon + 0x01c0, 0x01000000 + star);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001310
1311 pack_for_each_init(init, iter, pack) {
1312 u32 head = init->addr - base;
1313 u32 tail = head + init->count * init->pitch;
1314 while (head < tail) {
1315 if (head != prev + 4 || xfer >= 32) {
1316 if (xfer) {
1317 u32 data = ((--xfer << 26) | addr);
Ben Skeggs276836d2015-08-20 14:54:10 +10001318 nvkm_wr32(device, falcon + 0x01c4, data);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001319 star += 4;
1320 }
1321 addr = head;
1322 xfer = 0;
1323 }
1324 prev = head;
1325 xfer = xfer + 1;
1326 head = head + init->pitch;
1327 }
1328 }
1329
Ben Skeggs276836d2015-08-20 14:54:10 +10001330 nvkm_wr32(device, falcon + 0x01c4, (--xfer << 26) | addr);
1331 nvkm_wr32(device, falcon + 0x01c0, 0x01000004 + starstar);
1332 nvkm_wr32(device, falcon + 0x01c4, star + 4);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001333}
1334
1335int
Ben Skeggsbfee3f32015-08-20 14:54:08 +10001336gf100_gr_init_ctxctl(struct gf100_gr *gr)
Ben Skeggsc39f4722015-01-13 22:13:14 +10001337{
Ben Skeggs27f3d6c2015-08-20 14:54:19 +10001338 const struct gf100_grctx_func *grctx = gr->func->grctx;
Ben Skeggs109c2f22015-08-20 14:54:13 +10001339 struct nvkm_subdev *subdev = &gr->base.engine.subdev;
1340 struct nvkm_device *device = subdev->device;
Ben Skeggsc39f4722015-01-13 22:13:14 +10001341 int i;
1342
Ben Skeggsbfee3f32015-08-20 14:54:08 +10001343 if (gr->firmware) {
Ben Skeggsc39f4722015-01-13 22:13:14 +10001344 /* load fuc microcode */
Ben Skeggs54dcadd2015-08-20 14:54:21 +10001345 nvkm_mc_unk260(device->mc, 0);
Ben Skeggsc85ee6c2015-08-20 14:54:22 +10001346 gf100_gr_init_fw(gr, 0x409000, &gr->fuc409c, &gr->fuc409d);
1347 gf100_gr_init_fw(gr, 0x41a000, &gr->fuc41ac, &gr->fuc41ad);
Ben Skeggs54dcadd2015-08-20 14:54:21 +10001348 nvkm_mc_unk260(device->mc, 1);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001349
1350 /* start both of them running */
Ben Skeggs276836d2015-08-20 14:54:10 +10001351 nvkm_wr32(device, 0x409840, 0xffffffff);
1352 nvkm_wr32(device, 0x41a10c, 0x00000000);
1353 nvkm_wr32(device, 0x40910c, 0x00000000);
1354 nvkm_wr32(device, 0x41a100, 0x00000002);
1355 nvkm_wr32(device, 0x409100, 0x00000002);
Ben Skeggsc4584ad2015-08-20 14:54:11 +10001356 if (nvkm_msec(device, 2000,
1357 if (nvkm_rd32(device, 0x409800) & 0x00000001)
1358 break;
1359 ) < 0)
1360 return -EBUSY;
Ben Skeggsc39f4722015-01-13 22:13:14 +10001361
Ben Skeggs276836d2015-08-20 14:54:10 +10001362 nvkm_wr32(device, 0x409840, 0xffffffff);
1363 nvkm_wr32(device, 0x409500, 0x7fffffff);
1364 nvkm_wr32(device, 0x409504, 0x00000021);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001365
Ben Skeggs276836d2015-08-20 14:54:10 +10001366 nvkm_wr32(device, 0x409840, 0xffffffff);
1367 nvkm_wr32(device, 0x409500, 0x00000000);
1368 nvkm_wr32(device, 0x409504, 0x00000010);
Ben Skeggsc4584ad2015-08-20 14:54:11 +10001369 if (nvkm_msec(device, 2000,
1370 if ((gr->size = nvkm_rd32(device, 0x409800)))
1371 break;
1372 ) < 0)
Ben Skeggsc39f4722015-01-13 22:13:14 +10001373 return -EBUSY;
Ben Skeggsc39f4722015-01-13 22:13:14 +10001374
Ben Skeggs276836d2015-08-20 14:54:10 +10001375 nvkm_wr32(device, 0x409840, 0xffffffff);
1376 nvkm_wr32(device, 0x409500, 0x00000000);
1377 nvkm_wr32(device, 0x409504, 0x00000016);
Ben Skeggsc4584ad2015-08-20 14:54:11 +10001378 if (nvkm_msec(device, 2000,
1379 if (nvkm_rd32(device, 0x409800))
1380 break;
1381 ) < 0)
Ben Skeggsc39f4722015-01-13 22:13:14 +10001382 return -EBUSY;
Ben Skeggsc39f4722015-01-13 22:13:14 +10001383
Ben Skeggs276836d2015-08-20 14:54:10 +10001384 nvkm_wr32(device, 0x409840, 0xffffffff);
1385 nvkm_wr32(device, 0x409500, 0x00000000);
1386 nvkm_wr32(device, 0x409504, 0x00000025);
Ben Skeggsc4584ad2015-08-20 14:54:11 +10001387 if (nvkm_msec(device, 2000,
1388 if (nvkm_rd32(device, 0x409800))
1389 break;
1390 ) < 0)
Ben Skeggsc39f4722015-01-13 22:13:14 +10001391 return -EBUSY;
Ben Skeggsc39f4722015-01-13 22:13:14 +10001392
Ben Skeggsc85ee6c2015-08-20 14:54:22 +10001393 if (device->chipset >= 0xe0) {
Ben Skeggs276836d2015-08-20 14:54:10 +10001394 nvkm_wr32(device, 0x409800, 0x00000000);
1395 nvkm_wr32(device, 0x409500, 0x00000001);
1396 nvkm_wr32(device, 0x409504, 0x00000030);
Ben Skeggsc4584ad2015-08-20 14:54:11 +10001397 if (nvkm_msec(device, 2000,
1398 if (nvkm_rd32(device, 0x409800))
1399 break;
1400 ) < 0)
Ben Skeggsc39f4722015-01-13 22:13:14 +10001401 return -EBUSY;
Ben Skeggsc39f4722015-01-13 22:13:14 +10001402
Ben Skeggs276836d2015-08-20 14:54:10 +10001403 nvkm_wr32(device, 0x409810, 0xb00095c8);
1404 nvkm_wr32(device, 0x409800, 0x00000000);
1405 nvkm_wr32(device, 0x409500, 0x00000001);
1406 nvkm_wr32(device, 0x409504, 0x00000031);
Ben Skeggsc4584ad2015-08-20 14:54:11 +10001407 if (nvkm_msec(device, 2000,
1408 if (nvkm_rd32(device, 0x409800))
1409 break;
1410 ) < 0)
Ben Skeggsc39f4722015-01-13 22:13:14 +10001411 return -EBUSY;
Ben Skeggsc39f4722015-01-13 22:13:14 +10001412
Ben Skeggs276836d2015-08-20 14:54:10 +10001413 nvkm_wr32(device, 0x409810, 0x00080420);
1414 nvkm_wr32(device, 0x409800, 0x00000000);
1415 nvkm_wr32(device, 0x409500, 0x00000001);
1416 nvkm_wr32(device, 0x409504, 0x00000032);
Ben Skeggsc4584ad2015-08-20 14:54:11 +10001417 if (nvkm_msec(device, 2000,
1418 if (nvkm_rd32(device, 0x409800))
1419 break;
1420 ) < 0)
Ben Skeggsc39f4722015-01-13 22:13:14 +10001421 return -EBUSY;
Ben Skeggsc39f4722015-01-13 22:13:14 +10001422
Ben Skeggs276836d2015-08-20 14:54:10 +10001423 nvkm_wr32(device, 0x409614, 0x00000070);
1424 nvkm_wr32(device, 0x409614, 0x00000770);
1425 nvkm_wr32(device, 0x40802c, 0x00000001);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001426 }
1427
Ben Skeggsbfee3f32015-08-20 14:54:08 +10001428 if (gr->data == NULL) {
1429 int ret = gf100_grctx_generate(gr);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001430 if (ret) {
Ben Skeggs109c2f22015-08-20 14:54:13 +10001431 nvkm_error(subdev, "failed to construct context\n");
Ben Skeggsc39f4722015-01-13 22:13:14 +10001432 return ret;
1433 }
1434 }
1435
1436 return 0;
1437 } else
Ben Skeggsc85ee6c2015-08-20 14:54:22 +10001438 if (!gr->func->fecs.ucode) {
Ben Skeggsc39f4722015-01-13 22:13:14 +10001439 return -ENOSYS;
1440 }
1441
1442 /* load HUB microcode */
Ben Skeggs54dcadd2015-08-20 14:54:21 +10001443 nvkm_mc_unk260(device->mc, 0);
Ben Skeggs276836d2015-08-20 14:54:10 +10001444 nvkm_wr32(device, 0x4091c0, 0x01000000);
Ben Skeggsc85ee6c2015-08-20 14:54:22 +10001445 for (i = 0; i < gr->func->fecs.ucode->data.size / 4; i++)
1446 nvkm_wr32(device, 0x4091c4, gr->func->fecs.ucode->data.data[i]);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001447
Ben Skeggs276836d2015-08-20 14:54:10 +10001448 nvkm_wr32(device, 0x409180, 0x01000000);
Ben Skeggsc85ee6c2015-08-20 14:54:22 +10001449 for (i = 0; i < gr->func->fecs.ucode->code.size / 4; i++) {
Ben Skeggsc39f4722015-01-13 22:13:14 +10001450 if ((i & 0x3f) == 0)
Ben Skeggs276836d2015-08-20 14:54:10 +10001451 nvkm_wr32(device, 0x409188, i >> 6);
Ben Skeggsc85ee6c2015-08-20 14:54:22 +10001452 nvkm_wr32(device, 0x409184, gr->func->fecs.ucode->code.data[i]);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001453 }
1454
1455 /* load GPC microcode */
Ben Skeggs276836d2015-08-20 14:54:10 +10001456 nvkm_wr32(device, 0x41a1c0, 0x01000000);
Ben Skeggsc85ee6c2015-08-20 14:54:22 +10001457 for (i = 0; i < gr->func->gpccs.ucode->data.size / 4; i++)
1458 nvkm_wr32(device, 0x41a1c4, gr->func->gpccs.ucode->data.data[i]);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001459
Ben Skeggs276836d2015-08-20 14:54:10 +10001460 nvkm_wr32(device, 0x41a180, 0x01000000);
Ben Skeggsc85ee6c2015-08-20 14:54:22 +10001461 for (i = 0; i < gr->func->gpccs.ucode->code.size / 4; i++) {
Ben Skeggsc39f4722015-01-13 22:13:14 +10001462 if ((i & 0x3f) == 0)
Ben Skeggs276836d2015-08-20 14:54:10 +10001463 nvkm_wr32(device, 0x41a188, i >> 6);
Ben Skeggsc85ee6c2015-08-20 14:54:22 +10001464 nvkm_wr32(device, 0x41a184, gr->func->gpccs.ucode->code.data[i]);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001465 }
Ben Skeggs54dcadd2015-08-20 14:54:21 +10001466 nvkm_mc_unk260(device->mc, 1);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001467
1468 /* load register lists */
Ben Skeggs27f3d6c2015-08-20 14:54:19 +10001469 gf100_gr_init_csdata(gr, grctx->hub, 0x409000, 0x000, 0x000000);
1470 gf100_gr_init_csdata(gr, grctx->gpc, 0x41a000, 0x000, 0x418000);
1471 gf100_gr_init_csdata(gr, grctx->tpc, 0x41a000, 0x004, 0x419800);
1472 gf100_gr_init_csdata(gr, grctx->ppc, 0x41a000, 0x008, 0x41be00);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001473
1474 /* start HUB ucode running, it'll init the GPCs */
Ben Skeggs276836d2015-08-20 14:54:10 +10001475 nvkm_wr32(device, 0x40910c, 0x00000000);
1476 nvkm_wr32(device, 0x409100, 0x00000002);
Ben Skeggsc4584ad2015-08-20 14:54:11 +10001477 if (nvkm_msec(device, 2000,
1478 if (nvkm_rd32(device, 0x409800) & 0x80000000)
1479 break;
1480 ) < 0) {
Ben Skeggsbfee3f32015-08-20 14:54:08 +10001481 gf100_gr_ctxctl_debug(gr);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001482 return -EBUSY;
1483 }
1484
Ben Skeggs276836d2015-08-20 14:54:10 +10001485 gr->size = nvkm_rd32(device, 0x409804);
Ben Skeggsbfee3f32015-08-20 14:54:08 +10001486 if (gr->data == NULL) {
1487 int ret = gf100_grctx_generate(gr);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001488 if (ret) {
Ben Skeggs109c2f22015-08-20 14:54:13 +10001489 nvkm_error(subdev, "failed to construct context\n");
Ben Skeggsc39f4722015-01-13 22:13:14 +10001490 return ret;
1491 }
1492 }
1493
1494 return 0;
1495}
1496
Ben Skeggsc85ee6c2015-08-20 14:54:22 +10001497static int
1498gf100_gr_oneinit(struct nvkm_gr *base)
Ben Skeggsc39f4722015-01-13 22:13:14 +10001499{
Ben Skeggsc85ee6c2015-08-20 14:54:22 +10001500 struct gf100_gr *gr = gf100_gr(base);
Ben Skeggs276836d2015-08-20 14:54:10 +10001501 struct nvkm_device *device = gr->base.engine.subdev.device;
Ben Skeggsc85ee6c2015-08-20 14:54:22 +10001502 int ret, i, j;
1503
1504 nvkm_pmu_pgob(device->pmu, false);
1505
1506 ret = nvkm_memory_new(device, NVKM_MEM_TARGET_INST, 0x1000, 256, false,
1507 &gr->unk4188b4);
1508 if (ret)
1509 return ret;
1510
1511 ret = nvkm_memory_new(device, NVKM_MEM_TARGET_INST, 0x1000, 256, false,
1512 &gr->unk4188b8);
1513 if (ret)
1514 return ret;
1515
1516 nvkm_kmap(gr->unk4188b4);
1517 for (i = 0; i < 0x1000; i += 4)
1518 nvkm_wo32(gr->unk4188b4, i, 0x00000010);
1519 nvkm_done(gr->unk4188b4);
1520
1521 nvkm_kmap(gr->unk4188b8);
1522 for (i = 0; i < 0x1000; i += 4)
1523 nvkm_wo32(gr->unk4188b8, i, 0x00000010);
1524 nvkm_done(gr->unk4188b8);
1525
1526 gr->rop_nr = (nvkm_rd32(device, 0x409604) & 0x001f0000) >> 16;
1527 gr->gpc_nr = nvkm_rd32(device, 0x409604) & 0x0000001f;
1528 for (i = 0; i < gr->gpc_nr; i++) {
1529 gr->tpc_nr[i] = nvkm_rd32(device, GPC_UNIT(i, 0x2608));
1530 gr->tpc_total += gr->tpc_nr[i];
1531 gr->ppc_nr[i] = gr->func->ppc_nr;
1532 for (j = 0; j < gr->ppc_nr[i]; j++) {
1533 u8 mask = nvkm_rd32(device, GPC_UNIT(i, 0x0c30 + (j * 4)));
Ben Skeggs2fb2b3c2015-11-23 05:47:19 +10001534 if (mask)
1535 gr->ppc_mask[i] |= (1 << j);
Ben Skeggsc85ee6c2015-08-20 14:54:22 +10001536 gr->ppc_tpc_nr[i][j] = hweight8(mask);
1537 }
1538 }
1539
1540 /*XXX: these need figuring out... though it might not even matter */
1541 switch (device->chipset) {
1542 case 0xc0:
1543 if (gr->tpc_total == 11) { /* 465, 3/4/4/0, 4 */
1544 gr->magic_not_rop_nr = 0x07;
1545 } else
1546 if (gr->tpc_total == 14) { /* 470, 3/3/4/4, 5 */
1547 gr->magic_not_rop_nr = 0x05;
1548 } else
1549 if (gr->tpc_total == 15) { /* 480, 3/4/4/4, 6 */
1550 gr->magic_not_rop_nr = 0x06;
1551 }
1552 break;
1553 case 0xc3: /* 450, 4/0/0/0, 2 */
1554 gr->magic_not_rop_nr = 0x03;
1555 break;
1556 case 0xc4: /* 460, 3/4/0/0, 4 */
1557 gr->magic_not_rop_nr = 0x01;
1558 break;
1559 case 0xc1: /* 2/0/0/0, 1 */
1560 gr->magic_not_rop_nr = 0x01;
1561 break;
1562 case 0xc8: /* 4/4/3/4, 5 */
1563 gr->magic_not_rop_nr = 0x06;
1564 break;
1565 case 0xce: /* 4/4/0/0, 4 */
1566 gr->magic_not_rop_nr = 0x03;
1567 break;
1568 case 0xcf: /* 4/0/0/0, 3 */
1569 gr->magic_not_rop_nr = 0x03;
1570 break;
1571 case 0xd7:
1572 case 0xd9: /* 1/0/0/0, 1 */
1573 case 0xea: /* gk20a */
1574 case 0x12b: /* gm20b */
1575 gr->magic_not_rop_nr = 0x01;
1576 break;
1577 }
1578
1579 return 0;
1580}
1581
1582int
1583gf100_gr_init_(struct nvkm_gr *base)
1584{
1585 struct gf100_gr *gr = gf100_gr(base);
1586 nvkm_pmu_pgob(gr->base.engine.subdev.device->pmu, false);
1587 return gr->func->init(gr);
1588}
1589
1590void
1591gf100_gr_dtor_fw(struct gf100_gr_fuc *fuc)
1592{
1593 kfree(fuc->data);
1594 fuc->data = NULL;
1595}
1596
1597void *
1598gf100_gr_dtor(struct nvkm_gr *base)
1599{
1600 struct gf100_gr *gr = gf100_gr(base);
1601
1602 if (gr->func->dtor)
1603 gr->func->dtor(gr);
1604 kfree(gr->data);
1605
1606 gf100_gr_dtor_fw(&gr->fuc409c);
1607 gf100_gr_dtor_fw(&gr->fuc409d);
1608 gf100_gr_dtor_fw(&gr->fuc41ac);
1609 gf100_gr_dtor_fw(&gr->fuc41ad);
1610
1611 nvkm_memory_del(&gr->unk4188b8);
1612 nvkm_memory_del(&gr->unk4188b4);
1613 return gr;
1614}
1615
1616static const struct nvkm_gr_func
1617gf100_gr_ = {
1618 .dtor = gf100_gr_dtor,
1619 .oneinit = gf100_gr_oneinit,
1620 .init = gf100_gr_init_,
1621 .intr = gf100_gr_intr,
1622 .units = gf100_gr_units,
1623 .chan_new = gf100_gr_chan_new,
1624 .object_get = gf100_gr_object_get,
1625};
1626
1627int
1628gf100_gr_ctor_fw(struct gf100_gr *gr, const char *fwname,
1629 struct gf100_gr_fuc *fuc)
1630{
1631 struct nvkm_subdev *subdev = &gr->base.engine.subdev;
1632 struct nvkm_device *device = subdev->device;
1633 const struct firmware *fw;
1634 char f[64];
1635 char cname[16];
1636 int ret;
1637 int i;
1638
1639 /* Convert device name to lowercase */
1640 strncpy(cname, device->chip->name, sizeof(cname));
1641 cname[sizeof(cname) - 1] = '\0';
1642 i = strlen(cname);
1643 while (i) {
1644 --i;
1645 cname[i] = tolower(cname[i]);
1646 }
1647
1648 snprintf(f, sizeof(f), "nvidia/%s/%s.bin", cname, fwname);
Ben Skeggs26c9e8e2015-08-20 14:54:23 +10001649 ret = request_firmware(&fw, f, device->dev);
Ben Skeggsc85ee6c2015-08-20 14:54:22 +10001650 if (ret) {
1651 nvkm_error(subdev, "failed to load %s\n", fwname);
1652 return ret;
1653 }
1654
1655 fuc->size = fw->size;
1656 fuc->data = kmemdup(fw->data, fuc->size, GFP_KERNEL);
1657 release_firmware(fw);
1658 return (fuc->data != NULL) ? 0 : -ENOMEM;
1659}
1660
1661int
1662gf100_gr_ctor(const struct gf100_gr_func *func, struct nvkm_device *device,
1663 int index, struct gf100_gr *gr)
1664{
1665 int ret;
1666
1667 gr->func = func;
1668 gr->firmware = nvkm_boolopt(device->cfgopt, "NvGrUseFW",
1669 func->fecs.ucode == NULL);
1670
1671 ret = nvkm_gr_ctor(&gf100_gr_, device, index, 0x08001000,
1672 gr->firmware || func->fecs.ucode != NULL,
1673 &gr->base);
1674 if (ret)
1675 return ret;
1676
1677 if (gr->firmware) {
1678 nvkm_info(&gr->base.engine.subdev, "using external firmware\n");
1679 if (gf100_gr_ctor_fw(gr, "fecs_inst", &gr->fuc409c) ||
1680 gf100_gr_ctor_fw(gr, "fecs_data", &gr->fuc409d) ||
1681 gf100_gr_ctor_fw(gr, "gpccs_inst", &gr->fuc41ac) ||
1682 gf100_gr_ctor_fw(gr, "gpccs_data", &gr->fuc41ad))
1683 return -ENODEV;
1684 }
1685
1686 return 0;
1687}
1688
1689int
1690gf100_gr_new_(const struct gf100_gr_func *func, struct nvkm_device *device,
1691 int index, struct nvkm_gr **pgr)
1692{
1693 struct gf100_gr *gr;
1694 if (!(gr = kzalloc(sizeof(*gr), GFP_KERNEL)))
1695 return -ENOMEM;
1696 *pgr = &gr->base;
1697 return gf100_gr_ctor(func, device, index, gr);
1698}
1699
1700int
1701gf100_gr_init(struct gf100_gr *gr)
1702{
1703 struct nvkm_device *device = gr->base.engine.subdev.device;
Ben Skeggsbfee3f32015-08-20 14:54:08 +10001704 const u32 magicgpc918 = DIV_ROUND_UP(0x00800000, gr->tpc_total);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001705 u32 data[TPC_MAX / 8] = {};
1706 u8 tpcnr[GPC_MAX];
1707 int gpc, tpc, rop;
Ben Skeggsc85ee6c2015-08-20 14:54:22 +10001708 int i;
Ben Skeggsc39f4722015-01-13 22:13:14 +10001709
Ben Skeggs276836d2015-08-20 14:54:10 +10001710 nvkm_wr32(device, GPC_BCAST(0x0880), 0x00000000);
1711 nvkm_wr32(device, GPC_BCAST(0x08a4), 0x00000000);
1712 nvkm_wr32(device, GPC_BCAST(0x0888), 0x00000000);
1713 nvkm_wr32(device, GPC_BCAST(0x088c), 0x00000000);
1714 nvkm_wr32(device, GPC_BCAST(0x0890), 0x00000000);
1715 nvkm_wr32(device, GPC_BCAST(0x0894), 0x00000000);
Ben Skeggs227c95d2015-08-20 14:54:17 +10001716 nvkm_wr32(device, GPC_BCAST(0x08b4), nvkm_memory_addr(gr->unk4188b4) >> 8);
1717 nvkm_wr32(device, GPC_BCAST(0x08b8), nvkm_memory_addr(gr->unk4188b8) >> 8);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001718
Ben Skeggsc85ee6c2015-08-20 14:54:22 +10001719 gf100_gr_mmio(gr, gr->func->mmio);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001720
Ben Skeggsbfee3f32015-08-20 14:54:08 +10001721 memcpy(tpcnr, gr->tpc_nr, sizeof(gr->tpc_nr));
1722 for (i = 0, gpc = -1; i < gr->tpc_total; i++) {
Ben Skeggsc39f4722015-01-13 22:13:14 +10001723 do {
Ben Skeggsbfee3f32015-08-20 14:54:08 +10001724 gpc = (gpc + 1) % gr->gpc_nr;
Ben Skeggsc39f4722015-01-13 22:13:14 +10001725 } while (!tpcnr[gpc]);
Ben Skeggsbfee3f32015-08-20 14:54:08 +10001726 tpc = gr->tpc_nr[gpc] - tpcnr[gpc]--;
Ben Skeggsc39f4722015-01-13 22:13:14 +10001727
1728 data[i / 8] |= tpc << ((i % 8) * 4);
1729 }
1730
Ben Skeggs276836d2015-08-20 14:54:10 +10001731 nvkm_wr32(device, GPC_BCAST(0x0980), data[0]);
1732 nvkm_wr32(device, GPC_BCAST(0x0984), data[1]);
1733 nvkm_wr32(device, GPC_BCAST(0x0988), data[2]);
1734 nvkm_wr32(device, GPC_BCAST(0x098c), data[3]);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001735
Ben Skeggsbfee3f32015-08-20 14:54:08 +10001736 for (gpc = 0; gpc < gr->gpc_nr; gpc++) {
Ben Skeggs276836d2015-08-20 14:54:10 +10001737 nvkm_wr32(device, GPC_UNIT(gpc, 0x0914),
Ben Skeggsbfee3f32015-08-20 14:54:08 +10001738 gr->magic_not_rop_nr << 8 | gr->tpc_nr[gpc]);
Ben Skeggs276836d2015-08-20 14:54:10 +10001739 nvkm_wr32(device, GPC_UNIT(gpc, 0x0910), 0x00040000 |
Ben Skeggsbfee3f32015-08-20 14:54:08 +10001740 gr->tpc_total);
Ben Skeggs276836d2015-08-20 14:54:10 +10001741 nvkm_wr32(device, GPC_UNIT(gpc, 0x0918), magicgpc918);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001742 }
1743
Ben Skeggsc85ee6c2015-08-20 14:54:22 +10001744 if (device->chipset != 0xd7)
Ben Skeggs276836d2015-08-20 14:54:10 +10001745 nvkm_wr32(device, GPC_BCAST(0x1bd4), magicgpc918);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001746 else
Ben Skeggs276836d2015-08-20 14:54:10 +10001747 nvkm_wr32(device, GPC_BCAST(0x3fd4), magicgpc918);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001748
Ben Skeggs276836d2015-08-20 14:54:10 +10001749 nvkm_wr32(device, GPC_BCAST(0x08ac), nvkm_rd32(device, 0x100800));
Ben Skeggsc39f4722015-01-13 22:13:14 +10001750
Ben Skeggs276836d2015-08-20 14:54:10 +10001751 nvkm_wr32(device, 0x400500, 0x00010001);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001752
Ben Skeggs276836d2015-08-20 14:54:10 +10001753 nvkm_wr32(device, 0x400100, 0xffffffff);
1754 nvkm_wr32(device, 0x40013c, 0xffffffff);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001755
Ben Skeggs276836d2015-08-20 14:54:10 +10001756 nvkm_wr32(device, 0x409c24, 0x000f0000);
1757 nvkm_wr32(device, 0x404000, 0xc0000000);
1758 nvkm_wr32(device, 0x404600, 0xc0000000);
1759 nvkm_wr32(device, 0x408030, 0xc0000000);
1760 nvkm_wr32(device, 0x40601c, 0xc0000000);
1761 nvkm_wr32(device, 0x404490, 0xc0000000);
1762 nvkm_wr32(device, 0x406018, 0xc0000000);
1763 nvkm_wr32(device, 0x405840, 0xc0000000);
1764 nvkm_wr32(device, 0x405844, 0x00ffffff);
1765 nvkm_mask(device, 0x419cc0, 0x00000008, 0x00000008);
1766 nvkm_mask(device, 0x419eb4, 0x00001000, 0x00001000);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001767
Ben Skeggsbfee3f32015-08-20 14:54:08 +10001768 for (gpc = 0; gpc < gr->gpc_nr; gpc++) {
Ben Skeggs276836d2015-08-20 14:54:10 +10001769 nvkm_wr32(device, GPC_UNIT(gpc, 0x0420), 0xc0000000);
1770 nvkm_wr32(device, GPC_UNIT(gpc, 0x0900), 0xc0000000);
1771 nvkm_wr32(device, GPC_UNIT(gpc, 0x1028), 0xc0000000);
1772 nvkm_wr32(device, GPC_UNIT(gpc, 0x0824), 0xc0000000);
Ben Skeggsbfee3f32015-08-20 14:54:08 +10001773 for (tpc = 0; tpc < gr->tpc_nr[gpc]; tpc++) {
Ben Skeggs276836d2015-08-20 14:54:10 +10001774 nvkm_wr32(device, TPC_UNIT(gpc, tpc, 0x508), 0xffffffff);
1775 nvkm_wr32(device, TPC_UNIT(gpc, tpc, 0x50c), 0xffffffff);
1776 nvkm_wr32(device, TPC_UNIT(gpc, tpc, 0x224), 0xc0000000);
1777 nvkm_wr32(device, TPC_UNIT(gpc, tpc, 0x48c), 0xc0000000);
1778 nvkm_wr32(device, TPC_UNIT(gpc, tpc, 0x084), 0xc0000000);
1779 nvkm_wr32(device, TPC_UNIT(gpc, tpc, 0x644), 0x001ffffe);
1780 nvkm_wr32(device, TPC_UNIT(gpc, tpc, 0x64c), 0x0000000f);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001781 }
Ben Skeggs276836d2015-08-20 14:54:10 +10001782 nvkm_wr32(device, GPC_UNIT(gpc, 0x2c90), 0xffffffff);
1783 nvkm_wr32(device, GPC_UNIT(gpc, 0x2c94), 0xffffffff);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001784 }
1785
Ben Skeggsbfee3f32015-08-20 14:54:08 +10001786 for (rop = 0; rop < gr->rop_nr; rop++) {
Ben Skeggs276836d2015-08-20 14:54:10 +10001787 nvkm_wr32(device, ROP_UNIT(rop, 0x144), 0xc0000000);
1788 nvkm_wr32(device, ROP_UNIT(rop, 0x070), 0xc0000000);
1789 nvkm_wr32(device, ROP_UNIT(rop, 0x204), 0xffffffff);
1790 nvkm_wr32(device, ROP_UNIT(rop, 0x208), 0xffffffff);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001791 }
1792
Ben Skeggs276836d2015-08-20 14:54:10 +10001793 nvkm_wr32(device, 0x400108, 0xffffffff);
1794 nvkm_wr32(device, 0x400138, 0xffffffff);
1795 nvkm_wr32(device, 0x400118, 0xffffffff);
1796 nvkm_wr32(device, 0x400130, 0xffffffff);
1797 nvkm_wr32(device, 0x40011c, 0xffffffff);
1798 nvkm_wr32(device, 0x400134, 0xffffffff);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001799
Ben Skeggs276836d2015-08-20 14:54:10 +10001800 nvkm_wr32(device, 0x400054, 0x34ce3464);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001801
Ben Skeggsbfee3f32015-08-20 14:54:08 +10001802 gf100_gr_zbc_init(gr);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001803
Ben Skeggsbfee3f32015-08-20 14:54:08 +10001804 return gf100_gr_init_ctxctl(gr);
Ben Skeggsc39f4722015-01-13 22:13:14 +10001805}
1806
Ben Skeggse3c71eb2015-01-14 15:29:43 +10001807#include "fuc/hubgf100.fuc3.h"
Ben Skeggsc39f4722015-01-13 22:13:14 +10001808
Ben Skeggse3c71eb2015-01-14 15:29:43 +10001809struct gf100_gr_ucode
1810gf100_gr_fecs_ucode = {
1811 .code.data = gf100_grhub_code,
1812 .code.size = sizeof(gf100_grhub_code),
1813 .data.data = gf100_grhub_data,
1814 .data.size = sizeof(gf100_grhub_data),
Ben Skeggsc39f4722015-01-13 22:13:14 +10001815};
1816
Ben Skeggse3c71eb2015-01-14 15:29:43 +10001817#include "fuc/gpcgf100.fuc3.h"
Ben Skeggsc39f4722015-01-13 22:13:14 +10001818
Ben Skeggse3c71eb2015-01-14 15:29:43 +10001819struct gf100_gr_ucode
1820gf100_gr_gpccs_ucode = {
1821 .code.data = gf100_grgpc_code,
1822 .code.size = sizeof(gf100_grgpc_code),
1823 .data.data = gf100_grgpc_data,
1824 .data.size = sizeof(gf100_grgpc_data),
Ben Skeggsc39f4722015-01-13 22:13:14 +10001825};
1826
Ben Skeggs27f3d6c2015-08-20 14:54:19 +10001827static const struct gf100_gr_func
1828gf100_gr = {
Ben Skeggsc85ee6c2015-08-20 14:54:22 +10001829 .init = gf100_gr_init,
1830 .mmio = gf100_gr_pack_mmio,
1831 .fecs.ucode = &gf100_gr_fecs_ucode,
1832 .gpccs.ucode = &gf100_gr_gpccs_ucode,
Ben Skeggs27f3d6c2015-08-20 14:54:19 +10001833 .grctx = &gf100_grctx,
1834 .sclass = {
1835 { -1, -1, FERMI_TWOD_A },
1836 { -1, -1, FERMI_MEMORY_TO_MEMORY_FORMAT_A },
1837 { -1, -1, FERMI_A, &gf100_fermi },
1838 { -1, -1, FERMI_COMPUTE_A },
1839 {}
1840 }
1841};
1842
Ben Skeggsc85ee6c2015-08-20 14:54:22 +10001843int
1844gf100_gr_new(struct nvkm_device *device, int index, struct nvkm_gr **pgr)
1845{
1846 return gf100_gr_new_(&gf100_gr, device, index, pgr);
1847}