blob: 090f25d4a0196260b60eaf3ff22161b97b02f1b0 [file] [log] [blame]
Alexander Shiyanf6544412012-08-06 19:42:32 +04001/*
Alexander Shiyan003236d2013-06-29 10:44:19 +04002 * Maxim (Dallas) MAX3107/8/9, MAX14830 serial driver
Alexander Shiyanf6544412012-08-06 19:42:32 +04003 *
Alexander Shiyane97e1552014-02-07 18:16:04 +04004 * Copyright (C) 2012-2014 Alexander Shiyan <shc_work@mail.ru>
Alexander Shiyanf6544412012-08-06 19:42:32 +04005 *
6 * Based on max3100.c, by Christian Pellegrin <chripell@evolware.org>
7 * Based on max3110.c, by Feng Tang <feng.tang@intel.com>
8 * Based on max3107.c, by Aavamobile
9 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License as published by
12 * the Free Software Foundation; either version 2 of the License, or
13 * (at your option) any later version.
14 */
15
Alexander Shiyanf6544412012-08-06 19:42:32 +040016#include <linux/module.h>
Alexander Shiyan10d8b342013-06-29 10:44:17 +040017#include <linux/delay.h>
Alexander Shiyanf6544412012-08-06 19:42:32 +040018#include <linux/device.h>
Alexander Shiyan10d8b342013-06-29 10:44:17 +040019#include <linux/bitops.h>
Alexander Shiyand3a8a252014-02-10 22:18:31 +040020#include <linux/clk.h>
Alexander Shiyanf6544412012-08-06 19:42:32 +040021#include <linux/serial_core.h>
22#include <linux/serial.h>
23#include <linux/tty.h>
24#include <linux/tty_flip.h>
25#include <linux/regmap.h>
26#include <linux/gpio.h>
27#include <linux/spi/spi.h>
Alexander Shiyan10d8b342013-06-29 10:44:17 +040028
Alexander Shiyan10d8b342013-06-29 10:44:17 +040029#define MAX310X_NAME "max310x"
Alexander Shiyanf6544412012-08-06 19:42:32 +040030#define MAX310X_MAJOR 204
31#define MAX310X_MINOR 209
32
33/* MAX310X register definitions */
34#define MAX310X_RHR_REG (0x00) /* RX FIFO */
35#define MAX310X_THR_REG (0x00) /* TX FIFO */
36#define MAX310X_IRQEN_REG (0x01) /* IRQ enable */
37#define MAX310X_IRQSTS_REG (0x02) /* IRQ status */
38#define MAX310X_LSR_IRQEN_REG (0x03) /* LSR IRQ enable */
39#define MAX310X_LSR_IRQSTS_REG (0x04) /* LSR IRQ status */
Alexander Shiyan10d8b342013-06-29 10:44:17 +040040#define MAX310X_REG_05 (0x05)
41#define MAX310X_SPCHR_IRQEN_REG MAX310X_REG_05 /* Special char IRQ en */
Alexander Shiyanf6544412012-08-06 19:42:32 +040042#define MAX310X_SPCHR_IRQSTS_REG (0x06) /* Special char IRQ status */
43#define MAX310X_STS_IRQEN_REG (0x07) /* Status IRQ enable */
44#define MAX310X_STS_IRQSTS_REG (0x08) /* Status IRQ status */
45#define MAX310X_MODE1_REG (0x09) /* MODE1 */
46#define MAX310X_MODE2_REG (0x0a) /* MODE2 */
47#define MAX310X_LCR_REG (0x0b) /* LCR */
48#define MAX310X_RXTO_REG (0x0c) /* RX timeout */
49#define MAX310X_HDPIXDELAY_REG (0x0d) /* Auto transceiver delays */
50#define MAX310X_IRDA_REG (0x0e) /* IRDA settings */
51#define MAX310X_FLOWLVL_REG (0x0f) /* Flow control levels */
52#define MAX310X_FIFOTRIGLVL_REG (0x10) /* FIFO IRQ trigger levels */
53#define MAX310X_TXFIFOLVL_REG (0x11) /* TX FIFO level */
54#define MAX310X_RXFIFOLVL_REG (0x12) /* RX FIFO level */
55#define MAX310X_FLOWCTRL_REG (0x13) /* Flow control */
56#define MAX310X_XON1_REG (0x14) /* XON1 character */
57#define MAX310X_XON2_REG (0x15) /* XON2 character */
58#define MAX310X_XOFF1_REG (0x16) /* XOFF1 character */
59#define MAX310X_XOFF2_REG (0x17) /* XOFF2 character */
60#define MAX310X_GPIOCFG_REG (0x18) /* GPIO config */
61#define MAX310X_GPIODATA_REG (0x19) /* GPIO data */
62#define MAX310X_PLLCFG_REG (0x1a) /* PLL config */
63#define MAX310X_BRGCFG_REG (0x1b) /* Baud rate generator conf */
64#define MAX310X_BRGDIVLSB_REG (0x1c) /* Baud rate divisor LSB */
65#define MAX310X_BRGDIVMSB_REG (0x1d) /* Baud rate divisor MSB */
66#define MAX310X_CLKSRC_REG (0x1e) /* Clock source */
Alexander Shiyan10d8b342013-06-29 10:44:17 +040067#define MAX310X_REG_1F (0x1f)
68
69#define MAX310X_REVID_REG MAX310X_REG_1F /* Revision ID */
70
71#define MAX310X_GLOBALIRQ_REG MAX310X_REG_1F /* Global IRQ (RO) */
72#define MAX310X_GLOBALCMD_REG MAX310X_REG_1F /* Global Command (WO) */
73
74/* Extended registers */
75#define MAX310X_REVID_EXTREG MAX310X_REG_05 /* Revision ID */
Alexander Shiyanf6544412012-08-06 19:42:32 +040076
77/* IRQ register bits */
78#define MAX310X_IRQ_LSR_BIT (1 << 0) /* LSR interrupt */
79#define MAX310X_IRQ_SPCHR_BIT (1 << 1) /* Special char interrupt */
80#define MAX310X_IRQ_STS_BIT (1 << 2) /* Status interrupt */
81#define MAX310X_IRQ_RXFIFO_BIT (1 << 3) /* RX FIFO interrupt */
82#define MAX310X_IRQ_TXFIFO_BIT (1 << 4) /* TX FIFO interrupt */
83#define MAX310X_IRQ_TXEMPTY_BIT (1 << 5) /* TX FIFO empty interrupt */
84#define MAX310X_IRQ_RXEMPTY_BIT (1 << 6) /* RX FIFO empty interrupt */
85#define MAX310X_IRQ_CTS_BIT (1 << 7) /* CTS interrupt */
86
87/* LSR register bits */
88#define MAX310X_LSR_RXTO_BIT (1 << 0) /* RX timeout */
89#define MAX310X_LSR_RXOVR_BIT (1 << 1) /* RX overrun */
90#define MAX310X_LSR_RXPAR_BIT (1 << 2) /* RX parity error */
91#define MAX310X_LSR_FRERR_BIT (1 << 3) /* Frame error */
92#define MAX310X_LSR_RXBRK_BIT (1 << 4) /* RX break */
93#define MAX310X_LSR_RXNOISE_BIT (1 << 5) /* RX noise */
94#define MAX310X_LSR_CTS_BIT (1 << 7) /* CTS pin state */
95
96/* Special character register bits */
97#define MAX310X_SPCHR_XON1_BIT (1 << 0) /* XON1 character */
98#define MAX310X_SPCHR_XON2_BIT (1 << 1) /* XON2 character */
99#define MAX310X_SPCHR_XOFF1_BIT (1 << 2) /* XOFF1 character */
100#define MAX310X_SPCHR_XOFF2_BIT (1 << 3) /* XOFF2 character */
101#define MAX310X_SPCHR_BREAK_BIT (1 << 4) /* RX break */
102#define MAX310X_SPCHR_MULTIDROP_BIT (1 << 5) /* 9-bit multidrop addr char */
103
104/* Status register bits */
105#define MAX310X_STS_GPIO0_BIT (1 << 0) /* GPIO 0 interrupt */
106#define MAX310X_STS_GPIO1_BIT (1 << 1) /* GPIO 1 interrupt */
107#define MAX310X_STS_GPIO2_BIT (1 << 2) /* GPIO 2 interrupt */
108#define MAX310X_STS_GPIO3_BIT (1 << 3) /* GPIO 3 interrupt */
109#define MAX310X_STS_CLKREADY_BIT (1 << 5) /* Clock ready */
110#define MAX310X_STS_SLEEP_BIT (1 << 6) /* Sleep interrupt */
111
112/* MODE1 register bits */
113#define MAX310X_MODE1_RXDIS_BIT (1 << 0) /* RX disable */
114#define MAX310X_MODE1_TXDIS_BIT (1 << 1) /* TX disable */
115#define MAX310X_MODE1_TXHIZ_BIT (1 << 2) /* TX pin three-state */
116#define MAX310X_MODE1_RTSHIZ_BIT (1 << 3) /* RTS pin three-state */
117#define MAX310X_MODE1_TRNSCVCTRL_BIT (1 << 4) /* Transceiver ctrl enable */
118#define MAX310X_MODE1_FORCESLEEP_BIT (1 << 5) /* Force sleep mode */
119#define MAX310X_MODE1_AUTOSLEEP_BIT (1 << 6) /* Auto sleep enable */
120#define MAX310X_MODE1_IRQSEL_BIT (1 << 7) /* IRQ pin enable */
121
122/* MODE2 register bits */
123#define MAX310X_MODE2_RST_BIT (1 << 0) /* Chip reset */
124#define MAX310X_MODE2_FIFORST_BIT (1 << 1) /* FIFO reset */
125#define MAX310X_MODE2_RXTRIGINV_BIT (1 << 2) /* RX FIFO INT invert */
126#define MAX310X_MODE2_RXEMPTINV_BIT (1 << 3) /* RX FIFO empty INT invert */
127#define MAX310X_MODE2_SPCHR_BIT (1 << 4) /* Special chr detect enable */
128#define MAX310X_MODE2_LOOPBACK_BIT (1 << 5) /* Internal loopback enable */
129#define MAX310X_MODE2_MULTIDROP_BIT (1 << 6) /* 9-bit multidrop enable */
130#define MAX310X_MODE2_ECHOSUPR_BIT (1 << 7) /* ECHO suppression enable */
131
132/* LCR register bits */
133#define MAX310X_LCR_LENGTH0_BIT (1 << 0) /* Word length bit 0 */
134#define MAX310X_LCR_LENGTH1_BIT (1 << 1) /* Word length bit 1
135 *
136 * Word length bits table:
137 * 00 -> 5 bit words
138 * 01 -> 6 bit words
139 * 10 -> 7 bit words
140 * 11 -> 8 bit words
141 */
142#define MAX310X_LCR_STOPLEN_BIT (1 << 2) /* STOP length bit
143 *
144 * STOP length bit table:
145 * 0 -> 1 stop bit
146 * 1 -> 1-1.5 stop bits if
147 * word length is 5,
148 * 2 stop bits otherwise
149 */
150#define MAX310X_LCR_PARITY_BIT (1 << 3) /* Parity bit enable */
151#define MAX310X_LCR_EVENPARITY_BIT (1 << 4) /* Even parity bit enable */
152#define MAX310X_LCR_FORCEPARITY_BIT (1 << 5) /* 9-bit multidrop parity */
153#define MAX310X_LCR_TXBREAK_BIT (1 << 6) /* TX break enable */
154#define MAX310X_LCR_RTS_BIT (1 << 7) /* RTS pin control */
155#define MAX310X_LCR_WORD_LEN_5 (0x00)
156#define MAX310X_LCR_WORD_LEN_6 (0x01)
157#define MAX310X_LCR_WORD_LEN_7 (0x02)
158#define MAX310X_LCR_WORD_LEN_8 (0x03)
159
160/* IRDA register bits */
161#define MAX310X_IRDA_IRDAEN_BIT (1 << 0) /* IRDA mode enable */
162#define MAX310X_IRDA_SIR_BIT (1 << 1) /* SIR mode enable */
163#define MAX310X_IRDA_SHORTIR_BIT (1 << 2) /* Short SIR mode enable */
164#define MAX310X_IRDA_MIR_BIT (1 << 3) /* MIR mode enable */
165#define MAX310X_IRDA_RXINV_BIT (1 << 4) /* RX logic inversion enable */
166#define MAX310X_IRDA_TXINV_BIT (1 << 5) /* TX logic inversion enable */
167
168/* Flow control trigger level register masks */
169#define MAX310X_FLOWLVL_HALT_MASK (0x000f) /* Flow control halt level */
170#define MAX310X_FLOWLVL_RES_MASK (0x00f0) /* Flow control resume level */
171#define MAX310X_FLOWLVL_HALT(words) ((words / 8) & 0x0f)
172#define MAX310X_FLOWLVL_RES(words) (((words / 8) & 0x0f) << 4)
173
174/* FIFO interrupt trigger level register masks */
175#define MAX310X_FIFOTRIGLVL_TX_MASK (0x0f) /* TX FIFO trigger level */
176#define MAX310X_FIFOTRIGLVL_RX_MASK (0xf0) /* RX FIFO trigger level */
177#define MAX310X_FIFOTRIGLVL_TX(words) ((words / 8) & 0x0f)
178#define MAX310X_FIFOTRIGLVL_RX(words) (((words / 8) & 0x0f) << 4)
179
180/* Flow control register bits */
181#define MAX310X_FLOWCTRL_AUTORTS_BIT (1 << 0) /* Auto RTS flow ctrl enable */
182#define MAX310X_FLOWCTRL_AUTOCTS_BIT (1 << 1) /* Auto CTS flow ctrl enable */
183#define MAX310X_FLOWCTRL_GPIADDR_BIT (1 << 2) /* Enables that GPIO inputs
184 * are used in conjunction with
185 * XOFF2 for definition of
186 * special character */
187#define MAX310X_FLOWCTRL_SWFLOWEN_BIT (1 << 3) /* Auto SW flow ctrl enable */
188#define MAX310X_FLOWCTRL_SWFLOW0_BIT (1 << 4) /* SWFLOW bit 0 */
189#define MAX310X_FLOWCTRL_SWFLOW1_BIT (1 << 5) /* SWFLOW bit 1
190 *
191 * SWFLOW bits 1 & 0 table:
192 * 00 -> no transmitter flow
193 * control
194 * 01 -> receiver compares
195 * XON2 and XOFF2
196 * and controls
197 * transmitter
198 * 10 -> receiver compares
199 * XON1 and XOFF1
200 * and controls
201 * transmitter
202 * 11 -> receiver compares
203 * XON1, XON2, XOFF1 and
204 * XOFF2 and controls
205 * transmitter
206 */
207#define MAX310X_FLOWCTRL_SWFLOW2_BIT (1 << 6) /* SWFLOW bit 2 */
208#define MAX310X_FLOWCTRL_SWFLOW3_BIT (1 << 7) /* SWFLOW bit 3
209 *
210 * SWFLOW bits 3 & 2 table:
211 * 00 -> no received flow
212 * control
213 * 01 -> transmitter generates
214 * XON2 and XOFF2
215 * 10 -> transmitter generates
216 * XON1 and XOFF1
217 * 11 -> transmitter generates
218 * XON1, XON2, XOFF1 and
219 * XOFF2
220 */
221
222/* GPIO configuration register bits */
223#define MAX310X_GPIOCFG_GP0OUT_BIT (1 << 0) /* GPIO 0 output enable */
224#define MAX310X_GPIOCFG_GP1OUT_BIT (1 << 1) /* GPIO 1 output enable */
225#define MAX310X_GPIOCFG_GP2OUT_BIT (1 << 2) /* GPIO 2 output enable */
226#define MAX310X_GPIOCFG_GP3OUT_BIT (1 << 3) /* GPIO 3 output enable */
227#define MAX310X_GPIOCFG_GP0OD_BIT (1 << 4) /* GPIO 0 open-drain enable */
228#define MAX310X_GPIOCFG_GP1OD_BIT (1 << 5) /* GPIO 1 open-drain enable */
229#define MAX310X_GPIOCFG_GP2OD_BIT (1 << 6) /* GPIO 2 open-drain enable */
230#define MAX310X_GPIOCFG_GP3OD_BIT (1 << 7) /* GPIO 3 open-drain enable */
231
232/* GPIO DATA register bits */
233#define MAX310X_GPIODATA_GP0OUT_BIT (1 << 0) /* GPIO 0 output value */
234#define MAX310X_GPIODATA_GP1OUT_BIT (1 << 1) /* GPIO 1 output value */
235#define MAX310X_GPIODATA_GP2OUT_BIT (1 << 2) /* GPIO 2 output value */
236#define MAX310X_GPIODATA_GP3OUT_BIT (1 << 3) /* GPIO 3 output value */
237#define MAX310X_GPIODATA_GP0IN_BIT (1 << 4) /* GPIO 0 input value */
238#define MAX310X_GPIODATA_GP1IN_BIT (1 << 5) /* GPIO 1 input value */
239#define MAX310X_GPIODATA_GP2IN_BIT (1 << 6) /* GPIO 2 input value */
240#define MAX310X_GPIODATA_GP3IN_BIT (1 << 7) /* GPIO 3 input value */
241
242/* PLL configuration register masks */
243#define MAX310X_PLLCFG_PREDIV_MASK (0x3f) /* PLL predivision value */
244#define MAX310X_PLLCFG_PLLFACTOR_MASK (0xc0) /* PLL multiplication factor */
245
246/* Baud rate generator configuration register bits */
247#define MAX310X_BRGCFG_2XMODE_BIT (1 << 4) /* Double baud rate */
248#define MAX310X_BRGCFG_4XMODE_BIT (1 << 5) /* Quadruple baud rate */
249
250/* Clock source register bits */
251#define MAX310X_CLKSRC_CRYST_BIT (1 << 1) /* Crystal osc enable */
252#define MAX310X_CLKSRC_PLL_BIT (1 << 2) /* PLL enable */
253#define MAX310X_CLKSRC_PLLBYP_BIT (1 << 3) /* PLL bypass */
254#define MAX310X_CLKSRC_EXTCLK_BIT (1 << 4) /* External clock enable */
255#define MAX310X_CLKSRC_CLK2RTS_BIT (1 << 7) /* Baud clk to RTS pin */
256
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400257/* Global commands */
258#define MAX310X_EXTREG_ENBL (0xce)
259#define MAX310X_EXTREG_DSBL (0xcd)
260
Alexander Shiyanf6544412012-08-06 19:42:32 +0400261/* Misc definitions */
262#define MAX310X_FIFO_SIZE (128)
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400263#define MAX310x_REV_MASK (0xfc)
Alexander Shiyanf6544412012-08-06 19:42:32 +0400264
265/* MAX3107 specific */
266#define MAX3107_REV_ID (0xa0)
Alexander Shiyanf6544412012-08-06 19:42:32 +0400267
Alexander Shiyan21fc5092013-06-29 10:44:18 +0400268/* MAX3109 specific */
269#define MAX3109_REV_ID (0xc0)
270
Alexander Shiyan003236d2013-06-29 10:44:19 +0400271/* MAX14830 specific */
272#define MAX14830_BRGCFG_CLKDIS_BIT (1 << 6) /* Clock Disable */
273#define MAX14830_REV_ID (0xb0)
274
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400275struct max310x_devtype {
276 char name[9];
277 int nr;
278 int (*detect)(struct device *);
279 void (*power)(struct uart_port *, int);
280};
Alexander Shiyanf6544412012-08-06 19:42:32 +0400281
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400282struct max310x_one {
283 struct uart_port port;
284 struct work_struct tx_work;
Alexander Shiyane7b8a3c2014-02-07 18:16:07 +0400285 struct work_struct md_work;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400286};
287
288struct max310x_port {
289 struct uart_driver uart;
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400290 struct max310x_devtype *devtype;
291 struct regmap *regmap;
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400292 struct mutex mutex;
Alexander Shiyand3a8a252014-02-10 22:18:31 +0400293 struct clk *clk;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400294#ifdef CONFIG_GPIOLIB
295 struct gpio_chip gpio;
296#endif
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400297 struct max310x_one p[0];
Alexander Shiyanf6544412012-08-06 19:42:32 +0400298};
299
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400300static u8 max310x_port_read(struct uart_port *port, u8 reg)
Alexander Shiyanf6544412012-08-06 19:42:32 +0400301{
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400302 struct max310x_port *s = dev_get_drvdata(port->dev);
303 unsigned int val = 0;
304
305 regmap_read(s->regmap, port->iobase + reg, &val);
306
307 return val;
308}
309
310static void max310x_port_write(struct uart_port *port, u8 reg, u8 val)
311{
312 struct max310x_port *s = dev_get_drvdata(port->dev);
313
314 regmap_write(s->regmap, port->iobase + reg, val);
315}
316
317static void max310x_port_update(struct uart_port *port, u8 reg, u8 mask, u8 val)
318{
319 struct max310x_port *s = dev_get_drvdata(port->dev);
320
321 regmap_update_bits(s->regmap, port->iobase + reg, mask, val);
322}
323
324static int max3107_detect(struct device *dev)
325{
326 struct max310x_port *s = dev_get_drvdata(dev);
327 unsigned int val = 0;
328 int ret;
329
330 ret = regmap_read(s->regmap, MAX310X_REVID_REG, &val);
331 if (ret)
332 return ret;
333
334 if (((val & MAX310x_REV_MASK) != MAX3107_REV_ID)) {
335 dev_err(dev,
336 "%s ID 0x%02x does not match\n", s->devtype->name, val);
337 return -ENODEV;
338 }
339
340 return 0;
341}
342
343static int max3108_detect(struct device *dev)
344{
345 struct max310x_port *s = dev_get_drvdata(dev);
346 unsigned int val = 0;
347 int ret;
348
349 /* MAX3108 have not REV ID register, we just check default value
350 * from clocksource register to make sure everything works.
351 */
352 ret = regmap_read(s->regmap, MAX310X_CLKSRC_REG, &val);
353 if (ret)
354 return ret;
355
356 if (val != (MAX310X_CLKSRC_EXTCLK_BIT | MAX310X_CLKSRC_PLLBYP_BIT)) {
357 dev_err(dev, "%s not present\n", s->devtype->name);
358 return -ENODEV;
359 }
360
361 return 0;
362}
363
Alexander Shiyan21fc5092013-06-29 10:44:18 +0400364static int max3109_detect(struct device *dev)
365{
366 struct max310x_port *s = dev_get_drvdata(dev);
367 unsigned int val = 0;
368 int ret;
369
370 ret = regmap_read(s->regmap, MAX310X_REVID_REG, &val);
371 if (ret)
372 return ret;
373
374 if (((val & MAX310x_REV_MASK) != MAX3109_REV_ID)) {
375 dev_err(dev,
376 "%s ID 0x%02x does not match\n", s->devtype->name, val);
377 return -ENODEV;
378 }
379
380 return 0;
381}
382
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400383static void max310x_power(struct uart_port *port, int on)
384{
385 max310x_port_update(port, MAX310X_MODE1_REG,
386 MAX310X_MODE1_FORCESLEEP_BIT,
387 on ? 0 : MAX310X_MODE1_FORCESLEEP_BIT);
388 if (on)
389 msleep(50);
390}
391
Alexander Shiyan003236d2013-06-29 10:44:19 +0400392static int max14830_detect(struct device *dev)
393{
394 struct max310x_port *s = dev_get_drvdata(dev);
395 unsigned int val = 0;
396 int ret;
397
398 ret = regmap_write(s->regmap, MAX310X_GLOBALCMD_REG,
399 MAX310X_EXTREG_ENBL);
400 if (ret)
401 return ret;
402
403 regmap_read(s->regmap, MAX310X_REVID_EXTREG, &val);
404 regmap_write(s->regmap, MAX310X_GLOBALCMD_REG, MAX310X_EXTREG_DSBL);
405 if (((val & MAX310x_REV_MASK) != MAX14830_REV_ID)) {
406 dev_err(dev,
407 "%s ID 0x%02x does not match\n", s->devtype->name, val);
408 return -ENODEV;
409 }
410
411 return 0;
412}
413
414static void max14830_power(struct uart_port *port, int on)
415{
416 max310x_port_update(port, MAX310X_BRGCFG_REG,
417 MAX14830_BRGCFG_CLKDIS_BIT,
418 on ? 0 : MAX14830_BRGCFG_CLKDIS_BIT);
419 if (on)
420 msleep(50);
421}
422
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400423static const struct max310x_devtype max3107_devtype = {
424 .name = "MAX3107",
425 .nr = 1,
426 .detect = max3107_detect,
427 .power = max310x_power,
428};
429
430static const struct max310x_devtype max3108_devtype = {
431 .name = "MAX3108",
432 .nr = 1,
433 .detect = max3108_detect,
434 .power = max310x_power,
435};
436
Alexander Shiyan21fc5092013-06-29 10:44:18 +0400437static const struct max310x_devtype max3109_devtype = {
438 .name = "MAX3109",
439 .nr = 2,
440 .detect = max3109_detect,
441 .power = max310x_power,
442};
443
Alexander Shiyan003236d2013-06-29 10:44:19 +0400444static const struct max310x_devtype max14830_devtype = {
445 .name = "MAX14830",
446 .nr = 4,
447 .detect = max14830_detect,
448 .power = max14830_power,
449};
450
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400451static bool max310x_reg_writeable(struct device *dev, unsigned int reg)
452{
453 switch (reg & 0x1f) {
Alexander Shiyanf6544412012-08-06 19:42:32 +0400454 case MAX310X_IRQSTS_REG:
455 case MAX310X_LSR_IRQSTS_REG:
456 case MAX310X_SPCHR_IRQSTS_REG:
457 case MAX310X_STS_IRQSTS_REG:
458 case MAX310X_TXFIFOLVL_REG:
459 case MAX310X_RXFIFOLVL_REG:
Alexander Shiyanf6544412012-08-06 19:42:32 +0400460 return false;
461 default:
462 break;
463 }
464
465 return true;
466}
467
468static bool max310x_reg_volatile(struct device *dev, unsigned int reg)
469{
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400470 switch (reg & 0x1f) {
Alexander Shiyanf6544412012-08-06 19:42:32 +0400471 case MAX310X_RHR_REG:
472 case MAX310X_IRQSTS_REG:
473 case MAX310X_LSR_IRQSTS_REG:
474 case MAX310X_SPCHR_IRQSTS_REG:
475 case MAX310X_STS_IRQSTS_REG:
476 case MAX310X_TXFIFOLVL_REG:
477 case MAX310X_RXFIFOLVL_REG:
478 case MAX310X_GPIODATA_REG:
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400479 case MAX310X_BRGDIVLSB_REG:
480 case MAX310X_REG_05:
481 case MAX310X_REG_1F:
Alexander Shiyanf6544412012-08-06 19:42:32 +0400482 return true;
483 default:
484 break;
485 }
486
487 return false;
488}
489
490static bool max310x_reg_precious(struct device *dev, unsigned int reg)
491{
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400492 switch (reg & 0x1f) {
Alexander Shiyanf6544412012-08-06 19:42:32 +0400493 case MAX310X_RHR_REG:
494 case MAX310X_IRQSTS_REG:
495 case MAX310X_SPCHR_IRQSTS_REG:
496 case MAX310X_STS_IRQSTS_REG:
497 return true;
498 default:
499 break;
500 }
501
502 return false;
503}
504
Alexander Shiyane97e1552014-02-07 18:16:04 +0400505static int max310x_set_baud(struct uart_port *port, int baud)
Alexander Shiyanf6544412012-08-06 19:42:32 +0400506{
Alexander Shiyane97e1552014-02-07 18:16:04 +0400507 unsigned int mode = 0, clk = port->uartclk, div = clk / baud;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400508
Alexander Shiyane97e1552014-02-07 18:16:04 +0400509 /* Check for minimal value for divider */
510 if (div < 16)
511 div = 16;
512
513 if (clk % baud && (div / 16) < 0x8000) {
Alexander Shiyanf6544412012-08-06 19:42:32 +0400514 /* Mode x2 */
515 mode = MAX310X_BRGCFG_2XMODE_BIT;
Alexander Shiyane97e1552014-02-07 18:16:04 +0400516 clk = port->uartclk * 2;
517 div = clk / baud;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400518
Alexander Shiyane97e1552014-02-07 18:16:04 +0400519 if (clk % baud && (div / 16) < 0x8000) {
520 /* Mode x4 */
521 mode = MAX310X_BRGCFG_4XMODE_BIT;
522 clk = port->uartclk * 4;
523 div = clk / baud;
524 }
Alexander Shiyanf6544412012-08-06 19:42:32 +0400525 }
526
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400527 max310x_port_write(port, MAX310X_BRGDIVMSB_REG, (div / 16) >> 8);
528 max310x_port_write(port, MAX310X_BRGDIVLSB_REG, div / 16);
529 max310x_port_write(port, MAX310X_BRGCFG_REG, (div % 16) | mode);
Alexander Shiyane97e1552014-02-07 18:16:04 +0400530
531 return DIV_ROUND_CLOSEST(clk, div);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400532}
533
Bill Pemberton9671f092012-11-19 13:21:50 -0500534static int max310x_update_best_err(unsigned long f, long *besterr)
Alexander Shiyanf6544412012-08-06 19:42:32 +0400535{
536 /* Use baudrate 115200 for calculate error */
537 long err = f % (115200 * 16);
538
539 if ((*besterr < 0) || (*besterr > err)) {
540 *besterr = err;
541 return 0;
542 }
543
544 return 1;
545}
546
Alexander Shiyand3a8a252014-02-10 22:18:31 +0400547static int max310x_set_ref_clk(struct max310x_port *s, unsigned long freq,
548 bool xtal)
Alexander Shiyanf6544412012-08-06 19:42:32 +0400549{
550 unsigned int div, clksrc, pllcfg = 0;
551 long besterr = -1;
Alexander Shiyand3a8a252014-02-10 22:18:31 +0400552 unsigned long fdiv, fmul, bestfreq = freq;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400553
554 /* First, update error without PLL */
Alexander Shiyand3a8a252014-02-10 22:18:31 +0400555 max310x_update_best_err(freq, &besterr);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400556
557 /* Try all possible PLL dividers */
558 for (div = 1; (div <= 63) && besterr; div++) {
Alexander Shiyand3a8a252014-02-10 22:18:31 +0400559 fdiv = DIV_ROUND_CLOSEST(freq, div);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400560
561 /* Try multiplier 6 */
562 fmul = fdiv * 6;
563 if ((fdiv >= 500000) && (fdiv <= 800000))
564 if (!max310x_update_best_err(fmul, &besterr)) {
565 pllcfg = (0 << 6) | div;
566 bestfreq = fmul;
567 }
568 /* Try multiplier 48 */
569 fmul = fdiv * 48;
570 if ((fdiv >= 850000) && (fdiv <= 1200000))
571 if (!max310x_update_best_err(fmul, &besterr)) {
572 pllcfg = (1 << 6) | div;
573 bestfreq = fmul;
574 }
575 /* Try multiplier 96 */
576 fmul = fdiv * 96;
577 if ((fdiv >= 425000) && (fdiv <= 1000000))
578 if (!max310x_update_best_err(fmul, &besterr)) {
579 pllcfg = (2 << 6) | div;
580 bestfreq = fmul;
581 }
582 /* Try multiplier 144 */
583 fmul = fdiv * 144;
584 if ((fdiv >= 390000) && (fdiv <= 667000))
585 if (!max310x_update_best_err(fmul, &besterr)) {
586 pllcfg = (3 << 6) | div;
587 bestfreq = fmul;
588 }
589 }
590
591 /* Configure clock source */
Alexander Shiyand3a8a252014-02-10 22:18:31 +0400592 clksrc = xtal ? MAX310X_CLKSRC_CRYST_BIT : MAX310X_CLKSRC_EXTCLK_BIT;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400593
594 /* Configure PLL */
595 if (pllcfg) {
596 clksrc |= MAX310X_CLKSRC_PLL_BIT;
597 regmap_write(s->regmap, MAX310X_PLLCFG_REG, pllcfg);
598 } else
599 clksrc |= MAX310X_CLKSRC_PLLBYP_BIT;
600
601 regmap_write(s->regmap, MAX310X_CLKSRC_REG, clksrc);
602
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400603 /* Wait for crystal */
Alexander Shiyand3a8a252014-02-10 22:18:31 +0400604 if (pllcfg && xtal)
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400605 msleep(10);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400606
607 return (int)bestfreq;
608}
609
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400610static void max310x_handle_rx(struct uart_port *port, unsigned int rxlen)
Alexander Shiyanf6544412012-08-06 19:42:32 +0400611{
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400612 unsigned int sts, ch, flag;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400613
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400614 if (unlikely(rxlen >= port->fifosize)) {
615 dev_warn_ratelimited(port->dev,
616 "Port %i: Possible RX FIFO overrun\n",
617 port->line);
618 port->icount.buf_overrun++;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400619 /* Ensure sanity of RX level */
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400620 rxlen = port->fifosize;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400621 }
622
Alexander Shiyanf6544412012-08-06 19:42:32 +0400623 while (rxlen--) {
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400624 ch = max310x_port_read(port, MAX310X_RHR_REG);
625 sts = max310x_port_read(port, MAX310X_LSR_IRQSTS_REG);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400626
627 sts &= MAX310X_LSR_RXPAR_BIT | MAX310X_LSR_FRERR_BIT |
628 MAX310X_LSR_RXOVR_BIT | MAX310X_LSR_RXBRK_BIT;
629
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400630 port->icount.rx++;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400631 flag = TTY_NORMAL;
632
633 if (unlikely(sts)) {
634 if (sts & MAX310X_LSR_RXBRK_BIT) {
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400635 port->icount.brk++;
636 if (uart_handle_break(port))
Alexander Shiyanf6544412012-08-06 19:42:32 +0400637 continue;
638 } else if (sts & MAX310X_LSR_RXPAR_BIT)
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400639 port->icount.parity++;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400640 else if (sts & MAX310X_LSR_FRERR_BIT)
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400641 port->icount.frame++;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400642 else if (sts & MAX310X_LSR_RXOVR_BIT)
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400643 port->icount.overrun++;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400644
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400645 sts &= port->read_status_mask;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400646 if (sts & MAX310X_LSR_RXBRK_BIT)
647 flag = TTY_BREAK;
648 else if (sts & MAX310X_LSR_RXPAR_BIT)
649 flag = TTY_PARITY;
650 else if (sts & MAX310X_LSR_FRERR_BIT)
651 flag = TTY_FRAME;
652 else if (sts & MAX310X_LSR_RXOVR_BIT)
653 flag = TTY_OVERRUN;
654 }
655
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400656 if (uart_handle_sysrq_char(port, ch))
Alexander Shiyanf6544412012-08-06 19:42:32 +0400657 continue;
658
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400659 if (sts & port->ignore_status_mask)
Alexander Shiyanf6544412012-08-06 19:42:32 +0400660 continue;
661
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400662 uart_insert_char(port, sts, MAX310X_LSR_RXOVR_BIT, ch, flag);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400663 }
664
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400665 tty_flip_buffer_push(&port->state->port);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400666}
667
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400668static void max310x_handle_tx(struct uart_port *port)
Alexander Shiyanf6544412012-08-06 19:42:32 +0400669{
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400670 struct circ_buf *xmit = &port->state->xmit;
671 unsigned int txlen, to_send;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400672
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400673 if (unlikely(port->x_char)) {
674 max310x_port_write(port, MAX310X_THR_REG, port->x_char);
675 port->icount.tx++;
676 port->x_char = 0;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400677 return;
678 }
679
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400680 if (uart_circ_empty(xmit) || uart_tx_stopped(port))
Alexander Shiyanf6544412012-08-06 19:42:32 +0400681 return;
682
683 /* Get length of data pending in circular buffer */
684 to_send = uart_circ_chars_pending(xmit);
685 if (likely(to_send)) {
686 /* Limit to size of TX FIFO */
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400687 txlen = max310x_port_read(port, MAX310X_TXFIFOLVL_REG);
688 txlen = port->fifosize - txlen;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400689 to_send = (to_send > txlen) ? txlen : to_send;
690
Alexander Shiyanf6544412012-08-06 19:42:32 +0400691 /* Add data to send */
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400692 port->icount.tx += to_send;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400693 while (to_send--) {
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400694 max310x_port_write(port, MAX310X_THR_REG,
695 xmit->buf[xmit->tail]);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400696 xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
Joe Perchesfc8114722013-10-08 16:14:21 -0700697 }
Alexander Shiyanf6544412012-08-06 19:42:32 +0400698 }
699
700 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400701 uart_write_wakeup(port);
702}
703
704static void max310x_port_irq(struct max310x_port *s, int portno)
705{
706 struct uart_port *port = &s->p[portno].port;
707
708 do {
709 unsigned int ists, lsr, rxlen;
710
711 /* Read IRQ status & RX FIFO level */
712 ists = max310x_port_read(port, MAX310X_IRQSTS_REG);
713 rxlen = max310x_port_read(port, MAX310X_RXFIFOLVL_REG);
714 if (!ists && !rxlen)
715 break;
716
717 if (ists & MAX310X_IRQ_CTS_BIT) {
718 lsr = max310x_port_read(port, MAX310X_LSR_IRQSTS_REG);
719 uart_handle_cts_change(port,
720 !!(lsr & MAX310X_LSR_CTS_BIT));
721 }
722 if (rxlen)
723 max310x_handle_rx(port, rxlen);
724 if (ists & MAX310X_IRQ_TXEMPTY_BIT) {
725 mutex_lock(&s->mutex);
726 max310x_handle_tx(port);
727 mutex_unlock(&s->mutex);
728 }
729 } while (1);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400730}
731
732static irqreturn_t max310x_ist(int irq, void *dev_id)
733{
734 struct max310x_port *s = (struct max310x_port *)dev_id;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400735
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400736 if (s->uart.nr > 1) {
737 do {
738 unsigned int val = ~0;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400739
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400740 WARN_ON_ONCE(regmap_read(s->regmap,
741 MAX310X_GLOBALIRQ_REG, &val));
742 val = ((1 << s->uart.nr) - 1) & ~val;
743 if (!val)
744 break;
745 max310x_port_irq(s, fls(val) - 1);
746 } while (1);
747 } else
748 max310x_port_irq(s, 0);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400749
750 return IRQ_HANDLED;
751}
752
753static void max310x_wq_proc(struct work_struct *ws)
754{
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400755 struct max310x_one *one = container_of(ws, struct max310x_one, tx_work);
756 struct max310x_port *s = dev_get_drvdata(one->port.dev);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400757
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400758 mutex_lock(&s->mutex);
759 max310x_handle_tx(&one->port);
760 mutex_unlock(&s->mutex);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400761}
762
763static void max310x_start_tx(struct uart_port *port)
764{
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400765 struct max310x_one *one = container_of(port, struct max310x_one, port);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400766
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400767 if (!work_pending(&one->tx_work))
768 schedule_work(&one->tx_work);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400769}
770
771static unsigned int max310x_tx_empty(struct uart_port *port)
772{
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400773 unsigned int lvl, sts;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400774
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400775 lvl = max310x_port_read(port, MAX310X_TXFIFOLVL_REG);
776 sts = max310x_port_read(port, MAX310X_IRQSTS_REG);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400777
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400778 return ((sts & MAX310X_IRQ_TXEMPTY_BIT) && !lvl) ? TIOCSER_TEMT : 0;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400779}
780
781static unsigned int max310x_get_mctrl(struct uart_port *port)
782{
783 /* DCD and DSR are not wired and CTS/RTS is handled automatically
784 * so just indicate DSR and CAR asserted
785 */
786 return TIOCM_DSR | TIOCM_CAR;
787}
788
Alexander Shiyane7b8a3c2014-02-07 18:16:07 +0400789static void max310x_md_proc(struct work_struct *ws)
790{
791 struct max310x_one *one = container_of(ws, struct max310x_one, md_work);
792
793 max310x_port_update(&one->port, MAX310X_MODE2_REG,
794 MAX310X_MODE2_LOOPBACK_BIT,
795 (one->port.mctrl & TIOCM_LOOP) ?
796 MAX310X_MODE2_LOOPBACK_BIT : 0);
797}
798
Alexander Shiyanf6544412012-08-06 19:42:32 +0400799static void max310x_set_mctrl(struct uart_port *port, unsigned int mctrl)
800{
Alexander Shiyane7b8a3c2014-02-07 18:16:07 +0400801 struct max310x_one *one = container_of(port, struct max310x_one, port);
802
803 schedule_work(&one->md_work);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400804}
805
806static void max310x_break_ctl(struct uart_port *port, int break_state)
807{
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400808 max310x_port_update(port, MAX310X_LCR_REG,
809 MAX310X_LCR_TXBREAK_BIT,
810 break_state ? MAX310X_LCR_TXBREAK_BIT : 0);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400811}
812
813static void max310x_set_termios(struct uart_port *port,
814 struct ktermios *termios,
815 struct ktermios *old)
816{
Alexander Shiyanf6544412012-08-06 19:42:32 +0400817 unsigned int lcr, flow = 0;
818 int baud;
819
Alexander Shiyanf6544412012-08-06 19:42:32 +0400820 /* Mask termios capabilities we don't support */
821 termios->c_cflag &= ~CMSPAR;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400822
823 /* Word size */
824 switch (termios->c_cflag & CSIZE) {
825 case CS5:
826 lcr = MAX310X_LCR_WORD_LEN_5;
827 break;
828 case CS6:
829 lcr = MAX310X_LCR_WORD_LEN_6;
830 break;
831 case CS7:
832 lcr = MAX310X_LCR_WORD_LEN_7;
833 break;
834 case CS8:
835 default:
836 lcr = MAX310X_LCR_WORD_LEN_8;
837 break;
838 }
839
840 /* Parity */
841 if (termios->c_cflag & PARENB) {
842 lcr |= MAX310X_LCR_PARITY_BIT;
843 if (!(termios->c_cflag & PARODD))
844 lcr |= MAX310X_LCR_EVENPARITY_BIT;
845 }
846
847 /* Stop bits */
848 if (termios->c_cflag & CSTOPB)
849 lcr |= MAX310X_LCR_STOPLEN_BIT; /* 2 stops */
850
851 /* Update LCR register */
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400852 max310x_port_write(port, MAX310X_LCR_REG, lcr);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400853
854 /* Set read status mask */
855 port->read_status_mask = MAX310X_LSR_RXOVR_BIT;
856 if (termios->c_iflag & INPCK)
857 port->read_status_mask |= MAX310X_LSR_RXPAR_BIT |
858 MAX310X_LSR_FRERR_BIT;
859 if (termios->c_iflag & (BRKINT | PARMRK))
860 port->read_status_mask |= MAX310X_LSR_RXBRK_BIT;
861
862 /* Set status ignore mask */
863 port->ignore_status_mask = 0;
864 if (termios->c_iflag & IGNBRK)
865 port->ignore_status_mask |= MAX310X_LSR_RXBRK_BIT;
866 if (!(termios->c_cflag & CREAD))
867 port->ignore_status_mask |= MAX310X_LSR_RXPAR_BIT |
868 MAX310X_LSR_RXOVR_BIT |
869 MAX310X_LSR_FRERR_BIT |
870 MAX310X_LSR_RXBRK_BIT;
871
872 /* Configure flow control */
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400873 max310x_port_write(port, MAX310X_XON1_REG, termios->c_cc[VSTART]);
874 max310x_port_write(port, MAX310X_XOFF1_REG, termios->c_cc[VSTOP]);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400875 if (termios->c_cflag & CRTSCTS)
876 flow |= MAX310X_FLOWCTRL_AUTOCTS_BIT |
877 MAX310X_FLOWCTRL_AUTORTS_BIT;
878 if (termios->c_iflag & IXON)
879 flow |= MAX310X_FLOWCTRL_SWFLOW3_BIT |
880 MAX310X_FLOWCTRL_SWFLOWEN_BIT;
881 if (termios->c_iflag & IXOFF)
882 flow |= MAX310X_FLOWCTRL_SWFLOW1_BIT |
883 MAX310X_FLOWCTRL_SWFLOWEN_BIT;
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400884 max310x_port_write(port, MAX310X_FLOWCTRL_REG, flow);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400885
886 /* Get baud rate generator configuration */
887 baud = uart_get_baud_rate(port, termios, old,
888 port->uartclk / 16 / 0xffff,
889 port->uartclk / 4);
890
891 /* Setup baudrate generator */
Alexander Shiyane97e1552014-02-07 18:16:04 +0400892 baud = max310x_set_baud(port, baud);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400893
894 /* Update timeout according to new baud rate */
895 uart_update_timeout(port, termios->c_cflag, baud);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400896}
897
Alexander Shiyan55367c62014-02-10 22:18:34 +0400898static int max310x_ioctl(struct uart_port *port, unsigned int cmd,
899 unsigned long arg)
900{
901 struct serial_rs485 rs485;
902 unsigned int val;
903
904 switch (cmd) {
905 case TIOCSRS485:
906 if (copy_from_user(&rs485, (struct serial_rs485 *)arg,
907 sizeof(rs485)))
908 return -EFAULT;
909 if (rs485.delay_rts_before_send > 0x0f ||
910 rs485.delay_rts_after_send > 0x0f)
911 return -ERANGE;
912 val = (rs485.delay_rts_before_send << 4) |
913 rs485.delay_rts_after_send;
914 max310x_port_write(port, MAX310X_HDPIXDELAY_REG, val);
915 if (rs485.flags & SER_RS485_ENABLED) {
916 max310x_port_update(port, MAX310X_MODE1_REG,
917 MAX310X_MODE1_TRNSCVCTRL_BIT,
918 MAX310X_MODE1_TRNSCVCTRL_BIT);
919 max310x_port_update(port, MAX310X_MODE2_REG,
920 MAX310X_MODE2_ECHOSUPR_BIT,
921 MAX310X_MODE2_ECHOSUPR_BIT);
922 } else {
923 max310x_port_update(port, MAX310X_MODE1_REG,
924 MAX310X_MODE1_TRNSCVCTRL_BIT, 0);
925 max310x_port_update(port, MAX310X_MODE2_REG,
926 MAX310X_MODE2_ECHOSUPR_BIT, 0);
927 }
928 break;
929 case TIOCGRS485:
930 memset(&rs485, 0, sizeof(rs485));
931 val = max310x_port_read(port, MAX310X_MODE1_REG);
932 rs485.flags = (val & MAX310X_MODE1_TRNSCVCTRL_BIT) ?
933 SER_RS485_ENABLED : 0;
934 rs485.flags |= SER_RS485_RTS_ON_SEND;
935 val = max310x_port_read(port, MAX310X_HDPIXDELAY_REG);
936 rs485.delay_rts_before_send = val >> 4;
937 rs485.delay_rts_after_send = val & 0x0f;
938 if (copy_to_user((struct serial_rs485 *)arg, &rs485,
939 sizeof(rs485)))
940 return -EFAULT;
941 break;
942 default:
943 return -ENOIOCTLCMD;
944 }
945
946 return 0;
947}
948
Alexander Shiyanf6544412012-08-06 19:42:32 +0400949static int max310x_startup(struct uart_port *port)
950{
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400951 struct max310x_port *s = dev_get_drvdata(port->dev);
Alexander Shiyan55367c62014-02-10 22:18:34 +0400952 unsigned int val;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400953
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400954 s->devtype->power(port, 1);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400955
Alexander Shiyanf6544412012-08-06 19:42:32 +0400956 /* Configure MODE1 register */
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400957 max310x_port_update(port, MAX310X_MODE1_REG,
Alexander Shiyan55367c62014-02-10 22:18:34 +0400958 MAX310X_MODE1_TRNSCVCTRL_BIT, 0);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400959
Alexander Shiyan55367c62014-02-10 22:18:34 +0400960 /* Configure MODE2 register & Reset FIFOs*/
961 val = MAX310X_MODE2_RXEMPTINV_BIT | MAX310X_MODE2_FIFORST_BIT;
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400962 max310x_port_write(port, MAX310X_MODE2_REG, val);
963 max310x_port_update(port, MAX310X_MODE2_REG,
964 MAX310X_MODE2_FIFORST_BIT, 0);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400965
966 /* Configure flow control levels */
967 /* Flow control halt level 96, resume level 48 */
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400968 max310x_port_write(port, MAX310X_FLOWLVL_REG,
969 MAX310X_FLOWLVL_RES(48) | MAX310X_FLOWLVL_HALT(96));
Alexander Shiyanf6544412012-08-06 19:42:32 +0400970
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400971 /* Clear IRQ status register */
972 max310x_port_read(port, MAX310X_IRQSTS_REG);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400973
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400974 /* Enable RX, TX, CTS change interrupts */
975 val = MAX310X_IRQ_RXEMPTY_BIT | MAX310X_IRQ_TXEMPTY_BIT;
976 max310x_port_write(port, MAX310X_IRQEN_REG, val | MAX310X_IRQ_CTS_BIT);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400977
978 return 0;
979}
980
981static void max310x_shutdown(struct uart_port *port)
982{
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400983 struct max310x_port *s = dev_get_drvdata(port->dev);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400984
985 /* Disable all interrupts */
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400986 max310x_port_write(port, MAX310X_IRQEN_REG, 0);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400987
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400988 s->devtype->power(port, 0);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400989}
990
991static const char *max310x_type(struct uart_port *port)
992{
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400993 struct max310x_port *s = dev_get_drvdata(port->dev);
Alexander Shiyanf6544412012-08-06 19:42:32 +0400994
Alexander Shiyan10d8b342013-06-29 10:44:17 +0400995 return (port->type == PORT_MAX310X) ? s->devtype->name : NULL;
Alexander Shiyanf6544412012-08-06 19:42:32 +0400996}
997
998static int max310x_request_port(struct uart_port *port)
999{
1000 /* Do nothing */
1001 return 0;
1002}
1003
Alexander Shiyanf6544412012-08-06 19:42:32 +04001004static void max310x_config_port(struct uart_port *port, int flags)
1005{
1006 if (flags & UART_CONFIG_TYPE)
1007 port->type = PORT_MAX310X;
1008}
1009
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001010static int max310x_verify_port(struct uart_port *port, struct serial_struct *s)
Alexander Shiyanf6544412012-08-06 19:42:32 +04001011{
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001012 if ((s->type != PORT_UNKNOWN) && (s->type != PORT_MAX310X))
1013 return -EINVAL;
1014 if (s->irq != port->irq)
1015 return -EINVAL;
Alexander Shiyanf6544412012-08-06 19:42:32 +04001016
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001017 return 0;
Alexander Shiyanf6544412012-08-06 19:42:32 +04001018}
1019
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001020static void max310x_null_void(struct uart_port *port)
1021{
1022 /* Do nothing */
1023}
1024
1025static const struct uart_ops max310x_ops = {
Alexander Shiyanf6544412012-08-06 19:42:32 +04001026 .tx_empty = max310x_tx_empty,
1027 .set_mctrl = max310x_set_mctrl,
1028 .get_mctrl = max310x_get_mctrl,
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001029 .stop_tx = max310x_null_void,
Alexander Shiyanf6544412012-08-06 19:42:32 +04001030 .start_tx = max310x_start_tx,
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001031 .stop_rx = max310x_null_void,
1032 .enable_ms = max310x_null_void,
Alexander Shiyanf6544412012-08-06 19:42:32 +04001033 .break_ctl = max310x_break_ctl,
1034 .startup = max310x_startup,
1035 .shutdown = max310x_shutdown,
1036 .set_termios = max310x_set_termios,
1037 .type = max310x_type,
1038 .request_port = max310x_request_port,
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001039 .release_port = max310x_null_void,
Alexander Shiyanf6544412012-08-06 19:42:32 +04001040 .config_port = max310x_config_port,
1041 .verify_port = max310x_verify_port,
Alexander Shiyan55367c62014-02-10 22:18:34 +04001042 .ioctl = max310x_ioctl,
Alexander Shiyanf6544412012-08-06 19:42:32 +04001043};
1044
Alexander Shiyanc2978292013-07-29 19:27:32 +04001045static int __maybe_unused max310x_suspend(struct device *dev)
Alexander Shiyanf6544412012-08-06 19:42:32 +04001046{
Alexander Shiyanc2978292013-07-29 19:27:32 +04001047 struct max310x_port *s = dev_get_drvdata(dev);
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001048 int i;
Alexander Shiyanf6544412012-08-06 19:42:32 +04001049
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001050 for (i = 0; i < s->uart.nr; i++) {
1051 uart_suspend_port(&s->uart, &s->p[i].port);
1052 s->devtype->power(&s->p[i].port, 0);
1053 }
Alexander Shiyanf6544412012-08-06 19:42:32 +04001054
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001055 return 0;
Alexander Shiyanf6544412012-08-06 19:42:32 +04001056}
1057
Alexander Shiyanc2978292013-07-29 19:27:32 +04001058static int __maybe_unused max310x_resume(struct device *dev)
Alexander Shiyanf6544412012-08-06 19:42:32 +04001059{
Alexander Shiyanc2978292013-07-29 19:27:32 +04001060 struct max310x_port *s = dev_get_drvdata(dev);
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001061 int i;
Alexander Shiyanf6544412012-08-06 19:42:32 +04001062
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001063 for (i = 0; i < s->uart.nr; i++) {
1064 s->devtype->power(&s->p[i].port, 1);
1065 uart_resume_port(&s->uart, &s->p[i].port);
1066 }
Alexander Shiyanf6544412012-08-06 19:42:32 +04001067
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001068 return 0;
Alexander Shiyanf6544412012-08-06 19:42:32 +04001069}
1070
Alexander Shiyan27027a72014-02-10 22:18:30 +04001071static SIMPLE_DEV_PM_OPS(max310x_pm_ops, max310x_suspend, max310x_resume);
1072
Alexander Shiyanf6544412012-08-06 19:42:32 +04001073#ifdef CONFIG_GPIOLIB
1074static int max310x_gpio_get(struct gpio_chip *chip, unsigned offset)
1075{
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001076 unsigned int val;
Alexander Shiyanf6544412012-08-06 19:42:32 +04001077 struct max310x_port *s = container_of(chip, struct max310x_port, gpio);
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001078 struct uart_port *port = &s->p[offset / 4].port;
Alexander Shiyanf6544412012-08-06 19:42:32 +04001079
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001080 val = max310x_port_read(port, MAX310X_GPIODATA_REG);
Alexander Shiyanf6544412012-08-06 19:42:32 +04001081
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001082 return !!((val >> 4) & (1 << (offset % 4)));
Alexander Shiyanf6544412012-08-06 19:42:32 +04001083}
1084
1085static void max310x_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
1086{
1087 struct max310x_port *s = container_of(chip, struct max310x_port, gpio);
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001088 struct uart_port *port = &s->p[offset / 4].port;
Alexander Shiyanf6544412012-08-06 19:42:32 +04001089
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001090 max310x_port_update(port, MAX310X_GPIODATA_REG, 1 << (offset % 4),
1091 value ? 1 << (offset % 4) : 0);
Alexander Shiyanf6544412012-08-06 19:42:32 +04001092}
1093
1094static int max310x_gpio_direction_input(struct gpio_chip *chip, unsigned offset)
1095{
1096 struct max310x_port *s = container_of(chip, struct max310x_port, gpio);
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001097 struct uart_port *port = &s->p[offset / 4].port;
Alexander Shiyanf6544412012-08-06 19:42:32 +04001098
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001099 max310x_port_update(port, MAX310X_GPIOCFG_REG, 1 << (offset % 4), 0);
Alexander Shiyanf6544412012-08-06 19:42:32 +04001100
1101 return 0;
1102}
1103
1104static int max310x_gpio_direction_output(struct gpio_chip *chip,
1105 unsigned offset, int value)
1106{
1107 struct max310x_port *s = container_of(chip, struct max310x_port, gpio);
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001108 struct uart_port *port = &s->p[offset / 4].port;
Alexander Shiyanf6544412012-08-06 19:42:32 +04001109
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001110 max310x_port_update(port, MAX310X_GPIODATA_REG, 1 << (offset % 4),
1111 value ? 1 << (offset % 4) : 0);
1112 max310x_port_update(port, MAX310X_GPIOCFG_REG, 1 << (offset % 4),
1113 1 << (offset % 4));
Alexander Shiyanf6544412012-08-06 19:42:32 +04001114
1115 return 0;
1116}
1117#endif
1118
Alexander Shiyan27027a72014-02-10 22:18:30 +04001119static int max310x_probe(struct device *dev, struct max310x_devtype *devtype,
1120 struct regmap *regmap, int irq)
Alexander Shiyanf6544412012-08-06 19:42:32 +04001121{
Alexander Shiyand3a8a252014-02-10 22:18:31 +04001122 int i, ret, fmin, fmax, freq, uartclk;
1123 struct clk *clk_osc, *clk_xtal;
1124 struct max310x_port *s;
1125 bool xtal = false;
Alexander Shiyanf6544412012-08-06 19:42:32 +04001126
Alexander Shiyan27027a72014-02-10 22:18:30 +04001127 if (IS_ERR(regmap))
1128 return PTR_ERR(regmap);
1129
Alexander Shiyanf6544412012-08-06 19:42:32 +04001130 /* Alloc port structure */
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001131 s = devm_kzalloc(dev, sizeof(*s) +
1132 sizeof(struct max310x_one) * devtype->nr, GFP_KERNEL);
Alexander Shiyanf6544412012-08-06 19:42:32 +04001133 if (!s) {
1134 dev_err(dev, "Error allocating port structure\n");
1135 return -ENOMEM;
1136 }
Alexander Shiyanf6544412012-08-06 19:42:32 +04001137
Alexander Shiyand3a8a252014-02-10 22:18:31 +04001138 clk_osc = devm_clk_get(dev, "osc");
1139 clk_xtal = devm_clk_get(dev, "xtal");
1140 if (!IS_ERR(clk_osc)) {
1141 s->clk = clk_osc;
1142 fmin = 500000;
1143 fmax = 35000000;
1144 } else if (!IS_ERR(clk_xtal)) {
1145 s->clk = clk_xtal;
1146 fmin = 1000000;
1147 fmax = 4000000;
1148 xtal = true;
1149 } else if (PTR_ERR(clk_osc) == -EPROBE_DEFER ||
1150 PTR_ERR(clk_xtal) == -EPROBE_DEFER) {
1151 return -EPROBE_DEFER;
1152 } else {
1153 dev_err(dev, "Cannot get clock\n");
1154 return -EINVAL;
1155 }
1156
1157 ret = clk_prepare_enable(s->clk);
1158 if (ret)
1159 return ret;
1160
1161 freq = clk_get_rate(s->clk);
1162 /* Check frequency limits */
1163 if (freq < fmin || freq > fmax) {
1164 ret = -ERANGE;
1165 goto out_clk;
1166 }
Alexander Shiyanf6544412012-08-06 19:42:32 +04001167
Alexander Shiyan27027a72014-02-10 22:18:30 +04001168 s->regmap = regmap;
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001169 s->devtype = devtype;
1170 dev_set_drvdata(dev, s);
Alexander Shiyanf6544412012-08-06 19:42:32 +04001171
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001172 /* Check device to ensure we are talking to what we expect */
1173 ret = devtype->detect(dev);
1174 if (ret)
Alexander Shiyand3a8a252014-02-10 22:18:31 +04001175 goto out_clk;
Alexander Shiyanf6544412012-08-06 19:42:32 +04001176
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001177 for (i = 0; i < devtype->nr; i++) {
1178 unsigned int offs = i << 5;
Alexander Shiyanf6544412012-08-06 19:42:32 +04001179
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001180 /* Reset port */
1181 regmap_write(s->regmap, MAX310X_MODE2_REG + offs,
1182 MAX310X_MODE2_RST_BIT);
1183 /* Clear port reset */
1184 regmap_write(s->regmap, MAX310X_MODE2_REG + offs, 0);
Alexander Shiyanf6544412012-08-06 19:42:32 +04001185
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001186 /* Wait for port startup */
1187 do {
1188 regmap_read(s->regmap,
1189 MAX310X_BRGDIVLSB_REG + offs, &ret);
1190 } while (ret != 0x01);
1191
1192 regmap_update_bits(s->regmap, MAX310X_MODE1_REG + offs,
1193 MAX310X_MODE1_AUTOSLEEP_BIT,
1194 MAX310X_MODE1_AUTOSLEEP_BIT);
Alexander Shiyanf6544412012-08-06 19:42:32 +04001195 }
1196
Alexander Shiyand3a8a252014-02-10 22:18:31 +04001197 uartclk = max310x_set_ref_clk(s, freq, xtal);
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001198 dev_dbg(dev, "Reference clock set to %i Hz\n", uartclk);
1199
Alexander Shiyanf6544412012-08-06 19:42:32 +04001200 /* Register UART driver */
1201 s->uart.owner = THIS_MODULE;
Alexander Shiyanf6544412012-08-06 19:42:32 +04001202 s->uart.dev_name = "ttyMAX";
1203 s->uart.major = MAX310X_MAJOR;
1204 s->uart.minor = MAX310X_MINOR;
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001205 s->uart.nr = devtype->nr;
Alexander Shiyanf6544412012-08-06 19:42:32 +04001206 ret = uart_register_driver(&s->uart);
1207 if (ret) {
1208 dev_err(dev, "Registering UART driver failed\n");
Alexander Shiyand3a8a252014-02-10 22:18:31 +04001209 goto out_clk;
Alexander Shiyanf6544412012-08-06 19:42:32 +04001210 }
1211
Alexander Shiyandba29a22014-02-10 22:18:32 +04001212#ifdef CONFIG_GPIOLIB
1213 /* Setup GPIO cotroller */
1214 s->gpio.owner = THIS_MODULE;
1215 s->gpio.dev = dev;
1216 s->gpio.label = dev_name(dev);
1217 s->gpio.direction_input = max310x_gpio_direction_input;
1218 s->gpio.get = max310x_gpio_get;
1219 s->gpio.direction_output= max310x_gpio_direction_output;
1220 s->gpio.set = max310x_gpio_set;
1221 s->gpio.base = -1;
1222 s->gpio.ngpio = devtype->nr * 4;
1223 s->gpio.can_sleep = 1;
1224 ret = gpiochip_add(&s->gpio);
1225 if (ret)
1226 goto out_uart;
1227#endif
1228
Alexander Shiyan0fbae882014-02-10 22:18:33 +04001229 mutex_init(&s->mutex);
1230
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001231 for (i = 0; i < devtype->nr; i++) {
1232 /* Initialize port data */
1233 s->p[i].port.line = i;
1234 s->p[i].port.dev = dev;
1235 s->p[i].port.irq = irq;
1236 s->p[i].port.type = PORT_MAX310X;
1237 s->p[i].port.fifosize = MAX310X_FIFO_SIZE;
Alexander Shiyane7b8a3c2014-02-07 18:16:07 +04001238 s->p[i].port.flags = UPF_FIXED_TYPE | UPF_LOW_LATENCY;
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001239 s->p[i].port.iotype = UPIO_PORT;
1240 s->p[i].port.iobase = i * 0x20;
1241 s->p[i].port.membase = (void __iomem *)~0;
1242 s->p[i].port.uartclk = uartclk;
1243 s->p[i].port.ops = &max310x_ops;
1244 /* Disable all interrupts */
1245 max310x_port_write(&s->p[i].port, MAX310X_IRQEN_REG, 0);
1246 /* Clear IRQ status register */
1247 max310x_port_read(&s->p[i].port, MAX310X_IRQSTS_REG);
1248 /* Enable IRQ pin */
1249 max310x_port_update(&s->p[i].port, MAX310X_MODE1_REG,
1250 MAX310X_MODE1_IRQSEL_BIT,
1251 MAX310X_MODE1_IRQSEL_BIT);
1252 /* Initialize queue for start TX */
1253 INIT_WORK(&s->p[i].tx_work, max310x_wq_proc);
Alexander Shiyane7b8a3c2014-02-07 18:16:07 +04001254 /* Initialize queue for changing mode */
1255 INIT_WORK(&s->p[i].md_work, max310x_md_proc);
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001256 /* Register port */
1257 uart_add_one_port(&s->uart, &s->p[i].port);
1258 /* Go to suspend mode */
1259 devtype->power(&s->p[i].port, 0);
1260 }
Alexander Shiyanf6544412012-08-06 19:42:32 +04001261
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001262 /* Setup interrupt */
1263 ret = devm_request_threaded_irq(dev, irq, NULL, max310x_ist,
1264 IRQF_TRIGGER_FALLING | IRQF_ONESHOT,
1265 dev_name(dev), s);
Alexander Shiyand3a8a252014-02-10 22:18:31 +04001266 if (!ret)
1267 return 0;
1268
1269 dev_err(dev, "Unable to reguest IRQ %i\n", irq);
Alexander Shiyandba29a22014-02-10 22:18:32 +04001270
Alexander Shiyan0fbae882014-02-10 22:18:33 +04001271 mutex_destroy(&s->mutex);
1272
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001273#ifdef CONFIG_GPIOLIB
Alexander Shiyandba29a22014-02-10 22:18:32 +04001274 WARN_ON(gpiochip_remove(&s->gpio));
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001275#endif
Alexander Shiyand3a8a252014-02-10 22:18:31 +04001276
Alexander Shiyandba29a22014-02-10 22:18:32 +04001277out_uart:
1278 uart_unregister_driver(&s->uart);
1279
Alexander Shiyand3a8a252014-02-10 22:18:31 +04001280out_clk:
1281 clk_disable_unprepare(s->clk);
Alexander Shiyanf6544412012-08-06 19:42:32 +04001282
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001283 return ret;
Alexander Shiyanf6544412012-08-06 19:42:32 +04001284}
1285
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001286static int max310x_remove(struct device *dev)
Alexander Shiyanf6544412012-08-06 19:42:32 +04001287{
Alexander Shiyanf6544412012-08-06 19:42:32 +04001288 struct max310x_port *s = dev_get_drvdata(dev);
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001289 int i, ret = 0;
Alexander Shiyanf6544412012-08-06 19:42:32 +04001290
Alexander Shiyandba29a22014-02-10 22:18:32 +04001291#ifdef CONFIG_GPIOLIB
1292 ret = gpiochip_remove(&s->gpio);
1293 if (ret)
1294 return ret;
1295#endif
1296
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001297 for (i = 0; i < s->uart.nr; i++) {
1298 cancel_work_sync(&s->p[i].tx_work);
Alexander Shiyane7b8a3c2014-02-07 18:16:07 +04001299 cancel_work_sync(&s->p[i].md_work);
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001300 uart_remove_one_port(&s->uart, &s->p[i].port);
1301 s->devtype->power(&s->p[i].port, 0);
1302 }
Alexander Shiyanf6544412012-08-06 19:42:32 +04001303
Alexander Shiyan0fbae882014-02-10 22:18:33 +04001304 mutex_destroy(&s->mutex);
Alexander Shiyanf6544412012-08-06 19:42:32 +04001305 uart_unregister_driver(&s->uart);
Alexander Shiyand3a8a252014-02-10 22:18:31 +04001306 clk_disable_unprepare(s->clk);
Alexander Shiyanf6544412012-08-06 19:42:32 +04001307
Emil Goode23e7c6a2012-08-18 18:12:48 +02001308 return ret;
Alexander Shiyanf6544412012-08-06 19:42:32 +04001309}
1310
Alexander Shiyan27027a72014-02-10 22:18:30 +04001311static struct regmap_config regcfg = {
1312 .reg_bits = 8,
1313 .val_bits = 8,
1314 .write_flag_mask = 0x80,
1315 .cache_type = REGCACHE_RBTREE,
1316 .writeable_reg = max310x_reg_writeable,
1317 .volatile_reg = max310x_reg_volatile,
1318 .precious_reg = max310x_reg_precious,
1319};
1320
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001321#ifdef CONFIG_SPI_MASTER
1322static int max310x_spi_probe(struct spi_device *spi)
1323{
1324 struct max310x_devtype *devtype =
1325 (struct max310x_devtype *)spi_get_device_id(spi)->driver_data;
Alexander Shiyan27027a72014-02-10 22:18:30 +04001326 struct regmap *regmap;
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001327 int ret;
1328
1329 /* Setup SPI bus */
1330 spi->bits_per_word = 8;
1331 spi->mode = spi->mode ? : SPI_MODE_0;
1332 spi->max_speed_hz = spi->max_speed_hz ? : 26000000;
1333 ret = spi_setup(spi);
Alexander Shiyan27027a72014-02-10 22:18:30 +04001334 if (ret)
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001335 return ret;
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001336
Alexander Shiyan27027a72014-02-10 22:18:30 +04001337 regcfg.max_register = devtype->nr * 0x20 - 1;
1338 regmap = devm_regmap_init_spi(spi, &regcfg);
1339
1340 return max310x_probe(&spi->dev, devtype, regmap, spi->irq);
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001341}
1342
1343static int max310x_spi_remove(struct spi_device *spi)
1344{
1345 return max310x_remove(&spi->dev);
1346}
1347
Alexander Shiyanf6544412012-08-06 19:42:32 +04001348static const struct spi_device_id max310x_id_table[] = {
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001349 { "max3107", (kernel_ulong_t)&max3107_devtype, },
1350 { "max3108", (kernel_ulong_t)&max3108_devtype, },
Alexander Shiyan21fc5092013-06-29 10:44:18 +04001351 { "max3109", (kernel_ulong_t)&max3109_devtype, },
Alexander Shiyan003236d2013-06-29 10:44:19 +04001352 { "max14830", (kernel_ulong_t)&max14830_devtype, },
Axel Lin1838b8c2012-11-04 23:34:18 +08001353 { }
Alexander Shiyanf6544412012-08-06 19:42:32 +04001354};
1355MODULE_DEVICE_TABLE(spi, max310x_id_table);
1356
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001357static struct spi_driver max310x_uart_driver = {
Alexander Shiyanf6544412012-08-06 19:42:32 +04001358 .driver = {
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001359 .name = MAX310X_NAME,
Alexander Shiyanf6544412012-08-06 19:42:32 +04001360 .owner = THIS_MODULE,
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001361 .pm = &max310x_pm_ops,
Alexander Shiyanf6544412012-08-06 19:42:32 +04001362 },
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001363 .probe = max310x_spi_probe,
1364 .remove = max310x_spi_remove,
Alexander Shiyanf6544412012-08-06 19:42:32 +04001365 .id_table = max310x_id_table,
1366};
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001367module_spi_driver(max310x_uart_driver);
1368#endif
Alexander Shiyanf6544412012-08-06 19:42:32 +04001369
Alexander Shiyan10d8b342013-06-29 10:44:17 +04001370MODULE_LICENSE("GPL");
Alexander Shiyanf6544412012-08-06 19:42:32 +04001371MODULE_AUTHOR("Alexander Shiyan <shc_work@mail.ru>");
1372MODULE_DESCRIPTION("MAX310X serial driver");