blob: e42498fe8876c6b5e9e006d6750e886adcd2d4ee [file] [log] [blame]
Ben Skeggs6ee73862009-12-11 19:24:15 +10001/*
Ben Skeggsc420b2d2012-05-01 20:48:08 +10002 * Copyright (C) 2012 Ben Skeggs.
Ben Skeggs6ee73862009-12-11 19:24:15 +10003 * All Rights Reserved.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining
6 * a copy of this software and associated documentation files (the
7 * "Software"), to deal in the Software without restriction, including
8 * without limitation the rights to use, copy, modify, merge, publish,
9 * distribute, sublicense, and/or sell copies of the Software, and to
10 * permit persons to whom the Software is furnished to do so, subject to
11 * the following conditions:
12 *
13 * The above copyright notice and this permission notice (including the
14 * next paragraph) shall be included in all copies or substantial
15 * portions of the Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
18 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
19 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.
20 * IN NO EVENT SHALL THE COPYRIGHT OWNER(S) AND/OR ITS SUPPLIERS BE
21 * LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION
22 * OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION
23 * WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
24 *
25 */
26
27#include "drmP.h"
Ben Skeggsc420b2d2012-05-01 20:48:08 +100028#include "drm.h"
Ben Skeggs6ee73862009-12-11 19:24:15 +100029#include "nouveau_drv.h"
Ben Skeggs02a841d2012-07-04 23:44:54 +100030#include <engine/fifo.h>
Ben Skeggsc420b2d2012-05-01 20:48:08 +100031#include "nouveau_util.h"
Ben Skeggs02a841d2012-07-04 23:44:54 +100032#include <core/ramht.h>
Ben Skeggs6ee73862009-12-11 19:24:15 +100033
Ben Skeggs57876402012-07-13 16:42:14 +100034#include <core/subdev/instmem/nv04.h>
35
Ben Skeggsc420b2d2012-05-01 20:48:08 +100036static struct ramfc_desc {
37 unsigned bits:6;
38 unsigned ctxs:5;
39 unsigned ctxp:8;
40 unsigned regs:5;
41 unsigned regp;
42} nv40_ramfc[] = {
43 { 32, 0, 0x00, 0, NV04_PFIFO_CACHE1_DMA_PUT },
44 { 32, 0, 0x04, 0, NV04_PFIFO_CACHE1_DMA_GET },
45 { 32, 0, 0x08, 0, NV10_PFIFO_CACHE1_REF_CNT },
46 { 32, 0, 0x0c, 0, NV04_PFIFO_CACHE1_DMA_INSTANCE },
47 { 32, 0, 0x10, 0, NV04_PFIFO_CACHE1_DMA_DCOUNT },
48 { 32, 0, 0x14, 0, NV04_PFIFO_CACHE1_DMA_STATE },
49 { 28, 0, 0x18, 0, NV04_PFIFO_CACHE1_DMA_FETCH },
50 { 2, 28, 0x18, 28, 0x002058 },
51 { 32, 0, 0x1c, 0, NV04_PFIFO_CACHE1_ENGINE },
52 { 32, 0, 0x20, 0, NV04_PFIFO_CACHE1_PULL1 },
53 { 32, 0, 0x24, 0, NV10_PFIFO_CACHE1_ACQUIRE_VALUE },
54 { 32, 0, 0x28, 0, NV10_PFIFO_CACHE1_ACQUIRE_TIMESTAMP },
55 { 32, 0, 0x2c, 0, NV10_PFIFO_CACHE1_ACQUIRE_TIMEOUT },
56 { 32, 0, 0x30, 0, NV10_PFIFO_CACHE1_SEMAPHORE },
57 { 32, 0, 0x34, 0, NV10_PFIFO_CACHE1_DMA_SUBROUTINE },
58 { 32, 0, 0x38, 0, NV40_PFIFO_GRCTX_INSTANCE },
59 { 17, 0, 0x3c, 0, NV04_PFIFO_DMA_TIMESLICE },
60 { 32, 0, 0x40, 0, 0x0032e4 },
61 { 32, 0, 0x44, 0, 0x0032e8 },
62 { 32, 0, 0x4c, 0, 0x002088 },
63 { 32, 0, 0x50, 0, 0x003300 },
64 { 32, 0, 0x54, 0, 0x00330c },
65 {}
66};
Ben Skeggs6ee73862009-12-11 19:24:15 +100067
Ben Skeggsc420b2d2012-05-01 20:48:08 +100068struct nv40_fifo_priv {
69 struct nouveau_fifo_priv base;
70 struct ramfc_desc *ramfc_desc;
Ben Skeggs57876402012-07-13 16:42:14 +100071 struct nouveau_gpuobj *ramro;
72 struct nouveau_gpuobj *ramfc;
Ben Skeggsc420b2d2012-05-01 20:48:08 +100073};
74
75struct nv40_fifo_chan {
76 struct nouveau_fifo_chan base;
77 struct nouveau_gpuobj *ramfc;
78};
79
80static int
81nv40_fifo_context_new(struct nouveau_channel *chan, int engine)
Ben Skeggs6ee73862009-12-11 19:24:15 +100082{
83 struct drm_device *dev = chan->dev;
84 struct drm_nouveau_private *dev_priv = dev->dev_private;
Ben Skeggsc420b2d2012-05-01 20:48:08 +100085 struct nv40_fifo_priv *priv = nv_engine(dev, engine);
86 struct nv40_fifo_chan *fctx;
Maarten Maathuisff9e5272010-02-01 20:58:27 +010087 unsigned long flags;
Ben Skeggs6ee73862009-12-11 19:24:15 +100088 int ret;
89
Ben Skeggsc420b2d2012-05-01 20:48:08 +100090 fctx = chan->engctx[engine] = kzalloc(sizeof(*fctx), GFP_KERNEL);
91 if (!fctx)
Ben Skeggsd9081752010-11-22 16:05:54 +100092 return -ENOMEM;
93
Ben Skeggsc420b2d2012-05-01 20:48:08 +100094 /* map channel control registers */
95 chan->user = ioremap(pci_resource_start(dev->pdev, 0) +
96 NV03_USER(chan->id), PAGE_SIZE);
97 if (!chan->user) {
98 ret = -ENOMEM;
99 goto error;
100 }
Maarten Maathuisff9e5272010-02-01 20:58:27 +0100101
Ben Skeggsc420b2d2012-05-01 20:48:08 +1000102 /* initialise default fifo context */
Ben Skeggs57876402012-07-13 16:42:14 +1000103 ret = nouveau_gpuobj_new_fake(dev, priv->ramfc->pinst +
Ben Skeggsc420b2d2012-05-01 20:48:08 +1000104 chan->id * 128, ~0, 128,
105 NVOBJ_FLAG_ZERO_ALLOC |
106 NVOBJ_FLAG_ZERO_FREE, &fctx->ramfc);
107 if (ret)
108 goto error;
109
110 nv_wo32(fctx->ramfc, 0x00, chan->pushbuf_base);
111 nv_wo32(fctx->ramfc, 0x04, chan->pushbuf_base);
112 nv_wo32(fctx->ramfc, 0x0c, chan->pushbuf->pinst >> 4);
113 nv_wo32(fctx->ramfc, 0x18, 0x30000000 |
114 NV_PFIFO_CACHE1_DMA_FETCH_TRIG_128_BYTES |
115 NV_PFIFO_CACHE1_DMA_FETCH_SIZE_128_BYTES |
Ben Skeggs6ee73862009-12-11 19:24:15 +1000116#ifdef __BIG_ENDIAN
Ben Skeggsc420b2d2012-05-01 20:48:08 +1000117 NV_PFIFO_CACHE1_BIG_ENDIAN |
Ben Skeggs6ee73862009-12-11 19:24:15 +1000118#endif
Ben Skeggsc420b2d2012-05-01 20:48:08 +1000119 NV_PFIFO_CACHE1_DMA_FETCH_MAX_REQS_8);
120 nv_wo32(fctx->ramfc, 0x3c, 0x0001ffff);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000121
Ben Skeggsc420b2d2012-05-01 20:48:08 +1000122 /* enable dma mode on the channel */
123 spin_lock_irqsave(&dev_priv->context_switch_lock, flags);
124 nv_mask(dev, NV04_PFIFO_MODE, (1 << chan->id), (1 << chan->id));
Maarten Maathuisff9e5272010-02-01 20:58:27 +0100125 spin_unlock_irqrestore(&dev_priv->context_switch_lock, flags);
Ben Skeggsc420b2d2012-05-01 20:48:08 +1000126
127 /*XXX: remove this later, need fifo engine context commit hook */
128 nouveau_gpuobj_ref(fctx->ramfc, &chan->ramfc);
129
130error:
131 if (ret)
132 priv->base.base.context_del(chan, engine);
133 return ret;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000134}
135
Ben Skeggsc420b2d2012-05-01 20:48:08 +1000136static int
137nv40_fifo_init(struct drm_device *dev, int engine)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000138{
139 struct drm_nouveau_private *dev_priv = dev->dev_private;
Ben Skeggsc420b2d2012-05-01 20:48:08 +1000140 struct nv40_fifo_priv *priv = nv_engine(dev, engine);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000141 int i;
142
Ben Skeggsc420b2d2012-05-01 20:48:08 +1000143 nv_mask(dev, NV03_PMC_ENABLE, NV_PMC_ENABLE_PFIFO, 0);
144 nv_mask(dev, NV03_PMC_ENABLE, NV_PMC_ENABLE_PFIFO, NV_PMC_ENABLE_PFIFO);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000145
Ben Skeggs6ee73862009-12-11 19:24:15 +1000146 nv_wr32(dev, 0x002040, 0x000000ff);
Ben Skeggsc420b2d2012-05-01 20:48:08 +1000147 nv_wr32(dev, 0x002044, 0x2101ffff);
148 nv_wr32(dev, 0x002058, 0x00000001);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000149
150 nv_wr32(dev, NV03_PFIFO_RAMHT, (0x03 << 24) /* search 128 */ |
Ben Skeggse05c5a32010-09-01 15:24:35 +1000151 ((dev_priv->ramht->bits - 9) << 16) |
152 (dev_priv->ramht->gpuobj->pinst >> 8));
Ben Skeggs57876402012-07-13 16:42:14 +1000153 nv_wr32(dev, NV03_PFIFO_RAMRO, priv->ramro->pinst >> 8);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000154
155 switch (dev_priv->chipset) {
156 case 0x47:
157 case 0x49:
158 case 0x4b:
Ben Skeggsc420b2d2012-05-01 20:48:08 +1000159 nv_wr32(dev, 0x002230, 0x00000001);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000160 case 0x40:
161 case 0x41:
162 case 0x42:
163 case 0x43:
164 case 0x45:
Ben Skeggs6ee73862009-12-11 19:24:15 +1000165 case 0x48:
Ben Skeggsc420b2d2012-05-01 20:48:08 +1000166 nv_wr32(dev, 0x002220, 0x00030002);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000167 break;
168 default:
Ben Skeggsc420b2d2012-05-01 20:48:08 +1000169 nv_wr32(dev, 0x002230, 0x00000000);
Ben Skeggs861d2102012-07-11 19:05:01 +1000170 nv_wr32(dev, 0x002220, ((nvfb_vram_size(dev) - 512 * 1024 +
Ben Skeggs57876402012-07-13 16:42:14 +1000171 priv->ramfc->pinst) >> 16) |
Ben Skeggsc420b2d2012-05-01 20:48:08 +1000172 0x00030000);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000173 break;
174 }
Ben Skeggs6ee73862009-12-11 19:24:15 +1000175
Ben Skeggsc420b2d2012-05-01 20:48:08 +1000176 nv_wr32(dev, NV03_PFIFO_CACHE1_PUSH1, priv->base.channels);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000177
Ben Skeggsc420b2d2012-05-01 20:48:08 +1000178 nv_wr32(dev, NV03_PFIFO_INTR_0, 0xffffffff);
179 nv_wr32(dev, NV03_PFIFO_INTR_EN_0, 0xffffffff);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000180
Ben Skeggs67b342e2012-05-01 10:14:07 +1000181 nv_wr32(dev, NV03_PFIFO_CACHE1_PUSH0, 1);
182 nv_wr32(dev, NV04_PFIFO_CACHE1_PULL0, 1);
183 nv_wr32(dev, NV03_PFIFO_CACHES, 1);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000184
Ben Skeggsc420b2d2012-05-01 20:48:08 +1000185 for (i = 0; i < priv->base.channels; i++) {
186 if (dev_priv->channels.ptr[i])
187 nv_mask(dev, NV04_PFIFO_MODE, (1 << i), (1 << i));
Ben Skeggs6ee73862009-12-11 19:24:15 +1000188 }
189
190 return 0;
191}
Ben Skeggsc420b2d2012-05-01 20:48:08 +1000192
193int
194nv40_fifo_create(struct drm_device *dev)
195{
196 struct drm_nouveau_private *dev_priv = dev->dev_private;
Ben Skeggs57876402012-07-13 16:42:14 +1000197 struct nv04_instmem_priv *imem = dev_priv->engine.instmem.priv;
Ben Skeggsc420b2d2012-05-01 20:48:08 +1000198 struct nv40_fifo_priv *priv;
199
200 priv = kzalloc(sizeof(*priv), GFP_KERNEL);
201 if (!priv)
202 return -ENOMEM;
203
Ben Skeggs57876402012-07-13 16:42:14 +1000204 nouveau_gpuobj_ref(imem->ramro, &priv->ramro);
205 nouveau_gpuobj_ref(imem->ramfc, &priv->ramfc);
206
Ben Skeggsc420b2d2012-05-01 20:48:08 +1000207 priv->base.base.destroy = nv04_fifo_destroy;
208 priv->base.base.init = nv40_fifo_init;
209 priv->base.base.fini = nv04_fifo_fini;
210 priv->base.base.context_new = nv40_fifo_context_new;
211 priv->base.base.context_del = nv04_fifo_context_del;
212 priv->base.channels = 31;
213 priv->ramfc_desc = nv40_ramfc;
214 dev_priv->eng[NVOBJ_ENGINE_FIFO] = &priv->base.base;
215
216 nouveau_irq_register(dev, 8, nv04_fifo_isr);
217 return 0;
218}