blob: ca01bb8ea21717fa54c4b31673b14542af7ca91e [file] [log] [blame]
Jerome Glisse771fe6b2009-06-05 14:42:42 +02001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#ifndef __RADEON_ASIC_H__
29#define __RADEON_ASIC_H__
30
31/*
32 * common functions
33 */
Rafał Miłecki74338742009-11-03 00:53:02 +010034uint32_t radeon_legacy_get_engine_clock(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +020035void radeon_legacy_set_engine_clock(struct radeon_device *rdev, uint32_t eng_clock);
Rafał Miłecki5ea597f2009-12-17 13:50:09 +010036uint32_t radeon_legacy_get_memory_clock(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +020037void radeon_legacy_set_clock_gating(struct radeon_device *rdev, int enable);
38
Rafał Miłecki74338742009-11-03 00:53:02 +010039uint32_t radeon_atom_get_engine_clock(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +020040void radeon_atom_set_engine_clock(struct radeon_device *rdev, uint32_t eng_clock);
Rafał Miłecki74338742009-11-03 00:53:02 +010041uint32_t radeon_atom_get_memory_clock(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +020042void radeon_atom_set_memory_clock(struct radeon_device *rdev, uint32_t mem_clock);
43void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable);
44
Alex Deucher37e9b6a2012-08-03 11:39:43 -040045void atombios_set_backlight_level(struct radeon_encoder *radeon_encoder, u8 level);
Alex Deucher6d92f812012-09-14 09:59:26 -040046u8 atombios_get_backlight_level(struct radeon_encoder *radeon_encoder);
Alex Deucher37e9b6a2012-08-03 11:39:43 -040047void radeon_legacy_set_backlight_level(struct radeon_encoder *radeon_encoder, u8 level);
Alex Deucher6d92f812012-09-14 09:59:26 -040048u8 radeon_legacy_get_backlight_level(struct radeon_encoder *radeon_encoder);
Alex Deucher37e9b6a2012-08-03 11:39:43 -040049
Jerome Glisse771fe6b2009-06-05 14:42:42 +020050/*
Pauli Nieminen44ca7472010-02-11 17:25:47 +000051 * r100,rv100,rs100,rv200,rs200
Jerome Glisse771fe6b2009-06-05 14:42:42 +020052 */
Daniel Vetter2b497502010-03-11 21:19:18 +000053struct r100_mc_save {
54 u32 GENMO_WT;
55 u32 CRTC_EXT_CNTL;
56 u32 CRTC_GEN_CNTL;
57 u32 CRTC2_GEN_CNTL;
58 u32 CUR_OFFSET;
59 u32 CUR2_OFFSET;
60};
61int r100_init(struct radeon_device *rdev);
62void r100_fini(struct radeon_device *rdev);
63int r100_suspend(struct radeon_device *rdev);
64int r100_resume(struct radeon_device *rdev);
Dave Airlie28d52042009-09-21 14:33:58 +100065void r100_vga_set_state(struct radeon_device *rdev, bool state);
Christian Könige32eb502011-10-23 12:56:27 +020066bool r100_gpu_is_lockup(struct radeon_device *rdev, struct radeon_ring *cp);
Jerome Glissea2d07b72010-03-09 14:45:11 +000067int r100_asic_reset(struct radeon_device *rdev);
Michel Dänzer7ed220d2009-08-13 11:10:51 +020068u32 r100_get_vblank_counter(struct radeon_device *rdev, int crtc);
Jerome Glisse771fe6b2009-06-05 14:42:42 +020069void r100_pci_gart_tlb_flush(struct radeon_device *rdev);
Christian König7f90fc92014-06-04 15:29:57 +020070void r100_pci_gart_set_page(struct radeon_device *rdev, unsigned i,
Michel Dänzer77497f22014-07-17 19:01:07 +090071 uint64_t addr, uint32_t flags);
Alex Deucherf7128122012-02-23 17:53:45 -050072void r100_ring_start(struct radeon_device *rdev, struct radeon_ring *ring);
Jerome Glisse771fe6b2009-06-05 14:42:42 +020073int r100_irq_set(struct radeon_device *rdev);
74int r100_irq_process(struct radeon_device *rdev);
75void r100_fence_ring_emit(struct radeon_device *rdev,
76 struct radeon_fence *fence);
Christian König1654b812013-11-12 12:58:05 +010077bool r100_semaphore_ring_emit(struct radeon_device *rdev,
Christian Könige32eb502011-10-23 12:56:27 +020078 struct radeon_ring *cp,
Christian König15d33322011-09-15 19:02:22 +020079 struct radeon_semaphore *semaphore,
Christian König7b1f2482011-09-23 15:11:23 +020080 bool emit_wait);
Jerome Glisse771fe6b2009-06-05 14:42:42 +020081int r100_cs_parse(struct radeon_cs_parser *p);
82void r100_pll_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
83uint32_t r100_pll_rreg(struct radeon_device *rdev, uint32_t reg);
Christian König57d20a42014-09-04 20:01:53 +020084struct radeon_fence *r100_copy_blit(struct radeon_device *rdev,
85 uint64_t src_offset,
86 uint64_t dst_offset,
87 unsigned num_gpu_pages,
88 struct reservation_object *resv);
Dave Airliee024e112009-06-24 09:48:08 +100089int r100_set_surface_reg(struct radeon_device *rdev, int reg,
90 uint32_t tiling_flags, uint32_t pitch,
91 uint32_t offset, uint32_t obj_size);
Daniel Vetter9479c542010-03-11 21:19:16 +000092void r100_clear_surface_reg(struct radeon_device *rdev, int reg);
Jerome Glissec93bb852009-07-13 21:04:08 +020093void r100_bandwidth_update(struct radeon_device *rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +100094void r100_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib);
Christian Könige32eb502011-10-23 12:56:27 +020095int r100_ring_test(struct radeon_device *rdev, struct radeon_ring *cp);
Alex Deucher429770b2009-12-04 15:26:55 -050096void r100_hpd_init(struct radeon_device *rdev);
97void r100_hpd_fini(struct radeon_device *rdev);
98bool r100_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd);
99void r100_hpd_set_polarity(struct radeon_device *rdev,
100 enum radeon_hpd_id hpd);
Daniel Vetter2b497502010-03-11 21:19:18 +0000101int r100_debugfs_rbbm_init(struct radeon_device *rdev);
102int r100_debugfs_cp_init(struct radeon_device *rdev);
103void r100_cp_disable(struct radeon_device *rdev);
104int r100_cp_init(struct radeon_device *rdev, unsigned ring_size);
105void r100_cp_fini(struct radeon_device *rdev);
106int r100_pci_gart_init(struct radeon_device *rdev);
107void r100_pci_gart_fini(struct radeon_device *rdev);
108int r100_pci_gart_enable(struct radeon_device *rdev);
109void r100_pci_gart_disable(struct radeon_device *rdev);
110int r100_debugfs_mc_info_init(struct radeon_device *rdev);
111int r100_gui_wait_for_idle(struct radeon_device *rdev);
Alex Deucherf7128122012-02-23 17:53:45 -0500112int r100_ib_test(struct radeon_device *rdev, struct radeon_ring *ring);
Daniel Vetter2b497502010-03-11 21:19:18 +0000113void r100_irq_disable(struct radeon_device *rdev);
114void r100_mc_stop(struct radeon_device *rdev, struct r100_mc_save *save);
115void r100_mc_resume(struct radeon_device *rdev, struct r100_mc_save *save);
116void r100_vram_init_sizes(struct radeon_device *rdev);
Daniel Vetter2b497502010-03-11 21:19:18 +0000117int r100_cp_reset(struct radeon_device *rdev);
118void r100_vga_render_disable(struct radeon_device *rdev);
Dave Airlie4c712e62010-07-15 12:13:50 +1000119void r100_restore_sanity(struct radeon_device *rdev);
Daniel Vetter2b497502010-03-11 21:19:18 +0000120int r100_cs_track_check_pkt3_indx_buffer(struct radeon_cs_parser *p,
121 struct radeon_cs_packet *pkt,
122 struct radeon_bo *robj);
123int r100_cs_parse_packet0(struct radeon_cs_parser *p,
124 struct radeon_cs_packet *pkt,
125 const unsigned *auth, unsigned n,
126 radeon_packet0_check_t check);
127int r100_cs_packet_parse(struct radeon_cs_parser *p,
128 struct radeon_cs_packet *pkt,
129 unsigned idx);
130void r100_enable_bm(struct radeon_device *rdev);
131void r100_set_common_regs(struct radeon_device *rdev);
Jerome Glisse90aca4d2010-03-09 14:45:12 +0000132void r100_bm_disable(struct radeon_device *rdev);
Alex Deucherdef9ba92010-04-22 12:39:58 -0400133extern bool r100_gui_idle(struct radeon_device *rdev);
Alex Deucher49e02b72010-04-23 17:57:27 -0400134extern void r100_pm_misc(struct radeon_device *rdev);
135extern void r100_pm_prepare(struct radeon_device *rdev);
136extern void r100_pm_finish(struct radeon_device *rdev);
Alex Deucherce8f5372010-05-07 15:10:16 -0400137extern void r100_pm_init_profile(struct radeon_device *rdev);
138extern void r100_pm_get_dynpm_state(struct radeon_device *rdev);
Christian König157fa142014-05-27 16:49:20 +0200139extern void r100_page_flip(struct radeon_device *rdev, int crtc,
140 u64 crtc_base);
141extern bool r100_page_flip_pending(struct radeon_device *rdev, int crtc);
Alex Deucher3ae19b72012-02-23 17:53:37 -0500142extern void r100_wait_for_vblank(struct radeon_device *rdev, int crtc);
Alex Deucher89e51812012-02-23 17:53:38 -0500143extern int r100_mc_wait_for_idle(struct radeon_device *rdev);
Alex Deucherbae6b5622010-04-22 13:38:05 -0400144
Alex Deucherea31bf62013-12-09 19:44:30 -0500145u32 r100_gfx_get_rptr(struct radeon_device *rdev,
146 struct radeon_ring *ring);
147u32 r100_gfx_get_wptr(struct radeon_device *rdev,
148 struct radeon_ring *ring);
149void r100_gfx_set_wptr(struct radeon_device *rdev,
150 struct radeon_ring *ring);
Michel Dänzer72a99872014-07-31 18:43:49 +0900151void r100_ring_hdp_flush(struct radeon_device *rdev,
152 struct radeon_ring *ring);
Pauli Nieminen44ca7472010-02-11 17:25:47 +0000153/*
154 * r200,rv250,rs300,rv280
155 */
Christian König57d20a42014-09-04 20:01:53 +0200156struct radeon_fence *r200_copy_dma(struct radeon_device *rdev,
157 uint64_t src_offset,
158 uint64_t dst_offset,
159 unsigned num_gpu_pages,
160 struct reservation_object *resv);
Daniel Vetter187f3da2010-11-28 19:06:09 +0100161void r200_set_safe_registers(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200162
163/*
164 * r300,r350,rv350,rv380
165 */
Jerome Glisse207bf9e2009-09-30 15:35:32 +0200166extern int r300_init(struct radeon_device *rdev);
167extern void r300_fini(struct radeon_device *rdev);
168extern int r300_suspend(struct radeon_device *rdev);
169extern int r300_resume(struct radeon_device *rdev);
Jerome Glissea2d07b72010-03-09 14:45:11 +0000170extern int r300_asic_reset(struct radeon_device *rdev);
Alex Deucherf7128122012-02-23 17:53:45 -0500171extern void r300_ring_start(struct radeon_device *rdev, struct radeon_ring *ring);
Jerome Glisse207bf9e2009-09-30 15:35:32 +0200172extern void r300_fence_ring_emit(struct radeon_device *rdev,
173 struct radeon_fence *fence);
174extern int r300_cs_parse(struct radeon_cs_parser *p);
175extern void rv370_pcie_gart_tlb_flush(struct radeon_device *rdev);
Christian König7f90fc92014-06-04 15:29:57 +0200176extern void rv370_pcie_gart_set_page(struct radeon_device *rdev, unsigned i,
Michel Dänzer77497f22014-07-17 19:01:07 +0900177 uint64_t addr, uint32_t flags);
Jerome Glisse207bf9e2009-09-30 15:35:32 +0200178extern void rv370_set_pcie_lanes(struct radeon_device *rdev, int lanes);
Alex Deucherc836a412009-12-23 10:07:50 -0500179extern int rv370_get_pcie_lanes(struct radeon_device *rdev);
Daniel Vetter187f3da2010-11-28 19:06:09 +0100180extern void r300_set_reg_safe(struct radeon_device *rdev);
181extern void r300_mc_program(struct radeon_device *rdev);
182extern void r300_mc_init(struct radeon_device *rdev);
183extern void r300_clock_startup(struct radeon_device *rdev);
184extern int r300_mc_wait_for_idle(struct radeon_device *rdev);
185extern int rv370_pcie_gart_init(struct radeon_device *rdev);
186extern void rv370_pcie_gart_fini(struct radeon_device *rdev);
187extern int rv370_pcie_gart_enable(struct radeon_device *rdev);
188extern void rv370_pcie_gart_disable(struct radeon_device *rdev);
Alex Deucher89e51812012-02-23 17:53:38 -0500189extern int r300_mc_wait_for_idle(struct radeon_device *rdev);
Pauli Nieminen44ca7472010-02-11 17:25:47 +0000190
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200191/*
192 * r420,r423,rv410
193 */
Jerome Glisse9f022dd2009-09-11 15:35:22 +0200194extern int r420_init(struct radeon_device *rdev);
195extern void r420_fini(struct radeon_device *rdev);
196extern int r420_suspend(struct radeon_device *rdev);
197extern int r420_resume(struct radeon_device *rdev);
Alex Deucherce8f5372010-05-07 15:10:16 -0400198extern void r420_pm_init_profile(struct radeon_device *rdev);
Daniel Vetter187f3da2010-11-28 19:06:09 +0100199extern u32 r420_mc_rreg(struct radeon_device *rdev, u32 reg);
200extern void r420_mc_wreg(struct radeon_device *rdev, u32 reg, u32 v);
201extern int r420_debugfs_pipes_info_init(struct radeon_device *rdev);
202extern void r420_pipes_init(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200203
204/*
205 * rs400,rs480
206 */
Jerome Glisseca6ffc62009-10-01 10:20:52 +0200207extern int rs400_init(struct radeon_device *rdev);
208extern void rs400_fini(struct radeon_device *rdev);
209extern int rs400_suspend(struct radeon_device *rdev);
210extern int rs400_resume(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200211void rs400_gart_tlb_flush(struct radeon_device *rdev);
Christian König7f90fc92014-06-04 15:29:57 +0200212void rs400_gart_set_page(struct radeon_device *rdev, unsigned i,
Michel Dänzer77497f22014-07-17 19:01:07 +0900213 uint64_t addr, uint32_t flags);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200214uint32_t rs400_mc_rreg(struct radeon_device *rdev, uint32_t reg);
215void rs400_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
Daniel Vetter187f3da2010-11-28 19:06:09 +0100216int rs400_gart_init(struct radeon_device *rdev);
217int rs400_gart_enable(struct radeon_device *rdev);
218void rs400_gart_adjust_size(struct radeon_device *rdev);
219void rs400_gart_disable(struct radeon_device *rdev);
220void rs400_gart_fini(struct radeon_device *rdev);
Alex Deucher89e51812012-02-23 17:53:38 -0500221extern int rs400_mc_wait_for_idle(struct radeon_device *rdev);
Daniel Vetter187f3da2010-11-28 19:06:09 +0100222
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200223/*
224 * rs600.
225 */
Jerome Glisse90aca4d2010-03-09 14:45:12 +0000226extern int rs600_asic_reset(struct radeon_device *rdev);
Jerome Glissec010f802009-09-30 22:09:06 +0200227extern int rs600_init(struct radeon_device *rdev);
228extern void rs600_fini(struct radeon_device *rdev);
229extern int rs600_suspend(struct radeon_device *rdev);
230extern int rs600_resume(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200231int rs600_irq_set(struct radeon_device *rdev);
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200232int rs600_irq_process(struct radeon_device *rdev);
Daniel Vetter187f3da2010-11-28 19:06:09 +0100233void rs600_irq_disable(struct radeon_device *rdev);
Michel Dänzer7ed220d2009-08-13 11:10:51 +0200234u32 rs600_get_vblank_counter(struct radeon_device *rdev, int crtc);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200235void rs600_gart_tlb_flush(struct radeon_device *rdev);
Christian König7f90fc92014-06-04 15:29:57 +0200236void rs600_gart_set_page(struct radeon_device *rdev, unsigned i,
Michel Dänzer77497f22014-07-17 19:01:07 +0900237 uint64_t addr, uint32_t flags);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200238uint32_t rs600_mc_rreg(struct radeon_device *rdev, uint32_t reg);
239void rs600_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
Jerome Glissec93bb852009-07-13 21:04:08 +0200240void rs600_bandwidth_update(struct radeon_device *rdev);
Alex Deucher429770b2009-12-04 15:26:55 -0500241void rs600_hpd_init(struct radeon_device *rdev);
242void rs600_hpd_fini(struct radeon_device *rdev);
243bool rs600_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd);
244void rs600_hpd_set_polarity(struct radeon_device *rdev,
245 enum radeon_hpd_id hpd);
Alex Deucher49e02b72010-04-23 17:57:27 -0400246extern void rs600_pm_misc(struct radeon_device *rdev);
247extern void rs600_pm_prepare(struct radeon_device *rdev);
248extern void rs600_pm_finish(struct radeon_device *rdev);
Christian König157fa142014-05-27 16:49:20 +0200249extern void rs600_page_flip(struct radeon_device *rdev, int crtc,
250 u64 crtc_base);
251extern bool rs600_page_flip_pending(struct radeon_device *rdev, int crtc);
Daniel Vetter187f3da2010-11-28 19:06:09 +0100252void rs600_set_safe_registers(struct radeon_device *rdev);
Alex Deucher3ae19b72012-02-23 17:53:37 -0500253extern void avivo_wait_for_vblank(struct radeon_device *rdev, int crtc);
Alex Deucher89e51812012-02-23 17:53:38 -0500254extern int rs600_mc_wait_for_idle(struct radeon_device *rdev);
Alex Deucher429770b2009-12-04 15:26:55 -0500255
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200256/*
257 * rs690,rs740
258 */
Jerome Glisse3bc68532009-10-01 09:39:24 +0200259int rs690_init(struct radeon_device *rdev);
260void rs690_fini(struct radeon_device *rdev);
261int rs690_resume(struct radeon_device *rdev);
262int rs690_suspend(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200263uint32_t rs690_mc_rreg(struct radeon_device *rdev, uint32_t reg);
264void rs690_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
Jerome Glissec93bb852009-07-13 21:04:08 +0200265void rs690_bandwidth_update(struct radeon_device *rdev);
Daniel Vetter187f3da2010-11-28 19:06:09 +0100266void rs690_line_buffer_adjust(struct radeon_device *rdev,
267 struct drm_display_mode *mode1,
268 struct drm_display_mode *mode2);
Alex Deucher89e51812012-02-23 17:53:38 -0500269extern int rs690_mc_wait_for_idle(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200270
271/*
272 * rv515
273 */
Daniel Vetter187f3da2010-11-28 19:06:09 +0100274struct rv515_mc_save {
Daniel Vetter187f3da2010-11-28 19:06:09 +0100275 u32 vga_render_control;
276 u32 vga_hdp_control;
Alex Deucher6253e4c2012-12-12 14:30:32 -0500277 bool crtc_enabled[2];
Daniel Vetter187f3da2010-11-28 19:06:09 +0100278};
Jerome Glisse81ee8fb2012-07-27 16:32:24 -0400279
Jerome Glisse068a1172009-06-17 13:28:30 +0200280int rv515_init(struct radeon_device *rdev);
Jerome Glissed39c3b82009-09-28 18:34:43 +0200281void rv515_fini(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200282uint32_t rv515_mc_rreg(struct radeon_device *rdev, uint32_t reg);
283void rv515_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
Alex Deucherf7128122012-02-23 17:53:45 -0500284void rv515_ring_start(struct radeon_device *rdev, struct radeon_ring *ring);
Jerome Glissec93bb852009-07-13 21:04:08 +0200285void rv515_bandwidth_update(struct radeon_device *rdev);
Jerome Glissed39c3b82009-09-28 18:34:43 +0200286int rv515_resume(struct radeon_device *rdev);
287int rv515_suspend(struct radeon_device *rdev);
Daniel Vetter187f3da2010-11-28 19:06:09 +0100288void rv515_bandwidth_avivo_update(struct radeon_device *rdev);
289void rv515_vga_render_disable(struct radeon_device *rdev);
290void rv515_set_safe_registers(struct radeon_device *rdev);
291void rv515_mc_stop(struct radeon_device *rdev, struct rv515_mc_save *save);
292void rv515_mc_resume(struct radeon_device *rdev, struct rv515_mc_save *save);
293void rv515_clock_startup(struct radeon_device *rdev);
294void rv515_debugfs(struct radeon_device *rdev);
Alex Deucher89e51812012-02-23 17:53:38 -0500295int rv515_mc_wait_for_idle(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200296
297/*
298 * r520,rv530,rv560,rv570,r580
299 */
Jerome Glissed39c3b82009-09-28 18:34:43 +0200300int r520_init(struct radeon_device *rdev);
Jerome Glissef0ed1f62009-09-28 20:39:19 +0200301int r520_resume(struct radeon_device *rdev);
Alex Deucher89e51812012-02-23 17:53:38 -0500302int r520_mc_wait_for_idle(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200303
304/*
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000305 * r600,rv610,rv630,rv620,rv635,rv670,rs780,rs880
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200306 */
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000307int r600_init(struct radeon_device *rdev);
308void r600_fini(struct radeon_device *rdev);
309int r600_suspend(struct radeon_device *rdev);
310int r600_resume(struct radeon_device *rdev);
Dave Airlie28d52042009-09-21 14:33:58 +1000311void r600_vga_set_state(struct radeon_device *rdev, bool state);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000312int r600_wb_init(struct radeon_device *rdev);
313void r600_wb_fini(struct radeon_device *rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000314void r600_pcie_gart_tlb_flush(struct radeon_device *rdev);
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200315uint32_t r600_pciep_rreg(struct radeon_device *rdev, uint32_t reg);
316void r600_pciep_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000317int r600_cs_parse(struct radeon_cs_parser *p);
Alex Deuchercf4ccd02011-11-18 10:19:47 -0500318int r600_dma_cs_parse(struct radeon_cs_parser *p);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000319void r600_fence_ring_emit(struct radeon_device *rdev,
320 struct radeon_fence *fence);
Christian König1654b812013-11-12 12:58:05 +0100321bool r600_semaphore_ring_emit(struct radeon_device *rdev,
Christian Könige32eb502011-10-23 12:56:27 +0200322 struct radeon_ring *cp,
Christian König15d33322011-09-15 19:02:22 +0200323 struct radeon_semaphore *semaphore,
Christian König7b1f2482011-09-23 15:11:23 +0200324 bool emit_wait);
Alex Deucher4d756582012-09-27 15:08:35 -0400325void r600_dma_fence_ring_emit(struct radeon_device *rdev,
326 struct radeon_fence *fence);
Christian König1654b812013-11-12 12:58:05 +0100327bool r600_dma_semaphore_ring_emit(struct radeon_device *rdev,
Alex Deucher4d756582012-09-27 15:08:35 -0400328 struct radeon_ring *ring,
329 struct radeon_semaphore *semaphore,
330 bool emit_wait);
331void r600_dma_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib);
332bool r600_dma_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring);
Alex Deucher123bc182013-01-24 11:37:19 -0500333bool r600_gfx_is_lockup(struct radeon_device *rdev, struct radeon_ring *cp);
Jerome Glissea2d07b72010-03-09 14:45:11 +0000334int r600_asic_reset(struct radeon_device *rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000335int r600_set_surface_reg(struct radeon_device *rdev, int reg,
336 uint32_t tiling_flags, uint32_t pitch,
337 uint32_t offset, uint32_t obj_size);
Daniel Vetter9479c542010-03-11 21:19:16 +0000338void r600_clear_surface_reg(struct radeon_device *rdev, int reg);
Alex Deucherf7128122012-02-23 17:53:45 -0500339int r600_ib_test(struct radeon_device *rdev, struct radeon_ring *ring);
Alex Deucher4d756582012-09-27 15:08:35 -0400340int r600_dma_ib_test(struct radeon_device *rdev, struct radeon_ring *ring);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000341void r600_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib);
Christian Könige32eb502011-10-23 12:56:27 +0200342int r600_ring_test(struct radeon_device *rdev, struct radeon_ring *cp);
Alex Deucher4d756582012-09-27 15:08:35 -0400343int r600_dma_ring_test(struct radeon_device *rdev, struct radeon_ring *cp);
Christian König57d20a42014-09-04 20:01:53 +0200344struct radeon_fence *r600_copy_cpdma(struct radeon_device *rdev,
345 uint64_t src_offset, uint64_t dst_offset,
346 unsigned num_gpu_pages,
347 struct reservation_object *resv);
348struct radeon_fence *r600_copy_dma(struct radeon_device *rdev,
349 uint64_t src_offset, uint64_t dst_offset,
350 unsigned num_gpu_pages,
351 struct reservation_object *resv);
Alex Deucher429770b2009-12-04 15:26:55 -0500352void r600_hpd_init(struct radeon_device *rdev);
353void r600_hpd_fini(struct radeon_device *rdev);
354bool r600_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd);
355void r600_hpd_set_polarity(struct radeon_device *rdev,
356 enum radeon_hpd_id hpd);
Michel Dänzer124764f2014-07-31 18:43:48 +0900357extern void r600_mmio_hdp_flush(struct radeon_device *rdev);
Alex Deucherdef9ba92010-04-22 12:39:58 -0400358extern bool r600_gui_idle(struct radeon_device *rdev);
Alex Deucher49e02b72010-04-23 17:57:27 -0400359extern void r600_pm_misc(struct radeon_device *rdev);
Alex Deucherce8f5372010-05-07 15:10:16 -0400360extern void r600_pm_init_profile(struct radeon_device *rdev);
361extern void rs780_pm_init_profile(struct radeon_device *rdev);
Samuel Li65337e62013-04-05 17:50:53 -0400362extern uint32_t rs780_mc_rreg(struct radeon_device *rdev, uint32_t reg);
363extern void rs780_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
Alex Deucherce8f5372010-05-07 15:10:16 -0400364extern void r600_pm_get_dynpm_state(struct radeon_device *rdev);
Alex Deucher3313e3d2011-01-06 18:49:34 -0500365extern void r600_set_pcie_lanes(struct radeon_device *rdev, int lanes);
366extern int r600_get_pcie_lanes(struct radeon_device *rdev);
Daniel Vetter3574dda2011-02-18 17:59:19 +0100367bool r600_card_posted(struct radeon_device *rdev);
368void r600_cp_stop(struct radeon_device *rdev);
369int r600_cp_start(struct radeon_device *rdev);
Christian Könige32eb502011-10-23 12:56:27 +0200370void r600_ring_init(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ring_size);
Daniel Vetter3574dda2011-02-18 17:59:19 +0100371int r600_cp_resume(struct radeon_device *rdev);
372void r600_cp_fini(struct radeon_device *rdev);
373int r600_count_pipe_bits(uint32_t val);
374int r600_mc_wait_for_idle(struct radeon_device *rdev);
375int r600_pcie_gart_init(struct radeon_device *rdev);
376void r600_scratch_init(struct radeon_device *rdev);
Daniel Vetter3574dda2011-02-18 17:59:19 +0100377int r600_init_microcode(struct radeon_device *rdev);
Alex Deucherea31bf62013-12-09 19:44:30 -0500378u32 r600_gfx_get_rptr(struct radeon_device *rdev,
379 struct radeon_ring *ring);
380u32 r600_gfx_get_wptr(struct radeon_device *rdev,
381 struct radeon_ring *ring);
382void r600_gfx_set_wptr(struct radeon_device *rdev,
383 struct radeon_ring *ring);
Daniel Vetter3574dda2011-02-18 17:59:19 +0100384/* r600 irq */
385int r600_irq_process(struct radeon_device *rdev);
386int r600_irq_init(struct radeon_device *rdev);
387void r600_irq_fini(struct radeon_device *rdev);
388void r600_ih_ring_init(struct radeon_device *rdev, unsigned ring_size);
389int r600_irq_set(struct radeon_device *rdev);
390void r600_irq_suspend(struct radeon_device *rdev);
391void r600_disable_interrupts(struct radeon_device *rdev);
392void r600_rlc_stop(struct radeon_device *rdev);
393/* r600 audio */
394int r600_audio_init(struct radeon_device *rdev);
Alex Deucherb5306022013-07-31 16:51:33 -0400395struct r600_audio_pin r600_audio_status(struct radeon_device *rdev);
Daniel Vetter3574dda2011-02-18 17:59:19 +0100396void r600_audio_fini(struct radeon_device *rdev);
Rafał Miłecki8f33a152014-05-16 11:36:24 +0200397void r600_audio_set_dto(struct drm_encoder *encoder, u32 clock);
398void r600_hdmi_update_avi_infoframe(struct drm_encoder *encoder, void *buffer,
399 size_t size);
400void r600_hdmi_update_ACR(struct drm_encoder *encoder, uint32_t clock);
401void r600_hdmi_audio_workaround(struct drm_encoder *encoder);
Daniel Vetter3574dda2011-02-18 17:59:19 +0100402int r600_hdmi_buffer_status_changed(struct drm_encoder *encoder);
403void r600_hdmi_update_audio_settings(struct drm_encoder *encoder);
Alex Deuchera973bea2013-04-18 11:32:16 -0400404void r600_hdmi_enable(struct drm_encoder *encoder, bool enable);
405void r600_hdmi_setmode(struct drm_encoder *encoder, struct drm_display_mode *mode);
Alex Deucher89e51812012-02-23 17:53:38 -0500406int r600_mc_wait_for_idle(struct radeon_device *rdev);
Alex Deucher454d2e22013-02-14 10:04:02 -0500407u32 r600_get_xclk(struct radeon_device *rdev);
Alex Deucherd0418892013-01-24 10:35:23 -0500408uint64_t r600_get_gpu_clock_counter(struct radeon_device *rdev);
Alex Deucher6bd1c382013-06-21 14:38:03 -0400409int rv6xx_get_temp(struct radeon_device *rdev);
Alex Deucher1b9ba702013-09-05 09:52:37 -0400410int r600_set_uvd_clocks(struct radeon_device *rdev, u32 vclk, u32 dclk);
Alex Deucher98243912013-01-16 13:13:42 -0500411int r600_dpm_pre_set_power_state(struct radeon_device *rdev);
412void r600_dpm_post_set_power_state(struct radeon_device *rdev);
Alex Deuchera4643ba2013-12-19 12:18:13 -0500413int r600_dpm_late_enable(struct radeon_device *rdev);
Christian König2e1e6da2013-08-13 11:56:52 +0200414/* r600 dma */
415uint32_t r600_dma_get_rptr(struct radeon_device *rdev,
416 struct radeon_ring *ring);
417uint32_t r600_dma_get_wptr(struct radeon_device *rdev,
418 struct radeon_ring *ring);
419void r600_dma_set_wptr(struct radeon_device *rdev,
420 struct radeon_ring *ring);
Alex Deucher4a6369e2013-04-12 14:04:10 -0400421/* rv6xx dpm */
422int rv6xx_dpm_init(struct radeon_device *rdev);
423int rv6xx_dpm_enable(struct radeon_device *rdev);
424void rv6xx_dpm_disable(struct radeon_device *rdev);
425int rv6xx_dpm_set_power_state(struct radeon_device *rdev);
426void rv6xx_setup_asic(struct radeon_device *rdev);
427void rv6xx_dpm_display_configuration_changed(struct radeon_device *rdev);
428void rv6xx_dpm_fini(struct radeon_device *rdev);
429u32 rv6xx_dpm_get_sclk(struct radeon_device *rdev, bool low);
430u32 rv6xx_dpm_get_mclk(struct radeon_device *rdev, bool low);
431void rv6xx_dpm_print_power_state(struct radeon_device *rdev,
432 struct radeon_ps *ps);
Alex Deucher242916a2013-06-28 14:20:53 -0400433void rv6xx_dpm_debugfs_print_current_performance_level(struct radeon_device *rdev,
434 struct seq_file *m);
Alex Deucherf4f85a82013-07-25 20:07:25 -0400435int rv6xx_dpm_force_performance_level(struct radeon_device *rdev,
436 enum radeon_dpm_forced_level level);
Alex Deucher9d670062013-04-12 13:59:22 -0400437/* rs780 dpm */
438int rs780_dpm_init(struct radeon_device *rdev);
439int rs780_dpm_enable(struct radeon_device *rdev);
440void rs780_dpm_disable(struct radeon_device *rdev);
441int rs780_dpm_set_power_state(struct radeon_device *rdev);
442void rs780_dpm_setup_asic(struct radeon_device *rdev);
443void rs780_dpm_display_configuration_changed(struct radeon_device *rdev);
444void rs780_dpm_fini(struct radeon_device *rdev);
445u32 rs780_dpm_get_sclk(struct radeon_device *rdev, bool low);
446u32 rs780_dpm_get_mclk(struct radeon_device *rdev, bool low);
447void rs780_dpm_print_power_state(struct radeon_device *rdev,
448 struct radeon_ps *ps);
Alex Deucher444bddc2013-07-02 13:05:23 -0400449void rs780_dpm_debugfs_print_current_performance_level(struct radeon_device *rdev,
450 struct seq_file *m);
Anthoine Bourgeois63580c32013-09-03 13:52:19 -0400451int rs780_dpm_force_performance_level(struct radeon_device *rdev,
452 enum radeon_dpm_forced_level level);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000453
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000454/*
455 * rv770,rv730,rv710,rv740
456 */
457int rv770_init(struct radeon_device *rdev);
458void rv770_fini(struct radeon_device *rdev);
459int rv770_suspend(struct radeon_device *rdev);
460int rv770_resume(struct radeon_device *rdev);
Daniel Vetter3574dda2011-02-18 17:59:19 +0100461void rv770_pm_misc(struct radeon_device *rdev);
Christian König157fa142014-05-27 16:49:20 +0200462void rv770_page_flip(struct radeon_device *rdev, int crtc, u64 crtc_base);
463bool rv770_page_flip_pending(struct radeon_device *rdev, int crtc);
Daniel Vetter3574dda2011-02-18 17:59:19 +0100464void r700_vram_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
465void r700_cp_stop(struct radeon_device *rdev);
466void r700_cp_fini(struct radeon_device *rdev);
Christian König57d20a42014-09-04 20:01:53 +0200467struct radeon_fence *rv770_copy_dma(struct radeon_device *rdev,
468 uint64_t src_offset, uint64_t dst_offset,
469 unsigned num_gpu_pages,
470 struct reservation_object *resv);
Alex Deucher454d2e22013-02-14 10:04:02 -0500471u32 rv770_get_xclk(struct radeon_device *rdev);
Christian Königef0e6e62013-04-08 12:41:35 +0200472int rv770_set_uvd_clocks(struct radeon_device *rdev, u32 vclk, u32 dclk);
Alex Deucher6bd1c382013-06-21 14:38:03 -0400473int rv770_get_temp(struct radeon_device *rdev);
Rafał Miłecki8f33a152014-05-16 11:36:24 +0200474/* hdmi */
475void dce3_1_hdmi_setmode(struct drm_encoder *encoder, struct drm_display_mode *mode);
Alex Deucher66229b22013-06-26 00:11:19 -0400476/* rv7xx pm */
477int rv770_dpm_init(struct radeon_device *rdev);
478int rv770_dpm_enable(struct radeon_device *rdev);
Alex Deuchera3f11242013-12-19 13:48:36 -0500479int rv770_dpm_late_enable(struct radeon_device *rdev);
Alex Deucher66229b22013-06-26 00:11:19 -0400480void rv770_dpm_disable(struct radeon_device *rdev);
481int rv770_dpm_set_power_state(struct radeon_device *rdev);
482void rv770_dpm_setup_asic(struct radeon_device *rdev);
483void rv770_dpm_display_configuration_changed(struct radeon_device *rdev);
484void rv770_dpm_fini(struct radeon_device *rdev);
485u32 rv770_dpm_get_sclk(struct radeon_device *rdev, bool low);
486u32 rv770_dpm_get_mclk(struct radeon_device *rdev, bool low);
487void rv770_dpm_print_power_state(struct radeon_device *rdev,
488 struct radeon_ps *ps);
Alex Deucherbd210d12013-06-28 10:06:26 -0400489void rv770_dpm_debugfs_print_current_performance_level(struct radeon_device *rdev,
490 struct seq_file *m);
Alex Deucher8b5e6b72013-07-02 18:40:35 -0400491int rv770_dpm_force_performance_level(struct radeon_device *rdev,
492 enum radeon_dpm_forced_level level);
Alex Deucherb06195d2013-07-08 11:49:48 -0400493bool rv770_dpm_vblank_too_short(struct radeon_device *rdev);
Jerome Glisse3ce0a232009-09-08 10:10:24 +1000494
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500495/*
496 * evergreen
497 */
Daniel Vetter3574dda2011-02-18 17:59:19 +0100498struct evergreen_mc_save {
Daniel Vetter3574dda2011-02-18 17:59:19 +0100499 u32 vga_render_control;
500 u32 vga_hdp_control;
Alex Deucher62444b72012-08-15 17:18:42 -0400501 bool crtc_enabled[RADEON_MAX_CRTCS];
Daniel Vetter3574dda2011-02-18 17:59:19 +0100502};
Jerome Glisse81ee8fb2012-07-27 16:32:24 -0400503
Alex Deucher0fcdb612010-03-24 13:20:41 -0400504void evergreen_pcie_gart_tlb_flush(struct radeon_device *rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500505int evergreen_init(struct radeon_device *rdev);
506void evergreen_fini(struct radeon_device *rdev);
507int evergreen_suspend(struct radeon_device *rdev);
508int evergreen_resume(struct radeon_device *rdev);
Alex Deucher123bc182013-01-24 11:37:19 -0500509bool evergreen_gfx_is_lockup(struct radeon_device *rdev, struct radeon_ring *cp);
510bool evergreen_dma_is_lockup(struct radeon_device *rdev, struct radeon_ring *cp);
Jerome Glissea2d07b72010-03-09 14:45:11 +0000511int evergreen_asic_reset(struct radeon_device *rdev);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500512void evergreen_bandwidth_update(struct radeon_device *rdev);
Alex Deucher12920592011-02-02 12:37:40 -0500513void evergreen_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib);
Alex Deucherbcc1c2a2010-01-12 17:54:34 -0500514void evergreen_hpd_init(struct radeon_device *rdev);
515void evergreen_hpd_fini(struct radeon_device *rdev);
516bool evergreen_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd);
517void evergreen_hpd_set_polarity(struct radeon_device *rdev,
518 enum radeon_hpd_id hpd);
Alex Deucher45f9a392010-03-24 13:55:51 -0400519u32 evergreen_get_vblank_counter(struct radeon_device *rdev, int crtc);
520int evergreen_irq_set(struct radeon_device *rdev);
521int evergreen_irq_process(struct radeon_device *rdev);
Alex Deuchercb5fcbd2010-05-28 19:01:35 -0400522extern int evergreen_cs_parse(struct radeon_cs_parser *p);
Alex Deucherd2ead3e2012-12-13 09:55:45 -0500523extern int evergreen_dma_cs_parse(struct radeon_cs_parser *p);
Alex Deucher49e02b72010-04-23 17:57:27 -0400524extern void evergreen_pm_misc(struct radeon_device *rdev);
525extern void evergreen_pm_prepare(struct radeon_device *rdev);
526extern void evergreen_pm_finish(struct radeon_device *rdev);
Alex Deuchera4c9e2e2011-11-04 10:09:41 -0400527extern void sumo_pm_init_profile(struct radeon_device *rdev);
Alex Deucher27810fb2012-10-01 19:25:11 -0400528extern void btc_pm_init_profile(struct radeon_device *rdev);
Alex Deucher23d33ba2013-04-08 12:41:32 +0200529int sumo_set_uvd_clocks(struct radeon_device *rdev, u32 vclk, u32 dclk);
Alex Deuchera8b49252013-04-08 12:41:33 +0200530int evergreen_set_uvd_clocks(struct radeon_device *rdev, u32 vclk, u32 dclk);
Christian König157fa142014-05-27 16:49:20 +0200531extern void evergreen_page_flip(struct radeon_device *rdev, int crtc,
532 u64 crtc_base);
533extern bool evergreen_page_flip_pending(struct radeon_device *rdev, int crtc);
Alex Deucher3ae19b72012-02-23 17:53:37 -0500534extern void dce4_wait_for_vblank(struct radeon_device *rdev, int crtc);
Daniel Vetter3574dda2011-02-18 17:59:19 +0100535void evergreen_disable_interrupt_state(struct radeon_device *rdev);
Alex Deucher89e51812012-02-23 17:53:38 -0500536int evergreen_mc_wait_for_idle(struct radeon_device *rdev);
Alex Deucher233d1ad2012-12-04 15:25:59 -0500537void evergreen_dma_fence_ring_emit(struct radeon_device *rdev,
538 struct radeon_fence *fence);
539void evergreen_dma_ring_ib_execute(struct radeon_device *rdev,
540 struct radeon_ib *ib);
Christian König57d20a42014-09-04 20:01:53 +0200541struct radeon_fence *evergreen_copy_dma(struct radeon_device *rdev,
542 uint64_t src_offset, uint64_t dst_offset,
543 unsigned num_gpu_pages,
544 struct reservation_object *resv);
Alex Deuchera973bea2013-04-18 11:32:16 -0400545void evergreen_hdmi_enable(struct drm_encoder *encoder, bool enable);
546void evergreen_hdmi_setmode(struct drm_encoder *encoder, struct drm_display_mode *mode);
Alex Deucher6bd1c382013-06-21 14:38:03 -0400547int evergreen_get_temp(struct radeon_device *rdev);
548int sumo_get_temp(struct radeon_device *rdev);
Alex Deucher29a15222012-12-14 11:57:36 -0500549int tn_get_temp(struct radeon_device *rdev);
Alex Deucherdc50ba72013-06-26 00:33:35 -0400550int cypress_dpm_init(struct radeon_device *rdev);
551void cypress_dpm_setup_asic(struct radeon_device *rdev);
552int cypress_dpm_enable(struct radeon_device *rdev);
553void cypress_dpm_disable(struct radeon_device *rdev);
554int cypress_dpm_set_power_state(struct radeon_device *rdev);
555void cypress_dpm_display_configuration_changed(struct radeon_device *rdev);
556void cypress_dpm_fini(struct radeon_device *rdev);
Alex Deucherd0b54bd2013-07-08 11:56:09 -0400557bool cypress_dpm_vblank_too_short(struct radeon_device *rdev);
Alex Deucher6596afd2013-06-26 00:15:24 -0400558int btc_dpm_init(struct radeon_device *rdev);
559void btc_dpm_setup_asic(struct radeon_device *rdev);
560int btc_dpm_enable(struct radeon_device *rdev);
561void btc_dpm_disable(struct radeon_device *rdev);
Alex Deuchere8a95392013-01-16 14:17:23 -0500562int btc_dpm_pre_set_power_state(struct radeon_device *rdev);
Alex Deucher6596afd2013-06-26 00:15:24 -0400563int btc_dpm_set_power_state(struct radeon_device *rdev);
Alex Deuchere8a95392013-01-16 14:17:23 -0500564void btc_dpm_post_set_power_state(struct radeon_device *rdev);
Alex Deucher6596afd2013-06-26 00:15:24 -0400565void btc_dpm_fini(struct radeon_device *rdev);
Alex Deuchere8a95392013-01-16 14:17:23 -0500566u32 btc_dpm_get_sclk(struct radeon_device *rdev, bool low);
567u32 btc_dpm_get_mclk(struct radeon_device *rdev, bool low);
Alex Deuchera84301c2013-07-08 12:03:55 -0400568bool btc_dpm_vblank_too_short(struct radeon_device *rdev);
Alex Deucher9f3f63f2014-01-30 11:19:22 -0500569void btc_dpm_debugfs_print_current_performance_level(struct radeon_device *rdev,
570 struct seq_file *m);
Alex Deucher80ea2c12013-04-12 14:56:21 -0400571int sumo_dpm_init(struct radeon_device *rdev);
572int sumo_dpm_enable(struct radeon_device *rdev);
Alex Deucher14ec9fa2013-12-19 11:56:52 -0500573int sumo_dpm_late_enable(struct radeon_device *rdev);
Alex Deucher80ea2c12013-04-12 14:56:21 -0400574void sumo_dpm_disable(struct radeon_device *rdev);
Alex Deucher422a56b2013-06-25 15:40:21 -0400575int sumo_dpm_pre_set_power_state(struct radeon_device *rdev);
Alex Deucher80ea2c12013-04-12 14:56:21 -0400576int sumo_dpm_set_power_state(struct radeon_device *rdev);
Alex Deucher422a56b2013-06-25 15:40:21 -0400577void sumo_dpm_post_set_power_state(struct radeon_device *rdev);
Alex Deucher80ea2c12013-04-12 14:56:21 -0400578void sumo_dpm_setup_asic(struct radeon_device *rdev);
579void sumo_dpm_display_configuration_changed(struct radeon_device *rdev);
580void sumo_dpm_fini(struct radeon_device *rdev);
581u32 sumo_dpm_get_sclk(struct radeon_device *rdev, bool low);
582u32 sumo_dpm_get_mclk(struct radeon_device *rdev, bool low);
583void sumo_dpm_print_power_state(struct radeon_device *rdev,
584 struct radeon_ps *ps);
Alex Deucherfb701602013-06-28 10:47:56 -0400585void sumo_dpm_debugfs_print_current_performance_level(struct radeon_device *rdev,
586 struct seq_file *m);
Alex Deucher5d5e5592013-07-02 18:50:09 -0400587int sumo_dpm_force_performance_level(struct radeon_device *rdev,
588 enum radeon_dpm_forced_level level);
Daniel Vetter4546b2c2011-02-18 17:59:21 +0100589
Alex Deuchere3487622011-03-02 20:07:36 -0500590/*
591 * cayman
592 */
Alex Deucherb40e7e12011-11-17 14:57:50 -0500593void cayman_fence_ring_emit(struct radeon_device *rdev,
594 struct radeon_fence *fence);
Alex Deuchere3487622011-03-02 20:07:36 -0500595void cayman_pcie_gart_tlb_flush(struct radeon_device *rdev);
596int cayman_init(struct radeon_device *rdev);
597void cayman_fini(struct radeon_device *rdev);
598int cayman_suspend(struct radeon_device *rdev);
599int cayman_resume(struct radeon_device *rdev);
Alex Deuchere3487622011-03-02 20:07:36 -0500600int cayman_asic_reset(struct radeon_device *rdev);
Jerome Glisse721604a2012-01-05 22:11:05 -0500601void cayman_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib);
602int cayman_vm_init(struct radeon_device *rdev);
603void cayman_vm_fini(struct radeon_device *rdev);
Alex Deucher498522b2012-10-02 14:43:38 -0400604void cayman_vm_flush(struct radeon_device *rdev, int ridx, struct radeon_vm *vm);
Christian König089a7862012-08-11 11:54:05 +0200605uint32_t cayman_vm_page_flags(struct radeon_device *rdev, uint32_t flags);
Jerome Glisse721604a2012-01-05 22:11:05 -0500606int evergreen_ib_parse(struct radeon_device *rdev, struct radeon_ib *ib);
Alex Deuchercd459e52012-12-13 12:17:38 -0500607int evergreen_dma_ib_parse(struct radeon_device *rdev, struct radeon_ib *ib);
Alex Deucherf60cbd12012-12-04 15:27:33 -0500608void cayman_dma_ring_ib_execute(struct radeon_device *rdev,
609 struct radeon_ib *ib);
Alex Deucher123bc182013-01-24 11:37:19 -0500610bool cayman_gfx_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring);
Alex Deucherf60cbd12012-12-04 15:27:33 -0500611bool cayman_dma_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring);
Christian König03f62ab2014-07-30 21:05:17 +0200612
613void cayman_dma_vm_copy_pages(struct radeon_device *rdev,
614 struct radeon_ib *ib,
615 uint64_t pe, uint64_t src,
616 unsigned count);
617void cayman_dma_vm_write_pages(struct radeon_device *rdev,
618 struct radeon_ib *ib,
619 uint64_t pe,
620 uint64_t addr, unsigned count,
621 uint32_t incr, uint32_t flags);
622void cayman_dma_vm_set_pages(struct radeon_device *rdev,
623 struct radeon_ib *ib,
624 uint64_t pe,
625 uint64_t addr, unsigned count,
626 uint32_t incr, uint32_t flags);
627void cayman_dma_vm_pad_ib(struct radeon_ib *ib);
Christian König24c16432013-10-30 11:51:09 -0400628
Alex Deucherf60cbd12012-12-04 15:27:33 -0500629void cayman_dma_vm_flush(struct radeon_device *rdev, int ridx, struct radeon_vm *vm);
Alex Deucher45f9a392010-03-24 13:55:51 -0400630
Alex Deucherea31bf62013-12-09 19:44:30 -0500631u32 cayman_gfx_get_rptr(struct radeon_device *rdev,
632 struct radeon_ring *ring);
633u32 cayman_gfx_get_wptr(struct radeon_device *rdev,
634 struct radeon_ring *ring);
635void cayman_gfx_set_wptr(struct radeon_device *rdev,
636 struct radeon_ring *ring);
637uint32_t cayman_dma_get_rptr(struct radeon_device *rdev,
638 struct radeon_ring *ring);
639uint32_t cayman_dma_get_wptr(struct radeon_device *rdev,
640 struct radeon_ring *ring);
641void cayman_dma_set_wptr(struct radeon_device *rdev,
642 struct radeon_ring *ring);
643
Alex Deucher69e0b572013-04-12 16:42:42 -0400644int ni_dpm_init(struct radeon_device *rdev);
645void ni_dpm_setup_asic(struct radeon_device *rdev);
646int ni_dpm_enable(struct radeon_device *rdev);
647void ni_dpm_disable(struct radeon_device *rdev);
Alex Deucherfee3d742013-01-16 14:35:39 -0500648int ni_dpm_pre_set_power_state(struct radeon_device *rdev);
Alex Deucher69e0b572013-04-12 16:42:42 -0400649int ni_dpm_set_power_state(struct radeon_device *rdev);
Alex Deucherfee3d742013-01-16 14:35:39 -0500650void ni_dpm_post_set_power_state(struct radeon_device *rdev);
Alex Deucher69e0b572013-04-12 16:42:42 -0400651void ni_dpm_fini(struct radeon_device *rdev);
652u32 ni_dpm_get_sclk(struct radeon_device *rdev, bool low);
653u32 ni_dpm_get_mclk(struct radeon_device *rdev, bool low);
654void ni_dpm_print_power_state(struct radeon_device *rdev,
655 struct radeon_ps *ps);
Alex Deucherbdf0c4f2013-06-28 17:49:02 -0400656void ni_dpm_debugfs_print_current_performance_level(struct radeon_device *rdev,
657 struct seq_file *m);
Alex Deucher170a47f2013-07-02 18:43:53 -0400658int ni_dpm_force_performance_level(struct radeon_device *rdev,
659 enum radeon_dpm_forced_level level);
Alex Deucher76ad73e2013-07-08 12:09:41 -0400660bool ni_dpm_vblank_too_short(struct radeon_device *rdev);
Alex Deucherd70229f2013-04-12 16:40:41 -0400661int trinity_dpm_init(struct radeon_device *rdev);
662int trinity_dpm_enable(struct radeon_device *rdev);
Alex Deucherbda44c12013-12-19 12:03:35 -0500663int trinity_dpm_late_enable(struct radeon_device *rdev);
Alex Deucherd70229f2013-04-12 16:40:41 -0400664void trinity_dpm_disable(struct radeon_device *rdev);
Alex Deuchera284c482013-01-16 13:53:40 -0500665int trinity_dpm_pre_set_power_state(struct radeon_device *rdev);
Alex Deucherd70229f2013-04-12 16:40:41 -0400666int trinity_dpm_set_power_state(struct radeon_device *rdev);
Alex Deuchera284c482013-01-16 13:53:40 -0500667void trinity_dpm_post_set_power_state(struct radeon_device *rdev);
Alex Deucherd70229f2013-04-12 16:40:41 -0400668void trinity_dpm_setup_asic(struct radeon_device *rdev);
669void trinity_dpm_display_configuration_changed(struct radeon_device *rdev);
670void trinity_dpm_fini(struct radeon_device *rdev);
671u32 trinity_dpm_get_sclk(struct radeon_device *rdev, bool low);
672u32 trinity_dpm_get_mclk(struct radeon_device *rdev, bool low);
673void trinity_dpm_print_power_state(struct radeon_device *rdev,
674 struct radeon_ps *ps);
Alex Deucher490ab932013-06-28 12:01:38 -0400675void trinity_dpm_debugfs_print_current_performance_level(struct radeon_device *rdev,
676 struct seq_file *m);
Alex Deucher9b5de592013-07-02 18:52:10 -0400677int trinity_dpm_force_performance_level(struct radeon_device *rdev,
678 enum radeon_dpm_forced_level level);
Alex Deucher11877062013-09-09 19:19:52 -0400679void trinity_dpm_enable_bapm(struct radeon_device *rdev, bool enable);
Alex Deucherd70229f2013-04-12 16:40:41 -0400680
Alex Deucher43b3cd92012-03-20 17:18:00 -0400681/* DCE6 - SI */
682void dce6_bandwidth_update(struct radeon_device *rdev);
Alex Deucherb5306022013-07-31 16:51:33 -0400683int dce6_audio_init(struct radeon_device *rdev);
684void dce6_audio_fini(struct radeon_device *rdev);
Alex Deucher43b3cd92012-03-20 17:18:00 -0400685
Alex Deucher02779c02012-03-20 17:18:25 -0400686/*
687 * si
688 */
689void si_fence_ring_emit(struct radeon_device *rdev,
690 struct radeon_fence *fence);
691void si_pcie_gart_tlb_flush(struct radeon_device *rdev);
692int si_init(struct radeon_device *rdev);
693void si_fini(struct radeon_device *rdev);
694int si_suspend(struct radeon_device *rdev);
695int si_resume(struct radeon_device *rdev);
Alex Deucher123bc182013-01-24 11:37:19 -0500696bool si_gfx_is_lockup(struct radeon_device *rdev, struct radeon_ring *cp);
697bool si_dma_is_lockup(struct radeon_device *rdev, struct radeon_ring *cp);
Alex Deucher02779c02012-03-20 17:18:25 -0400698int si_asic_reset(struct radeon_device *rdev);
699void si_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib);
700int si_irq_set(struct radeon_device *rdev);
701int si_irq_process(struct radeon_device *rdev);
702int si_vm_init(struct radeon_device *rdev);
703void si_vm_fini(struct radeon_device *rdev);
Alex Deucher498522b2012-10-02 14:43:38 -0400704void si_vm_flush(struct radeon_device *rdev, int ridx, struct radeon_vm *vm);
Alex Deucher02779c02012-03-20 17:18:25 -0400705int si_ib_parse(struct radeon_device *rdev, struct radeon_ib *ib);
Christian König57d20a42014-09-04 20:01:53 +0200706struct radeon_fence *si_copy_dma(struct radeon_device *rdev,
707 uint64_t src_offset, uint64_t dst_offset,
708 unsigned num_gpu_pages,
709 struct reservation_object *resv);
Christian König03f62ab2014-07-30 21:05:17 +0200710
711void si_dma_vm_copy_pages(struct radeon_device *rdev,
712 struct radeon_ib *ib,
713 uint64_t pe, uint64_t src,
714 unsigned count);
715void si_dma_vm_write_pages(struct radeon_device *rdev,
716 struct radeon_ib *ib,
717 uint64_t pe,
718 uint64_t addr, unsigned count,
719 uint32_t incr, uint32_t flags);
720void si_dma_vm_set_pages(struct radeon_device *rdev,
721 struct radeon_ib *ib,
722 uint64_t pe,
723 uint64_t addr, unsigned count,
724 uint32_t incr, uint32_t flags);
725
Alex Deucher8c5fd7e2012-12-04 15:28:18 -0500726void si_dma_vm_flush(struct radeon_device *rdev, int ridx, struct radeon_vm *vm);
Alex Deucher454d2e22013-02-14 10:04:02 -0500727u32 si_get_xclk(struct radeon_device *rdev);
Alex Deucherd0418892013-01-24 10:35:23 -0500728uint64_t si_get_gpu_clock_counter(struct radeon_device *rdev);
Christian König2539eb02013-04-08 12:41:34 +0200729int si_set_uvd_clocks(struct radeon_device *rdev, u32 vclk, u32 dclk);
Alex Deucher6bd1c382013-06-21 14:38:03 -0400730int si_get_temp(struct radeon_device *rdev);
Alex Deuchera9e61412013-06-25 17:56:16 -0400731int si_dpm_init(struct radeon_device *rdev);
732void si_dpm_setup_asic(struct radeon_device *rdev);
733int si_dpm_enable(struct radeon_device *rdev);
Alex Deucher963c1152013-12-19 13:54:35 -0500734int si_dpm_late_enable(struct radeon_device *rdev);
Alex Deuchera9e61412013-06-25 17:56:16 -0400735void si_dpm_disable(struct radeon_device *rdev);
736int si_dpm_pre_set_power_state(struct radeon_device *rdev);
737int si_dpm_set_power_state(struct radeon_device *rdev);
738void si_dpm_post_set_power_state(struct radeon_device *rdev);
739void si_dpm_fini(struct radeon_device *rdev);
740void si_dpm_display_configuration_changed(struct radeon_device *rdev);
Alex Deucher79821282013-06-28 18:02:19 -0400741void si_dpm_debugfs_print_current_performance_level(struct radeon_device *rdev,
742 struct seq_file *m);
Alex Deuchera160a6a2013-07-02 18:46:28 -0400743int si_dpm_force_performance_level(struct radeon_device *rdev,
744 enum radeon_dpm_forced_level level);
Alex Deucher02779c02012-03-20 17:18:25 -0400745
Alex Deucher0672e272013-04-09 16:22:31 -0400746/* DCE8 - CIK */
747void dce8_bandwidth_update(struct radeon_device *rdev);
748
Alex Deucher44fa3462012-12-18 22:17:00 -0500749/*
750 * cik
751 */
752uint64_t cik_get_gpu_clock_counter(struct radeon_device *rdev);
Alex Deucher2c679122013-04-09 13:32:18 -0400753u32 cik_get_xclk(struct radeon_device *rdev);
Alex Deucher6e2c3c02013-04-03 19:28:32 -0400754uint32_t cik_pciep_rreg(struct radeon_device *rdev, uint32_t reg);
755void cik_pciep_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
Christian König87167bb2013-04-09 13:39:21 -0400756int cik_set_uvd_clocks(struct radeon_device *rdev, u32 vclk, u32 dclk);
Alex Deucher5ad6bf92013-08-22 17:09:06 -0400757int cik_set_vce_clocks(struct radeon_device *rdev, u32 evclk, u32 ecclk);
Alex Deucher0672e272013-04-09 16:22:31 -0400758void cik_sdma_fence_ring_emit(struct radeon_device *rdev,
759 struct radeon_fence *fence);
Christian König1654b812013-11-12 12:58:05 +0100760bool cik_sdma_semaphore_ring_emit(struct radeon_device *rdev,
Alex Deucher0672e272013-04-09 16:22:31 -0400761 struct radeon_ring *ring,
762 struct radeon_semaphore *semaphore,
763 bool emit_wait);
764void cik_sdma_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib);
Christian König57d20a42014-09-04 20:01:53 +0200765struct radeon_fence *cik_copy_dma(struct radeon_device *rdev,
766 uint64_t src_offset, uint64_t dst_offset,
767 unsigned num_gpu_pages,
768 struct reservation_object *resv);
769struct radeon_fence *cik_copy_cpdma(struct radeon_device *rdev,
770 uint64_t src_offset, uint64_t dst_offset,
771 unsigned num_gpu_pages,
772 struct reservation_object *resv);
Alex Deucher0672e272013-04-09 16:22:31 -0400773int cik_sdma_ring_test(struct radeon_device *rdev, struct radeon_ring *ring);
774int cik_sdma_ib_test(struct radeon_device *rdev, struct radeon_ring *ring);
775bool cik_sdma_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring);
776void cik_fence_gfx_ring_emit(struct radeon_device *rdev,
777 struct radeon_fence *fence);
778void cik_fence_compute_ring_emit(struct radeon_device *rdev,
779 struct radeon_fence *fence);
Christian König1654b812013-11-12 12:58:05 +0100780bool cik_semaphore_ring_emit(struct radeon_device *rdev,
Alex Deucher0672e272013-04-09 16:22:31 -0400781 struct radeon_ring *cp,
782 struct radeon_semaphore *semaphore,
783 bool emit_wait);
784void cik_pcie_gart_tlb_flush(struct radeon_device *rdev);
785int cik_init(struct radeon_device *rdev);
786void cik_fini(struct radeon_device *rdev);
787int cik_suspend(struct radeon_device *rdev);
788int cik_resume(struct radeon_device *rdev);
789bool cik_gfx_is_lockup(struct radeon_device *rdev, struct radeon_ring *cp);
790int cik_asic_reset(struct radeon_device *rdev);
791void cik_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib);
792int cik_ring_test(struct radeon_device *rdev, struct radeon_ring *ring);
793int cik_ib_test(struct radeon_device *rdev, struct radeon_ring *ring);
794int cik_irq_set(struct radeon_device *rdev);
795int cik_irq_process(struct radeon_device *rdev);
796int cik_vm_init(struct radeon_device *rdev);
797void cik_vm_fini(struct radeon_device *rdev);
798void cik_vm_flush(struct radeon_device *rdev, int ridx, struct radeon_vm *vm);
Christian König03f62ab2014-07-30 21:05:17 +0200799
800void cik_sdma_vm_copy_pages(struct radeon_device *rdev,
801 struct radeon_ib *ib,
802 uint64_t pe, uint64_t src,
803 unsigned count);
804void cik_sdma_vm_write_pages(struct radeon_device *rdev,
805 struct radeon_ib *ib,
806 uint64_t pe,
807 uint64_t addr, unsigned count,
808 uint32_t incr, uint32_t flags);
809void cik_sdma_vm_set_pages(struct radeon_device *rdev,
810 struct radeon_ib *ib,
811 uint64_t pe,
812 uint64_t addr, unsigned count,
813 uint32_t incr, uint32_t flags);
814void cik_sdma_vm_pad_ib(struct radeon_ib *ib);
815
Alex Deucher0672e272013-04-09 16:22:31 -0400816void cik_dma_vm_flush(struct radeon_device *rdev, int ridx, struct radeon_vm *vm);
817int cik_ib_parse(struct radeon_device *rdev, struct radeon_ib *ib);
Alex Deucherea31bf62013-12-09 19:44:30 -0500818u32 cik_gfx_get_rptr(struct radeon_device *rdev,
819 struct radeon_ring *ring);
820u32 cik_gfx_get_wptr(struct radeon_device *rdev,
821 struct radeon_ring *ring);
822void cik_gfx_set_wptr(struct radeon_device *rdev,
823 struct radeon_ring *ring);
824u32 cik_compute_get_rptr(struct radeon_device *rdev,
825 struct radeon_ring *ring);
826u32 cik_compute_get_wptr(struct radeon_device *rdev,
827 struct radeon_ring *ring);
828void cik_compute_set_wptr(struct radeon_device *rdev,
829 struct radeon_ring *ring);
830u32 cik_sdma_get_rptr(struct radeon_device *rdev,
831 struct radeon_ring *ring);
832u32 cik_sdma_get_wptr(struct radeon_device *rdev,
833 struct radeon_ring *ring);
834void cik_sdma_set_wptr(struct radeon_device *rdev,
835 struct radeon_ring *ring);
Alex Deucher286d9cc2013-06-21 15:50:47 -0400836int ci_get_temp(struct radeon_device *rdev);
837int kv_get_temp(struct radeon_device *rdev);
Alex Deucher44fa3462012-12-18 22:17:00 -0500838
Alex Deuchercc8dbbb2013-08-14 01:03:41 -0400839int ci_dpm_init(struct radeon_device *rdev);
840int ci_dpm_enable(struct radeon_device *rdev);
Alex Deucher90208422013-12-19 13:59:46 -0500841int ci_dpm_late_enable(struct radeon_device *rdev);
Alex Deuchercc8dbbb2013-08-14 01:03:41 -0400842void ci_dpm_disable(struct radeon_device *rdev);
843int ci_dpm_pre_set_power_state(struct radeon_device *rdev);
844int ci_dpm_set_power_state(struct radeon_device *rdev);
845void ci_dpm_post_set_power_state(struct radeon_device *rdev);
846void ci_dpm_setup_asic(struct radeon_device *rdev);
847void ci_dpm_display_configuration_changed(struct radeon_device *rdev);
848void ci_dpm_fini(struct radeon_device *rdev);
849u32 ci_dpm_get_sclk(struct radeon_device *rdev, bool low);
850u32 ci_dpm_get_mclk(struct radeon_device *rdev, bool low);
851void ci_dpm_print_power_state(struct radeon_device *rdev,
852 struct radeon_ps *ps);
Alex Deucher94b4adc2013-07-15 17:34:33 -0400853void ci_dpm_debugfs_print_current_performance_level(struct radeon_device *rdev,
854 struct seq_file *m);
Alex Deucher89536fd2013-07-15 18:14:24 -0400855int ci_dpm_force_performance_level(struct radeon_device *rdev,
856 enum radeon_dpm_forced_level level);
Alex Deucher54961312013-07-15 18:24:31 -0400857bool ci_dpm_vblank_too_short(struct radeon_device *rdev);
Alex Deucher942bdf72013-08-09 10:05:24 -0400858void ci_dpm_powergate_uvd(struct radeon_device *rdev, bool gate);
Alex Deuchercc8dbbb2013-08-14 01:03:41 -0400859
Alex Deucher41a524a2013-08-14 01:01:40 -0400860int kv_dpm_init(struct radeon_device *rdev);
861int kv_dpm_enable(struct radeon_device *rdev);
Alex Deucherd8852c32013-12-19 14:03:36 -0500862int kv_dpm_late_enable(struct radeon_device *rdev);
Alex Deucher41a524a2013-08-14 01:01:40 -0400863void kv_dpm_disable(struct radeon_device *rdev);
864int kv_dpm_pre_set_power_state(struct radeon_device *rdev);
865int kv_dpm_set_power_state(struct radeon_device *rdev);
866void kv_dpm_post_set_power_state(struct radeon_device *rdev);
867void kv_dpm_setup_asic(struct radeon_device *rdev);
868void kv_dpm_display_configuration_changed(struct radeon_device *rdev);
869void kv_dpm_fini(struct radeon_device *rdev);
870u32 kv_dpm_get_sclk(struct radeon_device *rdev, bool low);
871u32 kv_dpm_get_mclk(struct radeon_device *rdev, bool low);
872void kv_dpm_print_power_state(struct radeon_device *rdev,
873 struct radeon_ps *ps);
Alex Deucherae3e40e2013-07-18 16:39:53 -0400874void kv_dpm_debugfs_print_current_performance_level(struct radeon_device *rdev,
875 struct seq_file *m);
Alex Deucher2b4c8022013-07-18 16:48:46 -0400876int kv_dpm_force_performance_level(struct radeon_device *rdev,
877 enum radeon_dpm_forced_level level);
Alex Deucher77df5082013-08-09 10:02:40 -0400878void kv_dpm_powergate_uvd(struct radeon_device *rdev, bool gate);
Alex Deucherb7a5ae92013-09-09 19:33:08 -0400879void kv_dpm_enable_bapm(struct radeon_device *rdev, bool enable);
Alex Deucher41a524a2013-08-14 01:01:40 -0400880
Christian Könige409b122013-08-13 11:56:53 +0200881/* uvd v1.0 */
882uint32_t uvd_v1_0_get_rptr(struct radeon_device *rdev,
883 struct radeon_ring *ring);
884uint32_t uvd_v1_0_get_wptr(struct radeon_device *rdev,
885 struct radeon_ring *ring);
886void uvd_v1_0_set_wptr(struct radeon_device *rdev,
887 struct radeon_ring *ring);
Christian König856754c2013-04-16 22:11:22 +0200888int uvd_v1_0_resume(struct radeon_device *rdev);
Christian Könige409b122013-08-13 11:56:53 +0200889
890int uvd_v1_0_init(struct radeon_device *rdev);
891void uvd_v1_0_fini(struct radeon_device *rdev);
892int uvd_v1_0_start(struct radeon_device *rdev);
893void uvd_v1_0_stop(struct radeon_device *rdev);
894
895int uvd_v1_0_ring_test(struct radeon_device *rdev, struct radeon_ring *ring);
Christian König856754c2013-04-16 22:11:22 +0200896void uvd_v1_0_fence_emit(struct radeon_device *rdev,
897 struct radeon_fence *fence);
Christian Könige409b122013-08-13 11:56:53 +0200898int uvd_v1_0_ib_test(struct radeon_device *rdev, struct radeon_ring *ring);
Christian König1654b812013-11-12 12:58:05 +0100899bool uvd_v1_0_semaphore_emit(struct radeon_device *rdev,
Christian Könige409b122013-08-13 11:56:53 +0200900 struct radeon_ring *ring,
901 struct radeon_semaphore *semaphore,
902 bool emit_wait);
903void uvd_v1_0_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib);
904
905/* uvd v2.2 */
906int uvd_v2_2_resume(struct radeon_device *rdev);
907void uvd_v2_2_fence_emit(struct radeon_device *rdev,
908 struct radeon_fence *fence);
909
910/* uvd v3.1 */
Christian König1654b812013-11-12 12:58:05 +0100911bool uvd_v3_1_semaphore_emit(struct radeon_device *rdev,
Christian Könige409b122013-08-13 11:56:53 +0200912 struct radeon_ring *ring,
913 struct radeon_semaphore *semaphore,
914 bool emit_wait);
915
916/* uvd v4.2 */
917int uvd_v4_2_resume(struct radeon_device *rdev);
918
Christian Königd93f7932013-05-23 12:10:04 +0200919/* vce v1.0 */
920uint32_t vce_v1_0_get_rptr(struct radeon_device *rdev,
921 struct radeon_ring *ring);
922uint32_t vce_v1_0_get_wptr(struct radeon_device *rdev,
923 struct radeon_ring *ring);
924void vce_v1_0_set_wptr(struct radeon_device *rdev,
925 struct radeon_ring *ring);
926int vce_v1_0_init(struct radeon_device *rdev);
927int vce_v1_0_start(struct radeon_device *rdev);
928
929/* vce v2.0 */
930int vce_v2_0_resume(struct radeon_device *rdev);
931
Jerome Glisse771fe6b2009-06-05 14:42:42 +0200932#endif