blob: 37cd23fb9e441cb4d10a2e4b0b1edb6026b0de50 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * forcedeth: Ethernet driver for NVIDIA nForce media access controllers.
3 *
4 * Note: This driver is a cleanroom reimplementation based on reverse
5 * engineered documentation written by Carl-Daniel Hailfinger
Ayaz Abdulla87046e52006-12-19 23:33:32 -05006 * and Andrew de Quincey.
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
8 * NVIDIA, nForce and other NVIDIA marks are trademarks or registered
9 * trademarks of NVIDIA Corporation in the United States and other
10 * countries.
11 *
Manfred Spraul18360982005-12-24 14:19:24 +010012 * Copyright (C) 2003,4,5 Manfred Spraul
Linus Torvalds1da177e2005-04-16 15:20:36 -070013 * Copyright (C) 2004 Andrew de Quincey (wol support)
14 * Copyright (C) 2004 Carl-Daniel Hailfinger (invalid MAC handling, insane
15 * IRQ rate fixes, bigendian fixes, cleanups, verification)
Ayaz Abdullaf1405d322009-01-09 11:03:54 +000016 * Copyright (c) 2004,2005,2006,2007,2008,2009 NVIDIA Corporation
Linus Torvalds1da177e2005-04-16 15:20:36 -070017 *
18 * This program is free software; you can redistribute it and/or modify
19 * it under the terms of the GNU General Public License as published by
20 * the Free Software Foundation; either version 2 of the License, or
21 * (at your option) any later version.
22 *
23 * This program is distributed in the hope that it will be useful,
24 * but WITHOUT ANY WARRANTY; without even the implied warranty of
25 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
26 * GNU General Public License for more details.
27 *
28 * You should have received a copy of the GNU General Public License
29 * along with this program; if not, write to the Free Software
30 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
31 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070032 * Known bugs:
33 * We suspect that on some hardware no TX done interrupts are generated.
34 * This means recovery from netif_stop_queue only happens if the hw timer
35 * interrupt fires (100 times/second, configurable with NVREG_POLL_DEFAULT)
36 * and the timer is active in the IRQMask, or if a rx packet arrives by chance.
37 * If your hardware reliably generates tx done interrupts, then you can remove
38 * DEV_NEED_TIMERIRQ from the driver_data flags.
39 * DEV_NEED_TIMERIRQ will not harm you on sane hardware, only generating a few
40 * superfluous timer interrupts from the nic.
41 */
Ayaz Abdulla2813ddd2009-02-07 00:25:18 -080042#define FORCEDETH_VERSION "0.63"
Linus Torvalds1da177e2005-04-16 15:20:36 -070043#define DRV_NAME "forcedeth"
44
45#include <linux/module.h>
46#include <linux/types.h>
47#include <linux/pci.h>
48#include <linux/interrupt.h>
49#include <linux/netdevice.h>
50#include <linux/etherdevice.h>
51#include <linux/delay.h>
52#include <linux/spinlock.h>
53#include <linux/ethtool.h>
54#include <linux/timer.h>
55#include <linux/skbuff.h>
56#include <linux/mii.h>
57#include <linux/random.h>
58#include <linux/init.h>
Manfred Spraul22c6d142005-04-19 21:17:09 +020059#include <linux/if_vlan.h>
Matthias Gehre910638a2006-03-28 01:56:48 -080060#include <linux/dma-mapping.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070061
62#include <asm/irq.h>
63#include <asm/io.h>
64#include <asm/uaccess.h>
65#include <asm/system.h>
66
67#if 0
68#define dprintk printk
69#else
70#define dprintk(x...) do { } while (0)
71#endif
72
Stephen Hemmingerbea33482007-10-03 16:41:36 -070073#define TX_WORK_PER_LOOP 64
74#define RX_WORK_PER_LOOP 64
Linus Torvalds1da177e2005-04-16 15:20:36 -070075
76/*
77 * Hardware access:
78 */
79
Ayaz Abdulla9c662432008-08-06 12:11:42 -040080#define DEV_NEED_TIMERIRQ 0x000001 /* set the timer irq flag in the irq mask */
81#define DEV_NEED_LINKTIMER 0x000002 /* poll link settings. Relies on the timer irq */
82#define DEV_HAS_LARGEDESC 0x000004 /* device supports jumbo frames and needs packet format 2 */
83#define DEV_HAS_HIGH_DMA 0x000008 /* device supports 64bit dma */
84#define DEV_HAS_CHECKSUM 0x000010 /* device supports tx and rx checksum offloads */
85#define DEV_HAS_VLAN 0x000020 /* device supports vlan tagging and striping */
86#define DEV_HAS_MSI 0x000040 /* device supports MSI */
87#define DEV_HAS_MSI_X 0x000080 /* device supports MSI-X */
88#define DEV_HAS_POWER_CNTRL 0x000100 /* device supports power savings */
89#define DEV_HAS_STATISTICS_V1 0x000200 /* device supports hw statistics version 1 */
Ayaz Abdulla8ed14542009-03-05 08:01:49 +000090#define DEV_HAS_STATISTICS_V2 0x000600 /* device supports hw statistics version 2 */
91#define DEV_HAS_STATISTICS_V3 0x000e00 /* device supports hw statistics version 3 */
Ayaz Abdulla9c662432008-08-06 12:11:42 -040092#define DEV_HAS_TEST_EXTENDED 0x001000 /* device supports extended diagnostic test */
93#define DEV_HAS_MGMT_UNIT 0x002000 /* device supports management unit */
94#define DEV_HAS_CORRECT_MACADDR 0x004000 /* device supports correct mac address order */
95#define DEV_HAS_COLLISION_FIX 0x008000 /* device supports tx collision fix */
96#define DEV_HAS_PAUSEFRAME_TX_V1 0x010000 /* device supports tx pause frames version 1 */
97#define DEV_HAS_PAUSEFRAME_TX_V2 0x020000 /* device supports tx pause frames version 2 */
98#define DEV_HAS_PAUSEFRAME_TX_V3 0x040000 /* device supports tx pause frames version 3 */
99#define DEV_NEED_TX_LIMIT 0x080000 /* device needs to limit tx */
100#define DEV_HAS_GEAR_MODE 0x100000 /* device supports gear mode */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700101
102enum {
103 NvRegIrqStatus = 0x000,
104#define NVREG_IRQSTAT_MIIEVENT 0x040
Ayaz Abdulladaa91a92009-02-07 00:25:00 -0800105#define NVREG_IRQSTAT_MASK 0x83ff
Linus Torvalds1da177e2005-04-16 15:20:36 -0700106 NvRegIrqMask = 0x004,
107#define NVREG_IRQ_RX_ERROR 0x0001
108#define NVREG_IRQ_RX 0x0002
109#define NVREG_IRQ_RX_NOBUF 0x0004
110#define NVREG_IRQ_TX_ERR 0x0008
Manfred Spraulc2dba062005-07-31 18:29:47 +0200111#define NVREG_IRQ_TX_OK 0x0010
Linus Torvalds1da177e2005-04-16 15:20:36 -0700112#define NVREG_IRQ_TIMER 0x0020
113#define NVREG_IRQ_LINK 0x0040
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500114#define NVREG_IRQ_RX_FORCED 0x0080
115#define NVREG_IRQ_TX_FORCED 0x0100
Ayaz Abdulladaa91a92009-02-07 00:25:00 -0800116#define NVREG_IRQ_RECOVER_ERROR 0x8200
Ayaz Abdullaa971c322005-11-11 08:30:38 -0500117#define NVREG_IRQMASK_THROUGHPUT 0x00df
Ayaz Abdulla096a4582007-05-21 20:23:11 -0400118#define NVREG_IRQMASK_CPU 0x0060
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500119#define NVREG_IRQ_TX_ALL (NVREG_IRQ_TX_ERR|NVREG_IRQ_TX_OK|NVREG_IRQ_TX_FORCED)
120#define NVREG_IRQ_RX_ALL (NVREG_IRQ_RX_ERROR|NVREG_IRQ_RX|NVREG_IRQ_RX_NOBUF|NVREG_IRQ_RX_FORCED)
Ayaz Abdullac5cf9102006-10-30 17:32:01 -0500121#define NVREG_IRQ_OTHER (NVREG_IRQ_TIMER|NVREG_IRQ_LINK|NVREG_IRQ_RECOVER_ERROR)
Manfred Spraulc2dba062005-07-31 18:29:47 +0200122
123#define NVREG_IRQ_UNKNOWN (~(NVREG_IRQ_RX_ERROR|NVREG_IRQ_RX|NVREG_IRQ_RX_NOBUF|NVREG_IRQ_TX_ERR| \
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500124 NVREG_IRQ_TX_OK|NVREG_IRQ_TIMER|NVREG_IRQ_LINK|NVREG_IRQ_RX_FORCED| \
Ayaz Abdullac5cf9102006-10-30 17:32:01 -0500125 NVREG_IRQ_TX_FORCED|NVREG_IRQ_RECOVER_ERROR))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700126
127 NvRegUnknownSetupReg6 = 0x008,
128#define NVREG_UNKSETUP6_VAL 3
129
130/*
131 * NVREG_POLL_DEFAULT is the interval length of the timer source on the nic
132 * NVREG_POLL_DEFAULT=97 would result in an interval length of 1 ms
133 */
134 NvRegPollingInterval = 0x00c,
Ayaz Abdulla4e16ed12007-01-23 12:00:56 -0500135#define NVREG_POLL_DEFAULT_THROUGHPUT 970 /* backup tx cleanup if loop max reached */
Ayaz Abdullaa971c322005-11-11 08:30:38 -0500136#define NVREG_POLL_DEFAULT_CPU 13
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500137 NvRegMSIMap0 = 0x020,
138 NvRegMSIMap1 = 0x024,
139 NvRegMSIIrqMask = 0x030,
140#define NVREG_MSI_VECTOR_0_ENABLED 0x01
Linus Torvalds1da177e2005-04-16 15:20:36 -0700141 NvRegMisc1 = 0x080,
Ayaz Abdullaeb91f612006-05-24 18:13:19 -0400142#define NVREG_MISC1_PAUSE_TX 0x01
Linus Torvalds1da177e2005-04-16 15:20:36 -0700143#define NVREG_MISC1_HD 0x02
144#define NVREG_MISC1_FORCE 0x3b0f3c
145
Ayaz Abdulla0a626772008-01-13 16:02:42 -0500146 NvRegMacReset = 0x34,
Ayaz Abdulla86a0f042006-04-24 18:41:31 -0400147#define NVREG_MAC_RESET_ASSERT 0x0F3
Linus Torvalds1da177e2005-04-16 15:20:36 -0700148 NvRegTransmitterControl = 0x084,
149#define NVREG_XMITCTL_START 0x01
Ayaz Abdulla7e680c22006-10-30 17:31:51 -0500150#define NVREG_XMITCTL_MGMT_ST 0x40000000
151#define NVREG_XMITCTL_SYNC_MASK 0x000f0000
152#define NVREG_XMITCTL_SYNC_NOT_READY 0x0
153#define NVREG_XMITCTL_SYNC_PHY_INIT 0x00040000
154#define NVREG_XMITCTL_MGMT_SEMA_MASK 0x00000f00
155#define NVREG_XMITCTL_MGMT_SEMA_FREE 0x0
156#define NVREG_XMITCTL_HOST_SEMA_MASK 0x0000f000
157#define NVREG_XMITCTL_HOST_SEMA_ACQ 0x0000f000
158#define NVREG_XMITCTL_HOST_LOADED 0x00004000
Ayaz Abdullaf35723e2003-02-20 03:03:54 -0500159#define NVREG_XMITCTL_TX_PATH_EN 0x01000000
Ayaz Abdullacac1c522009-02-07 00:23:57 -0800160#define NVREG_XMITCTL_DATA_START 0x00100000
161#define NVREG_XMITCTL_DATA_READY 0x00010000
162#define NVREG_XMITCTL_DATA_ERROR 0x00020000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700163 NvRegTransmitterStatus = 0x088,
164#define NVREG_XMITSTAT_BUSY 0x01
165
166 NvRegPacketFilterFlags = 0x8c,
Ayaz Abdullaeb91f612006-05-24 18:13:19 -0400167#define NVREG_PFF_PAUSE_RX 0x08
168#define NVREG_PFF_ALWAYS 0x7F0000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700169#define NVREG_PFF_PROMISC 0x80
170#define NVREG_PFF_MYADDR 0x20
Ayaz Abdulla9589c772006-06-10 22:48:13 -0400171#define NVREG_PFF_LOOPBACK 0x10
Linus Torvalds1da177e2005-04-16 15:20:36 -0700172
173 NvRegOffloadConfig = 0x90,
174#define NVREG_OFFLOAD_HOMEPHY 0x601
175#define NVREG_OFFLOAD_NORMAL RX_NIC_BUFSIZE
176 NvRegReceiverControl = 0x094,
177#define NVREG_RCVCTL_START 0x01
Ayaz Abdullaf35723e2003-02-20 03:03:54 -0500178#define NVREG_RCVCTL_RX_PATH_EN 0x01000000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700179 NvRegReceiverStatus = 0x98,
180#define NVREG_RCVSTAT_BUSY 0x01
181
Ayaz Abdullaa4336862008-04-18 13:50:43 -0700182 NvRegSlotTime = 0x9c,
183#define NVREG_SLOTTIME_LEGBF_ENABLED 0x80000000
184#define NVREG_SLOTTIME_10_100_FULL 0x00007f00
185#define NVREG_SLOTTIME_1000_FULL 0x0003ff00
186#define NVREG_SLOTTIME_HALF 0x0000ff00
187#define NVREG_SLOTTIME_DEFAULT 0x00007f00
188#define NVREG_SLOTTIME_MASK 0x000000ff
Linus Torvalds1da177e2005-04-16 15:20:36 -0700189
Ayaz Abdulla9744e212006-07-06 16:45:58 -0400190 NvRegTxDeferral = 0xA0,
Ayaz Abdullafd9b5582008-02-05 12:29:49 -0500191#define NVREG_TX_DEFERRAL_DEFAULT 0x15050f
192#define NVREG_TX_DEFERRAL_RGMII_10_100 0x16070f
193#define NVREG_TX_DEFERRAL_RGMII_1000 0x14050f
194#define NVREG_TX_DEFERRAL_RGMII_STRETCH_10 0x16190f
195#define NVREG_TX_DEFERRAL_RGMII_STRETCH_100 0x16300f
196#define NVREG_TX_DEFERRAL_MII_STRETCH 0x152000
Ayaz Abdulla9744e212006-07-06 16:45:58 -0400197 NvRegRxDeferral = 0xA4,
198#define NVREG_RX_DEFERRAL_DEFAULT 0x16
Linus Torvalds1da177e2005-04-16 15:20:36 -0700199 NvRegMacAddrA = 0xA8,
200 NvRegMacAddrB = 0xAC,
201 NvRegMulticastAddrA = 0xB0,
202#define NVREG_MCASTADDRA_FORCE 0x01
203 NvRegMulticastAddrB = 0xB4,
204 NvRegMulticastMaskA = 0xB8,
Ayaz Abdullabb9a4fd2008-01-13 16:03:04 -0500205#define NVREG_MCASTMASKA_NONE 0xffffffff
Linus Torvalds1da177e2005-04-16 15:20:36 -0700206 NvRegMulticastMaskB = 0xBC,
Ayaz Abdullabb9a4fd2008-01-13 16:03:04 -0500207#define NVREG_MCASTMASKB_NONE 0xffff
Linus Torvalds1da177e2005-04-16 15:20:36 -0700208
209 NvRegPhyInterface = 0xC0,
210#define PHY_RGMII 0x10000000
Ayaz Abdullaa4336862008-04-18 13:50:43 -0700211 NvRegBackOffControl = 0xC4,
212#define NVREG_BKOFFCTRL_DEFAULT 0x70000000
213#define NVREG_BKOFFCTRL_SEED_MASK 0x000003ff
214#define NVREG_BKOFFCTRL_SELECT 24
215#define NVREG_BKOFFCTRL_GEAR 12
Linus Torvalds1da177e2005-04-16 15:20:36 -0700216
217 NvRegTxRingPhysAddr = 0x100,
218 NvRegRxRingPhysAddr = 0x104,
219 NvRegRingSizes = 0x108,
220#define NVREG_RINGSZ_TXSHIFT 0
221#define NVREG_RINGSZ_RXSHIFT 16
Ayaz Abdulla5070d342006-07-31 12:05:01 -0400222 NvRegTransmitPoll = 0x10c,
223#define NVREG_TRANSMITPOLL_MAC_ADDR_REV 0x00008000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700224 NvRegLinkSpeed = 0x110,
225#define NVREG_LINKSPEED_FORCE 0x10000
226#define NVREG_LINKSPEED_10 1000
227#define NVREG_LINKSPEED_100 100
228#define NVREG_LINKSPEED_1000 50
229#define NVREG_LINKSPEED_MASK (0xFFF)
230 NvRegUnknownSetupReg5 = 0x130,
231#define NVREG_UNKSETUP5_BIT31 (1<<31)
Ayaz Abdulla95d161c2006-07-06 16:46:25 -0400232 NvRegTxWatermark = 0x13c,
233#define NVREG_TX_WM_DESC1_DEFAULT 0x0200010
234#define NVREG_TX_WM_DESC2_3_DEFAULT 0x1e08000
235#define NVREG_TX_WM_DESC2_3_1000 0xfe08000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700236 NvRegTxRxControl = 0x144,
237#define NVREG_TXRXCTL_KICK 0x0001
238#define NVREG_TXRXCTL_BIT1 0x0002
239#define NVREG_TXRXCTL_BIT2 0x0004
240#define NVREG_TXRXCTL_IDLE 0x0008
241#define NVREG_TXRXCTL_RESET 0x0010
242#define NVREG_TXRXCTL_RXCHECK 0x0400
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -0400243#define NVREG_TXRXCTL_DESC_1 0
Ayaz Abdullad2f78412007-01-09 13:30:02 -0500244#define NVREG_TXRXCTL_DESC_2 0x002100
245#define NVREG_TXRXCTL_DESC_3 0xc02200
Ayaz Abdullaee407b02006-02-04 13:13:17 -0500246#define NVREG_TXRXCTL_VLANSTRIP 0x00040
247#define NVREG_TXRXCTL_VLANINS 0x00080
Ayaz Abdulla0832b252006-02-04 13:13:26 -0500248 NvRegTxRingPhysAddrHigh = 0x148,
249 NvRegRxRingPhysAddrHigh = 0x14C,
Ayaz Abdullaeb91f612006-05-24 18:13:19 -0400250 NvRegTxPauseFrame = 0x170,
Ayaz Abdulla5289b4c2008-02-05 12:30:01 -0500251#define NVREG_TX_PAUSEFRAME_DISABLE 0x0fff0080
252#define NVREG_TX_PAUSEFRAME_ENABLE_V1 0x01800010
253#define NVREG_TX_PAUSEFRAME_ENABLE_V2 0x056003f0
254#define NVREG_TX_PAUSEFRAME_ENABLE_V3 0x09f00880
Ayaz Abdulla9a33e882008-08-06 12:12:34 -0400255 NvRegTxPauseFrameLimit = 0x174,
256#define NVREG_TX_PAUSEFRAMELIMIT_ENABLE 0x00010000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700257 NvRegMIIStatus = 0x180,
258#define NVREG_MIISTAT_ERROR 0x0001
259#define NVREG_MIISTAT_LINKCHANGE 0x0008
Ayaz Abdullaeb798422008-02-04 15:14:04 -0500260#define NVREG_MIISTAT_MASK_RW 0x0007
261#define NVREG_MIISTAT_MASK_ALL 0x000f
Ayaz Abdulla7e680c22006-10-30 17:31:51 -0500262 NvRegMIIMask = 0x184,
263#define NVREG_MII_LINKCHANGE 0x0008
Linus Torvalds1da177e2005-04-16 15:20:36 -0700264
265 NvRegAdapterControl = 0x188,
266#define NVREG_ADAPTCTL_START 0x02
267#define NVREG_ADAPTCTL_LINKUP 0x04
268#define NVREG_ADAPTCTL_PHYVALID 0x40000
269#define NVREG_ADAPTCTL_RUNNING 0x100000
270#define NVREG_ADAPTCTL_PHYSHIFT 24
271 NvRegMIISpeed = 0x18c,
272#define NVREG_MIISPEED_BIT8 (1<<8)
273#define NVREG_MIIDELAY 5
274 NvRegMIIControl = 0x190,
275#define NVREG_MIICTL_INUSE 0x08000
276#define NVREG_MIICTL_WRITE 0x00400
277#define NVREG_MIICTL_ADDRSHIFT 5
278 NvRegMIIData = 0x194,
Ayaz Abdulla9c662432008-08-06 12:11:42 -0400279 NvRegTxUnicast = 0x1a0,
280 NvRegTxMulticast = 0x1a4,
281 NvRegTxBroadcast = 0x1a8,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700282 NvRegWakeUpFlags = 0x200,
283#define NVREG_WAKEUPFLAGS_VAL 0x7770
284#define NVREG_WAKEUPFLAGS_BUSYSHIFT 24
285#define NVREG_WAKEUPFLAGS_ENABLESHIFT 16
286#define NVREG_WAKEUPFLAGS_D3SHIFT 12
287#define NVREG_WAKEUPFLAGS_D2SHIFT 8
288#define NVREG_WAKEUPFLAGS_D1SHIFT 4
289#define NVREG_WAKEUPFLAGS_D0SHIFT 0
290#define NVREG_WAKEUPFLAGS_ACCEPT_MAGPAT 0x01
291#define NVREG_WAKEUPFLAGS_ACCEPT_WAKEUPPAT 0x02
292#define NVREG_WAKEUPFLAGS_ACCEPT_LINKCHANGE 0x04
293#define NVREG_WAKEUPFLAGS_ENABLE 0x1111
294
Ayaz Abdullacac1c522009-02-07 00:23:57 -0800295 NvRegMgmtUnitGetVersion = 0x204,
296#define NVREG_MGMTUNITGETVERSION 0x01
297 NvRegMgmtUnitVersion = 0x208,
298#define NVREG_MGMTUNITVERSION 0x08
Linus Torvalds1da177e2005-04-16 15:20:36 -0700299 NvRegPowerCap = 0x268,
300#define NVREG_POWERCAP_D3SUPP (1<<30)
301#define NVREG_POWERCAP_D2SUPP (1<<26)
302#define NVREG_POWERCAP_D1SUPP (1<<25)
303 NvRegPowerState = 0x26c,
304#define NVREG_POWERSTATE_POWEREDUP 0x8000
305#define NVREG_POWERSTATE_VALID 0x0100
306#define NVREG_POWERSTATE_MASK 0x0003
307#define NVREG_POWERSTATE_D0 0x0000
308#define NVREG_POWERSTATE_D1 0x0001
309#define NVREG_POWERSTATE_D2 0x0002
310#define NVREG_POWERSTATE_D3 0x0003
Ayaz Abdullacac1c522009-02-07 00:23:57 -0800311 NvRegMgmtUnitControl = 0x278,
312#define NVREG_MGMTUNITCONTROL_INUSE 0x20000
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400313 NvRegTxCnt = 0x280,
314 NvRegTxZeroReXmt = 0x284,
315 NvRegTxOneReXmt = 0x288,
316 NvRegTxManyReXmt = 0x28c,
317 NvRegTxLateCol = 0x290,
318 NvRegTxUnderflow = 0x294,
319 NvRegTxLossCarrier = 0x298,
320 NvRegTxExcessDef = 0x29c,
321 NvRegTxRetryErr = 0x2a0,
322 NvRegRxFrameErr = 0x2a4,
323 NvRegRxExtraByte = 0x2a8,
324 NvRegRxLateCol = 0x2ac,
325 NvRegRxRunt = 0x2b0,
326 NvRegRxFrameTooLong = 0x2b4,
327 NvRegRxOverflow = 0x2b8,
328 NvRegRxFCSErr = 0x2bc,
329 NvRegRxFrameAlignErr = 0x2c0,
330 NvRegRxLenErr = 0x2c4,
331 NvRegRxUnicast = 0x2c8,
332 NvRegRxMulticast = 0x2cc,
333 NvRegRxBroadcast = 0x2d0,
334 NvRegTxDef = 0x2d4,
335 NvRegTxFrame = 0x2d8,
336 NvRegRxCnt = 0x2dc,
337 NvRegTxPause = 0x2e0,
338 NvRegRxPause = 0x2e4,
339 NvRegRxDropFrame = 0x2e8,
Ayaz Abdullaee407b02006-02-04 13:13:17 -0500340 NvRegVlanControl = 0x300,
341#define NVREG_VLANCONTROL_ENABLE 0x2000
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500342 NvRegMSIXMap0 = 0x3e0,
343 NvRegMSIXMap1 = 0x3e4,
344 NvRegMSIXIrqStatus = 0x3f0,
Ayaz Abdulla86a0f042006-04-24 18:41:31 -0400345
346 NvRegPowerState2 = 0x600,
Ayaz Abdulla1545e202008-09-22 09:55:35 -0400347#define NVREG_POWERSTATE2_POWERUP_MASK 0x0F15
Ayaz Abdulla86a0f042006-04-24 18:41:31 -0400348#define NVREG_POWERSTATE2_POWERUP_REV_A3 0x0001
Ayaz Abdulla22ae03a2008-07-25 15:31:29 -0400349#define NVREG_POWERSTATE2_PHY_RESET 0x0004
Linus Torvalds1da177e2005-04-16 15:20:36 -0700350};
351
352/* Big endian: should work, but is untested */
353struct ring_desc {
Stephen Hemmingera8bed492006-07-27 18:50:09 -0700354 __le32 buf;
355 __le32 flaglen;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700356};
357
Manfred Spraulee733622005-07-31 18:32:26 +0200358struct ring_desc_ex {
Stephen Hemmingera8bed492006-07-27 18:50:09 -0700359 __le32 bufhigh;
360 __le32 buflow;
361 __le32 txvlan;
362 __le32 flaglen;
Manfred Spraulee733622005-07-31 18:32:26 +0200363};
364
Stephen Hemmingerf82a9352006-07-27 18:50:08 -0700365union ring_type {
Manfred Spraulee733622005-07-31 18:32:26 +0200366 struct ring_desc* orig;
367 struct ring_desc_ex* ex;
Stephen Hemmingerf82a9352006-07-27 18:50:08 -0700368};
Manfred Spraulee733622005-07-31 18:32:26 +0200369
Linus Torvalds1da177e2005-04-16 15:20:36 -0700370#define FLAG_MASK_V1 0xffff0000
371#define FLAG_MASK_V2 0xffffc000
372#define LEN_MASK_V1 (0xffffffff ^ FLAG_MASK_V1)
373#define LEN_MASK_V2 (0xffffffff ^ FLAG_MASK_V2)
374
375#define NV_TX_LASTPACKET (1<<16)
376#define NV_TX_RETRYERROR (1<<19)
Ayaz Abdullaa4336862008-04-18 13:50:43 -0700377#define NV_TX_RETRYCOUNT_MASK (0xF<<20)
Manfred Spraulc2dba062005-07-31 18:29:47 +0200378#define NV_TX_FORCED_INTERRUPT (1<<24)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700379#define NV_TX_DEFERRED (1<<26)
380#define NV_TX_CARRIERLOST (1<<27)
381#define NV_TX_LATECOLLISION (1<<28)
382#define NV_TX_UNDERFLOW (1<<29)
383#define NV_TX_ERROR (1<<30)
384#define NV_TX_VALID (1<<31)
385
386#define NV_TX2_LASTPACKET (1<<29)
387#define NV_TX2_RETRYERROR (1<<18)
Ayaz Abdullaa4336862008-04-18 13:50:43 -0700388#define NV_TX2_RETRYCOUNT_MASK (0xF<<19)
Manfred Spraulc2dba062005-07-31 18:29:47 +0200389#define NV_TX2_FORCED_INTERRUPT (1<<30)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700390#define NV_TX2_DEFERRED (1<<25)
391#define NV_TX2_CARRIERLOST (1<<26)
392#define NV_TX2_LATECOLLISION (1<<27)
393#define NV_TX2_UNDERFLOW (1<<28)
394/* error and valid are the same for both */
395#define NV_TX2_ERROR (1<<30)
396#define NV_TX2_VALID (1<<31)
Ayaz Abdullaac9c1892005-10-26 00:51:24 -0400397#define NV_TX2_TSO (1<<28)
398#define NV_TX2_TSO_SHIFT 14
Ayaz Abdullafa454592006-01-05 22:45:45 -0800399#define NV_TX2_TSO_MAX_SHIFT 14
400#define NV_TX2_TSO_MAX_SIZE (1<<NV_TX2_TSO_MAX_SHIFT)
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -0400401#define NV_TX2_CHECKSUM_L3 (1<<27)
402#define NV_TX2_CHECKSUM_L4 (1<<26)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700403
Ayaz Abdullaee407b02006-02-04 13:13:17 -0500404#define NV_TX3_VLAN_TAG_PRESENT (1<<18)
405
Linus Torvalds1da177e2005-04-16 15:20:36 -0700406#define NV_RX_DESCRIPTORVALID (1<<16)
407#define NV_RX_MISSEDFRAME (1<<17)
408#define NV_RX_SUBSTRACT1 (1<<18)
409#define NV_RX_ERROR1 (1<<23)
410#define NV_RX_ERROR2 (1<<24)
411#define NV_RX_ERROR3 (1<<25)
412#define NV_RX_ERROR4 (1<<26)
413#define NV_RX_CRCERR (1<<27)
414#define NV_RX_OVERFLOW (1<<28)
415#define NV_RX_FRAMINGERR (1<<29)
416#define NV_RX_ERROR (1<<30)
417#define NV_RX_AVAIL (1<<31)
Ayaz Abdulla1ef68412008-08-06 12:11:03 -0400418#define NV_RX_ERROR_MASK (NV_RX_ERROR1|NV_RX_ERROR2|NV_RX_ERROR3|NV_RX_ERROR4|NV_RX_CRCERR|NV_RX_OVERFLOW|NV_RX_FRAMINGERR)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700419
420#define NV_RX2_CHECKSUMMASK (0x1C000000)
Ayaz Abdullabfaffe82008-01-13 16:02:55 -0500421#define NV_RX2_CHECKSUM_IP (0x10000000)
422#define NV_RX2_CHECKSUM_IP_TCP (0x14000000)
423#define NV_RX2_CHECKSUM_IP_UDP (0x18000000)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700424#define NV_RX2_DESCRIPTORVALID (1<<29)
425#define NV_RX2_SUBSTRACT1 (1<<25)
426#define NV_RX2_ERROR1 (1<<18)
427#define NV_RX2_ERROR2 (1<<19)
428#define NV_RX2_ERROR3 (1<<20)
429#define NV_RX2_ERROR4 (1<<21)
430#define NV_RX2_CRCERR (1<<22)
431#define NV_RX2_OVERFLOW (1<<23)
432#define NV_RX2_FRAMINGERR (1<<24)
433/* error and avail are the same for both */
434#define NV_RX2_ERROR (1<<30)
435#define NV_RX2_AVAIL (1<<31)
Ayaz Abdulla1ef68412008-08-06 12:11:03 -0400436#define NV_RX2_ERROR_MASK (NV_RX2_ERROR1|NV_RX2_ERROR2|NV_RX2_ERROR3|NV_RX2_ERROR4|NV_RX2_CRCERR|NV_RX2_OVERFLOW|NV_RX2_FRAMINGERR)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700437
Ayaz Abdullaee407b02006-02-04 13:13:17 -0500438#define NV_RX3_VLAN_TAG_PRESENT (1<<16)
439#define NV_RX3_VLAN_TAG_MASK (0x0000FFFF)
440
Linus Torvalds1da177e2005-04-16 15:20:36 -0700441/* Miscelaneous hardware related defines: */
Ayaz Abdulla86a0f042006-04-24 18:41:31 -0400442#define NV_PCI_REGSZ_VER1 0x270
Ayaz Abdulla57fff692007-01-23 12:27:00 -0500443#define NV_PCI_REGSZ_VER2 0x2d4
444#define NV_PCI_REGSZ_VER3 0x604
Tobias Diedrich1a1ca862008-05-18 15:03:44 +0200445#define NV_PCI_REGSZ_MAX 0x604
Linus Torvalds1da177e2005-04-16 15:20:36 -0700446
447/* various timeout delays: all in usec */
448#define NV_TXRX_RESET_DELAY 4
449#define NV_TXSTOP_DELAY1 10
450#define NV_TXSTOP_DELAY1MAX 500000
451#define NV_TXSTOP_DELAY2 100
452#define NV_RXSTOP_DELAY1 10
453#define NV_RXSTOP_DELAY1MAX 500000
454#define NV_RXSTOP_DELAY2 100
455#define NV_SETUP5_DELAY 5
456#define NV_SETUP5_DELAYMAX 50000
457#define NV_POWERUP_DELAY 5
458#define NV_POWERUP_DELAYMAX 5000
459#define NV_MIIBUSY_DELAY 50
460#define NV_MIIPHY_DELAY 10
461#define NV_MIIPHY_DELAYMAX 10000
Ayaz Abdulla86a0f042006-04-24 18:41:31 -0400462#define NV_MAC_RESET_DELAY 64
Linus Torvalds1da177e2005-04-16 15:20:36 -0700463
464#define NV_WAKEUPPATTERNS 5
465#define NV_WAKEUPMASKENTRIES 4
466
467/* General driver defaults */
468#define NV_WATCHDOG_TIMEO (5*HZ)
469
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -0400470#define RX_RING_DEFAULT 128
471#define TX_RING_DEFAULT 256
472#define RX_RING_MIN 128
473#define TX_RING_MIN 64
474#define RING_MAX_DESC_VER_1 1024
475#define RING_MAX_DESC_VER_2_3 16384
Linus Torvalds1da177e2005-04-16 15:20:36 -0700476
477/* rx/tx mac addr + type + vlan + align + slack*/
Manfred Sprauld81c0982005-07-31 18:20:30 +0200478#define NV_RX_HEADERS (64)
479/* even more slack. */
480#define NV_RX_ALLOC_PAD (64)
481
482/* maximum mtu size */
483#define NV_PKTLIMIT_1 ETH_DATA_LEN /* hard limit not known */
484#define NV_PKTLIMIT_2 9100 /* Actual limit according to NVidia: 9202 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700485
486#define OOM_REFILL (1+HZ/20)
487#define POLL_WAIT (1+HZ/100)
488#define LINK_TIMEOUT (3*HZ)
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400489#define STATS_INTERVAL (10*HZ)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700490
Jeff Garzikf3b197a2006-05-26 21:39:03 -0400491/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700492 * desc_ver values:
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -0400493 * The nic supports three different descriptor types:
494 * - DESC_VER_1: Original
495 * - DESC_VER_2: support for jumbo frames.
496 * - DESC_VER_3: 64-bit format.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700497 */
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -0400498#define DESC_VER_1 1
499#define DESC_VER_2 2
500#define DESC_VER_3 3
Linus Torvalds1da177e2005-04-16 15:20:36 -0700501
502/* PHY defines */
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -0400503#define PHY_OUI_MARVELL 0x5043
504#define PHY_OUI_CICADA 0x03f1
505#define PHY_OUI_VITESSE 0x01c1
506#define PHY_OUI_REALTEK 0x0732
507#define PHY_OUI_REALTEK2 0x0020
Linus Torvalds1da177e2005-04-16 15:20:36 -0700508#define PHYID1_OUI_MASK 0x03ff
509#define PHYID1_OUI_SHFT 6
510#define PHYID2_OUI_MASK 0xfc00
511#define PHYID2_OUI_SHFT 10
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -0400512#define PHYID2_MODEL_MASK 0x03f0
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -0400513#define PHY_MODEL_REALTEK_8211 0x0110
514#define PHY_REV_MASK 0x0001
515#define PHY_REV_REALTEK_8211B 0x0000
516#define PHY_REV_REALTEK_8211C 0x0001
517#define PHY_MODEL_REALTEK_8201 0x0200
518#define PHY_MODEL_MARVELL_E3016 0x0220
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -0400519#define PHY_MARVELL_E3016_INITMASK 0x0300
Ayaz Abdulla14a67f32007-07-15 06:50:28 -0400520#define PHY_CICADA_INIT1 0x0f000
521#define PHY_CICADA_INIT2 0x0e00
522#define PHY_CICADA_INIT3 0x01000
523#define PHY_CICADA_INIT4 0x0200
524#define PHY_CICADA_INIT5 0x0004
525#define PHY_CICADA_INIT6 0x02000
Ayaz Abdullad215d8a2007-07-15 06:50:53 -0400526#define PHY_VITESSE_INIT_REG1 0x1f
527#define PHY_VITESSE_INIT_REG2 0x10
528#define PHY_VITESSE_INIT_REG3 0x11
529#define PHY_VITESSE_INIT_REG4 0x12
530#define PHY_VITESSE_INIT_MSK1 0xc
531#define PHY_VITESSE_INIT_MSK2 0x0180
532#define PHY_VITESSE_INIT1 0x52b5
533#define PHY_VITESSE_INIT2 0xaf8a
534#define PHY_VITESSE_INIT3 0x8
535#define PHY_VITESSE_INIT4 0x8f8a
536#define PHY_VITESSE_INIT5 0xaf86
537#define PHY_VITESSE_INIT6 0x8f86
538#define PHY_VITESSE_INIT7 0xaf82
539#define PHY_VITESSE_INIT8 0x0100
540#define PHY_VITESSE_INIT9 0x8f82
541#define PHY_VITESSE_INIT10 0x0
Ayaz Abdullac5e3ae82007-07-15 06:51:03 -0400542#define PHY_REALTEK_INIT_REG1 0x1f
543#define PHY_REALTEK_INIT_REG2 0x19
544#define PHY_REALTEK_INIT_REG3 0x13
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -0400545#define PHY_REALTEK_INIT_REG4 0x14
546#define PHY_REALTEK_INIT_REG5 0x18
547#define PHY_REALTEK_INIT_REG6 0x11
Ayaz Abdulla22ae03a2008-07-25 15:31:29 -0400548#define PHY_REALTEK_INIT_REG7 0x01
Ayaz Abdullac5e3ae82007-07-15 06:51:03 -0400549#define PHY_REALTEK_INIT1 0x0000
550#define PHY_REALTEK_INIT2 0x8e00
551#define PHY_REALTEK_INIT3 0x0001
552#define PHY_REALTEK_INIT4 0xad17
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -0400553#define PHY_REALTEK_INIT5 0xfb54
554#define PHY_REALTEK_INIT6 0xf5c7
555#define PHY_REALTEK_INIT7 0x1000
556#define PHY_REALTEK_INIT8 0x0003
Ayaz Abdulla22ae03a2008-07-25 15:31:29 -0400557#define PHY_REALTEK_INIT9 0x0008
558#define PHY_REALTEK_INIT10 0x0005
559#define PHY_REALTEK_INIT11 0x0200
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -0400560#define PHY_REALTEK_INIT_MSK1 0x0003
Ayaz Abdullad215d8a2007-07-15 06:50:53 -0400561
Linus Torvalds1da177e2005-04-16 15:20:36 -0700562#define PHY_GIGABIT 0x0100
563
564#define PHY_TIMEOUT 0x1
565#define PHY_ERROR 0x2
566
567#define PHY_100 0x1
568#define PHY_1000 0x2
569#define PHY_HALF 0x100
570
Ayaz Abdullaeb91f612006-05-24 18:13:19 -0400571#define NV_PAUSEFRAME_RX_CAPABLE 0x0001
572#define NV_PAUSEFRAME_TX_CAPABLE 0x0002
573#define NV_PAUSEFRAME_RX_ENABLE 0x0004
574#define NV_PAUSEFRAME_TX_ENABLE 0x0008
Ayaz Abdullab6d07732006-06-10 22:47:42 -0400575#define NV_PAUSEFRAME_RX_REQ 0x0010
576#define NV_PAUSEFRAME_TX_REQ 0x0020
577#define NV_PAUSEFRAME_AUTONEG 0x0040
Linus Torvalds1da177e2005-04-16 15:20:36 -0700578
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500579/* MSI/MSI-X defines */
580#define NV_MSI_X_MAX_VECTORS 8
581#define NV_MSI_X_VECTORS_MASK 0x000f
582#define NV_MSI_CAPABLE 0x0010
583#define NV_MSI_X_CAPABLE 0x0020
584#define NV_MSI_ENABLED 0x0040
585#define NV_MSI_X_ENABLED 0x0080
586
587#define NV_MSI_X_VECTOR_ALL 0x0
588#define NV_MSI_X_VECTOR_RX 0x0
589#define NV_MSI_X_VECTOR_TX 0x1
590#define NV_MSI_X_VECTOR_OTHER 0x2
Linus Torvalds1da177e2005-04-16 15:20:36 -0700591
Ayaz Abdullab6e44052009-02-07 00:24:15 -0800592#define NV_MSI_PRIV_OFFSET 0x68
593#define NV_MSI_PRIV_VALUE 0xffffffff
594
Ayaz Abdullab2976d22008-02-04 15:13:59 -0500595#define NV_RESTART_TX 0x1
596#define NV_RESTART_RX 0x2
597
Ayaz Abdulla3b446c32008-03-10 14:58:21 -0500598#define NV_TX_LIMIT_COUNT 16
599
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400600/* statistics */
601struct nv_ethtool_str {
602 char name[ETH_GSTRING_LEN];
603};
604
605static const struct nv_ethtool_str nv_estats_str[] = {
606 { "tx_bytes" },
607 { "tx_zero_rexmt" },
608 { "tx_one_rexmt" },
609 { "tx_many_rexmt" },
610 { "tx_late_collision" },
611 { "tx_fifo_errors" },
612 { "tx_carrier_errors" },
613 { "tx_excess_deferral" },
614 { "tx_retry_error" },
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400615 { "rx_frame_error" },
616 { "rx_extra_byte" },
617 { "rx_late_collision" },
618 { "rx_runt" },
619 { "rx_frame_too_long" },
620 { "rx_over_errors" },
621 { "rx_crc_errors" },
622 { "rx_frame_align_error" },
623 { "rx_length_error" },
624 { "rx_unicast" },
625 { "rx_multicast" },
626 { "rx_broadcast" },
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400627 { "rx_packets" },
Ayaz Abdulla57fff692007-01-23 12:27:00 -0500628 { "rx_errors_total" },
629 { "tx_errors_total" },
630
631 /* version 2 stats */
632 { "tx_deferral" },
633 { "tx_packets" },
634 { "rx_bytes" },
635 { "tx_pause" },
636 { "rx_pause" },
Ayaz Abdulla9c662432008-08-06 12:11:42 -0400637 { "rx_drop_frame" },
638
639 /* version 3 stats */
640 { "tx_unicast" },
641 { "tx_multicast" },
642 { "tx_broadcast" }
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400643};
644
645struct nv_ethtool_stats {
646 u64 tx_bytes;
647 u64 tx_zero_rexmt;
648 u64 tx_one_rexmt;
649 u64 tx_many_rexmt;
650 u64 tx_late_collision;
651 u64 tx_fifo_errors;
652 u64 tx_carrier_errors;
653 u64 tx_excess_deferral;
654 u64 tx_retry_error;
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400655 u64 rx_frame_error;
656 u64 rx_extra_byte;
657 u64 rx_late_collision;
658 u64 rx_runt;
659 u64 rx_frame_too_long;
660 u64 rx_over_errors;
661 u64 rx_crc_errors;
662 u64 rx_frame_align_error;
663 u64 rx_length_error;
664 u64 rx_unicast;
665 u64 rx_multicast;
666 u64 rx_broadcast;
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400667 u64 rx_packets;
668 u64 rx_errors_total;
Ayaz Abdulla57fff692007-01-23 12:27:00 -0500669 u64 tx_errors_total;
670
671 /* version 2 stats */
672 u64 tx_deferral;
673 u64 tx_packets;
674 u64 rx_bytes;
675 u64 tx_pause;
676 u64 rx_pause;
677 u64 rx_drop_frame;
Ayaz Abdulla9c662432008-08-06 12:11:42 -0400678
679 /* version 3 stats */
680 u64 tx_unicast;
681 u64 tx_multicast;
682 u64 tx_broadcast;
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400683};
684
Ayaz Abdulla9c662432008-08-06 12:11:42 -0400685#define NV_DEV_STATISTICS_V3_COUNT (sizeof(struct nv_ethtool_stats)/sizeof(u64))
686#define NV_DEV_STATISTICS_V2_COUNT (NV_DEV_STATISTICS_V3_COUNT - 3)
Ayaz Abdulla57fff692007-01-23 12:27:00 -0500687#define NV_DEV_STATISTICS_V1_COUNT (NV_DEV_STATISTICS_V2_COUNT - 6)
688
Ayaz Abdulla9589c772006-06-10 22:48:13 -0400689/* diagnostics */
690#define NV_TEST_COUNT_BASE 3
691#define NV_TEST_COUNT_EXTENDED 4
692
693static const struct nv_ethtool_str nv_etests_str[] = {
694 { "link (online/offline)" },
695 { "register (offline) " },
696 { "interrupt (offline) " },
697 { "loopback (offline) " }
698};
699
700struct register_test {
Al Viro5bb7ea22007-12-09 16:06:41 +0000701 __u32 reg;
702 __u32 mask;
Ayaz Abdulla9589c772006-06-10 22:48:13 -0400703};
704
705static const struct register_test nv_registers_test[] = {
706 { NvRegUnknownSetupReg6, 0x01 },
707 { NvRegMisc1, 0x03c },
708 { NvRegOffloadConfig, 0x03ff },
709 { NvRegMulticastAddrA, 0xffffffff },
Ayaz Abdulla95d161c2006-07-06 16:46:25 -0400710 { NvRegTxWatermark, 0x0ff },
Ayaz Abdulla9589c772006-06-10 22:48:13 -0400711 { NvRegWakeUpFlags, 0x07777 },
712 { 0,0 }
713};
714
Ayaz Abdulla761fcd92007-01-09 13:30:07 -0500715struct nv_skb_map {
716 struct sk_buff *skb;
717 dma_addr_t dma;
718 unsigned int dma_len;
Ayaz Abdulla3b446c32008-03-10 14:58:21 -0500719 struct ring_desc_ex *first_tx_desc;
720 struct nv_skb_map *next_tx_ctx;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -0500721};
722
Linus Torvalds1da177e2005-04-16 15:20:36 -0700723/*
724 * SMP locking:
Wang Chenb74ca3a2008-12-08 01:14:16 -0800725 * All hardware access under netdev_priv(dev)->lock, except the performance
Linus Torvalds1da177e2005-04-16 15:20:36 -0700726 * critical parts:
727 * - rx is (pseudo-) lockless: it relies on the single-threading provided
728 * by the arch code for interrupts.
Herbert Xu932ff272006-06-09 12:20:56 -0700729 * - tx setup is lockless: it relies on netif_tx_lock. Actual submission
Wang Chenb74ca3a2008-12-08 01:14:16 -0800730 * needs netdev_priv(dev)->lock :-(
Herbert Xu932ff272006-06-09 12:20:56 -0700731 * - set_multicast_list: preparation lockless, relies on netif_tx_lock.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700732 */
733
734/* in dev: base, irq */
735struct fe_priv {
736 spinlock_t lock;
737
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700738 struct net_device *dev;
739 struct napi_struct napi;
740
Linus Torvalds1da177e2005-04-16 15:20:36 -0700741 /* General data:
742 * Locking: spin_lock(&np->lock); */
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400743 struct nv_ethtool_stats estats;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700744 int in_shutdown;
745 u32 linkspeed;
746 int duplex;
747 int autoneg;
748 int fixed_mode;
749 int phyaddr;
750 int wolenabled;
751 unsigned int phy_oui;
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -0400752 unsigned int phy_model;
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -0400753 unsigned int phy_rev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700754 u16 gigabit;
Ayaz Abdulla9589c772006-06-10 22:48:13 -0400755 int intr_test;
Ayaz Abdullac5cf9102006-10-30 17:32:01 -0500756 int recover_error;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700757
758 /* General data: RO fields */
759 dma_addr_t ring_addr;
760 struct pci_dev *pci_dev;
761 u32 orig_mac[2];
Ayaz Abdulla582806b2009-03-05 08:02:03 +0000762 u32 events;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700763 u32 irqmask;
764 u32 desc_ver;
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -0400765 u32 txrxctl_bits;
Ayaz Abdullaee407b02006-02-04 13:13:17 -0500766 u32 vlanctl_bits;
Ayaz Abdulla86a0f042006-04-24 18:41:31 -0400767 u32 driver_data;
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -0400768 u32 device_id;
Ayaz Abdulla86a0f042006-04-24 18:41:31 -0400769 u32 register_size;
Ayaz Abdullaf2ad2d92006-08-24 17:35:41 -0400770 int rx_csum;
Ayaz Abdulla7e680c22006-10-30 17:31:51 -0500771 u32 mac_in_use;
Ayaz Abdullacac1c522009-02-07 00:23:57 -0800772 int mgmt_version;
773 int mgmt_sema;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700774
775 void __iomem *base;
776
777 /* rx specific fields.
778 * Locking: Within irq hander or disable_irq+spin_lock(&np->lock);
779 */
Ayaz Abdulla761fcd92007-01-09 13:30:07 -0500780 union ring_type get_rx, put_rx, first_rx, last_rx;
781 struct nv_skb_map *get_rx_ctx, *put_rx_ctx;
782 struct nv_skb_map *first_rx_ctx, *last_rx_ctx;
783 struct nv_skb_map *rx_skb;
784
Stephen Hemmingerf82a9352006-07-27 18:50:08 -0700785 union ring_type rx_ring;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700786 unsigned int rx_buf_sz;
Manfred Sprauld81c0982005-07-31 18:20:30 +0200787 unsigned int pkt_limit;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700788 struct timer_list oom_kick;
789 struct timer_list nic_poll;
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400790 struct timer_list stats_poll;
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500791 u32 nic_poll_irq;
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -0400792 int rx_ring_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700793
794 /* media detection workaround.
795 * Locking: Within irq hander or disable_irq+spin_lock(&np->lock);
796 */
797 int need_linktimer;
798 unsigned long link_timeout;
799 /*
800 * tx specific fields.
801 */
Ayaz Abdulla761fcd92007-01-09 13:30:07 -0500802 union ring_type get_tx, put_tx, first_tx, last_tx;
803 struct nv_skb_map *get_tx_ctx, *put_tx_ctx;
804 struct nv_skb_map *first_tx_ctx, *last_tx_ctx;
805 struct nv_skb_map *tx_skb;
806
Stephen Hemmingerf82a9352006-07-27 18:50:08 -0700807 union ring_type tx_ring;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700808 u32 tx_flags;
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -0400809 int tx_ring_size;
Ayaz Abdulla3b446c32008-03-10 14:58:21 -0500810 int tx_limit;
811 u32 tx_pkts_in_progress;
812 struct nv_skb_map *tx_change_owner;
813 struct nv_skb_map *tx_end_flip;
Ayaz Abdullaaaa37d22007-01-21 18:10:42 -0500814 int tx_stop;
Ayaz Abdullaee407b02006-02-04 13:13:17 -0500815
816 /* vlan fields */
817 struct vlan_group *vlangrp;
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500818
819 /* msi/msi-x fields */
820 u32 msi_flags;
821 struct msix_entry msi_x_entry[NV_MSI_X_MAX_VECTORS];
Ayaz Abdullaeb91f612006-05-24 18:13:19 -0400822
823 /* flow control */
824 u32 pause_flags;
Tobias Diedrich1a1ca862008-05-18 15:03:44 +0200825
826 /* power saved state */
827 u32 saved_config_space[NV_PCI_REGSZ_MAX/4];
Yinghai Luddb213f2009-02-06 01:29:23 -0800828
829 /* for different msi-x irq type */
830 char name_rx[IFNAMSIZ + 3]; /* -rx */
831 char name_tx[IFNAMSIZ + 3]; /* -tx */
832 char name_other[IFNAMSIZ + 6]; /* -other */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700833};
834
835/*
836 * Maximum number of loops until we assume that a bit in the irq mask
837 * is stuck. Overridable with module param.
838 */
Joe Kortydccd5472008-10-29 14:22:16 -0700839static int max_interrupt_work = 15;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700840
Ayaz Abdullaa971c322005-11-11 08:30:38 -0500841/*
842 * Optimization can be either throuput mode or cpu mode
Jeff Garzikf3b197a2006-05-26 21:39:03 -0400843 *
Ayaz Abdullaa971c322005-11-11 08:30:38 -0500844 * Throughput Mode: Every tx and rx packet will generate an interrupt.
845 * CPU Mode: Interrupts are controlled by a timer.
846 */
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -0400847enum {
848 NV_OPTIMIZATION_MODE_THROUGHPUT,
849 NV_OPTIMIZATION_MODE_CPU
850};
Ayaz Abdullaa971c322005-11-11 08:30:38 -0500851static int optimization_mode = NV_OPTIMIZATION_MODE_THROUGHPUT;
852
853/*
854 * Poll interval for timer irq
855 *
856 * This interval determines how frequent an interrupt is generated.
857 * The is value is determined by [(time_in_micro_secs * 100) / (2^10)]
858 * Min = 0, and Max = 65535
859 */
860static int poll_interval = -1;
861
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500862/*
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -0400863 * MSI interrupts
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500864 */
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -0400865enum {
866 NV_MSI_INT_DISABLED,
867 NV_MSI_INT_ENABLED
868};
869static int msi = NV_MSI_INT_ENABLED;
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500870
871/*
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -0400872 * MSIX interrupts
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500873 */
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -0400874enum {
875 NV_MSIX_INT_DISABLED,
876 NV_MSIX_INT_ENABLED
877};
Yinghai Lu39482792009-02-06 01:31:12 -0800878static int msix = NV_MSIX_INT_ENABLED;
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -0400879
880/*
881 * DMA 64bit
882 */
883enum {
884 NV_DMA_64BIT_DISABLED,
885 NV_DMA_64BIT_ENABLED
886};
887static int dma_64bit = NV_DMA_64BIT_ENABLED;
Ayaz Abdullad33a73c82006-02-04 13:13:31 -0500888
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -0400889/*
890 * Crossover Detection
891 * Realtek 8201 phy + some OEM boards do not work properly.
892 */
893enum {
894 NV_CROSSOVER_DETECTION_DISABLED,
895 NV_CROSSOVER_DETECTION_ENABLED
896};
897static int phy_cross = NV_CROSSOVER_DETECTION_DISABLED;
898
Linus Torvalds1da177e2005-04-16 15:20:36 -0700899static inline struct fe_priv *get_nvpriv(struct net_device *dev)
900{
901 return netdev_priv(dev);
902}
903
904static inline u8 __iomem *get_hwbase(struct net_device *dev)
905{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -0400906 return ((struct fe_priv *)netdev_priv(dev))->base;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700907}
908
909static inline void pci_push(u8 __iomem *base)
910{
911 /* force out pending posted writes */
912 readl(base);
913}
914
915static inline u32 nv_descr_getlength(struct ring_desc *prd, u32 v)
916{
Stephen Hemmingerf82a9352006-07-27 18:50:08 -0700917 return le32_to_cpu(prd->flaglen)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700918 & ((v == DESC_VER_1) ? LEN_MASK_V1 : LEN_MASK_V2);
919}
920
Manfred Spraulee733622005-07-31 18:32:26 +0200921static inline u32 nv_descr_getlength_ex(struct ring_desc_ex *prd, u32 v)
922{
Stephen Hemmingerf82a9352006-07-27 18:50:08 -0700923 return le32_to_cpu(prd->flaglen) & LEN_MASK_V2;
Manfred Spraulee733622005-07-31 18:32:26 +0200924}
925
Jeff Garzik36b30ea2007-10-16 01:40:30 -0400926static bool nv_optimized(struct fe_priv *np)
927{
928 if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2)
929 return false;
930 return true;
931}
932
Linus Torvalds1da177e2005-04-16 15:20:36 -0700933static int reg_delay(struct net_device *dev, int offset, u32 mask, u32 target,
934 int delay, int delaymax, const char *msg)
935{
936 u8 __iomem *base = get_hwbase(dev);
937
938 pci_push(base);
939 do {
940 udelay(delay);
941 delaymax -= delay;
942 if (delaymax < 0) {
943 if (msg)
Stephen Hemminger6a64cd62009-02-26 10:19:35 +0000944 printk("%s", msg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700945 return 1;
946 }
947 } while ((readl(base + offset) & mask) != target);
948 return 0;
949}
950
Ayaz Abdulla0832b252006-02-04 13:13:26 -0500951#define NV_SETUP_RX_RING 0x01
952#define NV_SETUP_TX_RING 0x02
953
Al Viro5bb7ea22007-12-09 16:06:41 +0000954static inline u32 dma_low(dma_addr_t addr)
955{
956 return addr;
957}
958
959static inline u32 dma_high(dma_addr_t addr)
960{
961 return addr>>31>>1; /* 0 if 32bit, shift down by 32 if 64bit */
962}
963
Ayaz Abdulla0832b252006-02-04 13:13:26 -0500964static void setup_hw_rings(struct net_device *dev, int rxtx_flags)
965{
966 struct fe_priv *np = get_nvpriv(dev);
967 u8 __iomem *base = get_hwbase(dev);
968
Jeff Garzik36b30ea2007-10-16 01:40:30 -0400969 if (!nv_optimized(np)) {
Ayaz Abdulla0832b252006-02-04 13:13:26 -0500970 if (rxtx_flags & NV_SETUP_RX_RING) {
Al Viro5bb7ea22007-12-09 16:06:41 +0000971 writel(dma_low(np->ring_addr), base + NvRegRxRingPhysAddr);
Ayaz Abdulla0832b252006-02-04 13:13:26 -0500972 }
973 if (rxtx_flags & NV_SETUP_TX_RING) {
Al Viro5bb7ea22007-12-09 16:06:41 +0000974 writel(dma_low(np->ring_addr + np->rx_ring_size*sizeof(struct ring_desc)), base + NvRegTxRingPhysAddr);
Ayaz Abdulla0832b252006-02-04 13:13:26 -0500975 }
976 } else {
977 if (rxtx_flags & NV_SETUP_RX_RING) {
Al Viro5bb7ea22007-12-09 16:06:41 +0000978 writel(dma_low(np->ring_addr), base + NvRegRxRingPhysAddr);
979 writel(dma_high(np->ring_addr), base + NvRegRxRingPhysAddrHigh);
Ayaz Abdulla0832b252006-02-04 13:13:26 -0500980 }
981 if (rxtx_flags & NV_SETUP_TX_RING) {
Al Viro5bb7ea22007-12-09 16:06:41 +0000982 writel(dma_low(np->ring_addr + np->rx_ring_size*sizeof(struct ring_desc_ex)), base + NvRegTxRingPhysAddr);
983 writel(dma_high(np->ring_addr + np->rx_ring_size*sizeof(struct ring_desc_ex)), base + NvRegTxRingPhysAddrHigh);
Ayaz Abdulla0832b252006-02-04 13:13:26 -0500984 }
985 }
986}
987
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -0400988static void free_rings(struct net_device *dev)
989{
990 struct fe_priv *np = get_nvpriv(dev);
991
Jeff Garzik36b30ea2007-10-16 01:40:30 -0400992 if (!nv_optimized(np)) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -0700993 if (np->rx_ring.orig)
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -0400994 pci_free_consistent(np->pci_dev, sizeof(struct ring_desc) * (np->rx_ring_size + np->tx_ring_size),
995 np->rx_ring.orig, np->ring_addr);
996 } else {
997 if (np->rx_ring.ex)
998 pci_free_consistent(np->pci_dev, sizeof(struct ring_desc_ex) * (np->rx_ring_size + np->tx_ring_size),
999 np->rx_ring.ex, np->ring_addr);
1000 }
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001001 if (np->rx_skb)
1002 kfree(np->rx_skb);
1003 if (np->tx_skb)
1004 kfree(np->tx_skb);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04001005}
1006
Ayaz Abdulla84b39322006-05-20 14:59:48 -07001007static int using_multi_irqs(struct net_device *dev)
1008{
1009 struct fe_priv *np = get_nvpriv(dev);
1010
1011 if (!(np->msi_flags & NV_MSI_X_ENABLED) ||
1012 ((np->msi_flags & NV_MSI_X_ENABLED) &&
1013 ((np->msi_flags & NV_MSI_X_VECTORS_MASK) == 0x1)))
1014 return 0;
1015 else
1016 return 1;
1017}
1018
1019static void nv_enable_irq(struct net_device *dev)
1020{
1021 struct fe_priv *np = get_nvpriv(dev);
1022
1023 if (!using_multi_irqs(dev)) {
1024 if (np->msi_flags & NV_MSI_X_ENABLED)
1025 enable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector);
1026 else
Manfred Spraula7475902007-10-17 21:52:33 +02001027 enable_irq(np->pci_dev->irq);
Ayaz Abdulla84b39322006-05-20 14:59:48 -07001028 } else {
1029 enable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector);
1030 enable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector);
1031 enable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_OTHER].vector);
1032 }
1033}
1034
1035static void nv_disable_irq(struct net_device *dev)
1036{
1037 struct fe_priv *np = get_nvpriv(dev);
1038
1039 if (!using_multi_irqs(dev)) {
1040 if (np->msi_flags & NV_MSI_X_ENABLED)
1041 disable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector);
1042 else
Manfred Spraula7475902007-10-17 21:52:33 +02001043 disable_irq(np->pci_dev->irq);
Ayaz Abdulla84b39322006-05-20 14:59:48 -07001044 } else {
1045 disable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector);
1046 disable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector);
1047 disable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_OTHER].vector);
1048 }
1049}
1050
1051/* In MSIX mode, a write to irqmask behaves as XOR */
1052static void nv_enable_hw_interrupts(struct net_device *dev, u32 mask)
1053{
1054 u8 __iomem *base = get_hwbase(dev);
1055
1056 writel(mask, base + NvRegIrqMask);
1057}
1058
1059static void nv_disable_hw_interrupts(struct net_device *dev, u32 mask)
1060{
1061 struct fe_priv *np = get_nvpriv(dev);
1062 u8 __iomem *base = get_hwbase(dev);
1063
1064 if (np->msi_flags & NV_MSI_X_ENABLED) {
1065 writel(mask, base + NvRegIrqMask);
1066 } else {
1067 if (np->msi_flags & NV_MSI_ENABLED)
1068 writel(0, base + NvRegMSIIrqMask);
1069 writel(0, base + NvRegIrqMask);
1070 }
1071}
1072
Ayaz Abdulla08d93572009-03-05 08:01:55 +00001073static void nv_napi_enable(struct net_device *dev)
1074{
1075#ifdef CONFIG_FORCEDETH_NAPI
1076 struct fe_priv *np = get_nvpriv(dev);
1077
1078 napi_enable(&np->napi);
1079#endif
1080}
1081
1082static void nv_napi_disable(struct net_device *dev)
1083{
1084#ifdef CONFIG_FORCEDETH_NAPI
1085 struct fe_priv *np = get_nvpriv(dev);
1086
1087 napi_disable(&np->napi);
1088#endif
1089}
1090
Linus Torvalds1da177e2005-04-16 15:20:36 -07001091#define MII_READ (-1)
1092/* mii_rw: read/write a register on the PHY.
1093 *
1094 * Caller must guarantee serialization
1095 */
1096static int mii_rw(struct net_device *dev, int addr, int miireg, int value)
1097{
1098 u8 __iomem *base = get_hwbase(dev);
1099 u32 reg;
1100 int retval;
1101
Ayaz Abdullaeb798422008-02-04 15:14:04 -05001102 writel(NVREG_MIISTAT_MASK_RW, base + NvRegMIIStatus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001103
1104 reg = readl(base + NvRegMIIControl);
1105 if (reg & NVREG_MIICTL_INUSE) {
1106 writel(NVREG_MIICTL_INUSE, base + NvRegMIIControl);
1107 udelay(NV_MIIBUSY_DELAY);
1108 }
1109
1110 reg = (addr << NVREG_MIICTL_ADDRSHIFT) | miireg;
1111 if (value != MII_READ) {
1112 writel(value, base + NvRegMIIData);
1113 reg |= NVREG_MIICTL_WRITE;
1114 }
1115 writel(reg, base + NvRegMIIControl);
1116
1117 if (reg_delay(dev, NvRegMIIControl, NVREG_MIICTL_INUSE, 0,
1118 NV_MIIPHY_DELAY, NV_MIIPHY_DELAYMAX, NULL)) {
1119 dprintk(KERN_DEBUG "%s: mii_rw of reg %d at PHY %d timed out.\n",
1120 dev->name, miireg, addr);
1121 retval = -1;
1122 } else if (value != MII_READ) {
1123 /* it was a write operation - fewer failures are detectable */
1124 dprintk(KERN_DEBUG "%s: mii_rw wrote 0x%x to reg %d at PHY %d\n",
1125 dev->name, value, miireg, addr);
1126 retval = 0;
1127 } else if (readl(base + NvRegMIIStatus) & NVREG_MIISTAT_ERROR) {
1128 dprintk(KERN_DEBUG "%s: mii_rw of reg %d at PHY %d failed.\n",
1129 dev->name, miireg, addr);
1130 retval = -1;
1131 } else {
1132 retval = readl(base + NvRegMIIData);
1133 dprintk(KERN_DEBUG "%s: mii_rw read from reg %d at PHY %d: 0x%x.\n",
1134 dev->name, miireg, addr, retval);
1135 }
1136
1137 return retval;
1138}
1139
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04001140static int phy_reset(struct net_device *dev, u32 bmcr_setup)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001141{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001142 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001143 u32 miicontrol;
1144 unsigned int tries = 0;
1145
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04001146 miicontrol = BMCR_RESET | bmcr_setup;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001147 if (mii_rw(dev, np->phyaddr, MII_BMCR, miicontrol)) {
1148 return -1;
1149 }
1150
1151 /* wait for 500ms */
1152 msleep(500);
1153
1154 /* must wait till reset is deasserted */
1155 while (miicontrol & BMCR_RESET) {
1156 msleep(10);
1157 miicontrol = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
1158 /* FIXME: 100 tries seem excessive */
1159 if (tries++ > 100)
1160 return -1;
1161 }
1162 return 0;
1163}
1164
1165static int phy_init(struct net_device *dev)
1166{
1167 struct fe_priv *np = get_nvpriv(dev);
1168 u8 __iomem *base = get_hwbase(dev);
1169 u32 phyinterface, phy_reserved, mii_status, mii_control, mii_control_1000,reg;
1170
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04001171 /* phy errata for E3016 phy */
1172 if (np->phy_model == PHY_MODEL_MARVELL_E3016) {
1173 reg = mii_rw(dev, np->phyaddr, MII_NCONFIG, MII_READ);
1174 reg &= ~PHY_MARVELL_E3016_INITMASK;
1175 if (mii_rw(dev, np->phyaddr, MII_NCONFIG, reg)) {
1176 printk(KERN_INFO "%s: phy write to errata reg failed.\n", pci_name(np->pci_dev));
1177 return PHY_ERROR;
1178 }
1179 }
Ayaz Abdullac5e3ae82007-07-15 06:51:03 -04001180 if (np->phy_oui == PHY_OUI_REALTEK) {
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04001181 if (np->phy_model == PHY_MODEL_REALTEK_8211 &&
1182 np->phy_rev == PHY_REV_REALTEK_8211B) {
1183 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1)) {
1184 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1185 return PHY_ERROR;
1186 }
1187 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG2, PHY_REALTEK_INIT2)) {
1188 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1189 return PHY_ERROR;
1190 }
1191 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT3)) {
1192 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1193 return PHY_ERROR;
1194 }
1195 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG3, PHY_REALTEK_INIT4)) {
1196 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1197 return PHY_ERROR;
1198 }
1199 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG4, PHY_REALTEK_INIT5)) {
1200 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1201 return PHY_ERROR;
1202 }
1203 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG5, PHY_REALTEK_INIT6)) {
1204 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1205 return PHY_ERROR;
1206 }
1207 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1)) {
1208 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1209 return PHY_ERROR;
1210 }
Ayaz Abdullac5e3ae82007-07-15 06:51:03 -04001211 }
Ayaz Abdulla22ae03a2008-07-25 15:31:29 -04001212 if (np->phy_model == PHY_MODEL_REALTEK_8211 &&
1213 np->phy_rev == PHY_REV_REALTEK_8211C) {
1214 u32 powerstate = readl(base + NvRegPowerState2);
1215
1216 /* need to perform hw phy reset */
1217 powerstate |= NVREG_POWERSTATE2_PHY_RESET;
1218 writel(powerstate, base + NvRegPowerState2);
1219 msleep(25);
1220
1221 powerstate &= ~NVREG_POWERSTATE2_PHY_RESET;
1222 writel(powerstate, base + NvRegPowerState2);
1223 msleep(25);
1224
1225 reg = mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG6, MII_READ);
1226 reg |= PHY_REALTEK_INIT9;
1227 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG6, reg)) {
1228 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1229 return PHY_ERROR;
1230 }
1231 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT10)) {
1232 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1233 return PHY_ERROR;
1234 }
1235 reg = mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG7, MII_READ);
1236 if (!(reg & PHY_REALTEK_INIT11)) {
1237 reg |= PHY_REALTEK_INIT11;
1238 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG7, reg)) {
1239 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1240 return PHY_ERROR;
1241 }
1242 }
1243 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1)) {
1244 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1245 return PHY_ERROR;
1246 }
1247 }
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04001248 if (np->phy_model == PHY_MODEL_REALTEK_8201) {
1249 if (np->device_id == PCI_DEVICE_ID_NVIDIA_NVENET_32 ||
1250 np->device_id == PCI_DEVICE_ID_NVIDIA_NVENET_33 ||
1251 np->device_id == PCI_DEVICE_ID_NVIDIA_NVENET_34 ||
1252 np->device_id == PCI_DEVICE_ID_NVIDIA_NVENET_35 ||
1253 np->device_id == PCI_DEVICE_ID_NVIDIA_NVENET_36 ||
1254 np->device_id == PCI_DEVICE_ID_NVIDIA_NVENET_37 ||
1255 np->device_id == PCI_DEVICE_ID_NVIDIA_NVENET_38 ||
1256 np->device_id == PCI_DEVICE_ID_NVIDIA_NVENET_39) {
1257 phy_reserved = mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG6, MII_READ);
1258 phy_reserved |= PHY_REALTEK_INIT7;
1259 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG6, phy_reserved)) {
1260 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1261 return PHY_ERROR;
1262 }
1263 }
Ayaz Abdullac5e3ae82007-07-15 06:51:03 -04001264 }
1265 }
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04001266
Linus Torvalds1da177e2005-04-16 15:20:36 -07001267 /* set advertise register */
1268 reg = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04001269 reg |= (ADVERTISE_10HALF|ADVERTISE_10FULL|ADVERTISE_100HALF|ADVERTISE_100FULL|ADVERTISE_PAUSE_ASYM|ADVERTISE_PAUSE_CAP);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001270 if (mii_rw(dev, np->phyaddr, MII_ADVERTISE, reg)) {
1271 printk(KERN_INFO "%s: phy write to advertise failed.\n", pci_name(np->pci_dev));
1272 return PHY_ERROR;
1273 }
1274
1275 /* get phy interface type */
1276 phyinterface = readl(base + NvRegPhyInterface);
1277
1278 /* see if gigabit phy */
1279 mii_status = mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
1280 if (mii_status & PHY_GIGABIT) {
1281 np->gigabit = PHY_GIGABIT;
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04001282 mii_control_1000 = mii_rw(dev, np->phyaddr, MII_CTRL1000, MII_READ);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001283 mii_control_1000 &= ~ADVERTISE_1000HALF;
1284 if (phyinterface & PHY_RGMII)
1285 mii_control_1000 |= ADVERTISE_1000FULL;
1286 else
1287 mii_control_1000 &= ~ADVERTISE_1000FULL;
1288
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04001289 if (mii_rw(dev, np->phyaddr, MII_CTRL1000, mii_control_1000)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001290 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1291 return PHY_ERROR;
1292 }
1293 }
1294 else
1295 np->gigabit = 0;
1296
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04001297 mii_control = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
1298 mii_control |= BMCR_ANENABLE;
1299
Ayaz Abdulla22ae03a2008-07-25 15:31:29 -04001300 if (np->phy_oui == PHY_OUI_REALTEK &&
1301 np->phy_model == PHY_MODEL_REALTEK_8211 &&
1302 np->phy_rev == PHY_REV_REALTEK_8211C) {
1303 /* start autoneg since we already performed hw reset above */
1304 mii_control |= BMCR_ANRESTART;
1305 if (mii_rw(dev, np->phyaddr, MII_BMCR, mii_control)) {
1306 printk(KERN_INFO "%s: phy init failed\n", pci_name(np->pci_dev));
1307 return PHY_ERROR;
1308 }
1309 } else {
1310 /* reset the phy
1311 * (certain phys need bmcr to be setup with reset)
1312 */
1313 if (phy_reset(dev, mii_control)) {
1314 printk(KERN_INFO "%s: phy reset failed\n", pci_name(np->pci_dev));
1315 return PHY_ERROR;
1316 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001317 }
1318
1319 /* phy vendor specific configuration */
1320 if ((np->phy_oui == PHY_OUI_CICADA) && (phyinterface & PHY_RGMII) ) {
1321 phy_reserved = mii_rw(dev, np->phyaddr, MII_RESV1, MII_READ);
Ayaz Abdulla14a67f32007-07-15 06:50:28 -04001322 phy_reserved &= ~(PHY_CICADA_INIT1 | PHY_CICADA_INIT2);
1323 phy_reserved |= (PHY_CICADA_INIT3 | PHY_CICADA_INIT4);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001324 if (mii_rw(dev, np->phyaddr, MII_RESV1, phy_reserved)) {
1325 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1326 return PHY_ERROR;
1327 }
1328 phy_reserved = mii_rw(dev, np->phyaddr, MII_NCONFIG, MII_READ);
Ayaz Abdulla14a67f32007-07-15 06:50:28 -04001329 phy_reserved |= PHY_CICADA_INIT5;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001330 if (mii_rw(dev, np->phyaddr, MII_NCONFIG, phy_reserved)) {
1331 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1332 return PHY_ERROR;
1333 }
1334 }
1335 if (np->phy_oui == PHY_OUI_CICADA) {
1336 phy_reserved = mii_rw(dev, np->phyaddr, MII_SREVISION, MII_READ);
Ayaz Abdulla14a67f32007-07-15 06:50:28 -04001337 phy_reserved |= PHY_CICADA_INIT6;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001338 if (mii_rw(dev, np->phyaddr, MII_SREVISION, phy_reserved)) {
1339 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1340 return PHY_ERROR;
1341 }
1342 }
Ayaz Abdullad215d8a2007-07-15 06:50:53 -04001343 if (np->phy_oui == PHY_OUI_VITESSE) {
1344 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG1, PHY_VITESSE_INIT1)) {
1345 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1346 return PHY_ERROR;
1347 }
1348 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT2)) {
1349 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1350 return PHY_ERROR;
1351 }
1352 phy_reserved = mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG4, MII_READ);
1353 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG4, phy_reserved)) {
1354 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1355 return PHY_ERROR;
1356 }
1357 phy_reserved = mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG3, MII_READ);
1358 phy_reserved &= ~PHY_VITESSE_INIT_MSK1;
1359 phy_reserved |= PHY_VITESSE_INIT3;
1360 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG3, phy_reserved)) {
1361 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1362 return PHY_ERROR;
1363 }
1364 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT4)) {
1365 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1366 return PHY_ERROR;
1367 }
1368 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT5)) {
1369 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1370 return PHY_ERROR;
1371 }
1372 phy_reserved = mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG4, MII_READ);
1373 phy_reserved &= ~PHY_VITESSE_INIT_MSK1;
1374 phy_reserved |= PHY_VITESSE_INIT3;
1375 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG4, phy_reserved)) {
1376 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1377 return PHY_ERROR;
1378 }
1379 phy_reserved = mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG3, MII_READ);
1380 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG3, phy_reserved)) {
1381 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1382 return PHY_ERROR;
1383 }
1384 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT6)) {
1385 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1386 return PHY_ERROR;
1387 }
1388 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT7)) {
1389 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1390 return PHY_ERROR;
1391 }
1392 phy_reserved = mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG4, MII_READ);
1393 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG4, phy_reserved)) {
1394 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1395 return PHY_ERROR;
1396 }
1397 phy_reserved = mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG3, MII_READ);
1398 phy_reserved &= ~PHY_VITESSE_INIT_MSK2;
1399 phy_reserved |= PHY_VITESSE_INIT8;
1400 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG3, phy_reserved)) {
1401 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1402 return PHY_ERROR;
1403 }
1404 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT9)) {
1405 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1406 return PHY_ERROR;
1407 }
1408 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG1, PHY_VITESSE_INIT10)) {
1409 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1410 return PHY_ERROR;
1411 }
1412 }
Ayaz Abdullac5e3ae82007-07-15 06:51:03 -04001413 if (np->phy_oui == PHY_OUI_REALTEK) {
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04001414 if (np->phy_model == PHY_MODEL_REALTEK_8211 &&
1415 np->phy_rev == PHY_REV_REALTEK_8211B) {
1416 /* reset could have cleared these out, set them back */
1417 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1)) {
1418 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1419 return PHY_ERROR;
1420 }
1421 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG2, PHY_REALTEK_INIT2)) {
1422 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1423 return PHY_ERROR;
1424 }
1425 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT3)) {
1426 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1427 return PHY_ERROR;
1428 }
1429 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG3, PHY_REALTEK_INIT4)) {
1430 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1431 return PHY_ERROR;
1432 }
1433 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG4, PHY_REALTEK_INIT5)) {
1434 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1435 return PHY_ERROR;
1436 }
1437 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG5, PHY_REALTEK_INIT6)) {
1438 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1439 return PHY_ERROR;
1440 }
1441 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1)) {
1442 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1443 return PHY_ERROR;
1444 }
Ayaz Abdullac5e3ae82007-07-15 06:51:03 -04001445 }
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04001446 if (np->phy_model == PHY_MODEL_REALTEK_8201) {
1447 if (np->device_id == PCI_DEVICE_ID_NVIDIA_NVENET_32 ||
1448 np->device_id == PCI_DEVICE_ID_NVIDIA_NVENET_33 ||
1449 np->device_id == PCI_DEVICE_ID_NVIDIA_NVENET_34 ||
1450 np->device_id == PCI_DEVICE_ID_NVIDIA_NVENET_35 ||
1451 np->device_id == PCI_DEVICE_ID_NVIDIA_NVENET_36 ||
1452 np->device_id == PCI_DEVICE_ID_NVIDIA_NVENET_37 ||
1453 np->device_id == PCI_DEVICE_ID_NVIDIA_NVENET_38 ||
1454 np->device_id == PCI_DEVICE_ID_NVIDIA_NVENET_39) {
1455 phy_reserved = mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG6, MII_READ);
1456 phy_reserved |= PHY_REALTEK_INIT7;
1457 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG6, phy_reserved)) {
1458 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1459 return PHY_ERROR;
1460 }
1461 }
1462 if (phy_cross == NV_CROSSOVER_DETECTION_DISABLED) {
1463 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT3)) {
1464 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1465 return PHY_ERROR;
1466 }
1467 phy_reserved = mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG2, MII_READ);
1468 phy_reserved &= ~PHY_REALTEK_INIT_MSK1;
1469 phy_reserved |= PHY_REALTEK_INIT3;
1470 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG2, phy_reserved)) {
1471 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1472 return PHY_ERROR;
1473 }
1474 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1)) {
1475 printk(KERN_INFO "%s: phy init failed.\n", pci_name(np->pci_dev));
1476 return PHY_ERROR;
1477 }
1478 }
Ayaz Abdullac5e3ae82007-07-15 06:51:03 -04001479 }
1480 }
1481
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04001482 /* some phys clear out pause advertisment on reset, set it back */
1483 mii_rw(dev, np->phyaddr, MII_ADVERTISE, reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001484
Ed Swierkcb52deb2008-12-01 12:24:43 +00001485 /* restart auto negotiation, power down phy */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001486 mii_control = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
Ed Swierkcb52deb2008-12-01 12:24:43 +00001487 mii_control |= (BMCR_ANRESTART | BMCR_ANENABLE | BMCR_PDOWN);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001488 if (mii_rw(dev, np->phyaddr, MII_BMCR, mii_control)) {
1489 return PHY_ERROR;
1490 }
1491
1492 return 0;
1493}
1494
1495static void nv_start_rx(struct net_device *dev)
1496{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001497 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001498 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001499 u32 rx_ctrl = readl(base + NvRegReceiverControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001500
1501 dprintk(KERN_DEBUG "%s: nv_start_rx\n", dev->name);
1502 /* Already running? Stop it. */
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001503 if ((readl(base + NvRegReceiverControl) & NVREG_RCVCTL_START) && !np->mac_in_use) {
1504 rx_ctrl &= ~NVREG_RCVCTL_START;
1505 writel(rx_ctrl, base + NvRegReceiverControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001506 pci_push(base);
1507 }
1508 writel(np->linkspeed, base + NvRegLinkSpeed);
1509 pci_push(base);
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001510 rx_ctrl |= NVREG_RCVCTL_START;
1511 if (np->mac_in_use)
1512 rx_ctrl &= ~NVREG_RCVCTL_RX_PATH_EN;
1513 writel(rx_ctrl, base + NvRegReceiverControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001514 dprintk(KERN_DEBUG "%s: nv_start_rx to duplex %d, speed 0x%08x.\n",
1515 dev->name, np->duplex, np->linkspeed);
1516 pci_push(base);
1517}
1518
1519static void nv_stop_rx(struct net_device *dev)
1520{
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001521 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001522 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001523 u32 rx_ctrl = readl(base + NvRegReceiverControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001524
1525 dprintk(KERN_DEBUG "%s: nv_stop_rx\n", dev->name);
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001526 if (!np->mac_in_use)
1527 rx_ctrl &= ~NVREG_RCVCTL_START;
1528 else
1529 rx_ctrl |= NVREG_RCVCTL_RX_PATH_EN;
1530 writel(rx_ctrl, base + NvRegReceiverControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001531 reg_delay(dev, NvRegReceiverStatus, NVREG_RCVSTAT_BUSY, 0,
1532 NV_RXSTOP_DELAY1, NV_RXSTOP_DELAY1MAX,
1533 KERN_INFO "nv_stop_rx: ReceiverStatus remained busy");
1534
1535 udelay(NV_RXSTOP_DELAY2);
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001536 if (!np->mac_in_use)
1537 writel(0, base + NvRegLinkSpeed);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001538}
1539
1540static void nv_start_tx(struct net_device *dev)
1541{
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001542 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001543 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001544 u32 tx_ctrl = readl(base + NvRegTransmitterControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001545
1546 dprintk(KERN_DEBUG "%s: nv_start_tx\n", dev->name);
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001547 tx_ctrl |= NVREG_XMITCTL_START;
1548 if (np->mac_in_use)
1549 tx_ctrl &= ~NVREG_XMITCTL_TX_PATH_EN;
1550 writel(tx_ctrl, base + NvRegTransmitterControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001551 pci_push(base);
1552}
1553
1554static void nv_stop_tx(struct net_device *dev)
1555{
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001556 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001557 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001558 u32 tx_ctrl = readl(base + NvRegTransmitterControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001559
1560 dprintk(KERN_DEBUG "%s: nv_stop_tx\n", dev->name);
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001561 if (!np->mac_in_use)
1562 tx_ctrl &= ~NVREG_XMITCTL_START;
1563 else
1564 tx_ctrl |= NVREG_XMITCTL_TX_PATH_EN;
1565 writel(tx_ctrl, base + NvRegTransmitterControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001566 reg_delay(dev, NvRegTransmitterStatus, NVREG_XMITSTAT_BUSY, 0,
1567 NV_TXSTOP_DELAY1, NV_TXSTOP_DELAY1MAX,
1568 KERN_INFO "nv_stop_tx: TransmitterStatus remained busy");
1569
1570 udelay(NV_TXSTOP_DELAY2);
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001571 if (!np->mac_in_use)
1572 writel(readl(base + NvRegTransmitPoll) & NVREG_TRANSMITPOLL_MAC_ADDR_REV,
1573 base + NvRegTransmitPoll);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001574}
1575
Jeff Garzik36b30ea2007-10-16 01:40:30 -04001576static void nv_start_rxtx(struct net_device *dev)
1577{
1578 nv_start_rx(dev);
1579 nv_start_tx(dev);
1580}
1581
1582static void nv_stop_rxtx(struct net_device *dev)
1583{
1584 nv_stop_rx(dev);
1585 nv_stop_tx(dev);
1586}
1587
Linus Torvalds1da177e2005-04-16 15:20:36 -07001588static void nv_txrx_reset(struct net_device *dev)
1589{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001590 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001591 u8 __iomem *base = get_hwbase(dev);
1592
1593 dprintk(KERN_DEBUG "%s: nv_txrx_reset\n", dev->name);
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04001594 writel(NVREG_TXRXCTL_BIT2 | NVREG_TXRXCTL_RESET | np->txrxctl_bits, base + NvRegTxRxControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001595 pci_push(base);
1596 udelay(NV_TXRX_RESET_DELAY);
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04001597 writel(NVREG_TXRXCTL_BIT2 | np->txrxctl_bits, base + NvRegTxRxControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001598 pci_push(base);
1599}
1600
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04001601static void nv_mac_reset(struct net_device *dev)
1602{
1603 struct fe_priv *np = netdev_priv(dev);
1604 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdulla4e84f9b2008-02-04 15:14:09 -05001605 u32 temp1, temp2, temp3;
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04001606
1607 dprintk(KERN_DEBUG "%s: nv_mac_reset\n", dev->name);
Ayaz Abdulla4e84f9b2008-02-04 15:14:09 -05001608
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04001609 writel(NVREG_TXRXCTL_BIT2 | NVREG_TXRXCTL_RESET | np->txrxctl_bits, base + NvRegTxRxControl);
1610 pci_push(base);
Ayaz Abdulla4e84f9b2008-02-04 15:14:09 -05001611
1612 /* save registers since they will be cleared on reset */
1613 temp1 = readl(base + NvRegMacAddrA);
1614 temp2 = readl(base + NvRegMacAddrB);
1615 temp3 = readl(base + NvRegTransmitPoll);
1616
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04001617 writel(NVREG_MAC_RESET_ASSERT, base + NvRegMacReset);
1618 pci_push(base);
1619 udelay(NV_MAC_RESET_DELAY);
1620 writel(0, base + NvRegMacReset);
1621 pci_push(base);
1622 udelay(NV_MAC_RESET_DELAY);
Ayaz Abdulla4e84f9b2008-02-04 15:14:09 -05001623
1624 /* restore saved registers */
1625 writel(temp1, base + NvRegMacAddrA);
1626 writel(temp2, base + NvRegMacAddrB);
1627 writel(temp3, base + NvRegTransmitPoll);
1628
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04001629 writel(NVREG_TXRXCTL_BIT2 | np->txrxctl_bits, base + NvRegTxRxControl);
1630 pci_push(base);
1631}
1632
Ayaz Abdulla57fff692007-01-23 12:27:00 -05001633static void nv_get_hw_stats(struct net_device *dev)
1634{
1635 struct fe_priv *np = netdev_priv(dev);
1636 u8 __iomem *base = get_hwbase(dev);
1637
1638 np->estats.tx_bytes += readl(base + NvRegTxCnt);
1639 np->estats.tx_zero_rexmt += readl(base + NvRegTxZeroReXmt);
1640 np->estats.tx_one_rexmt += readl(base + NvRegTxOneReXmt);
1641 np->estats.tx_many_rexmt += readl(base + NvRegTxManyReXmt);
1642 np->estats.tx_late_collision += readl(base + NvRegTxLateCol);
1643 np->estats.tx_fifo_errors += readl(base + NvRegTxUnderflow);
1644 np->estats.tx_carrier_errors += readl(base + NvRegTxLossCarrier);
1645 np->estats.tx_excess_deferral += readl(base + NvRegTxExcessDef);
1646 np->estats.tx_retry_error += readl(base + NvRegTxRetryErr);
1647 np->estats.rx_frame_error += readl(base + NvRegRxFrameErr);
1648 np->estats.rx_extra_byte += readl(base + NvRegRxExtraByte);
1649 np->estats.rx_late_collision += readl(base + NvRegRxLateCol);
1650 np->estats.rx_runt += readl(base + NvRegRxRunt);
1651 np->estats.rx_frame_too_long += readl(base + NvRegRxFrameTooLong);
1652 np->estats.rx_over_errors += readl(base + NvRegRxOverflow);
1653 np->estats.rx_crc_errors += readl(base + NvRegRxFCSErr);
1654 np->estats.rx_frame_align_error += readl(base + NvRegRxFrameAlignErr);
1655 np->estats.rx_length_error += readl(base + NvRegRxLenErr);
1656 np->estats.rx_unicast += readl(base + NvRegRxUnicast);
1657 np->estats.rx_multicast += readl(base + NvRegRxMulticast);
1658 np->estats.rx_broadcast += readl(base + NvRegRxBroadcast);
1659 np->estats.rx_packets =
1660 np->estats.rx_unicast +
1661 np->estats.rx_multicast +
1662 np->estats.rx_broadcast;
1663 np->estats.rx_errors_total =
1664 np->estats.rx_crc_errors +
1665 np->estats.rx_over_errors +
1666 np->estats.rx_frame_error +
1667 (np->estats.rx_frame_align_error - np->estats.rx_extra_byte) +
1668 np->estats.rx_late_collision +
1669 np->estats.rx_runt +
1670 np->estats.rx_frame_too_long;
1671 np->estats.tx_errors_total =
1672 np->estats.tx_late_collision +
1673 np->estats.tx_fifo_errors +
1674 np->estats.tx_carrier_errors +
1675 np->estats.tx_excess_deferral +
1676 np->estats.tx_retry_error;
1677
1678 if (np->driver_data & DEV_HAS_STATISTICS_V2) {
1679 np->estats.tx_deferral += readl(base + NvRegTxDef);
1680 np->estats.tx_packets += readl(base + NvRegTxFrame);
1681 np->estats.rx_bytes += readl(base + NvRegRxCnt);
1682 np->estats.tx_pause += readl(base + NvRegTxPause);
1683 np->estats.rx_pause += readl(base + NvRegRxPause);
1684 np->estats.rx_drop_frame += readl(base + NvRegRxDropFrame);
1685 }
Ayaz Abdulla9c662432008-08-06 12:11:42 -04001686
1687 if (np->driver_data & DEV_HAS_STATISTICS_V3) {
1688 np->estats.tx_unicast += readl(base + NvRegTxUnicast);
1689 np->estats.tx_multicast += readl(base + NvRegTxMulticast);
1690 np->estats.tx_broadcast += readl(base + NvRegTxBroadcast);
1691 }
Ayaz Abdulla57fff692007-01-23 12:27:00 -05001692}
1693
Linus Torvalds1da177e2005-04-16 15:20:36 -07001694/*
1695 * nv_get_stats: dev->get_stats function
1696 * Get latest stats value from the nic.
1697 * Called with read_lock(&dev_base_lock) held for read -
1698 * only synchronized against unregister_netdevice.
1699 */
1700static struct net_device_stats *nv_get_stats(struct net_device *dev)
1701{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001702 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001703
Ayaz Abdulla21828162007-01-23 12:27:21 -05001704 /* If the nic supports hw counters then retrieve latest values */
Ayaz Abdulla9c662432008-08-06 12:11:42 -04001705 if (np->driver_data & (DEV_HAS_STATISTICS_V1|DEV_HAS_STATISTICS_V2|DEV_HAS_STATISTICS_V3)) {
Ayaz Abdulla21828162007-01-23 12:27:21 -05001706 nv_get_hw_stats(dev);
1707
1708 /* copy to net_device stats */
Jeff Garzik8148ff42007-10-16 20:56:09 -04001709 dev->stats.tx_bytes = np->estats.tx_bytes;
1710 dev->stats.tx_fifo_errors = np->estats.tx_fifo_errors;
1711 dev->stats.tx_carrier_errors = np->estats.tx_carrier_errors;
1712 dev->stats.rx_crc_errors = np->estats.rx_crc_errors;
1713 dev->stats.rx_over_errors = np->estats.rx_over_errors;
1714 dev->stats.rx_errors = np->estats.rx_errors_total;
1715 dev->stats.tx_errors = np->estats.tx_errors_total;
Ayaz Abdulla21828162007-01-23 12:27:21 -05001716 }
Jeff Garzik8148ff42007-10-16 20:56:09 -04001717
1718 return &dev->stats;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001719}
1720
1721/*
1722 * nv_alloc_rx: fill rx ring entries.
1723 * Return 1 if the allocations for the skbs failed and the
1724 * rx engine is without Available descriptors
1725 */
1726static int nv_alloc_rx(struct net_device *dev)
1727{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001728 struct fe_priv *np = netdev_priv(dev);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001729 struct ring_desc* less_rx;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001730
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001731 less_rx = np->get_rx.orig;
1732 if (less_rx-- == np->first_rx.orig)
1733 less_rx = np->last_rx.orig;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001734
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001735 while (np->put_rx.orig != less_rx) {
1736 struct sk_buff *skb = dev_alloc_skb(np->rx_buf_sz + NV_RX_ALLOC_PAD);
Ayaz Abdulla0d63fb32007-01-09 13:30:13 -05001737 if (skb) {
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001738 np->put_rx_ctx->skb = skb;
Arnaldo Carvalho de Melo4305b542007-04-19 20:43:29 -07001739 np->put_rx_ctx->dma = pci_map_single(np->pci_dev,
1740 skb->data,
Arnaldo Carvalho de Melo8b5be262007-03-20 12:08:20 -03001741 skb_tailroom(skb),
Arnaldo Carvalho de Melo4305b542007-04-19 20:43:29 -07001742 PCI_DMA_FROMDEVICE);
Arnaldo Carvalho de Melo8b5be262007-03-20 12:08:20 -03001743 np->put_rx_ctx->dma_len = skb_tailroom(skb);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001744 np->put_rx.orig->buf = cpu_to_le32(np->put_rx_ctx->dma);
1745 wmb();
1746 np->put_rx.orig->flaglen = cpu_to_le32(np->rx_buf_sz | NV_RX_AVAIL);
Ayaz Abdullab01867c2007-01-21 18:10:52 -05001747 if (unlikely(np->put_rx.orig++ == np->last_rx.orig))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001748 np->put_rx.orig = np->first_rx.orig;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05001749 if (unlikely(np->put_rx_ctx++ == np->last_rx_ctx))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001750 np->put_rx_ctx = np->first_rx_ctx;
1751 } else {
1752 return 1;
1753 }
1754 }
1755 return 0;
1756}
1757
1758static int nv_alloc_rx_optimized(struct net_device *dev)
1759{
1760 struct fe_priv *np = netdev_priv(dev);
1761 struct ring_desc_ex* less_rx;
1762
1763 less_rx = np->get_rx.ex;
1764 if (less_rx-- == np->first_rx.ex)
1765 less_rx = np->last_rx.ex;
1766
1767 while (np->put_rx.ex != less_rx) {
1768 struct sk_buff *skb = dev_alloc_skb(np->rx_buf_sz + NV_RX_ALLOC_PAD);
1769 if (skb) {
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001770 np->put_rx_ctx->skb = skb;
Arnaldo Carvalho de Melo4305b542007-04-19 20:43:29 -07001771 np->put_rx_ctx->dma = pci_map_single(np->pci_dev,
1772 skb->data,
Arnaldo Carvalho de Melo8b5be262007-03-20 12:08:20 -03001773 skb_tailroom(skb),
Arnaldo Carvalho de Melo4305b542007-04-19 20:43:29 -07001774 PCI_DMA_FROMDEVICE);
Arnaldo Carvalho de Melo8b5be262007-03-20 12:08:20 -03001775 np->put_rx_ctx->dma_len = skb_tailroom(skb);
Al Viro5bb7ea22007-12-09 16:06:41 +00001776 np->put_rx.ex->bufhigh = cpu_to_le32(dma_high(np->put_rx_ctx->dma));
1777 np->put_rx.ex->buflow = cpu_to_le32(dma_low(np->put_rx_ctx->dma));
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001778 wmb();
1779 np->put_rx.ex->flaglen = cpu_to_le32(np->rx_buf_sz | NV_RX2_AVAIL);
Ayaz Abdullab01867c2007-01-21 18:10:52 -05001780 if (unlikely(np->put_rx.ex++ == np->last_rx.ex))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001781 np->put_rx.ex = np->first_rx.ex;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05001782 if (unlikely(np->put_rx_ctx++ == np->last_rx_ctx))
Ayaz Abdulla0d63fb32007-01-09 13:30:13 -05001783 np->put_rx_ctx = np->first_rx_ctx;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001784 } else {
Ayaz Abdulla0d63fb32007-01-09 13:30:13 -05001785 return 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001786 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001787 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001788 return 0;
1789}
1790
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07001791/* If rx bufs are exhausted called after 50ms to attempt to refresh */
1792#ifdef CONFIG_FORCEDETH_NAPI
1793static void nv_do_rx_refill(unsigned long data)
1794{
1795 struct net_device *dev = (struct net_device *) data;
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001796 struct fe_priv *np = netdev_priv(dev);
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07001797
1798 /* Just reschedule NAPI rx processing */
Ben Hutchings288379f2009-01-19 16:43:59 -08001799 napi_schedule(&np->napi);
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07001800}
1801#else
Linus Torvalds1da177e2005-04-16 15:20:36 -07001802static void nv_do_rx_refill(unsigned long data)
1803{
1804 struct net_device *dev = (struct net_device *) data;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001805 struct fe_priv *np = netdev_priv(dev);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001806 int retcode;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001807
Ayaz Abdulla84b39322006-05-20 14:59:48 -07001808 if (!using_multi_irqs(dev)) {
1809 if (np->msi_flags & NV_MSI_X_ENABLED)
1810 disable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector);
1811 else
Manfred Spraula7475902007-10-17 21:52:33 +02001812 disable_irq(np->pci_dev->irq);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05001813 } else {
1814 disable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector);
1815 }
Jeff Garzik36b30ea2007-10-16 01:40:30 -04001816 if (!nv_optimized(np))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001817 retcode = nv_alloc_rx(dev);
1818 else
1819 retcode = nv_alloc_rx_optimized(dev);
1820 if (retcode) {
Ayaz Abdulla84b39322006-05-20 14:59:48 -07001821 spin_lock_irq(&np->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001822 if (!np->in_shutdown)
1823 mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
Ayaz Abdulla84b39322006-05-20 14:59:48 -07001824 spin_unlock_irq(&np->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001825 }
Ayaz Abdulla84b39322006-05-20 14:59:48 -07001826 if (!using_multi_irqs(dev)) {
1827 if (np->msi_flags & NV_MSI_X_ENABLED)
1828 enable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector);
1829 else
Manfred Spraula7475902007-10-17 21:52:33 +02001830 enable_irq(np->pci_dev->irq);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05001831 } else {
1832 enable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector);
1833 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001834}
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07001835#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001836
Jeff Garzikf3b197a2006-05-26 21:39:03 -04001837static void nv_init_rx(struct net_device *dev)
Manfred Sprauld81c0982005-07-31 18:20:30 +02001838{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001839 struct fe_priv *np = netdev_priv(dev);
Manfred Sprauld81c0982005-07-31 18:20:30 +02001840 int i;
Jeff Garzik36b30ea2007-10-16 01:40:30 -04001841
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001842 np->get_rx = np->put_rx = np->first_rx = np->rx_ring;
Jeff Garzik36b30ea2007-10-16 01:40:30 -04001843
1844 if (!nv_optimized(np))
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001845 np->last_rx.orig = &np->rx_ring.orig[np->rx_ring_size-1];
1846 else
1847 np->last_rx.ex = &np->rx_ring.ex[np->rx_ring_size-1];
1848 np->get_rx_ctx = np->put_rx_ctx = np->first_rx_ctx = np->rx_skb;
1849 np->last_rx_ctx = &np->rx_skb[np->rx_ring_size-1];
Manfred Sprauld81c0982005-07-31 18:20:30 +02001850
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001851 for (i = 0; i < np->rx_ring_size; i++) {
Jeff Garzik36b30ea2007-10-16 01:40:30 -04001852 if (!nv_optimized(np)) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07001853 np->rx_ring.orig[i].flaglen = 0;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001854 np->rx_ring.orig[i].buf = 0;
1855 } else {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07001856 np->rx_ring.ex[i].flaglen = 0;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001857 np->rx_ring.ex[i].txvlan = 0;
1858 np->rx_ring.ex[i].bufhigh = 0;
1859 np->rx_ring.ex[i].buflow = 0;
1860 }
1861 np->rx_skb[i].skb = NULL;
1862 np->rx_skb[i].dma = 0;
1863 }
Manfred Sprauld81c0982005-07-31 18:20:30 +02001864}
1865
1866static void nv_init_tx(struct net_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001867{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001868 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001869 int i;
Jeff Garzik36b30ea2007-10-16 01:40:30 -04001870
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001871 np->get_tx = np->put_tx = np->first_tx = np->tx_ring;
Jeff Garzik36b30ea2007-10-16 01:40:30 -04001872
1873 if (!nv_optimized(np))
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001874 np->last_tx.orig = &np->tx_ring.orig[np->tx_ring_size-1];
1875 else
1876 np->last_tx.ex = &np->tx_ring.ex[np->tx_ring_size-1];
1877 np->get_tx_ctx = np->put_tx_ctx = np->first_tx_ctx = np->tx_skb;
1878 np->last_tx_ctx = &np->tx_skb[np->tx_ring_size-1];
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05001879 np->tx_pkts_in_progress = 0;
1880 np->tx_change_owner = NULL;
1881 np->tx_end_flip = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001882
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04001883 for (i = 0; i < np->tx_ring_size; i++) {
Jeff Garzik36b30ea2007-10-16 01:40:30 -04001884 if (!nv_optimized(np)) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07001885 np->tx_ring.orig[i].flaglen = 0;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001886 np->tx_ring.orig[i].buf = 0;
1887 } else {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07001888 np->tx_ring.ex[i].flaglen = 0;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001889 np->tx_ring.ex[i].txvlan = 0;
1890 np->tx_ring.ex[i].bufhigh = 0;
1891 np->tx_ring.ex[i].buflow = 0;
1892 }
1893 np->tx_skb[i].skb = NULL;
1894 np->tx_skb[i].dma = 0;
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05001895 np->tx_skb[i].dma_len = 0;
1896 np->tx_skb[i].first_tx_desc = NULL;
1897 np->tx_skb[i].next_tx_ctx = NULL;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001898 }
Manfred Sprauld81c0982005-07-31 18:20:30 +02001899}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001900
Manfred Sprauld81c0982005-07-31 18:20:30 +02001901static int nv_init_ring(struct net_device *dev)
1902{
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001903 struct fe_priv *np = netdev_priv(dev);
1904
Manfred Sprauld81c0982005-07-31 18:20:30 +02001905 nv_init_tx(dev);
1906 nv_init_rx(dev);
Jeff Garzik36b30ea2007-10-16 01:40:30 -04001907
1908 if (!nv_optimized(np))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001909 return nv_alloc_rx(dev);
1910 else
1911 return nv_alloc_rx_optimized(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001912}
1913
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001914static int nv_release_txskb(struct net_device *dev, struct nv_skb_map* tx_skb)
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001915{
1916 struct fe_priv *np = netdev_priv(dev);
Ayaz Abdullafa454592006-01-05 22:45:45 -08001917
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001918 if (tx_skb->dma) {
1919 pci_unmap_page(np->pci_dev, tx_skb->dma,
1920 tx_skb->dma_len,
Ayaz Abdullafa454592006-01-05 22:45:45 -08001921 PCI_DMA_TODEVICE);
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001922 tx_skb->dma = 0;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001923 }
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001924 if (tx_skb->skb) {
1925 dev_kfree_skb_any(tx_skb->skb);
1926 tx_skb->skb = NULL;
Ayaz Abdullafa454592006-01-05 22:45:45 -08001927 return 1;
1928 } else {
1929 return 0;
1930 }
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001931}
1932
Linus Torvalds1da177e2005-04-16 15:20:36 -07001933static void nv_drain_tx(struct net_device *dev)
1934{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001935 struct fe_priv *np = netdev_priv(dev);
1936 unsigned int i;
Jeff Garzikf3b197a2006-05-26 21:39:03 -04001937
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04001938 for (i = 0; i < np->tx_ring_size; i++) {
Jeff Garzik36b30ea2007-10-16 01:40:30 -04001939 if (!nv_optimized(np)) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07001940 np->tx_ring.orig[i].flaglen = 0;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001941 np->tx_ring.orig[i].buf = 0;
1942 } else {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07001943 np->tx_ring.ex[i].flaglen = 0;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001944 np->tx_ring.ex[i].txvlan = 0;
1945 np->tx_ring.ex[i].bufhigh = 0;
1946 np->tx_ring.ex[i].buflow = 0;
1947 }
1948 if (nv_release_txskb(dev, &np->tx_skb[i]))
Jeff Garzik8148ff42007-10-16 20:56:09 -04001949 dev->stats.tx_dropped++;
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05001950 np->tx_skb[i].dma = 0;
1951 np->tx_skb[i].dma_len = 0;
1952 np->tx_skb[i].first_tx_desc = NULL;
1953 np->tx_skb[i].next_tx_ctx = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001954 }
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05001955 np->tx_pkts_in_progress = 0;
1956 np->tx_change_owner = NULL;
1957 np->tx_end_flip = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001958}
1959
1960static void nv_drain_rx(struct net_device *dev)
1961{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001962 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001963 int i;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001964
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04001965 for (i = 0; i < np->rx_ring_size; i++) {
Jeff Garzik36b30ea2007-10-16 01:40:30 -04001966 if (!nv_optimized(np)) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07001967 np->rx_ring.orig[i].flaglen = 0;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001968 np->rx_ring.orig[i].buf = 0;
1969 } else {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07001970 np->rx_ring.ex[i].flaglen = 0;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001971 np->rx_ring.ex[i].txvlan = 0;
1972 np->rx_ring.ex[i].bufhigh = 0;
1973 np->rx_ring.ex[i].buflow = 0;
1974 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001975 wmb();
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001976 if (np->rx_skb[i].skb) {
1977 pci_unmap_single(np->pci_dev, np->rx_skb[i].dma,
Arnaldo Carvalho de Melo4305b542007-04-19 20:43:29 -07001978 (skb_end_pointer(np->rx_skb[i].skb) -
1979 np->rx_skb[i].skb->data),
1980 PCI_DMA_FROMDEVICE);
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001981 dev_kfree_skb(np->rx_skb[i].skb);
1982 np->rx_skb[i].skb = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001983 }
1984 }
1985}
1986
Jeff Garzik36b30ea2007-10-16 01:40:30 -04001987static void nv_drain_rxtx(struct net_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001988{
1989 nv_drain_tx(dev);
1990 nv_drain_rx(dev);
1991}
1992
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001993static inline u32 nv_get_empty_tx_slots(struct fe_priv *np)
1994{
1995 return (u32)(np->tx_ring_size - ((np->tx_ring_size + (np->put_tx_ctx - np->get_tx_ctx)) % np->tx_ring_size));
1996}
1997
Ayaz Abdullaa4336862008-04-18 13:50:43 -07001998static void nv_legacybackoff_reseed(struct net_device *dev)
1999{
2000 u8 __iomem *base = get_hwbase(dev);
2001 u32 reg;
2002 u32 low;
2003 int tx_status = 0;
2004
2005 reg = readl(base + NvRegSlotTime) & ~NVREG_SLOTTIME_MASK;
2006 get_random_bytes(&low, sizeof(low));
2007 reg |= low & NVREG_SLOTTIME_MASK;
2008
2009 /* Need to stop tx before change takes effect.
2010 * Caller has already gained np->lock.
2011 */
2012 tx_status = readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_START;
2013 if (tx_status)
2014 nv_stop_tx(dev);
2015 nv_stop_rx(dev);
2016 writel(reg, base + NvRegSlotTime);
2017 if (tx_status)
2018 nv_start_tx(dev);
2019 nv_start_rx(dev);
2020}
2021
2022/* Gear Backoff Seeds */
2023#define BACKOFF_SEEDSET_ROWS 8
2024#define BACKOFF_SEEDSET_LFSRS 15
2025
2026/* Known Good seed sets */
2027static const u32 main_seedset[BACKOFF_SEEDSET_ROWS][BACKOFF_SEEDSET_LFSRS] = {
2028 {145, 155, 165, 175, 185, 196, 235, 245, 255, 265, 275, 285, 660, 690, 874},
2029 {245, 255, 265, 575, 385, 298, 335, 345, 355, 366, 375, 385, 761, 790, 974},
2030 {145, 155, 165, 175, 185, 196, 235, 245, 255, 265, 275, 285, 660, 690, 874},
2031 {245, 255, 265, 575, 385, 298, 335, 345, 355, 366, 375, 386, 761, 790, 974},
2032 {266, 265, 276, 585, 397, 208, 345, 355, 365, 376, 385, 396, 771, 700, 984},
2033 {266, 265, 276, 586, 397, 208, 346, 355, 365, 376, 285, 396, 771, 700, 984},
2034 {366, 365, 376, 686, 497, 308, 447, 455, 466, 476, 485, 496, 871, 800, 84},
2035 {466, 465, 476, 786, 597, 408, 547, 555, 566, 576, 585, 597, 971, 900, 184}};
2036
2037static const u32 gear_seedset[BACKOFF_SEEDSET_ROWS][BACKOFF_SEEDSET_LFSRS] = {
2038 {251, 262, 273, 324, 319, 508, 375, 364, 341, 371, 398, 193, 375, 30, 295},
2039 {351, 375, 373, 469, 551, 639, 477, 464, 441, 472, 498, 293, 476, 130, 395},
2040 {351, 375, 373, 469, 551, 639, 477, 464, 441, 472, 498, 293, 476, 130, 397},
2041 {251, 262, 273, 324, 319, 508, 375, 364, 341, 371, 398, 193, 375, 30, 295},
2042 {251, 262, 273, 324, 319, 508, 375, 364, 341, 371, 398, 193, 375, 30, 295},
2043 {351, 375, 373, 469, 551, 639, 477, 464, 441, 472, 498, 293, 476, 130, 395},
2044 {351, 375, 373, 469, 551, 639, 477, 464, 441, 472, 498, 293, 476, 130, 395},
2045 {351, 375, 373, 469, 551, 639, 477, 464, 441, 472, 498, 293, 476, 130, 395}};
2046
2047static void nv_gear_backoff_reseed(struct net_device *dev)
2048{
2049 u8 __iomem *base = get_hwbase(dev);
2050 u32 miniseed1, miniseed2, miniseed2_reversed, miniseed3, miniseed3_reversed;
2051 u32 temp, seedset, combinedSeed;
2052 int i;
2053
2054 /* Setup seed for free running LFSR */
2055 /* We are going to read the time stamp counter 3 times
2056 and swizzle bits around to increase randomness */
2057 get_random_bytes(&miniseed1, sizeof(miniseed1));
2058 miniseed1 &= 0x0fff;
2059 if (miniseed1 == 0)
2060 miniseed1 = 0xabc;
2061
2062 get_random_bytes(&miniseed2, sizeof(miniseed2));
2063 miniseed2 &= 0x0fff;
2064 if (miniseed2 == 0)
2065 miniseed2 = 0xabc;
2066 miniseed2_reversed =
2067 ((miniseed2 & 0xF00) >> 8) |
2068 (miniseed2 & 0x0F0) |
2069 ((miniseed2 & 0x00F) << 8);
2070
2071 get_random_bytes(&miniseed3, sizeof(miniseed3));
2072 miniseed3 &= 0x0fff;
2073 if (miniseed3 == 0)
2074 miniseed3 = 0xabc;
2075 miniseed3_reversed =
2076 ((miniseed3 & 0xF00) >> 8) |
2077 (miniseed3 & 0x0F0) |
2078 ((miniseed3 & 0x00F) << 8);
2079
2080 combinedSeed = ((miniseed1 ^ miniseed2_reversed) << 12) |
2081 (miniseed2 ^ miniseed3_reversed);
2082
2083 /* Seeds can not be zero */
2084 if ((combinedSeed & NVREG_BKOFFCTRL_SEED_MASK) == 0)
2085 combinedSeed |= 0x08;
2086 if ((combinedSeed & (NVREG_BKOFFCTRL_SEED_MASK << NVREG_BKOFFCTRL_GEAR)) == 0)
2087 combinedSeed |= 0x8000;
2088
2089 /* No need to disable tx here */
2090 temp = NVREG_BKOFFCTRL_DEFAULT | (0 << NVREG_BKOFFCTRL_SELECT);
2091 temp |= combinedSeed & NVREG_BKOFFCTRL_SEED_MASK;
2092 temp |= combinedSeed >> NVREG_BKOFFCTRL_GEAR;
2093 writel(temp,base + NvRegBackOffControl);
2094
2095 /* Setup seeds for all gear LFSRs. */
2096 get_random_bytes(&seedset, sizeof(seedset));
2097 seedset = seedset % BACKOFF_SEEDSET_ROWS;
2098 for (i = 1; i <= BACKOFF_SEEDSET_LFSRS; i++)
2099 {
2100 temp = NVREG_BKOFFCTRL_DEFAULT | (i << NVREG_BKOFFCTRL_SELECT);
2101 temp |= main_seedset[seedset][i-1] & 0x3ff;
2102 temp |= ((gear_seedset[seedset][i-1] & 0x3ff) << NVREG_BKOFFCTRL_GEAR);
2103 writel(temp, base + NvRegBackOffControl);
2104 }
2105}
2106
Linus Torvalds1da177e2005-04-16 15:20:36 -07002107/*
2108 * nv_start_xmit: dev->hard_start_xmit function
Herbert Xu932ff272006-06-09 12:20:56 -07002109 * Called with netif_tx_lock held.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002110 */
2111static int nv_start_xmit(struct sk_buff *skb, struct net_device *dev)
2112{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002113 struct fe_priv *np = netdev_priv(dev);
Ayaz Abdullafa454592006-01-05 22:45:45 -08002114 u32 tx_flags = 0;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002115 u32 tx_flags_extra = (np->desc_ver == DESC_VER_1 ? NV_TX_LASTPACKET : NV_TX2_LASTPACKET);
2116 unsigned int fragments = skb_shinfo(skb)->nr_frags;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002117 unsigned int i;
Ayaz Abdullafa454592006-01-05 22:45:45 -08002118 u32 offset = 0;
2119 u32 bcnt;
2120 u32 size = skb->len-skb->data_len;
2121 u32 entries = (size >> NV_TX2_TSO_MAX_SHIFT) + ((size & (NV_TX2_TSO_MAX_SIZE-1)) ? 1 : 0);
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002122 u32 empty_slots;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002123 struct ring_desc* put_tx;
2124 struct ring_desc* start_tx;
2125 struct ring_desc* prev_tx;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002126 struct nv_skb_map* prev_tx_ctx;
Ingo Molnarbd6ca632008-03-28 14:41:30 -07002127 unsigned long flags;
Ayaz Abdullafa454592006-01-05 22:45:45 -08002128
2129 /* add fragments to entries count */
2130 for (i = 0; i < fragments; i++) {
2131 entries += (skb_shinfo(skb)->frags[i].size >> NV_TX2_TSO_MAX_SHIFT) +
2132 ((skb_shinfo(skb)->frags[i].size & (NV_TX2_TSO_MAX_SIZE-1)) ? 1 : 0);
2133 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002134
Ayaz Abdulla001eb842009-01-09 11:03:44 +00002135 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002136 empty_slots = nv_get_empty_tx_slots(np);
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002137 if (unlikely(empty_slots <= entries)) {
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002138 netif_stop_queue(dev);
Ayaz Abdullaaaa37d22007-01-21 18:10:42 -05002139 np->tx_stop = 1;
Ingo Molnarbd6ca632008-03-28 14:41:30 -07002140 spin_unlock_irqrestore(&np->lock, flags);
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002141 return NETDEV_TX_BUSY;
2142 }
Ayaz Abdulla001eb842009-01-09 11:03:44 +00002143 spin_unlock_irqrestore(&np->lock, flags);
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002144
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002145 start_tx = put_tx = np->put_tx.orig;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002146
Ayaz Abdullafa454592006-01-05 22:45:45 -08002147 /* setup the header buffer */
2148 do {
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002149 prev_tx = put_tx;
2150 prev_tx_ctx = np->put_tx_ctx;
Ayaz Abdullafa454592006-01-05 22:45:45 -08002151 bcnt = (size > NV_TX2_TSO_MAX_SIZE) ? NV_TX2_TSO_MAX_SIZE : size;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002152 np->put_tx_ctx->dma = pci_map_single(np->pci_dev, skb->data + offset, bcnt,
Ayaz Abdullafa454592006-01-05 22:45:45 -08002153 PCI_DMA_TODEVICE);
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002154 np->put_tx_ctx->dma_len = bcnt;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002155 put_tx->buf = cpu_to_le32(np->put_tx_ctx->dma);
2156 put_tx->flaglen = cpu_to_le32((bcnt-1) | tx_flags);
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002157
Ayaz Abdullafa454592006-01-05 22:45:45 -08002158 tx_flags = np->tx_flags;
2159 offset += bcnt;
2160 size -= bcnt;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002161 if (unlikely(put_tx++ == np->last_tx.orig))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002162 put_tx = np->first_tx.orig;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002163 if (unlikely(np->put_tx_ctx++ == np->last_tx_ctx))
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002164 np->put_tx_ctx = np->first_tx_ctx;
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07002165 } while (size);
Ayaz Abdullafa454592006-01-05 22:45:45 -08002166
2167 /* setup the fragments */
2168 for (i = 0; i < fragments; i++) {
2169 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
2170 u32 size = frag->size;
2171 offset = 0;
2172
2173 do {
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002174 prev_tx = put_tx;
2175 prev_tx_ctx = np->put_tx_ctx;
Ayaz Abdullafa454592006-01-05 22:45:45 -08002176 bcnt = (size > NV_TX2_TSO_MAX_SIZE) ? NV_TX2_TSO_MAX_SIZE : size;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002177 np->put_tx_ctx->dma = pci_map_page(np->pci_dev, frag->page, frag->page_offset+offset, bcnt,
2178 PCI_DMA_TODEVICE);
2179 np->put_tx_ctx->dma_len = bcnt;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002180 put_tx->buf = cpu_to_le32(np->put_tx_ctx->dma);
2181 put_tx->flaglen = cpu_to_le32((bcnt-1) | tx_flags);
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002182
Ayaz Abdullafa454592006-01-05 22:45:45 -08002183 offset += bcnt;
2184 size -= bcnt;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002185 if (unlikely(put_tx++ == np->last_tx.orig))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002186 put_tx = np->first_tx.orig;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002187 if (unlikely(np->put_tx_ctx++ == np->last_tx_ctx))
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002188 np->put_tx_ctx = np->first_tx_ctx;
Ayaz Abdullafa454592006-01-05 22:45:45 -08002189 } while (size);
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002190 }
2191
Ayaz Abdullafa454592006-01-05 22:45:45 -08002192 /* set last fragment flag */
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002193 prev_tx->flaglen |= cpu_to_le32(tx_flags_extra);
Ayaz Abdullafa454592006-01-05 22:45:45 -08002194
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002195 /* save skb in this slot's context area */
2196 prev_tx_ctx->skb = skb;
Ayaz Abdullafa454592006-01-05 22:45:45 -08002197
Herbert Xu89114af2006-07-08 13:34:32 -07002198 if (skb_is_gso(skb))
Herbert Xu79671682006-06-22 02:40:14 -07002199 tx_flags_extra = NV_TX2_TSO | (skb_shinfo(skb)->gso_size << NV_TX2_TSO_SHIFT);
Manfred Spraulee733622005-07-31 18:32:26 +02002200 else
Arjan van de Ven1d39ed52006-12-12 14:06:23 +01002201 tx_flags_extra = skb->ip_summed == CHECKSUM_PARTIAL ?
Patrick McHardy84fa7932006-08-29 16:44:56 -07002202 NV_TX2_CHECKSUM_L3 | NV_TX2_CHECKSUM_L4 : 0;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002203
Ingo Molnarbd6ca632008-03-28 14:41:30 -07002204 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdulla164a86e2007-01-09 13:30:10 -05002205
Ayaz Abdullafa454592006-01-05 22:45:45 -08002206 /* set tx flags */
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002207 start_tx->flaglen |= cpu_to_le32(tx_flags | tx_flags_extra);
2208 np->put_tx.orig = put_tx;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002209
Ingo Molnarbd6ca632008-03-28 14:41:30 -07002210 spin_unlock_irqrestore(&np->lock, flags);
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002211
2212 dprintk(KERN_DEBUG "%s: nv_start_xmit: entries %d queued for transmission. tx_flags_extra: %x\n",
2213 dev->name, entries, tx_flags_extra);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002214 {
2215 int j;
2216 for (j=0; j<64; j++) {
2217 if ((j%16) == 0)
2218 dprintk("\n%03x:", j);
2219 dprintk(" %02x", ((unsigned char*)skb->data)[j]);
2220 }
2221 dprintk("\n");
2222 }
2223
Linus Torvalds1da177e2005-04-16 15:20:36 -07002224 dev->trans_start = jiffies;
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04002225 writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002226 return NETDEV_TX_OK;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002227}
2228
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002229static int nv_start_xmit_optimized(struct sk_buff *skb, struct net_device *dev)
2230{
2231 struct fe_priv *np = netdev_priv(dev);
2232 u32 tx_flags = 0;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002233 u32 tx_flags_extra;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002234 unsigned int fragments = skb_shinfo(skb)->nr_frags;
2235 unsigned int i;
2236 u32 offset = 0;
2237 u32 bcnt;
2238 u32 size = skb->len-skb->data_len;
2239 u32 entries = (size >> NV_TX2_TSO_MAX_SHIFT) + ((size & (NV_TX2_TSO_MAX_SIZE-1)) ? 1 : 0);
2240 u32 empty_slots;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002241 struct ring_desc_ex* put_tx;
2242 struct ring_desc_ex* start_tx;
2243 struct ring_desc_ex* prev_tx;
2244 struct nv_skb_map* prev_tx_ctx;
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05002245 struct nv_skb_map* start_tx_ctx;
Ingo Molnarbd6ca632008-03-28 14:41:30 -07002246 unsigned long flags;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002247
2248 /* add fragments to entries count */
2249 for (i = 0; i < fragments; i++) {
2250 entries += (skb_shinfo(skb)->frags[i].size >> NV_TX2_TSO_MAX_SHIFT) +
2251 ((skb_shinfo(skb)->frags[i].size & (NV_TX2_TSO_MAX_SIZE-1)) ? 1 : 0);
2252 }
2253
Ayaz Abdulla001eb842009-01-09 11:03:44 +00002254 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002255 empty_slots = nv_get_empty_tx_slots(np);
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002256 if (unlikely(empty_slots <= entries)) {
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002257 netif_stop_queue(dev);
Ayaz Abdullaaaa37d22007-01-21 18:10:42 -05002258 np->tx_stop = 1;
Ingo Molnarbd6ca632008-03-28 14:41:30 -07002259 spin_unlock_irqrestore(&np->lock, flags);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002260 return NETDEV_TX_BUSY;
2261 }
Ayaz Abdulla001eb842009-01-09 11:03:44 +00002262 spin_unlock_irqrestore(&np->lock, flags);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002263
2264 start_tx = put_tx = np->put_tx.ex;
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05002265 start_tx_ctx = np->put_tx_ctx;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002266
2267 /* setup the header buffer */
2268 do {
2269 prev_tx = put_tx;
2270 prev_tx_ctx = np->put_tx_ctx;
2271 bcnt = (size > NV_TX2_TSO_MAX_SIZE) ? NV_TX2_TSO_MAX_SIZE : size;
2272 np->put_tx_ctx->dma = pci_map_single(np->pci_dev, skb->data + offset, bcnt,
2273 PCI_DMA_TODEVICE);
2274 np->put_tx_ctx->dma_len = bcnt;
Al Viro5bb7ea22007-12-09 16:06:41 +00002275 put_tx->bufhigh = cpu_to_le32(dma_high(np->put_tx_ctx->dma));
2276 put_tx->buflow = cpu_to_le32(dma_low(np->put_tx_ctx->dma));
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002277 put_tx->flaglen = cpu_to_le32((bcnt-1) | tx_flags);
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002278
2279 tx_flags = NV_TX2_VALID;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002280 offset += bcnt;
2281 size -= bcnt;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002282 if (unlikely(put_tx++ == np->last_tx.ex))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002283 put_tx = np->first_tx.ex;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002284 if (unlikely(np->put_tx_ctx++ == np->last_tx_ctx))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002285 np->put_tx_ctx = np->first_tx_ctx;
2286 } while (size);
2287
2288 /* setup the fragments */
2289 for (i = 0; i < fragments; i++) {
2290 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
2291 u32 size = frag->size;
2292 offset = 0;
2293
2294 do {
2295 prev_tx = put_tx;
2296 prev_tx_ctx = np->put_tx_ctx;
2297 bcnt = (size > NV_TX2_TSO_MAX_SIZE) ? NV_TX2_TSO_MAX_SIZE : size;
2298 np->put_tx_ctx->dma = pci_map_page(np->pci_dev, frag->page, frag->page_offset+offset, bcnt,
2299 PCI_DMA_TODEVICE);
2300 np->put_tx_ctx->dma_len = bcnt;
Al Viro5bb7ea22007-12-09 16:06:41 +00002301 put_tx->bufhigh = cpu_to_le32(dma_high(np->put_tx_ctx->dma));
2302 put_tx->buflow = cpu_to_le32(dma_low(np->put_tx_ctx->dma));
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002303 put_tx->flaglen = cpu_to_le32((bcnt-1) | tx_flags);
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002304
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002305 offset += bcnt;
2306 size -= bcnt;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002307 if (unlikely(put_tx++ == np->last_tx.ex))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002308 put_tx = np->first_tx.ex;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002309 if (unlikely(np->put_tx_ctx++ == np->last_tx_ctx))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002310 np->put_tx_ctx = np->first_tx_ctx;
2311 } while (size);
2312 }
2313
2314 /* set last fragment flag */
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002315 prev_tx->flaglen |= cpu_to_le32(NV_TX2_LASTPACKET);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002316
2317 /* save skb in this slot's context area */
2318 prev_tx_ctx->skb = skb;
2319
2320 if (skb_is_gso(skb))
2321 tx_flags_extra = NV_TX2_TSO | (skb_shinfo(skb)->gso_size << NV_TX2_TSO_SHIFT);
2322 else
2323 tx_flags_extra = skb->ip_summed == CHECKSUM_PARTIAL ?
2324 NV_TX2_CHECKSUM_L3 | NV_TX2_CHECKSUM_L4 : 0;
2325
2326 /* vlan tag */
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002327 if (likely(!np->vlangrp)) {
2328 start_tx->txvlan = 0;
2329 } else {
2330 if (vlan_tx_tag_present(skb))
2331 start_tx->txvlan = cpu_to_le32(NV_TX3_VLAN_TAG_PRESENT | vlan_tx_tag_get(skb));
2332 else
2333 start_tx->txvlan = 0;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002334 }
2335
Ingo Molnarbd6ca632008-03-28 14:41:30 -07002336 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002337
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05002338 if (np->tx_limit) {
2339 /* Limit the number of outstanding tx. Setup all fragments, but
2340 * do not set the VALID bit on the first descriptor. Save a pointer
2341 * to that descriptor and also for next skb_map element.
2342 */
2343
2344 if (np->tx_pkts_in_progress == NV_TX_LIMIT_COUNT) {
2345 if (!np->tx_change_owner)
2346 np->tx_change_owner = start_tx_ctx;
2347
2348 /* remove VALID bit */
2349 tx_flags &= ~NV_TX2_VALID;
2350 start_tx_ctx->first_tx_desc = start_tx;
2351 start_tx_ctx->next_tx_ctx = np->put_tx_ctx;
2352 np->tx_end_flip = np->put_tx_ctx;
2353 } else {
2354 np->tx_pkts_in_progress++;
2355 }
2356 }
2357
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002358 /* set tx flags */
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002359 start_tx->flaglen |= cpu_to_le32(tx_flags | tx_flags_extra);
2360 np->put_tx.ex = put_tx;
2361
Ingo Molnarbd6ca632008-03-28 14:41:30 -07002362 spin_unlock_irqrestore(&np->lock, flags);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002363
2364 dprintk(KERN_DEBUG "%s: nv_start_xmit_optimized: entries %d queued for transmission. tx_flags_extra: %x\n",
2365 dev->name, entries, tx_flags_extra);
2366 {
2367 int j;
2368 for (j=0; j<64; j++) {
2369 if ((j%16) == 0)
2370 dprintk("\n%03x:", j);
2371 dprintk(" %02x", ((unsigned char*)skb->data)[j]);
2372 }
2373 dprintk("\n");
2374 }
2375
2376 dev->trans_start = jiffies;
2377 writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002378 return NETDEV_TX_OK;
2379}
2380
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05002381static inline void nv_tx_flip_ownership(struct net_device *dev)
2382{
2383 struct fe_priv *np = netdev_priv(dev);
2384
2385 np->tx_pkts_in_progress--;
2386 if (np->tx_change_owner) {
Al Viro30ecce92008-03-26 05:57:12 +00002387 np->tx_change_owner->first_tx_desc->flaglen |=
2388 cpu_to_le32(NV_TX2_VALID);
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05002389 np->tx_pkts_in_progress++;
2390
2391 np->tx_change_owner = np->tx_change_owner->next_tx_ctx;
2392 if (np->tx_change_owner == np->tx_end_flip)
2393 np->tx_change_owner = NULL;
2394
2395 writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
2396 }
2397}
2398
Linus Torvalds1da177e2005-04-16 15:20:36 -07002399/*
2400 * nv_tx_done: check for completed packets, release the skbs.
2401 *
2402 * Caller must own np->lock.
2403 */
2404static void nv_tx_done(struct net_device *dev)
2405{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002406 struct fe_priv *np = netdev_priv(dev);
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07002407 u32 flags;
Ayaz Abdullaaaa37d22007-01-21 18:10:42 -05002408 struct ring_desc* orig_get_tx = np->get_tx.orig;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002409
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002410 while ((np->get_tx.orig != np->put_tx.orig) &&
2411 !((flags = le32_to_cpu(np->get_tx.orig->flaglen)) & NV_TX_VALID)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002412
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002413 dprintk(KERN_DEBUG "%s: nv_tx_done: flags 0x%x.\n",
2414 dev->name, flags);
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002415
2416 pci_unmap_page(np->pci_dev, np->get_tx_ctx->dma,
2417 np->get_tx_ctx->dma_len,
2418 PCI_DMA_TODEVICE);
2419 np->get_tx_ctx->dma = 0;
2420
Linus Torvalds1da177e2005-04-16 15:20:36 -07002421 if (np->desc_ver == DESC_VER_1) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07002422 if (flags & NV_TX_LASTPACKET) {
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002423 if (flags & NV_TX_ERROR) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07002424 if (flags & NV_TX_UNDERFLOW)
Jeff Garzik8148ff42007-10-16 20:56:09 -04002425 dev->stats.tx_fifo_errors++;
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07002426 if (flags & NV_TX_CARRIERLOST)
Jeff Garzik8148ff42007-10-16 20:56:09 -04002427 dev->stats.tx_carrier_errors++;
Ayaz Abdullaa4336862008-04-18 13:50:43 -07002428 if ((flags & NV_TX_RETRYERROR) && !(flags & NV_TX_RETRYCOUNT_MASK))
2429 nv_legacybackoff_reseed(dev);
Jeff Garzik8148ff42007-10-16 20:56:09 -04002430 dev->stats.tx_errors++;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002431 } else {
Jeff Garzik8148ff42007-10-16 20:56:09 -04002432 dev->stats.tx_packets++;
2433 dev->stats.tx_bytes += np->get_tx_ctx->skb->len;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002434 }
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002435 dev_kfree_skb_any(np->get_tx_ctx->skb);
2436 np->get_tx_ctx->skb = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002437 }
2438 } else {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07002439 if (flags & NV_TX2_LASTPACKET) {
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002440 if (flags & NV_TX2_ERROR) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07002441 if (flags & NV_TX2_UNDERFLOW)
Jeff Garzik8148ff42007-10-16 20:56:09 -04002442 dev->stats.tx_fifo_errors++;
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07002443 if (flags & NV_TX2_CARRIERLOST)
Jeff Garzik8148ff42007-10-16 20:56:09 -04002444 dev->stats.tx_carrier_errors++;
Ayaz Abdullaa4336862008-04-18 13:50:43 -07002445 if ((flags & NV_TX2_RETRYERROR) && !(flags & NV_TX2_RETRYCOUNT_MASK))
2446 nv_legacybackoff_reseed(dev);
Jeff Garzik8148ff42007-10-16 20:56:09 -04002447 dev->stats.tx_errors++;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002448 } else {
Jeff Garzik8148ff42007-10-16 20:56:09 -04002449 dev->stats.tx_packets++;
2450 dev->stats.tx_bytes += np->get_tx_ctx->skb->len;
Jeff Garzikf3b197a2006-05-26 21:39:03 -04002451 }
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002452 dev_kfree_skb_any(np->get_tx_ctx->skb);
2453 np->get_tx_ctx->skb = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002454 }
2455 }
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002456 if (unlikely(np->get_tx.orig++ == np->last_tx.orig))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002457 np->get_tx.orig = np->first_tx.orig;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002458 if (unlikely(np->get_tx_ctx++ == np->last_tx_ctx))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002459 np->get_tx_ctx = np->first_tx_ctx;
2460 }
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002461 if (unlikely((np->tx_stop == 1) && (np->get_tx.orig != orig_get_tx))) {
Ayaz Abdullaaaa37d22007-01-21 18:10:42 -05002462 np->tx_stop = 0;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002463 netif_wake_queue(dev);
Ayaz Abdullaaaa37d22007-01-21 18:10:42 -05002464 }
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002465}
2466
Ayaz Abdulla4e16ed12007-01-23 12:00:56 -05002467static void nv_tx_done_optimized(struct net_device *dev, int limit)
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002468{
2469 struct fe_priv *np = netdev_priv(dev);
2470 u32 flags;
Ayaz Abdullaaaa37d22007-01-21 18:10:42 -05002471 struct ring_desc_ex* orig_get_tx = np->get_tx.ex;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002472
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002473 while ((np->get_tx.ex != np->put_tx.ex) &&
Ayaz Abdulla4e16ed12007-01-23 12:00:56 -05002474 !((flags = le32_to_cpu(np->get_tx.ex->flaglen)) & NV_TX_VALID) &&
2475 (limit-- > 0)) {
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002476
2477 dprintk(KERN_DEBUG "%s: nv_tx_done_optimized: flags 0x%x.\n",
2478 dev->name, flags);
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002479
2480 pci_unmap_page(np->pci_dev, np->get_tx_ctx->dma,
2481 np->get_tx_ctx->dma_len,
2482 PCI_DMA_TODEVICE);
2483 np->get_tx_ctx->dma = 0;
2484
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002485 if (flags & NV_TX2_LASTPACKET) {
Ayaz Abdulla21828162007-01-23 12:27:21 -05002486 if (!(flags & NV_TX2_ERROR))
Jeff Garzik8148ff42007-10-16 20:56:09 -04002487 dev->stats.tx_packets++;
Ayaz Abdullaa4336862008-04-18 13:50:43 -07002488 else {
2489 if ((flags & NV_TX2_RETRYERROR) && !(flags & NV_TX2_RETRYCOUNT_MASK)) {
2490 if (np->driver_data & DEV_HAS_GEAR_MODE)
2491 nv_gear_backoff_reseed(dev);
2492 else
2493 nv_legacybackoff_reseed(dev);
2494 }
2495 }
2496
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002497 dev_kfree_skb_any(np->get_tx_ctx->skb);
2498 np->get_tx_ctx->skb = NULL;
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05002499
2500 if (np->tx_limit) {
2501 nv_tx_flip_ownership(dev);
2502 }
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002503 }
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002504 if (unlikely(np->get_tx.ex++ == np->last_tx.ex))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002505 np->get_tx.ex = np->first_tx.ex;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002506 if (unlikely(np->get_tx_ctx++ == np->last_tx_ctx))
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002507 np->get_tx_ctx = np->first_tx_ctx;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002508 }
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002509 if (unlikely((np->tx_stop == 1) && (np->get_tx.ex != orig_get_tx))) {
Ayaz Abdullaaaa37d22007-01-21 18:10:42 -05002510 np->tx_stop = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002511 netif_wake_queue(dev);
Ayaz Abdullaaaa37d22007-01-21 18:10:42 -05002512 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002513}
2514
2515/*
2516 * nv_tx_timeout: dev->tx_timeout function
Herbert Xu932ff272006-06-09 12:20:56 -07002517 * Called with netif_tx_lock held.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002518 */
2519static void nv_tx_timeout(struct net_device *dev)
2520{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002521 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002522 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05002523 u32 status;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002524
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05002525 if (np->msi_flags & NV_MSI_X_ENABLED)
2526 status = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQSTAT_MASK;
2527 else
2528 status = readl(base + NvRegIrqStatus) & NVREG_IRQSTAT_MASK;
2529
2530 printk(KERN_INFO "%s: Got tx_timeout. irq: %08x\n", dev->name, status);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002531
Manfred Spraulc2dba062005-07-31 18:29:47 +02002532 {
2533 int i;
2534
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002535 printk(KERN_INFO "%s: Ring at %lx\n",
2536 dev->name, (unsigned long)np->ring_addr);
Manfred Spraulc2dba062005-07-31 18:29:47 +02002537 printk(KERN_INFO "%s: Dumping tx registers\n", dev->name);
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04002538 for (i=0;i<=np->register_size;i+= 32) {
Manfred Spraulc2dba062005-07-31 18:29:47 +02002539 printk(KERN_INFO "%3x: %08x %08x %08x %08x %08x %08x %08x %08x\n",
2540 i,
2541 readl(base + i + 0), readl(base + i + 4),
2542 readl(base + i + 8), readl(base + i + 12),
2543 readl(base + i + 16), readl(base + i + 20),
2544 readl(base + i + 24), readl(base + i + 28));
2545 }
2546 printk(KERN_INFO "%s: Dumping tx ring\n", dev->name);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04002547 for (i=0;i<np->tx_ring_size;i+= 4) {
Jeff Garzik36b30ea2007-10-16 01:40:30 -04002548 if (!nv_optimized(np)) {
Manfred Spraulee733622005-07-31 18:32:26 +02002549 printk(KERN_INFO "%03x: %08x %08x // %08x %08x // %08x %08x // %08x %08x\n",
Jeff Garzikf3b197a2006-05-26 21:39:03 -04002550 i,
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07002551 le32_to_cpu(np->tx_ring.orig[i].buf),
2552 le32_to_cpu(np->tx_ring.orig[i].flaglen),
2553 le32_to_cpu(np->tx_ring.orig[i+1].buf),
2554 le32_to_cpu(np->tx_ring.orig[i+1].flaglen),
2555 le32_to_cpu(np->tx_ring.orig[i+2].buf),
2556 le32_to_cpu(np->tx_ring.orig[i+2].flaglen),
2557 le32_to_cpu(np->tx_ring.orig[i+3].buf),
2558 le32_to_cpu(np->tx_ring.orig[i+3].flaglen));
Manfred Spraulee733622005-07-31 18:32:26 +02002559 } else {
2560 printk(KERN_INFO "%03x: %08x %08x %08x // %08x %08x %08x // %08x %08x %08x // %08x %08x %08x\n",
Jeff Garzikf3b197a2006-05-26 21:39:03 -04002561 i,
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07002562 le32_to_cpu(np->tx_ring.ex[i].bufhigh),
2563 le32_to_cpu(np->tx_ring.ex[i].buflow),
2564 le32_to_cpu(np->tx_ring.ex[i].flaglen),
2565 le32_to_cpu(np->tx_ring.ex[i+1].bufhigh),
2566 le32_to_cpu(np->tx_ring.ex[i+1].buflow),
2567 le32_to_cpu(np->tx_ring.ex[i+1].flaglen),
2568 le32_to_cpu(np->tx_ring.ex[i+2].bufhigh),
2569 le32_to_cpu(np->tx_ring.ex[i+2].buflow),
2570 le32_to_cpu(np->tx_ring.ex[i+2].flaglen),
2571 le32_to_cpu(np->tx_ring.ex[i+3].bufhigh),
2572 le32_to_cpu(np->tx_ring.ex[i+3].buflow),
2573 le32_to_cpu(np->tx_ring.ex[i+3].flaglen));
Manfred Spraulee733622005-07-31 18:32:26 +02002574 }
Manfred Spraulc2dba062005-07-31 18:29:47 +02002575 }
2576 }
2577
Linus Torvalds1da177e2005-04-16 15:20:36 -07002578 spin_lock_irq(&np->lock);
2579
2580 /* 1) stop tx engine */
2581 nv_stop_tx(dev);
2582
2583 /* 2) check that the packets were not sent already: */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04002584 if (!nv_optimized(np))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002585 nv_tx_done(dev);
2586 else
Ayaz Abdulla4e16ed12007-01-23 12:00:56 -05002587 nv_tx_done_optimized(dev, np->tx_ring_size);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002588
2589 /* 3) if there are dead entries: clear everything */
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002590 if (np->get_tx_ctx != np->put_tx_ctx) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002591 printk(KERN_DEBUG "%s: tx_timeout: dead entries!\n", dev->name);
2592 nv_drain_tx(dev);
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002593 nv_init_tx(dev);
Ayaz Abdulla0832b252006-02-04 13:13:26 -05002594 setup_hw_rings(dev, NV_SETUP_TX_RING);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002595 }
2596
Ayaz Abdulla3ba4d092007-03-23 05:50:02 -05002597 netif_wake_queue(dev);
2598
Linus Torvalds1da177e2005-04-16 15:20:36 -07002599 /* 4) restart tx engine */
2600 nv_start_tx(dev);
2601 spin_unlock_irq(&np->lock);
2602}
2603
Manfred Spraul22c6d142005-04-19 21:17:09 +02002604/*
2605 * Called when the nic notices a mismatch between the actual data len on the
2606 * wire and the len indicated in the 802 header
2607 */
2608static int nv_getlen(struct net_device *dev, void *packet, int datalen)
2609{
2610 int hdrlen; /* length of the 802 header */
2611 int protolen; /* length as stored in the proto field */
2612
2613 /* 1) calculate len according to header */
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07002614 if ( ((struct vlan_ethhdr *)packet)->h_vlan_proto == htons(ETH_P_8021Q)) {
Manfred Spraul22c6d142005-04-19 21:17:09 +02002615 protolen = ntohs( ((struct vlan_ethhdr *)packet)->h_vlan_encapsulated_proto );
2616 hdrlen = VLAN_HLEN;
2617 } else {
2618 protolen = ntohs( ((struct ethhdr *)packet)->h_proto);
2619 hdrlen = ETH_HLEN;
2620 }
2621 dprintk(KERN_DEBUG "%s: nv_getlen: datalen %d, protolen %d, hdrlen %d\n",
2622 dev->name, datalen, protolen, hdrlen);
2623 if (protolen > ETH_DATA_LEN)
2624 return datalen; /* Value in proto field not a len, no checks possible */
2625
2626 protolen += hdrlen;
2627 /* consistency checks: */
2628 if (datalen > ETH_ZLEN) {
2629 if (datalen >= protolen) {
2630 /* more data on wire than in 802 header, trim of
2631 * additional data.
2632 */
2633 dprintk(KERN_DEBUG "%s: nv_getlen: accepting %d bytes.\n",
2634 dev->name, protolen);
2635 return protolen;
2636 } else {
2637 /* less data on wire than mentioned in header.
2638 * Discard the packet.
2639 */
2640 dprintk(KERN_DEBUG "%s: nv_getlen: discarding long packet.\n",
2641 dev->name);
2642 return -1;
2643 }
2644 } else {
2645 /* short packet. Accept only if 802 values are also short */
2646 if (protolen > ETH_ZLEN) {
2647 dprintk(KERN_DEBUG "%s: nv_getlen: discarding short packet.\n",
2648 dev->name);
2649 return -1;
2650 }
2651 dprintk(KERN_DEBUG "%s: nv_getlen: accepting %d bytes.\n",
2652 dev->name, datalen);
2653 return datalen;
2654 }
2655}
2656
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07002657static int nv_rx_process(struct net_device *dev, int limit)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002658{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002659 struct fe_priv *np = netdev_priv(dev);
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07002660 u32 flags;
Ingo Molnarbcb5feb2007-10-16 20:44:59 -04002661 int rx_work = 0;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002662 struct sk_buff *skb;
2663 int len;
Ayaz Abdullaee407b02006-02-04 13:13:17 -05002664
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002665 while((np->get_rx.orig != np->put_rx.orig) &&
2666 !((flags = le32_to_cpu(np->get_rx.orig->flaglen)) & NV_RX_AVAIL) &&
Ingo Molnarbcb5feb2007-10-16 20:44:59 -04002667 (rx_work < limit)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002668
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002669 dprintk(KERN_DEBUG "%s: nv_rx_process: flags 0x%x.\n",
2670 dev->name, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002671
Linus Torvalds1da177e2005-04-16 15:20:36 -07002672 /*
2673 * the packet is for us - immediately tear down the pci mapping.
2674 * TODO: check if a prefetch of the first cacheline improves
2675 * the performance.
2676 */
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002677 pci_unmap_single(np->pci_dev, np->get_rx_ctx->dma,
2678 np->get_rx_ctx->dma_len,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002679 PCI_DMA_FROMDEVICE);
Ayaz Abdulla0d63fb32007-01-09 13:30:13 -05002680 skb = np->get_rx_ctx->skb;
2681 np->get_rx_ctx->skb = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002682
2683 {
2684 int j;
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07002685 dprintk(KERN_DEBUG "Dumping packet (flags 0x%x).",flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002686 for (j=0; j<64; j++) {
2687 if ((j%16) == 0)
2688 dprintk("\n%03x:", j);
Ayaz Abdulla0d63fb32007-01-09 13:30:13 -05002689 dprintk(" %02x", ((unsigned char*)skb->data)[j]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002690 }
2691 dprintk("\n");
2692 }
2693 /* look at what we actually got: */
2694 if (np->desc_ver == DESC_VER_1) {
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002695 if (likely(flags & NV_RX_DESCRIPTORVALID)) {
2696 len = flags & LEN_MASK_V1;
2697 if (unlikely(flags & NV_RX_ERROR)) {
Ayaz Abdulla1ef68412008-08-06 12:11:03 -04002698 if ((flags & NV_RX_ERROR_MASK) == NV_RX_ERROR4) {
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002699 len = nv_getlen(dev, skb->data, len);
2700 if (len < 0) {
Jeff Garzik8148ff42007-10-16 20:56:09 -04002701 dev->stats.rx_errors++;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002702 dev_kfree_skb(skb);
2703 goto next_pkt;
2704 }
2705 }
2706 /* framing errors are soft errors */
Ayaz Abdulla1ef68412008-08-06 12:11:03 -04002707 else if ((flags & NV_RX_ERROR_MASK) == NV_RX_FRAMINGERR) {
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002708 if (flags & NV_RX_SUBSTRACT1) {
2709 len--;
2710 }
2711 }
2712 /* the rest are hard errors */
2713 else {
2714 if (flags & NV_RX_MISSEDFRAME)
Jeff Garzik8148ff42007-10-16 20:56:09 -04002715 dev->stats.rx_missed_errors++;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002716 if (flags & NV_RX_CRCERR)
Jeff Garzik8148ff42007-10-16 20:56:09 -04002717 dev->stats.rx_crc_errors++;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002718 if (flags & NV_RX_OVERFLOW)
Jeff Garzik8148ff42007-10-16 20:56:09 -04002719 dev->stats.rx_over_errors++;
2720 dev->stats.rx_errors++;
Ayaz Abdulla0d63fb32007-01-09 13:30:13 -05002721 dev_kfree_skb(skb);
Ayaz Abdullaa971c322005-11-11 08:30:38 -05002722 goto next_pkt;
2723 }
2724 }
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002725 } else {
2726 dev_kfree_skb(skb);
2727 goto next_pkt;
Manfred Spraul22c6d142005-04-19 21:17:09 +02002728 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002729 } else {
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002730 if (likely(flags & NV_RX2_DESCRIPTORVALID)) {
2731 len = flags & LEN_MASK_V2;
2732 if (unlikely(flags & NV_RX2_ERROR)) {
Ayaz Abdulla1ef68412008-08-06 12:11:03 -04002733 if ((flags & NV_RX2_ERROR_MASK) == NV_RX2_ERROR4) {
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002734 len = nv_getlen(dev, skb->data, len);
2735 if (len < 0) {
Jeff Garzik8148ff42007-10-16 20:56:09 -04002736 dev->stats.rx_errors++;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002737 dev_kfree_skb(skb);
2738 goto next_pkt;
2739 }
2740 }
2741 /* framing errors are soft errors */
Ayaz Abdulla1ef68412008-08-06 12:11:03 -04002742 else if ((flags & NV_RX2_ERROR_MASK) == NV_RX2_FRAMINGERR) {
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002743 if (flags & NV_RX2_SUBSTRACT1) {
2744 len--;
2745 }
2746 }
2747 /* the rest are hard errors */
2748 else {
2749 if (flags & NV_RX2_CRCERR)
Jeff Garzik8148ff42007-10-16 20:56:09 -04002750 dev->stats.rx_crc_errors++;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002751 if (flags & NV_RX2_OVERFLOW)
Jeff Garzik8148ff42007-10-16 20:56:09 -04002752 dev->stats.rx_over_errors++;
2753 dev->stats.rx_errors++;
Ayaz Abdulla0d63fb32007-01-09 13:30:13 -05002754 dev_kfree_skb(skb);
Ayaz Abdullaa971c322005-11-11 08:30:38 -05002755 goto next_pkt;
2756 }
2757 }
Ayaz Abdullabfaffe82008-01-13 16:02:55 -05002758 if (((flags & NV_RX2_CHECKSUMMASK) == NV_RX2_CHECKSUM_IP_TCP) || /*ip and tcp */
2759 ((flags & NV_RX2_CHECKSUMMASK) == NV_RX2_CHECKSUM_IP_UDP)) /*ip and udp */
Ayaz Abdulla0d63fb32007-01-09 13:30:13 -05002760 skb->ip_summed = CHECKSUM_UNNECESSARY;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002761 } else {
2762 dev_kfree_skb(skb);
2763 goto next_pkt;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002764 }
2765 }
2766 /* got a valid packet - forward it to the network core */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002767 skb_put(skb, len);
2768 skb->protocol = eth_type_trans(skb, dev);
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002769 dprintk(KERN_DEBUG "%s: nv_rx_process: %d bytes, proto %d accepted.\n",
2770 dev->name, len, skb->protocol);
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07002771#ifdef CONFIG_FORCEDETH_NAPI
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002772 netif_receive_skb(skb);
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07002773#else
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002774 netif_rx(skb);
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07002775#endif
Jeff Garzik8148ff42007-10-16 20:56:09 -04002776 dev->stats.rx_packets++;
2777 dev->stats.rx_bytes += len;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002778next_pkt:
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002779 if (unlikely(np->get_rx.orig++ == np->last_rx.orig))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002780 np->get_rx.orig = np->first_rx.orig;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002781 if (unlikely(np->get_rx_ctx++ == np->last_rx_ctx))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002782 np->get_rx_ctx = np->first_rx_ctx;
Ingo Molnarbcb5feb2007-10-16 20:44:59 -04002783
2784 rx_work++;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002785 }
2786
Ingo Molnarbcb5feb2007-10-16 20:44:59 -04002787 return rx_work;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002788}
2789
2790static int nv_rx_process_optimized(struct net_device *dev, int limit)
2791{
2792 struct fe_priv *np = netdev_priv(dev);
2793 u32 flags;
2794 u32 vlanflags = 0;
Ingo Molnarc1b71512007-10-17 12:18:23 +02002795 int rx_work = 0;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002796 struct sk_buff *skb;
2797 int len;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002798
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002799 while((np->get_rx.ex != np->put_rx.ex) &&
2800 !((flags = le32_to_cpu(np->get_rx.ex->flaglen)) & NV_RX2_AVAIL) &&
Ingo Molnarc1b71512007-10-17 12:18:23 +02002801 (rx_work < limit)) {
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002802
2803 dprintk(KERN_DEBUG "%s: nv_rx_process_optimized: flags 0x%x.\n",
2804 dev->name, flags);
2805
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002806 /*
2807 * the packet is for us - immediately tear down the pci mapping.
2808 * TODO: check if a prefetch of the first cacheline improves
2809 * the performance.
2810 */
2811 pci_unmap_single(np->pci_dev, np->get_rx_ctx->dma,
2812 np->get_rx_ctx->dma_len,
2813 PCI_DMA_FROMDEVICE);
2814 skb = np->get_rx_ctx->skb;
2815 np->get_rx_ctx->skb = NULL;
2816
2817 {
2818 int j;
2819 dprintk(KERN_DEBUG "Dumping packet (flags 0x%x).",flags);
2820 for (j=0; j<64; j++) {
2821 if ((j%16) == 0)
2822 dprintk("\n%03x:", j);
2823 dprintk(" %02x", ((unsigned char*)skb->data)[j]);
2824 }
2825 dprintk("\n");
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002826 }
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002827 /* look at what we actually got: */
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002828 if (likely(flags & NV_RX2_DESCRIPTORVALID)) {
2829 len = flags & LEN_MASK_V2;
2830 if (unlikely(flags & NV_RX2_ERROR)) {
Ayaz Abdulla1ef68412008-08-06 12:11:03 -04002831 if ((flags & NV_RX2_ERROR_MASK) == NV_RX2_ERROR4) {
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002832 len = nv_getlen(dev, skb->data, len);
2833 if (len < 0) {
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002834 dev_kfree_skb(skb);
2835 goto next_pkt;
2836 }
2837 }
2838 /* framing errors are soft errors */
Ayaz Abdulla1ef68412008-08-06 12:11:03 -04002839 else if ((flags & NV_RX2_ERROR_MASK) == NV_RX2_FRAMINGERR) {
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002840 if (flags & NV_RX2_SUBSTRACT1) {
2841 len--;
2842 }
2843 }
2844 /* the rest are hard errors */
2845 else {
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002846 dev_kfree_skb(skb);
2847 goto next_pkt;
2848 }
2849 }
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002850
Ayaz Abdullabfaffe82008-01-13 16:02:55 -05002851 if (((flags & NV_RX2_CHECKSUMMASK) == NV_RX2_CHECKSUM_IP_TCP) || /*ip and tcp */
2852 ((flags & NV_RX2_CHECKSUMMASK) == NV_RX2_CHECKSUM_IP_UDP)) /*ip and udp */
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002853 skb->ip_summed = CHECKSUM_UNNECESSARY;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002854
2855 /* got a valid packet - forward it to the network core */
2856 skb_put(skb, len);
2857 skb->protocol = eth_type_trans(skb, dev);
2858 prefetch(skb->data);
2859
2860 dprintk(KERN_DEBUG "%s: nv_rx_process_optimized: %d bytes, proto %d accepted.\n",
2861 dev->name, len, skb->protocol);
2862
2863 if (likely(!np->vlangrp)) {
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002864#ifdef CONFIG_FORCEDETH_NAPI
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002865 netif_receive_skb(skb);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002866#else
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002867 netif_rx(skb);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002868#endif
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002869 } else {
2870 vlanflags = le32_to_cpu(np->get_rx.ex->buflow);
2871 if (vlanflags & NV_RX3_VLAN_TAG_PRESENT) {
2872#ifdef CONFIG_FORCEDETH_NAPI
2873 vlan_hwaccel_receive_skb(skb, np->vlangrp,
2874 vlanflags & NV_RX3_VLAN_TAG_MASK);
2875#else
2876 vlan_hwaccel_rx(skb, np->vlangrp,
2877 vlanflags & NV_RX3_VLAN_TAG_MASK);
2878#endif
2879 } else {
2880#ifdef CONFIG_FORCEDETH_NAPI
2881 netif_receive_skb(skb);
2882#else
2883 netif_rx(skb);
2884#endif
2885 }
2886 }
2887
Jeff Garzik8148ff42007-10-16 20:56:09 -04002888 dev->stats.rx_packets++;
2889 dev->stats.rx_bytes += len;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002890 } else {
2891 dev_kfree_skb(skb);
2892 }
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002893next_pkt:
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002894 if (unlikely(np->get_rx.ex++ == np->last_rx.ex))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002895 np->get_rx.ex = np->first_rx.ex;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002896 if (unlikely(np->get_rx_ctx++ == np->last_rx_ctx))
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002897 np->get_rx_ctx = np->first_rx_ctx;
Ingo Molnarc1b71512007-10-17 12:18:23 +02002898
2899 rx_work++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002900 }
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07002901
Ingo Molnarc1b71512007-10-17 12:18:23 +02002902 return rx_work;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002903}
2904
Manfred Sprauld81c0982005-07-31 18:20:30 +02002905static void set_bufsize(struct net_device *dev)
2906{
2907 struct fe_priv *np = netdev_priv(dev);
2908
2909 if (dev->mtu <= ETH_DATA_LEN)
2910 np->rx_buf_sz = ETH_DATA_LEN + NV_RX_HEADERS;
2911 else
2912 np->rx_buf_sz = dev->mtu + NV_RX_HEADERS;
2913}
2914
Linus Torvalds1da177e2005-04-16 15:20:36 -07002915/*
2916 * nv_change_mtu: dev->change_mtu function
2917 * Called with dev_base_lock held for read.
2918 */
2919static int nv_change_mtu(struct net_device *dev, int new_mtu)
2920{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002921 struct fe_priv *np = netdev_priv(dev);
Manfred Sprauld81c0982005-07-31 18:20:30 +02002922 int old_mtu;
2923
2924 if (new_mtu < 64 || new_mtu > np->pkt_limit)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002925 return -EINVAL;
Manfred Sprauld81c0982005-07-31 18:20:30 +02002926
2927 old_mtu = dev->mtu;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002928 dev->mtu = new_mtu;
Manfred Sprauld81c0982005-07-31 18:20:30 +02002929
2930 /* return early if the buffer sizes will not change */
2931 if (old_mtu <= ETH_DATA_LEN && new_mtu <= ETH_DATA_LEN)
2932 return 0;
2933 if (old_mtu == new_mtu)
2934 return 0;
2935
2936 /* synchronized against open : rtnl_lock() held by caller */
2937 if (netif_running(dev)) {
viro@ftp.linux.org.uk25097d42005-09-06 01:36:58 +01002938 u8 __iomem *base = get_hwbase(dev);
Manfred Sprauld81c0982005-07-31 18:20:30 +02002939 /*
2940 * It seems that the nic preloads valid ring entries into an
2941 * internal buffer. The procedure for flushing everything is
2942 * guessed, there is probably a simpler approach.
2943 * Changing the MTU is a rare event, it shouldn't matter.
2944 */
Ayaz Abdulla84b39322006-05-20 14:59:48 -07002945 nv_disable_irq(dev);
Ayaz Abdulla08d93572009-03-05 08:01:55 +00002946 nv_napi_disable(dev);
Herbert Xu932ff272006-06-09 12:20:56 -07002947 netif_tx_lock_bh(dev);
David S. Millere308a5d2008-07-15 00:13:44 -07002948 netif_addr_lock(dev);
Manfred Sprauld81c0982005-07-31 18:20:30 +02002949 spin_lock(&np->lock);
2950 /* stop engines */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04002951 nv_stop_rxtx(dev);
Manfred Sprauld81c0982005-07-31 18:20:30 +02002952 nv_txrx_reset(dev);
2953 /* drain rx queue */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04002954 nv_drain_rxtx(dev);
Manfred Sprauld81c0982005-07-31 18:20:30 +02002955 /* reinit driver view of the rx queue */
Manfred Sprauld81c0982005-07-31 18:20:30 +02002956 set_bufsize(dev);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04002957 if (nv_init_ring(dev)) {
Manfred Sprauld81c0982005-07-31 18:20:30 +02002958 if (!np->in_shutdown)
2959 mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
2960 }
2961 /* reinit nic view of the rx queue */
2962 writel(np->rx_buf_sz, base + NvRegOffloadConfig);
Ayaz Abdulla0832b252006-02-04 13:13:26 -05002963 setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04002964 writel( ((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
Manfred Sprauld81c0982005-07-31 18:20:30 +02002965 base + NvRegRingSizes);
2966 pci_push(base);
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04002967 writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
Manfred Sprauld81c0982005-07-31 18:20:30 +02002968 pci_push(base);
2969
2970 /* restart rx engine */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04002971 nv_start_rxtx(dev);
Manfred Sprauld81c0982005-07-31 18:20:30 +02002972 spin_unlock(&np->lock);
David S. Millere308a5d2008-07-15 00:13:44 -07002973 netif_addr_unlock(dev);
Herbert Xu932ff272006-06-09 12:20:56 -07002974 netif_tx_unlock_bh(dev);
Ayaz Abdulla08d93572009-03-05 08:01:55 +00002975 nv_napi_enable(dev);
Ayaz Abdulla84b39322006-05-20 14:59:48 -07002976 nv_enable_irq(dev);
Manfred Sprauld81c0982005-07-31 18:20:30 +02002977 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002978 return 0;
2979}
2980
Manfred Spraul72b31782005-07-31 18:33:34 +02002981static void nv_copy_mac_to_hw(struct net_device *dev)
2982{
viro@ftp.linux.org.uk25097d42005-09-06 01:36:58 +01002983 u8 __iomem *base = get_hwbase(dev);
Manfred Spraul72b31782005-07-31 18:33:34 +02002984 u32 mac[2];
2985
2986 mac[0] = (dev->dev_addr[0] << 0) + (dev->dev_addr[1] << 8) +
2987 (dev->dev_addr[2] << 16) + (dev->dev_addr[3] << 24);
2988 mac[1] = (dev->dev_addr[4] << 0) + (dev->dev_addr[5] << 8);
2989
2990 writel(mac[0], base + NvRegMacAddrA);
2991 writel(mac[1], base + NvRegMacAddrB);
2992}
2993
2994/*
2995 * nv_set_mac_address: dev->set_mac_address function
2996 * Called with rtnl_lock() held.
2997 */
2998static int nv_set_mac_address(struct net_device *dev, void *addr)
2999{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04003000 struct fe_priv *np = netdev_priv(dev);
Manfred Spraul72b31782005-07-31 18:33:34 +02003001 struct sockaddr *macaddr = (struct sockaddr*)addr;
3002
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07003003 if (!is_valid_ether_addr(macaddr->sa_data))
Manfred Spraul72b31782005-07-31 18:33:34 +02003004 return -EADDRNOTAVAIL;
3005
3006 /* synchronized against open : rtnl_lock() held by caller */
3007 memcpy(dev->dev_addr, macaddr->sa_data, ETH_ALEN);
3008
3009 if (netif_running(dev)) {
Herbert Xu932ff272006-06-09 12:20:56 -07003010 netif_tx_lock_bh(dev);
David S. Millere308a5d2008-07-15 00:13:44 -07003011 netif_addr_lock(dev);
Manfred Spraul72b31782005-07-31 18:33:34 +02003012 spin_lock_irq(&np->lock);
3013
3014 /* stop rx engine */
3015 nv_stop_rx(dev);
3016
3017 /* set mac address */
3018 nv_copy_mac_to_hw(dev);
3019
3020 /* restart rx engine */
3021 nv_start_rx(dev);
3022 spin_unlock_irq(&np->lock);
David S. Millere308a5d2008-07-15 00:13:44 -07003023 netif_addr_unlock(dev);
Herbert Xu932ff272006-06-09 12:20:56 -07003024 netif_tx_unlock_bh(dev);
Manfred Spraul72b31782005-07-31 18:33:34 +02003025 } else {
3026 nv_copy_mac_to_hw(dev);
3027 }
3028 return 0;
3029}
3030
Linus Torvalds1da177e2005-04-16 15:20:36 -07003031/*
3032 * nv_set_multicast: dev->set_multicast function
Herbert Xu932ff272006-06-09 12:20:56 -07003033 * Called with netif_tx_lock held.
Linus Torvalds1da177e2005-04-16 15:20:36 -07003034 */
3035static void nv_set_multicast(struct net_device *dev)
3036{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04003037 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003038 u8 __iomem *base = get_hwbase(dev);
3039 u32 addr[2];
3040 u32 mask[2];
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003041 u32 pff = readl(base + NvRegPacketFilterFlags) & NVREG_PFF_PAUSE_RX;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003042
3043 memset(addr, 0, sizeof(addr));
3044 memset(mask, 0, sizeof(mask));
3045
3046 if (dev->flags & IFF_PROMISC) {
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003047 pff |= NVREG_PFF_PROMISC;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003048 } else {
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003049 pff |= NVREG_PFF_MYADDR;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003050
3051 if (dev->flags & IFF_ALLMULTI || dev->mc_list) {
3052 u32 alwaysOff[2];
3053 u32 alwaysOn[2];
3054
3055 alwaysOn[0] = alwaysOn[1] = alwaysOff[0] = alwaysOff[1] = 0xffffffff;
3056 if (dev->flags & IFF_ALLMULTI) {
3057 alwaysOn[0] = alwaysOn[1] = alwaysOff[0] = alwaysOff[1] = 0;
3058 } else {
3059 struct dev_mc_list *walk;
3060
3061 walk = dev->mc_list;
3062 while (walk != NULL) {
3063 u32 a, b;
Al Viro5bb7ea22007-12-09 16:06:41 +00003064 a = le32_to_cpu(*(__le32 *) walk->dmi_addr);
3065 b = le16_to_cpu(*(__le16 *) (&walk->dmi_addr[4]));
Linus Torvalds1da177e2005-04-16 15:20:36 -07003066 alwaysOn[0] &= a;
3067 alwaysOff[0] &= ~a;
3068 alwaysOn[1] &= b;
3069 alwaysOff[1] &= ~b;
3070 walk = walk->next;
3071 }
3072 }
3073 addr[0] = alwaysOn[0];
3074 addr[1] = alwaysOn[1];
3075 mask[0] = alwaysOn[0] | alwaysOff[0];
3076 mask[1] = alwaysOn[1] | alwaysOff[1];
Ayaz Abdullabb9a4fd2008-01-13 16:03:04 -05003077 } else {
3078 mask[0] = NVREG_MCASTMASKA_NONE;
3079 mask[1] = NVREG_MCASTMASKB_NONE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003080 }
3081 }
3082 addr[0] |= NVREG_MCASTADDRA_FORCE;
3083 pff |= NVREG_PFF_ALWAYS;
3084 spin_lock_irq(&np->lock);
3085 nv_stop_rx(dev);
3086 writel(addr[0], base + NvRegMulticastAddrA);
3087 writel(addr[1], base + NvRegMulticastAddrB);
3088 writel(mask[0], base + NvRegMulticastMaskA);
3089 writel(mask[1], base + NvRegMulticastMaskB);
3090 writel(pff, base + NvRegPacketFilterFlags);
3091 dprintk(KERN_INFO "%s: reconfiguration for multicast lists.\n",
3092 dev->name);
3093 nv_start_rx(dev);
3094 spin_unlock_irq(&np->lock);
3095}
3096
Adrian Bunkc7985052006-06-22 12:03:29 +02003097static void nv_update_pause(struct net_device *dev, u32 pause_flags)
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003098{
3099 struct fe_priv *np = netdev_priv(dev);
3100 u8 __iomem *base = get_hwbase(dev);
3101
3102 np->pause_flags &= ~(NV_PAUSEFRAME_TX_ENABLE | NV_PAUSEFRAME_RX_ENABLE);
3103
3104 if (np->pause_flags & NV_PAUSEFRAME_RX_CAPABLE) {
3105 u32 pff = readl(base + NvRegPacketFilterFlags) & ~NVREG_PFF_PAUSE_RX;
3106 if (pause_flags & NV_PAUSEFRAME_RX_ENABLE) {
3107 writel(pff|NVREG_PFF_PAUSE_RX, base + NvRegPacketFilterFlags);
3108 np->pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
3109 } else {
3110 writel(pff, base + NvRegPacketFilterFlags);
3111 }
3112 }
3113 if (np->pause_flags & NV_PAUSEFRAME_TX_CAPABLE) {
3114 u32 regmisc = readl(base + NvRegMisc1) & ~NVREG_MISC1_PAUSE_TX;
3115 if (pause_flags & NV_PAUSEFRAME_TX_ENABLE) {
Ayaz Abdulla5289b4c2008-02-05 12:30:01 -05003116 u32 pause_enable = NVREG_TX_PAUSEFRAME_ENABLE_V1;
3117 if (np->driver_data & DEV_HAS_PAUSEFRAME_TX_V2)
3118 pause_enable = NVREG_TX_PAUSEFRAME_ENABLE_V2;
Ayaz Abdulla9a33e882008-08-06 12:12:34 -04003119 if (np->driver_data & DEV_HAS_PAUSEFRAME_TX_V3) {
Ayaz Abdulla5289b4c2008-02-05 12:30:01 -05003120 pause_enable = NVREG_TX_PAUSEFRAME_ENABLE_V3;
Ayaz Abdulla9a33e882008-08-06 12:12:34 -04003121 /* limit the number of tx pause frames to a default of 8 */
3122 writel(readl(base + NvRegTxPauseFrameLimit)|NVREG_TX_PAUSEFRAMELIMIT_ENABLE, base + NvRegTxPauseFrameLimit);
3123 }
Ayaz Abdulla5289b4c2008-02-05 12:30:01 -05003124 writel(pause_enable, base + NvRegTxPauseFrame);
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003125 writel(regmisc|NVREG_MISC1_PAUSE_TX, base + NvRegMisc1);
3126 np->pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
3127 } else {
3128 writel(NVREG_TX_PAUSEFRAME_DISABLE, base + NvRegTxPauseFrame);
3129 writel(regmisc, base + NvRegMisc1);
3130 }
3131 }
3132}
3133
Ayaz Abdulla4ea7f292005-11-11 08:29:59 -05003134/**
3135 * nv_update_linkspeed: Setup the MAC according to the link partner
3136 * @dev: Network device to be configured
3137 *
3138 * The function queries the PHY and checks if there is a link partner.
3139 * If yes, then it sets up the MAC accordingly. Otherwise, the MAC is
3140 * set to 10 MBit HD.
3141 *
3142 * The function returns 0 if there is no link partner and 1 if there is
3143 * a good link partner.
3144 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07003145static int nv_update_linkspeed(struct net_device *dev)
3146{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04003147 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003148 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003149 int adv = 0;
3150 int lpa = 0;
3151 int adv_lpa, adv_pause, lpa_pause;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003152 int newls = np->linkspeed;
3153 int newdup = np->duplex;
3154 int mii_status;
3155 int retval = 0;
Ayaz Abdulla9744e212006-07-06 16:45:58 -04003156 u32 control_1000, status_1000, phyreg, pause_flags, txreg;
Ayaz Abdullab2976d22008-02-04 15:13:59 -05003157 u32 txrxFlags = 0;
Ayaz Abdullafd9b5582008-02-05 12:29:49 -05003158 u32 phy_exp;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003159
3160 /* BMSR_LSTATUS is latched, read it twice:
3161 * we want the current value.
3162 */
3163 mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
3164 mii_status = mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
3165
3166 if (!(mii_status & BMSR_LSTATUS)) {
3167 dprintk(KERN_DEBUG "%s: no link detected by phy - falling back to 10HD.\n",
3168 dev->name);
3169 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
3170 newdup = 0;
3171 retval = 0;
3172 goto set_speed;
3173 }
3174
3175 if (np->autoneg == 0) {
3176 dprintk(KERN_DEBUG "%s: nv_update_linkspeed: autoneg off, PHY set to 0x%04x.\n",
3177 dev->name, np->fixed_mode);
3178 if (np->fixed_mode & LPA_100FULL) {
3179 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100;
3180 newdup = 1;
3181 } else if (np->fixed_mode & LPA_100HALF) {
3182 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100;
3183 newdup = 0;
3184 } else if (np->fixed_mode & LPA_10FULL) {
3185 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
3186 newdup = 1;
3187 } else {
3188 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
3189 newdup = 0;
3190 }
3191 retval = 1;
3192 goto set_speed;
3193 }
3194 /* check auto negotiation is complete */
3195 if (!(mii_status & BMSR_ANEGCOMPLETE)) {
3196 /* still in autonegotiation - configure nic for 10 MBit HD and wait. */
3197 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
3198 newdup = 0;
3199 retval = 0;
3200 dprintk(KERN_DEBUG "%s: autoneg not completed - falling back to 10HD.\n", dev->name);
3201 goto set_speed;
3202 }
3203
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003204 adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
3205 lpa = mii_rw(dev, np->phyaddr, MII_LPA, MII_READ);
3206 dprintk(KERN_DEBUG "%s: nv_update_linkspeed: PHY advertises 0x%04x, lpa 0x%04x.\n",
3207 dev->name, adv, lpa);
3208
Linus Torvalds1da177e2005-04-16 15:20:36 -07003209 retval = 1;
3210 if (np->gigabit == PHY_GIGABIT) {
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003211 control_1000 = mii_rw(dev, np->phyaddr, MII_CTRL1000, MII_READ);
3212 status_1000 = mii_rw(dev, np->phyaddr, MII_STAT1000, MII_READ);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003213
3214 if ((control_1000 & ADVERTISE_1000FULL) &&
3215 (status_1000 & LPA_1000FULL)) {
3216 dprintk(KERN_DEBUG "%s: nv_update_linkspeed: GBit ethernet detected.\n",
3217 dev->name);
3218 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_1000;
3219 newdup = 1;
3220 goto set_speed;
3221 }
3222 }
3223
Linus Torvalds1da177e2005-04-16 15:20:36 -07003224 /* FIXME: handle parallel detection properly */
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003225 adv_lpa = lpa & adv;
3226 if (adv_lpa & LPA_100FULL) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003227 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100;
3228 newdup = 1;
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003229 } else if (adv_lpa & LPA_100HALF) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003230 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100;
3231 newdup = 0;
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003232 } else if (adv_lpa & LPA_10FULL) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003233 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
3234 newdup = 1;
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003235 } else if (adv_lpa & LPA_10HALF) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003236 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
3237 newdup = 0;
3238 } else {
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003239 dprintk(KERN_DEBUG "%s: bad ability %04x - falling back to 10HD.\n", dev->name, adv_lpa);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003240 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
3241 newdup = 0;
3242 }
3243
3244set_speed:
3245 if (np->duplex == newdup && np->linkspeed == newls)
3246 return retval;
3247
3248 dprintk(KERN_INFO "%s: changing link setting from %d/%d to %d/%d.\n",
3249 dev->name, np->linkspeed, np->duplex, newls, newdup);
3250
3251 np->duplex = newdup;
3252 np->linkspeed = newls;
3253
Ayaz Abdullab2976d22008-02-04 15:13:59 -05003254 /* The transmitter and receiver must be restarted for safe update */
3255 if (readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_START) {
3256 txrxFlags |= NV_RESTART_TX;
3257 nv_stop_tx(dev);
3258 }
3259 if (readl(base + NvRegReceiverControl) & NVREG_RCVCTL_START) {
3260 txrxFlags |= NV_RESTART_RX;
3261 nv_stop_rx(dev);
3262 }
3263
Linus Torvalds1da177e2005-04-16 15:20:36 -07003264 if (np->gigabit == PHY_GIGABIT) {
Ayaz Abdullaa4336862008-04-18 13:50:43 -07003265 phyreg = readl(base + NvRegSlotTime);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003266 phyreg &= ~(0x3FF00);
Ayaz Abdullaa4336862008-04-18 13:50:43 -07003267 if (((np->linkspeed & 0xFFF) == NVREG_LINKSPEED_10) ||
3268 ((np->linkspeed & 0xFFF) == NVREG_LINKSPEED_100))
3269 phyreg |= NVREG_SLOTTIME_10_100_FULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003270 else if ((np->linkspeed & 0xFFF) == NVREG_LINKSPEED_1000)
Ayaz Abdullaa4336862008-04-18 13:50:43 -07003271 phyreg |= NVREG_SLOTTIME_1000_FULL;
3272 writel(phyreg, base + NvRegSlotTime);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003273 }
3274
3275 phyreg = readl(base + NvRegPhyInterface);
3276 phyreg &= ~(PHY_HALF|PHY_100|PHY_1000);
3277 if (np->duplex == 0)
3278 phyreg |= PHY_HALF;
3279 if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_100)
3280 phyreg |= PHY_100;
3281 else if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_1000)
3282 phyreg |= PHY_1000;
3283 writel(phyreg, base + NvRegPhyInterface);
3284
Ayaz Abdullafd9b5582008-02-05 12:29:49 -05003285 phy_exp = mii_rw(dev, np->phyaddr, MII_EXPANSION, MII_READ) & EXPANSION_NWAY; /* autoneg capable */
Ayaz Abdulla9744e212006-07-06 16:45:58 -04003286 if (phyreg & PHY_RGMII) {
Ayaz Abdullafd9b5582008-02-05 12:29:49 -05003287 if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_1000) {
Ayaz Abdulla9744e212006-07-06 16:45:58 -04003288 txreg = NVREG_TX_DEFERRAL_RGMII_1000;
Ayaz Abdullafd9b5582008-02-05 12:29:49 -05003289 } else {
3290 if (!phy_exp && !np->duplex && (np->driver_data & DEV_HAS_COLLISION_FIX)) {
3291 if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_10)
3292 txreg = NVREG_TX_DEFERRAL_RGMII_STRETCH_10;
3293 else
3294 txreg = NVREG_TX_DEFERRAL_RGMII_STRETCH_100;
3295 } else {
3296 txreg = NVREG_TX_DEFERRAL_RGMII_10_100;
3297 }
3298 }
Ayaz Abdulla9744e212006-07-06 16:45:58 -04003299 } else {
Ayaz Abdullafd9b5582008-02-05 12:29:49 -05003300 if (!phy_exp && !np->duplex && (np->driver_data & DEV_HAS_COLLISION_FIX))
3301 txreg = NVREG_TX_DEFERRAL_MII_STRETCH;
3302 else
3303 txreg = NVREG_TX_DEFERRAL_DEFAULT;
Ayaz Abdulla9744e212006-07-06 16:45:58 -04003304 }
3305 writel(txreg, base + NvRegTxDeferral);
3306
Ayaz Abdulla95d161c2006-07-06 16:46:25 -04003307 if (np->desc_ver == DESC_VER_1) {
3308 txreg = NVREG_TX_WM_DESC1_DEFAULT;
3309 } else {
3310 if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_1000)
3311 txreg = NVREG_TX_WM_DESC2_3_1000;
3312 else
3313 txreg = NVREG_TX_WM_DESC2_3_DEFAULT;
3314 }
3315 writel(txreg, base + NvRegTxWatermark);
3316
Linus Torvalds1da177e2005-04-16 15:20:36 -07003317 writel(NVREG_MISC1_FORCE | ( np->duplex ? 0 : NVREG_MISC1_HD),
3318 base + NvRegMisc1);
3319 pci_push(base);
3320 writel(np->linkspeed, base + NvRegLinkSpeed);
3321 pci_push(base);
3322
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003323 pause_flags = 0;
3324 /* setup pause frame */
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003325 if (np->duplex != 0) {
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003326 if (np->autoneg && np->pause_flags & NV_PAUSEFRAME_AUTONEG) {
3327 adv_pause = adv & (ADVERTISE_PAUSE_CAP| ADVERTISE_PAUSE_ASYM);
3328 lpa_pause = lpa & (LPA_PAUSE_CAP| LPA_PAUSE_ASYM);
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003329
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003330 switch (adv_pause) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07003331 case ADVERTISE_PAUSE_CAP:
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003332 if (lpa_pause & LPA_PAUSE_CAP) {
3333 pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
3334 if (np->pause_flags & NV_PAUSEFRAME_TX_REQ)
3335 pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
3336 }
3337 break;
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07003338 case ADVERTISE_PAUSE_ASYM:
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003339 if (lpa_pause == (LPA_PAUSE_CAP| LPA_PAUSE_ASYM))
3340 {
3341 pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
3342 }
3343 break;
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07003344 case ADVERTISE_PAUSE_CAP| ADVERTISE_PAUSE_ASYM:
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003345 if (lpa_pause & LPA_PAUSE_CAP)
3346 {
3347 pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
3348 if (np->pause_flags & NV_PAUSEFRAME_TX_REQ)
3349 pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
3350 }
3351 if (lpa_pause == LPA_PAUSE_ASYM)
3352 {
3353 pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
3354 }
3355 break;
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003356 }
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003357 } else {
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003358 pause_flags = np->pause_flags;
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003359 }
3360 }
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003361 nv_update_pause(dev, pause_flags);
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003362
Ayaz Abdullab2976d22008-02-04 15:13:59 -05003363 if (txrxFlags & NV_RESTART_TX)
3364 nv_start_tx(dev);
3365 if (txrxFlags & NV_RESTART_RX)
3366 nv_start_rx(dev);
3367
Linus Torvalds1da177e2005-04-16 15:20:36 -07003368 return retval;
3369}
3370
3371static void nv_linkchange(struct net_device *dev)
3372{
3373 if (nv_update_linkspeed(dev)) {
Ayaz Abdulla4ea7f292005-11-11 08:29:59 -05003374 if (!netif_carrier_ok(dev)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003375 netif_carrier_on(dev);
3376 printk(KERN_INFO "%s: link up.\n", dev->name);
Ayaz Abdulla4ea7f292005-11-11 08:29:59 -05003377 nv_start_rx(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003378 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003379 } else {
3380 if (netif_carrier_ok(dev)) {
3381 netif_carrier_off(dev);
3382 printk(KERN_INFO "%s: link down.\n", dev->name);
3383 nv_stop_rx(dev);
3384 }
3385 }
3386}
3387
3388static void nv_link_irq(struct net_device *dev)
3389{
3390 u8 __iomem *base = get_hwbase(dev);
3391 u32 miistat;
3392
3393 miistat = readl(base + NvRegMIIStatus);
Ayaz Abdullaeb798422008-02-04 15:14:04 -05003394 writel(NVREG_MIISTAT_LINKCHANGE, base + NvRegMIIStatus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003395 dprintk(KERN_INFO "%s: link change irq, status 0x%x.\n", dev->name, miistat);
3396
3397 if (miistat & (NVREG_MIISTAT_LINKCHANGE))
3398 nv_linkchange(dev);
3399 dprintk(KERN_DEBUG "%s: link change notification done.\n", dev->name);
3400}
3401
Ayaz Abdulla4db0ee172008-06-09 16:51:06 -07003402static void nv_msi_workaround(struct fe_priv *np)
3403{
3404
3405 /* Need to toggle the msi irq mask within the ethernet device,
3406 * otherwise, future interrupts will not be detected.
3407 */
3408 if (np->msi_flags & NV_MSI_ENABLED) {
3409 u8 __iomem *base = np->base;
3410
3411 writel(0, base + NvRegMSIIrqMask);
3412 writel(NVREG_MSI_VECTOR_0_ENABLED, base + NvRegMSIIrqMask);
3413 }
3414}
3415
David Howells7d12e782006-10-05 14:55:46 +01003416static irqreturn_t nv_nic_irq(int foo, void *data)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003417{
3418 struct net_device *dev = (struct net_device *) data;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04003419 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003420 u8 __iomem *base = get_hwbase(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003421 int i;
3422
3423 dprintk(KERN_DEBUG "%s: nv_nic_irq\n", dev->name);
3424
3425 for (i=0; ; i++) {
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003426 if (!(np->msi_flags & NV_MSI_X_ENABLED)) {
Ayaz Abdulla582806b2009-03-05 08:02:03 +00003427 np->events = readl(base + NvRegIrqStatus) & NVREG_IRQSTAT_MASK;
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003428 writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
3429 } else {
Ayaz Abdulla582806b2009-03-05 08:02:03 +00003430 np->events = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQSTAT_MASK;
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003431 writel(NVREG_IRQSTAT_MASK, base + NvRegMSIXIrqStatus);
3432 }
Ayaz Abdulla582806b2009-03-05 08:02:03 +00003433 dprintk(KERN_DEBUG "%s: irq: %08x\n", dev->name, np->events);
3434 if (!(np->events & np->irqmask))
Linus Torvalds1da177e2005-04-16 15:20:36 -07003435 break;
3436
Ayaz Abdulla4db0ee172008-06-09 16:51:06 -07003437 nv_msi_workaround(np);
3438
Ayaz Abdullaa971c322005-11-11 08:30:38 -05003439 spin_lock(&np->lock);
3440 nv_tx_done(dev);
3441 spin_unlock(&np->lock);
Jeff Garzikf3b197a2006-05-26 21:39:03 -04003442
Ayaz Abdullaf0734ab2007-01-21 18:10:57 -05003443#ifdef CONFIG_FORCEDETH_NAPI
Ayaz Abdulla582806b2009-03-05 08:02:03 +00003444 if (np->events & NVREG_IRQ_RX_ALL) {
Ayaz Abdullaeb10a782009-01-11 00:09:04 -08003445 spin_lock(&np->lock);
Ben Hutchings288379f2009-01-19 16:43:59 -08003446 napi_schedule(&np->napi);
Ayaz Abdullaf0734ab2007-01-21 18:10:57 -05003447
3448 /* Disable furthur receive irq's */
Ayaz Abdullaf0734ab2007-01-21 18:10:57 -05003449 np->irqmask &= ~NVREG_IRQ_RX_ALL;
3450
3451 if (np->msi_flags & NV_MSI_X_ENABLED)
3452 writel(NVREG_IRQ_RX_ALL, base + NvRegIrqMask);
3453 else
3454 writel(np->irqmask, base + NvRegIrqMask);
3455 spin_unlock(&np->lock);
3456 }
3457#else
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003458 if (nv_rx_process(dev, RX_WORK_PER_LOOP)) {
Ayaz Abdullaf0734ab2007-01-21 18:10:57 -05003459 if (unlikely(nv_alloc_rx(dev))) {
3460 spin_lock(&np->lock);
3461 if (!np->in_shutdown)
3462 mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
3463 spin_unlock(&np->lock);
3464 }
3465 }
3466#endif
Ayaz Abdulla582806b2009-03-05 08:02:03 +00003467 if (unlikely(np->events & NVREG_IRQ_LINK)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003468 spin_lock(&np->lock);
3469 nv_link_irq(dev);
3470 spin_unlock(&np->lock);
3471 }
Ayaz Abdullaf0734ab2007-01-21 18:10:57 -05003472 if (unlikely(np->need_linktimer && time_after(jiffies, np->link_timeout))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003473 spin_lock(&np->lock);
3474 nv_linkchange(dev);
3475 spin_unlock(&np->lock);
3476 np->link_timeout = jiffies + LINK_TIMEOUT;
3477 }
Ayaz Abdulla582806b2009-03-05 08:02:03 +00003478 if (unlikely(np->events & (NVREG_IRQ_TX_ERR))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003479 dprintk(KERN_DEBUG "%s: received irq with events 0x%x. Probably TX fail.\n",
Ayaz Abdulla582806b2009-03-05 08:02:03 +00003480 dev->name, np->events);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003481 }
Ayaz Abdulla582806b2009-03-05 08:02:03 +00003482 if (unlikely(np->events & (NVREG_IRQ_UNKNOWN))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003483 printk(KERN_DEBUG "%s: received irq with unknown events 0x%x. Please report\n",
Ayaz Abdulla582806b2009-03-05 08:02:03 +00003484 dev->name, np->events);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003485 }
Ayaz Abdulla582806b2009-03-05 08:02:03 +00003486 if (unlikely(np->events & NVREG_IRQ_RECOVER_ERROR)) {
Ayaz Abdullac5cf9102006-10-30 17:32:01 -05003487 spin_lock(&np->lock);
3488 /* disable interrupts on the nic */
3489 if (!(np->msi_flags & NV_MSI_X_ENABLED))
3490 writel(0, base + NvRegIrqMask);
3491 else
3492 writel(np->irqmask, base + NvRegIrqMask);
3493 pci_push(base);
3494
3495 if (!np->in_shutdown) {
3496 np->nic_poll_irq = np->irqmask;
3497 np->recover_error = 1;
3498 mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
3499 }
3500 spin_unlock(&np->lock);
3501 break;
3502 }
Ayaz Abdullaf0734ab2007-01-21 18:10:57 -05003503 if (unlikely(i > max_interrupt_work)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003504 spin_lock(&np->lock);
3505 /* disable interrupts on the nic */
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003506 if (!(np->msi_flags & NV_MSI_X_ENABLED))
3507 writel(0, base + NvRegIrqMask);
3508 else
3509 writel(np->irqmask, base + NvRegIrqMask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003510 pci_push(base);
3511
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003512 if (!np->in_shutdown) {
3513 np->nic_poll_irq = np->irqmask;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003514 mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003515 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003516 spin_unlock(&np->lock);
Timo Jantunen1a2b7332007-08-14 21:56:57 +03003517 printk(KERN_DEBUG "%s: too many iterations (%d) in nv_nic_irq.\n", dev->name, i);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003518 break;
3519 }
3520
3521 }
3522 dprintk(KERN_DEBUG "%s: nv_nic_irq completed\n", dev->name);
3523
3524 return IRQ_RETVAL(i);
3525}
3526
Ayaz Abdullaf0734ab2007-01-21 18:10:57 -05003527/**
3528 * All _optimized functions are used to help increase performance
3529 * (reduce CPU and increase throughput). They use descripter version 3,
3530 * compiler directives, and reduce memory accesses.
3531 */
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003532static irqreturn_t nv_nic_irq_optimized(int foo, void *data)
3533{
3534 struct net_device *dev = (struct net_device *) data;
3535 struct fe_priv *np = netdev_priv(dev);
3536 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003537 int i;
3538
3539 dprintk(KERN_DEBUG "%s: nv_nic_irq_optimized\n", dev->name);
3540
3541 for (i=0; ; i++) {
3542 if (!(np->msi_flags & NV_MSI_X_ENABLED)) {
Ayaz Abdulla582806b2009-03-05 08:02:03 +00003543 np->events = readl(base + NvRegIrqStatus) & NVREG_IRQSTAT_MASK;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003544 writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
3545 } else {
Ayaz Abdulla582806b2009-03-05 08:02:03 +00003546 np->events = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQSTAT_MASK;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003547 writel(NVREG_IRQSTAT_MASK, base + NvRegMSIXIrqStatus);
3548 }
Ayaz Abdulla582806b2009-03-05 08:02:03 +00003549 dprintk(KERN_DEBUG "%s: irq: %08x\n", dev->name, np->events);
3550 if (!(np->events & np->irqmask))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003551 break;
3552
Ayaz Abdulla4db0ee172008-06-09 16:51:06 -07003553 nv_msi_workaround(np);
3554
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003555 spin_lock(&np->lock);
Ayaz Abdulla4e16ed12007-01-23 12:00:56 -05003556 nv_tx_done_optimized(dev, TX_WORK_PER_LOOP);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003557 spin_unlock(&np->lock);
3558
Ayaz Abdullaf0734ab2007-01-21 18:10:57 -05003559#ifdef CONFIG_FORCEDETH_NAPI
Ayaz Abdulla582806b2009-03-05 08:02:03 +00003560 if (np->events & NVREG_IRQ_RX_ALL) {
Ayaz Abdullaeb10a782009-01-11 00:09:04 -08003561 spin_lock(&np->lock);
Ben Hutchings288379f2009-01-19 16:43:59 -08003562 napi_schedule(&np->napi);
Ayaz Abdullaf0734ab2007-01-21 18:10:57 -05003563
3564 /* Disable furthur receive irq's */
Ayaz Abdullaf0734ab2007-01-21 18:10:57 -05003565 np->irqmask &= ~NVREG_IRQ_RX_ALL;
3566
3567 if (np->msi_flags & NV_MSI_X_ENABLED)
3568 writel(NVREG_IRQ_RX_ALL, base + NvRegIrqMask);
3569 else
3570 writel(np->irqmask, base + NvRegIrqMask);
3571 spin_unlock(&np->lock);
3572 }
3573#else
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003574 if (nv_rx_process_optimized(dev, RX_WORK_PER_LOOP)) {
Ayaz Abdullaf0734ab2007-01-21 18:10:57 -05003575 if (unlikely(nv_alloc_rx_optimized(dev))) {
3576 spin_lock(&np->lock);
3577 if (!np->in_shutdown)
3578 mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
3579 spin_unlock(&np->lock);
3580 }
3581 }
3582#endif
Ayaz Abdulla582806b2009-03-05 08:02:03 +00003583 if (unlikely(np->events & NVREG_IRQ_LINK)) {
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003584 spin_lock(&np->lock);
3585 nv_link_irq(dev);
3586 spin_unlock(&np->lock);
3587 }
Ayaz Abdullaf0734ab2007-01-21 18:10:57 -05003588 if (unlikely(np->need_linktimer && time_after(jiffies, np->link_timeout))) {
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003589 spin_lock(&np->lock);
3590 nv_linkchange(dev);
3591 spin_unlock(&np->lock);
3592 np->link_timeout = jiffies + LINK_TIMEOUT;
3593 }
Ayaz Abdulla582806b2009-03-05 08:02:03 +00003594 if (unlikely(np->events & (NVREG_IRQ_TX_ERR))) {
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003595 dprintk(KERN_DEBUG "%s: received irq with events 0x%x. Probably TX fail.\n",
Ayaz Abdulla582806b2009-03-05 08:02:03 +00003596 dev->name, np->events);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003597 }
Ayaz Abdulla582806b2009-03-05 08:02:03 +00003598 if (unlikely(np->events & (NVREG_IRQ_UNKNOWN))) {
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003599 printk(KERN_DEBUG "%s: received irq with unknown events 0x%x. Please report\n",
Ayaz Abdulla582806b2009-03-05 08:02:03 +00003600 dev->name, np->events);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003601 }
Ayaz Abdulla582806b2009-03-05 08:02:03 +00003602 if (unlikely(np->events & NVREG_IRQ_RECOVER_ERROR)) {
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003603 spin_lock(&np->lock);
3604 /* disable interrupts on the nic */
3605 if (!(np->msi_flags & NV_MSI_X_ENABLED))
3606 writel(0, base + NvRegIrqMask);
3607 else
3608 writel(np->irqmask, base + NvRegIrqMask);
3609 pci_push(base);
3610
3611 if (!np->in_shutdown) {
3612 np->nic_poll_irq = np->irqmask;
3613 np->recover_error = 1;
3614 mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
3615 }
3616 spin_unlock(&np->lock);
3617 break;
3618 }
3619
Ayaz Abdullaf0734ab2007-01-21 18:10:57 -05003620 if (unlikely(i > max_interrupt_work)) {
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003621 spin_lock(&np->lock);
3622 /* disable interrupts on the nic */
3623 if (!(np->msi_flags & NV_MSI_X_ENABLED))
3624 writel(0, base + NvRegIrqMask);
3625 else
3626 writel(np->irqmask, base + NvRegIrqMask);
3627 pci_push(base);
3628
3629 if (!np->in_shutdown) {
3630 np->nic_poll_irq = np->irqmask;
3631 mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
3632 }
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003633 spin_unlock(&np->lock);
Timo Jantunen1a2b7332007-08-14 21:56:57 +03003634 printk(KERN_DEBUG "%s: too many iterations (%d) in nv_nic_irq.\n", dev->name, i);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003635 break;
3636 }
3637
3638 }
3639 dprintk(KERN_DEBUG "%s: nv_nic_irq_optimized completed\n", dev->name);
3640
3641 return IRQ_RETVAL(i);
3642}
3643
David Howells7d12e782006-10-05 14:55:46 +01003644static irqreturn_t nv_nic_irq_tx(int foo, void *data)
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003645{
3646 struct net_device *dev = (struct net_device *) data;
3647 struct fe_priv *np = netdev_priv(dev);
3648 u8 __iomem *base = get_hwbase(dev);
3649 u32 events;
3650 int i;
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003651 unsigned long flags;
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003652
3653 dprintk(KERN_DEBUG "%s: nv_nic_irq_tx\n", dev->name);
3654
3655 for (i=0; ; i++) {
3656 events = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQ_TX_ALL;
3657 writel(NVREG_IRQ_TX_ALL, base + NvRegMSIXIrqStatus);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003658 dprintk(KERN_DEBUG "%s: tx irq: %08x\n", dev->name, events);
3659 if (!(events & np->irqmask))
3660 break;
3661
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003662 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdulla4e16ed12007-01-23 12:00:56 -05003663 nv_tx_done_optimized(dev, TX_WORK_PER_LOOP);
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003664 spin_unlock_irqrestore(&np->lock, flags);
Jeff Garzikf3b197a2006-05-26 21:39:03 -04003665
Ayaz Abdullaf0734ab2007-01-21 18:10:57 -05003666 if (unlikely(events & (NVREG_IRQ_TX_ERR))) {
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003667 dprintk(KERN_DEBUG "%s: received irq with events 0x%x. Probably TX fail.\n",
3668 dev->name, events);
3669 }
Ayaz Abdullaf0734ab2007-01-21 18:10:57 -05003670 if (unlikely(i > max_interrupt_work)) {
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003671 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003672 /* disable interrupts on the nic */
3673 writel(NVREG_IRQ_TX_ALL, base + NvRegIrqMask);
3674 pci_push(base);
3675
3676 if (!np->in_shutdown) {
3677 np->nic_poll_irq |= NVREG_IRQ_TX_ALL;
3678 mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
3679 }
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003680 spin_unlock_irqrestore(&np->lock, flags);
Timo Jantunen1a2b7332007-08-14 21:56:57 +03003681 printk(KERN_DEBUG "%s: too many iterations (%d) in nv_nic_irq_tx.\n", dev->name, i);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003682 break;
3683 }
3684
3685 }
3686 dprintk(KERN_DEBUG "%s: nv_nic_irq_tx completed\n", dev->name);
3687
3688 return IRQ_RETVAL(i);
3689}
3690
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07003691#ifdef CONFIG_FORCEDETH_NAPI
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003692static int nv_napi_poll(struct napi_struct *napi, int budget)
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07003693{
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003694 struct fe_priv *np = container_of(napi, struct fe_priv, napi);
3695 struct net_device *dev = np->dev;
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07003696 u8 __iomem *base = get_hwbase(dev);
Francois Romieud15e9c42006-12-17 23:03:15 +01003697 unsigned long flags;
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003698 int pkts, retcode;
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07003699
Jeff Garzik36b30ea2007-10-16 01:40:30 -04003700 if (!nv_optimized(np)) {
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003701 pkts = nv_rx_process(dev, budget);
Ayaz Abdullae0379a12007-02-20 03:34:30 -05003702 retcode = nv_alloc_rx(dev);
3703 } else {
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003704 pkts = nv_rx_process_optimized(dev, budget);
Ayaz Abdullae0379a12007-02-20 03:34:30 -05003705 retcode = nv_alloc_rx_optimized(dev);
3706 }
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07003707
Ayaz Abdullae0379a12007-02-20 03:34:30 -05003708 if (retcode) {
Francois Romieud15e9c42006-12-17 23:03:15 +01003709 spin_lock_irqsave(&np->lock, flags);
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07003710 if (!np->in_shutdown)
3711 mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
Francois Romieud15e9c42006-12-17 23:03:15 +01003712 spin_unlock_irqrestore(&np->lock, flags);
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07003713 }
3714
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003715 if (pkts < budget) {
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07003716 /* re-enable receive interrupts */
Francois Romieud15e9c42006-12-17 23:03:15 +01003717 spin_lock_irqsave(&np->lock, flags);
3718
Ben Hutchings288379f2009-01-19 16:43:59 -08003719 __napi_complete(napi);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003720
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07003721 np->irqmask |= NVREG_IRQ_RX_ALL;
3722 if (np->msi_flags & NV_MSI_X_ENABLED)
3723 writel(NVREG_IRQ_RX_ALL, base + NvRegIrqMask);
3724 else
3725 writel(np->irqmask, base + NvRegIrqMask);
Francois Romieud15e9c42006-12-17 23:03:15 +01003726
3727 spin_unlock_irqrestore(&np->lock, flags);
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07003728 }
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003729 return pkts;
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07003730}
3731#endif
3732
David Howells7d12e782006-10-05 14:55:46 +01003733static irqreturn_t nv_nic_irq_rx(int foo, void *data)
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003734{
3735 struct net_device *dev = (struct net_device *) data;
3736 struct fe_priv *np = netdev_priv(dev);
3737 u8 __iomem *base = get_hwbase(dev);
3738 u32 events;
3739 int i;
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003740 unsigned long flags;
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003741
3742 dprintk(KERN_DEBUG "%s: nv_nic_irq_rx\n", dev->name);
3743
3744 for (i=0; ; i++) {
3745 events = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQ_RX_ALL;
3746 writel(NVREG_IRQ_RX_ALL, base + NvRegMSIXIrqStatus);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003747 dprintk(KERN_DEBUG "%s: rx irq: %08x\n", dev->name, events);
3748 if (!(events & np->irqmask))
3749 break;
Jeff Garzikf3b197a2006-05-26 21:39:03 -04003750
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003751 if (nv_rx_process_optimized(dev, RX_WORK_PER_LOOP)) {
Ayaz Abdullaf0734ab2007-01-21 18:10:57 -05003752 if (unlikely(nv_alloc_rx_optimized(dev))) {
3753 spin_lock_irqsave(&np->lock, flags);
3754 if (!np->in_shutdown)
3755 mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
3756 spin_unlock_irqrestore(&np->lock, flags);
3757 }
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003758 }
Jeff Garzikf3b197a2006-05-26 21:39:03 -04003759
Ayaz Abdullaf0734ab2007-01-21 18:10:57 -05003760 if (unlikely(i > max_interrupt_work)) {
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003761 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003762 /* disable interrupts on the nic */
3763 writel(NVREG_IRQ_RX_ALL, base + NvRegIrqMask);
3764 pci_push(base);
3765
3766 if (!np->in_shutdown) {
3767 np->nic_poll_irq |= NVREG_IRQ_RX_ALL;
3768 mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
3769 }
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003770 spin_unlock_irqrestore(&np->lock, flags);
Timo Jantunen1a2b7332007-08-14 21:56:57 +03003771 printk(KERN_DEBUG "%s: too many iterations (%d) in nv_nic_irq_rx.\n", dev->name, i);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003772 break;
3773 }
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003774 }
3775 dprintk(KERN_DEBUG "%s: nv_nic_irq_rx completed\n", dev->name);
3776
3777 return IRQ_RETVAL(i);
3778}
3779
David Howells7d12e782006-10-05 14:55:46 +01003780static irqreturn_t nv_nic_irq_other(int foo, void *data)
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003781{
3782 struct net_device *dev = (struct net_device *) data;
3783 struct fe_priv *np = netdev_priv(dev);
3784 u8 __iomem *base = get_hwbase(dev);
3785 u32 events;
3786 int i;
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003787 unsigned long flags;
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003788
3789 dprintk(KERN_DEBUG "%s: nv_nic_irq_other\n", dev->name);
3790
3791 for (i=0; ; i++) {
3792 events = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQ_OTHER;
3793 writel(NVREG_IRQ_OTHER, base + NvRegMSIXIrqStatus);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003794 dprintk(KERN_DEBUG "%s: irq: %08x\n", dev->name, events);
3795 if (!(events & np->irqmask))
3796 break;
Jeff Garzikf3b197a2006-05-26 21:39:03 -04003797
Ayaz Abdulla4e16ed12007-01-23 12:00:56 -05003798 /* check tx in case we reached max loop limit in tx isr */
3799 spin_lock_irqsave(&np->lock, flags);
3800 nv_tx_done_optimized(dev, TX_WORK_PER_LOOP);
3801 spin_unlock_irqrestore(&np->lock, flags);
3802
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003803 if (events & NVREG_IRQ_LINK) {
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003804 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003805 nv_link_irq(dev);
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003806 spin_unlock_irqrestore(&np->lock, flags);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003807 }
3808 if (np->need_linktimer && time_after(jiffies, np->link_timeout)) {
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003809 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003810 nv_linkchange(dev);
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003811 spin_unlock_irqrestore(&np->lock, flags);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003812 np->link_timeout = jiffies + LINK_TIMEOUT;
3813 }
Ayaz Abdullac5cf9102006-10-30 17:32:01 -05003814 if (events & NVREG_IRQ_RECOVER_ERROR) {
3815 spin_lock_irq(&np->lock);
3816 /* disable interrupts on the nic */
3817 writel(NVREG_IRQ_OTHER, base + NvRegIrqMask);
3818 pci_push(base);
3819
3820 if (!np->in_shutdown) {
3821 np->nic_poll_irq |= NVREG_IRQ_OTHER;
3822 np->recover_error = 1;
3823 mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
3824 }
3825 spin_unlock_irq(&np->lock);
3826 break;
3827 }
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003828 if (events & (NVREG_IRQ_UNKNOWN)) {
3829 printk(KERN_DEBUG "%s: received irq with unknown events 0x%x. Please report\n",
3830 dev->name, events);
3831 }
Ayaz Abdullaf0734ab2007-01-21 18:10:57 -05003832 if (unlikely(i > max_interrupt_work)) {
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003833 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003834 /* disable interrupts on the nic */
3835 writel(NVREG_IRQ_OTHER, base + NvRegIrqMask);
3836 pci_push(base);
3837
3838 if (!np->in_shutdown) {
3839 np->nic_poll_irq |= NVREG_IRQ_OTHER;
3840 mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
3841 }
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003842 spin_unlock_irqrestore(&np->lock, flags);
Timo Jantunen1a2b7332007-08-14 21:56:57 +03003843 printk(KERN_DEBUG "%s: too many iterations (%d) in nv_nic_irq_other.\n", dev->name, i);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05003844 break;
3845 }
3846
3847 }
3848 dprintk(KERN_DEBUG "%s: nv_nic_irq_other completed\n", dev->name);
3849
3850 return IRQ_RETVAL(i);
3851}
3852
David Howells7d12e782006-10-05 14:55:46 +01003853static irqreturn_t nv_nic_irq_test(int foo, void *data)
Ayaz Abdulla9589c772006-06-10 22:48:13 -04003854{
3855 struct net_device *dev = (struct net_device *) data;
3856 struct fe_priv *np = netdev_priv(dev);
3857 u8 __iomem *base = get_hwbase(dev);
3858 u32 events;
3859
3860 dprintk(KERN_DEBUG "%s: nv_nic_irq_test\n", dev->name);
3861
3862 if (!(np->msi_flags & NV_MSI_X_ENABLED)) {
3863 events = readl(base + NvRegIrqStatus) & NVREG_IRQSTAT_MASK;
3864 writel(NVREG_IRQ_TIMER, base + NvRegIrqStatus);
3865 } else {
3866 events = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQSTAT_MASK;
3867 writel(NVREG_IRQ_TIMER, base + NvRegMSIXIrqStatus);
3868 }
3869 pci_push(base);
3870 dprintk(KERN_DEBUG "%s: irq: %08x\n", dev->name, events);
3871 if (!(events & NVREG_IRQ_TIMER))
3872 return IRQ_RETVAL(0);
3873
Ayaz Abdulla4db0ee172008-06-09 16:51:06 -07003874 nv_msi_workaround(np);
3875
Ayaz Abdulla9589c772006-06-10 22:48:13 -04003876 spin_lock(&np->lock);
3877 np->intr_test = 1;
3878 spin_unlock(&np->lock);
3879
3880 dprintk(KERN_DEBUG "%s: nv_nic_irq_test completed\n", dev->name);
3881
3882 return IRQ_RETVAL(1);
3883}
3884
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003885static void set_msix_vector_map(struct net_device *dev, u32 vector, u32 irqmask)
3886{
3887 u8 __iomem *base = get_hwbase(dev);
3888 int i;
3889 u32 msixmap = 0;
3890
3891 /* Each interrupt bit can be mapped to a MSIX vector (4 bits).
3892 * MSIXMap0 represents the first 8 interrupts and MSIXMap1 represents
3893 * the remaining 8 interrupts.
3894 */
3895 for (i = 0; i < 8; i++) {
3896 if ((irqmask >> i) & 0x1) {
3897 msixmap |= vector << (i << 2);
3898 }
3899 }
3900 writel(readl(base + NvRegMSIXMap0) | msixmap, base + NvRegMSIXMap0);
3901
3902 msixmap = 0;
3903 for (i = 0; i < 8; i++) {
3904 if ((irqmask >> (i + 8)) & 0x1) {
3905 msixmap |= vector << (i << 2);
3906 }
3907 }
3908 writel(readl(base + NvRegMSIXMap1) | msixmap, base + NvRegMSIXMap1);
3909}
3910
Ayaz Abdulla9589c772006-06-10 22:48:13 -04003911static int nv_request_irq(struct net_device *dev, int intr_test)
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003912{
3913 struct fe_priv *np = get_nvpriv(dev);
3914 u8 __iomem *base = get_hwbase(dev);
3915 int ret = 1;
3916 int i;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003917 irqreturn_t (*handler)(int foo, void *data);
3918
3919 if (intr_test) {
3920 handler = nv_nic_irq_test;
3921 } else {
Jeff Garzik36b30ea2007-10-16 01:40:30 -04003922 if (nv_optimized(np))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003923 handler = nv_nic_irq_optimized;
3924 else
3925 handler = nv_nic_irq;
3926 }
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003927
3928 if (np->msi_flags & NV_MSI_X_CAPABLE) {
3929 for (i = 0; i < (np->msi_flags & NV_MSI_X_VECTORS_MASK); i++) {
3930 np->msi_x_entry[i].entry = i;
3931 }
3932 if ((ret = pci_enable_msix(np->pci_dev, np->msi_x_entry, (np->msi_flags & NV_MSI_X_VECTORS_MASK))) == 0) {
3933 np->msi_flags |= NV_MSI_X_ENABLED;
Ayaz Abdulla9589c772006-06-10 22:48:13 -04003934 if (optimization_mode == NV_OPTIMIZATION_MODE_THROUGHPUT && !intr_test) {
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003935 /* Request irq for rx handling */
Yinghai Luddb213f2009-02-06 01:29:23 -08003936 sprintf(np->name_rx, "%s-rx", dev->name);
3937 if (request_irq(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector,
3938 &nv_nic_irq_rx, IRQF_SHARED, np->name_rx, dev) != 0) {
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003939 printk(KERN_INFO "forcedeth: request_irq failed for rx %d\n", ret);
3940 pci_disable_msix(np->pci_dev);
3941 np->msi_flags &= ~NV_MSI_X_ENABLED;
3942 goto out_err;
3943 }
3944 /* Request irq for tx handling */
Yinghai Luddb213f2009-02-06 01:29:23 -08003945 sprintf(np->name_tx, "%s-tx", dev->name);
3946 if (request_irq(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector,
3947 &nv_nic_irq_tx, IRQF_SHARED, np->name_tx, dev) != 0) {
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003948 printk(KERN_INFO "forcedeth: request_irq failed for tx %d\n", ret);
3949 pci_disable_msix(np->pci_dev);
3950 np->msi_flags &= ~NV_MSI_X_ENABLED;
3951 goto out_free_rx;
3952 }
3953 /* Request irq for link and timer handling */
Yinghai Luddb213f2009-02-06 01:29:23 -08003954 sprintf(np->name_other, "%s-other", dev->name);
3955 if (request_irq(np->msi_x_entry[NV_MSI_X_VECTOR_OTHER].vector,
3956 &nv_nic_irq_other, IRQF_SHARED, np->name_other, dev) != 0) {
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003957 printk(KERN_INFO "forcedeth: request_irq failed for link %d\n", ret);
3958 pci_disable_msix(np->pci_dev);
3959 np->msi_flags &= ~NV_MSI_X_ENABLED;
3960 goto out_free_tx;
3961 }
3962 /* map interrupts to their respective vector */
3963 writel(0, base + NvRegMSIXMap0);
3964 writel(0, base + NvRegMSIXMap1);
3965 set_msix_vector_map(dev, NV_MSI_X_VECTOR_RX, NVREG_IRQ_RX_ALL);
3966 set_msix_vector_map(dev, NV_MSI_X_VECTOR_TX, NVREG_IRQ_TX_ALL);
3967 set_msix_vector_map(dev, NV_MSI_X_VECTOR_OTHER, NVREG_IRQ_OTHER);
3968 } else {
3969 /* Request irq for all interrupts */
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003970 if (request_irq(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector, handler, IRQF_SHARED, dev->name, dev) != 0) {
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003971 printk(KERN_INFO "forcedeth: request_irq failed %d\n", ret);
3972 pci_disable_msix(np->pci_dev);
3973 np->msi_flags &= ~NV_MSI_X_ENABLED;
3974 goto out_err;
3975 }
3976
3977 /* map interrupts to vector 0 */
3978 writel(0, base + NvRegMSIXMap0);
3979 writel(0, base + NvRegMSIXMap1);
3980 }
3981 }
3982 }
3983 if (ret != 0 && np->msi_flags & NV_MSI_CAPABLE) {
3984 if ((ret = pci_enable_msi(np->pci_dev)) == 0) {
3985 np->msi_flags |= NV_MSI_ENABLED;
Manfred Spraula7475902007-10-17 21:52:33 +02003986 dev->irq = np->pci_dev->irq;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003987 if (request_irq(np->pci_dev->irq, handler, IRQF_SHARED, dev->name, dev) != 0) {
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003988 printk(KERN_INFO "forcedeth: request_irq failed %d\n", ret);
3989 pci_disable_msi(np->pci_dev);
3990 np->msi_flags &= ~NV_MSI_ENABLED;
Manfred Spraula7475902007-10-17 21:52:33 +02003991 dev->irq = np->pci_dev->irq;
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003992 goto out_err;
3993 }
3994
3995 /* map interrupts to vector 0 */
3996 writel(0, base + NvRegMSIMap0);
3997 writel(0, base + NvRegMSIMap1);
3998 /* enable msi vector 0 */
3999 writel(NVREG_MSI_VECTOR_0_ENABLED, base + NvRegMSIIrqMask);
4000 }
4001 }
4002 if (ret != 0) {
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05004003 if (request_irq(np->pci_dev->irq, handler, IRQF_SHARED, dev->name, dev) != 0)
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04004004 goto out_err;
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004005
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04004006 }
4007
4008 return 0;
4009out_free_tx:
4010 free_irq(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector, dev);
4011out_free_rx:
4012 free_irq(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector, dev);
4013out_err:
4014 return 1;
4015}
4016
4017static void nv_free_irq(struct net_device *dev)
4018{
4019 struct fe_priv *np = get_nvpriv(dev);
4020 int i;
4021
4022 if (np->msi_flags & NV_MSI_X_ENABLED) {
4023 for (i = 0; i < (np->msi_flags & NV_MSI_X_VECTORS_MASK); i++) {
4024 free_irq(np->msi_x_entry[i].vector, dev);
4025 }
4026 pci_disable_msix(np->pci_dev);
4027 np->msi_flags &= ~NV_MSI_X_ENABLED;
4028 } else {
4029 free_irq(np->pci_dev->irq, dev);
4030 if (np->msi_flags & NV_MSI_ENABLED) {
4031 pci_disable_msi(np->pci_dev);
4032 np->msi_flags &= ~NV_MSI_ENABLED;
4033 }
4034 }
4035}
4036
Linus Torvalds1da177e2005-04-16 15:20:36 -07004037static void nv_do_nic_poll(unsigned long data)
4038{
4039 struct net_device *dev = (struct net_device *) data;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04004040 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004041 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05004042 u32 mask = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004043
Linus Torvalds1da177e2005-04-16 15:20:36 -07004044 /*
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05004045 * First disable irq(s) and then
Linus Torvalds1da177e2005-04-16 15:20:36 -07004046 * reenable interrupts on the nic, we have to do this before calling
4047 * nv_nic_irq because that may decide to do otherwise
4048 */
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05004049
Ayaz Abdulla84b39322006-05-20 14:59:48 -07004050 if (!using_multi_irqs(dev)) {
4051 if (np->msi_flags & NV_MSI_X_ENABLED)
Ingo Molnar8688cfc2006-07-03 00:25:39 -07004052 disable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector);
Ayaz Abdulla84b39322006-05-20 14:59:48 -07004053 else
Manfred Spraula7475902007-10-17 21:52:33 +02004054 disable_irq_lockdep(np->pci_dev->irq);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05004055 mask = np->irqmask;
4056 } else {
4057 if (np->nic_poll_irq & NVREG_IRQ_RX_ALL) {
Ingo Molnar8688cfc2006-07-03 00:25:39 -07004058 disable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05004059 mask |= NVREG_IRQ_RX_ALL;
4060 }
4061 if (np->nic_poll_irq & NVREG_IRQ_TX_ALL) {
Ingo Molnar8688cfc2006-07-03 00:25:39 -07004062 disable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05004063 mask |= NVREG_IRQ_TX_ALL;
4064 }
4065 if (np->nic_poll_irq & NVREG_IRQ_OTHER) {
Ingo Molnar8688cfc2006-07-03 00:25:39 -07004066 disable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_OTHER].vector);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05004067 mask |= NVREG_IRQ_OTHER;
4068 }
4069 }
Manfred Spraula7475902007-10-17 21:52:33 +02004070 /* disable_irq() contains synchronize_irq, thus no irq handler can run now */
4071
Ayaz Abdullac5cf9102006-10-30 17:32:01 -05004072 if (np->recover_error) {
4073 np->recover_error = 0;
Ayaz Abdulladaa91a92009-02-07 00:25:00 -08004074 printk(KERN_INFO "%s: MAC in recoverable error state\n", dev->name);
Ayaz Abdullac5cf9102006-10-30 17:32:01 -05004075 if (netif_running(dev)) {
4076 netif_tx_lock_bh(dev);
David S. Millere308a5d2008-07-15 00:13:44 -07004077 netif_addr_lock(dev);
Ayaz Abdullac5cf9102006-10-30 17:32:01 -05004078 spin_lock(&np->lock);
4079 /* stop engines */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004080 nv_stop_rxtx(dev);
Ayaz Abdulladaa91a92009-02-07 00:25:00 -08004081 if (np->driver_data & DEV_HAS_POWER_CNTRL)
4082 nv_mac_reset(dev);
Ayaz Abdullac5cf9102006-10-30 17:32:01 -05004083 nv_txrx_reset(dev);
4084 /* drain rx queue */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004085 nv_drain_rxtx(dev);
Ayaz Abdullac5cf9102006-10-30 17:32:01 -05004086 /* reinit driver view of the rx queue */
4087 set_bufsize(dev);
4088 if (nv_init_ring(dev)) {
4089 if (!np->in_shutdown)
4090 mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
4091 }
4092 /* reinit nic view of the rx queue */
4093 writel(np->rx_buf_sz, base + NvRegOffloadConfig);
4094 setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
4095 writel( ((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
4096 base + NvRegRingSizes);
4097 pci_push(base);
4098 writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
4099 pci_push(base);
Ayaz Abdulladaa91a92009-02-07 00:25:00 -08004100 /* clear interrupts */
4101 if (!(np->msi_flags & NV_MSI_X_ENABLED))
4102 writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
4103 else
4104 writel(NVREG_IRQSTAT_MASK, base + NvRegMSIXIrqStatus);
Ayaz Abdullac5cf9102006-10-30 17:32:01 -05004105
4106 /* restart rx engine */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004107 nv_start_rxtx(dev);
Ayaz Abdullac5cf9102006-10-30 17:32:01 -05004108 spin_unlock(&np->lock);
David S. Millere308a5d2008-07-15 00:13:44 -07004109 netif_addr_unlock(dev);
Ayaz Abdullac5cf9102006-10-30 17:32:01 -05004110 netif_tx_unlock_bh(dev);
4111 }
4112 }
4113
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05004114 writel(mask, base + NvRegIrqMask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004115 pci_push(base);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05004116
Ayaz Abdulla84b39322006-05-20 14:59:48 -07004117 if (!using_multi_irqs(dev)) {
Yinghai Lu79d30a52009-02-06 01:30:01 -08004118 np->nic_poll_irq = 0;
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004119 if (nv_optimized(np))
Ayaz Abdullafcc5f262007-03-23 05:49:37 -05004120 nv_nic_irq_optimized(0, dev);
4121 else
4122 nv_nic_irq(0, dev);
Ayaz Abdulla84b39322006-05-20 14:59:48 -07004123 if (np->msi_flags & NV_MSI_X_ENABLED)
Ingo Molnar8688cfc2006-07-03 00:25:39 -07004124 enable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector);
Ayaz Abdulla84b39322006-05-20 14:59:48 -07004125 else
Manfred Spraula7475902007-10-17 21:52:33 +02004126 enable_irq_lockdep(np->pci_dev->irq);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05004127 } else {
4128 if (np->nic_poll_irq & NVREG_IRQ_RX_ALL) {
Yinghai Lu79d30a52009-02-06 01:30:01 -08004129 np->nic_poll_irq &= ~NVREG_IRQ_RX_ALL;
David Howells7d12e782006-10-05 14:55:46 +01004130 nv_nic_irq_rx(0, dev);
Ingo Molnar8688cfc2006-07-03 00:25:39 -07004131 enable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05004132 }
4133 if (np->nic_poll_irq & NVREG_IRQ_TX_ALL) {
Yinghai Lu79d30a52009-02-06 01:30:01 -08004134 np->nic_poll_irq &= ~NVREG_IRQ_TX_ALL;
David Howells7d12e782006-10-05 14:55:46 +01004135 nv_nic_irq_tx(0, dev);
Ingo Molnar8688cfc2006-07-03 00:25:39 -07004136 enable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05004137 }
4138 if (np->nic_poll_irq & NVREG_IRQ_OTHER) {
Yinghai Lu79d30a52009-02-06 01:30:01 -08004139 np->nic_poll_irq &= ~NVREG_IRQ_OTHER;
David Howells7d12e782006-10-05 14:55:46 +01004140 nv_nic_irq_other(0, dev);
Ingo Molnar8688cfc2006-07-03 00:25:39 -07004141 enable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_OTHER].vector);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05004142 }
4143 }
Yinghai Lu79d30a52009-02-06 01:30:01 -08004144
Linus Torvalds1da177e2005-04-16 15:20:36 -07004145}
4146
Michal Schmidt2918c352005-05-12 19:42:06 -04004147#ifdef CONFIG_NET_POLL_CONTROLLER
4148static void nv_poll_controller(struct net_device *dev)
4149{
4150 nv_do_nic_poll((unsigned long) dev);
4151}
4152#endif
4153
Ayaz Abdulla52da3572006-06-10 22:48:04 -04004154static void nv_do_stats_poll(unsigned long data)
4155{
4156 struct net_device *dev = (struct net_device *) data;
4157 struct fe_priv *np = netdev_priv(dev);
Ayaz Abdulla52da3572006-06-10 22:48:04 -04004158
Ayaz Abdulla57fff692007-01-23 12:27:00 -05004159 nv_get_hw_stats(dev);
Ayaz Abdulla52da3572006-06-10 22:48:04 -04004160
4161 if (!np->in_shutdown)
Daniel Drakebfebbb82008-03-18 11:07:18 +00004162 mod_timer(&np->stats_poll,
4163 round_jiffies(jiffies + STATS_INTERVAL));
Ayaz Abdulla52da3572006-06-10 22:48:04 -04004164}
4165
Linus Torvalds1da177e2005-04-16 15:20:36 -07004166static void nv_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
4167{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04004168 struct fe_priv *np = netdev_priv(dev);
Jeff Garzik3f88ce42007-10-16 04:09:09 -04004169 strcpy(info->driver, DRV_NAME);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004170 strcpy(info->version, FORCEDETH_VERSION);
4171 strcpy(info->bus_info, pci_name(np->pci_dev));
4172}
4173
4174static void nv_get_wol(struct net_device *dev, struct ethtool_wolinfo *wolinfo)
4175{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04004176 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004177 wolinfo->supported = WAKE_MAGIC;
4178
4179 spin_lock_irq(&np->lock);
4180 if (np->wolenabled)
4181 wolinfo->wolopts = WAKE_MAGIC;
4182 spin_unlock_irq(&np->lock);
4183}
4184
4185static int nv_set_wol(struct net_device *dev, struct ethtool_wolinfo *wolinfo)
4186{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04004187 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004188 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdullac42d9df2006-06-10 22:47:52 -04004189 u32 flags = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004190
Linus Torvalds1da177e2005-04-16 15:20:36 -07004191 if (wolinfo->wolopts == 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07004192 np->wolenabled = 0;
Ayaz Abdullac42d9df2006-06-10 22:47:52 -04004193 } else if (wolinfo->wolopts & WAKE_MAGIC) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07004194 np->wolenabled = 1;
Ayaz Abdullac42d9df2006-06-10 22:47:52 -04004195 flags = NVREG_WAKEUPFLAGS_ENABLE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004196 }
Ayaz Abdullac42d9df2006-06-10 22:47:52 -04004197 if (netif_running(dev)) {
4198 spin_lock_irq(&np->lock);
4199 writel(flags, base + NvRegWakeUpFlags);
4200 spin_unlock_irq(&np->lock);
4201 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004202 return 0;
4203}
4204
4205static int nv_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
4206{
4207 struct fe_priv *np = netdev_priv(dev);
4208 int adv;
4209
4210 spin_lock_irq(&np->lock);
4211 ecmd->port = PORT_MII;
4212 if (!netif_running(dev)) {
4213 /* We do not track link speed / duplex setting if the
4214 * interface is disabled. Force a link check */
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004215 if (nv_update_linkspeed(dev)) {
4216 if (!netif_carrier_ok(dev))
4217 netif_carrier_on(dev);
4218 } else {
4219 if (netif_carrier_ok(dev))
4220 netif_carrier_off(dev);
4221 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004222 }
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004223
4224 if (netif_carrier_ok(dev)) {
4225 switch(np->linkspeed & (NVREG_LINKSPEED_MASK)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07004226 case NVREG_LINKSPEED_10:
4227 ecmd->speed = SPEED_10;
4228 break;
4229 case NVREG_LINKSPEED_100:
4230 ecmd->speed = SPEED_100;
4231 break;
4232 case NVREG_LINKSPEED_1000:
4233 ecmd->speed = SPEED_1000;
4234 break;
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004235 }
4236 ecmd->duplex = DUPLEX_HALF;
4237 if (np->duplex)
4238 ecmd->duplex = DUPLEX_FULL;
4239 } else {
4240 ecmd->speed = -1;
4241 ecmd->duplex = -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004242 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004243
4244 ecmd->autoneg = np->autoneg;
4245
4246 ecmd->advertising = ADVERTISED_MII;
4247 if (np->autoneg) {
4248 ecmd->advertising |= ADVERTISED_Autoneg;
4249 adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004250 if (adv & ADVERTISE_10HALF)
4251 ecmd->advertising |= ADVERTISED_10baseT_Half;
4252 if (adv & ADVERTISE_10FULL)
4253 ecmd->advertising |= ADVERTISED_10baseT_Full;
4254 if (adv & ADVERTISE_100HALF)
4255 ecmd->advertising |= ADVERTISED_100baseT_Half;
4256 if (adv & ADVERTISE_100FULL)
4257 ecmd->advertising |= ADVERTISED_100baseT_Full;
4258 if (np->gigabit == PHY_GIGABIT) {
4259 adv = mii_rw(dev, np->phyaddr, MII_CTRL1000, MII_READ);
4260 if (adv & ADVERTISE_1000FULL)
4261 ecmd->advertising |= ADVERTISED_1000baseT_Full;
4262 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004263 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004264 ecmd->supported = (SUPPORTED_Autoneg |
4265 SUPPORTED_10baseT_Half | SUPPORTED_10baseT_Full |
4266 SUPPORTED_100baseT_Half | SUPPORTED_100baseT_Full |
4267 SUPPORTED_MII);
4268 if (np->gigabit == PHY_GIGABIT)
4269 ecmd->supported |= SUPPORTED_1000baseT_Full;
4270
4271 ecmd->phy_address = np->phyaddr;
4272 ecmd->transceiver = XCVR_EXTERNAL;
4273
4274 /* ignore maxtxpkt, maxrxpkt for now */
4275 spin_unlock_irq(&np->lock);
4276 return 0;
4277}
4278
4279static int nv_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
4280{
4281 struct fe_priv *np = netdev_priv(dev);
4282
4283 if (ecmd->port != PORT_MII)
4284 return -EINVAL;
4285 if (ecmd->transceiver != XCVR_EXTERNAL)
4286 return -EINVAL;
4287 if (ecmd->phy_address != np->phyaddr) {
4288 /* TODO: support switching between multiple phys. Should be
4289 * trivial, but not enabled due to lack of test hardware. */
4290 return -EINVAL;
4291 }
4292 if (ecmd->autoneg == AUTONEG_ENABLE) {
4293 u32 mask;
4294
4295 mask = ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
4296 ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full;
4297 if (np->gigabit == PHY_GIGABIT)
4298 mask |= ADVERTISED_1000baseT_Full;
4299
4300 if ((ecmd->advertising & mask) == 0)
4301 return -EINVAL;
4302
4303 } else if (ecmd->autoneg == AUTONEG_DISABLE) {
4304 /* Note: autonegotiation disable, speed 1000 intentionally
4305 * forbidden - noone should need that. */
4306
4307 if (ecmd->speed != SPEED_10 && ecmd->speed != SPEED_100)
4308 return -EINVAL;
4309 if (ecmd->duplex != DUPLEX_HALF && ecmd->duplex != DUPLEX_FULL)
4310 return -EINVAL;
4311 } else {
4312 return -EINVAL;
4313 }
4314
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004315 netif_carrier_off(dev);
4316 if (netif_running(dev)) {
Tobias Diedrich97bff092008-07-03 23:54:56 -07004317 unsigned long flags;
4318
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004319 nv_disable_irq(dev);
Herbert Xu58dfd9c2006-06-21 10:53:54 +10004320 netif_tx_lock_bh(dev);
David S. Millere308a5d2008-07-15 00:13:44 -07004321 netif_addr_lock(dev);
Tobias Diedrich97bff092008-07-03 23:54:56 -07004322 /* with plain spinlock lockdep complains */
4323 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004324 /* stop engines */
Tobias Diedrich97bff092008-07-03 23:54:56 -07004325 /* FIXME:
4326 * this can take some time, and interrupts are disabled
4327 * due to spin_lock_irqsave, but let's hope no daemon
4328 * is going to change the settings very often...
4329 * Worst case:
4330 * NV_RXSTOP_DELAY1MAX + NV_TXSTOP_DELAY1MAX
4331 * + some minor delays, which is up to a second approximately
4332 */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004333 nv_stop_rxtx(dev);
Tobias Diedrich97bff092008-07-03 23:54:56 -07004334 spin_unlock_irqrestore(&np->lock, flags);
David S. Millere308a5d2008-07-15 00:13:44 -07004335 netif_addr_unlock(dev);
Herbert Xu58dfd9c2006-06-21 10:53:54 +10004336 netif_tx_unlock_bh(dev);
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004337 }
4338
Linus Torvalds1da177e2005-04-16 15:20:36 -07004339 if (ecmd->autoneg == AUTONEG_ENABLE) {
4340 int adv, bmcr;
4341
4342 np->autoneg = 1;
4343
4344 /* advertise only what has been requested */
4345 adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04004346 adv &= ~(ADVERTISE_ALL | ADVERTISE_100BASE4 | ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004347 if (ecmd->advertising & ADVERTISED_10baseT_Half)
4348 adv |= ADVERTISE_10HALF;
4349 if (ecmd->advertising & ADVERTISED_10baseT_Full)
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004350 adv |= ADVERTISE_10FULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004351 if (ecmd->advertising & ADVERTISED_100baseT_Half)
4352 adv |= ADVERTISE_100HALF;
4353 if (ecmd->advertising & ADVERTISED_100baseT_Full)
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004354 adv |= ADVERTISE_100FULL;
4355 if (np->pause_flags & NV_PAUSEFRAME_RX_REQ) /* for rx we set both advertisments but disable tx pause */
4356 adv |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
4357 if (np->pause_flags & NV_PAUSEFRAME_TX_REQ)
4358 adv |= ADVERTISE_PAUSE_ASYM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004359 mii_rw(dev, np->phyaddr, MII_ADVERTISE, adv);
4360
4361 if (np->gigabit == PHY_GIGABIT) {
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04004362 adv = mii_rw(dev, np->phyaddr, MII_CTRL1000, MII_READ);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004363 adv &= ~ADVERTISE_1000FULL;
4364 if (ecmd->advertising & ADVERTISED_1000baseT_Full)
4365 adv |= ADVERTISE_1000FULL;
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04004366 mii_rw(dev, np->phyaddr, MII_CTRL1000, adv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004367 }
4368
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004369 if (netif_running(dev))
4370 printk(KERN_INFO "%s: link down.\n", dev->name);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004371 bmcr = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04004372 if (np->phy_model == PHY_MODEL_MARVELL_E3016) {
4373 bmcr |= BMCR_ANENABLE;
4374 /* reset the phy in order for settings to stick,
4375 * and cause autoneg to start */
4376 if (phy_reset(dev, bmcr)) {
4377 printk(KERN_INFO "%s: phy reset failed\n", dev->name);
4378 return -EINVAL;
4379 }
4380 } else {
4381 bmcr |= (BMCR_ANENABLE | BMCR_ANRESTART);
4382 mii_rw(dev, np->phyaddr, MII_BMCR, bmcr);
4383 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004384 } else {
4385 int adv, bmcr;
4386
4387 np->autoneg = 0;
4388
4389 adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04004390 adv &= ~(ADVERTISE_ALL | ADVERTISE_100BASE4 | ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004391 if (ecmd->speed == SPEED_10 && ecmd->duplex == DUPLEX_HALF)
4392 adv |= ADVERTISE_10HALF;
4393 if (ecmd->speed == SPEED_10 && ecmd->duplex == DUPLEX_FULL)
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004394 adv |= ADVERTISE_10FULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004395 if (ecmd->speed == SPEED_100 && ecmd->duplex == DUPLEX_HALF)
4396 adv |= ADVERTISE_100HALF;
4397 if (ecmd->speed == SPEED_100 && ecmd->duplex == DUPLEX_FULL)
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004398 adv |= ADVERTISE_100FULL;
4399 np->pause_flags &= ~(NV_PAUSEFRAME_AUTONEG|NV_PAUSEFRAME_RX_ENABLE|NV_PAUSEFRAME_TX_ENABLE);
4400 if (np->pause_flags & NV_PAUSEFRAME_RX_REQ) {/* for rx we set both advertisments but disable tx pause */
4401 adv |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
4402 np->pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
4403 }
4404 if (np->pause_flags & NV_PAUSEFRAME_TX_REQ) {
4405 adv |= ADVERTISE_PAUSE_ASYM;
4406 np->pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
4407 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004408 mii_rw(dev, np->phyaddr, MII_ADVERTISE, adv);
4409 np->fixed_mode = adv;
4410
4411 if (np->gigabit == PHY_GIGABIT) {
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04004412 adv = mii_rw(dev, np->phyaddr, MII_CTRL1000, MII_READ);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004413 adv &= ~ADVERTISE_1000FULL;
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04004414 mii_rw(dev, np->phyaddr, MII_CTRL1000, adv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004415 }
4416
4417 bmcr = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004418 bmcr &= ~(BMCR_ANENABLE|BMCR_SPEED100|BMCR_SPEED1000|BMCR_FULLDPLX);
4419 if (np->fixed_mode & (ADVERTISE_10FULL|ADVERTISE_100FULL))
Linus Torvalds1da177e2005-04-16 15:20:36 -07004420 bmcr |= BMCR_FULLDPLX;
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004421 if (np->fixed_mode & (ADVERTISE_100HALF|ADVERTISE_100FULL))
Linus Torvalds1da177e2005-04-16 15:20:36 -07004422 bmcr |= BMCR_SPEED100;
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004423 if (np->phy_oui == PHY_OUI_MARVELL) {
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04004424 /* reset the phy in order for forced mode settings to stick */
4425 if (phy_reset(dev, bmcr)) {
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004426 printk(KERN_INFO "%s: phy reset failed\n", dev->name);
4427 return -EINVAL;
4428 }
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04004429 } else {
4430 mii_rw(dev, np->phyaddr, MII_BMCR, bmcr);
4431 if (netif_running(dev)) {
4432 /* Wait a bit and then reconfigure the nic. */
4433 udelay(10);
4434 nv_linkchange(dev);
4435 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004436 }
4437 }
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004438
4439 if (netif_running(dev)) {
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004440 nv_start_rxtx(dev);
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004441 nv_enable_irq(dev);
4442 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004443
4444 return 0;
4445}
4446
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004447#define FORCEDETH_REGS_VER 1
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004448
4449static int nv_get_regs_len(struct net_device *dev)
4450{
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04004451 struct fe_priv *np = netdev_priv(dev);
4452 return np->register_size;
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004453}
4454
4455static void nv_get_regs(struct net_device *dev, struct ethtool_regs *regs, void *buf)
4456{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04004457 struct fe_priv *np = netdev_priv(dev);
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004458 u8 __iomem *base = get_hwbase(dev);
4459 u32 *rbuf = buf;
4460 int i;
4461
4462 regs->version = FORCEDETH_REGS_VER;
4463 spin_lock_irq(&np->lock);
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04004464 for (i = 0;i <= np->register_size/sizeof(u32); i++)
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004465 rbuf[i] = readl(base + i*sizeof(u32));
4466 spin_unlock_irq(&np->lock);
4467}
4468
4469static int nv_nway_reset(struct net_device *dev)
4470{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04004471 struct fe_priv *np = netdev_priv(dev);
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004472 int ret;
4473
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004474 if (np->autoneg) {
4475 int bmcr;
4476
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004477 netif_carrier_off(dev);
4478 if (netif_running(dev)) {
4479 nv_disable_irq(dev);
Herbert Xu58dfd9c2006-06-21 10:53:54 +10004480 netif_tx_lock_bh(dev);
David S. Millere308a5d2008-07-15 00:13:44 -07004481 netif_addr_lock(dev);
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004482 spin_lock(&np->lock);
4483 /* stop engines */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004484 nv_stop_rxtx(dev);
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004485 spin_unlock(&np->lock);
David S. Millere308a5d2008-07-15 00:13:44 -07004486 netif_addr_unlock(dev);
Herbert Xu58dfd9c2006-06-21 10:53:54 +10004487 netif_tx_unlock_bh(dev);
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004488 printk(KERN_INFO "%s: link down.\n", dev->name);
4489 }
4490
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004491 bmcr = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04004492 if (np->phy_model == PHY_MODEL_MARVELL_E3016) {
4493 bmcr |= BMCR_ANENABLE;
4494 /* reset the phy in order for settings to stick*/
4495 if (phy_reset(dev, bmcr)) {
4496 printk(KERN_INFO "%s: phy reset failed\n", dev->name);
4497 return -EINVAL;
4498 }
4499 } else {
4500 bmcr |= (BMCR_ANENABLE | BMCR_ANRESTART);
4501 mii_rw(dev, np->phyaddr, MII_BMCR, bmcr);
4502 }
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004503
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004504 if (netif_running(dev)) {
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004505 nv_start_rxtx(dev);
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004506 nv_enable_irq(dev);
4507 }
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004508 ret = 0;
4509 } else {
4510 ret = -EINVAL;
4511 }
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004512
4513 return ret;
4514}
4515
Zachary Amsden0674d592006-06-04 02:51:38 -07004516static int nv_set_tso(struct net_device *dev, u32 value)
4517{
4518 struct fe_priv *np = netdev_priv(dev);
4519
4520 if ((np->driver_data & DEV_HAS_CHECKSUM))
4521 return ethtool_op_set_tso(dev, value);
4522 else
Ayaz Abdulla6a788142006-06-10 22:47:26 -04004523 return -EOPNOTSUPP;
Zachary Amsden0674d592006-06-04 02:51:38 -07004524}
Zachary Amsden0674d592006-06-04 02:51:38 -07004525
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004526static void nv_get_ringparam(struct net_device *dev, struct ethtool_ringparam* ring)
4527{
4528 struct fe_priv *np = netdev_priv(dev);
4529
4530 ring->rx_max_pending = (np->desc_ver == DESC_VER_1) ? RING_MAX_DESC_VER_1 : RING_MAX_DESC_VER_2_3;
4531 ring->rx_mini_max_pending = 0;
4532 ring->rx_jumbo_max_pending = 0;
4533 ring->tx_max_pending = (np->desc_ver == DESC_VER_1) ? RING_MAX_DESC_VER_1 : RING_MAX_DESC_VER_2_3;
4534
4535 ring->rx_pending = np->rx_ring_size;
4536 ring->rx_mini_pending = 0;
4537 ring->rx_jumbo_pending = 0;
4538 ring->tx_pending = np->tx_ring_size;
4539}
4540
4541static int nv_set_ringparam(struct net_device *dev, struct ethtool_ringparam* ring)
4542{
4543 struct fe_priv *np = netdev_priv(dev);
4544 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05004545 u8 *rxtx_ring, *rx_skbuff, *tx_skbuff;
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004546 dma_addr_t ring_addr;
4547
4548 if (ring->rx_pending < RX_RING_MIN ||
4549 ring->tx_pending < TX_RING_MIN ||
4550 ring->rx_mini_pending != 0 ||
4551 ring->rx_jumbo_pending != 0 ||
4552 (np->desc_ver == DESC_VER_1 &&
4553 (ring->rx_pending > RING_MAX_DESC_VER_1 ||
4554 ring->tx_pending > RING_MAX_DESC_VER_1)) ||
4555 (np->desc_ver != DESC_VER_1 &&
4556 (ring->rx_pending > RING_MAX_DESC_VER_2_3 ||
4557 ring->tx_pending > RING_MAX_DESC_VER_2_3))) {
4558 return -EINVAL;
4559 }
4560
4561 /* allocate new rings */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004562 if (!nv_optimized(np)) {
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004563 rxtx_ring = pci_alloc_consistent(np->pci_dev,
4564 sizeof(struct ring_desc) * (ring->rx_pending + ring->tx_pending),
4565 &ring_addr);
4566 } else {
4567 rxtx_ring = pci_alloc_consistent(np->pci_dev,
4568 sizeof(struct ring_desc_ex) * (ring->rx_pending + ring->tx_pending),
4569 &ring_addr);
4570 }
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05004571 rx_skbuff = kmalloc(sizeof(struct nv_skb_map) * ring->rx_pending, GFP_KERNEL);
4572 tx_skbuff = kmalloc(sizeof(struct nv_skb_map) * ring->tx_pending, GFP_KERNEL);
4573 if (!rxtx_ring || !rx_skbuff || !tx_skbuff) {
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004574 /* fall back to old rings */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004575 if (!nv_optimized(np)) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07004576 if (rxtx_ring)
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004577 pci_free_consistent(np->pci_dev, sizeof(struct ring_desc) * (ring->rx_pending + ring->tx_pending),
4578 rxtx_ring, ring_addr);
4579 } else {
4580 if (rxtx_ring)
4581 pci_free_consistent(np->pci_dev, sizeof(struct ring_desc_ex) * (ring->rx_pending + ring->tx_pending),
4582 rxtx_ring, ring_addr);
4583 }
4584 if (rx_skbuff)
4585 kfree(rx_skbuff);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004586 if (tx_skbuff)
4587 kfree(tx_skbuff);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004588 goto exit;
4589 }
4590
4591 if (netif_running(dev)) {
4592 nv_disable_irq(dev);
Ayaz Abdulla08d93572009-03-05 08:01:55 +00004593 nv_napi_disable(dev);
Herbert Xu58dfd9c2006-06-21 10:53:54 +10004594 netif_tx_lock_bh(dev);
David S. Millere308a5d2008-07-15 00:13:44 -07004595 netif_addr_lock(dev);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004596 spin_lock(&np->lock);
4597 /* stop engines */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004598 nv_stop_rxtx(dev);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004599 nv_txrx_reset(dev);
4600 /* drain queues */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004601 nv_drain_rxtx(dev);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004602 /* delete queues */
4603 free_rings(dev);
4604 }
4605
4606 /* set new values */
4607 np->rx_ring_size = ring->rx_pending;
4608 np->tx_ring_size = ring->tx_pending;
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004609
4610 if (!nv_optimized(np)) {
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004611 np->rx_ring.orig = (struct ring_desc*)rxtx_ring;
4612 np->tx_ring.orig = &np->rx_ring.orig[np->rx_ring_size];
4613 } else {
4614 np->rx_ring.ex = (struct ring_desc_ex*)rxtx_ring;
4615 np->tx_ring.ex = &np->rx_ring.ex[np->rx_ring_size];
4616 }
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05004617 np->rx_skb = (struct nv_skb_map*)rx_skbuff;
4618 np->tx_skb = (struct nv_skb_map*)tx_skbuff;
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004619 np->ring_addr = ring_addr;
4620
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05004621 memset(np->rx_skb, 0, sizeof(struct nv_skb_map) * np->rx_ring_size);
4622 memset(np->tx_skb, 0, sizeof(struct nv_skb_map) * np->tx_ring_size);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004623
4624 if (netif_running(dev)) {
4625 /* reinit driver view of the queues */
4626 set_bufsize(dev);
4627 if (nv_init_ring(dev)) {
4628 if (!np->in_shutdown)
4629 mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
4630 }
4631
4632 /* reinit nic view of the queues */
4633 writel(np->rx_buf_sz, base + NvRegOffloadConfig);
4634 setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
4635 writel( ((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
4636 base + NvRegRingSizes);
4637 pci_push(base);
4638 writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
4639 pci_push(base);
4640
4641 /* restart engines */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004642 nv_start_rxtx(dev);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004643 spin_unlock(&np->lock);
David S. Millere308a5d2008-07-15 00:13:44 -07004644 netif_addr_unlock(dev);
Herbert Xu58dfd9c2006-06-21 10:53:54 +10004645 netif_tx_unlock_bh(dev);
Ayaz Abdulla08d93572009-03-05 08:01:55 +00004646 nv_napi_enable(dev);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004647 nv_enable_irq(dev);
4648 }
4649 return 0;
4650exit:
4651 return -ENOMEM;
4652}
4653
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004654static void nv_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam* pause)
4655{
4656 struct fe_priv *np = netdev_priv(dev);
4657
4658 pause->autoneg = (np->pause_flags & NV_PAUSEFRAME_AUTONEG) != 0;
4659 pause->rx_pause = (np->pause_flags & NV_PAUSEFRAME_RX_ENABLE) != 0;
4660 pause->tx_pause = (np->pause_flags & NV_PAUSEFRAME_TX_ENABLE) != 0;
4661}
4662
4663static int nv_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam* pause)
4664{
4665 struct fe_priv *np = netdev_priv(dev);
4666 int adv, bmcr;
4667
4668 if ((!np->autoneg && np->duplex == 0) ||
4669 (np->autoneg && !pause->autoneg && np->duplex == 0)) {
4670 printk(KERN_INFO "%s: can not set pause settings when forced link is in half duplex.\n",
4671 dev->name);
4672 return -EINVAL;
4673 }
4674 if (pause->tx_pause && !(np->pause_flags & NV_PAUSEFRAME_TX_CAPABLE)) {
4675 printk(KERN_INFO "%s: hardware does not support tx pause frames.\n", dev->name);
4676 return -EINVAL;
4677 }
4678
4679 netif_carrier_off(dev);
4680 if (netif_running(dev)) {
4681 nv_disable_irq(dev);
Herbert Xu58dfd9c2006-06-21 10:53:54 +10004682 netif_tx_lock_bh(dev);
David S. Millere308a5d2008-07-15 00:13:44 -07004683 netif_addr_lock(dev);
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004684 spin_lock(&np->lock);
4685 /* stop engines */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004686 nv_stop_rxtx(dev);
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004687 spin_unlock(&np->lock);
David S. Millere308a5d2008-07-15 00:13:44 -07004688 netif_addr_unlock(dev);
Herbert Xu58dfd9c2006-06-21 10:53:54 +10004689 netif_tx_unlock_bh(dev);
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004690 }
4691
4692 np->pause_flags &= ~(NV_PAUSEFRAME_RX_REQ|NV_PAUSEFRAME_TX_REQ);
4693 if (pause->rx_pause)
4694 np->pause_flags |= NV_PAUSEFRAME_RX_REQ;
4695 if (pause->tx_pause)
4696 np->pause_flags |= NV_PAUSEFRAME_TX_REQ;
4697
4698 if (np->autoneg && pause->autoneg) {
4699 np->pause_flags |= NV_PAUSEFRAME_AUTONEG;
4700
4701 adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
4702 adv &= ~(ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
4703 if (np->pause_flags & NV_PAUSEFRAME_RX_REQ) /* for rx we set both advertisments but disable tx pause */
4704 adv |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
4705 if (np->pause_flags & NV_PAUSEFRAME_TX_REQ)
4706 adv |= ADVERTISE_PAUSE_ASYM;
4707 mii_rw(dev, np->phyaddr, MII_ADVERTISE, adv);
4708
4709 if (netif_running(dev))
4710 printk(KERN_INFO "%s: link down.\n", dev->name);
4711 bmcr = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
4712 bmcr |= (BMCR_ANENABLE | BMCR_ANRESTART);
4713 mii_rw(dev, np->phyaddr, MII_BMCR, bmcr);
4714 } else {
4715 np->pause_flags &= ~(NV_PAUSEFRAME_AUTONEG|NV_PAUSEFRAME_RX_ENABLE|NV_PAUSEFRAME_TX_ENABLE);
4716 if (pause->rx_pause)
4717 np->pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
4718 if (pause->tx_pause)
4719 np->pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
4720
4721 if (!netif_running(dev))
4722 nv_update_linkspeed(dev);
4723 else
4724 nv_update_pause(dev, np->pause_flags);
4725 }
4726
4727 if (netif_running(dev)) {
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004728 nv_start_rxtx(dev);
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004729 nv_enable_irq(dev);
4730 }
4731 return 0;
4732}
4733
Ayaz Abdulla5ed26162006-06-10 22:47:59 -04004734static u32 nv_get_rx_csum(struct net_device *dev)
4735{
4736 struct fe_priv *np = netdev_priv(dev);
Ayaz Abdullaf2ad2d92006-08-24 17:35:41 -04004737 return (np->rx_csum) != 0;
Ayaz Abdulla5ed26162006-06-10 22:47:59 -04004738}
4739
4740static int nv_set_rx_csum(struct net_device *dev, u32 data)
4741{
4742 struct fe_priv *np = netdev_priv(dev);
4743 u8 __iomem *base = get_hwbase(dev);
4744 int retcode = 0;
4745
4746 if (np->driver_data & DEV_HAS_CHECKSUM) {
Ayaz Abdulla5ed26162006-06-10 22:47:59 -04004747 if (data) {
Ayaz Abdullaf2ad2d92006-08-24 17:35:41 -04004748 np->rx_csum = 1;
Ayaz Abdulla5ed26162006-06-10 22:47:59 -04004749 np->txrxctl_bits |= NVREG_TXRXCTL_RXCHECK;
Ayaz Abdulla5ed26162006-06-10 22:47:59 -04004750 } else {
Ayaz Abdullaf2ad2d92006-08-24 17:35:41 -04004751 np->rx_csum = 0;
4752 /* vlan is dependent on rx checksum offload */
4753 if (!(np->vlanctl_bits & NVREG_VLANCONTROL_ENABLE))
4754 np->txrxctl_bits &= ~NVREG_TXRXCTL_RXCHECK;
Ayaz Abdulla5ed26162006-06-10 22:47:59 -04004755 }
Ayaz Abdulla5ed26162006-06-10 22:47:59 -04004756 if (netif_running(dev)) {
4757 spin_lock_irq(&np->lock);
4758 writel(np->txrxctl_bits, base + NvRegTxRxControl);
4759 spin_unlock_irq(&np->lock);
4760 }
4761 } else {
4762 return -EINVAL;
4763 }
4764
4765 return retcode;
4766}
4767
4768static int nv_set_tx_csum(struct net_device *dev, u32 data)
4769{
4770 struct fe_priv *np = netdev_priv(dev);
4771
4772 if (np->driver_data & DEV_HAS_CHECKSUM)
Ayaz Abdullac1086cd2009-02-07 00:24:39 -08004773 return ethtool_op_set_tx_csum(dev, data);
Ayaz Abdulla5ed26162006-06-10 22:47:59 -04004774 else
4775 return -EOPNOTSUPP;
4776}
4777
4778static int nv_set_sg(struct net_device *dev, u32 data)
4779{
4780 struct fe_priv *np = netdev_priv(dev);
4781
4782 if (np->driver_data & DEV_HAS_CHECKSUM)
4783 return ethtool_op_set_sg(dev, data);
4784 else
4785 return -EOPNOTSUPP;
4786}
4787
Jeff Garzikb9f2c042007-10-03 18:07:32 -07004788static int nv_get_sset_count(struct net_device *dev, int sset)
Ayaz Abdulla52da3572006-06-10 22:48:04 -04004789{
4790 struct fe_priv *np = netdev_priv(dev);
4791
Jeff Garzikb9f2c042007-10-03 18:07:32 -07004792 switch (sset) {
4793 case ETH_SS_TEST:
4794 if (np->driver_data & DEV_HAS_TEST_EXTENDED)
4795 return NV_TEST_COUNT_EXTENDED;
4796 else
4797 return NV_TEST_COUNT_BASE;
4798 case ETH_SS_STATS:
Ayaz Abdulla8ed14542009-03-05 08:01:49 +00004799 if (np->driver_data & DEV_HAS_STATISTICS_V3)
4800 return NV_DEV_STATISTICS_V3_COUNT;
Jeff Garzikb9f2c042007-10-03 18:07:32 -07004801 else if (np->driver_data & DEV_HAS_STATISTICS_V2)
4802 return NV_DEV_STATISTICS_V2_COUNT;
Ayaz Abdulla8ed14542009-03-05 08:01:49 +00004803 else if (np->driver_data & DEV_HAS_STATISTICS_V1)
4804 return NV_DEV_STATISTICS_V1_COUNT;
Jeff Garzikb9f2c042007-10-03 18:07:32 -07004805 else
4806 return 0;
4807 default:
4808 return -EOPNOTSUPP;
4809 }
Ayaz Abdulla52da3572006-06-10 22:48:04 -04004810}
4811
4812static void nv_get_ethtool_stats(struct net_device *dev, struct ethtool_stats *estats, u64 *buffer)
4813{
4814 struct fe_priv *np = netdev_priv(dev);
4815
4816 /* update stats */
4817 nv_do_stats_poll((unsigned long)dev);
4818
Jeff Garzikb9f2c042007-10-03 18:07:32 -07004819 memcpy(buffer, &np->estats, nv_get_sset_count(dev, ETH_SS_STATS)*sizeof(u64));
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004820}
4821
4822static int nv_link_test(struct net_device *dev)
4823{
4824 struct fe_priv *np = netdev_priv(dev);
4825 int mii_status;
4826
4827 mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
4828 mii_status = mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
4829
4830 /* check phy link status */
4831 if (!(mii_status & BMSR_LSTATUS))
4832 return 0;
4833 else
4834 return 1;
4835}
4836
4837static int nv_register_test(struct net_device *dev)
4838{
4839 u8 __iomem *base = get_hwbase(dev);
4840 int i = 0;
4841 u32 orig_read, new_read;
4842
4843 do {
4844 orig_read = readl(base + nv_registers_test[i].reg);
4845
4846 /* xor with mask to toggle bits */
4847 orig_read ^= nv_registers_test[i].mask;
4848
4849 writel(orig_read, base + nv_registers_test[i].reg);
4850
4851 new_read = readl(base + nv_registers_test[i].reg);
4852
4853 if ((new_read & nv_registers_test[i].mask) != (orig_read & nv_registers_test[i].mask))
4854 return 0;
4855
4856 /* restore original value */
4857 orig_read ^= nv_registers_test[i].mask;
4858 writel(orig_read, base + nv_registers_test[i].reg);
4859
4860 } while (nv_registers_test[++i].reg != 0);
4861
4862 return 1;
4863}
4864
4865static int nv_interrupt_test(struct net_device *dev)
4866{
4867 struct fe_priv *np = netdev_priv(dev);
4868 u8 __iomem *base = get_hwbase(dev);
4869 int ret = 1;
4870 int testcnt;
4871 u32 save_msi_flags, save_poll_interval = 0;
4872
4873 if (netif_running(dev)) {
4874 /* free current irq */
4875 nv_free_irq(dev);
4876 save_poll_interval = readl(base+NvRegPollingInterval);
4877 }
4878
4879 /* flag to test interrupt handler */
4880 np->intr_test = 0;
4881
4882 /* setup test irq */
4883 save_msi_flags = np->msi_flags;
4884 np->msi_flags &= ~NV_MSI_X_VECTORS_MASK;
4885 np->msi_flags |= 0x001; /* setup 1 vector */
4886 if (nv_request_irq(dev, 1))
4887 return 0;
4888
4889 /* setup timer interrupt */
4890 writel(NVREG_POLL_DEFAULT_CPU, base + NvRegPollingInterval);
4891 writel(NVREG_UNKSETUP6_VAL, base + NvRegUnknownSetupReg6);
4892
4893 nv_enable_hw_interrupts(dev, NVREG_IRQ_TIMER);
4894
4895 /* wait for at least one interrupt */
4896 msleep(100);
4897
4898 spin_lock_irq(&np->lock);
4899
4900 /* flag should be set within ISR */
4901 testcnt = np->intr_test;
4902 if (!testcnt)
4903 ret = 2;
4904
4905 nv_disable_hw_interrupts(dev, NVREG_IRQ_TIMER);
4906 if (!(np->msi_flags & NV_MSI_X_ENABLED))
4907 writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
4908 else
4909 writel(NVREG_IRQSTAT_MASK, base + NvRegMSIXIrqStatus);
4910
4911 spin_unlock_irq(&np->lock);
4912
4913 nv_free_irq(dev);
4914
4915 np->msi_flags = save_msi_flags;
4916
4917 if (netif_running(dev)) {
4918 writel(save_poll_interval, base + NvRegPollingInterval);
4919 writel(NVREG_UNKSETUP6_VAL, base + NvRegUnknownSetupReg6);
4920 /* restore original irq */
4921 if (nv_request_irq(dev, 0))
4922 return 0;
4923 }
4924
4925 return ret;
4926}
4927
4928static int nv_loopback_test(struct net_device *dev)
4929{
4930 struct fe_priv *np = netdev_priv(dev);
4931 u8 __iomem *base = get_hwbase(dev);
4932 struct sk_buff *tx_skb, *rx_skb;
4933 dma_addr_t test_dma_addr;
4934 u32 tx_flags_extra = (np->desc_ver == DESC_VER_1 ? NV_TX_LASTPACKET : NV_TX2_LASTPACKET);
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07004935 u32 flags;
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004936 int len, i, pkt_len;
4937 u8 *pkt_data;
4938 u32 filter_flags = 0;
4939 u32 misc1_flags = 0;
4940 int ret = 1;
4941
4942 if (netif_running(dev)) {
4943 nv_disable_irq(dev);
4944 filter_flags = readl(base + NvRegPacketFilterFlags);
4945 misc1_flags = readl(base + NvRegMisc1);
4946 } else {
4947 nv_txrx_reset(dev);
4948 }
4949
4950 /* reinit driver view of the rx queue */
4951 set_bufsize(dev);
4952 nv_init_ring(dev);
4953
4954 /* setup hardware for loopback */
4955 writel(NVREG_MISC1_FORCE, base + NvRegMisc1);
4956 writel(NVREG_PFF_ALWAYS | NVREG_PFF_LOOPBACK, base + NvRegPacketFilterFlags);
4957
4958 /* reinit nic view of the rx queue */
4959 writel(np->rx_buf_sz, base + NvRegOffloadConfig);
4960 setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
4961 writel( ((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
4962 base + NvRegRingSizes);
4963 pci_push(base);
4964
4965 /* restart rx engine */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004966 nv_start_rxtx(dev);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004967
4968 /* setup packet for tx */
4969 pkt_len = ETH_DATA_LEN;
4970 tx_skb = dev_alloc_skb(pkt_len);
Jesper Juhl46798c82006-09-25 16:39:24 -07004971 if (!tx_skb) {
4972 printk(KERN_ERR "dev_alloc_skb() failed during loopback test"
4973 " of %s\n", dev->name);
4974 ret = 0;
4975 goto out;
4976 }
Arnaldo Carvalho de Melo8b5be262007-03-20 12:08:20 -03004977 test_dma_addr = pci_map_single(np->pci_dev, tx_skb->data,
4978 skb_tailroom(tx_skb),
4979 PCI_DMA_FROMDEVICE);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004980 pkt_data = skb_put(tx_skb, pkt_len);
4981 for (i = 0; i < pkt_len; i++)
4982 pkt_data[i] = (u8)(i & 0xff);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004983
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004984 if (!nv_optimized(np)) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07004985 np->tx_ring.orig[0].buf = cpu_to_le32(test_dma_addr);
4986 np->tx_ring.orig[0].flaglen = cpu_to_le32((pkt_len-1) | np->tx_flags | tx_flags_extra);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004987 } else {
Al Viro5bb7ea22007-12-09 16:06:41 +00004988 np->tx_ring.ex[0].bufhigh = cpu_to_le32(dma_high(test_dma_addr));
4989 np->tx_ring.ex[0].buflow = cpu_to_le32(dma_low(test_dma_addr));
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07004990 np->tx_ring.ex[0].flaglen = cpu_to_le32((pkt_len-1) | np->tx_flags | tx_flags_extra);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004991 }
4992 writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
4993 pci_push(get_hwbase(dev));
4994
4995 msleep(500);
4996
4997 /* check for rx of the packet */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004998 if (!nv_optimized(np)) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07004999 flags = le32_to_cpu(np->rx_ring.orig[0].flaglen);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04005000 len = nv_descr_getlength(&np->rx_ring.orig[0], np->desc_ver);
5001
5002 } else {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07005003 flags = le32_to_cpu(np->rx_ring.ex[0].flaglen);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04005004 len = nv_descr_getlength_ex(&np->rx_ring.ex[0], np->desc_ver);
5005 }
5006
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07005007 if (flags & NV_RX_AVAIL) {
Ayaz Abdulla9589c772006-06-10 22:48:13 -04005008 ret = 0;
5009 } else if (np->desc_ver == DESC_VER_1) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07005010 if (flags & NV_RX_ERROR)
Ayaz Abdulla9589c772006-06-10 22:48:13 -04005011 ret = 0;
5012 } else {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07005013 if (flags & NV_RX2_ERROR) {
Ayaz Abdulla9589c772006-06-10 22:48:13 -04005014 ret = 0;
5015 }
5016 }
5017
5018 if (ret) {
5019 if (len != pkt_len) {
5020 ret = 0;
5021 dprintk(KERN_DEBUG "%s: loopback len mismatch %d vs %d\n",
5022 dev->name, len, pkt_len);
5023 } else {
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05005024 rx_skb = np->rx_skb[0].skb;
Ayaz Abdulla9589c772006-06-10 22:48:13 -04005025 for (i = 0; i < pkt_len; i++) {
5026 if (rx_skb->data[i] != (u8)(i & 0xff)) {
5027 ret = 0;
5028 dprintk(KERN_DEBUG "%s: loopback pattern check failed on byte %d\n",
5029 dev->name, i);
5030 break;
5031 }
5032 }
5033 }
5034 } else {
5035 dprintk(KERN_DEBUG "%s: loopback - did not receive test packet\n", dev->name);
5036 }
5037
5038 pci_unmap_page(np->pci_dev, test_dma_addr,
Arnaldo Carvalho de Melo4305b542007-04-19 20:43:29 -07005039 (skb_end_pointer(tx_skb) - tx_skb->data),
Ayaz Abdulla9589c772006-06-10 22:48:13 -04005040 PCI_DMA_TODEVICE);
5041 dev_kfree_skb_any(tx_skb);
Jesper Juhl46798c82006-09-25 16:39:24 -07005042 out:
Ayaz Abdulla9589c772006-06-10 22:48:13 -04005043 /* stop engines */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04005044 nv_stop_rxtx(dev);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04005045 nv_txrx_reset(dev);
5046 /* drain rx queue */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04005047 nv_drain_rxtx(dev);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04005048
5049 if (netif_running(dev)) {
5050 writel(misc1_flags, base + NvRegMisc1);
5051 writel(filter_flags, base + NvRegPacketFilterFlags);
5052 nv_enable_irq(dev);
5053 }
5054
5055 return ret;
5056}
5057
5058static void nv_self_test(struct net_device *dev, struct ethtool_test *test, u64 *buffer)
5059{
5060 struct fe_priv *np = netdev_priv(dev);
5061 u8 __iomem *base = get_hwbase(dev);
5062 int result;
Jeff Garzikb9f2c042007-10-03 18:07:32 -07005063 memset(buffer, 0, nv_get_sset_count(dev, ETH_SS_TEST)*sizeof(u64));
Ayaz Abdulla9589c772006-06-10 22:48:13 -04005064
5065 if (!nv_link_test(dev)) {
5066 test->flags |= ETH_TEST_FL_FAILED;
5067 buffer[0] = 1;
5068 }
5069
5070 if (test->flags & ETH_TEST_FL_OFFLINE) {
5071 if (netif_running(dev)) {
5072 netif_stop_queue(dev);
Ayaz Abdulla08d93572009-03-05 08:01:55 +00005073 nv_napi_disable(dev);
Herbert Xu58dfd9c2006-06-21 10:53:54 +10005074 netif_tx_lock_bh(dev);
David S. Millere308a5d2008-07-15 00:13:44 -07005075 netif_addr_lock(dev);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04005076 spin_lock_irq(&np->lock);
5077 nv_disable_hw_interrupts(dev, np->irqmask);
5078 if (!(np->msi_flags & NV_MSI_X_ENABLED)) {
5079 writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
5080 } else {
5081 writel(NVREG_IRQSTAT_MASK, base + NvRegMSIXIrqStatus);
5082 }
5083 /* stop engines */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04005084 nv_stop_rxtx(dev);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04005085 nv_txrx_reset(dev);
5086 /* drain rx queue */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04005087 nv_drain_rxtx(dev);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04005088 spin_unlock_irq(&np->lock);
David S. Millere308a5d2008-07-15 00:13:44 -07005089 netif_addr_unlock(dev);
Herbert Xu58dfd9c2006-06-21 10:53:54 +10005090 netif_tx_unlock_bh(dev);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04005091 }
5092
5093 if (!nv_register_test(dev)) {
5094 test->flags |= ETH_TEST_FL_FAILED;
5095 buffer[1] = 1;
5096 }
5097
5098 result = nv_interrupt_test(dev);
5099 if (result != 1) {
5100 test->flags |= ETH_TEST_FL_FAILED;
5101 buffer[2] = 1;
5102 }
5103 if (result == 0) {
5104 /* bail out */
5105 return;
5106 }
5107
5108 if (!nv_loopback_test(dev)) {
5109 test->flags |= ETH_TEST_FL_FAILED;
5110 buffer[3] = 1;
5111 }
5112
5113 if (netif_running(dev)) {
5114 /* reinit driver view of the rx queue */
5115 set_bufsize(dev);
5116 if (nv_init_ring(dev)) {
5117 if (!np->in_shutdown)
5118 mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
5119 }
5120 /* reinit nic view of the rx queue */
5121 writel(np->rx_buf_sz, base + NvRegOffloadConfig);
5122 setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
5123 writel( ((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
5124 base + NvRegRingSizes);
5125 pci_push(base);
5126 writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
5127 pci_push(base);
5128 /* restart rx engine */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04005129 nv_start_rxtx(dev);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04005130 netif_start_queue(dev);
Ayaz Abdulla08d93572009-03-05 08:01:55 +00005131 nv_napi_enable(dev);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04005132 nv_enable_hw_interrupts(dev, np->irqmask);
5133 }
5134 }
5135}
5136
Ayaz Abdulla52da3572006-06-10 22:48:04 -04005137static void nv_get_strings(struct net_device *dev, u32 stringset, u8 *buffer)
5138{
5139 switch (stringset) {
5140 case ETH_SS_STATS:
Jeff Garzikb9f2c042007-10-03 18:07:32 -07005141 memcpy(buffer, &nv_estats_str, nv_get_sset_count(dev, ETH_SS_STATS)*sizeof(struct nv_ethtool_str));
Ayaz Abdulla52da3572006-06-10 22:48:04 -04005142 break;
Ayaz Abdulla9589c772006-06-10 22:48:13 -04005143 case ETH_SS_TEST:
Jeff Garzikb9f2c042007-10-03 18:07:32 -07005144 memcpy(buffer, &nv_etests_str, nv_get_sset_count(dev, ETH_SS_TEST)*sizeof(struct nv_ethtool_str));
Ayaz Abdulla9589c772006-06-10 22:48:13 -04005145 break;
Ayaz Abdulla52da3572006-06-10 22:48:04 -04005146 }
5147}
5148
Jeff Garzik7282d492006-09-13 14:30:00 -04005149static const struct ethtool_ops ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07005150 .get_drvinfo = nv_get_drvinfo,
5151 .get_link = ethtool_op_get_link,
5152 .get_wol = nv_get_wol,
5153 .set_wol = nv_set_wol,
5154 .get_settings = nv_get_settings,
5155 .set_settings = nv_set_settings,
Manfred Sprauldc8216c2005-07-31 18:26:05 +02005156 .get_regs_len = nv_get_regs_len,
5157 .get_regs = nv_get_regs,
5158 .nway_reset = nv_nway_reset,
Ayaz Abdulla6a788142006-06-10 22:47:26 -04005159 .set_tso = nv_set_tso,
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005160 .get_ringparam = nv_get_ringparam,
5161 .set_ringparam = nv_set_ringparam,
Ayaz Abdullab6d07732006-06-10 22:47:42 -04005162 .get_pauseparam = nv_get_pauseparam,
5163 .set_pauseparam = nv_set_pauseparam,
Ayaz Abdulla5ed26162006-06-10 22:47:59 -04005164 .get_rx_csum = nv_get_rx_csum,
5165 .set_rx_csum = nv_set_rx_csum,
Ayaz Abdulla5ed26162006-06-10 22:47:59 -04005166 .set_tx_csum = nv_set_tx_csum,
Ayaz Abdulla5ed26162006-06-10 22:47:59 -04005167 .set_sg = nv_set_sg,
Ayaz Abdulla52da3572006-06-10 22:48:04 -04005168 .get_strings = nv_get_strings,
Ayaz Abdulla52da3572006-06-10 22:48:04 -04005169 .get_ethtool_stats = nv_get_ethtool_stats,
Jeff Garzikb9f2c042007-10-03 18:07:32 -07005170 .get_sset_count = nv_get_sset_count,
Ayaz Abdulla9589c772006-06-10 22:48:13 -04005171 .self_test = nv_self_test,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005172};
5173
Ayaz Abdullaee407b02006-02-04 13:13:17 -05005174static void nv_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
5175{
5176 struct fe_priv *np = get_nvpriv(dev);
5177
5178 spin_lock_irq(&np->lock);
5179
5180 /* save vlan group */
5181 np->vlangrp = grp;
5182
5183 if (grp) {
5184 /* enable vlan on MAC */
5185 np->txrxctl_bits |= NVREG_TXRXCTL_VLANSTRIP | NVREG_TXRXCTL_VLANINS;
5186 } else {
5187 /* disable vlan on MAC */
5188 np->txrxctl_bits &= ~NVREG_TXRXCTL_VLANSTRIP;
5189 np->txrxctl_bits &= ~NVREG_TXRXCTL_VLANINS;
5190 }
5191
5192 writel(np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
5193
5194 spin_unlock_irq(&np->lock);
Stephen Hemminger25805dc2007-06-01 09:44:01 -07005195}
Ayaz Abdullaee407b02006-02-04 13:13:17 -05005196
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005197/* The mgmt unit and driver use a semaphore to access the phy during init */
5198static int nv_mgmt_acquire_sema(struct net_device *dev)
5199{
Ayaz Abdullacac1c522009-02-07 00:23:57 -08005200 struct fe_priv *np = netdev_priv(dev);
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005201 u8 __iomem *base = get_hwbase(dev);
5202 int i;
5203 u32 tx_ctrl, mgmt_sema;
5204
5205 for (i = 0; i < 10; i++) {
5206 mgmt_sema = readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_MGMT_SEMA_MASK;
5207 if (mgmt_sema == NVREG_XMITCTL_MGMT_SEMA_FREE)
5208 break;
5209 msleep(500);
5210 }
5211
5212 if (mgmt_sema != NVREG_XMITCTL_MGMT_SEMA_FREE)
5213 return 0;
5214
5215 for (i = 0; i < 2; i++) {
5216 tx_ctrl = readl(base + NvRegTransmitterControl);
5217 tx_ctrl |= NVREG_XMITCTL_HOST_SEMA_ACQ;
5218 writel(tx_ctrl, base + NvRegTransmitterControl);
5219
5220 /* verify that semaphore was acquired */
5221 tx_ctrl = readl(base + NvRegTransmitterControl);
5222 if (((tx_ctrl & NVREG_XMITCTL_HOST_SEMA_MASK) == NVREG_XMITCTL_HOST_SEMA_ACQ) &&
Ayaz Abdullacac1c522009-02-07 00:23:57 -08005223 ((tx_ctrl & NVREG_XMITCTL_MGMT_SEMA_MASK) == NVREG_XMITCTL_MGMT_SEMA_FREE)) {
5224 np->mgmt_sema = 1;
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005225 return 1;
Ayaz Abdullacac1c522009-02-07 00:23:57 -08005226 }
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005227 else
5228 udelay(50);
5229 }
5230
5231 return 0;
5232}
5233
Ayaz Abdullacac1c522009-02-07 00:23:57 -08005234static void nv_mgmt_release_sema(struct net_device *dev)
5235{
5236 struct fe_priv *np = netdev_priv(dev);
5237 u8 __iomem *base = get_hwbase(dev);
5238 u32 tx_ctrl;
5239
5240 if (np->driver_data & DEV_HAS_MGMT_UNIT) {
5241 if (np->mgmt_sema) {
5242 tx_ctrl = readl(base + NvRegTransmitterControl);
5243 tx_ctrl &= ~NVREG_XMITCTL_HOST_SEMA_ACQ;
5244 writel(tx_ctrl, base + NvRegTransmitterControl);
5245 }
5246 }
5247}
5248
5249
5250static int nv_mgmt_get_version(struct net_device *dev)
5251{
5252 struct fe_priv *np = netdev_priv(dev);
5253 u8 __iomem *base = get_hwbase(dev);
5254 u32 data_ready = readl(base + NvRegTransmitterControl);
5255 u32 data_ready2 = 0;
5256 unsigned long start;
5257 int ready = 0;
5258
5259 writel(NVREG_MGMTUNITGETVERSION, base + NvRegMgmtUnitGetVersion);
5260 writel(data_ready ^ NVREG_XMITCTL_DATA_START, base + NvRegTransmitterControl);
5261 start = jiffies;
5262 while (time_before(jiffies, start + 5*HZ)) {
5263 data_ready2 = readl(base + NvRegTransmitterControl);
5264 if ((data_ready & NVREG_XMITCTL_DATA_READY) != (data_ready2 & NVREG_XMITCTL_DATA_READY)) {
5265 ready = 1;
5266 break;
5267 }
5268 schedule_timeout_uninterruptible(1);
5269 }
5270
5271 if (!ready || (data_ready2 & NVREG_XMITCTL_DATA_ERROR))
5272 return 0;
5273
5274 np->mgmt_version = readl(base + NvRegMgmtUnitVersion) & NVREG_MGMTUNITVERSION;
5275
5276 return 1;
5277}
5278
Linus Torvalds1da177e2005-04-16 15:20:36 -07005279static int nv_open(struct net_device *dev)
5280{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04005281 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005282 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05005283 int ret = 1;
5284 int oom, i;
Ayaz Abdullaa4336862008-04-18 13:50:43 -07005285 u32 low;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005286
5287 dprintk(KERN_DEBUG "nv_open: begin\n");
5288
Ed Swierkcb52deb2008-12-01 12:24:43 +00005289 /* power up phy */
5290 mii_rw(dev, np->phyaddr, MII_BMCR,
5291 mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ) & ~BMCR_PDOWN);
5292
Ayaz Abdullaf1489652006-07-31 12:04:45 -04005293 /* erase previous misconfiguration */
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04005294 if (np->driver_data & DEV_HAS_POWER_CNTRL)
5295 nv_mac_reset(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005296 writel(NVREG_MCASTADDRA_FORCE, base + NvRegMulticastAddrA);
5297 writel(0, base + NvRegMulticastAddrB);
Ayaz Abdullabb9a4fd2008-01-13 16:03:04 -05005298 writel(NVREG_MCASTMASKA_NONE, base + NvRegMulticastMaskA);
5299 writel(NVREG_MCASTMASKB_NONE, base + NvRegMulticastMaskB);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005300 writel(0, base + NvRegPacketFilterFlags);
5301
5302 writel(0, base + NvRegTransmitterControl);
5303 writel(0, base + NvRegReceiverControl);
5304
5305 writel(0, base + NvRegAdapterControl);
5306
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04005307 if (np->pause_flags & NV_PAUSEFRAME_TX_CAPABLE)
5308 writel(NVREG_TX_PAUSEFRAME_DISABLE, base + NvRegTxPauseFrame);
5309
Ayaz Abdullaf1489652006-07-31 12:04:45 -04005310 /* initialize descriptor rings */
Manfred Sprauld81c0982005-07-31 18:20:30 +02005311 set_bufsize(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005312 oom = nv_init_ring(dev);
5313
5314 writel(0, base + NvRegLinkSpeed);
Ayaz Abdulla5070d342006-07-31 12:05:01 -04005315 writel(readl(base + NvRegTransmitPoll) & NVREG_TRANSMITPOLL_MAC_ADDR_REV, base + NvRegTransmitPoll);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005316 nv_txrx_reset(dev);
5317 writel(0, base + NvRegUnknownSetupReg6);
5318
5319 np->in_shutdown = 0;
5320
Ayaz Abdullaf1489652006-07-31 12:04:45 -04005321 /* give hw rings */
Ayaz Abdulla0832b252006-02-04 13:13:26 -05005322 setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005323 writel( ((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
Linus Torvalds1da177e2005-04-16 15:20:36 -07005324 base + NvRegRingSizes);
5325
Linus Torvalds1da177e2005-04-16 15:20:36 -07005326 writel(np->linkspeed, base + NvRegLinkSpeed);
Ayaz Abdulla95d161c2006-07-06 16:46:25 -04005327 if (np->desc_ver == DESC_VER_1)
5328 writel(NVREG_TX_WM_DESC1_DEFAULT, base + NvRegTxWatermark);
5329 else
5330 writel(NVREG_TX_WM_DESC2_3_DEFAULT, base + NvRegTxWatermark);
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04005331 writel(np->txrxctl_bits, base + NvRegTxRxControl);
Ayaz Abdullaee407b02006-02-04 13:13:17 -05005332 writel(np->vlanctl_bits, base + NvRegVlanControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005333 pci_push(base);
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04005334 writel(NVREG_TXRXCTL_BIT1|np->txrxctl_bits, base + NvRegTxRxControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005335 reg_delay(dev, NvRegUnknownSetupReg5, NVREG_UNKSETUP5_BIT31, NVREG_UNKSETUP5_BIT31,
5336 NV_SETUP5_DELAY, NV_SETUP5_DELAYMAX,
5337 KERN_INFO "open: SetupReg5, Bit 31 remained off\n");
5338
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005339 writel(0, base + NvRegMIIMask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005340 writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
Ayaz Abdullaeb798422008-02-04 15:14:04 -05005341 writel(NVREG_MIISTAT_MASK_ALL, base + NvRegMIIStatus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005342
Linus Torvalds1da177e2005-04-16 15:20:36 -07005343 writel(NVREG_MISC1_FORCE | NVREG_MISC1_HD, base + NvRegMisc1);
5344 writel(readl(base + NvRegTransmitterStatus), base + NvRegTransmitterStatus);
5345 writel(NVREG_PFF_ALWAYS, base + NvRegPacketFilterFlags);
Manfred Sprauld81c0982005-07-31 18:20:30 +02005346 writel(np->rx_buf_sz, base + NvRegOffloadConfig);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005347
5348 writel(readl(base + NvRegReceiverStatus), base + NvRegReceiverStatus);
Ayaz Abdullaa4336862008-04-18 13:50:43 -07005349
5350 get_random_bytes(&low, sizeof(low));
5351 low &= NVREG_SLOTTIME_MASK;
5352 if (np->desc_ver == DESC_VER_1) {
5353 writel(low|NVREG_SLOTTIME_DEFAULT, base + NvRegSlotTime);
5354 } else {
5355 if (!(np->driver_data & DEV_HAS_GEAR_MODE)) {
5356 /* setup legacy backoff */
5357 writel(NVREG_SLOTTIME_LEGBF_ENABLED|NVREG_SLOTTIME_10_100_FULL|low, base + NvRegSlotTime);
5358 } else {
5359 writel(NVREG_SLOTTIME_10_100_FULL, base + NvRegSlotTime);
5360 nv_gear_backoff_reseed(dev);
5361 }
5362 }
Ayaz Abdulla9744e212006-07-06 16:45:58 -04005363 writel(NVREG_TX_DEFERRAL_DEFAULT, base + NvRegTxDeferral);
5364 writel(NVREG_RX_DEFERRAL_DEFAULT, base + NvRegRxDeferral);
Ayaz Abdullaa971c322005-11-11 08:30:38 -05005365 if (poll_interval == -1) {
5366 if (optimization_mode == NV_OPTIMIZATION_MODE_THROUGHPUT)
5367 writel(NVREG_POLL_DEFAULT_THROUGHPUT, base + NvRegPollingInterval);
5368 else
5369 writel(NVREG_POLL_DEFAULT_CPU, base + NvRegPollingInterval);
5370 }
5371 else
5372 writel(poll_interval & 0xFFFF, base + NvRegPollingInterval);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005373 writel(NVREG_UNKSETUP6_VAL, base + NvRegUnknownSetupReg6);
5374 writel((np->phyaddr << NVREG_ADAPTCTL_PHYSHIFT)|NVREG_ADAPTCTL_PHYVALID|NVREG_ADAPTCTL_RUNNING,
5375 base + NvRegAdapterControl);
5376 writel(NVREG_MIISPEED_BIT8|NVREG_MIIDELAY, base + NvRegMIISpeed);
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005377 writel(NVREG_MII_LINKCHANGE, base + NvRegMIIMask);
Ayaz Abdullac42d9df2006-06-10 22:47:52 -04005378 if (np->wolenabled)
5379 writel(NVREG_WAKEUPFLAGS_ENABLE , base + NvRegWakeUpFlags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005380
5381 i = readl(base + NvRegPowerState);
5382 if ( (i & NVREG_POWERSTATE_POWEREDUP) == 0)
5383 writel(NVREG_POWERSTATE_POWEREDUP|i, base + NvRegPowerState);
5384
5385 pci_push(base);
5386 udelay(10);
5387 writel(readl(base + NvRegPowerState) | NVREG_POWERSTATE_VALID, base + NvRegPowerState);
5388
Ayaz Abdulla84b39322006-05-20 14:59:48 -07005389 nv_disable_hw_interrupts(dev, np->irqmask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005390 pci_push(base);
Ayaz Abdullaeb798422008-02-04 15:14:04 -05005391 writel(NVREG_MIISTAT_MASK_ALL, base + NvRegMIIStatus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005392 writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
5393 pci_push(base);
5394
Ayaz Abdulla9589c772006-06-10 22:48:13 -04005395 if (nv_request_irq(dev, 0)) {
Ayaz Abdulla84b39322006-05-20 14:59:48 -07005396 goto out_drain;
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05005397 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005398
5399 /* ask for interrupts */
Ayaz Abdulla84b39322006-05-20 14:59:48 -07005400 nv_enable_hw_interrupts(dev, np->irqmask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005401
5402 spin_lock_irq(&np->lock);
5403 writel(NVREG_MCASTADDRA_FORCE, base + NvRegMulticastAddrA);
5404 writel(0, base + NvRegMulticastAddrB);
Ayaz Abdullabb9a4fd2008-01-13 16:03:04 -05005405 writel(NVREG_MCASTMASKA_NONE, base + NvRegMulticastMaskA);
5406 writel(NVREG_MCASTMASKB_NONE, base + NvRegMulticastMaskB);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005407 writel(NVREG_PFF_ALWAYS|NVREG_PFF_MYADDR, base + NvRegPacketFilterFlags);
5408 /* One manual link speed update: Interrupts are enabled, future link
5409 * speed changes cause interrupts and are handled by nv_link_irq().
5410 */
5411 {
5412 u32 miistat;
5413 miistat = readl(base + NvRegMIIStatus);
Ayaz Abdullaeb798422008-02-04 15:14:04 -05005414 writel(NVREG_MIISTAT_MASK_ALL, base + NvRegMIIStatus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005415 dprintk(KERN_INFO "startup: got 0x%08x.\n", miistat);
5416 }
Manfred Spraul1b1b3c92005-08-06 23:47:55 +02005417 /* set linkspeed to invalid value, thus force nv_update_linkspeed
5418 * to init hw */
5419 np->linkspeed = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005420 ret = nv_update_linkspeed(dev);
Jeff Garzik36b30ea2007-10-16 01:40:30 -04005421 nv_start_rxtx(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005422 netif_start_queue(dev);
Ayaz Abdulla08d93572009-03-05 08:01:55 +00005423 nv_napi_enable(dev);
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07005424
Linus Torvalds1da177e2005-04-16 15:20:36 -07005425 if (ret) {
5426 netif_carrier_on(dev);
5427 } else {
Ed Swierkf7ab6972007-09-28 22:42:13 -07005428 printk(KERN_INFO "%s: no link during initialization.\n", dev->name);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005429 netif_carrier_off(dev);
5430 }
5431 if (oom)
5432 mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
Ayaz Abdulla52da3572006-06-10 22:48:04 -04005433
5434 /* start statistics timer */
Ayaz Abdulla9c662432008-08-06 12:11:42 -04005435 if (np->driver_data & (DEV_HAS_STATISTICS_V1|DEV_HAS_STATISTICS_V2|DEV_HAS_STATISTICS_V3))
Daniel Drakebfebbb82008-03-18 11:07:18 +00005436 mod_timer(&np->stats_poll,
5437 round_jiffies(jiffies + STATS_INTERVAL));
Ayaz Abdulla52da3572006-06-10 22:48:04 -04005438
Linus Torvalds1da177e2005-04-16 15:20:36 -07005439 spin_unlock_irq(&np->lock);
5440
5441 return 0;
5442out_drain:
Jeff Garzik36b30ea2007-10-16 01:40:30 -04005443 nv_drain_rxtx(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005444 return ret;
5445}
5446
5447static int nv_close(struct net_device *dev)
5448{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04005449 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005450 u8 __iomem *base;
5451
5452 spin_lock_irq(&np->lock);
5453 np->in_shutdown = 1;
5454 spin_unlock_irq(&np->lock);
Ayaz Abdulla08d93572009-03-05 08:01:55 +00005455 nv_napi_disable(dev);
Manfred Spraula7475902007-10-17 21:52:33 +02005456 synchronize_irq(np->pci_dev->irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005457
5458 del_timer_sync(&np->oom_kick);
5459 del_timer_sync(&np->nic_poll);
Ayaz Abdulla52da3572006-06-10 22:48:04 -04005460 del_timer_sync(&np->stats_poll);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005461
5462 netif_stop_queue(dev);
5463 spin_lock_irq(&np->lock);
Jeff Garzik36b30ea2007-10-16 01:40:30 -04005464 nv_stop_rxtx(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005465 nv_txrx_reset(dev);
5466
5467 /* disable interrupts on the nic or we will lock up */
5468 base = get_hwbase(dev);
Ayaz Abdulla84b39322006-05-20 14:59:48 -07005469 nv_disable_hw_interrupts(dev, np->irqmask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005470 pci_push(base);
5471 dprintk(KERN_INFO "%s: Irqmask is zero again\n", dev->name);
5472
5473 spin_unlock_irq(&np->lock);
5474
Ayaz Abdulla84b39322006-05-20 14:59:48 -07005475 nv_free_irq(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005476
Jeff Garzik36b30ea2007-10-16 01:40:30 -04005477 nv_drain_rxtx(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005478
Tim Mann2cc49a52007-06-14 13:16:38 -07005479 if (np->wolenabled) {
5480 writel(NVREG_PFF_ALWAYS|NVREG_PFF_MYADDR, base + NvRegPacketFilterFlags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005481 nv_start_rx(dev);
Ed Swierkcb52deb2008-12-01 12:24:43 +00005482 } else {
5483 /* power down phy */
5484 mii_rw(dev, np->phyaddr, MII_BMCR,
5485 mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ)|BMCR_PDOWN);
Tim Mann2cc49a52007-06-14 13:16:38 -07005486 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005487
5488 /* FIXME: power down nic */
5489
5490 return 0;
5491}
5492
Stephen Hemmingerb94426b2008-11-19 22:26:51 -08005493static const struct net_device_ops nv_netdev_ops = {
5494 .ndo_open = nv_open,
5495 .ndo_stop = nv_close,
5496 .ndo_get_stats = nv_get_stats,
Stephen Hemminger00829822008-11-20 20:14:53 -08005497 .ndo_start_xmit = nv_start_xmit,
5498 .ndo_tx_timeout = nv_tx_timeout,
5499 .ndo_change_mtu = nv_change_mtu,
5500 .ndo_validate_addr = eth_validate_addr,
5501 .ndo_set_mac_address = nv_set_mac_address,
5502 .ndo_set_multicast_list = nv_set_multicast,
5503 .ndo_vlan_rx_register = nv_vlan_rx_register,
5504#ifdef CONFIG_NET_POLL_CONTROLLER
5505 .ndo_poll_controller = nv_poll_controller,
5506#endif
5507};
5508
5509static const struct net_device_ops nv_netdev_ops_optimized = {
5510 .ndo_open = nv_open,
5511 .ndo_stop = nv_close,
5512 .ndo_get_stats = nv_get_stats,
5513 .ndo_start_xmit = nv_start_xmit_optimized,
Stephen Hemmingerb94426b2008-11-19 22:26:51 -08005514 .ndo_tx_timeout = nv_tx_timeout,
5515 .ndo_change_mtu = nv_change_mtu,
5516 .ndo_validate_addr = eth_validate_addr,
5517 .ndo_set_mac_address = nv_set_mac_address,
5518 .ndo_set_multicast_list = nv_set_multicast,
5519 .ndo_vlan_rx_register = nv_vlan_rx_register,
5520#ifdef CONFIG_NET_POLL_CONTROLLER
5521 .ndo_poll_controller = nv_poll_controller,
5522#endif
5523};
5524
Linus Torvalds1da177e2005-04-16 15:20:36 -07005525static int __devinit nv_probe(struct pci_dev *pci_dev, const struct pci_device_id *id)
5526{
5527 struct net_device *dev;
5528 struct fe_priv *np;
5529 unsigned long addr;
5530 u8 __iomem *base;
5531 int err, i;
Ayaz Abdulla5070d342006-07-31 12:05:01 -04005532 u32 powerstate, txreg;
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005533 u32 phystate_orig = 0, phystate;
5534 int phyinitialized = 0;
Jeff Garzik3f88ce42007-10-16 04:09:09 -04005535 static int printed_version;
5536
5537 if (!printed_version++)
5538 printk(KERN_INFO "%s: Reverse Engineered nForce ethernet"
5539 " driver. Version %s.\n", DRV_NAME, FORCEDETH_VERSION);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005540
5541 dev = alloc_etherdev(sizeof(struct fe_priv));
5542 err = -ENOMEM;
5543 if (!dev)
5544 goto out;
5545
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04005546 np = netdev_priv(dev);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07005547 np->dev = dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005548 np->pci_dev = pci_dev;
5549 spin_lock_init(&np->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005550 SET_NETDEV_DEV(dev, &pci_dev->dev);
5551
5552 init_timer(&np->oom_kick);
5553 np->oom_kick.data = (unsigned long) dev;
5554 np->oom_kick.function = &nv_do_rx_refill; /* timer handler */
5555 init_timer(&np->nic_poll);
5556 np->nic_poll.data = (unsigned long) dev;
5557 np->nic_poll.function = &nv_do_nic_poll; /* timer handler */
Ayaz Abdulla52da3572006-06-10 22:48:04 -04005558 init_timer(&np->stats_poll);
5559 np->stats_poll.data = (unsigned long) dev;
5560 np->stats_poll.function = &nv_do_stats_poll; /* timer handler */
Linus Torvalds1da177e2005-04-16 15:20:36 -07005561
5562 err = pci_enable_device(pci_dev);
Jeff Garzik3f88ce42007-10-16 04:09:09 -04005563 if (err)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005564 goto out_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005565
5566 pci_set_master(pci_dev);
5567
5568 err = pci_request_regions(pci_dev, DRV_NAME);
5569 if (err < 0)
5570 goto out_disable;
5571
Ayaz Abdulla9c662432008-08-06 12:11:42 -04005572 if (id->driver_data & (DEV_HAS_VLAN|DEV_HAS_MSI_X|DEV_HAS_POWER_CNTRL|DEV_HAS_STATISTICS_V2|DEV_HAS_STATISTICS_V3))
Ayaz Abdulla57fff692007-01-23 12:27:00 -05005573 np->register_size = NV_PCI_REGSZ_VER3;
5574 else if (id->driver_data & DEV_HAS_STATISTICS_V1)
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04005575 np->register_size = NV_PCI_REGSZ_VER2;
5576 else
5577 np->register_size = NV_PCI_REGSZ_VER1;
5578
Linus Torvalds1da177e2005-04-16 15:20:36 -07005579 err = -EINVAL;
5580 addr = 0;
5581 for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
5582 dprintk(KERN_DEBUG "%s: resource %d start %p len %ld flags 0x%08lx.\n",
5583 pci_name(pci_dev), i, (void*)pci_resource_start(pci_dev, i),
5584 pci_resource_len(pci_dev, i),
5585 pci_resource_flags(pci_dev, i));
5586 if (pci_resource_flags(pci_dev, i) & IORESOURCE_MEM &&
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04005587 pci_resource_len(pci_dev, i) >= np->register_size) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07005588 addr = pci_resource_start(pci_dev, i);
5589 break;
5590 }
5591 }
5592 if (i == DEVICE_COUNT_RESOURCE) {
Jeff Garzik3f88ce42007-10-16 04:09:09 -04005593 dev_printk(KERN_INFO, &pci_dev->dev,
5594 "Couldn't find register window\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07005595 goto out_relreg;
5596 }
5597
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04005598 /* copy of driver data */
5599 np->driver_data = id->driver_data;
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04005600 /* copy of device id */
5601 np->device_id = id->device;
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04005602
Linus Torvalds1da177e2005-04-16 15:20:36 -07005603 /* handle different descriptor versions */
Manfred Spraulee733622005-07-31 18:32:26 +02005604 if (id->driver_data & DEV_HAS_HIGH_DMA) {
5605 /* packet format 3: supports 40-bit addressing */
5606 np->desc_ver = DESC_VER_3;
Ayaz Abdulla84b39322006-05-20 14:59:48 -07005607 np->txrxctl_bits = NVREG_TXRXCTL_DESC_3;
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -04005608 if (dma_64bit) {
Jeff Garzik3f88ce42007-10-16 04:09:09 -04005609 if (pci_set_dma_mask(pci_dev, DMA_39BIT_MASK))
5610 dev_printk(KERN_INFO, &pci_dev->dev,
5611 "64-bit DMA failed, using 32-bit addressing\n");
5612 else
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -04005613 dev->features |= NETIF_F_HIGHDMA;
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -04005614 if (pci_set_consistent_dma_mask(pci_dev, DMA_39BIT_MASK)) {
Jeff Garzik3f88ce42007-10-16 04:09:09 -04005615 dev_printk(KERN_INFO, &pci_dev->dev,
5616 "64-bit DMA (consistent) failed, using 32-bit ring buffers\n");
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -04005617 }
Ayaz Abdulla84b39322006-05-20 14:59:48 -07005618 }
Manfred Spraulee733622005-07-31 18:32:26 +02005619 } else if (id->driver_data & DEV_HAS_LARGEDESC) {
5620 /* packet format 2: supports jumbo frames */
Linus Torvalds1da177e2005-04-16 15:20:36 -07005621 np->desc_ver = DESC_VER_2;
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04005622 np->txrxctl_bits = NVREG_TXRXCTL_DESC_2;
Manfred Spraulee733622005-07-31 18:32:26 +02005623 } else {
5624 /* original packet format */
5625 np->desc_ver = DESC_VER_1;
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04005626 np->txrxctl_bits = NVREG_TXRXCTL_DESC_1;
Manfred Sprauld81c0982005-07-31 18:20:30 +02005627 }
Manfred Spraulee733622005-07-31 18:32:26 +02005628
5629 np->pkt_limit = NV_PKTLIMIT_1;
5630 if (id->driver_data & DEV_HAS_LARGEDESC)
5631 np->pkt_limit = NV_PKTLIMIT_2;
5632
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04005633 if (id->driver_data & DEV_HAS_CHECKSUM) {
Ayaz Abdullaf2ad2d92006-08-24 17:35:41 -04005634 np->rx_csum = 1;
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04005635 np->txrxctl_bits |= NVREG_TXRXCTL_RXCHECK;
Ayaz Abdullaedcfe5f2008-08-20 16:34:37 -07005636 dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG;
Ayaz Abdullafa454592006-01-05 22:45:45 -08005637 dev->features |= NETIF_F_TSO;
Ayaz Abdulla21828162007-01-23 12:27:21 -05005638 }
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04005639
Ayaz Abdullaee407b02006-02-04 13:13:17 -05005640 np->vlanctl_bits = 0;
5641 if (id->driver_data & DEV_HAS_VLAN) {
5642 np->vlanctl_bits = NVREG_VLANCONTROL_ENABLE;
5643 dev->features |= NETIF_F_HW_VLAN_RX | NETIF_F_HW_VLAN_TX;
Ayaz Abdullaee407b02006-02-04 13:13:17 -05005644 }
5645
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05005646 np->msi_flags = 0;
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -04005647 if ((id->driver_data & DEV_HAS_MSI) && msi) {
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05005648 np->msi_flags |= NV_MSI_CAPABLE;
5649 }
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -04005650 if ((id->driver_data & DEV_HAS_MSI_X) && msix) {
Ayaz Abdullad41c6282009-03-05 08:01:59 +00005651 /* msix has had reported issues when modifying irqmask
5652 as in the case of napi, therefore, disable for now
5653 */
5654#ifndef CONFIG_FORCEDETH_NAPI
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05005655 np->msi_flags |= NV_MSI_X_CAPABLE;
Ayaz Abdullad41c6282009-03-05 08:01:59 +00005656#endif
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05005657 }
5658
Ayaz Abdullab6d07732006-06-10 22:47:42 -04005659 np->pause_flags = NV_PAUSEFRAME_RX_CAPABLE | NV_PAUSEFRAME_RX_REQ | NV_PAUSEFRAME_AUTONEG;
Ayaz Abdulla5289b4c2008-02-05 12:30:01 -05005660 if ((id->driver_data & DEV_HAS_PAUSEFRAME_TX_V1) ||
5661 (id->driver_data & DEV_HAS_PAUSEFRAME_TX_V2) ||
5662 (id->driver_data & DEV_HAS_PAUSEFRAME_TX_V3)) {
Ayaz Abdullab6d07732006-06-10 22:47:42 -04005663 np->pause_flags |= NV_PAUSEFRAME_TX_CAPABLE | NV_PAUSEFRAME_TX_REQ;
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04005664 }
Jeff Garzikf3b197a2006-05-26 21:39:03 -04005665
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04005666
Linus Torvalds1da177e2005-04-16 15:20:36 -07005667 err = -ENOMEM;
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04005668 np->base = ioremap(addr, np->register_size);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005669 if (!np->base)
5670 goto out_relreg;
5671 dev->base_addr = (unsigned long)np->base;
Manfred Spraulee733622005-07-31 18:32:26 +02005672
Linus Torvalds1da177e2005-04-16 15:20:36 -07005673 dev->irq = pci_dev->irq;
Manfred Spraulee733622005-07-31 18:32:26 +02005674
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005675 np->rx_ring_size = RX_RING_DEFAULT;
5676 np->tx_ring_size = TX_RING_DEFAULT;
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005677
Jeff Garzik36b30ea2007-10-16 01:40:30 -04005678 if (!nv_optimized(np)) {
Manfred Spraulee733622005-07-31 18:32:26 +02005679 np->rx_ring.orig = pci_alloc_consistent(pci_dev,
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005680 sizeof(struct ring_desc) * (np->rx_ring_size + np->tx_ring_size),
Manfred Spraulee733622005-07-31 18:32:26 +02005681 &np->ring_addr);
5682 if (!np->rx_ring.orig)
5683 goto out_unmap;
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005684 np->tx_ring.orig = &np->rx_ring.orig[np->rx_ring_size];
Manfred Spraulee733622005-07-31 18:32:26 +02005685 } else {
5686 np->rx_ring.ex = pci_alloc_consistent(pci_dev,
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005687 sizeof(struct ring_desc_ex) * (np->rx_ring_size + np->tx_ring_size),
Manfred Spraulee733622005-07-31 18:32:26 +02005688 &np->ring_addr);
5689 if (!np->rx_ring.ex)
5690 goto out_unmap;
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005691 np->tx_ring.ex = &np->rx_ring.ex[np->rx_ring_size];
Manfred Spraulee733622005-07-31 18:32:26 +02005692 }
Yoann Padioleaudd00cc42007-07-19 01:49:03 -07005693 np->rx_skb = kcalloc(np->rx_ring_size, sizeof(struct nv_skb_map), GFP_KERNEL);
5694 np->tx_skb = kcalloc(np->tx_ring_size, sizeof(struct nv_skb_map), GFP_KERNEL);
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05005695 if (!np->rx_skb || !np->tx_skb)
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005696 goto out_freering;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005697
Jeff Garzik36b30ea2007-10-16 01:40:30 -04005698 if (!nv_optimized(np))
Stephen Hemminger00829822008-11-20 20:14:53 -08005699 dev->netdev_ops = &nv_netdev_ops;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05005700 else
Stephen Hemminger00829822008-11-20 20:14:53 -08005701 dev->netdev_ops = &nv_netdev_ops_optimized;
Stephen Hemmingerb94426b2008-11-19 22:26:51 -08005702
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07005703#ifdef CONFIG_FORCEDETH_NAPI
Stephen Hemmingerbea33482007-10-03 16:41:36 -07005704 netif_napi_add(dev, &np->napi, nv_napi_poll, RX_WORK_PER_LOOP);
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07005705#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07005706 SET_ETHTOOL_OPS(dev, &ops);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005707 dev->watchdog_timeo = NV_WATCHDOG_TIMEO;
5708
5709 pci_set_drvdata(pci_dev, dev);
5710
5711 /* read the mac address */
5712 base = get_hwbase(dev);
5713 np->orig_mac[0] = readl(base + NvRegMacAddrA);
5714 np->orig_mac[1] = readl(base + NvRegMacAddrB);
5715
Ayaz Abdulla5070d342006-07-31 12:05:01 -04005716 /* check the workaround bit for correct mac address order */
5717 txreg = readl(base + NvRegTransmitPoll);
Ayaz Abdullaa376e792008-04-10 21:30:35 -07005718 if (id->driver_data & DEV_HAS_CORRECT_MACADDR) {
Ayaz Abdulla5070d342006-07-31 12:05:01 -04005719 /* mac address is already in correct order */
5720 dev->dev_addr[0] = (np->orig_mac[0] >> 0) & 0xff;
5721 dev->dev_addr[1] = (np->orig_mac[0] >> 8) & 0xff;
5722 dev->dev_addr[2] = (np->orig_mac[0] >> 16) & 0xff;
5723 dev->dev_addr[3] = (np->orig_mac[0] >> 24) & 0xff;
5724 dev->dev_addr[4] = (np->orig_mac[1] >> 0) & 0xff;
5725 dev->dev_addr[5] = (np->orig_mac[1] >> 8) & 0xff;
Ayaz Abdullaa376e792008-04-10 21:30:35 -07005726 } else if (txreg & NVREG_TRANSMITPOLL_MAC_ADDR_REV) {
5727 /* mac address is already in correct order */
5728 dev->dev_addr[0] = (np->orig_mac[0] >> 0) & 0xff;
5729 dev->dev_addr[1] = (np->orig_mac[0] >> 8) & 0xff;
5730 dev->dev_addr[2] = (np->orig_mac[0] >> 16) & 0xff;
5731 dev->dev_addr[3] = (np->orig_mac[0] >> 24) & 0xff;
5732 dev->dev_addr[4] = (np->orig_mac[1] >> 0) & 0xff;
5733 dev->dev_addr[5] = (np->orig_mac[1] >> 8) & 0xff;
5734 /*
5735 * Set orig mac address back to the reversed version.
5736 * This flag will be cleared during low power transition.
5737 * Therefore, we should always put back the reversed address.
5738 */
5739 np->orig_mac[0] = (dev->dev_addr[5] << 0) + (dev->dev_addr[4] << 8) +
5740 (dev->dev_addr[3] << 16) + (dev->dev_addr[2] << 24);
5741 np->orig_mac[1] = (dev->dev_addr[1] << 0) + (dev->dev_addr[0] << 8);
Ayaz Abdulla5070d342006-07-31 12:05:01 -04005742 } else {
5743 /* need to reverse mac address to correct order */
5744 dev->dev_addr[0] = (np->orig_mac[1] >> 8) & 0xff;
5745 dev->dev_addr[1] = (np->orig_mac[1] >> 0) & 0xff;
5746 dev->dev_addr[2] = (np->orig_mac[0] >> 24) & 0xff;
5747 dev->dev_addr[3] = (np->orig_mac[0] >> 16) & 0xff;
5748 dev->dev_addr[4] = (np->orig_mac[0] >> 8) & 0xff;
5749 dev->dev_addr[5] = (np->orig_mac[0] >> 0) & 0xff;
Ayaz Abdulla5070d342006-07-31 12:05:01 -04005750 writel(txreg|NVREG_TRANSMITPOLL_MAC_ADDR_REV, base + NvRegTransmitPoll);
Yinghai Luf55c21f2008-09-13 13:10:31 -07005751 printk(KERN_DEBUG "nv_probe: set workaround bit for reversed mac addr\n");
Ayaz Abdulla5070d342006-07-31 12:05:01 -04005752 }
John W. Linvillec704b852005-09-12 10:48:56 -04005753 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005754
John W. Linvillec704b852005-09-12 10:48:56 -04005755 if (!is_valid_ether_addr(dev->perm_addr)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07005756 /*
5757 * Bad mac address. At least one bios sets the mac address
5758 * to 01:23:45:67:89:ab
5759 */
Jeff Garzik3f88ce42007-10-16 04:09:09 -04005760 dev_printk(KERN_ERR, &pci_dev->dev,
Johannes Berge1749612008-10-27 15:59:26 -07005761 "Invalid Mac address detected: %pM\n",
5762 dev->dev_addr);
Jeff Garzik3f88ce42007-10-16 04:09:09 -04005763 dev_printk(KERN_ERR, &pci_dev->dev,
5764 "Please complain to your hardware vendor. Switching to a random MAC.\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07005765 dev->dev_addr[0] = 0x00;
5766 dev->dev_addr[1] = 0x00;
5767 dev->dev_addr[2] = 0x6c;
5768 get_random_bytes(&dev->dev_addr[3], 3);
5769 }
5770
Johannes Berge1749612008-10-27 15:59:26 -07005771 dprintk(KERN_DEBUG "%s: MAC Address %pM\n",
5772 pci_name(pci_dev), dev->dev_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005773
Ayaz Abdullaf1489652006-07-31 12:04:45 -04005774 /* set mac address */
5775 nv_copy_mac_to_hw(dev);
5776
Tobias Diedrich9a60a822008-06-01 00:54:42 +02005777 /* Workaround current PCI init glitch: wakeup bits aren't
5778 * being set from PCI PM capability.
5779 */
5780 device_init_wakeup(&pci_dev->dev, 1);
5781
Linus Torvalds1da177e2005-04-16 15:20:36 -07005782 /* disable WOL */
5783 writel(0, base + NvRegWakeUpFlags);
5784 np->wolenabled = 0;
5785
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04005786 if (id->driver_data & DEV_HAS_POWER_CNTRL) {
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04005787
5788 /* take phy and nic out of low power mode */
5789 powerstate = readl(base + NvRegPowerState2);
5790 powerstate &= ~NVREG_POWERSTATE2_POWERUP_MASK;
5791 if ((id->device == PCI_DEVICE_ID_NVIDIA_NVENET_12 ||
5792 id->device == PCI_DEVICE_ID_NVIDIA_NVENET_13) &&
Auke Kok44c10132007-06-08 15:46:36 -07005793 pci_dev->revision >= 0xA3)
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04005794 powerstate |= NVREG_POWERSTATE2_POWERUP_REV_A3;
5795 writel(powerstate, base + NvRegPowerState2);
5796 }
5797
Linus Torvalds1da177e2005-04-16 15:20:36 -07005798 if (np->desc_ver == DESC_VER_1) {
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04005799 np->tx_flags = NV_TX_VALID;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005800 } else {
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04005801 np->tx_flags = NV_TX2_VALID;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005802 }
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05005803 if (optimization_mode == NV_OPTIMIZATION_MODE_THROUGHPUT) {
Ayaz Abdullaa971c322005-11-11 08:30:38 -05005804 np->irqmask = NVREG_IRQMASK_THROUGHPUT;
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05005805 if (np->msi_flags & NV_MSI_X_CAPABLE) /* set number of vectors */
5806 np->msi_flags |= 0x0003;
5807 } else {
Ayaz Abdullaa971c322005-11-11 08:30:38 -05005808 np->irqmask = NVREG_IRQMASK_CPU;
Ayaz Abdullad33a73c82006-02-04 13:13:31 -05005809 if (np->msi_flags & NV_MSI_X_CAPABLE) /* set number of vectors */
5810 np->msi_flags |= 0x0001;
5811 }
Ayaz Abdullaa971c322005-11-11 08:30:38 -05005812
Linus Torvalds1da177e2005-04-16 15:20:36 -07005813 if (id->driver_data & DEV_NEED_TIMERIRQ)
5814 np->irqmask |= NVREG_IRQ_TIMER;
5815 if (id->driver_data & DEV_NEED_LINKTIMER) {
5816 dprintk(KERN_INFO "%s: link timer on.\n", pci_name(pci_dev));
5817 np->need_linktimer = 1;
5818 np->link_timeout = jiffies + LINK_TIMEOUT;
5819 } else {
5820 dprintk(KERN_INFO "%s: link timer off.\n", pci_name(pci_dev));
5821 np->need_linktimer = 0;
5822 }
5823
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05005824 /* Limit the number of tx's outstanding for hw bug */
5825 if (id->driver_data & DEV_NEED_TX_LIMIT) {
5826 np->tx_limit = 1;
5827 if ((id->device == PCI_DEVICE_ID_NVIDIA_NVENET_32 ||
5828 id->device == PCI_DEVICE_ID_NVIDIA_NVENET_33 ||
5829 id->device == PCI_DEVICE_ID_NVIDIA_NVENET_34 ||
5830 id->device == PCI_DEVICE_ID_NVIDIA_NVENET_35 ||
5831 id->device == PCI_DEVICE_ID_NVIDIA_NVENET_36 ||
5832 id->device == PCI_DEVICE_ID_NVIDIA_NVENET_37 ||
5833 id->device == PCI_DEVICE_ID_NVIDIA_NVENET_38 ||
5834 id->device == PCI_DEVICE_ID_NVIDIA_NVENET_39) &&
5835 pci_dev->revision >= 0xA2)
5836 np->tx_limit = 0;
5837 }
5838
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005839 /* clear phy state and temporarily halt phy interrupts */
5840 writel(0, base + NvRegMIIMask);
5841 phystate = readl(base + NvRegAdapterControl);
5842 if (phystate & NVREG_ADAPTCTL_RUNNING) {
5843 phystate_orig = 1;
5844 phystate &= ~NVREG_ADAPTCTL_RUNNING;
5845 writel(phystate, base + NvRegAdapterControl);
5846 }
Ayaz Abdullaeb798422008-02-04 15:14:04 -05005847 writel(NVREG_MIISTAT_MASK_ALL, base + NvRegMIIStatus);
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005848
5849 if (id->driver_data & DEV_HAS_MGMT_UNIT) {
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005850 /* management unit running on the mac? */
Ayaz Abdullacac1c522009-02-07 00:23:57 -08005851 if ((readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_MGMT_ST) &&
5852 (readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_SYNC_PHY_INIT) &&
5853 nv_mgmt_acquire_sema(dev) &&
5854 nv_mgmt_get_version(dev)) {
5855 np->mac_in_use = 1;
5856 if (np->mgmt_version > 0) {
5857 np->mac_in_use = readl(base + NvRegMgmtUnitControl) & NVREG_MGMTUNITCONTROL_INUSE;
5858 }
5859 dprintk(KERN_INFO "%s: mgmt unit is running. mac in use %x.\n",
5860 pci_name(pci_dev), np->mac_in_use);
5861 /* management unit setup the phy already? */
5862 if (np->mac_in_use &&
5863 ((readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_SYNC_MASK) ==
5864 NVREG_XMITCTL_SYNC_PHY_INIT)) {
5865 /* phy is inited by mgmt unit */
5866 phyinitialized = 1;
5867 dprintk(KERN_INFO "%s: Phy already initialized by mgmt unit.\n",
5868 pci_name(pci_dev));
5869 } else {
5870 /* we need to init the phy */
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005871 }
5872 }
5873 }
5874
Linus Torvalds1da177e2005-04-16 15:20:36 -07005875 /* find a suitable phy */
Ayaz Abdulla7a33e452005-11-11 08:31:11 -05005876 for (i = 1; i <= 32; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07005877 int id1, id2;
Ayaz Abdulla7a33e452005-11-11 08:31:11 -05005878 int phyaddr = i & 0x1F;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005879
5880 spin_lock_irq(&np->lock);
Ayaz Abdulla7a33e452005-11-11 08:31:11 -05005881 id1 = mii_rw(dev, phyaddr, MII_PHYSID1, MII_READ);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005882 spin_unlock_irq(&np->lock);
5883 if (id1 < 0 || id1 == 0xffff)
5884 continue;
5885 spin_lock_irq(&np->lock);
Ayaz Abdulla7a33e452005-11-11 08:31:11 -05005886 id2 = mii_rw(dev, phyaddr, MII_PHYSID2, MII_READ);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005887 spin_unlock_irq(&np->lock);
5888 if (id2 < 0 || id2 == 0xffff)
5889 continue;
5890
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04005891 np->phy_model = id2 & PHYID2_MODEL_MASK;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005892 id1 = (id1 & PHYID1_OUI_MASK) << PHYID1_OUI_SHFT;
5893 id2 = (id2 & PHYID2_OUI_MASK) >> PHYID2_OUI_SHFT;
5894 dprintk(KERN_DEBUG "%s: open: Found PHY %04x:%04x at address %d.\n",
Ayaz Abdulla7a33e452005-11-11 08:31:11 -05005895 pci_name(pci_dev), id1, id2, phyaddr);
5896 np->phyaddr = phyaddr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005897 np->phy_oui = id1 | id2;
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04005898
5899 /* Realtek hardcoded phy id1 to all zero's on certain phys */
5900 if (np->phy_oui == PHY_OUI_REALTEK2)
5901 np->phy_oui = PHY_OUI_REALTEK;
5902 /* Setup phy revision for Realtek */
5903 if (np->phy_oui == PHY_OUI_REALTEK && np->phy_model == PHY_MODEL_REALTEK_8211)
5904 np->phy_rev = mii_rw(dev, phyaddr, MII_RESV1, MII_READ) & PHY_REV_MASK;
5905
Linus Torvalds1da177e2005-04-16 15:20:36 -07005906 break;
5907 }
Ayaz Abdulla7a33e452005-11-11 08:31:11 -05005908 if (i == 33) {
Jeff Garzik3f88ce42007-10-16 04:09:09 -04005909 dev_printk(KERN_INFO, &pci_dev->dev,
5910 "open: Could not find a valid PHY.\n");
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005911 goto out_error;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005912 }
Jeff Garzikf3b197a2006-05-26 21:39:03 -04005913
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005914 if (!phyinitialized) {
5915 /* reset it */
5916 phy_init(dev);
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05005917 } else {
5918 /* see if it is a gigabit phy */
5919 u32 mii_status = mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
5920 if (mii_status & PHY_GIGABIT) {
5921 np->gigabit = PHY_GIGABIT;
5922 }
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005923 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005924
5925 /* set default link speed settings */
5926 np->linkspeed = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
5927 np->duplex = 0;
5928 np->autoneg = 1;
5929
5930 err = register_netdev(dev);
5931 if (err) {
Jeff Garzik3f88ce42007-10-16 04:09:09 -04005932 dev_printk(KERN_INFO, &pci_dev->dev,
5933 "unable to register netdev: %d\n", err);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005934 goto out_error;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005935 }
Jeff Garzik3f88ce42007-10-16 04:09:09 -04005936
5937 dev_printk(KERN_INFO, &pci_dev->dev, "ifname %s, PHY OUI 0x%x @ %d, "
5938 "addr %2.2x:%2.2x:%2.2x:%2.2x:%2.2x:%2.2x\n",
5939 dev->name,
5940 np->phy_oui,
5941 np->phyaddr,
5942 dev->dev_addr[0],
5943 dev->dev_addr[1],
5944 dev->dev_addr[2],
5945 dev->dev_addr[3],
5946 dev->dev_addr[4],
5947 dev->dev_addr[5]);
5948
5949 dev_printk(KERN_INFO, &pci_dev->dev, "%s%s%s%s%s%s%s%s%s%sdesc-v%u\n",
5950 dev->features & NETIF_F_HIGHDMA ? "highdma " : "",
Ayaz Abdullaedcfe5f2008-08-20 16:34:37 -07005951 dev->features & (NETIF_F_IP_CSUM | NETIF_F_SG) ?
Jeff Garzik3f88ce42007-10-16 04:09:09 -04005952 "csum " : "",
5953 dev->features & (NETIF_F_HW_VLAN_RX | NETIF_F_HW_VLAN_TX) ?
5954 "vlan " : "",
5955 id->driver_data & DEV_HAS_POWER_CNTRL ? "pwrctl " : "",
5956 id->driver_data & DEV_HAS_MGMT_UNIT ? "mgmt " : "",
5957 id->driver_data & DEV_NEED_TIMERIRQ ? "timirq " : "",
5958 np->gigabit == PHY_GIGABIT ? "gbit " : "",
5959 np->need_linktimer ? "lnktim " : "",
5960 np->msi_flags & NV_MSI_CAPABLE ? "msi " : "",
5961 np->msi_flags & NV_MSI_X_CAPABLE ? "msi-x " : "",
5962 np->desc_ver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005963
5964 return 0;
5965
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005966out_error:
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005967 if (phystate_orig)
5968 writel(phystate|NVREG_ADAPTCTL_RUNNING, base + NvRegAdapterControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005969 pci_set_drvdata(pci_dev, NULL);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005970out_freering:
5971 free_rings(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005972out_unmap:
5973 iounmap(get_hwbase(dev));
5974out_relreg:
5975 pci_release_regions(pci_dev);
5976out_disable:
5977 pci_disable_device(pci_dev);
5978out_free:
5979 free_netdev(dev);
5980out:
5981 return err;
5982}
5983
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04005984static void nv_restore_phy(struct net_device *dev)
5985{
5986 struct fe_priv *np = netdev_priv(dev);
5987 u16 phy_reserved, mii_control;
5988
5989 if (np->phy_oui == PHY_OUI_REALTEK &&
5990 np->phy_model == PHY_MODEL_REALTEK_8201 &&
5991 phy_cross == NV_CROSSOVER_DETECTION_DISABLED) {
5992 mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT3);
5993 phy_reserved = mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG2, MII_READ);
5994 phy_reserved &= ~PHY_REALTEK_INIT_MSK1;
5995 phy_reserved |= PHY_REALTEK_INIT8;
5996 mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG2, phy_reserved);
5997 mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1);
5998
5999 /* restart auto negotiation */
6000 mii_control = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
6001 mii_control |= (BMCR_ANRESTART | BMCR_ANENABLE);
6002 mii_rw(dev, np->phyaddr, MII_BMCR, mii_control);
6003 }
6004}
6005
Yinghai Luf55c21f2008-09-13 13:10:31 -07006006static void nv_restore_mac_addr(struct pci_dev *pci_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006007{
6008 struct net_device *dev = pci_get_drvdata(pci_dev);
Ayaz Abdullaf1489652006-07-31 12:04:45 -04006009 struct fe_priv *np = netdev_priv(dev);
6010 u8 __iomem *base = get_hwbase(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006011
Ayaz Abdullaf1489652006-07-31 12:04:45 -04006012 /* special op: write back the misordered MAC address - otherwise
6013 * the next nv_probe would see a wrong address.
6014 */
6015 writel(np->orig_mac[0], base + NvRegMacAddrA);
6016 writel(np->orig_mac[1], base + NvRegMacAddrB);
Björn Steinbrink2e3884b2008-01-07 23:22:53 -08006017 writel(readl(base + NvRegTransmitPoll) & ~NVREG_TRANSMITPOLL_MAC_ADDR_REV,
6018 base + NvRegTransmitPoll);
Yinghai Luf55c21f2008-09-13 13:10:31 -07006019}
6020
6021static void __devexit nv_remove(struct pci_dev *pci_dev)
6022{
6023 struct net_device *dev = pci_get_drvdata(pci_dev);
6024
6025 unregister_netdev(dev);
6026
6027 nv_restore_mac_addr(pci_dev);
Ayaz Abdullaf1489652006-07-31 12:04:45 -04006028
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04006029 /* restore any phy related changes */
6030 nv_restore_phy(dev);
6031
Ayaz Abdullacac1c522009-02-07 00:23:57 -08006032 nv_mgmt_release_sema(dev);
6033
Linus Torvalds1da177e2005-04-16 15:20:36 -07006034 /* free all structures */
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04006035 free_rings(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006036 iounmap(get_hwbase(dev));
6037 pci_release_regions(pci_dev);
6038 pci_disable_device(pci_dev);
6039 free_netdev(dev);
6040 pci_set_drvdata(pci_dev, NULL);
6041}
6042
Francois Romieua1893172006-10-10 14:33:27 -07006043#ifdef CONFIG_PM
6044static int nv_suspend(struct pci_dev *pdev, pm_message_t state)
6045{
6046 struct net_device *dev = pci_get_drvdata(pdev);
6047 struct fe_priv *np = netdev_priv(dev);
Tobias Diedrich1a1ca862008-05-18 15:03:44 +02006048 u8 __iomem *base = get_hwbase(dev);
6049 int i;
Francois Romieua1893172006-10-10 14:33:27 -07006050
Tobias Diedrich25d90812008-05-18 15:04:29 +02006051 if (netif_running(dev)) {
6052 // Gross.
6053 nv_close(dev);
6054 }
Francois Romieua1893172006-10-10 14:33:27 -07006055 netif_device_detach(dev);
6056
Tobias Diedrich1a1ca862008-05-18 15:03:44 +02006057 /* save non-pci configuration space */
6058 for (i = 0;i <= np->register_size/sizeof(u32); i++)
6059 np->saved_config_space[i] = readl(base + i*sizeof(u32));
6060
Francois Romieua1893172006-10-10 14:33:27 -07006061 pci_save_state(pdev);
6062 pci_enable_wake(pdev, pci_choose_state(pdev, state), np->wolenabled);
Tobias Diedrich25d90812008-05-18 15:04:29 +02006063 pci_disable_device(pdev);
Francois Romieua1893172006-10-10 14:33:27 -07006064 pci_set_power_state(pdev, pci_choose_state(pdev, state));
Francois Romieua1893172006-10-10 14:33:27 -07006065 return 0;
6066}
6067
6068static int nv_resume(struct pci_dev *pdev)
6069{
6070 struct net_device *dev = pci_get_drvdata(pdev);
Tobias Diedrich1a1ca862008-05-18 15:03:44 +02006071 struct fe_priv *np = netdev_priv(dev);
Ayaz Abdullaa376e792008-04-10 21:30:35 -07006072 u8 __iomem *base = get_hwbase(dev);
Tobias Diedrich1a1ca862008-05-18 15:03:44 +02006073 int i, rc = 0;
Francois Romieua1893172006-10-10 14:33:27 -07006074
Francois Romieua1893172006-10-10 14:33:27 -07006075 pci_set_power_state(pdev, PCI_D0);
6076 pci_restore_state(pdev);
Tobias Diedrich25d90812008-05-18 15:04:29 +02006077 /* ack any pending wake events, disable PME */
Francois Romieua1893172006-10-10 14:33:27 -07006078 pci_enable_wake(pdev, PCI_D0, 0);
6079
Tobias Diedrich1a1ca862008-05-18 15:03:44 +02006080 /* restore non-pci configuration space */
6081 for (i = 0;i <= np->register_size/sizeof(u32); i++)
6082 writel(np->saved_config_space[i], base+i*sizeof(u32));
Ayaz Abdullaa376e792008-04-10 21:30:35 -07006083
Ayaz Abdullab6e44052009-02-07 00:24:15 -08006084 pci_write_config_dword(pdev, NV_MSI_PRIV_OFFSET, NV_MSI_PRIV_VALUE);
6085
Tobias Diedrich25d90812008-05-18 15:04:29 +02006086 netif_device_attach(dev);
6087 if (netif_running(dev)) {
6088 rc = nv_open(dev);
6089 nv_set_multicast(dev);
6090 }
Francois Romieua1893172006-10-10 14:33:27 -07006091 return rc;
6092}
Tobias Diedrichf735a2a2008-05-18 15:02:37 +02006093
6094static void nv_shutdown(struct pci_dev *pdev)
6095{
6096 struct net_device *dev = pci_get_drvdata(pdev);
6097 struct fe_priv *np = netdev_priv(dev);
6098
6099 if (netif_running(dev))
6100 nv_close(dev);
6101
Tobias Diedrich34edaa82009-02-16 00:13:20 -08006102 /*
6103 * Restore the MAC so a kernel started by kexec won't get confused.
6104 * If we really go for poweroff, we must not restore the MAC,
6105 * otherwise the MAC for WOL will be reversed at least on some boards.
6106 */
6107 if (system_state != SYSTEM_POWER_OFF) {
6108 nv_restore_mac_addr(pdev);
6109 }
Yinghai Luf55c21f2008-09-13 13:10:31 -07006110
Tobias Diedrichf735a2a2008-05-18 15:02:37 +02006111 pci_disable_device(pdev);
Tobias Diedrich34edaa82009-02-16 00:13:20 -08006112 /*
6113 * Apparently it is not possible to reinitialise from D3 hot,
6114 * only put the device into D3 if we really go for poweroff.
6115 */
Rafael J. Wysocki3cb55992008-09-05 14:00:19 -07006116 if (system_state == SYSTEM_POWER_OFF) {
6117 if (pci_enable_wake(pdev, PCI_D3cold, np->wolenabled))
6118 pci_enable_wake(pdev, PCI_D3hot, np->wolenabled);
6119 pci_set_power_state(pdev, PCI_D3hot);
6120 }
Tobias Diedrichf735a2a2008-05-18 15:02:37 +02006121}
Francois Romieua1893172006-10-10 14:33:27 -07006122#else
6123#define nv_suspend NULL
Tobias Diedrichf735a2a2008-05-18 15:02:37 +02006124#define nv_shutdown NULL
Francois Romieua1893172006-10-10 14:33:27 -07006125#define nv_resume NULL
6126#endif /* CONFIG_PM */
6127
Linus Torvalds1da177e2005-04-16 15:20:36 -07006128static struct pci_device_id pci_tbl[] = {
6129 { /* nForce Ethernet Controller */
Manfred Sprauldc8216c2005-07-31 18:26:05 +02006130 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_1),
Manfred Spraulc2dba062005-07-31 18:29:47 +02006131 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER,
Linus Torvalds1da177e2005-04-16 15:20:36 -07006132 },
6133 { /* nForce2 Ethernet Controller */
Manfred Sprauldc8216c2005-07-31 18:26:05 +02006134 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_2),
Manfred Spraulc2dba062005-07-31 18:29:47 +02006135 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER,
Linus Torvalds1da177e2005-04-16 15:20:36 -07006136 },
6137 { /* nForce3 Ethernet Controller */
Manfred Sprauldc8216c2005-07-31 18:26:05 +02006138 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_3),
Manfred Spraulc2dba062005-07-31 18:29:47 +02006139 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER,
Linus Torvalds1da177e2005-04-16 15:20:36 -07006140 },
6141 { /* nForce3 Ethernet Controller */
Manfred Sprauldc8216c2005-07-31 18:26:05 +02006142 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_4),
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04006143 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM,
Linus Torvalds1da177e2005-04-16 15:20:36 -07006144 },
6145 { /* nForce3 Ethernet Controller */
Manfred Sprauldc8216c2005-07-31 18:26:05 +02006146 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_5),
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04006147 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM,
Linus Torvalds1da177e2005-04-16 15:20:36 -07006148 },
6149 { /* nForce3 Ethernet Controller */
Manfred Sprauldc8216c2005-07-31 18:26:05 +02006150 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_6),
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04006151 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM,
Linus Torvalds1da177e2005-04-16 15:20:36 -07006152 },
6153 { /* nForce3 Ethernet Controller */
Manfred Sprauldc8216c2005-07-31 18:26:05 +02006154 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_7),
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04006155 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM,
Linus Torvalds1da177e2005-04-16 15:20:36 -07006156 },
6157 { /* CK804 Ethernet Controller */
Manfred Sprauldc8216c2005-07-31 18:26:05 +02006158 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_8),
Yinghai Lu033e97b2009-02-06 01:30:56 -08006159 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_STATISTICS_V1|DEV_NEED_TX_LIMIT,
Linus Torvalds1da177e2005-04-16 15:20:36 -07006160 },
6161 { /* CK804 Ethernet Controller */
Manfred Sprauldc8216c2005-07-31 18:26:05 +02006162 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_9),
Yinghai Lu033e97b2009-02-06 01:30:56 -08006163 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_STATISTICS_V1|DEV_NEED_TX_LIMIT,
Linus Torvalds1da177e2005-04-16 15:20:36 -07006164 },
6165 { /* MCP04 Ethernet Controller */
Manfred Sprauldc8216c2005-07-31 18:26:05 +02006166 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_10),
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05006167 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_STATISTICS_V1|DEV_NEED_TX_LIMIT,
Linus Torvalds1da177e2005-04-16 15:20:36 -07006168 },
6169 { /* MCP04 Ethernet Controller */
Manfred Sprauldc8216c2005-07-31 18:26:05 +02006170 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_11),
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05006171 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_STATISTICS_V1|DEV_NEED_TX_LIMIT,
Manfred Sprauldc8216c2005-07-31 18:26:05 +02006172 },
6173 { /* MCP51 Ethernet Controller */
6174 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_12),
Ayaz Abdulla57fff692007-01-23 12:27:00 -05006175 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_STATISTICS_V1,
Linus Torvalds1da177e2005-04-16 15:20:36 -07006176 },
Manfred Spraul9992d4a2005-06-05 17:36:11 +02006177 { /* MCP51 Ethernet Controller */
Manfred Sprauldc8216c2005-07-31 18:26:05 +02006178 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_13),
Ayaz Abdulla57fff692007-01-23 12:27:00 -05006179 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_STATISTICS_V1,
Manfred Spraul9992d4a2005-06-05 17:36:11 +02006180 },
Manfred Spraulf49d16e2005-06-26 11:36:52 +02006181 { /* MCP55 Ethernet Controller */
Manfred Sprauldc8216c2005-07-31 18:26:05 +02006182 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_14),
Yinghai Lu033e97b2009-02-06 01:30:56 -08006183 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_VLAN|DEV_HAS_MSI|DEV_HAS_MSI_X|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V2|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_NEED_TX_LIMIT,
Manfred Spraulf49d16e2005-06-26 11:36:52 +02006184 },
6185 { /* MCP55 Ethernet Controller */
Manfred Sprauldc8216c2005-07-31 18:26:05 +02006186 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_15),
Yinghai Lu033e97b2009-02-06 01:30:56 -08006187 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_VLAN|DEV_HAS_MSI|DEV_HAS_MSI_X|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V2|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_NEED_TX_LIMIT,
Manfred Spraulf49d16e2005-06-26 11:36:52 +02006188 },
Ayaz Abdullac99ce7e2006-06-10 22:48:28 -04006189 { /* MCP61 Ethernet Controller */
6190 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_16),
Ayaz Abdulla5289b4c2008-02-05 12:30:01 -05006191 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V2|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR,
Ayaz Abdullac99ce7e2006-06-10 22:48:28 -04006192 },
6193 { /* MCP61 Ethernet Controller */
6194 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_17),
Ayaz Abdulla5289b4c2008-02-05 12:30:01 -05006195 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V2|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR,
Ayaz Abdullac99ce7e2006-06-10 22:48:28 -04006196 },
6197 { /* MCP61 Ethernet Controller */
6198 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_18),
Ayaz Abdulla5289b4c2008-02-05 12:30:01 -05006199 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V2|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR,
Ayaz Abdullac99ce7e2006-06-10 22:48:28 -04006200 },
6201 { /* MCP61 Ethernet Controller */
6202 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_19),
Ayaz Abdulla5289b4c2008-02-05 12:30:01 -05006203 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V2|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR,
Ayaz Abdullac99ce7e2006-06-10 22:48:28 -04006204 },
6205 { /* MCP65 Ethernet Controller */
6206 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_20),
Ayaz Abdullaa4336862008-04-18 13:50:43 -07006207 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V2|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_TX_LIMIT|DEV_NEED_TX_LIMIT|DEV_HAS_GEAR_MODE,
Ayaz Abdullac99ce7e2006-06-10 22:48:28 -04006208 },
6209 { /* MCP65 Ethernet Controller */
6210 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_21),
Ayaz Abdullaa4336862008-04-18 13:50:43 -07006211 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V2|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_TX_LIMIT|DEV_HAS_GEAR_MODE,
Ayaz Abdullac99ce7e2006-06-10 22:48:28 -04006212 },
6213 { /* MCP65 Ethernet Controller */
6214 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_22),
Ayaz Abdullaa4336862008-04-18 13:50:43 -07006215 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V2|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_TX_LIMIT|DEV_HAS_GEAR_MODE,
Ayaz Abdullac99ce7e2006-06-10 22:48:28 -04006216 },
6217 { /* MCP65 Ethernet Controller */
6218 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_23),
Ayaz Abdullaa4336862008-04-18 13:50:43 -07006219 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V2|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_TX_LIMIT|DEV_HAS_GEAR_MODE,
Ayaz Abdullac99ce7e2006-06-10 22:48:28 -04006220 },
Ayaz Abdullaf4344842006-11-06 00:43:40 -08006221 { /* MCP67 Ethernet Controller */
6222 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_24),
Ayaz Abdullaa4336862008-04-18 13:50:43 -07006223 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V2|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_GEAR_MODE,
Ayaz Abdullaf4344842006-11-06 00:43:40 -08006224 },
6225 { /* MCP67 Ethernet Controller */
6226 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_25),
Ayaz Abdullaa4336862008-04-18 13:50:43 -07006227 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V2|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_GEAR_MODE,
Ayaz Abdullaf4344842006-11-06 00:43:40 -08006228 },
6229 { /* MCP67 Ethernet Controller */
6230 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_26),
Ayaz Abdullaa4336862008-04-18 13:50:43 -07006231 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V2|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_GEAR_MODE,
Ayaz Abdullaf4344842006-11-06 00:43:40 -08006232 },
6233 { /* MCP67 Ethernet Controller */
6234 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_27),
Ayaz Abdullaa4336862008-04-18 13:50:43 -07006235 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V2|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_GEAR_MODE,
Ayaz Abdullaf4344842006-11-06 00:43:40 -08006236 },
Ayaz Abdulla13986612007-07-22 20:43:26 -04006237 { /* MCP73 Ethernet Controller */
6238 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_28),
Ayaz Abdullaa4336862008-04-18 13:50:43 -07006239 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V2|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_HAS_GEAR_MODE,
Ayaz Abdulla13986612007-07-22 20:43:26 -04006240 },
6241 { /* MCP73 Ethernet Controller */
6242 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_29),
Ayaz Abdullaa4336862008-04-18 13:50:43 -07006243 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V2|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_HAS_GEAR_MODE,
Ayaz Abdulla13986612007-07-22 20:43:26 -04006244 },
6245 { /* MCP73 Ethernet Controller */
6246 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_30),
Ayaz Abdullaa4336862008-04-18 13:50:43 -07006247 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V2|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_HAS_GEAR_MODE,
Ayaz Abdulla13986612007-07-22 20:43:26 -04006248 },
6249 { /* MCP73 Ethernet Controller */
6250 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_31),
Ayaz Abdullaa4336862008-04-18 13:50:43 -07006251 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V2|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_HAS_GEAR_MODE,
Ayaz Abdulla13986612007-07-22 20:43:26 -04006252 },
Ayaz Abdulla96fd4cd2007-10-25 03:36:42 -04006253 { /* MCP77 Ethernet Controller */
6254 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_32),
Ayaz Abdulla9c662432008-08-06 12:11:42 -04006255 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V2|DEV_HAS_STATISTICS_V3|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT|DEV_HAS_GEAR_MODE,
Ayaz Abdulla96fd4cd2007-10-25 03:36:42 -04006256 },
6257 { /* MCP77 Ethernet Controller */
6258 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_33),
Ayaz Abdulla9c662432008-08-06 12:11:42 -04006259 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V2|DEV_HAS_STATISTICS_V3|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT|DEV_HAS_GEAR_MODE,
Ayaz Abdulla96fd4cd2007-10-25 03:36:42 -04006260 },
6261 { /* MCP77 Ethernet Controller */
6262 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_34),
Ayaz Abdulla9c662432008-08-06 12:11:42 -04006263 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V2|DEV_HAS_STATISTICS_V3|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT|DEV_HAS_GEAR_MODE,
Ayaz Abdulla96fd4cd2007-10-25 03:36:42 -04006264 },
6265 { /* MCP77 Ethernet Controller */
6266 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_35),
Ayaz Abdulla9c662432008-08-06 12:11:42 -04006267 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V2|DEV_HAS_STATISTICS_V3|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT|DEV_HAS_GEAR_MODE,
Ayaz Abdulla96fd4cd2007-10-25 03:36:42 -04006268 },
Ayaz Abdulla490dde82007-11-23 20:54:01 -05006269 { /* MCP79 Ethernet Controller */
6270 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_36),
Ayaz Abdullaa7ee2f72009-01-09 22:40:06 -08006271 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V3|DEV_HAS_STATISTICS_V3|DEV_HAS_TEST_EXTENDED|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT|DEV_HAS_GEAR_MODE,
Ayaz Abdulla490dde82007-11-23 20:54:01 -05006272 },
6273 { /* MCP79 Ethernet Controller */
6274 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_37),
Ayaz Abdullaa7ee2f72009-01-09 22:40:06 -08006275 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V3|DEV_HAS_STATISTICS_V3|DEV_HAS_TEST_EXTENDED|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT|DEV_HAS_GEAR_MODE,
Ayaz Abdulla490dde82007-11-23 20:54:01 -05006276 },
6277 { /* MCP79 Ethernet Controller */
6278 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_38),
Ayaz Abdullaa7ee2f72009-01-09 22:40:06 -08006279 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V3|DEV_HAS_STATISTICS_V3|DEV_HAS_TEST_EXTENDED|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT|DEV_HAS_GEAR_MODE,
Ayaz Abdulla490dde82007-11-23 20:54:01 -05006280 },
6281 { /* MCP79 Ethernet Controller */
6282 PCI_DEVICE(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_NVENET_39),
Ayaz Abdullaa7ee2f72009-01-09 22:40:06 -08006283 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V3|DEV_HAS_STATISTICS_V3|DEV_HAS_TEST_EXTENDED|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT|DEV_HAS_GEAR_MODE,
Ayaz Abdulla490dde82007-11-23 20:54:01 -05006284 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07006285 {0,},
6286};
6287
6288static struct pci_driver driver = {
Jeff Garzik3f88ce42007-10-16 04:09:09 -04006289 .name = DRV_NAME,
6290 .id_table = pci_tbl,
6291 .probe = nv_probe,
6292 .remove = __devexit_p(nv_remove),
6293 .suspend = nv_suspend,
6294 .resume = nv_resume,
Tobias Diedrichf735a2a2008-05-18 15:02:37 +02006295 .shutdown = nv_shutdown,
Linus Torvalds1da177e2005-04-16 15:20:36 -07006296};
6297
Linus Torvalds1da177e2005-04-16 15:20:36 -07006298static int __init init_nic(void)
6299{
Jeff Garzik29917622006-08-19 17:48:59 -04006300 return pci_register_driver(&driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006301}
6302
6303static void __exit exit_nic(void)
6304{
6305 pci_unregister_driver(&driver);
6306}
6307
6308module_param(max_interrupt_work, int, 0);
6309MODULE_PARM_DESC(max_interrupt_work, "forcedeth maximum events handled per interrupt");
Ayaz Abdullaa971c322005-11-11 08:30:38 -05006310module_param(optimization_mode, int, 0);
6311MODULE_PARM_DESC(optimization_mode, "In throughput mode (0), every tx & rx packet will generate an interrupt. In CPU mode (1), interrupts are controlled by a timer.");
6312module_param(poll_interval, int, 0);
6313MODULE_PARM_DESC(poll_interval, "Interval determines how frequent timer interrupt is generated by [(time_in_micro_secs * 100) / (2^10)]. Min is 0 and Max is 65535.");
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -04006314module_param(msi, int, 0);
6315MODULE_PARM_DESC(msi, "MSI interrupts are enabled by setting to 1 and disabled by setting to 0.");
6316module_param(msix, int, 0);
6317MODULE_PARM_DESC(msix, "MSIX interrupts are enabled by setting to 1 and disabled by setting to 0.");
6318module_param(dma_64bit, int, 0);
6319MODULE_PARM_DESC(dma_64bit, "High DMA is enabled by setting to 1 and disabled by setting to 0.");
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04006320module_param(phy_cross, int, 0);
6321MODULE_PARM_DESC(phy_cross, "Phy crossover detection for Realtek 8201 phy is enabled by setting to 1 and disabled by setting to 0.");
Linus Torvalds1da177e2005-04-16 15:20:36 -07006322
6323MODULE_AUTHOR("Manfred Spraul <manfred@colorfullife.com>");
6324MODULE_DESCRIPTION("Reverse Engineered nForce ethernet driver");
6325MODULE_LICENSE("GPL");
6326
6327MODULE_DEVICE_TABLE(pci, pci_tbl);
6328
6329module_init(init_nic);
6330module_exit(exit_nic);