blob: 4cf30dee816154fcda7229b6967a28d644bbb746 [file] [log] [blame]
Ingo Molnar9f4c8152008-01-30 13:33:41 +01001/*
2 * Copyright 2002 Andi Kleen, SuSE Labs.
Linus Torvalds1da177e2005-04-16 15:20:36 -07003 * Thanks to Ben LaHaise for precious feedback.
Ingo Molnar9f4c8152008-01-30 13:33:41 +01004 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07005#include <linux/highmem.h>
Ingo Molnar81922062008-01-30 13:34:04 +01006#include <linux/bootmem.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -07007#include <linux/module.h>
Ingo Molnar9f4c8152008-01-30 13:33:41 +01008#include <linux/sched.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -07009#include <linux/slab.h>
Ingo Molnar9f4c8152008-01-30 13:33:41 +010010#include <linux/mm.h>
Thomas Gleixner76ebd052008-02-09 23:24:09 +010011#include <linux/interrupt.h>
Thomas Gleixneree7ae7a2008-04-17 17:40:45 +020012#include <linux/seq_file.h>
13#include <linux/debugfs.h>
Ingo Molnar9f4c8152008-01-30 13:33:41 +010014
Thomas Gleixner950f9d92008-01-30 13:34:06 +010015#include <asm/e820.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070016#include <asm/processor.h>
17#include <asm/tlbflush.h>
Dave Jonesf8af0952006-01-06 00:12:10 -080018#include <asm/sections.h>
Ingo Molnar9f4c8152008-01-30 13:33:41 +010019#include <asm/uaccess.h>
20#include <asm/pgalloc.h>
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +010021#include <asm/proto.h>
venkatesh.pallipadi@intel.com12193332008-03-18 17:00:18 -070022#include <asm/pat.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070023
Ingo Molnar9df84992008-02-04 16:48:09 +010024/*
25 * The current flushing context - we pass it instead of 5 arguments:
26 */
Thomas Gleixner72e458d2008-02-04 16:48:07 +010027struct cpa_data {
Shaohua Lid75586a2008-08-21 10:46:06 +080028 unsigned long *vaddr;
Thomas Gleixner72e458d2008-02-04 16:48:07 +010029 pgprot_t mask_set;
30 pgprot_t mask_clr;
Thomas Gleixner65e074d2008-02-04 16:48:07 +010031 int numpages;
Shaohua Lid75586a2008-08-21 10:46:06 +080032 int flags;
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +010033 unsigned long pfn;
Andi Kleenc9caa022008-03-12 03:53:29 +010034 unsigned force_split : 1;
Shaohua Lid75586a2008-08-21 10:46:06 +080035 int curpage;
Thomas Gleixner72e458d2008-02-04 16:48:07 +010036};
37
Suresh Siddhaad5ca552008-09-23 14:00:42 -070038/*
39 * Serialize cpa() (for !DEBUG_PAGEALLOC which uses large identity mappings)
40 * using cpa_lock. So that we don't allow any other cpu, with stale large tlb
41 * entries change the page attribute in parallel to some other cpu
42 * splitting a large page entry along with changing the attribute.
43 */
44static DEFINE_SPINLOCK(cpa_lock);
45
Shaohua Lid75586a2008-08-21 10:46:06 +080046#define CPA_FLUSHTLB 1
47#define CPA_ARRAY 2
48
Thomas Gleixner65280e62008-05-05 16:35:21 +020049#ifdef CONFIG_PROC_FS
Andi Kleence0c0e52008-05-02 11:46:49 +020050static unsigned long direct_pages_count[PG_LEVEL_NUM];
51
Thomas Gleixner65280e62008-05-05 16:35:21 +020052void update_page_count(int level, unsigned long pages)
Andi Kleence0c0e52008-05-02 11:46:49 +020053{
Andi Kleence0c0e52008-05-02 11:46:49 +020054 unsigned long flags;
Thomas Gleixner65280e62008-05-05 16:35:21 +020055
Andi Kleence0c0e52008-05-02 11:46:49 +020056 /* Protect against CPA */
57 spin_lock_irqsave(&pgd_lock, flags);
58 direct_pages_count[level] += pages;
59 spin_unlock_irqrestore(&pgd_lock, flags);
Andi Kleence0c0e52008-05-02 11:46:49 +020060}
61
Thomas Gleixner65280e62008-05-05 16:35:21 +020062static void split_page_count(int level)
63{
64 direct_pages_count[level]--;
65 direct_pages_count[level - 1] += PTRS_PER_PTE;
66}
67
Alexey Dobriyane1759c22008-10-15 23:50:22 +040068void arch_report_meminfo(struct seq_file *m)
Thomas Gleixner65280e62008-05-05 16:35:21 +020069{
Hugh Dickinsb9c3bfc2008-11-06 12:05:40 +000070 seq_printf(m, "DirectMap4k: %8lu kB\n",
Hugh Dickinsa06de632008-08-15 13:58:32 +010071 direct_pages_count[PG_LEVEL_4K] << 2);
72#if defined(CONFIG_X86_64) || defined(CONFIG_X86_PAE)
Hugh Dickinsb9c3bfc2008-11-06 12:05:40 +000073 seq_printf(m, "DirectMap2M: %8lu kB\n",
Hugh Dickinsa06de632008-08-15 13:58:32 +010074 direct_pages_count[PG_LEVEL_2M] << 11);
75#else
Hugh Dickinsb9c3bfc2008-11-06 12:05:40 +000076 seq_printf(m, "DirectMap4M: %8lu kB\n",
Hugh Dickinsa06de632008-08-15 13:58:32 +010077 direct_pages_count[PG_LEVEL_2M] << 12);
78#endif
Thomas Gleixner65280e62008-05-05 16:35:21 +020079#ifdef CONFIG_X86_64
Hugh Dickinsa06de632008-08-15 13:58:32 +010080 if (direct_gbpages)
Hugh Dickinsb9c3bfc2008-11-06 12:05:40 +000081 seq_printf(m, "DirectMap1G: %8lu kB\n",
Hugh Dickinsa06de632008-08-15 13:58:32 +010082 direct_pages_count[PG_LEVEL_1G] << 20);
Thomas Gleixner65280e62008-05-05 16:35:21 +020083#endif
Thomas Gleixner65280e62008-05-05 16:35:21 +020084}
85#else
86static inline void split_page_count(int level) { }
87#endif
88
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +010089#ifdef CONFIG_X86_64
90
91static inline unsigned long highmap_start_pfn(void)
92{
93 return __pa(_text) >> PAGE_SHIFT;
94}
95
96static inline unsigned long highmap_end_pfn(void)
97{
Joerg Roedel15ae2d72008-07-25 16:48:56 +020098 return __pa(roundup((unsigned long)_end, PMD_SIZE)) >> PAGE_SHIFT;
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +010099}
100
101#endif
102
Ingo Molnar92cb54a2008-02-13 14:37:52 +0100103#ifdef CONFIG_DEBUG_PAGEALLOC
104# define debug_pagealloc 1
105#else
106# define debug_pagealloc 0
107#endif
108
Arjan van de Vened724be2008-01-30 13:34:04 +0100109static inline int
110within(unsigned long addr, unsigned long start, unsigned long end)
Ingo Molnar687c4822008-01-30 13:34:04 +0100111{
Arjan van de Vened724be2008-01-30 13:34:04 +0100112 return addr >= start && addr < end;
113}
114
115/*
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100116 * Flushing functions
117 */
Thomas Gleixnercd8ddf12008-01-30 13:34:08 +0100118
Thomas Gleixnercd8ddf12008-01-30 13:34:08 +0100119/**
120 * clflush_cache_range - flush a cache range with clflush
121 * @addr: virtual start address
122 * @size: number of bytes to flush
123 *
124 * clflush is an unordered instruction which needs fencing with mfence
125 * to avoid ordering issues.
126 */
Ingo Molnar4c61afc2008-01-30 13:34:09 +0100127void clflush_cache_range(void *vaddr, unsigned int size)
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100128{
Ingo Molnar4c61afc2008-01-30 13:34:09 +0100129 void *vend = vaddr + size - 1;
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100130
Thomas Gleixnercd8ddf12008-01-30 13:34:08 +0100131 mb();
Ingo Molnar4c61afc2008-01-30 13:34:09 +0100132
133 for (; vaddr < vend; vaddr += boot_cpu_data.x86_clflush_size)
134 clflush(vaddr);
135 /*
136 * Flush any possible final partial cacheline:
137 */
138 clflush(vend);
139
Thomas Gleixnercd8ddf12008-01-30 13:34:08 +0100140 mb();
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100141}
142
Thomas Gleixneraf1e6842008-01-30 13:34:08 +0100143static void __cpa_flush_all(void *arg)
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100144{
Andi Kleen6bb83832008-02-04 16:48:06 +0100145 unsigned long cache = (unsigned long)arg;
146
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100147 /*
148 * Flush all to work around Errata in early athlons regarding
149 * large page flushing.
150 */
151 __flush_tlb_all();
152
Andi Kleen6bb83832008-02-04 16:48:06 +0100153 if (cache && boot_cpu_data.x86_model >= 4)
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100154 wbinvd();
155}
156
Andi Kleen6bb83832008-02-04 16:48:06 +0100157static void cpa_flush_all(unsigned long cache)
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100158{
159 BUG_ON(irqs_disabled());
160
Jens Axboe15c8b6c2008-05-09 09:39:44 +0200161 on_each_cpu(__cpa_flush_all, (void *) cache, 1);
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100162}
163
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100164static void __cpa_flush_range(void *arg)
165{
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100166 /*
167 * We could optimize that further and do individual per page
168 * tlb invalidates for a low number of pages. Caveat: we must
169 * flush the high aliases on 64bit as well.
170 */
171 __flush_tlb_all();
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100172}
173
Andi Kleen6bb83832008-02-04 16:48:06 +0100174static void cpa_flush_range(unsigned long start, int numpages, int cache)
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100175{
Ingo Molnar4c61afc2008-01-30 13:34:09 +0100176 unsigned int i, level;
177 unsigned long addr;
178
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100179 BUG_ON(irqs_disabled());
Ingo Molnar4c61afc2008-01-30 13:34:09 +0100180 WARN_ON(PAGE_ALIGN(start) != start);
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100181
Jens Axboe15c8b6c2008-05-09 09:39:44 +0200182 on_each_cpu(__cpa_flush_range, NULL, 1);
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100183
Andi Kleen6bb83832008-02-04 16:48:06 +0100184 if (!cache)
185 return;
186
Thomas Gleixner3b233e52008-01-30 13:34:08 +0100187 /*
188 * We only need to flush on one CPU,
189 * clflush is a MESI-coherent instruction that
190 * will cause all other CPUs to flush the same
191 * cachelines:
192 */
Ingo Molnar4c61afc2008-01-30 13:34:09 +0100193 for (i = 0, addr = start; i < numpages; i++, addr += PAGE_SIZE) {
194 pte_t *pte = lookup_address(addr, &level);
195
196 /*
197 * Only flush present addresses:
198 */
Thomas Gleixner7bfb72e2008-02-04 16:48:08 +0100199 if (pte && (pte_val(*pte) & _PAGE_PRESENT))
Ingo Molnar4c61afc2008-01-30 13:34:09 +0100200 clflush_cache_range((void *) addr, PAGE_SIZE);
201 }
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100202}
203
Shaohua Lid75586a2008-08-21 10:46:06 +0800204static void cpa_flush_array(unsigned long *start, int numpages, int cache)
205{
206 unsigned int i, level;
207 unsigned long *addr;
208
209 BUG_ON(irqs_disabled());
210
211 on_each_cpu(__cpa_flush_range, NULL, 1);
212
213 if (!cache)
214 return;
215
216 /* 4M threshold */
217 if (numpages >= 1024) {
218 if (boot_cpu_data.x86_model >= 4)
219 wbinvd();
220 return;
221 }
222 /*
223 * We only need to flush on one CPU,
224 * clflush is a MESI-coherent instruction that
225 * will cause all other CPUs to flush the same
226 * cachelines:
227 */
228 for (i = 0, addr = start; i < numpages; i++, addr++) {
229 pte_t *pte = lookup_address(*addr, &level);
230
231 /*
232 * Only flush present addresses:
233 */
234 if (pte && (pte_val(*pte) & _PAGE_PRESENT))
235 clflush_cache_range((void *) *addr, PAGE_SIZE);
236 }
237}
238
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100239/*
Arjan van de Vened724be2008-01-30 13:34:04 +0100240 * Certain areas of memory on x86 require very specific protection flags,
241 * for example the BIOS area or kernel text. Callers don't always get this
242 * right (again, ioremap() on BIOS memory is not uncommon) so this function
243 * checks and fixes these known static required protection bits.
244 */
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100245static inline pgprot_t static_protections(pgprot_t prot, unsigned long address,
246 unsigned long pfn)
Arjan van de Vened724be2008-01-30 13:34:04 +0100247{
248 pgprot_t forbidden = __pgprot(0);
249
Ingo Molnar687c4822008-01-30 13:34:04 +0100250 /*
Arjan van de Vened724be2008-01-30 13:34:04 +0100251 * The BIOS area between 640k and 1Mb needs to be executable for
252 * PCI BIOS based config access (CONFIG_PCI_GOBIOS) support.
Ingo Molnar687c4822008-01-30 13:34:04 +0100253 */
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100254 if (within(pfn, BIOS_BEGIN >> PAGE_SHIFT, BIOS_END >> PAGE_SHIFT))
Arjan van de Vened724be2008-01-30 13:34:04 +0100255 pgprot_val(forbidden) |= _PAGE_NX;
256
257 /*
258 * The kernel text needs to be executable for obvious reasons
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100259 * Does not cover __inittext since that is gone later on. On
260 * 64bit we do not enforce !NX on the low mapping
Arjan van de Vened724be2008-01-30 13:34:04 +0100261 */
262 if (within(address, (unsigned long)_text, (unsigned long)_etext))
263 pgprot_val(forbidden) |= _PAGE_NX;
Arjan van de Vencc0f21b2008-02-04 16:48:05 +0100264
Arjan van de Vencc0f21b2008-02-04 16:48:05 +0100265 /*
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100266 * The .rodata section needs to be read-only. Using the pfn
267 * catches all aliases.
Arjan van de Vencc0f21b2008-02-04 16:48:05 +0100268 */
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100269 if (within(pfn, __pa((unsigned long)__start_rodata) >> PAGE_SHIFT,
270 __pa((unsigned long)__end_rodata) >> PAGE_SHIFT))
Arjan van de Vencc0f21b2008-02-04 16:48:05 +0100271 pgprot_val(forbidden) |= _PAGE_RW;
Arjan van de Vened724be2008-01-30 13:34:04 +0100272
273 prot = __pgprot(pgprot_val(prot) & ~pgprot_val(forbidden));
Ingo Molnar687c4822008-01-30 13:34:04 +0100274
275 return prot;
276}
277
Thomas Gleixner9a14aef2008-02-04 16:48:07 +0100278/*
279 * Lookup the page table entry for a virtual address. Return a pointer
280 * to the entry and the level of the mapping.
281 *
282 * Note: We return pud and pmd either when the entry is marked large
283 * or when the present bit is not set. Otherwise we would return a
284 * pointer to a nonexisting mapping.
285 */
Harvey Harrisonda7bfc52008-02-09 23:24:08 +0100286pte_t *lookup_address(unsigned long address, unsigned int *level)
Ingo Molnar9f4c8152008-01-30 13:33:41 +0100287{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700288 pgd_t *pgd = pgd_offset_k(address);
289 pud_t *pud;
290 pmd_t *pmd;
Ingo Molnar9f4c8152008-01-30 13:33:41 +0100291
Thomas Gleixner30551bb2008-01-30 13:34:04 +0100292 *level = PG_LEVEL_NONE;
293
Linus Torvalds1da177e2005-04-16 15:20:36 -0700294 if (pgd_none(*pgd))
295 return NULL;
Ingo Molnar9df84992008-02-04 16:48:09 +0100296
Linus Torvalds1da177e2005-04-16 15:20:36 -0700297 pud = pud_offset(pgd, address);
298 if (pud_none(*pud))
299 return NULL;
Andi Kleenc2f71ee2008-02-04 16:48:09 +0100300
301 *level = PG_LEVEL_1G;
302 if (pud_large(*pud) || !pud_present(*pud))
303 return (pte_t *)pud;
304
Linus Torvalds1da177e2005-04-16 15:20:36 -0700305 pmd = pmd_offset(pud, address);
306 if (pmd_none(*pmd))
307 return NULL;
Thomas Gleixner30551bb2008-01-30 13:34:04 +0100308
309 *level = PG_LEVEL_2M;
Thomas Gleixner9a14aef2008-02-04 16:48:07 +0100310 if (pmd_large(*pmd) || !pmd_present(*pmd))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700311 return (pte_t *)pmd;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700312
Thomas Gleixner30551bb2008-01-30 13:34:04 +0100313 *level = PG_LEVEL_4K;
Ingo Molnar9df84992008-02-04 16:48:09 +0100314
Ingo Molnar9f4c8152008-01-30 13:33:41 +0100315 return pte_offset_kernel(pmd, address);
316}
Pekka Paalanen75bb8832008-05-12 21:20:56 +0200317EXPORT_SYMBOL_GPL(lookup_address);
Ingo Molnar9f4c8152008-01-30 13:33:41 +0100318
Ingo Molnar9df84992008-02-04 16:48:09 +0100319/*
320 * Set the new pmd in all the pgds we know about:
321 */
Ingo Molnar9a3dc782008-01-30 13:33:57 +0100322static void __set_pmd_pte(pte_t *kpte, unsigned long address, pte_t pte)
Ingo Molnar9f4c8152008-01-30 13:33:41 +0100323{
Ingo Molnar9f4c8152008-01-30 13:33:41 +0100324 /* change init_mm */
325 set_pte_atomic(kpte, pte);
Ingo Molnar44af6c42008-01-30 13:34:03 +0100326#ifdef CONFIG_X86_32
Ingo Molnare4b71dc2008-01-30 13:34:04 +0100327 if (!SHARED_KERNEL_PMD) {
Ingo Molnar44af6c42008-01-30 13:34:03 +0100328 struct page *page;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700329
Jeremy Fitzhardingee3ed9102008-01-30 13:34:11 +0100330 list_for_each_entry(page, &pgd_list, lru) {
Ingo Molnar44af6c42008-01-30 13:34:03 +0100331 pgd_t *pgd;
332 pud_t *pud;
333 pmd_t *pmd;
Ingo Molnar9f4c8152008-01-30 13:33:41 +0100334
Ingo Molnar44af6c42008-01-30 13:34:03 +0100335 pgd = (pgd_t *)page_address(page) + pgd_index(address);
336 pud = pud_offset(pgd, address);
337 pmd = pmd_offset(pud, address);
338 set_pte_atomic((pte_t *)pmd, pte);
339 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700340 }
Ingo Molnar44af6c42008-01-30 13:34:03 +0100341#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700342}
343
Ingo Molnar9df84992008-02-04 16:48:09 +0100344static int
345try_preserve_large_page(pte_t *kpte, unsigned long address,
346 struct cpa_data *cpa)
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100347{
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100348 unsigned long nextpage_addr, numpages, pmask, psize, flags, addr, pfn;
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100349 pte_t new_pte, old_pte, *tmp;
350 pgprot_t old_prot, new_prot;
Thomas Gleixnerfac84932008-02-09 23:24:09 +0100351 int i, do_split = 1;
Harvey Harrisonda7bfc52008-02-09 23:24:08 +0100352 unsigned int level;
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100353
Andi Kleenc9caa022008-03-12 03:53:29 +0100354 if (cpa->force_split)
355 return 1;
356
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100357 spin_lock_irqsave(&pgd_lock, flags);
358 /*
359 * Check for races, another CPU might have split this page
360 * up already:
361 */
362 tmp = lookup_address(address, &level);
363 if (tmp != kpte)
364 goto out_unlock;
365
366 switch (level) {
367 case PG_LEVEL_2M:
Andi Kleen31422c52008-02-04 16:48:08 +0100368 psize = PMD_PAGE_SIZE;
369 pmask = PMD_PAGE_MASK;
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100370 break;
Andi Kleenf07333f2008-02-04 16:48:09 +0100371#ifdef CONFIG_X86_64
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100372 case PG_LEVEL_1G:
Andi Kleen5d3c8b22008-02-13 16:20:35 +0100373 psize = PUD_PAGE_SIZE;
374 pmask = PUD_PAGE_MASK;
Andi Kleenf07333f2008-02-04 16:48:09 +0100375 break;
376#endif
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100377 default:
Ingo Molnarbeaff632008-02-04 16:48:09 +0100378 do_split = -EINVAL;
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100379 goto out_unlock;
380 }
381
382 /*
383 * Calculate the number of pages, which fit into this large
384 * page starting at address:
385 */
386 nextpage_addr = (address + psize) & pmask;
387 numpages = (nextpage_addr - address) >> PAGE_SHIFT;
Rafael J. Wysocki9b5cf482008-03-03 01:17:37 +0100388 if (numpages < cpa->numpages)
389 cpa->numpages = numpages;
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100390
391 /*
392 * We are safe now. Check whether the new pgprot is the same:
393 */
394 old_pte = *kpte;
395 old_prot = new_prot = pte_pgprot(old_pte);
396
397 pgprot_val(new_prot) &= ~pgprot_val(cpa->mask_clr);
398 pgprot_val(new_prot) |= pgprot_val(cpa->mask_set);
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100399
400 /*
401 * old_pte points to the large page base address. So we need
402 * to add the offset of the virtual address:
403 */
404 pfn = pte_pfn(old_pte) + ((address & (psize - 1)) >> PAGE_SHIFT);
405 cpa->pfn = pfn;
406
407 new_prot = static_protections(new_prot, address, pfn);
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100408
409 /*
Thomas Gleixnerfac84932008-02-09 23:24:09 +0100410 * We need to check the full range, whether
411 * static_protection() requires a different pgprot for one of
412 * the pages in the range we try to preserve:
413 */
414 addr = address + PAGE_SIZE;
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100415 pfn++;
Rafael J. Wysocki9b5cf482008-03-03 01:17:37 +0100416 for (i = 1; i < cpa->numpages; i++, addr += PAGE_SIZE, pfn++) {
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100417 pgprot_t chk_prot = static_protections(new_prot, addr, pfn);
Thomas Gleixnerfac84932008-02-09 23:24:09 +0100418
419 if (pgprot_val(chk_prot) != pgprot_val(new_prot))
420 goto out_unlock;
421 }
422
423 /*
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100424 * If there are no changes, return. maxpages has been updated
425 * above:
426 */
427 if (pgprot_val(new_prot) == pgprot_val(old_prot)) {
Ingo Molnarbeaff632008-02-04 16:48:09 +0100428 do_split = 0;
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100429 goto out_unlock;
430 }
431
432 /*
433 * We need to change the attributes. Check, whether we can
434 * change the large page in one go. We request a split, when
435 * the address is not aligned and the number of pages is
436 * smaller than the number of pages in the large page. Note
437 * that we limited the number of possible pages already to
438 * the number of pages in the large page.
439 */
Rafael J. Wysocki9b5cf482008-03-03 01:17:37 +0100440 if (address == (nextpage_addr - psize) && cpa->numpages == numpages) {
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100441 /*
442 * The address is aligned and the number of pages
443 * covers the full page.
444 */
445 new_pte = pfn_pte(pte_pfn(old_pte), canon_pgprot(new_prot));
446 __set_pmd_pte(kpte, address, new_pte);
Shaohua Lid75586a2008-08-21 10:46:06 +0800447 cpa->flags |= CPA_FLUSHTLB;
Ingo Molnarbeaff632008-02-04 16:48:09 +0100448 do_split = 0;
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100449 }
450
451out_unlock:
452 spin_unlock_irqrestore(&pgd_lock, flags);
Ingo Molnar9df84992008-02-04 16:48:09 +0100453
Ingo Molnarbeaff632008-02-04 16:48:09 +0100454 return do_split;
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100455}
456
Ingo Molnar7afe15b2008-01-30 13:33:57 +0100457static int split_large_page(pte_t *kpte, unsigned long address)
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100458{
Thomas Gleixner7b610ee2008-02-04 16:48:10 +0100459 unsigned long flags, pfn, pfninc = 1;
Ingo Molnar86f03982008-01-30 13:34:09 +0100460 unsigned int i, level;
Ingo Molnar9df84992008-02-04 16:48:09 +0100461 pte_t *pbase, *tmp;
462 pgprot_t ref_prot;
Suresh Siddhaad5ca552008-09-23 14:00:42 -0700463 struct page *base;
464
465 if (!debug_pagealloc)
466 spin_unlock(&cpa_lock);
467 base = alloc_pages(GFP_KERNEL, 0);
468 if (!debug_pagealloc)
469 spin_lock(&cpa_lock);
Suresh Siddha8311eb82008-09-23 14:00:41 -0700470 if (!base)
471 return -ENOMEM;
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100472
Ingo Molnar9a3dc782008-01-30 13:33:57 +0100473 spin_lock_irqsave(&pgd_lock, flags);
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100474 /*
475 * Check for races, another CPU might have split this page
476 * up for us already:
477 */
478 tmp = lookup_address(address, &level);
Ingo Molnar6ce9fc12008-02-04 16:48:08 +0100479 if (tmp != kpte)
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100480 goto out_unlock;
481
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100482 pbase = (pte_t *)page_address(base);
Jeremy Fitzhardinge6944a9c2008-03-17 16:37:01 -0700483 paravirt_alloc_pte(&init_mm, page_to_pfn(base));
Thomas Gleixner07cf89c2008-02-04 16:48:08 +0100484 ref_prot = pte_pgprot(pte_clrhuge(*kpte));
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100485
Andi Kleenf07333f2008-02-04 16:48:09 +0100486#ifdef CONFIG_X86_64
487 if (level == PG_LEVEL_1G) {
488 pfninc = PMD_PAGE_SIZE >> PAGE_SHIFT;
489 pgprot_val(ref_prot) |= _PAGE_PSE;
Andi Kleenf07333f2008-02-04 16:48:09 +0100490 }
491#endif
492
Thomas Gleixner63c1dcf2008-02-04 16:48:05 +0100493 /*
494 * Get the target pfn from the original entry:
495 */
496 pfn = pte_pfn(*kpte);
Andi Kleenf07333f2008-02-04 16:48:09 +0100497 for (i = 0; i < PTRS_PER_PTE; i++, pfn += pfninc)
Thomas Gleixner63c1dcf2008-02-04 16:48:05 +0100498 set_pte(&pbase[i], pfn_pte(pfn, ref_prot));
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100499
Andi Kleence0c0e52008-05-02 11:46:49 +0200500 if (address >= (unsigned long)__va(0) &&
Yinghai Luf361a452008-07-10 20:38:26 -0700501 address < (unsigned long)__va(max_low_pfn_mapped << PAGE_SHIFT))
502 split_page_count(level);
503
504#ifdef CONFIG_X86_64
505 if (address >= (unsigned long)__va(1UL<<32) &&
Thomas Gleixner65280e62008-05-05 16:35:21 +0200506 address < (unsigned long)__va(max_pfn_mapped << PAGE_SHIFT))
507 split_page_count(level);
Yinghai Luf361a452008-07-10 20:38:26 -0700508#endif
Andi Kleence0c0e52008-05-02 11:46:49 +0200509
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100510 /*
Thomas Gleixner07cf89c2008-02-04 16:48:08 +0100511 * Install the new, split up pagetable. Important details here:
Huang, Ying4c881ca2008-01-30 13:34:04 +0100512 *
513 * On Intel the NX bit of all levels must be cleared to make a
514 * page executable. See section 4.13.2 of Intel 64 and IA-32
515 * Architectures Software Developer's Manual).
Thomas Gleixner07cf89c2008-02-04 16:48:08 +0100516 *
517 * Mark the entry present. The current mapping might be
518 * set to not present, which we preserved above.
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100519 */
Huang, Ying4c881ca2008-01-30 13:34:04 +0100520 ref_prot = pte_pgprot(pte_mkexec(pte_clrhuge(*kpte)));
Thomas Gleixner07cf89c2008-02-04 16:48:08 +0100521 pgprot_val(ref_prot) |= _PAGE_PRESENT;
Ingo Molnar9a3dc782008-01-30 13:33:57 +0100522 __set_pmd_pte(kpte, address, mk_pte(base, ref_prot));
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100523 base = NULL;
524
525out_unlock:
Thomas Gleixnereb5b5f02008-02-09 23:24:09 +0100526 /*
527 * If we dropped out via the lookup_address check under
528 * pgd_lock then stick the page back into the pool:
529 */
Suresh Siddha8311eb82008-09-23 14:00:41 -0700530 if (base)
531 __free_page(base);
Ingo Molnar9a3dc782008-01-30 13:33:57 +0100532 spin_unlock_irqrestore(&pgd_lock, flags);
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100533
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100534 return 0;
535}
536
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100537static int __change_page_attr(struct cpa_data *cpa, int primary)
Ingo Molnar9f4c8152008-01-30 13:33:41 +0100538{
Shaohua Lid75586a2008-08-21 10:46:06 +0800539 unsigned long address;
Harvey Harrisonda7bfc52008-02-09 23:24:08 +0100540 int do_split, err;
541 unsigned int level;
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100542 pte_t *kpte, old_pte;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700543
Shaohua Lid75586a2008-08-21 10:46:06 +0800544 if (cpa->flags & CPA_ARRAY)
545 address = cpa->vaddr[cpa->curpage];
546 else
547 address = *cpa->vaddr;
548
Ingo Molnar97f99fe2008-01-30 13:33:55 +0100549repeat:
Ingo Molnarf0646e42008-01-30 13:33:43 +0100550 kpte = lookup_address(address, &level);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700551 if (!kpte)
Ingo Molnard1a4be62008-04-18 21:32:22 +0200552 return 0;
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100553
554 old_pte = *kpte;
555 if (!pte_val(old_pte)) {
556 if (!primary)
557 return 0;
venkatesh.pallipadi@intel.com58dab912009-01-09 16:13:14 -0800558
559 /*
560 * Special error value returned, indicating that the mapping
561 * did not exist at this address.
562 */
563 return -EFAULT;
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100564 }
Ingo Molnar9f4c8152008-01-30 13:33:41 +0100565
Thomas Gleixner30551bb2008-01-30 13:34:04 +0100566 if (level == PG_LEVEL_4K) {
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100567 pte_t new_pte;
Arjan van de Ven626c2c92008-02-04 16:48:05 +0100568 pgprot_t new_prot = pte_pgprot(old_pte);
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100569 unsigned long pfn = pte_pfn(old_pte);
Thomas Gleixnera72a08a2008-01-30 13:34:07 +0100570
Thomas Gleixner72e458d2008-02-04 16:48:07 +0100571 pgprot_val(new_prot) &= ~pgprot_val(cpa->mask_clr);
572 pgprot_val(new_prot) |= pgprot_val(cpa->mask_set);
Ingo Molnar86f03982008-01-30 13:34:09 +0100573
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100574 new_prot = static_protections(new_prot, address, pfn);
Ingo Molnar86f03982008-01-30 13:34:09 +0100575
Arjan van de Ven626c2c92008-02-04 16:48:05 +0100576 /*
577 * We need to keep the pfn from the existing PTE,
578 * after all we're only going to change it's attributes
579 * not the memory it points to
580 */
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100581 new_pte = pfn_pte(pfn, canon_pgprot(new_prot));
582 cpa->pfn = pfn;
Thomas Gleixnerf4ae5da2008-02-04 16:48:07 +0100583 /*
584 * Do we really change anything ?
585 */
586 if (pte_val(old_pte) != pte_val(new_pte)) {
587 set_pte_atomic(kpte, new_pte);
Shaohua Lid75586a2008-08-21 10:46:06 +0800588 cpa->flags |= CPA_FLUSHTLB;
Thomas Gleixnerf4ae5da2008-02-04 16:48:07 +0100589 }
Rafael J. Wysocki9b5cf482008-03-03 01:17:37 +0100590 cpa->numpages = 1;
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100591 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700592 }
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100593
594 /*
595 * Check, whether we can keep the large page intact
596 * and just change the pte:
597 */
Ingo Molnarbeaff632008-02-04 16:48:09 +0100598 do_split = try_preserve_large_page(kpte, address, cpa);
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100599 /*
600 * When the range fits into the existing large page,
Rafael J. Wysocki9b5cf482008-03-03 01:17:37 +0100601 * return. cp->numpages and cpa->tlbflush have been updated in
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100602 * try_large_page:
603 */
Ingo Molnar87f7f8f2008-02-04 16:48:10 +0100604 if (do_split <= 0)
605 return do_split;
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100606
607 /*
608 * We have to split the large page:
609 */
Ingo Molnar87f7f8f2008-02-04 16:48:10 +0100610 err = split_large_page(kpte, address);
611 if (!err) {
Suresh Siddhaad5ca552008-09-23 14:00:42 -0700612 /*
613 * Do a global flush tlb after splitting the large page
614 * and before we do the actual change page attribute in the PTE.
615 *
616 * With out this, we violate the TLB application note, that says
617 * "The TLBs may contain both ordinary and large-page
618 * translations for a 4-KByte range of linear addresses. This
619 * may occur if software modifies the paging structures so that
620 * the page size used for the address range changes. If the two
621 * translations differ with respect to page frame or attributes
622 * (e.g., permissions), processor behavior is undefined and may
623 * be implementation-specific."
624 *
625 * We do this global tlb flush inside the cpa_lock, so that we
626 * don't allow any other cpu, with stale tlb entries change the
627 * page attribute in parallel, that also falls into the
628 * just split large page entry.
629 */
630 flush_tlb_all();
Ingo Molnar87f7f8f2008-02-04 16:48:10 +0100631 goto repeat;
632 }
Ingo Molnarbeaff632008-02-04 16:48:09 +0100633
Ingo Molnar87f7f8f2008-02-04 16:48:10 +0100634 return err;
Ingo Molnar9f4c8152008-01-30 13:33:41 +0100635}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700636
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100637static int __change_page_attr_set_clr(struct cpa_data *cpa, int checkalias);
638
639static int cpa_process_alias(struct cpa_data *cpa)
Ingo Molnar44af6c42008-01-30 13:34:03 +0100640{
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100641 struct cpa_data alias_cpa;
Thomas Gleixnerf34b4392008-02-15 22:17:57 +0100642 int ret = 0;
Shaohua Lid75586a2008-08-21 10:46:06 +0800643 unsigned long temp_cpa_vaddr, vaddr;
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100644
Yinghai Lu965194c2008-07-12 14:31:28 -0700645 if (cpa->pfn >= max_pfn_mapped)
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100646 return 0;
647
Yinghai Luf361a452008-07-10 20:38:26 -0700648#ifdef CONFIG_X86_64
Yinghai Lu965194c2008-07-12 14:31:28 -0700649 if (cpa->pfn >= max_low_pfn_mapped && cpa->pfn < (1UL<<(32-PAGE_SHIFT)))
Yinghai Luf361a452008-07-10 20:38:26 -0700650 return 0;
651#endif
Thomas Gleixnerf34b4392008-02-15 22:17:57 +0100652 /*
653 * No need to redo, when the primary call touched the direct
654 * mapping already:
655 */
Shaohua Lid75586a2008-08-21 10:46:06 +0800656 if (cpa->flags & CPA_ARRAY)
657 vaddr = cpa->vaddr[cpa->curpage];
658 else
659 vaddr = *cpa->vaddr;
660
661 if (!(within(vaddr, PAGE_OFFSET,
Yinghai Luf361a452008-07-10 20:38:26 -0700662 PAGE_OFFSET + (max_low_pfn_mapped << PAGE_SHIFT))
663#ifdef CONFIG_X86_64
Shaohua Lid75586a2008-08-21 10:46:06 +0800664 || within(vaddr, PAGE_OFFSET + (1UL<<32),
Yinghai Luf361a452008-07-10 20:38:26 -0700665 PAGE_OFFSET + (max_pfn_mapped << PAGE_SHIFT))
666#endif
667 )) {
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100668
Thomas Gleixnerf34b4392008-02-15 22:17:57 +0100669 alias_cpa = *cpa;
Shaohua Lid75586a2008-08-21 10:46:06 +0800670 temp_cpa_vaddr = (unsigned long) __va(cpa->pfn << PAGE_SHIFT);
671 alias_cpa.vaddr = &temp_cpa_vaddr;
672 alias_cpa.flags &= ~CPA_ARRAY;
673
Thomas Gleixnerf34b4392008-02-15 22:17:57 +0100674
675 ret = __change_page_attr_set_clr(&alias_cpa, 0);
676 }
Ingo Molnar44af6c42008-01-30 13:34:03 +0100677
Arjan van de Ven488fd992008-01-30 13:34:07 +0100678#ifdef CONFIG_X86_64
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100679 if (ret)
680 return ret;
Thomas Gleixner08797502008-01-30 13:34:09 +0100681 /*
Thomas Gleixnerf34b4392008-02-15 22:17:57 +0100682 * No need to redo, when the primary call touched the high
683 * mapping already:
684 */
Shaohua Lid75586a2008-08-21 10:46:06 +0800685 if (within(vaddr, (unsigned long) _text, (unsigned long) _end))
Thomas Gleixnerf34b4392008-02-15 22:17:57 +0100686 return 0;
687
688 /*
Thomas Gleixner08797502008-01-30 13:34:09 +0100689 * If the physical address is inside the kernel map, we need
690 * to touch the high mapped kernel as well:
691 */
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100692 if (!within(cpa->pfn, highmap_start_pfn(), highmap_end_pfn()))
693 return 0;
Thomas Gleixner08797502008-01-30 13:34:09 +0100694
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100695 alias_cpa = *cpa;
Shaohua Lid75586a2008-08-21 10:46:06 +0800696 temp_cpa_vaddr = (cpa->pfn << PAGE_SHIFT) + __START_KERNEL_map - phys_base;
697 alias_cpa.vaddr = &temp_cpa_vaddr;
698 alias_cpa.flags &= ~CPA_ARRAY;
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100699
700 /*
701 * The high mapping range is imprecise, so ignore the return value.
702 */
703 __change_page_attr_set_clr(&alias_cpa, 0);
Thomas Gleixner08797502008-01-30 13:34:09 +0100704#endif
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100705 return ret;
Ingo Molnar44af6c42008-01-30 13:34:03 +0100706}
707
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100708static int __change_page_attr_set_clr(struct cpa_data *cpa, int checkalias)
Thomas Gleixnerff314522008-01-30 13:34:08 +0100709{
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100710 int ret, numpages = cpa->numpages;
Thomas Gleixnerff314522008-01-30 13:34:08 +0100711
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100712 while (numpages) {
713 /*
714 * Store the remaining nr of pages for the large page
715 * preservation check.
716 */
Rafael J. Wysocki9b5cf482008-03-03 01:17:37 +0100717 cpa->numpages = numpages;
Shaohua Lid75586a2008-08-21 10:46:06 +0800718 /* for array changes, we can't use large page */
719 if (cpa->flags & CPA_ARRAY)
720 cpa->numpages = 1;
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100721
Suresh Siddhaad5ca552008-09-23 14:00:42 -0700722 if (!debug_pagealloc)
723 spin_lock(&cpa_lock);
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100724 ret = __change_page_attr(cpa, checkalias);
Suresh Siddhaad5ca552008-09-23 14:00:42 -0700725 if (!debug_pagealloc)
726 spin_unlock(&cpa_lock);
Thomas Gleixnerff314522008-01-30 13:34:08 +0100727 if (ret)
728 return ret;
Thomas Gleixnerff314522008-01-30 13:34:08 +0100729
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100730 if (checkalias) {
731 ret = cpa_process_alias(cpa);
732 if (ret)
733 return ret;
734 }
735
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100736 /*
737 * Adjust the number of pages with the result of the
738 * CPA operation. Either a large page has been
739 * preserved or a single page update happened.
740 */
Rafael J. Wysocki9b5cf482008-03-03 01:17:37 +0100741 BUG_ON(cpa->numpages > numpages);
742 numpages -= cpa->numpages;
Shaohua Lid75586a2008-08-21 10:46:06 +0800743 if (cpa->flags & CPA_ARRAY)
744 cpa->curpage++;
745 else
746 *cpa->vaddr += cpa->numpages * PAGE_SIZE;
747
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100748 }
Thomas Gleixnerff314522008-01-30 13:34:08 +0100749 return 0;
750}
751
Andi Kleen6bb83832008-02-04 16:48:06 +0100752static inline int cache_attr(pgprot_t attr)
753{
754 return pgprot_val(attr) &
755 (_PAGE_PAT | _PAGE_PAT_LARGE | _PAGE_PWT | _PAGE_PCD);
756}
757
Shaohua Lid75586a2008-08-21 10:46:06 +0800758static int change_page_attr_set_clr(unsigned long *addr, int numpages,
Andi Kleenc9caa022008-03-12 03:53:29 +0100759 pgprot_t mask_set, pgprot_t mask_clr,
Shaohua Lid75586a2008-08-21 10:46:06 +0800760 int force_split, int array)
Thomas Gleixnerff314522008-01-30 13:34:08 +0100761{
Thomas Gleixner72e458d2008-02-04 16:48:07 +0100762 struct cpa_data cpa;
Ingo Molnarcacf8902008-08-21 13:46:33 +0200763 int ret, cache, checkalias;
Thomas Gleixner331e4062008-02-04 16:48:06 +0100764
765 /*
766 * Check, if we are requested to change a not supported
767 * feature:
768 */
769 mask_set = canon_pgprot(mask_set);
770 mask_clr = canon_pgprot(mask_clr);
Andi Kleenc9caa022008-03-12 03:53:29 +0100771 if (!pgprot_val(mask_set) && !pgprot_val(mask_clr) && !force_split)
Thomas Gleixner331e4062008-02-04 16:48:06 +0100772 return 0;
773
Thomas Gleixner69b14152008-02-13 11:04:50 +0100774 /* Ensure we are PAGE_SIZE aligned */
Shaohua Lid75586a2008-08-21 10:46:06 +0800775 if (!array) {
776 if (*addr & ~PAGE_MASK) {
777 *addr &= PAGE_MASK;
778 /*
779 * People should not be passing in unaligned addresses:
780 */
781 WARN_ON_ONCE(1);
782 }
783 } else {
784 int i;
785 for (i = 0; i < numpages; i++) {
786 if (addr[i] & ~PAGE_MASK) {
787 addr[i] &= PAGE_MASK;
788 WARN_ON_ONCE(1);
789 }
790 }
Thomas Gleixner69b14152008-02-13 11:04:50 +0100791 }
792
Nick Piggin5843d9a2008-08-01 03:15:21 +0200793 /* Must avoid aliasing mappings in the highmem code */
794 kmap_flush_unused();
795
Nick Piggindb64fe02008-10-18 20:27:03 -0700796 vm_unmap_aliases();
797
Thomas Gleixner72e458d2008-02-04 16:48:07 +0100798 cpa.vaddr = addr;
799 cpa.numpages = numpages;
800 cpa.mask_set = mask_set;
801 cpa.mask_clr = mask_clr;
Shaohua Lid75586a2008-08-21 10:46:06 +0800802 cpa.flags = 0;
803 cpa.curpage = 0;
Andi Kleenc9caa022008-03-12 03:53:29 +0100804 cpa.force_split = force_split;
Thomas Gleixner72e458d2008-02-04 16:48:07 +0100805
Shaohua Lid75586a2008-08-21 10:46:06 +0800806 if (array)
807 cpa.flags |= CPA_ARRAY;
808
Thomas Gleixneraf96e442008-02-15 21:49:46 +0100809 /* No alias checking for _NX bit modifications */
810 checkalias = (pgprot_val(mask_set) | pgprot_val(mask_clr)) != _PAGE_NX;
811
812 ret = __change_page_attr_set_clr(&cpa, checkalias);
Thomas Gleixnerff314522008-01-30 13:34:08 +0100813
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100814 /*
Thomas Gleixnerf4ae5da2008-02-04 16:48:07 +0100815 * Check whether we really changed something:
816 */
Shaohua Lid75586a2008-08-21 10:46:06 +0800817 if (!(cpa.flags & CPA_FLUSHTLB))
Shaohua Li1ac2f7d2008-08-04 14:51:24 +0800818 goto out;
Ingo Molnarcacf8902008-08-21 13:46:33 +0200819
Thomas Gleixnerf4ae5da2008-02-04 16:48:07 +0100820 /*
Andi Kleen6bb83832008-02-04 16:48:06 +0100821 * No need to flush, when we did not set any of the caching
822 * attributes:
823 */
824 cache = cache_attr(mask_set);
825
826 /*
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100827 * On success we use clflush, when the CPU supports it to
828 * avoid the wbindv. If the CPU does not support it and in the
Thomas Gleixneraf1e6842008-01-30 13:34:08 +0100829 * error case we fall back to cpa_flush_all (which uses
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100830 * wbindv):
831 */
Shaohua Lid75586a2008-08-21 10:46:06 +0800832 if (!ret && cpu_has_clflush) {
833 if (cpa.flags & CPA_ARRAY)
834 cpa_flush_array(addr, numpages, cache);
835 else
836 cpa_flush_range(*addr, numpages, cache);
837 } else
Andi Kleen6bb83832008-02-04 16:48:06 +0100838 cpa_flush_all(cache);
Ingo Molnarcacf8902008-08-21 13:46:33 +0200839
Thomas Gleixner76ebd052008-02-09 23:24:09 +0100840out:
Thomas Gleixnerff314522008-01-30 13:34:08 +0100841 return ret;
842}
843
Shaohua Lid75586a2008-08-21 10:46:06 +0800844static inline int change_page_attr_set(unsigned long *addr, int numpages,
845 pgprot_t mask, int array)
Arjan van de Ven75cbade2008-01-30 13:34:06 +0100846{
Shaohua Lid75586a2008-08-21 10:46:06 +0800847 return change_page_attr_set_clr(addr, numpages, mask, __pgprot(0), 0,
848 array);
Arjan van de Ven75cbade2008-01-30 13:34:06 +0100849}
850
Shaohua Lid75586a2008-08-21 10:46:06 +0800851static inline int change_page_attr_clear(unsigned long *addr, int numpages,
852 pgprot_t mask, int array)
Thomas Gleixner72932c72008-01-30 13:34:08 +0100853{
Shaohua Lid75586a2008-08-21 10:46:06 +0800854 return change_page_attr_set_clr(addr, numpages, __pgprot(0), mask, 0,
855 array);
Thomas Gleixner72932c72008-01-30 13:34:08 +0100856}
857
venkatesh.pallipadi@intel.com12193332008-03-18 17:00:18 -0700858int _set_memory_uc(unsigned long addr, int numpages)
Arjan van de Ven75cbade2008-01-30 13:34:06 +0100859{
Suresh Siddhade33c442008-04-25 17:07:22 -0700860 /*
861 * for now UC MINUS. see comments in ioremap_nocache()
862 */
Shaohua Lid75586a2008-08-21 10:46:06 +0800863 return change_page_attr_set(&addr, numpages,
864 __pgprot(_PAGE_CACHE_UC_MINUS), 0);
Arjan van de Ven75cbade2008-01-30 13:34:06 +0100865}
venkatesh.pallipadi@intel.com12193332008-03-18 17:00:18 -0700866
867int set_memory_uc(unsigned long addr, int numpages)
868{
Suresh Siddhade33c442008-04-25 17:07:22 -0700869 /*
870 * for now UC MINUS. see comments in ioremap_nocache()
871 */
venkatesh.pallipadi@intel.comc15238d2008-08-20 16:45:51 -0700872 if (reserve_memtype(__pa(addr), __pa(addr) + numpages * PAGE_SIZE,
Suresh Siddhade33c442008-04-25 17:07:22 -0700873 _PAGE_CACHE_UC_MINUS, NULL))
venkatesh.pallipadi@intel.com12193332008-03-18 17:00:18 -0700874 return -EINVAL;
875
876 return _set_memory_uc(addr, numpages);
877}
Arjan van de Ven75cbade2008-01-30 13:34:06 +0100878EXPORT_SYMBOL(set_memory_uc);
879
Shaohua Lid75586a2008-08-21 10:46:06 +0800880int set_memory_array_uc(unsigned long *addr, int addrinarray)
881{
Rene Hermanc5e147c2008-08-22 01:02:20 +0200882 unsigned long start;
883 unsigned long end;
Shaohua Lid75586a2008-08-21 10:46:06 +0800884 int i;
885 /*
886 * for now UC MINUS. see comments in ioremap_nocache()
887 */
888 for (i = 0; i < addrinarray; i++) {
Rene Hermanc5e147c2008-08-22 01:02:20 +0200889 start = __pa(addr[i]);
890 for (end = start + PAGE_SIZE; i < addrinarray - 1; end += PAGE_SIZE) {
891 if (end != __pa(addr[i + 1]))
892 break;
893 i++;
894 }
895 if (reserve_memtype(start, end, _PAGE_CACHE_UC_MINUS, NULL))
Shaohua Lid75586a2008-08-21 10:46:06 +0800896 goto out;
897 }
898
899 return change_page_attr_set(addr, addrinarray,
900 __pgprot(_PAGE_CACHE_UC_MINUS), 1);
901out:
Rene Hermanc5e147c2008-08-22 01:02:20 +0200902 for (i = 0; i < addrinarray; i++) {
903 unsigned long tmp = __pa(addr[i]);
904
905 if (tmp == start)
906 break;
Venki Pallipadi01de05a2008-08-22 12:08:17 -0700907 for (end = tmp + PAGE_SIZE; i < addrinarray - 1; end += PAGE_SIZE) {
Rene Hermanc5e147c2008-08-22 01:02:20 +0200908 if (end != __pa(addr[i + 1]))
909 break;
910 i++;
911 }
912 free_memtype(tmp, end);
913 }
Shaohua Lid75586a2008-08-21 10:46:06 +0800914 return -EINVAL;
915}
916EXPORT_SYMBOL(set_memory_array_uc);
917
venkatesh.pallipadi@intel.comef354af2008-03-18 17:00:23 -0700918int _set_memory_wc(unsigned long addr, int numpages)
919{
Shaohua Lid75586a2008-08-21 10:46:06 +0800920 return change_page_attr_set(&addr, numpages,
921 __pgprot(_PAGE_CACHE_WC), 0);
venkatesh.pallipadi@intel.comef354af2008-03-18 17:00:23 -0700922}
923
924int set_memory_wc(unsigned long addr, int numpages)
925{
Andreas Herrmann499f8f82008-06-10 16:06:21 +0200926 if (!pat_enabled)
venkatesh.pallipadi@intel.comef354af2008-03-18 17:00:23 -0700927 return set_memory_uc(addr, numpages);
928
venkatesh.pallipadi@intel.comc15238d2008-08-20 16:45:51 -0700929 if (reserve_memtype(__pa(addr), __pa(addr) + numpages * PAGE_SIZE,
venkatesh.pallipadi@intel.comef354af2008-03-18 17:00:23 -0700930 _PAGE_CACHE_WC, NULL))
931 return -EINVAL;
932
933 return _set_memory_wc(addr, numpages);
934}
935EXPORT_SYMBOL(set_memory_wc);
936
venkatesh.pallipadi@intel.com12193332008-03-18 17:00:18 -0700937int _set_memory_wb(unsigned long addr, int numpages)
Arjan van de Ven75cbade2008-01-30 13:34:06 +0100938{
Shaohua Lid75586a2008-08-21 10:46:06 +0800939 return change_page_attr_clear(&addr, numpages,
940 __pgprot(_PAGE_CACHE_MASK), 0);
Arjan van de Ven75cbade2008-01-30 13:34:06 +0100941}
venkatesh.pallipadi@intel.com12193332008-03-18 17:00:18 -0700942
943int set_memory_wb(unsigned long addr, int numpages)
944{
venkatesh.pallipadi@intel.comc15238d2008-08-20 16:45:51 -0700945 free_memtype(__pa(addr), __pa(addr) + numpages * PAGE_SIZE);
venkatesh.pallipadi@intel.com12193332008-03-18 17:00:18 -0700946
947 return _set_memory_wb(addr, numpages);
948}
Arjan van de Ven75cbade2008-01-30 13:34:06 +0100949EXPORT_SYMBOL(set_memory_wb);
950
Shaohua Lid75586a2008-08-21 10:46:06 +0800951int set_memory_array_wb(unsigned long *addr, int addrinarray)
952{
953 int i;
Shaohua Lid75586a2008-08-21 10:46:06 +0800954
Rene Hermanc5e147c2008-08-22 01:02:20 +0200955 for (i = 0; i < addrinarray; i++) {
956 unsigned long start = __pa(addr[i]);
957 unsigned long end;
958
959 for (end = start + PAGE_SIZE; i < addrinarray - 1; end += PAGE_SIZE) {
960 if (end != __pa(addr[i + 1]))
961 break;
962 i++;
963 }
964 free_memtype(start, end);
965 }
Shaohua Lid75586a2008-08-21 10:46:06 +0800966 return change_page_attr_clear(addr, addrinarray,
967 __pgprot(_PAGE_CACHE_MASK), 1);
968}
969EXPORT_SYMBOL(set_memory_array_wb);
970
Arjan van de Ven75cbade2008-01-30 13:34:06 +0100971int set_memory_x(unsigned long addr, int numpages)
972{
Shaohua Lid75586a2008-08-21 10:46:06 +0800973 return change_page_attr_clear(&addr, numpages, __pgprot(_PAGE_NX), 0);
Arjan van de Ven75cbade2008-01-30 13:34:06 +0100974}
975EXPORT_SYMBOL(set_memory_x);
976
977int set_memory_nx(unsigned long addr, int numpages)
978{
Shaohua Lid75586a2008-08-21 10:46:06 +0800979 return change_page_attr_set(&addr, numpages, __pgprot(_PAGE_NX), 0);
Arjan van de Ven75cbade2008-01-30 13:34:06 +0100980}
981EXPORT_SYMBOL(set_memory_nx);
982
983int set_memory_ro(unsigned long addr, int numpages)
984{
Shaohua Lid75586a2008-08-21 10:46:06 +0800985 return change_page_attr_clear(&addr, numpages, __pgprot(_PAGE_RW), 0);
Arjan van de Ven75cbade2008-01-30 13:34:06 +0100986}
Bruce Allana03352d2008-09-29 20:19:22 -0700987EXPORT_SYMBOL_GPL(set_memory_ro);
Arjan van de Ven75cbade2008-01-30 13:34:06 +0100988
989int set_memory_rw(unsigned long addr, int numpages)
990{
Shaohua Lid75586a2008-08-21 10:46:06 +0800991 return change_page_attr_set(&addr, numpages, __pgprot(_PAGE_RW), 0);
Arjan van de Ven75cbade2008-01-30 13:34:06 +0100992}
Bruce Allana03352d2008-09-29 20:19:22 -0700993EXPORT_SYMBOL_GPL(set_memory_rw);
Ingo Molnarf62d0f02008-01-30 13:34:07 +0100994
995int set_memory_np(unsigned long addr, int numpages)
996{
Shaohua Lid75586a2008-08-21 10:46:06 +0800997 return change_page_attr_clear(&addr, numpages, __pgprot(_PAGE_PRESENT), 0);
Ingo Molnarf62d0f02008-01-30 13:34:07 +0100998}
Arjan van de Ven75cbade2008-01-30 13:34:06 +0100999
Andi Kleenc9caa022008-03-12 03:53:29 +01001000int set_memory_4k(unsigned long addr, int numpages)
1001{
Shaohua Lid75586a2008-08-21 10:46:06 +08001002 return change_page_attr_set_clr(&addr, numpages, __pgprot(0),
1003 __pgprot(0), 1, 0);
Andi Kleenc9caa022008-03-12 03:53:29 +01001004}
1005
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001006int set_pages_uc(struct page *page, int numpages)
1007{
1008 unsigned long addr = (unsigned long)page_address(page);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001009
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +01001010 return set_memory_uc(addr, numpages);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001011}
1012EXPORT_SYMBOL(set_pages_uc);
1013
1014int set_pages_wb(struct page *page, int numpages)
1015{
1016 unsigned long addr = (unsigned long)page_address(page);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001017
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +01001018 return set_memory_wb(addr, numpages);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001019}
1020EXPORT_SYMBOL(set_pages_wb);
1021
1022int set_pages_x(struct page *page, int numpages)
1023{
1024 unsigned long addr = (unsigned long)page_address(page);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001025
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +01001026 return set_memory_x(addr, numpages);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001027}
1028EXPORT_SYMBOL(set_pages_x);
1029
1030int set_pages_nx(struct page *page, int numpages)
1031{
1032 unsigned long addr = (unsigned long)page_address(page);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001033
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +01001034 return set_memory_nx(addr, numpages);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001035}
1036EXPORT_SYMBOL(set_pages_nx);
1037
1038int set_pages_ro(struct page *page, int numpages)
1039{
1040 unsigned long addr = (unsigned long)page_address(page);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001041
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +01001042 return set_memory_ro(addr, numpages);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001043}
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001044
1045int set_pages_rw(struct page *page, int numpages)
1046{
1047 unsigned long addr = (unsigned long)page_address(page);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001048
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +01001049 return set_memory_rw(addr, numpages);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001050}
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001051
Linus Torvalds1da177e2005-04-16 15:20:36 -07001052#ifdef CONFIG_DEBUG_PAGEALLOC
Ingo Molnarf62d0f02008-01-30 13:34:07 +01001053
1054static int __set_pages_p(struct page *page, int numpages)
1055{
Shaohua Lid75586a2008-08-21 10:46:06 +08001056 unsigned long tempaddr = (unsigned long) page_address(page);
1057 struct cpa_data cpa = { .vaddr = &tempaddr,
Thomas Gleixner72e458d2008-02-04 16:48:07 +01001058 .numpages = numpages,
1059 .mask_set = __pgprot(_PAGE_PRESENT | _PAGE_RW),
Shaohua Lid75586a2008-08-21 10:46:06 +08001060 .mask_clr = __pgprot(0),
1061 .flags = 0};
Thomas Gleixner72932c72008-01-30 13:34:08 +01001062
Suresh Siddha55121b42008-09-23 14:00:40 -07001063 /*
1064 * No alias checking needed for setting present flag. otherwise,
1065 * we may need to break large pages for 64-bit kernel text
1066 * mappings (this adds to complexity if we want to do this from
1067 * atomic context especially). Let's keep it simple!
1068 */
1069 return __change_page_attr_set_clr(&cpa, 0);
Ingo Molnarf62d0f02008-01-30 13:34:07 +01001070}
1071
1072static int __set_pages_np(struct page *page, int numpages)
1073{
Shaohua Lid75586a2008-08-21 10:46:06 +08001074 unsigned long tempaddr = (unsigned long) page_address(page);
1075 struct cpa_data cpa = { .vaddr = &tempaddr,
Thomas Gleixner72e458d2008-02-04 16:48:07 +01001076 .numpages = numpages,
1077 .mask_set = __pgprot(0),
Shaohua Lid75586a2008-08-21 10:46:06 +08001078 .mask_clr = __pgprot(_PAGE_PRESENT | _PAGE_RW),
1079 .flags = 0};
Thomas Gleixner72932c72008-01-30 13:34:08 +01001080
Suresh Siddha55121b42008-09-23 14:00:40 -07001081 /*
1082 * No alias checking needed for setting not present flag. otherwise,
1083 * we may need to break large pages for 64-bit kernel text
1084 * mappings (this adds to complexity if we want to do this from
1085 * atomic context especially). Let's keep it simple!
1086 */
1087 return __change_page_attr_set_clr(&cpa, 0);
Ingo Molnarf62d0f02008-01-30 13:34:07 +01001088}
1089
Linus Torvalds1da177e2005-04-16 15:20:36 -07001090void kernel_map_pages(struct page *page, int numpages, int enable)
1091{
1092 if (PageHighMem(page))
1093 return;
Ingo Molnar9f4c8152008-01-30 13:33:41 +01001094 if (!enable) {
Ingo Molnarf9b84042006-06-27 02:54:49 -07001095 debug_check_no_locks_freed(page_address(page),
1096 numpages * PAGE_SIZE);
Ingo Molnar9f4c8152008-01-30 13:33:41 +01001097 }
Ingo Molnarde5097c2006-01-09 15:59:21 -08001098
Ingo Molnar9f4c8152008-01-30 13:33:41 +01001099 /*
Ingo Molnar12d6f212008-01-30 13:33:58 +01001100 * If page allocator is not up yet then do not call c_p_a():
1101 */
1102 if (!debug_pagealloc_enabled)
1103 return;
1104
1105 /*
Ingo Molnarf8d84062008-02-13 14:09:53 +01001106 * The return value is ignored as the calls cannot fail.
Suresh Siddha55121b42008-09-23 14:00:40 -07001107 * Large pages for identity mappings are not used at boot time
1108 * and hence no memory allocations during large page split.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001109 */
Ingo Molnarf62d0f02008-01-30 13:34:07 +01001110 if (enable)
1111 __set_pages_p(page, numpages);
1112 else
1113 __set_pages_np(page, numpages);
Ingo Molnar9f4c8152008-01-30 13:33:41 +01001114
1115 /*
Ingo Molnare4b71dc2008-01-30 13:34:04 +01001116 * We should perform an IPI and flush all tlbs,
1117 * but that can deadlock->flush only current cpu:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001118 */
1119 __flush_tlb_all();
1120}
Rafael J. Wysocki8a235ef2008-02-20 01:47:44 +01001121
1122#ifdef CONFIG_HIBERNATION
1123
1124bool kernel_page_present(struct page *page)
1125{
1126 unsigned int level;
1127 pte_t *pte;
1128
1129 if (PageHighMem(page))
1130 return false;
1131
1132 pte = lookup_address((unsigned long)page_address(page), &level);
1133 return (pte_val(*pte) & _PAGE_PRESENT);
1134}
1135
1136#endif /* CONFIG_HIBERNATION */
1137
1138#endif /* CONFIG_DEBUG_PAGEALLOC */
Arjan van de Vend1028a12008-01-30 13:34:07 +01001139
1140/*
1141 * The testcases use internal knowledge of the implementation that shouldn't
1142 * be exposed to the rest of the kernel. Include these directly here.
1143 */
1144#ifdef CONFIG_CPA_DEBUG
1145#include "pageattr-test.c"
1146#endif