blob: 28d82ce0552789503dbcbfaa2e671be8dc462769 [file] [log] [blame]
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +01001/*
Gertjan van Wingerde9c9a0d12009-11-08 16:39:55 +01002 Copyright (C) 2009 Bartlomiej Zolnierkiewicz <bzolnier@gmail.com>
Gertjan van Wingerdecce5fc42009-11-10 22:42:40 +01003 Copyright (C) 2009 Gertjan van Wingerde <gwingerde@gmail.com>
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +01004
Gertjan van Wingerde9c9a0d12009-11-08 16:39:55 +01005 Based on the original rt2800pci.c and rt2800usb.c.
6 Copyright (C) 2009 Ivo van Doorn <IvDoorn@gmail.com>
7 Copyright (C) 2009 Alban Browaeys <prahal@yahoo.com>
8 Copyright (C) 2009 Felix Fietkau <nbd@openwrt.org>
9 Copyright (C) 2009 Luis Correia <luis.f.correia@gmail.com>
10 Copyright (C) 2009 Mattias Nissler <mattias.nissler@gmx.de>
11 Copyright (C) 2009 Mark Asselstine <asselsm@gmail.com>
12 Copyright (C) 2009 Xose Vazquez Perez <xose.vazquez@gmail.com>
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +010013 <http://rt2x00.serialmonkey.com>
14
15 This program is free software; you can redistribute it and/or modify
16 it under the terms of the GNU General Public License as published by
17 the Free Software Foundation; either version 2 of the License, or
18 (at your option) any later version.
19
20 This program is distributed in the hope that it will be useful,
21 but WITHOUT ANY WARRANTY; without even the implied warranty of
22 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
23 GNU General Public License for more details.
24
25 You should have received a copy of the GNU General Public License
26 along with this program; if not, write to the
27 Free Software Foundation, Inc.,
28 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
29 */
30
31/*
32 Module: rt2800lib
33 Abstract: rt2800 generic device routines.
34 */
35
36#include <linux/kernel.h>
37#include <linux/module.h>
38
39#include "rt2x00.h"
Gertjan van Wingerdeac394912009-12-23 00:03:23 +010040#if defined(CONFIG_RT2X00_LIB_USB) || defined(CONFIG_RT2X00_LIB_USB_MODULE)
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +010041#include "rt2x00usb.h"
42#endif
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +010043#include "rt2800lib.h"
44#include "rt2800.h"
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +010045#include "rt2800usb.h"
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +010046
47MODULE_AUTHOR("Bartlomiej Zolnierkiewicz");
48MODULE_DESCRIPTION("rt2800 library");
49MODULE_LICENSE("GPL");
50
51/*
52 * Register access.
53 * All access to the CSR registers will go through the methods
54 * rt2800_register_read and rt2800_register_write.
55 * BBP and RF register require indirect register access,
56 * and use the CSR registers BBPCSR and RFCSR to achieve this.
57 * These indirect registers work with busy bits,
58 * and we will try maximal REGISTER_BUSY_COUNT times to access
59 * the register while taking a REGISTER_BUSY_DELAY us delay
60 * between each attampt. When the busy bit is still set at that time,
61 * the access attempt is considered to have failed,
62 * and we will print an error.
63 * The _lock versions must be used if you already hold the csr_mutex
64 */
65#define WAIT_FOR_BBP(__dev, __reg) \
66 rt2800_regbusy_read((__dev), BBP_CSR_CFG, BBP_CSR_CFG_BUSY, (__reg))
67#define WAIT_FOR_RFCSR(__dev, __reg) \
68 rt2800_regbusy_read((__dev), RF_CSR_CFG, RF_CSR_CFG_BUSY, (__reg))
69#define WAIT_FOR_RF(__dev, __reg) \
70 rt2800_regbusy_read((__dev), RF_CSR_CFG0, RF_CSR_CFG0_BUSY, (__reg))
71#define WAIT_FOR_MCU(__dev, __reg) \
72 rt2800_regbusy_read((__dev), H2M_MAILBOX_CSR, \
73 H2M_MAILBOX_CSR_OWNER, (__reg))
74
Helmut Schaabaff8002010-04-28 09:58:59 +020075static inline bool rt2800_is_305x_soc(struct rt2x00_dev *rt2x00dev)
76{
77 /* check for rt2872 on SoC */
78 if (!rt2x00_is_soc(rt2x00dev) ||
79 !rt2x00_rt(rt2x00dev, RT2872))
80 return false;
81
82 /* we know for sure that these rf chipsets are used on rt305x boards */
83 if (rt2x00_rf(rt2x00dev, RF3020) ||
84 rt2x00_rf(rt2x00dev, RF3021) ||
85 rt2x00_rf(rt2x00dev, RF3022))
86 return true;
87
88 NOTICE(rt2x00dev, "Unknown RF chipset on rt305x\n");
89 return false;
90}
91
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +010092static void rt2800_bbp_write(struct rt2x00_dev *rt2x00dev,
93 const unsigned int word, const u8 value)
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +010094{
95 u32 reg;
96
97 mutex_lock(&rt2x00dev->csr_mutex);
98
99 /*
100 * Wait until the BBP becomes available, afterwards we
101 * can safely write the new data into the register.
102 */
103 if (WAIT_FOR_BBP(rt2x00dev, &reg)) {
104 reg = 0;
105 rt2x00_set_field32(&reg, BBP_CSR_CFG_VALUE, value);
106 rt2x00_set_field32(&reg, BBP_CSR_CFG_REGNUM, word);
107 rt2x00_set_field32(&reg, BBP_CSR_CFG_BUSY, 1);
108 rt2x00_set_field32(&reg, BBP_CSR_CFG_READ_CONTROL, 0);
Gertjan van Wingerdecea90e52010-02-13 20:55:47 +0100109 if (rt2x00_is_pci(rt2x00dev) || rt2x00_is_soc(rt2x00dev))
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100110 rt2x00_set_field32(&reg, BBP_CSR_CFG_BBP_RW_MODE, 1);
111
112 rt2800_register_write_lock(rt2x00dev, BBP_CSR_CFG, reg);
113 }
114
115 mutex_unlock(&rt2x00dev->csr_mutex);
116}
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100117
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +0100118static void rt2800_bbp_read(struct rt2x00_dev *rt2x00dev,
119 const unsigned int word, u8 *value)
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100120{
121 u32 reg;
122
123 mutex_lock(&rt2x00dev->csr_mutex);
124
125 /*
126 * Wait until the BBP becomes available, afterwards we
127 * can safely write the read request into the register.
128 * After the data has been written, we wait until hardware
129 * returns the correct value, if at any time the register
130 * doesn't become available in time, reg will be 0xffffffff
131 * which means we return 0xff to the caller.
132 */
133 if (WAIT_FOR_BBP(rt2x00dev, &reg)) {
134 reg = 0;
135 rt2x00_set_field32(&reg, BBP_CSR_CFG_REGNUM, word);
136 rt2x00_set_field32(&reg, BBP_CSR_CFG_BUSY, 1);
137 rt2x00_set_field32(&reg, BBP_CSR_CFG_READ_CONTROL, 1);
Gertjan van Wingerdecea90e52010-02-13 20:55:47 +0100138 if (rt2x00_is_pci(rt2x00dev) || rt2x00_is_soc(rt2x00dev))
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100139 rt2x00_set_field32(&reg, BBP_CSR_CFG_BBP_RW_MODE, 1);
140
141 rt2800_register_write_lock(rt2x00dev, BBP_CSR_CFG, reg);
142
143 WAIT_FOR_BBP(rt2x00dev, &reg);
144 }
145
146 *value = rt2x00_get_field32(reg, BBP_CSR_CFG_VALUE);
147
148 mutex_unlock(&rt2x00dev->csr_mutex);
149}
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100150
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +0100151static void rt2800_rfcsr_write(struct rt2x00_dev *rt2x00dev,
152 const unsigned int word, const u8 value)
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100153{
154 u32 reg;
155
156 mutex_lock(&rt2x00dev->csr_mutex);
157
158 /*
159 * Wait until the RFCSR becomes available, afterwards we
160 * can safely write the new data into the register.
161 */
162 if (WAIT_FOR_RFCSR(rt2x00dev, &reg)) {
163 reg = 0;
164 rt2x00_set_field32(&reg, RF_CSR_CFG_DATA, value);
165 rt2x00_set_field32(&reg, RF_CSR_CFG_REGNUM, word);
166 rt2x00_set_field32(&reg, RF_CSR_CFG_WRITE, 1);
167 rt2x00_set_field32(&reg, RF_CSR_CFG_BUSY, 1);
168
169 rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG, reg);
170 }
171
172 mutex_unlock(&rt2x00dev->csr_mutex);
173}
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100174
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +0100175static void rt2800_rfcsr_read(struct rt2x00_dev *rt2x00dev,
176 const unsigned int word, u8 *value)
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100177{
178 u32 reg;
179
180 mutex_lock(&rt2x00dev->csr_mutex);
181
182 /*
183 * Wait until the RFCSR becomes available, afterwards we
184 * can safely write the read request into the register.
185 * After the data has been written, we wait until hardware
186 * returns the correct value, if at any time the register
187 * doesn't become available in time, reg will be 0xffffffff
188 * which means we return 0xff to the caller.
189 */
190 if (WAIT_FOR_RFCSR(rt2x00dev, &reg)) {
191 reg = 0;
192 rt2x00_set_field32(&reg, RF_CSR_CFG_REGNUM, word);
193 rt2x00_set_field32(&reg, RF_CSR_CFG_WRITE, 0);
194 rt2x00_set_field32(&reg, RF_CSR_CFG_BUSY, 1);
195
196 rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG, reg);
197
198 WAIT_FOR_RFCSR(rt2x00dev, &reg);
199 }
200
201 *value = rt2x00_get_field32(reg, RF_CSR_CFG_DATA);
202
203 mutex_unlock(&rt2x00dev->csr_mutex);
204}
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100205
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +0100206static void rt2800_rf_write(struct rt2x00_dev *rt2x00dev,
207 const unsigned int word, const u32 value)
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100208{
209 u32 reg;
210
211 mutex_lock(&rt2x00dev->csr_mutex);
212
213 /*
214 * Wait until the RF becomes available, afterwards we
215 * can safely write the new data into the register.
216 */
217 if (WAIT_FOR_RF(rt2x00dev, &reg)) {
218 reg = 0;
219 rt2x00_set_field32(&reg, RF_CSR_CFG0_REG_VALUE_BW, value);
220 rt2x00_set_field32(&reg, RF_CSR_CFG0_STANDBYMODE, 0);
221 rt2x00_set_field32(&reg, RF_CSR_CFG0_SEL, 0);
222 rt2x00_set_field32(&reg, RF_CSR_CFG0_BUSY, 1);
223
224 rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG0, reg);
225 rt2x00_rf_write(rt2x00dev, word, value);
226 }
227
228 mutex_unlock(&rt2x00dev->csr_mutex);
229}
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100230
231void rt2800_mcu_request(struct rt2x00_dev *rt2x00dev,
232 const u8 command, const u8 token,
233 const u8 arg0, const u8 arg1)
234{
235 u32 reg;
236
Gertjan van Wingerdeee303e52009-11-23 22:44:49 +0100237 /*
Gertjan van Wingerdecea90e52010-02-13 20:55:47 +0100238 * SOC devices don't support MCU requests.
Gertjan van Wingerdeee303e52009-11-23 22:44:49 +0100239 */
Gertjan van Wingerdecea90e52010-02-13 20:55:47 +0100240 if (rt2x00_is_soc(rt2x00dev))
Gertjan van Wingerdeee303e52009-11-23 22:44:49 +0100241 return;
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100242
243 mutex_lock(&rt2x00dev->csr_mutex);
244
245 /*
246 * Wait until the MCU becomes available, afterwards we
247 * can safely write the new data into the register.
248 */
249 if (WAIT_FOR_MCU(rt2x00dev, &reg)) {
250 rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_OWNER, 1);
251 rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_CMD_TOKEN, token);
252 rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_ARG0, arg0);
253 rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_ARG1, arg1);
254 rt2800_register_write_lock(rt2x00dev, H2M_MAILBOX_CSR, reg);
255
256 reg = 0;
257 rt2x00_set_field32(&reg, HOST_CMD_CSR_HOST_COMMAND, command);
258 rt2800_register_write_lock(rt2x00dev, HOST_CMD_CSR, reg);
259 }
260
261 mutex_unlock(&rt2x00dev->csr_mutex);
262}
263EXPORT_SYMBOL_GPL(rt2800_mcu_request);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +0100264
Gertjan van Wingerde67a4c1e2009-12-30 11:36:32 +0100265int rt2800_wait_wpdma_ready(struct rt2x00_dev *rt2x00dev)
266{
267 unsigned int i;
268 u32 reg;
269
270 for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
271 rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
272 if (!rt2x00_get_field32(reg, WPDMA_GLO_CFG_TX_DMA_BUSY) &&
273 !rt2x00_get_field32(reg, WPDMA_GLO_CFG_RX_DMA_BUSY))
274 return 0;
275
276 msleep(1);
277 }
278
279 ERROR(rt2x00dev, "WPDMA TX/RX busy, aborting.\n");
280 return -EACCES;
281}
282EXPORT_SYMBOL_GPL(rt2800_wait_wpdma_ready);
283
Gertjan van Wingerde59679b92010-05-08 23:40:21 +0200284void rt2800_write_txwi(struct sk_buff *skb, struct txentry_desc *txdesc)
285{
286 __le32 *txwi = (__le32 *)(skb->data - TXWI_DESC_SIZE);
287 u32 word;
288
289 /*
290 * Initialize TX Info descriptor
291 */
292 rt2x00_desc_read(txwi, 0, &word);
293 rt2x00_set_field32(&word, TXWI_W0_FRAG,
294 test_bit(ENTRY_TXD_MORE_FRAG, &txdesc->flags));
295 rt2x00_set_field32(&word, TXWI_W0_MIMO_PS, 0);
296 rt2x00_set_field32(&word, TXWI_W0_CF_ACK, 0);
297 rt2x00_set_field32(&word, TXWI_W0_TS,
298 test_bit(ENTRY_TXD_REQ_TIMESTAMP, &txdesc->flags));
299 rt2x00_set_field32(&word, TXWI_W0_AMPDU,
300 test_bit(ENTRY_TXD_HT_AMPDU, &txdesc->flags));
301 rt2x00_set_field32(&word, TXWI_W0_MPDU_DENSITY, txdesc->mpdu_density);
302 rt2x00_set_field32(&word, TXWI_W0_TX_OP, txdesc->txop);
303 rt2x00_set_field32(&word, TXWI_W0_MCS, txdesc->mcs);
304 rt2x00_set_field32(&word, TXWI_W0_BW,
305 test_bit(ENTRY_TXD_HT_BW_40, &txdesc->flags));
306 rt2x00_set_field32(&word, TXWI_W0_SHORT_GI,
307 test_bit(ENTRY_TXD_HT_SHORT_GI, &txdesc->flags));
308 rt2x00_set_field32(&word, TXWI_W0_STBC, txdesc->stbc);
309 rt2x00_set_field32(&word, TXWI_W0_PHYMODE, txdesc->rate_mode);
310 rt2x00_desc_write(txwi, 0, word);
311
312 rt2x00_desc_read(txwi, 1, &word);
313 rt2x00_set_field32(&word, TXWI_W1_ACK,
314 test_bit(ENTRY_TXD_ACK, &txdesc->flags));
315 rt2x00_set_field32(&word, TXWI_W1_NSEQ,
316 test_bit(ENTRY_TXD_GENERATE_SEQ, &txdesc->flags));
317 rt2x00_set_field32(&word, TXWI_W1_BW_WIN_SIZE, txdesc->ba_size);
318 rt2x00_set_field32(&word, TXWI_W1_WIRELESS_CLI_ID,
319 test_bit(ENTRY_TXD_ENCRYPT, &txdesc->flags) ?
320 txdesc->key_idx : 0xff);
321 rt2x00_set_field32(&word, TXWI_W1_MPDU_TOTAL_BYTE_COUNT,
322 txdesc->length);
323 rt2x00_set_field32(&word, TXWI_W1_PACKETID, txdesc->queue + 1);
324 rt2x00_desc_write(txwi, 1, word);
325
326 /*
327 * Always write 0 to IV/EIV fields, hardware will insert the IV
328 * from the IVEIV register when TXD_W3_WIV is set to 0.
329 * When TXD_W3_WIV is set to 1 it will use the IV data
330 * from the descriptor. The TXWI_W1_WIRELESS_CLI_ID indicates which
331 * crypto entry in the registers should be used to encrypt the frame.
332 */
333 _rt2x00_desc_write(txwi, 2, 0 /* skbdesc->iv[0] */);
334 _rt2x00_desc_write(txwi, 3, 0 /* skbdesc->iv[1] */);
335}
336EXPORT_SYMBOL_GPL(rt2800_write_txwi);
337
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +0100338#ifdef CONFIG_RT2X00_LIB_DEBUGFS
339const struct rt2x00debug rt2800_rt2x00debug = {
340 .owner = THIS_MODULE,
341 .csr = {
342 .read = rt2800_register_read,
343 .write = rt2800_register_write,
344 .flags = RT2X00DEBUGFS_OFFSET,
345 .word_base = CSR_REG_BASE,
346 .word_size = sizeof(u32),
347 .word_count = CSR_REG_SIZE / sizeof(u32),
348 },
349 .eeprom = {
350 .read = rt2x00_eeprom_read,
351 .write = rt2x00_eeprom_write,
352 .word_base = EEPROM_BASE,
353 .word_size = sizeof(u16),
354 .word_count = EEPROM_SIZE / sizeof(u16),
355 },
356 .bbp = {
357 .read = rt2800_bbp_read,
358 .write = rt2800_bbp_write,
359 .word_base = BBP_BASE,
360 .word_size = sizeof(u8),
361 .word_count = BBP_SIZE / sizeof(u8),
362 },
363 .rf = {
364 .read = rt2x00_rf_read,
365 .write = rt2800_rf_write,
366 .word_base = RF_BASE,
367 .word_size = sizeof(u32),
368 .word_count = RF_SIZE / sizeof(u32),
369 },
370};
371EXPORT_SYMBOL_GPL(rt2800_rt2x00debug);
372#endif /* CONFIG_RT2X00_LIB_DEBUGFS */
373
374int rt2800_rfkill_poll(struct rt2x00_dev *rt2x00dev)
375{
376 u32 reg;
377
378 rt2800_register_read(rt2x00dev, GPIO_CTRL_CFG, &reg);
379 return rt2x00_get_field32(reg, GPIO_CTRL_CFG_BIT2);
380}
381EXPORT_SYMBOL_GPL(rt2800_rfkill_poll);
382
383#ifdef CONFIG_RT2X00_LIB_LEDS
384static void rt2800_brightness_set(struct led_classdev *led_cdev,
385 enum led_brightness brightness)
386{
387 struct rt2x00_led *led =
388 container_of(led_cdev, struct rt2x00_led, led_dev);
389 unsigned int enabled = brightness != LED_OFF;
390 unsigned int bg_mode =
391 (enabled && led->rt2x00dev->curr_band == IEEE80211_BAND_2GHZ);
392 unsigned int polarity =
393 rt2x00_get_field16(led->rt2x00dev->led_mcu_reg,
394 EEPROM_FREQ_LED_POLARITY);
395 unsigned int ledmode =
396 rt2x00_get_field16(led->rt2x00dev->led_mcu_reg,
397 EEPROM_FREQ_LED_MODE);
398
399 if (led->type == LED_TYPE_RADIO) {
400 rt2800_mcu_request(led->rt2x00dev, MCU_LED, 0xff, ledmode,
401 enabled ? 0x20 : 0);
402 } else if (led->type == LED_TYPE_ASSOC) {
403 rt2800_mcu_request(led->rt2x00dev, MCU_LED, 0xff, ledmode,
404 enabled ? (bg_mode ? 0x60 : 0xa0) : 0x20);
405 } else if (led->type == LED_TYPE_QUALITY) {
406 /*
407 * The brightness is divided into 6 levels (0 - 5),
408 * The specs tell us the following levels:
409 * 0, 1 ,3, 7, 15, 31
410 * to determine the level in a simple way we can simply
411 * work with bitshifting:
412 * (1 << level) - 1
413 */
414 rt2800_mcu_request(led->rt2x00dev, MCU_LED_STRENGTH, 0xff,
415 (1 << brightness / (LED_FULL / 6)) - 1,
416 polarity);
417 }
418}
419
420static int rt2800_blink_set(struct led_classdev *led_cdev,
421 unsigned long *delay_on, unsigned long *delay_off)
422{
423 struct rt2x00_led *led =
424 container_of(led_cdev, struct rt2x00_led, led_dev);
425 u32 reg;
426
427 rt2800_register_read(led->rt2x00dev, LED_CFG, &reg);
428 rt2x00_set_field32(&reg, LED_CFG_ON_PERIOD, *delay_on);
429 rt2x00_set_field32(&reg, LED_CFG_OFF_PERIOD, *delay_off);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +0100430 rt2800_register_write(led->rt2x00dev, LED_CFG, reg);
431
432 return 0;
433}
434
Gertjan van Wingerdeb3579d62009-12-30 11:36:34 +0100435static void rt2800_init_led(struct rt2x00_dev *rt2x00dev,
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +0100436 struct rt2x00_led *led, enum led_type type)
437{
438 led->rt2x00dev = rt2x00dev;
439 led->type = type;
440 led->led_dev.brightness_set = rt2800_brightness_set;
441 led->led_dev.blink_set = rt2800_blink_set;
442 led->flags = LED_INITIALIZED;
443}
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +0100444#endif /* CONFIG_RT2X00_LIB_LEDS */
445
446/*
447 * Configuration handlers.
448 */
449static void rt2800_config_wcid_attr(struct rt2x00_dev *rt2x00dev,
450 struct rt2x00lib_crypto *crypto,
451 struct ieee80211_key_conf *key)
452{
453 struct mac_wcid_entry wcid_entry;
454 struct mac_iveiv_entry iveiv_entry;
455 u32 offset;
456 u32 reg;
457
458 offset = MAC_WCID_ATTR_ENTRY(key->hw_key_idx);
459
460 rt2800_register_read(rt2x00dev, offset, &reg);
461 rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_KEYTAB,
462 !!(key->flags & IEEE80211_KEY_FLAG_PAIRWISE));
463 rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_CIPHER,
464 (crypto->cmd == SET_KEY) * crypto->cipher);
465 rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_BSS_IDX,
466 (crypto->cmd == SET_KEY) * crypto->bssidx);
467 rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_RX_WIUDF, crypto->cipher);
468 rt2800_register_write(rt2x00dev, offset, reg);
469
470 offset = MAC_IVEIV_ENTRY(key->hw_key_idx);
471
472 memset(&iveiv_entry, 0, sizeof(iveiv_entry));
473 if ((crypto->cipher == CIPHER_TKIP) ||
474 (crypto->cipher == CIPHER_TKIP_NO_MIC) ||
475 (crypto->cipher == CIPHER_AES))
476 iveiv_entry.iv[3] |= 0x20;
477 iveiv_entry.iv[3] |= key->keyidx << 6;
478 rt2800_register_multiwrite(rt2x00dev, offset,
479 &iveiv_entry, sizeof(iveiv_entry));
480
481 offset = MAC_WCID_ENTRY(key->hw_key_idx);
482
483 memset(&wcid_entry, 0, sizeof(wcid_entry));
484 if (crypto->cmd == SET_KEY)
485 memcpy(&wcid_entry, crypto->address, ETH_ALEN);
486 rt2800_register_multiwrite(rt2x00dev, offset,
487 &wcid_entry, sizeof(wcid_entry));
488}
489
490int rt2800_config_shared_key(struct rt2x00_dev *rt2x00dev,
491 struct rt2x00lib_crypto *crypto,
492 struct ieee80211_key_conf *key)
493{
494 struct hw_key_entry key_entry;
495 struct rt2x00_field32 field;
496 u32 offset;
497 u32 reg;
498
499 if (crypto->cmd == SET_KEY) {
500 key->hw_key_idx = (4 * crypto->bssidx) + key->keyidx;
501
502 memcpy(key_entry.key, crypto->key,
503 sizeof(key_entry.key));
504 memcpy(key_entry.tx_mic, crypto->tx_mic,
505 sizeof(key_entry.tx_mic));
506 memcpy(key_entry.rx_mic, crypto->rx_mic,
507 sizeof(key_entry.rx_mic));
508
509 offset = SHARED_KEY_ENTRY(key->hw_key_idx);
510 rt2800_register_multiwrite(rt2x00dev, offset,
511 &key_entry, sizeof(key_entry));
512 }
513
514 /*
515 * The cipher types are stored over multiple registers
516 * starting with SHARED_KEY_MODE_BASE each word will have
517 * 32 bits and contains the cipher types for 2 bssidx each.
518 * Using the correct defines correctly will cause overhead,
519 * so just calculate the correct offset.
520 */
521 field.bit_offset = 4 * (key->hw_key_idx % 8);
522 field.bit_mask = 0x7 << field.bit_offset;
523
524 offset = SHARED_KEY_MODE_ENTRY(key->hw_key_idx / 8);
525
526 rt2800_register_read(rt2x00dev, offset, &reg);
527 rt2x00_set_field32(&reg, field,
528 (crypto->cmd == SET_KEY) * crypto->cipher);
529 rt2800_register_write(rt2x00dev, offset, reg);
530
531 /*
532 * Update WCID information
533 */
534 rt2800_config_wcid_attr(rt2x00dev, crypto, key);
535
536 return 0;
537}
538EXPORT_SYMBOL_GPL(rt2800_config_shared_key);
539
540int rt2800_config_pairwise_key(struct rt2x00_dev *rt2x00dev,
541 struct rt2x00lib_crypto *crypto,
542 struct ieee80211_key_conf *key)
543{
544 struct hw_key_entry key_entry;
545 u32 offset;
546
547 if (crypto->cmd == SET_KEY) {
548 /*
549 * 1 pairwise key is possible per AID, this means that the AID
550 * equals our hw_key_idx. Make sure the WCID starts _after_ the
551 * last possible shared key entry.
552 */
553 if (crypto->aid > (256 - 32))
554 return -ENOSPC;
555
556 key->hw_key_idx = 32 + crypto->aid;
557
558 memcpy(key_entry.key, crypto->key,
559 sizeof(key_entry.key));
560 memcpy(key_entry.tx_mic, crypto->tx_mic,
561 sizeof(key_entry.tx_mic));
562 memcpy(key_entry.rx_mic, crypto->rx_mic,
563 sizeof(key_entry.rx_mic));
564
565 offset = PAIRWISE_KEY_ENTRY(key->hw_key_idx);
566 rt2800_register_multiwrite(rt2x00dev, offset,
567 &key_entry, sizeof(key_entry));
568 }
569
570 /*
571 * Update WCID information
572 */
573 rt2800_config_wcid_attr(rt2x00dev, crypto, key);
574
575 return 0;
576}
577EXPORT_SYMBOL_GPL(rt2800_config_pairwise_key);
578
579void rt2800_config_filter(struct rt2x00_dev *rt2x00dev,
580 const unsigned int filter_flags)
581{
582 u32 reg;
583
584 /*
585 * Start configuration steps.
586 * Note that the version error will always be dropped
587 * and broadcast frames will always be accepted since
588 * there is no filter for it at this time.
589 */
590 rt2800_register_read(rt2x00dev, RX_FILTER_CFG, &reg);
591 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CRC_ERROR,
592 !(filter_flags & FIF_FCSFAIL));
593 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_PHY_ERROR,
594 !(filter_flags & FIF_PLCPFAIL));
595 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_NOT_TO_ME,
596 !(filter_flags & FIF_PROMISC_IN_BSS));
597 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_NOT_MY_BSSD, 0);
598 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_VER_ERROR, 1);
599 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_MULTICAST,
600 !(filter_flags & FIF_ALLMULTI));
601 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BROADCAST, 0);
602 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_DUPLICATE, 1);
603 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CF_END_ACK,
604 !(filter_flags & FIF_CONTROL));
605 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CF_END,
606 !(filter_flags & FIF_CONTROL));
607 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_ACK,
608 !(filter_flags & FIF_CONTROL));
609 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CTS,
610 !(filter_flags & FIF_CONTROL));
611 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_RTS,
612 !(filter_flags & FIF_CONTROL));
613 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_PSPOLL,
614 !(filter_flags & FIF_PSPOLL));
615 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BA, 1);
616 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BAR, 0);
617 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CNTL,
618 !(filter_flags & FIF_CONTROL));
619 rt2800_register_write(rt2x00dev, RX_FILTER_CFG, reg);
620}
621EXPORT_SYMBOL_GPL(rt2800_config_filter);
622
623void rt2800_config_intf(struct rt2x00_dev *rt2x00dev, struct rt2x00_intf *intf,
624 struct rt2x00intf_conf *conf, const unsigned int flags)
625{
626 unsigned int beacon_base;
627 u32 reg;
628
629 if (flags & CONFIG_UPDATE_TYPE) {
630 /*
631 * Clear current synchronisation setup.
632 * For the Beacon base registers we only need to clear
633 * the first byte since that byte contains the VALID and OWNER
634 * bits which (when set to 0) will invalidate the entire beacon.
635 */
636 beacon_base = HW_BEACON_OFFSET(intf->beacon->entry_idx);
637 rt2800_register_write(rt2x00dev, beacon_base, 0);
638
639 /*
640 * Enable synchronisation.
641 */
642 rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
643 rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_TICKING, 1);
644 rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_SYNC, conf->sync);
Josef Bacik6a62e5ef2009-11-15 21:33:18 -0500645 rt2x00_set_field32(&reg, BCN_TIME_CFG_TBTT_ENABLE,
646 (conf->sync == TSF_SYNC_BEACON));
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +0100647 rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
648 }
649
650 if (flags & CONFIG_UPDATE_MAC) {
651 reg = le32_to_cpu(conf->mac[1]);
652 rt2x00_set_field32(&reg, MAC_ADDR_DW1_UNICAST_TO_ME_MASK, 0xff);
653 conf->mac[1] = cpu_to_le32(reg);
654
655 rt2800_register_multiwrite(rt2x00dev, MAC_ADDR_DW0,
656 conf->mac, sizeof(conf->mac));
657 }
658
659 if (flags & CONFIG_UPDATE_BSSID) {
660 reg = le32_to_cpu(conf->bssid[1]);
661 rt2x00_set_field32(&reg, MAC_BSSID_DW1_BSS_ID_MASK, 0);
662 rt2x00_set_field32(&reg, MAC_BSSID_DW1_BSS_BCN_NUM, 0);
663 conf->bssid[1] = cpu_to_le32(reg);
664
665 rt2800_register_multiwrite(rt2x00dev, MAC_BSSID_DW0,
666 conf->bssid, sizeof(conf->bssid));
667 }
668}
669EXPORT_SYMBOL_GPL(rt2800_config_intf);
670
671void rt2800_config_erp(struct rt2x00_dev *rt2x00dev, struct rt2x00lib_erp *erp)
672{
673 u32 reg;
674
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +0100675 rt2800_register_read(rt2x00dev, AUTO_RSP_CFG, &reg);
676 rt2x00_set_field32(&reg, AUTO_RSP_CFG_BAC_ACK_POLICY,
677 !!erp->short_preamble);
678 rt2x00_set_field32(&reg, AUTO_RSP_CFG_AR_PREAMBLE,
679 !!erp->short_preamble);
680 rt2800_register_write(rt2x00dev, AUTO_RSP_CFG, reg);
681
682 rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
683 rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_CTRL,
684 erp->cts_protection ? 2 : 0);
685 rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
686
687 rt2800_register_write(rt2x00dev, LEGACY_BASIC_RATE,
688 erp->basic_rates);
689 rt2800_register_write(rt2x00dev, HT_BASIC_RATE, 0x00008003);
690
691 rt2800_register_read(rt2x00dev, BKOFF_SLOT_CFG, &reg);
692 rt2x00_set_field32(&reg, BKOFF_SLOT_CFG_SLOT_TIME, erp->slot_time);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +0100693 rt2800_register_write(rt2x00dev, BKOFF_SLOT_CFG, reg);
694
695 rt2800_register_read(rt2x00dev, XIFS_TIME_CFG, &reg);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +0100696 rt2x00_set_field32(&reg, XIFS_TIME_CFG_EIFS, erp->eifs);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +0100697 rt2800_register_write(rt2x00dev, XIFS_TIME_CFG, reg);
698
699 rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
700 rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_INTERVAL,
701 erp->beacon_int * 16);
702 rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
703}
704EXPORT_SYMBOL_GPL(rt2800_config_erp);
705
706void rt2800_config_ant(struct rt2x00_dev *rt2x00dev, struct antenna_setup *ant)
707{
708 u8 r1;
709 u8 r3;
710
711 rt2800_bbp_read(rt2x00dev, 1, &r1);
712 rt2800_bbp_read(rt2x00dev, 3, &r3);
713
714 /*
715 * Configure the TX antenna.
716 */
717 switch ((int)ant->tx) {
718 case 1:
719 rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 0);
Gertjan van Wingerdecea90e52010-02-13 20:55:47 +0100720 if (rt2x00_is_pci(rt2x00dev) || rt2x00_is_soc(rt2x00dev))
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +0100721 rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 0);
722 break;
723 case 2:
724 rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 2);
725 break;
726 case 3:
727 /* Do nothing */
728 break;
729 }
730
731 /*
732 * Configure the RX antenna.
733 */
734 switch ((int)ant->rx) {
735 case 1:
736 rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 0);
737 break;
738 case 2:
739 rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 1);
740 break;
741 case 3:
742 rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 2);
743 break;
744 }
745
746 rt2800_bbp_write(rt2x00dev, 3, r3);
747 rt2800_bbp_write(rt2x00dev, 1, r1);
748}
749EXPORT_SYMBOL_GPL(rt2800_config_ant);
750
751static void rt2800_config_lna_gain(struct rt2x00_dev *rt2x00dev,
752 struct rt2x00lib_conf *libconf)
753{
754 u16 eeprom;
755 short lna_gain;
756
757 if (libconf->rf.channel <= 14) {
758 rt2x00_eeprom_read(rt2x00dev, EEPROM_LNA, &eeprom);
759 lna_gain = rt2x00_get_field16(eeprom, EEPROM_LNA_BG);
760 } else if (libconf->rf.channel <= 64) {
761 rt2x00_eeprom_read(rt2x00dev, EEPROM_LNA, &eeprom);
762 lna_gain = rt2x00_get_field16(eeprom, EEPROM_LNA_A0);
763 } else if (libconf->rf.channel <= 128) {
764 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG2, &eeprom);
765 lna_gain = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG2_LNA_A1);
766 } else {
767 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A2, &eeprom);
768 lna_gain = rt2x00_get_field16(eeprom, EEPROM_RSSI_A2_LNA_A2);
769 }
770
771 rt2x00dev->lna_gain = lna_gain;
772}
773
Gertjan van Wingerde06855ef2010-04-11 14:31:07 +0200774static void rt2800_config_channel_rf2xxx(struct rt2x00_dev *rt2x00dev,
775 struct ieee80211_conf *conf,
776 struct rf_channel *rf,
777 struct channel_info *info)
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +0100778{
779 rt2x00_set_field32(&rf->rf4, RF4_FREQ_OFFSET, rt2x00dev->freq_offset);
780
781 if (rt2x00dev->default_ant.tx == 1)
782 rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_TX1, 1);
783
784 if (rt2x00dev->default_ant.rx == 1) {
785 rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX1, 1);
786 rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX2, 1);
787 } else if (rt2x00dev->default_ant.rx == 2)
788 rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX2, 1);
789
790 if (rf->channel > 14) {
791 /*
792 * When TX power is below 0, we should increase it by 7 to
793 * make it a positive value (Minumum value is -7).
794 * However this means that values between 0 and 7 have
795 * double meaning, and we should set a 7DBm boost flag.
796 */
797 rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_A_7DBM_BOOST,
798 (info->tx_power1 >= 0));
799
800 if (info->tx_power1 < 0)
801 info->tx_power1 += 7;
802
803 rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_A,
804 TXPOWER_A_TO_DEV(info->tx_power1));
805
806 rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_A_7DBM_BOOST,
807 (info->tx_power2 >= 0));
808
809 if (info->tx_power2 < 0)
810 info->tx_power2 += 7;
811
812 rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_A,
813 TXPOWER_A_TO_DEV(info->tx_power2));
814 } else {
815 rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_G,
816 TXPOWER_G_TO_DEV(info->tx_power1));
817 rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_G,
818 TXPOWER_G_TO_DEV(info->tx_power2));
819 }
820
821 rt2x00_set_field32(&rf->rf4, RF4_HT40, conf_is_ht40(conf));
822
823 rt2800_rf_write(rt2x00dev, 1, rf->rf1);
824 rt2800_rf_write(rt2x00dev, 2, rf->rf2);
825 rt2800_rf_write(rt2x00dev, 3, rf->rf3 & ~0x00000004);
826 rt2800_rf_write(rt2x00dev, 4, rf->rf4);
827
828 udelay(200);
829
830 rt2800_rf_write(rt2x00dev, 1, rf->rf1);
831 rt2800_rf_write(rt2x00dev, 2, rf->rf2);
832 rt2800_rf_write(rt2x00dev, 3, rf->rf3 | 0x00000004);
833 rt2800_rf_write(rt2x00dev, 4, rf->rf4);
834
835 udelay(200);
836
837 rt2800_rf_write(rt2x00dev, 1, rf->rf1);
838 rt2800_rf_write(rt2x00dev, 2, rf->rf2);
839 rt2800_rf_write(rt2x00dev, 3, rf->rf3 & ~0x00000004);
840 rt2800_rf_write(rt2x00dev, 4, rf->rf4);
841}
842
Gertjan van Wingerde06855ef2010-04-11 14:31:07 +0200843static void rt2800_config_channel_rf3xxx(struct rt2x00_dev *rt2x00dev,
844 struct ieee80211_conf *conf,
845 struct rf_channel *rf,
846 struct channel_info *info)
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +0100847{
848 u8 rfcsr;
849
850 rt2800_rfcsr_write(rt2x00dev, 2, rf->rf1);
Gertjan van Wingerde41a26172009-11-09 22:59:04 +0100851 rt2800_rfcsr_write(rt2x00dev, 3, rf->rf3);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +0100852
853 rt2800_rfcsr_read(rt2x00dev, 6, &rfcsr);
Gertjan van Wingerdefab799c2010-04-11 14:31:08 +0200854 rt2x00_set_field8(&rfcsr, RFCSR6_R1, rf->rf2);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +0100855 rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
856
857 rt2800_rfcsr_read(rt2x00dev, 12, &rfcsr);
858 rt2x00_set_field8(&rfcsr, RFCSR12_TX_POWER,
859 TXPOWER_G_TO_DEV(info->tx_power1));
860 rt2800_rfcsr_write(rt2x00dev, 12, rfcsr);
861
Helmut Schaa5a673962010-04-23 15:54:43 +0200862 rt2800_rfcsr_read(rt2x00dev, 13, &rfcsr);
863 rt2x00_set_field8(&rfcsr, RFCSR13_TX_POWER,
864 TXPOWER_G_TO_DEV(info->tx_power2));
865 rt2800_rfcsr_write(rt2x00dev, 13, rfcsr);
866
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +0100867 rt2800_rfcsr_read(rt2x00dev, 23, &rfcsr);
868 rt2x00_set_field8(&rfcsr, RFCSR23_FREQ_OFFSET, rt2x00dev->freq_offset);
869 rt2800_rfcsr_write(rt2x00dev, 23, rfcsr);
870
871 rt2800_rfcsr_write(rt2x00dev, 24,
872 rt2x00dev->calibration[conf_is_ht40(conf)]);
873
Gertjan van Wingerde71976902010-03-24 21:42:36 +0100874 rt2800_rfcsr_read(rt2x00dev, 7, &rfcsr);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +0100875 rt2x00_set_field8(&rfcsr, RFCSR7_RF_TUNING, 1);
Gertjan van Wingerde71976902010-03-24 21:42:36 +0100876 rt2800_rfcsr_write(rt2x00dev, 7, rfcsr);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +0100877}
878
879static void rt2800_config_channel(struct rt2x00_dev *rt2x00dev,
880 struct ieee80211_conf *conf,
881 struct rf_channel *rf,
882 struct channel_info *info)
883{
884 u32 reg;
885 unsigned int tx_pin;
886 u8 bbp;
887
Gertjan van Wingerde06855ef2010-04-11 14:31:07 +0200888 if (rt2x00_rf(rt2x00dev, RF2020) ||
889 rt2x00_rf(rt2x00dev, RF3020) ||
890 rt2x00_rf(rt2x00dev, RF3021) ||
891 rt2x00_rf(rt2x00dev, RF3022))
892 rt2800_config_channel_rf3xxx(rt2x00dev, conf, rf, info);
Gertjan van Wingerdefa6f6322009-11-09 22:59:58 +0100893 else
Gertjan van Wingerde06855ef2010-04-11 14:31:07 +0200894 rt2800_config_channel_rf2xxx(rt2x00dev, conf, rf, info);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +0100895
896 /*
897 * Change BBP settings
898 */
899 rt2800_bbp_write(rt2x00dev, 62, 0x37 - rt2x00dev->lna_gain);
900 rt2800_bbp_write(rt2x00dev, 63, 0x37 - rt2x00dev->lna_gain);
901 rt2800_bbp_write(rt2x00dev, 64, 0x37 - rt2x00dev->lna_gain);
902 rt2800_bbp_write(rt2x00dev, 86, 0);
903
904 if (rf->channel <= 14) {
905 if (test_bit(CONFIG_EXTERNAL_LNA_BG, &rt2x00dev->flags)) {
906 rt2800_bbp_write(rt2x00dev, 82, 0x62);
907 rt2800_bbp_write(rt2x00dev, 75, 0x46);
908 } else {
909 rt2800_bbp_write(rt2x00dev, 82, 0x84);
910 rt2800_bbp_write(rt2x00dev, 75, 0x50);
911 }
912 } else {
913 rt2800_bbp_write(rt2x00dev, 82, 0xf2);
914
915 if (test_bit(CONFIG_EXTERNAL_LNA_A, &rt2x00dev->flags))
916 rt2800_bbp_write(rt2x00dev, 75, 0x46);
917 else
918 rt2800_bbp_write(rt2x00dev, 75, 0x50);
919 }
920
921 rt2800_register_read(rt2x00dev, TX_BAND_CFG, &reg);
Gertjan van Wingerdea21ee722010-05-03 22:43:04 +0200922 rt2x00_set_field32(&reg, TX_BAND_CFG_HT40_MINUS, conf_is_ht40_minus(conf));
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +0100923 rt2x00_set_field32(&reg, TX_BAND_CFG_A, rf->channel > 14);
924 rt2x00_set_field32(&reg, TX_BAND_CFG_BG, rf->channel <= 14);
925 rt2800_register_write(rt2x00dev, TX_BAND_CFG, reg);
926
927 tx_pin = 0;
928
929 /* Turn on unused PA or LNA when not using 1T or 1R */
930 if (rt2x00dev->default_ant.tx != 1) {
931 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A1_EN, 1);
932 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G1_EN, 1);
933 }
934
935 /* Turn on unused PA or LNA when not using 1T or 1R */
936 if (rt2x00dev->default_ant.rx != 1) {
937 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_A1_EN, 1);
938 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_G1_EN, 1);
939 }
940
941 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_A0_EN, 1);
942 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_G0_EN, 1);
943 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_RFTR_EN, 1);
944 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_TRSW_EN, 1);
945 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G0_EN, rf->channel <= 14);
946 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A0_EN, rf->channel > 14);
947
948 rt2800_register_write(rt2x00dev, TX_PIN_CFG, tx_pin);
949
950 rt2800_bbp_read(rt2x00dev, 4, &bbp);
951 rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 2 * conf_is_ht40(conf));
952 rt2800_bbp_write(rt2x00dev, 4, bbp);
953
954 rt2800_bbp_read(rt2x00dev, 3, &bbp);
Gertjan van Wingerdea21ee722010-05-03 22:43:04 +0200955 rt2x00_set_field8(&bbp, BBP3_HT40_MINUS, conf_is_ht40_minus(conf));
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +0100956 rt2800_bbp_write(rt2x00dev, 3, bbp);
957
Gertjan van Wingerde8d0c9b62010-04-11 14:31:10 +0200958 if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860C)) {
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +0100959 if (conf_is_ht40(conf)) {
960 rt2800_bbp_write(rt2x00dev, 69, 0x1a);
961 rt2800_bbp_write(rt2x00dev, 70, 0x0a);
962 rt2800_bbp_write(rt2x00dev, 73, 0x16);
963 } else {
964 rt2800_bbp_write(rt2x00dev, 69, 0x16);
965 rt2800_bbp_write(rt2x00dev, 70, 0x08);
966 rt2800_bbp_write(rt2x00dev, 73, 0x11);
967 }
968 }
969
970 msleep(1);
971}
972
973static void rt2800_config_txpower(struct rt2x00_dev *rt2x00dev,
974 const int txpower)
975{
976 u32 reg;
977 u32 value = TXPOWER_G_TO_DEV(txpower);
978 u8 r1;
979
980 rt2800_bbp_read(rt2x00dev, 1, &r1);
981 rt2x00_set_field8(&reg, BBP1_TX_POWER, 0);
982 rt2800_bbp_write(rt2x00dev, 1, r1);
983
984 rt2800_register_read(rt2x00dev, TX_PWR_CFG_0, &reg);
985 rt2x00_set_field32(&reg, TX_PWR_CFG_0_1MBS, value);
986 rt2x00_set_field32(&reg, TX_PWR_CFG_0_2MBS, value);
987 rt2x00_set_field32(&reg, TX_PWR_CFG_0_55MBS, value);
988 rt2x00_set_field32(&reg, TX_PWR_CFG_0_11MBS, value);
989 rt2x00_set_field32(&reg, TX_PWR_CFG_0_6MBS, value);
990 rt2x00_set_field32(&reg, TX_PWR_CFG_0_9MBS, value);
991 rt2x00_set_field32(&reg, TX_PWR_CFG_0_12MBS, value);
992 rt2x00_set_field32(&reg, TX_PWR_CFG_0_18MBS, value);
993 rt2800_register_write(rt2x00dev, TX_PWR_CFG_0, reg);
994
995 rt2800_register_read(rt2x00dev, TX_PWR_CFG_1, &reg);
996 rt2x00_set_field32(&reg, TX_PWR_CFG_1_24MBS, value);
997 rt2x00_set_field32(&reg, TX_PWR_CFG_1_36MBS, value);
998 rt2x00_set_field32(&reg, TX_PWR_CFG_1_48MBS, value);
999 rt2x00_set_field32(&reg, TX_PWR_CFG_1_54MBS, value);
1000 rt2x00_set_field32(&reg, TX_PWR_CFG_1_MCS0, value);
1001 rt2x00_set_field32(&reg, TX_PWR_CFG_1_MCS1, value);
1002 rt2x00_set_field32(&reg, TX_PWR_CFG_1_MCS2, value);
1003 rt2x00_set_field32(&reg, TX_PWR_CFG_1_MCS3, value);
1004 rt2800_register_write(rt2x00dev, TX_PWR_CFG_1, reg);
1005
1006 rt2800_register_read(rt2x00dev, TX_PWR_CFG_2, &reg);
1007 rt2x00_set_field32(&reg, TX_PWR_CFG_2_MCS4, value);
1008 rt2x00_set_field32(&reg, TX_PWR_CFG_2_MCS5, value);
1009 rt2x00_set_field32(&reg, TX_PWR_CFG_2_MCS6, value);
1010 rt2x00_set_field32(&reg, TX_PWR_CFG_2_MCS7, value);
1011 rt2x00_set_field32(&reg, TX_PWR_CFG_2_MCS8, value);
1012 rt2x00_set_field32(&reg, TX_PWR_CFG_2_MCS9, value);
1013 rt2x00_set_field32(&reg, TX_PWR_CFG_2_MCS10, value);
1014 rt2x00_set_field32(&reg, TX_PWR_CFG_2_MCS11, value);
1015 rt2800_register_write(rt2x00dev, TX_PWR_CFG_2, reg);
1016
1017 rt2800_register_read(rt2x00dev, TX_PWR_CFG_3, &reg);
1018 rt2x00_set_field32(&reg, TX_PWR_CFG_3_MCS12, value);
1019 rt2x00_set_field32(&reg, TX_PWR_CFG_3_MCS13, value);
1020 rt2x00_set_field32(&reg, TX_PWR_CFG_3_MCS14, value);
1021 rt2x00_set_field32(&reg, TX_PWR_CFG_3_MCS15, value);
1022 rt2x00_set_field32(&reg, TX_PWR_CFG_3_UKNOWN1, value);
1023 rt2x00_set_field32(&reg, TX_PWR_CFG_3_UKNOWN2, value);
1024 rt2x00_set_field32(&reg, TX_PWR_CFG_3_UKNOWN3, value);
1025 rt2x00_set_field32(&reg, TX_PWR_CFG_3_UKNOWN4, value);
1026 rt2800_register_write(rt2x00dev, TX_PWR_CFG_3, reg);
1027
1028 rt2800_register_read(rt2x00dev, TX_PWR_CFG_4, &reg);
1029 rt2x00_set_field32(&reg, TX_PWR_CFG_4_UKNOWN5, value);
1030 rt2x00_set_field32(&reg, TX_PWR_CFG_4_UKNOWN6, value);
1031 rt2x00_set_field32(&reg, TX_PWR_CFG_4_UKNOWN7, value);
1032 rt2x00_set_field32(&reg, TX_PWR_CFG_4_UKNOWN8, value);
1033 rt2800_register_write(rt2x00dev, TX_PWR_CFG_4, reg);
1034}
1035
1036static void rt2800_config_retry_limit(struct rt2x00_dev *rt2x00dev,
1037 struct rt2x00lib_conf *libconf)
1038{
1039 u32 reg;
1040
1041 rt2800_register_read(rt2x00dev, TX_RTY_CFG, &reg);
1042 rt2x00_set_field32(&reg, TX_RTY_CFG_SHORT_RTY_LIMIT,
1043 libconf->conf->short_frame_max_tx_count);
1044 rt2x00_set_field32(&reg, TX_RTY_CFG_LONG_RTY_LIMIT,
1045 libconf->conf->long_frame_max_tx_count);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001046 rt2800_register_write(rt2x00dev, TX_RTY_CFG, reg);
1047}
1048
1049static void rt2800_config_ps(struct rt2x00_dev *rt2x00dev,
1050 struct rt2x00lib_conf *libconf)
1051{
1052 enum dev_state state =
1053 (libconf->conf->flags & IEEE80211_CONF_PS) ?
1054 STATE_SLEEP : STATE_AWAKE;
1055 u32 reg;
1056
1057 if (state == STATE_SLEEP) {
1058 rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, 0);
1059
1060 rt2800_register_read(rt2x00dev, AUTOWAKEUP_CFG, &reg);
1061 rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTO_LEAD_TIME, 5);
1062 rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_TBCN_BEFORE_WAKE,
1063 libconf->conf->listen_interval - 1);
1064 rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTOWAKE, 1);
1065 rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, reg);
1066
1067 rt2x00dev->ops->lib->set_device_state(rt2x00dev, state);
1068 } else {
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001069 rt2800_register_read(rt2x00dev, AUTOWAKEUP_CFG, &reg);
1070 rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTO_LEAD_TIME, 0);
1071 rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_TBCN_BEFORE_WAKE, 0);
1072 rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTOWAKE, 0);
1073 rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, reg);
Gertjan van Wingerde57318582010-03-30 23:50:23 +02001074
1075 rt2x00dev->ops->lib->set_device_state(rt2x00dev, state);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001076 }
1077}
1078
1079void rt2800_config(struct rt2x00_dev *rt2x00dev,
1080 struct rt2x00lib_conf *libconf,
1081 const unsigned int flags)
1082{
1083 /* Always recalculate LNA gain before changing configuration */
1084 rt2800_config_lna_gain(rt2x00dev, libconf);
1085
1086 if (flags & IEEE80211_CONF_CHANGE_CHANNEL)
1087 rt2800_config_channel(rt2x00dev, libconf->conf,
1088 &libconf->rf, &libconf->channel);
1089 if (flags & IEEE80211_CONF_CHANGE_POWER)
1090 rt2800_config_txpower(rt2x00dev, libconf->conf->power_level);
1091 if (flags & IEEE80211_CONF_CHANGE_RETRY_LIMITS)
1092 rt2800_config_retry_limit(rt2x00dev, libconf);
1093 if (flags & IEEE80211_CONF_CHANGE_PS)
1094 rt2800_config_ps(rt2x00dev, libconf);
1095}
1096EXPORT_SYMBOL_GPL(rt2800_config);
1097
1098/*
1099 * Link tuning
1100 */
1101void rt2800_link_stats(struct rt2x00_dev *rt2x00dev, struct link_qual *qual)
1102{
1103 u32 reg;
1104
1105 /*
1106 * Update FCS error count from register.
1107 */
1108 rt2800_register_read(rt2x00dev, RX_STA_CNT0, &reg);
1109 qual->rx_failed = rt2x00_get_field32(reg, RX_STA_CNT0_CRC_ERR);
1110}
1111EXPORT_SYMBOL_GPL(rt2800_link_stats);
1112
1113static u8 rt2800_get_default_vgc(struct rt2x00_dev *rt2x00dev)
1114{
1115 if (rt2x00dev->curr_band == IEEE80211_BAND_2GHZ) {
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02001116 if (rt2x00_rt(rt2x00dev, RT3070) ||
Gertjan van Wingerde64522952010-04-11 14:31:14 +02001117 rt2x00_rt(rt2x00dev, RT3071) ||
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02001118 rt2x00_rt(rt2x00dev, RT3090) ||
1119 rt2x00_rt(rt2x00dev, RT3390))
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001120 return 0x1c + (2 * rt2x00dev->lna_gain);
1121 else
1122 return 0x2e + rt2x00dev->lna_gain;
1123 }
1124
1125 if (!test_bit(CONFIG_CHANNEL_HT40, &rt2x00dev->flags))
1126 return 0x32 + (rt2x00dev->lna_gain * 5) / 3;
1127 else
1128 return 0x3a + (rt2x00dev->lna_gain * 5) / 3;
1129}
1130
1131static inline void rt2800_set_vgc(struct rt2x00_dev *rt2x00dev,
1132 struct link_qual *qual, u8 vgc_level)
1133{
1134 if (qual->vgc_level != vgc_level) {
1135 rt2800_bbp_write(rt2x00dev, 66, vgc_level);
1136 qual->vgc_level = vgc_level;
1137 qual->vgc_level_reg = vgc_level;
1138 }
1139}
1140
1141void rt2800_reset_tuner(struct rt2x00_dev *rt2x00dev, struct link_qual *qual)
1142{
1143 rt2800_set_vgc(rt2x00dev, qual, rt2800_get_default_vgc(rt2x00dev));
1144}
1145EXPORT_SYMBOL_GPL(rt2800_reset_tuner);
1146
1147void rt2800_link_tuner(struct rt2x00_dev *rt2x00dev, struct link_qual *qual,
1148 const u32 count)
1149{
Gertjan van Wingerde8d0c9b62010-04-11 14:31:10 +02001150 if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860C))
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001151 return;
1152
1153 /*
1154 * When RSSI is better then -80 increase VGC level with 0x10
1155 */
1156 rt2800_set_vgc(rt2x00dev, qual,
1157 rt2800_get_default_vgc(rt2x00dev) +
1158 ((qual->rssi > -80) * 0x10));
1159}
1160EXPORT_SYMBOL_GPL(rt2800_link_tuner);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001161
1162/*
1163 * Initialization functions.
1164 */
1165int rt2800_init_registers(struct rt2x00_dev *rt2x00dev)
1166{
1167 u32 reg;
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02001168 u16 eeprom;
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001169 unsigned int i;
1170
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02001171 rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
1172 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 0);
1173 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_DMA_BUSY, 0);
1174 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 0);
1175 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_DMA_BUSY, 0);
1176 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 1);
1177 rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
1178
Gertjan van Wingerdecea90e52010-02-13 20:55:47 +01001179 if (rt2x00_is_usb(rt2x00dev)) {
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001180 /*
Thadeu Lima de Souza Cascardo235faf92009-11-12 20:04:52 +01001181 * Wait until BBP and RF are ready.
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001182 */
1183 for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
1184 rt2800_register_read(rt2x00dev, MAC_CSR0, &reg);
1185 if (reg && reg != ~0)
1186 break;
1187 msleep(1);
1188 }
1189
1190 if (i == REGISTER_BUSY_COUNT) {
1191 ERROR(rt2x00dev, "Unstable hardware.\n");
1192 return -EBUSY;
1193 }
1194
1195 rt2800_register_read(rt2x00dev, PBF_SYS_CTRL, &reg);
1196 rt2800_register_write(rt2x00dev, PBF_SYS_CTRL,
1197 reg & ~0x00002000);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02001198 } else if (rt2x00_is_pci(rt2x00dev) || rt2x00_is_soc(rt2x00dev)) {
1199 /*
1200 * Reset DMA indexes
1201 */
1202 rt2800_register_read(rt2x00dev, WPDMA_RST_IDX, &reg);
1203 rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX0, 1);
1204 rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX1, 1);
1205 rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX2, 1);
1206 rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX3, 1);
1207 rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX4, 1);
1208 rt2x00_set_field32(&reg, WPDMA_RST_IDX_DTX_IDX5, 1);
1209 rt2x00_set_field32(&reg, WPDMA_RST_IDX_DRX_IDX0, 1);
1210 rt2800_register_write(rt2x00dev, WPDMA_RST_IDX, reg);
1211
1212 rt2800_register_write(rt2x00dev, PBF_SYS_CTRL, 0x00000e1f);
1213 rt2800_register_write(rt2x00dev, PBF_SYS_CTRL, 0x00000e00);
1214
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001215 rt2800_register_write(rt2x00dev, PWR_PIN_CFG, 0x00000003);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02001216 }
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001217
1218 rt2800_register_read(rt2x00dev, MAC_SYS_CTRL, &reg);
1219 rt2x00_set_field32(&reg, MAC_SYS_CTRL_RESET_CSR, 1);
1220 rt2x00_set_field32(&reg, MAC_SYS_CTRL_RESET_BBP, 1);
1221 rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, reg);
1222
Gertjan van Wingerdecea90e52010-02-13 20:55:47 +01001223 if (rt2x00_is_usb(rt2x00dev)) {
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001224 rt2800_register_write(rt2x00dev, USB_DMA_CFG, 0x00000000);
Gertjan van Wingerdeac394912009-12-23 00:03:23 +01001225#if defined(CONFIG_RT2X00_LIB_USB) || defined(CONFIG_RT2X00_LIB_USB_MODULE)
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001226 rt2x00usb_vendor_request_sw(rt2x00dev, USB_DEVICE_MODE, 0,
1227 USB_MODE_RESET, REGISTER_TIMEOUT);
1228#endif
1229 }
1230
1231 rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, 0x00000000);
1232
1233 rt2800_register_read(rt2x00dev, BCN_OFFSET0, &reg);
1234 rt2x00_set_field32(&reg, BCN_OFFSET0_BCN0, 0xe0); /* 0x3800 */
1235 rt2x00_set_field32(&reg, BCN_OFFSET0_BCN1, 0xe8); /* 0x3a00 */
1236 rt2x00_set_field32(&reg, BCN_OFFSET0_BCN2, 0xf0); /* 0x3c00 */
1237 rt2x00_set_field32(&reg, BCN_OFFSET0_BCN3, 0xf8); /* 0x3e00 */
1238 rt2800_register_write(rt2x00dev, BCN_OFFSET0, reg);
1239
1240 rt2800_register_read(rt2x00dev, BCN_OFFSET1, &reg);
1241 rt2x00_set_field32(&reg, BCN_OFFSET1_BCN4, 0xc8); /* 0x3200 */
1242 rt2x00_set_field32(&reg, BCN_OFFSET1_BCN5, 0xd0); /* 0x3400 */
1243 rt2x00_set_field32(&reg, BCN_OFFSET1_BCN6, 0x77); /* 0x1dc0 */
1244 rt2x00_set_field32(&reg, BCN_OFFSET1_BCN7, 0x6f); /* 0x1bc0 */
1245 rt2800_register_write(rt2x00dev, BCN_OFFSET1, reg);
1246
1247 rt2800_register_write(rt2x00dev, LEGACY_BASIC_RATE, 0x0000013f);
1248 rt2800_register_write(rt2x00dev, HT_BASIC_RATE, 0x00008003);
1249
1250 rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, 0x00000000);
1251
1252 rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
1253 rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_INTERVAL, 0);
1254 rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_TICKING, 0);
1255 rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_SYNC, 0);
1256 rt2x00_set_field32(&reg, BCN_TIME_CFG_TBTT_ENABLE, 0);
1257 rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 0);
1258 rt2x00_set_field32(&reg, BCN_TIME_CFG_TX_TIME_COMPENSATE, 0);
1259 rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
1260
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02001261 rt2800_config_filter(rt2x00dev, FIF_ALLMULTI);
1262
1263 rt2800_register_read(rt2x00dev, BKOFF_SLOT_CFG, &reg);
1264 rt2x00_set_field32(&reg, BKOFF_SLOT_CFG_SLOT_TIME, 9);
1265 rt2x00_set_field32(&reg, BKOFF_SLOT_CFG_CC_DELAY_TIME, 2);
1266 rt2800_register_write(rt2x00dev, BKOFF_SLOT_CFG, reg);
1267
Gertjan van Wingerde64522952010-04-11 14:31:14 +02001268 if (rt2x00_rt(rt2x00dev, RT3071) ||
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02001269 rt2x00_rt(rt2x00dev, RT3090) ||
1270 rt2x00_rt(rt2x00dev, RT3390)) {
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02001271 rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000400);
1272 rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000);
Gertjan van Wingerde64522952010-04-11 14:31:14 +02001273 if (rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02001274 rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E) ||
1275 rt2x00_rt_rev_lt(rt2x00dev, RT3390, REV_RT3390E)) {
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02001276 rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC, &eeprom);
1277 if (rt2x00_get_field16(eeprom, EEPROM_NIC_DAC_TEST))
1278 rt2800_register_write(rt2x00dev, TX_SW_CFG2,
1279 0x0000002c);
1280 else
1281 rt2800_register_write(rt2x00dev, TX_SW_CFG2,
1282 0x0000000f);
1283 } else {
1284 rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000000);
1285 }
1286 rt2800_register_write(rt2x00dev, TX_SW_CFG2, reg);
1287 } else if (rt2x00_rt(rt2x00dev, RT3070)) {
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001288 rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000400);
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02001289
1290 if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F)) {
1291 rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000);
1292 rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x0000002c);
1293 } else {
1294 rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
1295 rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000000);
1296 }
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001297 } else {
1298 rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000000);
1299 rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
1300 }
1301
1302 rt2800_register_read(rt2x00dev, TX_LINK_CFG, &reg);
1303 rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFB_LIFETIME, 32);
1304 rt2x00_set_field32(&reg, TX_LINK_CFG_MFB_ENABLE, 0);
1305 rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_UMFS_ENABLE, 0);
1306 rt2x00_set_field32(&reg, TX_LINK_CFG_TX_MRQ_EN, 0);
1307 rt2x00_set_field32(&reg, TX_LINK_CFG_TX_RDG_EN, 0);
1308 rt2x00_set_field32(&reg, TX_LINK_CFG_TX_CF_ACK_EN, 1);
1309 rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFB, 0);
1310 rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFS, 0);
1311 rt2800_register_write(rt2x00dev, TX_LINK_CFG, reg);
1312
1313 rt2800_register_read(rt2x00dev, TX_TIMEOUT_CFG, &reg);
1314 rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_MPDU_LIFETIME, 9);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02001315 rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_RX_ACK_TIMEOUT, 32);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001316 rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_TX_OP_TIMEOUT, 10);
1317 rt2800_register_write(rt2x00dev, TX_TIMEOUT_CFG, reg);
1318
1319 rt2800_register_read(rt2x00dev, MAX_LEN_CFG, &reg);
1320 rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_MPDU, AGGREGATION_SIZE);
Gertjan van Wingerde8d0c9b62010-04-11 14:31:10 +02001321 if (rt2x00_rt_rev_gte(rt2x00dev, RT2872, REV_RT2872E) ||
Gertjan van Wingerde49e721e2010-02-13 20:55:49 +01001322 rt2x00_rt(rt2x00dev, RT2883) ||
Gertjan van Wingerde8d0c9b62010-04-11 14:31:10 +02001323 rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070E))
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001324 rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_PSDU, 2);
1325 else
1326 rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_PSDU, 1);
1327 rt2x00_set_field32(&reg, MAX_LEN_CFG_MIN_PSDU, 0);
1328 rt2x00_set_field32(&reg, MAX_LEN_CFG_MIN_MPDU, 0);
1329 rt2800_register_write(rt2x00dev, MAX_LEN_CFG, reg);
1330
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02001331 rt2800_register_read(rt2x00dev, LED_CFG, &reg);
1332 rt2x00_set_field32(&reg, LED_CFG_ON_PERIOD, 70);
1333 rt2x00_set_field32(&reg, LED_CFG_OFF_PERIOD, 30);
1334 rt2x00_set_field32(&reg, LED_CFG_SLOW_BLINK_PERIOD, 3);
1335 rt2x00_set_field32(&reg, LED_CFG_R_LED_MODE, 3);
1336 rt2x00_set_field32(&reg, LED_CFG_G_LED_MODE, 3);
1337 rt2x00_set_field32(&reg, LED_CFG_Y_LED_MODE, 3);
1338 rt2x00_set_field32(&reg, LED_CFG_LED_POLAR, 1);
1339 rt2800_register_write(rt2x00dev, LED_CFG, reg);
1340
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001341 rt2800_register_write(rt2x00dev, PBF_MAX_PCNT, 0x1f3fbf9f);
1342
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02001343 rt2800_register_read(rt2x00dev, TX_RTY_CFG, &reg);
1344 rt2x00_set_field32(&reg, TX_RTY_CFG_SHORT_RTY_LIMIT, 15);
1345 rt2x00_set_field32(&reg, TX_RTY_CFG_LONG_RTY_LIMIT, 31);
1346 rt2x00_set_field32(&reg, TX_RTY_CFG_LONG_RTY_THRE, 2000);
1347 rt2x00_set_field32(&reg, TX_RTY_CFG_NON_AGG_RTY_MODE, 0);
1348 rt2x00_set_field32(&reg, TX_RTY_CFG_AGG_RTY_MODE, 0);
1349 rt2x00_set_field32(&reg, TX_RTY_CFG_TX_AUTO_FB_ENABLE, 1);
1350 rt2800_register_write(rt2x00dev, TX_RTY_CFG, reg);
1351
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001352 rt2800_register_read(rt2x00dev, AUTO_RSP_CFG, &reg);
1353 rt2x00_set_field32(&reg, AUTO_RSP_CFG_AUTORESPONDER, 1);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02001354 rt2x00_set_field32(&reg, AUTO_RSP_CFG_BAC_ACK_POLICY, 1);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001355 rt2x00_set_field32(&reg, AUTO_RSP_CFG_CTS_40_MMODE, 0);
1356 rt2x00_set_field32(&reg, AUTO_RSP_CFG_CTS_40_MREF, 0);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02001357 rt2x00_set_field32(&reg, AUTO_RSP_CFG_AR_PREAMBLE, 1);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001358 rt2x00_set_field32(&reg, AUTO_RSP_CFG_DUAL_CTS_EN, 0);
1359 rt2x00_set_field32(&reg, AUTO_RSP_CFG_ACK_CTS_PSM_BIT, 0);
1360 rt2800_register_write(rt2x00dev, AUTO_RSP_CFG, reg);
1361
1362 rt2800_register_read(rt2x00dev, CCK_PROT_CFG, &reg);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02001363 rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_RATE, 3);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001364 rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_CTRL, 0);
1365 rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_NAV, 1);
1366 rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_CCK, 1);
1367 rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
1368 rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_MM20, 1);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02001369 rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_MM40, 0);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001370 rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_GF20, 1);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02001371 rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_GF40, 0);
1372 rt2x00_set_field32(&reg, CCK_PROT_CFG_RTS_TH_EN, 1);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001373 rt2800_register_write(rt2x00dev, CCK_PROT_CFG, reg);
1374
1375 rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02001376 rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_RATE, 3);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001377 rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_CTRL, 0);
1378 rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_NAV, 1);
1379 rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_CCK, 1);
1380 rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
1381 rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_MM20, 1);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02001382 rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_MM40, 0);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001383 rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_GF20, 1);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02001384 rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_GF40, 0);
1385 rt2x00_set_field32(&reg, OFDM_PROT_CFG_RTS_TH_EN, 1);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001386 rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
1387
1388 rt2800_register_read(rt2x00dev, MM20_PROT_CFG, &reg);
1389 rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_RATE, 0x4004);
1390 rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_CTRL, 0);
1391 rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_NAV, 1);
1392 rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_CCK, 1);
1393 rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
1394 rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_MM20, 1);
1395 rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_MM40, 0);
1396 rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_GF20, 1);
1397 rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_GF40, 0);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02001398 rt2x00_set_field32(&reg, MM20_PROT_CFG_RTS_TH_EN, 0);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001399 rt2800_register_write(rt2x00dev, MM20_PROT_CFG, reg);
1400
1401 rt2800_register_read(rt2x00dev, MM40_PROT_CFG, &reg);
1402 rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_RATE, 0x4084);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02001403 rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_CTRL,
1404 !rt2x00_is_usb(rt2x00dev));
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001405 rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_NAV, 1);
1406 rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_CCK, 1);
1407 rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
1408 rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_MM20, 1);
1409 rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_MM40, 1);
1410 rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_GF20, 1);
1411 rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_GF40, 1);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02001412 rt2x00_set_field32(&reg, MM40_PROT_CFG_RTS_TH_EN, 0);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001413 rt2800_register_write(rt2x00dev, MM40_PROT_CFG, reg);
1414
1415 rt2800_register_read(rt2x00dev, GF20_PROT_CFG, &reg);
1416 rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_RATE, 0x4004);
1417 rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_CTRL, 0);
1418 rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_NAV, 1);
1419 rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_CCK, 1);
1420 rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
1421 rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_MM20, 1);
1422 rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_MM40, 0);
1423 rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_GF20, 1);
1424 rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_GF40, 0);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02001425 rt2x00_set_field32(&reg, GF20_PROT_CFG_RTS_TH_EN, 0);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001426 rt2800_register_write(rt2x00dev, GF20_PROT_CFG, reg);
1427
1428 rt2800_register_read(rt2x00dev, GF40_PROT_CFG, &reg);
1429 rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_RATE, 0x4084);
1430 rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_CTRL, 0);
1431 rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_NAV, 1);
1432 rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_CCK, 1);
1433 rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
1434 rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_MM20, 1);
1435 rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_MM40, 1);
1436 rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_GF20, 1);
1437 rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_GF40, 1);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02001438 rt2x00_set_field32(&reg, GF40_PROT_CFG_RTS_TH_EN, 0);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001439 rt2800_register_write(rt2x00dev, GF40_PROT_CFG, reg);
1440
Gertjan van Wingerdecea90e52010-02-13 20:55:47 +01001441 if (rt2x00_is_usb(rt2x00dev)) {
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001442 rt2800_register_write(rt2x00dev, PBF_CFG, 0xf40006);
1443
1444 rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
1445 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 0);
1446 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_DMA_BUSY, 0);
1447 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 0);
1448 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_DMA_BUSY, 0);
1449 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_WP_DMA_BURST_SIZE, 3);
1450 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 0);
1451 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_BIG_ENDIAN, 0);
1452 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_HDR_SCATTER, 0);
1453 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_HDR_SEG_LEN, 0);
1454 rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
1455 }
1456
1457 rt2800_register_write(rt2x00dev, TXOP_CTRL_CFG, 0x0000583f);
1458 rt2800_register_write(rt2x00dev, TXOP_HLDR_ET, 0x00000002);
1459
1460 rt2800_register_read(rt2x00dev, TX_RTS_CFG, &reg);
1461 rt2x00_set_field32(&reg, TX_RTS_CFG_AUTO_RTS_RETRY_LIMIT, 32);
1462 rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_THRES,
1463 IEEE80211_MAX_RTS_THRESHOLD);
1464 rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_FBK_EN, 0);
1465 rt2800_register_write(rt2x00dev, TX_RTS_CFG, reg);
1466
1467 rt2800_register_write(rt2x00dev, EXP_ACK_TIME, 0x002400ca);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02001468
Helmut Schaaa21c2ab2010-05-06 12:29:04 +02001469 /*
1470 * Usually the CCK SIFS time should be set to 10 and the OFDM SIFS
1471 * time should be set to 16. However, the original Ralink driver uses
1472 * 16 for both and indeed using a value of 10 for CCK SIFS results in
1473 * connection problems with 11g + CTS protection. Hence, use the same
1474 * defaults as the Ralink driver: 16 for both, CCK and OFDM SIFS.
1475 */
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02001476 rt2800_register_read(rt2x00dev, XIFS_TIME_CFG, &reg);
Helmut Schaaa21c2ab2010-05-06 12:29:04 +02001477 rt2x00_set_field32(&reg, XIFS_TIME_CFG_CCKM_SIFS_TIME, 16);
1478 rt2x00_set_field32(&reg, XIFS_TIME_CFG_OFDM_SIFS_TIME, 16);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02001479 rt2x00_set_field32(&reg, XIFS_TIME_CFG_OFDM_XIFS_TIME, 4);
1480 rt2x00_set_field32(&reg, XIFS_TIME_CFG_EIFS, 314);
1481 rt2x00_set_field32(&reg, XIFS_TIME_CFG_BB_RXEND_ENABLE, 1);
1482 rt2800_register_write(rt2x00dev, XIFS_TIME_CFG, reg);
1483
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001484 rt2800_register_write(rt2x00dev, PWR_PIN_CFG, 0x00000003);
1485
1486 /*
1487 * ASIC will keep garbage value after boot, clear encryption keys.
1488 */
1489 for (i = 0; i < 4; i++)
1490 rt2800_register_write(rt2x00dev,
1491 SHARED_KEY_MODE_ENTRY(i), 0);
1492
1493 for (i = 0; i < 256; i++) {
1494 u32 wcid[2] = { 0xffffffff, 0x00ffffff };
1495 rt2800_register_multiwrite(rt2x00dev, MAC_WCID_ENTRY(i),
1496 wcid, sizeof(wcid));
1497
1498 rt2800_register_write(rt2x00dev, MAC_WCID_ATTR_ENTRY(i), 1);
1499 rt2800_register_write(rt2x00dev, MAC_IVEIV_ENTRY(i), 0);
1500 }
1501
1502 /*
1503 * Clear all beacons
1504 * For the Beacon base registers we only need to clear
1505 * the first byte since that byte contains the VALID and OWNER
1506 * bits which (when set to 0) will invalidate the entire beacon.
1507 */
1508 rt2800_register_write(rt2x00dev, HW_BEACON_BASE0, 0);
1509 rt2800_register_write(rt2x00dev, HW_BEACON_BASE1, 0);
1510 rt2800_register_write(rt2x00dev, HW_BEACON_BASE2, 0);
1511 rt2800_register_write(rt2x00dev, HW_BEACON_BASE3, 0);
1512 rt2800_register_write(rt2x00dev, HW_BEACON_BASE4, 0);
1513 rt2800_register_write(rt2x00dev, HW_BEACON_BASE5, 0);
1514 rt2800_register_write(rt2x00dev, HW_BEACON_BASE6, 0);
1515 rt2800_register_write(rt2x00dev, HW_BEACON_BASE7, 0);
1516
Gertjan van Wingerdecea90e52010-02-13 20:55:47 +01001517 if (rt2x00_is_usb(rt2x00dev)) {
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001518 rt2800_register_read(rt2x00dev, USB_CYC_CFG, &reg);
1519 rt2x00_set_field32(&reg, USB_CYC_CFG_CLOCK_CYCLE, 30);
1520 rt2800_register_write(rt2x00dev, USB_CYC_CFG, reg);
1521 }
1522
1523 rt2800_register_read(rt2x00dev, HT_FBK_CFG0, &reg);
1524 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS0FBK, 0);
1525 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS1FBK, 0);
1526 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS2FBK, 1);
1527 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS3FBK, 2);
1528 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS4FBK, 3);
1529 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS5FBK, 4);
1530 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS6FBK, 5);
1531 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS7FBK, 6);
1532 rt2800_register_write(rt2x00dev, HT_FBK_CFG0, reg);
1533
1534 rt2800_register_read(rt2x00dev, HT_FBK_CFG1, &reg);
1535 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS8FBK, 8);
1536 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS9FBK, 8);
1537 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS10FBK, 9);
1538 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS11FBK, 10);
1539 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS12FBK, 11);
1540 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS13FBK, 12);
1541 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS14FBK, 13);
1542 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS15FBK, 14);
1543 rt2800_register_write(rt2x00dev, HT_FBK_CFG1, reg);
1544
1545 rt2800_register_read(rt2x00dev, LG_FBK_CFG0, &reg);
1546 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS0FBK, 8);
1547 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS1FBK, 8);
1548 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS2FBK, 9);
1549 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS3FBK, 10);
1550 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS4FBK, 11);
1551 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS5FBK, 12);
1552 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS6FBK, 13);
1553 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS7FBK, 14);
1554 rt2800_register_write(rt2x00dev, LG_FBK_CFG0, reg);
1555
1556 rt2800_register_read(rt2x00dev, LG_FBK_CFG1, &reg);
1557 rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS0FBK, 0);
1558 rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS1FBK, 0);
1559 rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS2FBK, 1);
1560 rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS3FBK, 2);
1561 rt2800_register_write(rt2x00dev, LG_FBK_CFG1, reg);
1562
1563 /*
1564 * We must clear the error counters.
1565 * These registers are cleared on read,
1566 * so we may pass a useless variable to store the value.
1567 */
1568 rt2800_register_read(rt2x00dev, RX_STA_CNT0, &reg);
1569 rt2800_register_read(rt2x00dev, RX_STA_CNT1, &reg);
1570 rt2800_register_read(rt2x00dev, RX_STA_CNT2, &reg);
1571 rt2800_register_read(rt2x00dev, TX_STA_CNT0, &reg);
1572 rt2800_register_read(rt2x00dev, TX_STA_CNT1, &reg);
1573 rt2800_register_read(rt2x00dev, TX_STA_CNT2, &reg);
1574
1575 return 0;
1576}
1577EXPORT_SYMBOL_GPL(rt2800_init_registers);
1578
1579static int rt2800_wait_bbp_rf_ready(struct rt2x00_dev *rt2x00dev)
1580{
1581 unsigned int i;
1582 u32 reg;
1583
1584 for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
1585 rt2800_register_read(rt2x00dev, MAC_STATUS_CFG, &reg);
1586 if (!rt2x00_get_field32(reg, MAC_STATUS_CFG_BBP_RF_BUSY))
1587 return 0;
1588
1589 udelay(REGISTER_BUSY_DELAY);
1590 }
1591
1592 ERROR(rt2x00dev, "BBP/RF register access failed, aborting.\n");
1593 return -EACCES;
1594}
1595
1596static int rt2800_wait_bbp_ready(struct rt2x00_dev *rt2x00dev)
1597{
1598 unsigned int i;
1599 u8 value;
1600
1601 /*
1602 * BBP was enabled after firmware was loaded,
1603 * but we need to reactivate it now.
1604 */
1605 rt2800_register_write(rt2x00dev, H2M_BBP_AGENT, 0);
1606 rt2800_register_write(rt2x00dev, H2M_MAILBOX_CSR, 0);
1607 msleep(1);
1608
1609 for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
1610 rt2800_bbp_read(rt2x00dev, 0, &value);
1611 if ((value != 0xff) && (value != 0x00))
1612 return 0;
1613 udelay(REGISTER_BUSY_DELAY);
1614 }
1615
1616 ERROR(rt2x00dev, "BBP register access failed, aborting.\n");
1617 return -EACCES;
1618}
1619
1620int rt2800_init_bbp(struct rt2x00_dev *rt2x00dev)
1621{
1622 unsigned int i;
1623 u16 eeprom;
1624 u8 reg_id;
1625 u8 value;
1626
1627 if (unlikely(rt2800_wait_bbp_rf_ready(rt2x00dev) ||
1628 rt2800_wait_bbp_ready(rt2x00dev)))
1629 return -EACCES;
1630
Helmut Schaabaff8002010-04-28 09:58:59 +02001631 if (rt2800_is_305x_soc(rt2x00dev))
1632 rt2800_bbp_write(rt2x00dev, 31, 0x08);
1633
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001634 rt2800_bbp_write(rt2x00dev, 65, 0x2c);
1635 rt2800_bbp_write(rt2x00dev, 66, 0x38);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02001636
1637 if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860C)) {
1638 rt2800_bbp_write(rt2x00dev, 69, 0x16);
1639 rt2800_bbp_write(rt2x00dev, 73, 0x12);
1640 } else {
1641 rt2800_bbp_write(rt2x00dev, 69, 0x12);
1642 rt2800_bbp_write(rt2x00dev, 73, 0x10);
1643 }
1644
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001645 rt2800_bbp_write(rt2x00dev, 70, 0x0a);
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02001646
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02001647 if (rt2x00_rt(rt2x00dev, RT3070) ||
Gertjan van Wingerde64522952010-04-11 14:31:14 +02001648 rt2x00_rt(rt2x00dev, RT3071) ||
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02001649 rt2x00_rt(rt2x00dev, RT3090) ||
1650 rt2x00_rt(rt2x00dev, RT3390)) {
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02001651 rt2800_bbp_write(rt2x00dev, 79, 0x13);
1652 rt2800_bbp_write(rt2x00dev, 80, 0x05);
1653 rt2800_bbp_write(rt2x00dev, 81, 0x33);
Helmut Schaabaff8002010-04-28 09:58:59 +02001654 } else if (rt2800_is_305x_soc(rt2x00dev)) {
1655 rt2800_bbp_write(rt2x00dev, 78, 0x0e);
1656 rt2800_bbp_write(rt2x00dev, 80, 0x08);
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02001657 } else {
1658 rt2800_bbp_write(rt2x00dev, 81, 0x37);
1659 }
1660
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001661 rt2800_bbp_write(rt2x00dev, 82, 0x62);
1662 rt2800_bbp_write(rt2x00dev, 83, 0x6a);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02001663
1664 if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860D) ||
1665 rt2x00_rt_rev(rt2x00dev, RT2870, REV_RT2870D))
1666 rt2800_bbp_write(rt2x00dev, 84, 0x19);
1667 else
1668 rt2800_bbp_write(rt2x00dev, 84, 0x99);
1669
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001670 rt2800_bbp_write(rt2x00dev, 86, 0x00);
1671 rt2800_bbp_write(rt2x00dev, 91, 0x04);
1672 rt2800_bbp_write(rt2x00dev, 92, 0x00);
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02001673
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02001674 if (rt2x00_rt_rev_gte(rt2x00dev, RT3070, REV_RT3070F) ||
Gertjan van Wingerde64522952010-04-11 14:31:14 +02001675 rt2x00_rt_rev_gte(rt2x00dev, RT3071, REV_RT3071E) ||
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02001676 rt2x00_rt_rev_gte(rt2x00dev, RT3090, REV_RT3090E) ||
Helmut Schaabaff8002010-04-28 09:58:59 +02001677 rt2x00_rt_rev_gte(rt2x00dev, RT3390, REV_RT3390E) ||
1678 rt2800_is_305x_soc(rt2x00dev))
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02001679 rt2800_bbp_write(rt2x00dev, 103, 0xc0);
1680 else
1681 rt2800_bbp_write(rt2x00dev, 103, 0x00);
1682
Helmut Schaabaff8002010-04-28 09:58:59 +02001683 if (rt2800_is_305x_soc(rt2x00dev))
1684 rt2800_bbp_write(rt2x00dev, 105, 0x01);
1685 else
1686 rt2800_bbp_write(rt2x00dev, 105, 0x05);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02001687 rt2800_bbp_write(rt2x00dev, 106, 0x35);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001688
Gertjan van Wingerde64522952010-04-11 14:31:14 +02001689 if (rt2x00_rt(rt2x00dev, RT3071) ||
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02001690 rt2x00_rt(rt2x00dev, RT3090) ||
1691 rt2x00_rt(rt2x00dev, RT3390)) {
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02001692 rt2800_bbp_read(rt2x00dev, 138, &value);
1693
1694 rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &eeprom);
1695 if (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_TXPATH) == 1)
1696 value |= 0x20;
1697 if (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RXPATH) == 1)
1698 value &= ~0x02;
1699
1700 rt2800_bbp_write(rt2x00dev, 138, value);
1701 }
1702
Gertjan van Wingerdee148b4c2010-04-11 14:31:09 +02001703
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001704 for (i = 0; i < EEPROM_BBP_SIZE; i++) {
1705 rt2x00_eeprom_read(rt2x00dev, EEPROM_BBP_START + i, &eeprom);
1706
1707 if (eeprom != 0xffff && eeprom != 0x0000) {
1708 reg_id = rt2x00_get_field16(eeprom, EEPROM_BBP_REG_ID);
1709 value = rt2x00_get_field16(eeprom, EEPROM_BBP_VALUE);
1710 rt2800_bbp_write(rt2x00dev, reg_id, value);
1711 }
1712 }
1713
1714 return 0;
1715}
1716EXPORT_SYMBOL_GPL(rt2800_init_bbp);
1717
1718static u8 rt2800_init_rx_filter(struct rt2x00_dev *rt2x00dev,
1719 bool bw40, u8 rfcsr24, u8 filter_target)
1720{
1721 unsigned int i;
1722 u8 bbp;
1723 u8 rfcsr;
1724 u8 passband;
1725 u8 stopband;
1726 u8 overtuned = 0;
1727
1728 rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
1729
1730 rt2800_bbp_read(rt2x00dev, 4, &bbp);
1731 rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 2 * bw40);
1732 rt2800_bbp_write(rt2x00dev, 4, bbp);
1733
1734 rt2800_rfcsr_read(rt2x00dev, 22, &rfcsr);
1735 rt2x00_set_field8(&rfcsr, RFCSR22_BASEBAND_LOOPBACK, 1);
1736 rt2800_rfcsr_write(rt2x00dev, 22, rfcsr);
1737
1738 /*
1739 * Set power & frequency of passband test tone
1740 */
1741 rt2800_bbp_write(rt2x00dev, 24, 0);
1742
1743 for (i = 0; i < 100; i++) {
1744 rt2800_bbp_write(rt2x00dev, 25, 0x90);
1745 msleep(1);
1746
1747 rt2800_bbp_read(rt2x00dev, 55, &passband);
1748 if (passband)
1749 break;
1750 }
1751
1752 /*
1753 * Set power & frequency of stopband test tone
1754 */
1755 rt2800_bbp_write(rt2x00dev, 24, 0x06);
1756
1757 for (i = 0; i < 100; i++) {
1758 rt2800_bbp_write(rt2x00dev, 25, 0x90);
1759 msleep(1);
1760
1761 rt2800_bbp_read(rt2x00dev, 55, &stopband);
1762
1763 if ((passband - stopband) <= filter_target) {
1764 rfcsr24++;
1765 overtuned += ((passband - stopband) == filter_target);
1766 } else
1767 break;
1768
1769 rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
1770 }
1771
1772 rfcsr24 -= !!overtuned;
1773
1774 rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
1775 return rfcsr24;
1776}
1777
1778int rt2800_init_rfcsr(struct rt2x00_dev *rt2x00dev)
1779{
1780 u8 rfcsr;
1781 u8 bbp;
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02001782 u32 reg;
1783 u16 eeprom;
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001784
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02001785 if (!rt2x00_rt(rt2x00dev, RT3070) &&
Gertjan van Wingerde64522952010-04-11 14:31:14 +02001786 !rt2x00_rt(rt2x00dev, RT3071) &&
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02001787 !rt2x00_rt(rt2x00dev, RT3090) &&
Helmut Schaa23812382010-04-26 13:48:45 +02001788 !rt2x00_rt(rt2x00dev, RT3390) &&
Helmut Schaabaff8002010-04-28 09:58:59 +02001789 !rt2800_is_305x_soc(rt2x00dev))
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001790 return 0;
1791
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001792 /*
1793 * Init RF calibration.
1794 */
1795 rt2800_rfcsr_read(rt2x00dev, 30, &rfcsr);
1796 rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 1);
1797 rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
1798 msleep(1);
1799 rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 0);
1800 rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
1801
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02001802 if (rt2x00_rt(rt2x00dev, RT3070) ||
Gertjan van Wingerde64522952010-04-11 14:31:14 +02001803 rt2x00_rt(rt2x00dev, RT3071) ||
1804 rt2x00_rt(rt2x00dev, RT3090)) {
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001805 rt2800_rfcsr_write(rt2x00dev, 4, 0x40);
1806 rt2800_rfcsr_write(rt2x00dev, 5, 0x03);
1807 rt2800_rfcsr_write(rt2x00dev, 6, 0x02);
1808 rt2800_rfcsr_write(rt2x00dev, 7, 0x70);
1809 rt2800_rfcsr_write(rt2x00dev, 9, 0x0f);
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02001810 rt2800_rfcsr_write(rt2x00dev, 10, 0x41);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001811 rt2800_rfcsr_write(rt2x00dev, 11, 0x21);
1812 rt2800_rfcsr_write(rt2x00dev, 12, 0x7b);
1813 rt2800_rfcsr_write(rt2x00dev, 14, 0x90);
1814 rt2800_rfcsr_write(rt2x00dev, 15, 0x58);
1815 rt2800_rfcsr_write(rt2x00dev, 16, 0xb3);
1816 rt2800_rfcsr_write(rt2x00dev, 17, 0x92);
1817 rt2800_rfcsr_write(rt2x00dev, 18, 0x2c);
1818 rt2800_rfcsr_write(rt2x00dev, 19, 0x02);
1819 rt2800_rfcsr_write(rt2x00dev, 20, 0xba);
1820 rt2800_rfcsr_write(rt2x00dev, 21, 0xdb);
1821 rt2800_rfcsr_write(rt2x00dev, 24, 0x16);
1822 rt2800_rfcsr_write(rt2x00dev, 25, 0x01);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001823 rt2800_rfcsr_write(rt2x00dev, 29, 0x1f);
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02001824 } else if (rt2x00_rt(rt2x00dev, RT3390)) {
1825 rt2800_rfcsr_write(rt2x00dev, 0, 0xa0);
1826 rt2800_rfcsr_write(rt2x00dev, 1, 0xe1);
1827 rt2800_rfcsr_write(rt2x00dev, 2, 0xf1);
1828 rt2800_rfcsr_write(rt2x00dev, 3, 0x62);
1829 rt2800_rfcsr_write(rt2x00dev, 4, 0x40);
1830 rt2800_rfcsr_write(rt2x00dev, 5, 0x8b);
1831 rt2800_rfcsr_write(rt2x00dev, 6, 0x42);
1832 rt2800_rfcsr_write(rt2x00dev, 7, 0x34);
1833 rt2800_rfcsr_write(rt2x00dev, 8, 0x00);
1834 rt2800_rfcsr_write(rt2x00dev, 9, 0xc0);
1835 rt2800_rfcsr_write(rt2x00dev, 10, 0x61);
1836 rt2800_rfcsr_write(rt2x00dev, 11, 0x21);
1837 rt2800_rfcsr_write(rt2x00dev, 12, 0x3b);
1838 rt2800_rfcsr_write(rt2x00dev, 13, 0xe0);
1839 rt2800_rfcsr_write(rt2x00dev, 14, 0x90);
1840 rt2800_rfcsr_write(rt2x00dev, 15, 0x53);
1841 rt2800_rfcsr_write(rt2x00dev, 16, 0xe0);
1842 rt2800_rfcsr_write(rt2x00dev, 17, 0x94);
1843 rt2800_rfcsr_write(rt2x00dev, 18, 0x5c);
1844 rt2800_rfcsr_write(rt2x00dev, 19, 0x4a);
1845 rt2800_rfcsr_write(rt2x00dev, 20, 0xb2);
1846 rt2800_rfcsr_write(rt2x00dev, 21, 0xf6);
1847 rt2800_rfcsr_write(rt2x00dev, 22, 0x00);
1848 rt2800_rfcsr_write(rt2x00dev, 23, 0x14);
1849 rt2800_rfcsr_write(rt2x00dev, 24, 0x08);
1850 rt2800_rfcsr_write(rt2x00dev, 25, 0x3d);
1851 rt2800_rfcsr_write(rt2x00dev, 26, 0x85);
1852 rt2800_rfcsr_write(rt2x00dev, 27, 0x00);
1853 rt2800_rfcsr_write(rt2x00dev, 28, 0x41);
1854 rt2800_rfcsr_write(rt2x00dev, 29, 0x8f);
1855 rt2800_rfcsr_write(rt2x00dev, 30, 0x20);
1856 rt2800_rfcsr_write(rt2x00dev, 31, 0x0f);
Helmut Schaabaff8002010-04-28 09:58:59 +02001857 } else if (rt2800_is_305x_soc(rt2x00dev)) {
Helmut Schaa23812382010-04-26 13:48:45 +02001858 rt2800_rfcsr_write(rt2x00dev, 0, 0x50);
1859 rt2800_rfcsr_write(rt2x00dev, 1, 0x01);
1860 rt2800_rfcsr_write(rt2x00dev, 2, 0xf7);
1861 rt2800_rfcsr_write(rt2x00dev, 3, 0x75);
1862 rt2800_rfcsr_write(rt2x00dev, 4, 0x40);
1863 rt2800_rfcsr_write(rt2x00dev, 5, 0x03);
1864 rt2800_rfcsr_write(rt2x00dev, 6, 0x02);
1865 rt2800_rfcsr_write(rt2x00dev, 7, 0x50);
1866 rt2800_rfcsr_write(rt2x00dev, 8, 0x39);
1867 rt2800_rfcsr_write(rt2x00dev, 9, 0x0f);
1868 rt2800_rfcsr_write(rt2x00dev, 10, 0x60);
1869 rt2800_rfcsr_write(rt2x00dev, 11, 0x21);
1870 rt2800_rfcsr_write(rt2x00dev, 12, 0x75);
1871 rt2800_rfcsr_write(rt2x00dev, 13, 0x75);
1872 rt2800_rfcsr_write(rt2x00dev, 14, 0x90);
1873 rt2800_rfcsr_write(rt2x00dev, 15, 0x58);
1874 rt2800_rfcsr_write(rt2x00dev, 16, 0xb3);
1875 rt2800_rfcsr_write(rt2x00dev, 17, 0x92);
1876 rt2800_rfcsr_write(rt2x00dev, 18, 0x2c);
1877 rt2800_rfcsr_write(rt2x00dev, 19, 0x02);
1878 rt2800_rfcsr_write(rt2x00dev, 20, 0xba);
1879 rt2800_rfcsr_write(rt2x00dev, 21, 0xdb);
1880 rt2800_rfcsr_write(rt2x00dev, 22, 0x00);
1881 rt2800_rfcsr_write(rt2x00dev, 23, 0x31);
1882 rt2800_rfcsr_write(rt2x00dev, 24, 0x08);
1883 rt2800_rfcsr_write(rt2x00dev, 25, 0x01);
1884 rt2800_rfcsr_write(rt2x00dev, 26, 0x25);
1885 rt2800_rfcsr_write(rt2x00dev, 27, 0x23);
1886 rt2800_rfcsr_write(rt2x00dev, 28, 0x13);
1887 rt2800_rfcsr_write(rt2x00dev, 29, 0x83);
Helmut Schaabaff8002010-04-28 09:58:59 +02001888 rt2800_rfcsr_write(rt2x00dev, 30, 0x00);
1889 rt2800_rfcsr_write(rt2x00dev, 31, 0x00);
1890 return 0;
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02001891 }
1892
1893 if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F)) {
1894 rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
1895 rt2x00_set_field32(&reg, LDO_CFG0_BGSEL, 1);
1896 rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 3);
1897 rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
Gertjan van Wingerde64522952010-04-11 14:31:14 +02001898 } else if (rt2x00_rt(rt2x00dev, RT3071) ||
1899 rt2x00_rt(rt2x00dev, RT3090)) {
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02001900 rt2800_rfcsr_read(rt2x00dev, 6, &rfcsr);
1901 rt2x00_set_field8(&rfcsr, RFCSR6_R2, 1);
1902 rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
1903
1904 rt2800_rfcsr_write(rt2x00dev, 31, 0x14);
1905
1906 rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
1907 rt2x00_set_field32(&reg, LDO_CFG0_BGSEL, 1);
Gertjan van Wingerde64522952010-04-11 14:31:14 +02001908 if (rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
1909 rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E)) {
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02001910 rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC, &eeprom);
1911 if (rt2x00_get_field16(eeprom, EEPROM_NIC_DAC_TEST))
1912 rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 3);
1913 else
1914 rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 0);
1915 }
1916 rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02001917 } else if (rt2x00_rt(rt2x00dev, RT3390)) {
1918 rt2800_register_read(rt2x00dev, GPIO_SWITCH, &reg);
1919 rt2x00_set_field32(&reg, GPIO_SWITCH_5, 0);
1920 rt2800_register_write(rt2x00dev, GPIO_SWITCH, reg);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001921 }
1922
1923 /*
1924 * Set RX Filter calibration for 20MHz and 40MHz
1925 */
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02001926 if (rt2x00_rt(rt2x00dev, RT3070)) {
1927 rt2x00dev->calibration[0] =
1928 rt2800_init_rx_filter(rt2x00dev, false, 0x07, 0x16);
1929 rt2x00dev->calibration[1] =
1930 rt2800_init_rx_filter(rt2x00dev, true, 0x27, 0x19);
Gertjan van Wingerde64522952010-04-11 14:31:14 +02001931 } else if (rt2x00_rt(rt2x00dev, RT3071) ||
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02001932 rt2x00_rt(rt2x00dev, RT3090) ||
1933 rt2x00_rt(rt2x00dev, RT3390)) {
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02001934 rt2x00dev->calibration[0] =
1935 rt2800_init_rx_filter(rt2x00dev, false, 0x07, 0x13);
1936 rt2x00dev->calibration[1] =
1937 rt2800_init_rx_filter(rt2x00dev, true, 0x27, 0x15);
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02001938 }
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001939
1940 /*
1941 * Set back to initial state
1942 */
1943 rt2800_bbp_write(rt2x00dev, 24, 0);
1944
1945 rt2800_rfcsr_read(rt2x00dev, 22, &rfcsr);
1946 rt2x00_set_field8(&rfcsr, RFCSR22_BASEBAND_LOOPBACK, 0);
1947 rt2800_rfcsr_write(rt2x00dev, 22, rfcsr);
1948
1949 /*
1950 * set BBP back to BW20
1951 */
1952 rt2800_bbp_read(rt2x00dev, 4, &bbp);
1953 rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 0);
1954 rt2800_bbp_write(rt2x00dev, 4, bbp);
1955
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02001956 if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F) ||
Gertjan van Wingerde64522952010-04-11 14:31:14 +02001957 rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02001958 rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E) ||
1959 rt2x00_rt_rev_lt(rt2x00dev, RT3390, REV_RT3390E))
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02001960 rt2800_rfcsr_write(rt2x00dev, 27, 0x03);
1961
1962 rt2800_register_read(rt2x00dev, OPT_14_CSR, &reg);
1963 rt2x00_set_field32(&reg, OPT_14_CSR_BIT0, 1);
1964 rt2800_register_write(rt2x00dev, OPT_14_CSR, reg);
1965
1966 rt2800_rfcsr_read(rt2x00dev, 17, &rfcsr);
1967 rt2x00_set_field8(&rfcsr, RFCSR17_TX_LO1_EN, 0);
Gertjan van Wingerde64522952010-04-11 14:31:14 +02001968 if (rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02001969 rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E) ||
1970 rt2x00_rt_rev_lt(rt2x00dev, RT3390, REV_RT3390E)) {
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02001971 rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC, &eeprom);
1972 if (rt2x00_get_field16(eeprom, EEPROM_NIC_EXTERNAL_LNA_BG))
1973 rt2x00_set_field8(&rfcsr, RFCSR17_R, 1);
1974 }
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02001975 rt2x00_eeprom_read(rt2x00dev, EEPROM_TXMIXER_GAIN_BG, &eeprom);
1976 if (rt2x00_get_field16(eeprom, EEPROM_TXMIXER_GAIN_BG_VAL) >= 1)
1977 rt2x00_set_field8(&rfcsr, RFCSR17_TXMIXER_GAIN,
1978 rt2x00_get_field16(eeprom,
1979 EEPROM_TXMIXER_GAIN_BG_VAL));
1980 rt2800_rfcsr_write(rt2x00dev, 17, rfcsr);
1981
Gertjan van Wingerde64522952010-04-11 14:31:14 +02001982 if (rt2x00_rt(rt2x00dev, RT3090)) {
1983 rt2800_bbp_read(rt2x00dev, 138, &bbp);
1984
1985 rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &eeprom);
1986 if (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RXPATH) == 1)
1987 rt2x00_set_field8(&bbp, BBP138_RX_ADC1, 0);
1988 if (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_TXPATH) == 1)
1989 rt2x00_set_field8(&bbp, BBP138_TX_DAC1, 1);
1990
1991 rt2800_bbp_write(rt2x00dev, 138, bbp);
1992 }
1993
1994 if (rt2x00_rt(rt2x00dev, RT3071) ||
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02001995 rt2x00_rt(rt2x00dev, RT3090) ||
1996 rt2x00_rt(rt2x00dev, RT3390)) {
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02001997 rt2800_rfcsr_read(rt2x00dev, 1, &rfcsr);
1998 rt2x00_set_field8(&rfcsr, RFCSR1_RF_BLOCK_EN, 1);
1999 rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 0);
2000 rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 0);
2001 rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 1);
2002 rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 1);
2003 rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
2004
2005 rt2800_rfcsr_read(rt2x00dev, 15, &rfcsr);
2006 rt2x00_set_field8(&rfcsr, RFCSR15_TX_LO2_EN, 0);
2007 rt2800_rfcsr_write(rt2x00dev, 15, rfcsr);
2008
2009 rt2800_rfcsr_read(rt2x00dev, 20, &rfcsr);
2010 rt2x00_set_field8(&rfcsr, RFCSR20_RX_LO1_EN, 0);
2011 rt2800_rfcsr_write(rt2x00dev, 20, rfcsr);
2012
2013 rt2800_rfcsr_read(rt2x00dev, 21, &rfcsr);
2014 rt2x00_set_field8(&rfcsr, RFCSR21_RX_LO2_EN, 0);
2015 rt2800_rfcsr_write(rt2x00dev, 21, rfcsr);
2016 }
2017
2018 if (rt2x00_rt(rt2x00dev, RT3070) || rt2x00_rt(rt2x00dev, RT3071)) {
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02002019 rt2800_rfcsr_read(rt2x00dev, 27, &rfcsr);
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02002020 if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F) ||
2021 rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E))
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02002022 rt2x00_set_field8(&rfcsr, RFCSR27_R1, 3);
2023 else
2024 rt2x00_set_field8(&rfcsr, RFCSR27_R1, 0);
2025 rt2x00_set_field8(&rfcsr, RFCSR27_R2, 0);
2026 rt2x00_set_field8(&rfcsr, RFCSR27_R3, 0);
2027 rt2x00_set_field8(&rfcsr, RFCSR27_R4, 0);
2028 rt2800_rfcsr_write(rt2x00dev, 27, rfcsr);
2029 }
2030
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002031 return 0;
2032}
2033EXPORT_SYMBOL_GPL(rt2800_init_rfcsr);
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01002034
Bartlomiej Zolnierkiewicz30e84032009-11-08 14:39:48 +01002035int rt2800_efuse_detect(struct rt2x00_dev *rt2x00dev)
2036{
2037 u32 reg;
2038
2039 rt2800_register_read(rt2x00dev, EFUSE_CTRL, &reg);
2040
2041 return rt2x00_get_field32(reg, EFUSE_CTRL_PRESENT);
2042}
2043EXPORT_SYMBOL_GPL(rt2800_efuse_detect);
2044
2045static void rt2800_efuse_read(struct rt2x00_dev *rt2x00dev, unsigned int i)
2046{
2047 u32 reg;
2048
Gertjan van Wingerde31a4cf12009-11-14 20:20:36 +01002049 mutex_lock(&rt2x00dev->csr_mutex);
2050
2051 rt2800_register_read_lock(rt2x00dev, EFUSE_CTRL, &reg);
Bartlomiej Zolnierkiewicz30e84032009-11-08 14:39:48 +01002052 rt2x00_set_field32(&reg, EFUSE_CTRL_ADDRESS_IN, i);
2053 rt2x00_set_field32(&reg, EFUSE_CTRL_MODE, 0);
2054 rt2x00_set_field32(&reg, EFUSE_CTRL_KICK, 1);
Gertjan van Wingerde31a4cf12009-11-14 20:20:36 +01002055 rt2800_register_write_lock(rt2x00dev, EFUSE_CTRL, reg);
Bartlomiej Zolnierkiewicz30e84032009-11-08 14:39:48 +01002056
2057 /* Wait until the EEPROM has been loaded */
2058 rt2800_regbusy_read(rt2x00dev, EFUSE_CTRL, EFUSE_CTRL_KICK, &reg);
2059
2060 /* Apparently the data is read from end to start */
Gertjan van Wingerde31a4cf12009-11-14 20:20:36 +01002061 rt2800_register_read_lock(rt2x00dev, EFUSE_DATA3,
2062 (u32 *)&rt2x00dev->eeprom[i]);
2063 rt2800_register_read_lock(rt2x00dev, EFUSE_DATA2,
2064 (u32 *)&rt2x00dev->eeprom[i + 2]);
2065 rt2800_register_read_lock(rt2x00dev, EFUSE_DATA1,
2066 (u32 *)&rt2x00dev->eeprom[i + 4]);
2067 rt2800_register_read_lock(rt2x00dev, EFUSE_DATA0,
2068 (u32 *)&rt2x00dev->eeprom[i + 6]);
2069
2070 mutex_unlock(&rt2x00dev->csr_mutex);
Bartlomiej Zolnierkiewicz30e84032009-11-08 14:39:48 +01002071}
2072
2073void rt2800_read_eeprom_efuse(struct rt2x00_dev *rt2x00dev)
2074{
2075 unsigned int i;
2076
2077 for (i = 0; i < EEPROM_SIZE / sizeof(u16); i += 8)
2078 rt2800_efuse_read(rt2x00dev, i);
2079}
2080EXPORT_SYMBOL_GPL(rt2800_read_eeprom_efuse);
2081
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01002082int rt2800_validate_eeprom(struct rt2x00_dev *rt2x00dev)
2083{
2084 u16 word;
2085 u8 *mac;
2086 u8 default_lna_gain;
2087
2088 /*
2089 * Start validation of the data that has been read.
2090 */
2091 mac = rt2x00_eeprom_addr(rt2x00dev, EEPROM_MAC_ADDR_0);
2092 if (!is_valid_ether_addr(mac)) {
2093 random_ether_addr(mac);
2094 EEPROM(rt2x00dev, "MAC: %pM\n", mac);
2095 }
2096
2097 rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &word);
2098 if (word == 0xffff) {
2099 rt2x00_set_field16(&word, EEPROM_ANTENNA_RXPATH, 2);
2100 rt2x00_set_field16(&word, EEPROM_ANTENNA_TXPATH, 1);
2101 rt2x00_set_field16(&word, EEPROM_ANTENNA_RF_TYPE, RF2820);
2102 rt2x00_eeprom_write(rt2x00dev, EEPROM_ANTENNA, word);
2103 EEPROM(rt2x00dev, "Antenna: 0x%04x\n", word);
Gertjan van Wingerde49e721e2010-02-13 20:55:49 +01002104 } else if (rt2x00_rt(rt2x00dev, RT2860) ||
2105 rt2x00_rt(rt2x00dev, RT2870) ||
Gertjan van Wingerdee148b4c2010-04-11 14:31:09 +02002106 rt2x00_rt(rt2x00dev, RT2872)) {
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01002107 /*
2108 * There is a max of 2 RX streams for RT28x0 series
2109 */
2110 if (rt2x00_get_field16(word, EEPROM_ANTENNA_RXPATH) > 2)
2111 rt2x00_set_field16(&word, EEPROM_ANTENNA_RXPATH, 2);
2112 rt2x00_eeprom_write(rt2x00dev, EEPROM_ANTENNA, word);
2113 }
2114
2115 rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC, &word);
2116 if (word == 0xffff) {
2117 rt2x00_set_field16(&word, EEPROM_NIC_HW_RADIO, 0);
2118 rt2x00_set_field16(&word, EEPROM_NIC_DYNAMIC_TX_AGC, 0);
2119 rt2x00_set_field16(&word, EEPROM_NIC_EXTERNAL_LNA_BG, 0);
2120 rt2x00_set_field16(&word, EEPROM_NIC_EXTERNAL_LNA_A, 0);
2121 rt2x00_set_field16(&word, EEPROM_NIC_CARDBUS_ACCEL, 0);
2122 rt2x00_set_field16(&word, EEPROM_NIC_BW40M_SB_BG, 0);
2123 rt2x00_set_field16(&word, EEPROM_NIC_BW40M_SB_A, 0);
2124 rt2x00_set_field16(&word, EEPROM_NIC_WPS_PBC, 0);
2125 rt2x00_set_field16(&word, EEPROM_NIC_BW40M_BG, 0);
2126 rt2x00_set_field16(&word, EEPROM_NIC_BW40M_A, 0);
2127 rt2x00_eeprom_write(rt2x00dev, EEPROM_NIC, word);
2128 EEPROM(rt2x00dev, "NIC: 0x%04x\n", word);
2129 }
2130
2131 rt2x00_eeprom_read(rt2x00dev, EEPROM_FREQ, &word);
2132 if ((word & 0x00ff) == 0x00ff) {
2133 rt2x00_set_field16(&word, EEPROM_FREQ_OFFSET, 0);
2134 rt2x00_set_field16(&word, EEPROM_FREQ_LED_MODE,
2135 LED_MODE_TXRX_ACTIVITY);
2136 rt2x00_set_field16(&word, EEPROM_FREQ_LED_POLARITY, 0);
2137 rt2x00_eeprom_write(rt2x00dev, EEPROM_FREQ, word);
2138 rt2x00_eeprom_write(rt2x00dev, EEPROM_LED1, 0x5555);
2139 rt2x00_eeprom_write(rt2x00dev, EEPROM_LED2, 0x2221);
2140 rt2x00_eeprom_write(rt2x00dev, EEPROM_LED3, 0xa9f8);
2141 EEPROM(rt2x00dev, "Freq: 0x%04x\n", word);
2142 }
2143
2144 /*
2145 * During the LNA validation we are going to use
2146 * lna0 as correct value. Note that EEPROM_LNA
2147 * is never validated.
2148 */
2149 rt2x00_eeprom_read(rt2x00dev, EEPROM_LNA, &word);
2150 default_lna_gain = rt2x00_get_field16(word, EEPROM_LNA_A0);
2151
2152 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG, &word);
2153 if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG_OFFSET0)) > 10)
2154 rt2x00_set_field16(&word, EEPROM_RSSI_BG_OFFSET0, 0);
2155 if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG_OFFSET1)) > 10)
2156 rt2x00_set_field16(&word, EEPROM_RSSI_BG_OFFSET1, 0);
2157 rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_BG, word);
2158
2159 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG2, &word);
2160 if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG2_OFFSET2)) > 10)
2161 rt2x00_set_field16(&word, EEPROM_RSSI_BG2_OFFSET2, 0);
2162 if (rt2x00_get_field16(word, EEPROM_RSSI_BG2_LNA_A1) == 0x00 ||
2163 rt2x00_get_field16(word, EEPROM_RSSI_BG2_LNA_A1) == 0xff)
2164 rt2x00_set_field16(&word, EEPROM_RSSI_BG2_LNA_A1,
2165 default_lna_gain);
2166 rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_BG2, word);
2167
2168 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A, &word);
2169 if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A_OFFSET0)) > 10)
2170 rt2x00_set_field16(&word, EEPROM_RSSI_A_OFFSET0, 0);
2171 if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A_OFFSET1)) > 10)
2172 rt2x00_set_field16(&word, EEPROM_RSSI_A_OFFSET1, 0);
2173 rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_A, word);
2174
2175 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A2, &word);
2176 if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A2_OFFSET2)) > 10)
2177 rt2x00_set_field16(&word, EEPROM_RSSI_A2_OFFSET2, 0);
2178 if (rt2x00_get_field16(word, EEPROM_RSSI_A2_LNA_A2) == 0x00 ||
2179 rt2x00_get_field16(word, EEPROM_RSSI_A2_LNA_A2) == 0xff)
2180 rt2x00_set_field16(&word, EEPROM_RSSI_A2_LNA_A2,
2181 default_lna_gain);
2182 rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_A2, word);
2183
2184 return 0;
2185}
2186EXPORT_SYMBOL_GPL(rt2800_validate_eeprom);
2187
2188int rt2800_init_eeprom(struct rt2x00_dev *rt2x00dev)
2189{
2190 u32 reg;
2191 u16 value;
2192 u16 eeprom;
2193
2194 /*
2195 * Read EEPROM word for configuration.
2196 */
2197 rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &eeprom);
2198
2199 /*
2200 * Identify RF chipset.
2201 */
2202 value = rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RF_TYPE);
2203 rt2800_register_read(rt2x00dev, MAC_CSR0, &reg);
2204
Gertjan van Wingerde49e721e2010-02-13 20:55:49 +01002205 rt2x00_set_chip(rt2x00dev, rt2x00_get_field32(reg, MAC_CSR0_CHIPSET),
2206 value, rt2x00_get_field32(reg, MAC_CSR0_REVISION));
Gertjan van Wingerde714fa662010-02-13 20:55:48 +01002207
Gertjan van Wingerde49e721e2010-02-13 20:55:49 +01002208 if (!rt2x00_rt(rt2x00dev, RT2860) &&
2209 !rt2x00_rt(rt2x00dev, RT2870) &&
2210 !rt2x00_rt(rt2x00dev, RT2872) &&
Gertjan van Wingerde49e721e2010-02-13 20:55:49 +01002211 !rt2x00_rt(rt2x00dev, RT2883) &&
Gertjan van Wingerde49e721e2010-02-13 20:55:49 +01002212 !rt2x00_rt(rt2x00dev, RT3070) &&
2213 !rt2x00_rt(rt2x00dev, RT3071) &&
2214 !rt2x00_rt(rt2x00dev, RT3090) &&
2215 !rt2x00_rt(rt2x00dev, RT3390) &&
2216 !rt2x00_rt(rt2x00dev, RT3572)) {
2217 ERROR(rt2x00dev, "Invalid RT chipset detected.\n");
2218 return -ENODEV;
2219 }
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01002220
Gertjan van Wingerde5122d892009-12-23 00:03:25 +01002221 if (!rt2x00_rf(rt2x00dev, RF2820) &&
2222 !rt2x00_rf(rt2x00dev, RF2850) &&
2223 !rt2x00_rf(rt2x00dev, RF2720) &&
2224 !rt2x00_rf(rt2x00dev, RF2750) &&
2225 !rt2x00_rf(rt2x00dev, RF3020) &&
2226 !rt2x00_rf(rt2x00dev, RF2020) &&
2227 !rt2x00_rf(rt2x00dev, RF3021) &&
Gertjan van Wingerde6c0fe262009-12-30 11:36:31 +01002228 !rt2x00_rf(rt2x00dev, RF3022) &&
2229 !rt2x00_rf(rt2x00dev, RF3052)) {
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01002230 ERROR(rt2x00dev, "Invalid RF chipset detected.\n");
2231 return -ENODEV;
2232 }
2233
2234 /*
2235 * Identify default antenna configuration.
2236 */
2237 rt2x00dev->default_ant.tx =
2238 rt2x00_get_field16(eeprom, EEPROM_ANTENNA_TXPATH);
2239 rt2x00dev->default_ant.rx =
2240 rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RXPATH);
2241
2242 /*
2243 * Read frequency offset and RF programming sequence.
2244 */
2245 rt2x00_eeprom_read(rt2x00dev, EEPROM_FREQ, &eeprom);
2246 rt2x00dev->freq_offset = rt2x00_get_field16(eeprom, EEPROM_FREQ_OFFSET);
2247
2248 /*
2249 * Read external LNA informations.
2250 */
2251 rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC, &eeprom);
2252
2253 if (rt2x00_get_field16(eeprom, EEPROM_NIC_EXTERNAL_LNA_A))
2254 __set_bit(CONFIG_EXTERNAL_LNA_A, &rt2x00dev->flags);
2255 if (rt2x00_get_field16(eeprom, EEPROM_NIC_EXTERNAL_LNA_BG))
2256 __set_bit(CONFIG_EXTERNAL_LNA_BG, &rt2x00dev->flags);
2257
2258 /*
2259 * Detect if this device has an hardware controlled radio.
2260 */
2261 if (rt2x00_get_field16(eeprom, EEPROM_NIC_HW_RADIO))
2262 __set_bit(CONFIG_SUPPORT_HW_BUTTON, &rt2x00dev->flags);
2263
2264 /*
2265 * Store led settings, for correct led behaviour.
2266 */
2267#ifdef CONFIG_RT2X00_LIB_LEDS
2268 rt2800_init_led(rt2x00dev, &rt2x00dev->led_radio, LED_TYPE_RADIO);
2269 rt2800_init_led(rt2x00dev, &rt2x00dev->led_assoc, LED_TYPE_ASSOC);
2270 rt2800_init_led(rt2x00dev, &rt2x00dev->led_qual, LED_TYPE_QUALITY);
2271
2272 rt2x00_eeprom_read(rt2x00dev, EEPROM_FREQ, &rt2x00dev->led_mcu_reg);
2273#endif /* CONFIG_RT2X00_LIB_LEDS */
2274
2275 return 0;
2276}
2277EXPORT_SYMBOL_GPL(rt2800_init_eeprom);
2278
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01002279/*
Ivo van Doorn55f93212010-05-06 14:45:46 +02002280 * RF value list for rt28xx
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01002281 * Supports: 2.4 GHz (all) & 5.2 GHz (RF2850 & RF2750)
2282 */
2283static const struct rf_channel rf_vals[] = {
2284 { 1, 0x18402ecc, 0x184c0786, 0x1816b455, 0x1800510b },
2285 { 2, 0x18402ecc, 0x184c0786, 0x18168a55, 0x1800519f },
2286 { 3, 0x18402ecc, 0x184c078a, 0x18168a55, 0x1800518b },
2287 { 4, 0x18402ecc, 0x184c078a, 0x18168a55, 0x1800519f },
2288 { 5, 0x18402ecc, 0x184c078e, 0x18168a55, 0x1800518b },
2289 { 6, 0x18402ecc, 0x184c078e, 0x18168a55, 0x1800519f },
2290 { 7, 0x18402ecc, 0x184c0792, 0x18168a55, 0x1800518b },
2291 { 8, 0x18402ecc, 0x184c0792, 0x18168a55, 0x1800519f },
2292 { 9, 0x18402ecc, 0x184c0796, 0x18168a55, 0x1800518b },
2293 { 10, 0x18402ecc, 0x184c0796, 0x18168a55, 0x1800519f },
2294 { 11, 0x18402ecc, 0x184c079a, 0x18168a55, 0x1800518b },
2295 { 12, 0x18402ecc, 0x184c079a, 0x18168a55, 0x1800519f },
2296 { 13, 0x18402ecc, 0x184c079e, 0x18168a55, 0x1800518b },
2297 { 14, 0x18402ecc, 0x184c07a2, 0x18168a55, 0x18005193 },
2298
2299 /* 802.11 UNI / HyperLan 2 */
2300 { 36, 0x18402ecc, 0x184c099a, 0x18158a55, 0x180ed1a3 },
2301 { 38, 0x18402ecc, 0x184c099e, 0x18158a55, 0x180ed193 },
2302 { 40, 0x18402ec8, 0x184c0682, 0x18158a55, 0x180ed183 },
2303 { 44, 0x18402ec8, 0x184c0682, 0x18158a55, 0x180ed1a3 },
2304 { 46, 0x18402ec8, 0x184c0686, 0x18158a55, 0x180ed18b },
2305 { 48, 0x18402ec8, 0x184c0686, 0x18158a55, 0x180ed19b },
2306 { 52, 0x18402ec8, 0x184c068a, 0x18158a55, 0x180ed193 },
2307 { 54, 0x18402ec8, 0x184c068a, 0x18158a55, 0x180ed1a3 },
2308 { 56, 0x18402ec8, 0x184c068e, 0x18158a55, 0x180ed18b },
2309 { 60, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed183 },
2310 { 62, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed193 },
2311 { 64, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed1a3 },
2312
2313 /* 802.11 HyperLan 2 */
2314 { 100, 0x18402ec8, 0x184c06b2, 0x18178a55, 0x180ed783 },
2315 { 102, 0x18402ec8, 0x184c06b2, 0x18578a55, 0x180ed793 },
2316 { 104, 0x18402ec8, 0x185c06b2, 0x18578a55, 0x180ed1a3 },
2317 { 108, 0x18402ecc, 0x185c0a32, 0x18578a55, 0x180ed193 },
2318 { 110, 0x18402ecc, 0x184c0a36, 0x18178a55, 0x180ed183 },
2319 { 112, 0x18402ecc, 0x184c0a36, 0x18178a55, 0x180ed19b },
2320 { 116, 0x18402ecc, 0x184c0a3a, 0x18178a55, 0x180ed1a3 },
2321 { 118, 0x18402ecc, 0x184c0a3e, 0x18178a55, 0x180ed193 },
2322 { 120, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed183 },
2323 { 124, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed193 },
2324 { 126, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed15b },
2325 { 128, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed1a3 },
2326 { 132, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed18b },
2327 { 134, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed193 },
2328 { 136, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed19b },
2329 { 140, 0x18402ec4, 0x184c038a, 0x18178a55, 0x180ed183 },
2330
2331 /* 802.11 UNII */
2332 { 149, 0x18402ec4, 0x184c038a, 0x18178a55, 0x180ed1a7 },
2333 { 151, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed187 },
2334 { 153, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed18f },
2335 { 157, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed19f },
2336 { 159, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed1a7 },
2337 { 161, 0x18402ec4, 0x184c0392, 0x18178a55, 0x180ed187 },
2338 { 165, 0x18402ec4, 0x184c0392, 0x18178a55, 0x180ed197 },
2339 { 167, 0x18402ec4, 0x184c03d2, 0x18179855, 0x1815531f },
2340 { 169, 0x18402ec4, 0x184c03d2, 0x18179855, 0x18155327 },
2341 { 171, 0x18402ec4, 0x184c03d6, 0x18179855, 0x18155307 },
2342 { 173, 0x18402ec4, 0x184c03d6, 0x18179855, 0x1815530f },
2343
2344 /* 802.11 Japan */
2345 { 184, 0x15002ccc, 0x1500491e, 0x1509be55, 0x150c0a0b },
2346 { 188, 0x15002ccc, 0x15004922, 0x1509be55, 0x150c0a13 },
2347 { 192, 0x15002ccc, 0x15004926, 0x1509be55, 0x150c0a1b },
2348 { 196, 0x15002ccc, 0x1500492a, 0x1509be55, 0x150c0a23 },
2349 { 208, 0x15002ccc, 0x1500493a, 0x1509be55, 0x150c0a13 },
2350 { 212, 0x15002ccc, 0x1500493e, 0x1509be55, 0x150c0a1b },
2351 { 216, 0x15002ccc, 0x15004982, 0x1509be55, 0x150c0a23 },
2352};
2353
2354/*
Ivo van Doorn55f93212010-05-06 14:45:46 +02002355 * RF value list for rt3xxx
2356 * Supports: 2.4 GHz (all) & 5.2 GHz (RF3052)
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01002357 */
Ivo van Doorn55f93212010-05-06 14:45:46 +02002358static const struct rf_channel rf_vals_3x[] = {
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01002359 {1, 241, 2, 2 },
2360 {2, 241, 2, 7 },
2361 {3, 242, 2, 2 },
2362 {4, 242, 2, 7 },
2363 {5, 243, 2, 2 },
2364 {6, 243, 2, 7 },
2365 {7, 244, 2, 2 },
2366 {8, 244, 2, 7 },
2367 {9, 245, 2, 2 },
2368 {10, 245, 2, 7 },
2369 {11, 246, 2, 2 },
2370 {12, 246, 2, 7 },
2371 {13, 247, 2, 2 },
2372 {14, 248, 2, 4 },
Ivo van Doorn55f93212010-05-06 14:45:46 +02002373
2374 /* 802.11 UNI / HyperLan 2 */
2375 {36, 0x56, 0, 4},
2376 {38, 0x56, 0, 6},
2377 {40, 0x56, 0, 8},
2378 {44, 0x57, 0, 0},
2379 {46, 0x57, 0, 2},
2380 {48, 0x57, 0, 4},
2381 {52, 0x57, 0, 8},
2382 {54, 0x57, 0, 10},
2383 {56, 0x58, 0, 0},
2384 {60, 0x58, 0, 4},
2385 {62, 0x58, 0, 6},
2386 {64, 0x58, 0, 8},
2387
2388 /* 802.11 HyperLan 2 */
2389 {100, 0x5b, 0, 8},
2390 {102, 0x5b, 0, 10},
2391 {104, 0x5c, 0, 0},
2392 {108, 0x5c, 0, 4},
2393 {110, 0x5c, 0, 6},
2394 {112, 0x5c, 0, 8},
2395 {116, 0x5d, 0, 0},
2396 {118, 0x5d, 0, 2},
2397 {120, 0x5d, 0, 4},
2398 {124, 0x5d, 0, 8},
2399 {126, 0x5d, 0, 10},
2400 {128, 0x5e, 0, 0},
2401 {132, 0x5e, 0, 4},
2402 {134, 0x5e, 0, 6},
2403 {136, 0x5e, 0, 8},
2404 {140, 0x5f, 0, 0},
2405
2406 /* 802.11 UNII */
2407 {149, 0x5f, 0, 9},
2408 {151, 0x5f, 0, 11},
2409 {153, 0x60, 0, 1},
2410 {157, 0x60, 0, 5},
2411 {159, 0x60, 0, 7},
2412 {161, 0x60, 0, 9},
2413 {165, 0x61, 0, 1},
2414 {167, 0x61, 0, 3},
2415 {169, 0x61, 0, 5},
2416 {171, 0x61, 0, 7},
2417 {173, 0x61, 0, 9},
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01002418};
2419
2420int rt2800_probe_hw_mode(struct rt2x00_dev *rt2x00dev)
2421{
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01002422 struct hw_mode_spec *spec = &rt2x00dev->spec;
2423 struct channel_info *info;
2424 char *tx_power1;
2425 char *tx_power2;
2426 unsigned int i;
2427 u16 eeprom;
2428
2429 /*
Gertjan van Wingerde93b6bd22009-12-14 20:33:55 +01002430 * Disable powersaving as default on PCI devices.
2431 */
Gertjan van Wingerdecea90e52010-02-13 20:55:47 +01002432 if (rt2x00_is_pci(rt2x00dev) || rt2x00_is_soc(rt2x00dev))
Gertjan van Wingerde93b6bd22009-12-14 20:33:55 +01002433 rt2x00dev->hw->wiphy->flags &= ~WIPHY_FLAG_PS_ON_BY_DEFAULT;
2434
2435 /*
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01002436 * Initialize all hw fields.
2437 */
2438 rt2x00dev->hw->flags =
2439 IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING |
2440 IEEE80211_HW_SIGNAL_DBM |
2441 IEEE80211_HW_SUPPORTS_PS |
2442 IEEE80211_HW_PS_NULLFUNC_STACK;
2443
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01002444 SET_IEEE80211_DEV(rt2x00dev->hw, rt2x00dev->dev);
2445 SET_IEEE80211_PERM_ADDR(rt2x00dev->hw,
2446 rt2x00_eeprom_addr(rt2x00dev,
2447 EEPROM_MAC_ADDR_0));
2448
2449 rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &eeprom);
2450
2451 /*
2452 * Initialize hw_mode information.
2453 */
2454 spec->supported_bands = SUPPORT_BAND_2GHZ;
2455 spec->supported_rates = SUPPORT_RATE_CCK | SUPPORT_RATE_OFDM;
2456
Gertjan van Wingerde5122d892009-12-23 00:03:25 +01002457 if (rt2x00_rf(rt2x00dev, RF2820) ||
Ivo van Doorn55f93212010-05-06 14:45:46 +02002458 rt2x00_rf(rt2x00dev, RF2720)) {
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01002459 spec->num_channels = 14;
2460 spec->channels = rf_vals;
Ivo van Doorn55f93212010-05-06 14:45:46 +02002461 } else if (rt2x00_rf(rt2x00dev, RF2850) ||
2462 rt2x00_rf(rt2x00dev, RF2750)) {
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01002463 spec->supported_bands |= SUPPORT_BAND_5GHZ;
2464 spec->num_channels = ARRAY_SIZE(rf_vals);
2465 spec->channels = rf_vals;
Gertjan van Wingerde5122d892009-12-23 00:03:25 +01002466 } else if (rt2x00_rf(rt2x00dev, RF3020) ||
2467 rt2x00_rf(rt2x00dev, RF2020) ||
2468 rt2x00_rf(rt2x00dev, RF3021) ||
2469 rt2x00_rf(rt2x00dev, RF3022)) {
Ivo van Doorn55f93212010-05-06 14:45:46 +02002470 spec->num_channels = 14;
2471 spec->channels = rf_vals_3x;
2472 } else if (rt2x00_rf(rt2x00dev, RF3052)) {
2473 spec->supported_bands |= SUPPORT_BAND_5GHZ;
2474 spec->num_channels = ARRAY_SIZE(rf_vals_3x);
2475 spec->channels = rf_vals_3x;
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01002476 }
2477
2478 /*
2479 * Initialize HT information.
2480 */
Gertjan van Wingerde5122d892009-12-23 00:03:25 +01002481 if (!rt2x00_rf(rt2x00dev, RF2020))
Gertjan van Wingerde38a522e2009-11-23 22:44:47 +01002482 spec->ht.ht_supported = true;
2483 else
2484 spec->ht.ht_supported = false;
2485
Helmut Schaa2caaa5d2010-04-23 15:05:29 +02002486 /*
2487 * Don't set IEEE80211_HT_CAP_SUP_WIDTH_20_40 for now as it causes
2488 * reception problems with HT40 capable 11n APs
2489 */
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01002490 spec->ht.cap =
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01002491 IEEE80211_HT_CAP_GRN_FLD |
2492 IEEE80211_HT_CAP_SGI_20 |
2493 IEEE80211_HT_CAP_SGI_40 |
2494 IEEE80211_HT_CAP_TX_STBC |
Johannes Berg9a418af2009-12-17 13:55:48 +01002495 IEEE80211_HT_CAP_RX_STBC;
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01002496 spec->ht.ampdu_factor = 3;
2497 spec->ht.ampdu_density = 4;
2498 spec->ht.mcs.tx_params =
2499 IEEE80211_HT_MCS_TX_DEFINED |
2500 IEEE80211_HT_MCS_TX_RX_DIFF |
2501 ((rt2x00_get_field16(eeprom, EEPROM_ANTENNA_TXPATH) - 1) <<
2502 IEEE80211_HT_MCS_TX_MAX_STREAMS_SHIFT);
2503
2504 switch (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RXPATH)) {
2505 case 3:
2506 spec->ht.mcs.rx_mask[2] = 0xff;
2507 case 2:
2508 spec->ht.mcs.rx_mask[1] = 0xff;
2509 case 1:
2510 spec->ht.mcs.rx_mask[0] = 0xff;
2511 spec->ht.mcs.rx_mask[4] = 0x1; /* MCS32 */
2512 break;
2513 }
2514
2515 /*
2516 * Create channel information array
2517 */
2518 info = kzalloc(spec->num_channels * sizeof(*info), GFP_KERNEL);
2519 if (!info)
2520 return -ENOMEM;
2521
2522 spec->channels_info = info;
2523
2524 tx_power1 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_BG1);
2525 tx_power2 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_BG2);
2526
2527 for (i = 0; i < 14; i++) {
2528 info[i].tx_power1 = TXPOWER_G_FROM_DEV(tx_power1[i]);
2529 info[i].tx_power2 = TXPOWER_G_FROM_DEV(tx_power2[i]);
2530 }
2531
2532 if (spec->num_channels > 14) {
2533 tx_power1 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_A1);
2534 tx_power2 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_A2);
2535
2536 for (i = 14; i < spec->num_channels; i++) {
2537 info[i].tx_power1 = TXPOWER_A_FROM_DEV(tx_power1[i]);
2538 info[i].tx_power2 = TXPOWER_A_FROM_DEV(tx_power2[i]);
2539 }
2540 }
2541
2542 return 0;
2543}
2544EXPORT_SYMBOL_GPL(rt2800_probe_hw_mode);
2545
2546/*
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01002547 * IEEE80211 stack callback functions.
2548 */
2549static void rt2800_get_tkip_seq(struct ieee80211_hw *hw, u8 hw_key_idx,
2550 u32 *iv32, u16 *iv16)
2551{
2552 struct rt2x00_dev *rt2x00dev = hw->priv;
2553 struct mac_iveiv_entry iveiv_entry;
2554 u32 offset;
2555
2556 offset = MAC_IVEIV_ENTRY(hw_key_idx);
2557 rt2800_register_multiread(rt2x00dev, offset,
2558 &iveiv_entry, sizeof(iveiv_entry));
2559
Julia Lawall855da5e2009-12-13 17:07:45 +01002560 memcpy(iv16, &iveiv_entry.iv[0], sizeof(*iv16));
2561 memcpy(iv32, &iveiv_entry.iv[4], sizeof(*iv32));
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01002562}
2563
2564static int rt2800_set_rts_threshold(struct ieee80211_hw *hw, u32 value)
2565{
2566 struct rt2x00_dev *rt2x00dev = hw->priv;
2567 u32 reg;
2568 bool enabled = (value < IEEE80211_MAX_RTS_THRESHOLD);
2569
2570 rt2800_register_read(rt2x00dev, TX_RTS_CFG, &reg);
2571 rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_THRES, value);
2572 rt2800_register_write(rt2x00dev, TX_RTS_CFG, reg);
2573
2574 rt2800_register_read(rt2x00dev, CCK_PROT_CFG, &reg);
2575 rt2x00_set_field32(&reg, CCK_PROT_CFG_RTS_TH_EN, enabled);
2576 rt2800_register_write(rt2x00dev, CCK_PROT_CFG, reg);
2577
2578 rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
2579 rt2x00_set_field32(&reg, OFDM_PROT_CFG_RTS_TH_EN, enabled);
2580 rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
2581
2582 rt2800_register_read(rt2x00dev, MM20_PROT_CFG, &reg);
2583 rt2x00_set_field32(&reg, MM20_PROT_CFG_RTS_TH_EN, enabled);
2584 rt2800_register_write(rt2x00dev, MM20_PROT_CFG, reg);
2585
2586 rt2800_register_read(rt2x00dev, MM40_PROT_CFG, &reg);
2587 rt2x00_set_field32(&reg, MM40_PROT_CFG_RTS_TH_EN, enabled);
2588 rt2800_register_write(rt2x00dev, MM40_PROT_CFG, reg);
2589
2590 rt2800_register_read(rt2x00dev, GF20_PROT_CFG, &reg);
2591 rt2x00_set_field32(&reg, GF20_PROT_CFG_RTS_TH_EN, enabled);
2592 rt2800_register_write(rt2x00dev, GF20_PROT_CFG, reg);
2593
2594 rt2800_register_read(rt2x00dev, GF40_PROT_CFG, &reg);
2595 rt2x00_set_field32(&reg, GF40_PROT_CFG_RTS_TH_EN, enabled);
2596 rt2800_register_write(rt2x00dev, GF40_PROT_CFG, reg);
2597
2598 return 0;
2599}
2600
2601static int rt2800_conf_tx(struct ieee80211_hw *hw, u16 queue_idx,
2602 const struct ieee80211_tx_queue_params *params)
2603{
2604 struct rt2x00_dev *rt2x00dev = hw->priv;
2605 struct data_queue *queue;
2606 struct rt2x00_field32 field;
2607 int retval;
2608 u32 reg;
2609 u32 offset;
2610
2611 /*
2612 * First pass the configuration through rt2x00lib, that will
2613 * update the queue settings and validate the input. After that
2614 * we are free to update the registers based on the value
2615 * in the queue parameter.
2616 */
2617 retval = rt2x00mac_conf_tx(hw, queue_idx, params);
2618 if (retval)
2619 return retval;
2620
2621 /*
2622 * We only need to perform additional register initialization
2623 * for WMM queues/
2624 */
2625 if (queue_idx >= 4)
2626 return 0;
2627
2628 queue = rt2x00queue_get_queue(rt2x00dev, queue_idx);
2629
2630 /* Update WMM TXOP register */
2631 offset = WMM_TXOP0_CFG + (sizeof(u32) * (!!(queue_idx & 2)));
2632 field.bit_offset = (queue_idx & 1) * 16;
2633 field.bit_mask = 0xffff << field.bit_offset;
2634
2635 rt2800_register_read(rt2x00dev, offset, &reg);
2636 rt2x00_set_field32(&reg, field, queue->txop);
2637 rt2800_register_write(rt2x00dev, offset, reg);
2638
2639 /* Update WMM registers */
2640 field.bit_offset = queue_idx * 4;
2641 field.bit_mask = 0xf << field.bit_offset;
2642
2643 rt2800_register_read(rt2x00dev, WMM_AIFSN_CFG, &reg);
2644 rt2x00_set_field32(&reg, field, queue->aifs);
2645 rt2800_register_write(rt2x00dev, WMM_AIFSN_CFG, reg);
2646
2647 rt2800_register_read(rt2x00dev, WMM_CWMIN_CFG, &reg);
2648 rt2x00_set_field32(&reg, field, queue->cw_min);
2649 rt2800_register_write(rt2x00dev, WMM_CWMIN_CFG, reg);
2650
2651 rt2800_register_read(rt2x00dev, WMM_CWMAX_CFG, &reg);
2652 rt2x00_set_field32(&reg, field, queue->cw_max);
2653 rt2800_register_write(rt2x00dev, WMM_CWMAX_CFG, reg);
2654
2655 /* Update EDCA registers */
2656 offset = EDCA_AC0_CFG + (sizeof(u32) * queue_idx);
2657
2658 rt2800_register_read(rt2x00dev, offset, &reg);
2659 rt2x00_set_field32(&reg, EDCA_AC0_CFG_TX_OP, queue->txop);
2660 rt2x00_set_field32(&reg, EDCA_AC0_CFG_AIFSN, queue->aifs);
2661 rt2x00_set_field32(&reg, EDCA_AC0_CFG_CWMIN, queue->cw_min);
2662 rt2x00_set_field32(&reg, EDCA_AC0_CFG_CWMAX, queue->cw_max);
2663 rt2800_register_write(rt2x00dev, offset, reg);
2664
2665 return 0;
2666}
2667
2668static u64 rt2800_get_tsf(struct ieee80211_hw *hw)
2669{
2670 struct rt2x00_dev *rt2x00dev = hw->priv;
2671 u64 tsf;
2672 u32 reg;
2673
2674 rt2800_register_read(rt2x00dev, TSF_TIMER_DW1, &reg);
2675 tsf = (u64) rt2x00_get_field32(reg, TSF_TIMER_DW1_HIGH_WORD) << 32;
2676 rt2800_register_read(rt2x00dev, TSF_TIMER_DW0, &reg);
2677 tsf |= rt2x00_get_field32(reg, TSF_TIMER_DW0_LOW_WORD);
2678
2679 return tsf;
2680}
2681
2682const struct ieee80211_ops rt2800_mac80211_ops = {
2683 .tx = rt2x00mac_tx,
2684 .start = rt2x00mac_start,
2685 .stop = rt2x00mac_stop,
2686 .add_interface = rt2x00mac_add_interface,
2687 .remove_interface = rt2x00mac_remove_interface,
2688 .config = rt2x00mac_config,
2689 .configure_filter = rt2x00mac_configure_filter,
2690 .set_tim = rt2x00mac_set_tim,
2691 .set_key = rt2x00mac_set_key,
2692 .get_stats = rt2x00mac_get_stats,
2693 .get_tkip_seq = rt2800_get_tkip_seq,
2694 .set_rts_threshold = rt2800_set_rts_threshold,
2695 .bss_info_changed = rt2x00mac_bss_info_changed,
2696 .conf_tx = rt2800_conf_tx,
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01002697 .get_tsf = rt2800_get_tsf,
2698 .rfkill_poll = rt2x00mac_rfkill_poll,
2699};
2700EXPORT_SYMBOL_GPL(rt2800_mac80211_ops);