blob: a3f4abadbadef7749fbab7f3003bdbba329a7a88 [file] [log] [blame]
Jon Loeligerb809b3e2006-06-17 17:52:48 -05001/*
John Rigby5b70a092008-10-07 13:00:18 -06002 * MPC83xx/85xx/86xx PCI/PCIE support routing.
Jon Loeligerb809b3e2006-06-17 17:52:48 -05003 *
John Rigby5b70a092008-10-07 13:00:18 -06004 * Copyright 2007,2008 Freescale Semiconductor, Inc
Zang Roy-r619119ac4dd32007-07-10 18:46:35 +08005 *
Jon Loeligerb809b3e2006-06-17 17:52:48 -05006 * Initial author: Xianghua Xiao <x.xiao@freescale.com>
Zang Roy-r619119ac4dd32007-07-10 18:46:35 +08007 * Recode: ZHANG WEI <wei.zhang@freescale.com>
8 * Rewrite the routing for Frescale PCI and PCI Express
9 * Roy Zang <tie-fei.zang@freescale.com>
Jon Loeligerb809b3e2006-06-17 17:52:48 -050010 *
11 * This program is free software; you can redistribute it and/or modify it
12 * under the terms of the GNU General Public License as published by the
13 * Free Software Foundation; either version 2 of the License, or (at your
14 * option) any later version.
15 */
Zang Roy-r619119ac4dd32007-07-10 18:46:35 +080016#include <linux/kernel.h>
Jon Loeligerb809b3e2006-06-17 17:52:48 -050017#include <linux/pci.h>
Zang Roy-r619119ac4dd32007-07-10 18:46:35 +080018#include <linux/delay.h>
19#include <linux/string.h>
20#include <linux/init.h>
21#include <linux/bootmem.h>
Jon Loeligerb809b3e2006-06-17 17:52:48 -050022
Jon Loeligerb809b3e2006-06-17 17:52:48 -050023#include <asm/io.h>
24#include <asm/prom.h>
Jon Loeligerb809b3e2006-06-17 17:52:48 -050025#include <asm/pci-bridge.h>
Zang Roy-r619119ac4dd32007-07-10 18:46:35 +080026#include <asm/machdep.h>
Jon Loeligerb809b3e2006-06-17 17:52:48 -050027#include <sysdev/fsl_soc.h>
Roy Zang55c44992007-07-10 18:44:34 +080028#include <sysdev/fsl_pci.h>
Jon Loeligerb809b3e2006-06-17 17:52:48 -050029
John Rigby76fe1ff2008-06-26 11:07:57 -060030#if defined(CONFIG_PPC_85xx) || defined(CONFIG_PPC_86xx)
Zang Roy-r619119ac4dd32007-07-10 18:46:35 +080031/* atmu setup for fsl pci/pcie controller */
32void __init setup_pci_atmu(struct pci_controller *hose, struct resource *rsrc)
Jon Loeligerb809b3e2006-06-17 17:52:48 -050033{
Zang Roy-r619119ac4dd32007-07-10 18:46:35 +080034 struct ccsr_pci __iomem *pci;
35 int i;
Jon Loeligerb809b3e2006-06-17 17:52:48 -050036
Kumar Gala72b122c2008-01-14 17:02:19 -060037 pr_debug("PCI memory map start 0x%016llx, size 0x%016llx\n",
38 (u64)rsrc->start, (u64)rsrc->end - (u64)rsrc->start + 1);
Zang Roy-r619119ac4dd32007-07-10 18:46:35 +080039 pci = ioremap(rsrc->start, rsrc->end - rsrc->start + 1);
Jon Loeligerb809b3e2006-06-17 17:52:48 -050040
Zang Roy-r619119ac4dd32007-07-10 18:46:35 +080041 /* Disable all windows (except powar0 since its ignored) */
42 for(i = 1; i < 5; i++)
43 out_be32(&pci->pow[i].powar, 0);
44 for(i = 0; i < 3; i++)
45 out_be32(&pci->piw[i].piwar, 0);
Jon Loeligerb809b3e2006-06-17 17:52:48 -050046
Zang Roy-r619119ac4dd32007-07-10 18:46:35 +080047 /* Setup outbound MEM window */
48 for(i = 0; i < 3; i++)
49 if (hose->mem_resources[i].flags & IORESOURCE_MEM){
Kumar Gala72b122c2008-01-14 17:02:19 -060050 resource_size_t pci_addr_start =
51 hose->mem_resources[i].start -
52 hose->pci_mem_offset;
53 pr_debug("PCI MEM resource start 0x%016llx, size 0x%016llx.\n",
54 (u64)hose->mem_resources[i].start,
55 (u64)hose->mem_resources[i].end
56 - (u64)hose->mem_resources[i].start + 1);
57 out_be32(&pci->pow[i+1].potar, (pci_addr_start >> 12));
Zang Roy-r619119ac4dd32007-07-10 18:46:35 +080058 out_be32(&pci->pow[i+1].potear, 0);
59 out_be32(&pci->pow[i+1].powbar,
Kumar Gala72b122c2008-01-14 17:02:19 -060060 (hose->mem_resources[i].start >> 12));
Zang Roy-r619119ac4dd32007-07-10 18:46:35 +080061 /* Enable, Mem R/W */
62 out_be32(&pci->pow[i+1].powar, 0x80044000
63 | (__ilog2(hose->mem_resources[i].end
64 - hose->mem_resources[i].start + 1) - 1));
65 }
Jon Loeligerb809b3e2006-06-17 17:52:48 -050066
Zang Roy-r619119ac4dd32007-07-10 18:46:35 +080067 /* Setup outbound IO window */
68 if (hose->io_resource.flags & IORESOURCE_IO){
Kumar Gala72b122c2008-01-14 17:02:19 -060069 pr_debug("PCI IO resource start 0x%016llx, size 0x%016llx, "
70 "phy base 0x%016llx.\n",
71 (u64)hose->io_resource.start,
72 (u64)hose->io_resource.end - (u64)hose->io_resource.start + 1,
73 (u64)hose->io_base_phys);
74 out_be32(&pci->pow[i+1].potar, (hose->io_resource.start >> 12));
Zang Roy-r619119ac4dd32007-07-10 18:46:35 +080075 out_be32(&pci->pow[i+1].potear, 0);
Kumar Gala72b122c2008-01-14 17:02:19 -060076 out_be32(&pci->pow[i+1].powbar, (hose->io_base_phys >> 12));
Zang Roy-r619119ac4dd32007-07-10 18:46:35 +080077 /* Enable, IO R/W */
78 out_be32(&pci->pow[i+1].powar, 0x80088000
79 | (__ilog2(hose->io_resource.end
80 - hose->io_resource.start + 1) - 1));
81 }
Jon Loeligerb809b3e2006-06-17 17:52:48 -050082
Zang Roy-r619119ac4dd32007-07-10 18:46:35 +080083 /* Setup 2G inbound Memory Window @ 1 */
84 out_be32(&pci->piw[2].pitar, 0x00000000);
85 out_be32(&pci->piw[2].piwbar,0x00000000);
86 out_be32(&pci->piw[2].piwar, PIWAR_2G);
Jon Loeligerb809b3e2006-06-17 17:52:48 -050087}
88
Zang Roy-r619119ac4dd32007-07-10 18:46:35 +080089void __init setup_pci_cmd(struct pci_controller *hose)
Jon Loeligerb809b3e2006-06-17 17:52:48 -050090{
Jon Loeligerb809b3e2006-06-17 17:52:48 -050091 u16 cmd;
Kumar Galaeb12af42007-07-20 16:29:09 -050092 int cap_x;
93
Jon Loeligerb809b3e2006-06-17 17:52:48 -050094 early_read_config_word(hose, 0, 0, PCI_COMMAND, &cmd);
95 cmd |= PCI_COMMAND_SERR | PCI_COMMAND_MASTER | PCI_COMMAND_MEMORY
Zang Roy-r619119ac4dd32007-07-10 18:46:35 +080096 | PCI_COMMAND_IO;
Jon Loeligerb809b3e2006-06-17 17:52:48 -050097 early_write_config_word(hose, 0, 0, PCI_COMMAND, cmd);
Kumar Galaeb12af42007-07-20 16:29:09 -050098
99 cap_x = early_find_capability(hose, 0, 0, PCI_CAP_ID_PCIX);
100 if (cap_x) {
101 int pci_x_cmd = cap_x + PCI_X_CMD;
102 cmd = PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ
103 | PCI_X_CMD_ERO | PCI_X_CMD_DPERR_E;
104 early_write_config_word(hose, 0, 0, pci_x_cmd, cmd);
105 } else {
106 early_write_config_byte(hose, 0, 0, PCI_LATENCY_TIMER, 0x80);
107 }
Kumar Gala9ad494f2006-06-28 00:37:45 -0500108}
109
Anton Vorontsov692d1032008-05-23 17:41:02 +0400110static void __init setup_pci_pcsrbar(struct pci_controller *hose)
Jason Jin34e36c12008-05-23 16:32:46 +0800111{
Anton Vorontsov692d1032008-05-23 17:41:02 +0400112#ifdef CONFIG_PCI_MSI
Jason Jin34e36c12008-05-23 16:32:46 +0800113 phys_addr_t immr_base;
114
115 immr_base = get_immrbase();
116 early_write_config_dword(hose, 0, 0, PCI_BASE_ADDRESS_0, immr_base);
Jason Jin34e36c12008-05-23 16:32:46 +0800117#endif
Anton Vorontsov692d1032008-05-23 17:41:02 +0400118}
Jason Jin34e36c12008-05-23 16:32:46 +0800119
Kumar Gala72b122c2008-01-14 17:02:19 -0600120static int fsl_pcie_bus_fixup;
Zhang Wei20243c72007-06-26 18:22:40 -0500121
Kumar Gala72b122c2008-01-14 17:02:19 -0600122static void __init quirk_fsl_pcie_header(struct pci_dev *dev)
123{
Kumar Gala957ecff2007-07-11 13:31:58 -0500124 /* if we aren't a PCIe don't bother */
125 if (!pci_find_capability(dev, PCI_CAP_ID_EXP))
126 return ;
127
Kumar Gala72b122c2008-01-14 17:02:19 -0600128 dev->class = PCI_CLASS_BRIDGE_PCI << 8;
129 fsl_pcie_bus_fixup = 1;
130 return ;
Zhang Wei20243c72007-06-26 18:22:40 -0500131}
132
Zang Roy-r619119ac4dd32007-07-10 18:46:35 +0800133int __init fsl_pcie_check_link(struct pci_controller *hose)
134{
Kumar Gala2fce12252007-10-03 23:37:33 -0500135 u32 val;
136 early_read_config_dword(hose, 0, 0, PCIE_LTSSM, &val);
Zang Roy-r619119ac4dd32007-07-10 18:46:35 +0800137 if (val < PCIE_LTSSM_L0)
138 return 1;
139 return 0;
140}
Zhang Wei20243c72007-06-26 18:22:40 -0500141
Kumar Gala6c0a11c2007-07-19 15:29:53 -0500142void fsl_pcibios_fixup_bus(struct pci_bus *bus)
143{
144 struct pci_controller *hose = (struct pci_controller *) bus->sysdata;
145 int i;
146
Kumar Gala72b122c2008-01-14 17:02:19 -0600147 if ((bus->parent == hose->bus) &&
148 ((fsl_pcie_bus_fixup &&
149 early_find_capability(hose, 0, 0, PCI_CAP_ID_EXP)) ||
150 (hose->indirect_type & PPC_INDIRECT_TYPE_NO_PCIE_LINK)))
151 {
152 for (i = 0; i < 4; ++i) {
153 struct resource *res = bus->resource[i];
154 struct resource *par = bus->parent->resource[i];
155 if (res) {
156 res->start = 0;
157 res->end = 0;
158 res->flags = 0;
159 }
160 if (res && par) {
161 res->start = par->start;
162 res->end = par->end;
163 res->flags = par->flags;
164 }
Kumar Gala6c0a11c2007-07-19 15:29:53 -0500165 }
166 }
167}
168
Zang Roy-r619119ac4dd32007-07-10 18:46:35 +0800169int __init fsl_add_bridge(struct device_node *dev, int is_primary)
Jon Loeligerb809b3e2006-06-17 17:52:48 -0500170{
171 int len;
172 struct pci_controller *hose;
173 struct resource rsrc;
Jeremy Kerr8efca492006-07-12 15:39:42 +1000174 const int *bus_range;
Jon Loeligerb809b3e2006-06-17 17:52:48 -0500175
Zang Roy-r619119ac4dd32007-07-10 18:46:35 +0800176 pr_debug("Adding PCI host bridge %s\n", dev->full_name);
Jon Loeligerb809b3e2006-06-17 17:52:48 -0500177
178 /* Fetch host bridge registers address */
Zang Roy-r619119ac4dd32007-07-10 18:46:35 +0800179 if (of_address_to_resource(dev, 0, &rsrc)) {
180 printk(KERN_WARNING "Can't get pci register base!");
181 return -ENOMEM;
182 }
Jon Loeligerb809b3e2006-06-17 17:52:48 -0500183
184 /* Get bus range if any */
Stephen Rothwelle2eb6392007-04-03 22:26:41 +1000185 bus_range = of_get_property(dev, "bus-range", &len);
Jon Loeligerb809b3e2006-06-17 17:52:48 -0500186 if (bus_range == NULL || len < 2 * sizeof(int))
187 printk(KERN_WARNING "Can't get bus-range for %s, assume"
Zang Roy-r619119ac4dd32007-07-10 18:46:35 +0800188 " bus 0\n", dev->full_name);
Jon Loeligerb809b3e2006-06-17 17:52:48 -0500189
Benjamin Herrenschmidtfc3fb712007-12-20 14:54:46 +1100190 ppc_pci_flags |= PPC_PCI_REASSIGN_ALL_BUS;
Kumar Galadbf84712007-06-27 01:56:50 -0500191 hose = pcibios_alloc_controller(dev);
Jon Loeligerb809b3e2006-06-17 17:52:48 -0500192 if (!hose)
193 return -ENOMEM;
Kumar Galadbf84712007-06-27 01:56:50 -0500194
Jon Loeligerb809b3e2006-06-17 17:52:48 -0500195 hose->first_busno = bus_range ? bus_range[0] : 0x0;
Zhang Weibf7c0362007-05-22 11:38:26 +0800196 hose->last_busno = bus_range ? bus_range[1] : 0xff;
Jon Loeligerb809b3e2006-06-17 17:52:48 -0500197
Kumar Gala2e56ff22007-07-19 16:07:35 -0500198 setup_indirect_pci(hose, rsrc.start, rsrc.start + 0x4,
199 PPC_INDIRECT_TYPE_BIG_ENDIAN);
Zang Roy-r619119ac4dd32007-07-10 18:46:35 +0800200 setup_pci_cmd(hose);
Jon Loeligerb809b3e2006-06-17 17:52:48 -0500201
Zang Roy-r619119ac4dd32007-07-10 18:46:35 +0800202 /* check PCI express link status */
Kumar Gala957ecff2007-07-11 13:31:58 -0500203 if (early_find_capability(hose, 0, 0, PCI_CAP_ID_EXP)) {
Kumar Gala7659c032007-07-25 00:29:53 -0500204 hose->indirect_type |= PPC_INDIRECT_TYPE_EXT_REG |
Kumar Gala957ecff2007-07-11 13:31:58 -0500205 PPC_INDIRECT_TYPE_SURPRESS_PRIMARY_BUS;
Zang Roy-r619119ac4dd32007-07-10 18:46:35 +0800206 if (fsl_pcie_check_link(hose))
Kumar Gala957ecff2007-07-11 13:31:58 -0500207 hose->indirect_type |= PPC_INDIRECT_TYPE_NO_PCIE_LINK;
208 }
Zhang Weie4725c22007-06-25 15:21:10 -0500209
joe@perches.comdf3c9012007-11-20 12:47:55 +1100210 printk(KERN_INFO "Found FSL PCI host bridge at 0x%016llx. "
Zang Roy-r619119ac4dd32007-07-10 18:46:35 +0800211 "Firmware bus number: %d->%d\n",
212 (unsigned long long)rsrc.start, hose->first_busno,
213 hose->last_busno);
Jon Loeligerb809b3e2006-06-17 17:52:48 -0500214
Zang Roy-r619119ac4dd32007-07-10 18:46:35 +0800215 pr_debug(" ->Hose at 0x%p, cfg_addr=0x%p,cfg_data=0x%p\n",
Jon Loeligerb809b3e2006-06-17 17:52:48 -0500216 hose, hose->cfg_addr, hose->cfg_data);
217
218 /* Interpret the "ranges" property */
219 /* This also maps the I/O region and sets isa_io/mem_base */
Zang Roy-r619119ac4dd32007-07-10 18:46:35 +0800220 pci_process_bridge_OF_ranges(hose, dev, is_primary);
Jon Loeligerb809b3e2006-06-17 17:52:48 -0500221
222 /* Setup PEX window registers */
Zang Roy-r619119ac4dd32007-07-10 18:46:35 +0800223 setup_pci_atmu(hose, &rsrc);
Jon Loeligerb809b3e2006-06-17 17:52:48 -0500224
Jason Jin34e36c12008-05-23 16:32:46 +0800225 /* Setup PEXCSRBAR */
Jason Jin34e36c12008-05-23 16:32:46 +0800226 setup_pci_pcsrbar(hose);
Jon Loeligerb809b3e2006-06-17 17:52:48 -0500227 return 0;
228}
Zang Roy-r619119ac4dd32007-07-10 18:46:35 +0800229
Kumar Gala72b122c2008-01-14 17:02:19 -0600230DECLARE_PCI_FIXUP_HEADER(0x1957, PCI_DEVICE_ID_MPC8548E, quirk_fsl_pcie_header);
231DECLARE_PCI_FIXUP_HEADER(0x1957, PCI_DEVICE_ID_MPC8548, quirk_fsl_pcie_header);
232DECLARE_PCI_FIXUP_HEADER(0x1957, PCI_DEVICE_ID_MPC8543E, quirk_fsl_pcie_header);
233DECLARE_PCI_FIXUP_HEADER(0x1957, PCI_DEVICE_ID_MPC8543, quirk_fsl_pcie_header);
234DECLARE_PCI_FIXUP_HEADER(0x1957, PCI_DEVICE_ID_MPC8547E, quirk_fsl_pcie_header);
235DECLARE_PCI_FIXUP_HEADER(0x1957, PCI_DEVICE_ID_MPC8545E, quirk_fsl_pcie_header);
236DECLARE_PCI_FIXUP_HEADER(0x1957, PCI_DEVICE_ID_MPC8545, quirk_fsl_pcie_header);
237DECLARE_PCI_FIXUP_HEADER(0x1957, PCI_DEVICE_ID_MPC8568E, quirk_fsl_pcie_header);
238DECLARE_PCI_FIXUP_HEADER(0x1957, PCI_DEVICE_ID_MPC8568, quirk_fsl_pcie_header);
239DECLARE_PCI_FIXUP_HEADER(0x1957, PCI_DEVICE_ID_MPC8567E, quirk_fsl_pcie_header);
240DECLARE_PCI_FIXUP_HEADER(0x1957, PCI_DEVICE_ID_MPC8567, quirk_fsl_pcie_header);
241DECLARE_PCI_FIXUP_HEADER(0x1957, PCI_DEVICE_ID_MPC8533E, quirk_fsl_pcie_header);
242DECLARE_PCI_FIXUP_HEADER(0x1957, PCI_DEVICE_ID_MPC8533, quirk_fsl_pcie_header);
243DECLARE_PCI_FIXUP_HEADER(0x1957, PCI_DEVICE_ID_MPC8544E, quirk_fsl_pcie_header);
244DECLARE_PCI_FIXUP_HEADER(0x1957, PCI_DEVICE_ID_MPC8544, quirk_fsl_pcie_header);
245DECLARE_PCI_FIXUP_HEADER(0x1957, PCI_DEVICE_ID_MPC8572E, quirk_fsl_pcie_header);
246DECLARE_PCI_FIXUP_HEADER(0x1957, PCI_DEVICE_ID_MPC8572, quirk_fsl_pcie_header);
Kumar Gala2f3804e2008-07-02 01:36:15 -0500247DECLARE_PCI_FIXUP_HEADER(0x1957, PCI_DEVICE_ID_MPC8536E, quirk_fsl_pcie_header);
248DECLARE_PCI_FIXUP_HEADER(0x1957, PCI_DEVICE_ID_MPC8536, quirk_fsl_pcie_header);
Kumar Gala72b122c2008-01-14 17:02:19 -0600249DECLARE_PCI_FIXUP_HEADER(0x1957, PCI_DEVICE_ID_MPC8641, quirk_fsl_pcie_header);
250DECLARE_PCI_FIXUP_HEADER(0x1957, PCI_DEVICE_ID_MPC8641D, quirk_fsl_pcie_header);
251DECLARE_PCI_FIXUP_HEADER(0x1957, PCI_DEVICE_ID_MPC8610, quirk_fsl_pcie_header);
John Rigby76fe1ff2008-06-26 11:07:57 -0600252#endif /* CONFIG_PPC_85xx || CONFIG_PPC_86xx */
253
254#if defined(CONFIG_PPC_83xx)
255int __init mpc83xx_add_bridge(struct device_node *dev)
256{
257 int len;
258 struct pci_controller *hose;
John Rigby5b70a092008-10-07 13:00:18 -0600259 struct resource rsrc_reg;
260 struct resource rsrc_cfg;
John Rigby76fe1ff2008-06-26 11:07:57 -0600261 const int *bus_range;
John Rigby5b70a092008-10-07 13:00:18 -0600262 int primary;
John Rigby76fe1ff2008-06-26 11:07:57 -0600263
264 pr_debug("Adding PCI host bridge %s\n", dev->full_name);
265
266 /* Fetch host bridge registers address */
John Rigby5b70a092008-10-07 13:00:18 -0600267 if (of_address_to_resource(dev, 0, &rsrc_reg)) {
268 printk(KERN_WARNING "Can't get pci register base!\n");
269 return -ENOMEM;
270 }
271
272 memset(&rsrc_cfg, 0, sizeof(rsrc_cfg));
273
274 if (of_address_to_resource(dev, 1, &rsrc_cfg)) {
275 printk(KERN_WARNING
276 "No pci config register base in dev tree, "
277 "using default\n");
278 /*
279 * MPC83xx supports up to two host controllers
280 * one at 0x8500 has config space registers at 0x8300
281 * one at 0x8600 has config space registers at 0x8380
282 */
283 if ((rsrc_reg.start & 0xfffff) == 0x8500)
284 rsrc_cfg.start = (rsrc_reg.start & 0xfff00000) + 0x8300;
285 else if ((rsrc_reg.start & 0xfffff) == 0x8600)
286 rsrc_cfg.start = (rsrc_reg.start & 0xfff00000) + 0x8380;
287 }
288 /*
289 * Controller at offset 0x8500 is primary
290 */
291 if ((rsrc_reg.start & 0xfffff) == 0x8500)
292 primary = 1;
293 else
294 primary = 0;
John Rigby76fe1ff2008-06-26 11:07:57 -0600295
296 /* Get bus range if any */
297 bus_range = of_get_property(dev, "bus-range", &len);
298 if (bus_range == NULL || len < 2 * sizeof(int)) {
299 printk(KERN_WARNING "Can't get bus-range for %s, assume"
300 " bus 0\n", dev->full_name);
301 }
302
303 ppc_pci_flags |= PPC_PCI_REASSIGN_ALL_BUS;
304 hose = pcibios_alloc_controller(dev);
305 if (!hose)
306 return -ENOMEM;
307
308 hose->first_busno = bus_range ? bus_range[0] : 0;
309 hose->last_busno = bus_range ? bus_range[1] : 0xff;
310
John Rigby5b70a092008-10-07 13:00:18 -0600311 setup_indirect_pci(hose, rsrc_cfg.start, rsrc_cfg.start + 4, 0);
John Rigby76fe1ff2008-06-26 11:07:57 -0600312
313 printk(KERN_INFO "Found MPC83xx PCI host bridge at 0x%016llx. "
314 "Firmware bus number: %d->%d\n",
John Rigby5b70a092008-10-07 13:00:18 -0600315 (unsigned long long)rsrc_reg.start, hose->first_busno,
John Rigby76fe1ff2008-06-26 11:07:57 -0600316 hose->last_busno);
317
318 pr_debug(" ->Hose at 0x%p, cfg_addr=0x%p,cfg_data=0x%p\n",
319 hose, hose->cfg_addr, hose->cfg_data);
320
321 /* Interpret the "ranges" property */
322 /* This also maps the I/O region and sets isa_io/mem_base */
323 pci_process_bridge_OF_ranges(hose, dev, primary);
324
325 return 0;
326}
327#endif /* CONFIG_PPC_83xx */