blob: 585beb90ec6047e2f3a2b7f212688bc5a6f58371 [file] [log] [blame]
Shrenuj Bansalacf1ef42016-06-01 11:11:27 -07001/* Copyright (c) 2017, The Linux Foundation. All rights reserved.
2 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 *
12 */
13#include <linux/firmware.h>
Carter Cooper4a313ae2017-02-23 11:11:56 -070014#include <soc/qcom/subsystem_restart.h>
Shrenuj Bansalacf1ef42016-06-01 11:11:27 -070015#include <linux/pm_opp.h>
16
17#include "adreno.h"
18#include "a6xx_reg.h"
Shrenuj Bansal41665402016-12-16 15:25:54 -080019#include "adreno_a6xx.h"
Shrenuj Bansalacf1ef42016-06-01 11:11:27 -070020#include "adreno_cp_parser.h"
21#include "adreno_trace.h"
22#include "adreno_pm4types.h"
23#include "adreno_perfcounter.h"
24#include "adreno_ringbuffer.h"
Sushmita Susheelendra7f66cf72016-09-12 11:04:43 -060025#include "adreno_llc.h"
Shrenuj Bansalacf1ef42016-06-01 11:11:27 -070026#include "kgsl_sharedmem.h"
27#include "kgsl_log.h"
28#include "kgsl.h"
Kyle Pieferb1027b02017-02-10 13:58:58 -080029#include "kgsl_gmu.h"
30#include "kgsl_trace.h"
31
32#define OOB_REQUEST_TIMEOUT 10 /* ms */
Shrenuj Bansalacf1ef42016-06-01 11:11:27 -070033
34#define A6XX_CP_RB_CNTL_DEFAULT (((ilog2(4) << 8) & 0x1F00) | \
35 (ilog2(KGSL_RB_DWORDS >> 1) & 0x3F))
36
37#define MIN_HBB 13
38
Sushmita Susheelendra7f66cf72016-09-12 11:04:43 -060039#define A6XX_LLC_NUM_GPU_SCIDS 5
40#define A6XX_GPU_LLC_SCID_NUM_BITS 5
41#define A6XX_GPU_LLC_SCID_MASK \
42 ((1 << (A6XX_LLC_NUM_GPU_SCIDS * A6XX_GPU_LLC_SCID_NUM_BITS)) - 1)
Sushmita Susheelendra906564d2017-01-10 15:53:55 -070043#define A6XX_GPUHTW_LLC_SCID_SHIFT 25
44#define A6XX_GPUHTW_LLC_SCID_MASK \
45 (((1 << A6XX_GPU_LLC_SCID_NUM_BITS) - 1) << A6XX_GPUHTW_LLC_SCID_SHIFT)
46
Sushmita Susheelendra7f66cf72016-09-12 11:04:43 -060047#define A6XX_GPU_CX_REG_BASE 0x509E000
48#define A6XX_GPU_CX_REG_SIZE 0x1000
49
Kyle Pieferb1027b02017-02-10 13:58:58 -080050static int _load_gmu_firmware(struct kgsl_device *device);
51
Shrenuj Bansalacf1ef42016-06-01 11:11:27 -070052static const struct adreno_vbif_data a630_vbif[] = {
53 {A6XX_VBIF_GATE_OFF_WRREQ_EN, 0x00000009},
54 {A6XX_RBBM_VBIF_CLIENT_QOS_CNTL, 0x3},
55 {0, 0},
56};
57
58static const struct adreno_vbif_platform a6xx_vbif_platforms[] = {
59 { adreno_is_a630, a630_vbif },
60};
61
Oleg Pereletcb9b6212017-03-16 15:38:43 -070062
63struct kgsl_hwcg_reg {
64 unsigned int off;
65 unsigned int val;
66};
67static const struct kgsl_hwcg_reg a630_hwcg_regs[] = {
68 {A6XX_RBBM_CLOCK_CNTL_SP0, 0x22222222},
69 {A6XX_RBBM_CLOCK_CNTL_SP1, 0x22222222},
70 {A6XX_RBBM_CLOCK_CNTL_SP2, 0x22222222},
71 {A6XX_RBBM_CLOCK_CNTL_SP3, 0x22222222},
72 {A6XX_RBBM_CLOCK_CNTL2_SP0, 0x02222220},
73 {A6XX_RBBM_CLOCK_CNTL2_SP1, 0x02222220},
74 {A6XX_RBBM_CLOCK_CNTL2_SP2, 0x02222220},
75 {A6XX_RBBM_CLOCK_CNTL2_SP3, 0x02222220},
76 {A6XX_RBBM_CLOCK_DELAY_SP0, 0x0000F3CF},
77 {A6XX_RBBM_CLOCK_DELAY_SP1, 0x0000F3CF},
78 {A6XX_RBBM_CLOCK_DELAY_SP2, 0x0000F3CF},
79 {A6XX_RBBM_CLOCK_DELAY_SP3, 0x0000F3CF},
80 {A6XX_RBBM_CLOCK_HYST_SP0, 0x00000080},
81 {A6XX_RBBM_CLOCK_HYST_SP1, 0x00000080},
82 {A6XX_RBBM_CLOCK_HYST_SP2, 0x00000080},
83 {A6XX_RBBM_CLOCK_HYST_SP3, 0x00000080},
84 {A6XX_RBBM_CLOCK_CNTL_TP0, 0x22222222},
85 {A6XX_RBBM_CLOCK_CNTL_TP1, 0x22222222},
86 {A6XX_RBBM_CLOCK_CNTL_TP2, 0x22222222},
87 {A6XX_RBBM_CLOCK_CNTL_TP3, 0x22222222},
88 {A6XX_RBBM_CLOCK_CNTL2_TP0, 0x22222222},
89 {A6XX_RBBM_CLOCK_CNTL2_TP1, 0x22222222},
90 {A6XX_RBBM_CLOCK_CNTL2_TP2, 0x22222222},
91 {A6XX_RBBM_CLOCK_CNTL2_TP3, 0x22222222},
92 {A6XX_RBBM_CLOCK_CNTL3_TP0, 0x22222222},
93 {A6XX_RBBM_CLOCK_CNTL3_TP1, 0x22222222},
94 {A6XX_RBBM_CLOCK_CNTL3_TP2, 0x22222222},
95 {A6XX_RBBM_CLOCK_CNTL3_TP3, 0x22222222},
96 {A6XX_RBBM_CLOCK_CNTL4_TP0, 0x00022222},
97 {A6XX_RBBM_CLOCK_CNTL4_TP1, 0x00022222},
98 {A6XX_RBBM_CLOCK_CNTL4_TP2, 0x00022222},
99 {A6XX_RBBM_CLOCK_CNTL4_TP3, 0x00022222},
100 {A6XX_RBBM_CLOCK_HYST_TP0, 0x77777777},
101 {A6XX_RBBM_CLOCK_HYST_TP1, 0x77777777},
102 {A6XX_RBBM_CLOCK_HYST_TP2, 0x77777777},
103 {A6XX_RBBM_CLOCK_HYST_TP3, 0x77777777},
104 {A6XX_RBBM_CLOCK_HYST2_TP0, 0x77777777},
105 {A6XX_RBBM_CLOCK_HYST2_TP1, 0x77777777},
106 {A6XX_RBBM_CLOCK_HYST2_TP2, 0x77777777},
107 {A6XX_RBBM_CLOCK_HYST2_TP3, 0x77777777},
108 {A6XX_RBBM_CLOCK_HYST3_TP0, 0x07777777},
109 {A6XX_RBBM_CLOCK_HYST3_TP1, 0x07777777},
110 {A6XX_RBBM_CLOCK_HYST3_TP2, 0x07777777},
111 {A6XX_RBBM_CLOCK_HYST3_TP3, 0x07777777},
112 {A6XX_RBBM_CLOCK_HYST4_TP0, 0x00077777},
113 {A6XX_RBBM_CLOCK_HYST4_TP1, 0x00077777},
114 {A6XX_RBBM_CLOCK_HYST4_TP2, 0x00077777},
115 {A6XX_RBBM_CLOCK_HYST4_TP3, 0x00077777},
116 {A6XX_RBBM_CLOCK_DELAY_TP0, 0x11111111},
117 {A6XX_RBBM_CLOCK_DELAY_TP1, 0x11111111},
118 {A6XX_RBBM_CLOCK_DELAY_TP2, 0x11111111},
119 {A6XX_RBBM_CLOCK_DELAY_TP3, 0x11111111},
120 {A6XX_RBBM_CLOCK_DELAY2_TP0, 0x11111111},
121 {A6XX_RBBM_CLOCK_DELAY2_TP1, 0x11111111},
122 {A6XX_RBBM_CLOCK_DELAY2_TP2, 0x11111111},
123 {A6XX_RBBM_CLOCK_DELAY2_TP3, 0x11111111},
124 {A6XX_RBBM_CLOCK_DELAY3_TP0, 0x11111111},
125 {A6XX_RBBM_CLOCK_DELAY3_TP1, 0x11111111},
126 {A6XX_RBBM_CLOCK_DELAY3_TP2, 0x11111111},
127 {A6XX_RBBM_CLOCK_DELAY3_TP3, 0x11111111},
128 {A6XX_RBBM_CLOCK_DELAY4_TP0, 0x00011111},
129 {A6XX_RBBM_CLOCK_DELAY4_TP1, 0x00011111},
130 {A6XX_RBBM_CLOCK_DELAY4_TP2, 0x00011111},
131 {A6XX_RBBM_CLOCK_DELAY4_TP3, 0x00011111},
132 {A6XX_RBBM_CLOCK_CNTL_UCHE, 0x22222222},
133 {A6XX_RBBM_CLOCK_CNTL2_UCHE, 0x22222222},
134 {A6XX_RBBM_CLOCK_CNTL3_UCHE, 0x22222222},
135 {A6XX_RBBM_CLOCK_CNTL4_UCHE, 0x00222222},
136 {A6XX_RBBM_CLOCK_HYST_UCHE, 0x00000004},
137 {A6XX_RBBM_CLOCK_DELAY_UCHE, 0x00000002},
138 {A6XX_RBBM_CLOCK_CNTL_RB0, 0x22222222},
139 {A6XX_RBBM_CLOCK_CNTL_RB1, 0x22222222},
140 {A6XX_RBBM_CLOCK_CNTL_RB2, 0x22222222},
141 {A6XX_RBBM_CLOCK_CNTL_RB3, 0x22222222},
142 {A6XX_RBBM_CLOCK_CNTL2_RB0, 0x00002222},
143 {A6XX_RBBM_CLOCK_CNTL2_RB1, 0x00002222},
144 {A6XX_RBBM_CLOCK_CNTL2_RB2, 0x00002222},
145 {A6XX_RBBM_CLOCK_CNTL2_RB3, 0x00002222},
146 {A6XX_RBBM_CLOCK_CNTL_CCU0, 0x00002220},
147 {A6XX_RBBM_CLOCK_CNTL_CCU1, 0x00002220},
148 {A6XX_RBBM_CLOCK_CNTL_CCU2, 0x00002220},
149 {A6XX_RBBM_CLOCK_CNTL_CCU3, 0x00002220},
150 {A6XX_RBBM_CLOCK_HYST_RB_CCU0, 0x00040F00},
151 {A6XX_RBBM_CLOCK_HYST_RB_CCU1, 0x00040F00},
152 {A6XX_RBBM_CLOCK_HYST_RB_CCU2, 0x00040F00},
153 {A6XX_RBBM_CLOCK_HYST_RB_CCU3, 0x00040F00},
154 {A6XX_RBBM_CLOCK_CNTL_RAC, 0x05022022},
155 {A6XX_RBBM_CLOCK_CNTL2_RAC, 0x00005555},
156 {A6XX_RBBM_CLOCK_DELAY_RAC, 0x00010011},
157 {A6XX_RBBM_CLOCK_HYST_RAC, 0x00445044},
158 {A6XX_RBBM_CLOCK_CNTL_TSE_RAS_RBBM, 0x04222222},
159 {A6XX_RBBM_CLOCK_MODE_GPC, 0x02222222},
160 {A6XX_RBBM_CLOCK_MODE_VFD, 0x00002222},
161 {A6XX_RBBM_CLOCK_HYST_TSE_RAS_RBBM, 0x00000000},
162 {A6XX_RBBM_CLOCK_HYST_GPC, 0x04104004},
163 {A6XX_RBBM_CLOCK_HYST_VFD, 0x00000000},
164 {A6XX_RBBM_CLOCK_DELAY_HLSQ, 0x00000000},
165 {A6XX_RBBM_CLOCK_DELAY_TSE_RAS_RBBM, 0x00004000},
166 {A6XX_RBBM_CLOCK_DELAY_GPC, 0x00000200},
167 {A6XX_RBBM_CLOCK_DELAY_VFD, 0x00002222},
168 {A6XX_RBBM_CLOCK_DELAY_HLSQ_2, 0x00000002},
169 {A6XX_RBBM_CLOCK_MODE_HLSQ, 0x00002222},
170 {A6XX_RBBM_CLOCK_CNTL_GMU_GX, 0x00000222},
171 {A6XX_RBBM_CLOCK_DELAY_GMU_GX, 0x00000111},
172 {A6XX_RBBM_CLOCK_HYST_GMU_GX, 0x00000555}
173};
174
175static const struct {
176 int (*devfunc)(struct adreno_device *adreno_dev);
177 const struct kgsl_hwcg_reg *regs;
178 unsigned int count;
179} a6xx_hwcg_registers[] = {
180 {adreno_is_a630, a630_hwcg_regs, ARRAY_SIZE(a630_hwcg_regs)}
181};
182
Shrenuj Bansalacf1ef42016-06-01 11:11:27 -0700183static struct a6xx_protected_regs {
184 unsigned int base;
185 unsigned int count;
186 int read_protect;
187} a6xx_protected_regs_group[] = {
188 { 0x600, 0x51, 0 },
189 { 0xAE50, 0x2, 1 },
190 { 0x9624, 0x13, 1 },
191 { 0x8630, 0x8, 1 },
192 { 0x9E70, 0x1, 1 },
193 { 0x9E78, 0x187, 1 },
194 { 0xF000, 0x810, 1 },
195 { 0xFC00, 0x3, 0 },
196 { 0x50E, 0x0, 1 },
197 { 0x50F, 0x0, 0 },
198 { 0x510, 0x0, 1 },
199 { 0x0, 0x4F9, 0 },
200 { 0x501, 0xA, 0 },
201 { 0x511, 0x44, 0 },
202 { 0xE00, 0xE, 1 },
203 { 0x8E00, 0x0, 1 },
204 { 0x8E50, 0xF, 1 },
205 { 0xBE02, 0x0, 1 },
206 { 0xBE20, 0x11F3, 1 },
207 { 0x800, 0x82, 1 },
208 { 0x8A0, 0x8, 1 },
209 { 0x8AB, 0x19, 1 },
210 { 0x900, 0x4D, 1 },
211 { 0x98D, 0x76, 1 },
212 { 0x8D0, 0x23, 0 },
213 { 0x980, 0x4, 0 },
214 { 0xA630, 0x0, 1 },
215};
216
Shrenuj Bansalacf1ef42016-06-01 11:11:27 -0700217static void a6xx_platform_setup(struct adreno_device *adreno_dev)
218{
219 uint64_t addr;
220
221 /* Calculate SP local and private mem addresses */
222 addr = ALIGN(ADRENO_UCHE_GMEM_BASE + adreno_dev->gmem_size, SZ_64K);
223 adreno_dev->sp_local_gpuaddr = addr;
224 adreno_dev->sp_pvt_gpuaddr = addr + SZ_64K;
225}
226
Carter Cooper6ce00422017-03-20 11:25:09 -0600227static void _update_always_on_regs(struct adreno_device *adreno_dev)
228{
229 struct adreno_gpudev *gpudev = ADRENO_GPU_DEVICE(adreno_dev);
230 unsigned int *const regs = gpudev->reg_offsets->offsets;
231
232 regs[ADRENO_REG_RBBM_ALWAYSON_COUNTER_LO] =
233 A6XX_CP_ALWAYS_ON_COUNTER_LO;
234 regs[ADRENO_REG_RBBM_ALWAYSON_COUNTER_HI] =
235 A6XX_CP_ALWAYS_ON_COUNTER_HI;
236}
237
Shrenuj Bansal41665402016-12-16 15:25:54 -0800238static void a6xx_init(struct adreno_device *adreno_dev)
239{
240 a6xx_crashdump_init(adreno_dev);
Carter Cooper6ce00422017-03-20 11:25:09 -0600241
242 /*
243 * If the GMU is not enabled, rewrite the offset for the always on
244 * counters to point to the CP always on instead of GMU always on
245 */
246 if (!kgsl_gmu_isenabled(KGSL_DEVICE(adreno_dev)))
247 _update_always_on_regs(adreno_dev);
Shrenuj Bansal41665402016-12-16 15:25:54 -0800248}
249
Shrenuj Bansalacf1ef42016-06-01 11:11:27 -0700250/**
251 * a6xx_protect_init() - Initializes register protection on a6xx
252 * @device: Pointer to the device structure
253 * Performs register writes to enable protected access to sensitive
254 * registers
255 */
256static void a6xx_protect_init(struct adreno_device *adreno_dev)
257{
258 struct kgsl_device *device = KGSL_DEVICE(adreno_dev);
Tarun Karra9f945502017-03-23 12:28:03 -0700259 struct kgsl_protected_registers *mmu_prot =
260 kgsl_mmu_get_prot_regs(&device->mmu);
261 int i, num_sets;
262 int req_sets = ARRAY_SIZE(a6xx_protected_regs_group);
263 int max_sets = adreno_dev->gpucore->num_protected_regs;
264 unsigned int mmu_base = 0, mmu_range = 0, cur_range;
Shrenuj Bansalacf1ef42016-06-01 11:11:27 -0700265
266 /* enable access protection to privileged registers */
Harshdeep Dhatt9fc043e2017-04-21 12:06:22 -0600267 kgsl_regwrite(device, A6XX_CP_PROTECT_CNTL, 0x00000003);
Shrenuj Bansalacf1ef42016-06-01 11:11:27 -0700268
Lynus Vaz0955c6c2017-02-20 18:59:44 +0530269 if (mmu_prot) {
270 mmu_base = mmu_prot->base;
271 mmu_range = 1 << mmu_prot->range;
Tarun Karra9f945502017-03-23 12:28:03 -0700272 req_sets += DIV_ROUND_UP(mmu_range, 0x2000);
Lynus Vaz0955c6c2017-02-20 18:59:44 +0530273 }
274
Tarun Karra9f945502017-03-23 12:28:03 -0700275 if (req_sets > max_sets)
Lynus Vaz0955c6c2017-02-20 18:59:44 +0530276 WARN(1, "Size exceeds the num of protection regs available\n");
Lynus Vaz0955c6c2017-02-20 18:59:44 +0530277
Tarun Karra9f945502017-03-23 12:28:03 -0700278 /* Protect GPU registers */
279 num_sets = min_t(unsigned int,
280 ARRAY_SIZE(a6xx_protected_regs_group), max_sets);
281 for (i = 0; i < num_sets; i++) {
Shrenuj Bansalacf1ef42016-06-01 11:11:27 -0700282 struct a6xx_protected_regs *regs =
283 &a6xx_protected_regs_group[i];
284
285 kgsl_regwrite(device, A6XX_CP_PROTECT_REG + i,
286 regs->base | (regs->count << 18) |
287 (regs->read_protect << 31));
288 }
289
Tarun Karra9f945502017-03-23 12:28:03 -0700290 /* Protect MMU registers */
291 if (mmu_prot) {
292 while ((i < max_sets) && (mmu_range > 0)) {
293 cur_range = min_t(unsigned int, mmu_range,
Lynus Vaz0955c6c2017-02-20 18:59:44 +0530294 0x2000);
Tarun Karra9f945502017-03-23 12:28:03 -0700295 kgsl_regwrite(device, A6XX_CP_PROTECT_REG + i,
296 mmu_base | ((cur_range - 1) << 18) | (1 << 31));
Lynus Vaz0955c6c2017-02-20 18:59:44 +0530297
Tarun Karra9f945502017-03-23 12:28:03 -0700298 mmu_base += cur_range;
299 mmu_range -= cur_range;
300 i++;
301 }
Lynus Vaz0955c6c2017-02-20 18:59:44 +0530302 }
Shrenuj Bansalacf1ef42016-06-01 11:11:27 -0700303}
304
305static void a6xx_enable_64bit(struct adreno_device *adreno_dev)
306{
307 struct kgsl_device *device = KGSL_DEVICE(adreno_dev);
308
309 kgsl_regwrite(device, A6XX_CP_ADDR_MODE_CNTL, 0x1);
310 kgsl_regwrite(device, A6XX_VSC_ADDR_MODE_CNTL, 0x1);
311 kgsl_regwrite(device, A6XX_GRAS_ADDR_MODE_CNTL, 0x1);
312 kgsl_regwrite(device, A6XX_RB_ADDR_MODE_CNTL, 0x1);
313 kgsl_regwrite(device, A6XX_PC_ADDR_MODE_CNTL, 0x1);
314 kgsl_regwrite(device, A6XX_HLSQ_ADDR_MODE_CNTL, 0x1);
315 kgsl_regwrite(device, A6XX_VFD_ADDR_MODE_CNTL, 0x1);
316 kgsl_regwrite(device, A6XX_VPC_ADDR_MODE_CNTL, 0x1);
317 kgsl_regwrite(device, A6XX_UCHE_ADDR_MODE_CNTL, 0x1);
318 kgsl_regwrite(device, A6XX_SP_ADDR_MODE_CNTL, 0x1);
319 kgsl_regwrite(device, A6XX_TPL1_ADDR_MODE_CNTL, 0x1);
320 kgsl_regwrite(device, A6XX_RBBM_SECVID_TSB_ADDR_MODE_CNTL, 0x1);
321}
322
Oleg Pereletcb9b6212017-03-16 15:38:43 -0700323
324static void a6xx_hwcg_set(struct adreno_device *adreno_dev, bool on)
325{
326 struct kgsl_device *device = KGSL_DEVICE(adreno_dev);
327 const struct kgsl_hwcg_reg *regs;
328 int i, j;
329
330 if (!test_bit(ADRENO_HWCG_CTRL, &adreno_dev->pwrctrl_flag))
331 return;
332
333 for (i = 0; i < ARRAY_SIZE(a6xx_hwcg_registers); i++) {
334 if (a6xx_hwcg_registers[i].devfunc(adreno_dev))
335 break;
336 }
337
338 if (i == ARRAY_SIZE(a6xx_hwcg_registers))
339 return;
340
341 regs = a6xx_hwcg_registers[i].regs;
342
343 /* Disable SP clock before programming HWCG registers */
344 kgsl_gmu_regrmw(device, A6XX_GPU_GMU_GX_SPTPRAC_CLOCK_CONTROL, 0, 0);
345
346 for (j = 0; j < a6xx_hwcg_registers[i].count; j++)
347 kgsl_regwrite(device, regs[j].off, on ? regs[j].val : 0);
348
349 if (kgsl_gmu_isenabled(device)) {
350 kgsl_gmu_regwrite(device, A6XX_GPU_GMU_AO_GMU_CGC_MODE_CNTL,
351 0x00020222);
352 kgsl_gmu_regwrite(device, A6XX_GPU_GMU_AO_GMU_CGC_DELAY_CNTL,
353 0x00010111);
354 kgsl_gmu_regwrite(device, A6XX_GPU_GMU_AO_GMU_CGC_HYST_CNTL,
355 0x00050555);
356 }
357 /* Enable SP clock */
358 kgsl_gmu_regrmw(device, A6XX_GPU_GMU_GX_SPTPRAC_CLOCK_CONTROL, 0, 1);
359
360 /* enable top level HWCG */
361 kgsl_regwrite(device, A6XX_RBBM_CLOCK_CNTL, on ? 0x8AA8AA02 : 0);
362 kgsl_regwrite(device, A5XX_RBBM_ISDB_CNT, on ? 0x00000182 : 0x00000180);
363}
364
Shrenuj Bansalacf1ef42016-06-01 11:11:27 -0700365/*
366 * a6xx_start() - Device start
367 * @adreno_dev: Pointer to adreno device
368 *
369 * a6xx device start
370 */
371static void a6xx_start(struct adreno_device *adreno_dev)
372{
373 struct kgsl_device *device = KGSL_DEVICE(adreno_dev);
Shrenuj Bansal397e5892017-03-13 13:38:47 -0700374 unsigned int bit, mal, mode, glbl_inv;
Shrenuj Bansalacf1ef42016-06-01 11:11:27 -0700375 unsigned int amsbc = 0;
376
Oleg Perelet62d5cec2017-03-27 16:14:52 -0700377 /* runtime adjust callbacks based on feature sets */
378 if (!kgsl_gmu_isenabled(device))
379 /* Legacy idle management if gmu is disabled */
380 ADRENO_GPU_DEVICE(adreno_dev)->hw_isidle = NULL;
Oleg Pereletcb9b6212017-03-16 15:38:43 -0700381 /* enable hardware clockgating */
382 a6xx_hwcg_set(adreno_dev, true);
Oleg Perelet62d5cec2017-03-27 16:14:52 -0700383
Shrenuj Bansalacf1ef42016-06-01 11:11:27 -0700384 adreno_vbif_start(adreno_dev, a6xx_vbif_platforms,
385 ARRAY_SIZE(a6xx_vbif_platforms));
386 /*
387 * Set UCHE_WRITE_THRU_BASE to the UCHE_TRAP_BASE effectively
388 * disabling L2 bypass
389 */
390 kgsl_regwrite(device, A6XX_UCHE_WRITE_RANGE_MAX_LO, 0xffffffc0);
391 kgsl_regwrite(device, A6XX_UCHE_WRITE_RANGE_MAX_HI, 0x0001ffff);
392 kgsl_regwrite(device, A6XX_UCHE_TRAP_BASE_LO, 0xfffff000);
393 kgsl_regwrite(device, A6XX_UCHE_TRAP_BASE_HI, 0x0001ffff);
394 kgsl_regwrite(device, A6XX_UCHE_WRITE_THRU_BASE_LO, 0xfffff000);
395 kgsl_regwrite(device, A6XX_UCHE_WRITE_THRU_BASE_HI, 0x0001ffff);
396
397 /* Program the GMEM VA range for the UCHE path */
398 kgsl_regwrite(device, A6XX_UCHE_GMEM_RANGE_MIN_LO,
399 ADRENO_UCHE_GMEM_BASE);
400 kgsl_regwrite(device, A6XX_UCHE_GMEM_RANGE_MIN_HI, 0x0);
401 kgsl_regwrite(device, A6XX_UCHE_GMEM_RANGE_MAX_LO,
402 ADRENO_UCHE_GMEM_BASE +
403 adreno_dev->gmem_size - 1);
404 kgsl_regwrite(device, A6XX_UCHE_GMEM_RANGE_MAX_HI, 0x0);
405
406 kgsl_regwrite(device, A6XX_UCHE_FILTER_CNTL, 0x804);
407 kgsl_regwrite(device, A6XX_UCHE_CACHE_WAYS, 0x4);
408
409 kgsl_regwrite(device, A6XX_CP_ROQ_THRESHOLDS_2, 0x010000C0);
410 kgsl_regwrite(device, A6XX_CP_ROQ_THRESHOLDS_1, 0x8040362C);
411
412 /* Setting the mem pool size */
413 kgsl_regwrite(device, A6XX_CP_MEM_POOL_SIZE, 128);
414
415 /* Setting the primFifo thresholds default values */
416 kgsl_regwrite(device, A6XX_PC_DBG_ECO_CNTL, (0x300 << 11));
417
Shrenuj Bansalacf1ef42016-06-01 11:11:27 -0700418 /* Set the AHB default slave response to "ERROR" */
419 kgsl_regwrite(device, A6XX_CP_AHB_CNTL, 0x1);
420
Harshdeep Dhatt859f3d62017-04-28 17:54:33 -0600421 /* Turn on performance counters */
422 kgsl_regwrite(device, A6XX_RBBM_PERFCTR_CNTL, 0x1);
423
Shrenuj Bansalacf1ef42016-06-01 11:11:27 -0700424 if (of_property_read_u32(device->pdev->dev.of_node,
425 "qcom,highest-bank-bit", &bit))
426 bit = MIN_HBB;
427
428 if (of_property_read_u32(device->pdev->dev.of_node,
429 "qcom,min-access-length", &mal))
430 mal = 32;
431
432 if (of_property_read_u32(device->pdev->dev.of_node,
433 "qcom,ubwc-mode", &mode))
434 mode = 0;
435
436 switch (mode) {
437 case KGSL_UBWC_1_0:
438 mode = 1;
439 break;
440 case KGSL_UBWC_2_0:
441 mode = 0;
442 break;
443 case KGSL_UBWC_3_0:
444 mode = 0;
445 amsbc = 1; /* Only valid for A640 and A680 */
446 break;
447 default:
448 break;
449 }
450
451 if (bit >= 13 && bit <= 16)
452 bit = (bit - 13) & 0x03;
453 else
454 bit = 0;
455
456 mal = (mal == 64) ? 1 : 0;
457
Shrenuj Bansal397e5892017-03-13 13:38:47 -0700458 /* (1 << 29)globalInvFlushFilterDis bit needs to be set for A630 V1 */
459 glbl_inv = (adreno_is_a630v1(adreno_dev)) ? 1 : 0;
460
Shrenuj Bansalacf1ef42016-06-01 11:11:27 -0700461 kgsl_regwrite(device, A6XX_RB_NC_MODE_CNTL, (amsbc << 4) | (mal << 3) |
462 (bit << 1) | mode);
463 kgsl_regwrite(device, A6XX_TPL1_NC_MODE_CNTL, (mal << 3) |
464 (bit << 1) | mode);
465 kgsl_regwrite(device, A6XX_SP_NC_MODE_CNTL, (mal << 3) | (bit << 1) |
466 mode);
467
Shrenuj Bansal397e5892017-03-13 13:38:47 -0700468 kgsl_regwrite(device, A6XX_UCHE_MODE_CNTL, (glbl_inv << 29) |
469 (mal << 23) | (bit << 21));
Shrenuj Bansalacf1ef42016-06-01 11:11:27 -0700470
Shrenuj Bansal90bc410842017-04-28 15:05:43 -0700471 /* Set hang detection threshold to 4 million cycles (0x3FFFF*16) */
Shrenuj Bansalacf1ef42016-06-01 11:11:27 -0700472 kgsl_regwrite(device, A6XX_RBBM_INTERFACE_HANG_INT_CNTL,
Shrenuj Bansal90bc410842017-04-28 15:05:43 -0700473 (1 << 30) | 0x3ffff);
Shrenuj Bansalacf1ef42016-06-01 11:11:27 -0700474
Lynus Vaz1fde74d2017-03-20 18:02:47 +0530475 kgsl_regwrite(device, A6XX_UCHE_CLIENT_PF, 1);
476
Lynus Vaz85c8cee2017-03-07 11:31:02 +0530477 /* Set TWOPASSUSEWFI in A6XX_PC_DBG_ECO_CNTL if requested */
478 if (ADRENO_QUIRK(adreno_dev, ADRENO_QUIRK_TWO_PASS_USE_WFI))
479 kgsl_regrmw(device, A6XX_PC_DBG_ECO_CNTL, 0, (1 << 8));
480
Shrenuj Bansalacf1ef42016-06-01 11:11:27 -0700481 a6xx_protect_init(adreno_dev);
482}
483
484/*
485 * a6xx_microcode_load() - Load microcode
486 * @adreno_dev: Pointer to adreno device
487 */
488static int a6xx_microcode_load(struct adreno_device *adreno_dev)
489{
490 struct kgsl_device *device = KGSL_DEVICE(adreno_dev);
491 struct adreno_firmware *fw = ADRENO_FW(adreno_dev, ADRENO_FW_SQE);
492 uint64_t gpuaddr;
Carter Cooper4a313ae2017-02-23 11:11:56 -0700493 static void *zap;
494 int ret = 0;
Shrenuj Bansalacf1ef42016-06-01 11:11:27 -0700495
496 gpuaddr = fw->memdesc.gpuaddr;
497 kgsl_regwrite(device, A6XX_CP_SQE_INSTR_BASE_LO,
498 lower_32_bits(gpuaddr));
499 kgsl_regwrite(device, A6XX_CP_SQE_INSTR_BASE_HI,
500 upper_32_bits(gpuaddr));
501
Carter Cooper4a313ae2017-02-23 11:11:56 -0700502 /* Load the zap shader firmware through PIL if its available */
503 if (adreno_dev->gpucore->zap_name && !zap) {
504 zap = subsystem_get(adreno_dev->gpucore->zap_name);
505
506 /* Return error if the zap shader cannot be loaded */
507 if (IS_ERR_OR_NULL(zap)) {
508 ret = (zap == NULL) ? -ENODEV : PTR_ERR(zap);
509 zap = NULL;
510 }
511 }
512
513 return ret;
Shrenuj Bansalacf1ef42016-06-01 11:11:27 -0700514}
515
516
517/*
518 * CP_INIT_MAX_CONTEXT bit tells if the multiple hardware contexts can
519 * be used at once of if they should be serialized
520 */
521#define CP_INIT_MAX_CONTEXT BIT(0)
522
523/* Enables register protection mode */
524#define CP_INIT_ERROR_DETECTION_CONTROL BIT(1)
525
526/* Header dump information */
527#define CP_INIT_HEADER_DUMP BIT(2) /* Reserved */
528
529/* Default Reset states enabled for PFP and ME */
530#define CP_INIT_DEFAULT_RESET_STATE BIT(3)
531
532/* Drawcall filter range */
533#define CP_INIT_DRAWCALL_FILTER_RANGE BIT(4)
534
535/* Ucode workaround masks */
536#define CP_INIT_UCODE_WORKAROUND_MASK BIT(5)
537
538#define CP_INIT_MASK (CP_INIT_MAX_CONTEXT | \
539 CP_INIT_ERROR_DETECTION_CONTROL | \
540 CP_INIT_HEADER_DUMP | \
541 CP_INIT_DEFAULT_RESET_STATE | \
542 CP_INIT_UCODE_WORKAROUND_MASK)
543
544static void _set_ordinals(struct adreno_device *adreno_dev,
545 unsigned int *cmds, unsigned int count)
546{
547 unsigned int *start = cmds;
548
549 /* Enabled ordinal mask */
550 *cmds++ = CP_INIT_MASK;
551
552 if (CP_INIT_MASK & CP_INIT_MAX_CONTEXT)
553 *cmds++ = 0x00000003;
554
555 if (CP_INIT_MASK & CP_INIT_ERROR_DETECTION_CONTROL)
556 *cmds++ = 0x20000000;
557
558 if (CP_INIT_MASK & CP_INIT_HEADER_DUMP) {
559 /* Header dump address */
560 *cmds++ = 0x00000000;
561 /* Header dump enable and dump size */
562 *cmds++ = 0x00000000;
563 }
564
565 if (CP_INIT_MASK & CP_INIT_DRAWCALL_FILTER_RANGE) {
566 /* Start range */
567 *cmds++ = 0x00000000;
568 /* End range (inclusive) */
569 *cmds++ = 0x00000000;
570 }
571
572 if (CP_INIT_MASK & CP_INIT_UCODE_WORKAROUND_MASK)
573 *cmds++ = 0x00000000;
574
575 /* Pad rest of the cmds with 0's */
576 while ((unsigned int)(cmds - start) < count)
577 *cmds++ = 0x0;
578}
579
580/*
581 * a6xx_send_cp_init() - Initialize ringbuffer
582 * @adreno_dev: Pointer to adreno device
583 * @rb: Pointer to the ringbuffer of device
584 *
585 * Submit commands for ME initialization,
586 */
587static int a6xx_send_cp_init(struct adreno_device *adreno_dev,
588 struct adreno_ringbuffer *rb)
589{
590 unsigned int *cmds;
591 int ret;
592
593 cmds = adreno_ringbuffer_allocspace(rb, 9);
594 if (IS_ERR(cmds))
595 return PTR_ERR(cmds);
596
597 *cmds++ = cp_type7_packet(CP_ME_INIT, 8);
598
599 _set_ordinals(adreno_dev, cmds, 8);
600
601 ret = adreno_ringbuffer_submit_spin(rb, NULL, 2000);
602 if (ret)
Carter Cooper8567af02017-03-15 14:22:03 -0600603 adreno_spin_idle_debug(adreno_dev,
Shrenuj Bansalacf1ef42016-06-01 11:11:27 -0700604 "CP initialization failed to idle\n");
605
606 return ret;
607}
608
609/*
610 * a6xx_rb_start() - Start the ringbuffer
611 * @adreno_dev: Pointer to adreno device
612 * @start_type: Warm or cold start
613 */
614static int a6xx_rb_start(struct adreno_device *adreno_dev,
615 unsigned int start_type)
616{
617 struct adreno_ringbuffer *rb = ADRENO_CURRENT_RINGBUFFER(adreno_dev);
618 struct kgsl_device *device = &adreno_dev->dev;
619 uint64_t addr;
620 int ret;
621
622 addr = SCRATCH_RPTR_GPU_ADDR(device, rb->id);
623
624 adreno_writereg64(adreno_dev, ADRENO_REG_CP_RB_RPTR_ADDR_LO,
625 ADRENO_REG_CP_RB_RPTR_ADDR_HI, addr);
626
627 /*
628 * The size of the ringbuffer in the hardware is the log2
629 * representation of the size in quadwords (sizedwords / 2).
630 */
631 adreno_writereg(adreno_dev, ADRENO_REG_CP_RB_CNTL,
632 A6XX_CP_RB_CNTL_DEFAULT);
633
634 adreno_writereg(adreno_dev, ADRENO_REG_CP_RB_BASE,
635 rb->buffer_desc.gpuaddr);
636
637 ret = a6xx_microcode_load(adreno_dev);
638 if (ret)
639 return ret;
640
641 /* Clear the SQE_HALT to start the CP engine */
642 kgsl_regwrite(device, A6XX_CP_SQE_CNTL, 1);
643
Carter Cooper4a313ae2017-02-23 11:11:56 -0700644 ret = a6xx_send_cp_init(adreno_dev, rb);
645 if (ret)
646 return ret;
647
648 /* GPU comes up in secured mode, make it unsecured by default */
649 return adreno_set_unsecured_mode(adreno_dev, rb);
Shrenuj Bansalacf1ef42016-06-01 11:11:27 -0700650}
651
652static int _load_firmware(struct kgsl_device *device, const char *fwfile,
653 struct adreno_firmware *firmware)
654{
655 const struct firmware *fw = NULL;
656 int ret;
657
658 ret = request_firmware(&fw, fwfile, device->dev);
659
660 if (ret) {
661 KGSL_DRV_ERR(device, "request_firmware(%s) failed: %d\n",
662 fwfile, ret);
663 return ret;
664 }
665
666 ret = kgsl_allocate_global(device, &firmware->memdesc, fw->size - 4,
667 KGSL_MEMFLAGS_GPUREADONLY, 0, "ucode");
668
669 if (!ret) {
670 memcpy(firmware->memdesc.hostptr, &fw->data[4], fw->size - 4);
671 firmware->size = (fw->size - 4) / sizeof(uint32_t);
672 firmware->version = *(unsigned int *)&fw->data[4];
673 }
674
675 release_firmware(fw);
676
Kyle Pieferb1027b02017-02-10 13:58:58 -0800677 ret = _load_gmu_firmware(device);
678
Shrenuj Bansalacf1ef42016-06-01 11:11:27 -0700679 return ret;
680}
681
Kyle Pieferb1027b02017-02-10 13:58:58 -0800682#define RSC_CMD_OFFSET 2
683#define PDC_CMD_OFFSET 4
Shrenuj Bansalacf1ef42016-06-01 11:11:27 -0700684
Kyle Pieferb1027b02017-02-10 13:58:58 -0800685static void _regwrite(void __iomem *regbase,
686 unsigned int offsetwords, unsigned int value)
Shrenuj Bansalacf1ef42016-06-01 11:11:27 -0700687{
Kyle Pieferb1027b02017-02-10 13:58:58 -0800688 void __iomem *reg;
Shrenuj Bansalacf1ef42016-06-01 11:11:27 -0700689
Kyle Pieferb1027b02017-02-10 13:58:58 -0800690 reg = regbase + (offsetwords << 2);
691 __raw_writel(value, reg);
692}
Shrenuj Bansalacf1ef42016-06-01 11:11:27 -0700693
Kyle Pieferb1027b02017-02-10 13:58:58 -0800694/*
695 * _load_gmu_rpmh_ucode() - Load the ucode into the GPU PDC/RSC blocks
696 * PDC and RSC execute GPU power on/off RPMh sequence
697 * @device: Pointer to KGSL device
698 */
699static void _load_gmu_rpmh_ucode(struct kgsl_device *device)
700{
701 struct gmu_device *gmu = &device->gmu;
702
703 /* Setup RSC PDC handshake for sleep and wakeup */
704 kgsl_gmu_regwrite(device, A6XX_RSCC_PDC_SLAVE_ID_DRV0, 1);
705 kgsl_gmu_regwrite(device, A6XX_RSCC_HIDDEN_TCS_CMD0_DATA, 0);
706 kgsl_gmu_regwrite(device, A6XX_RSCC_HIDDEN_TCS_CMD0_ADDR, 0);
707 kgsl_gmu_regwrite(device,
708 A6XX_RSCC_HIDDEN_TCS_CMD0_DATA + RSC_CMD_OFFSET, 0);
709 kgsl_gmu_regwrite(device,
710 A6XX_RSCC_HIDDEN_TCS_CMD0_ADDR + RSC_CMD_OFFSET, 0);
711 kgsl_gmu_regwrite(device,
712 A6XX_RSCC_HIDDEN_TCS_CMD0_DATA + RSC_CMD_OFFSET * 2,
713 0x80000000);
714 kgsl_gmu_regwrite(device,
715 A6XX_RSCC_HIDDEN_TCS_CMD0_ADDR + RSC_CMD_OFFSET * 2,
716 0);
717 kgsl_gmu_regwrite(device, A6XX_RSCC_OVERRIDE_START_ADDR, 0);
718 kgsl_gmu_regwrite(device, A6XX_RSCC_PDC_SEQ_START_ADDR, 0x4520);
719 kgsl_gmu_regwrite(device, A6XX_RSCC_PDC_MATCH_VALUE_LO, 0x4510);
720 kgsl_gmu_regwrite(device, A6XX_RSCC_PDC_MATCH_VALUE_HI, 0x4514);
721
722 /* Enable timestamp event */
723 kgsl_gmu_regwrite(device, A6XX_RSCC_TIMESTAMP_UNIT1_EN_DRV0, 1);
724
725 /* Load RSC sequencer uCode for sleep and wakeup */
726 kgsl_gmu_regwrite(device, A6XX_RSCC_SEQ_MEM_0_DRV0, 0xA7A506A0);
727 kgsl_gmu_regwrite(device, A6XX_RSCC_SEQ_MEM_0_DRV0 + 1, 0xA1E6A6E7);
728 kgsl_gmu_regwrite(device, A6XX_RSCC_SEQ_MEM_0_DRV0 + 2, 0xA2E081E1);
729 kgsl_gmu_regwrite(device, A6XX_RSCC_SEQ_MEM_0_DRV0 + 3, 0xE9A982E2);
730 kgsl_gmu_regwrite(device, A6XX_RSCC_SEQ_MEM_0_DRV0 + 4, 0x0020E8A8);
731
732 /* Load PDC sequencer uCode for power up and power down sequence */
733 _regwrite(gmu->pdc_reg_virt, PDC_GPU_SEQ_MEM_0, 0xFFBFA1E1);
734 _regwrite(gmu->pdc_reg_virt, PDC_GPU_SEQ_MEM_0 + 1, 0xE0A4A3A2);
735 _regwrite(gmu->pdc_reg_virt, PDC_GPU_SEQ_MEM_0 + 2, 0xE2848382);
736 _regwrite(gmu->pdc_reg_virt, PDC_GPU_SEQ_MEM_0 + 3, 0xFDBDE4E3);
737 _regwrite(gmu->pdc_reg_virt, PDC_GPU_SEQ_MEM_0 + 4, 0x00002081);
738
739 /* Set TCS commands used by PDC sequence for low power modes */
740 _regwrite(gmu->pdc_reg_virt, PDC_GPU_TCS0_CMD_ENABLE_BANK, 7);
741 _regwrite(gmu->pdc_reg_virt, PDC_GPU_TCS0_CMD_WAIT_FOR_CMPL_BANK, 0);
742 _regwrite(gmu->pdc_reg_virt, PDC_GPU_TCS0_CONTROL, 0);
743 _regwrite(gmu->pdc_reg_virt, PDC_GPU_TCS0_CMD0_MSGID, 0x10108);
744 _regwrite(gmu->pdc_reg_virt, PDC_GPU_TCS0_CMD0_ADDR, 0x30010);
745 _regwrite(gmu->pdc_reg_virt, PDC_GPU_TCS0_CMD0_DATA, 1);
746 _regwrite(gmu->pdc_reg_virt,
747 PDC_GPU_TCS0_CMD0_MSGID + PDC_CMD_OFFSET, 0x10108);
748 _regwrite(gmu->pdc_reg_virt,
749 PDC_GPU_TCS0_CMD0_ADDR + PDC_CMD_OFFSET, 0x30000);
750 _regwrite(gmu->pdc_reg_virt,
751 PDC_GPU_TCS0_CMD0_DATA + PDC_CMD_OFFSET, 0x0);
752 _regwrite(gmu->pdc_reg_virt,
753 PDC_GPU_TCS0_CMD0_MSGID + PDC_CMD_OFFSET * 2, 0x10108);
754 _regwrite(gmu->pdc_reg_virt,
755 PDC_GPU_TCS0_CMD0_ADDR + PDC_CMD_OFFSET * 2, 0x30080);
756 _regwrite(gmu->pdc_reg_virt,
757 PDC_GPU_TCS0_CMD0_DATA + PDC_CMD_OFFSET * 2, 0x0);
758 _regwrite(gmu->pdc_reg_virt, PDC_GPU_TCS1_CMD_ENABLE_BANK, 7);
759 _regwrite(gmu->pdc_reg_virt, PDC_GPU_TCS1_CMD_WAIT_FOR_CMPL_BANK, 0);
760 _regwrite(gmu->pdc_reg_virt, PDC_GPU_TCS1_CONTROL, 0);
761 _regwrite(gmu->pdc_reg_virt, PDC_GPU_TCS1_CMD0_MSGID, 0x10108);
762 _regwrite(gmu->pdc_reg_virt, PDC_GPU_TCS1_CMD0_ADDR, 0x30010);
763 _regwrite(gmu->pdc_reg_virt, PDC_GPU_TCS1_CMD0_DATA, 2);
764 _regwrite(gmu->pdc_reg_virt,
765 PDC_GPU_TCS1_CMD0_MSGID + PDC_CMD_OFFSET, 0x10108);
766 _regwrite(gmu->pdc_reg_virt,
767 PDC_GPU_TCS1_CMD0_ADDR + PDC_CMD_OFFSET, 0x30000);
768 _regwrite(gmu->pdc_reg_virt,
769 PDC_GPU_TCS1_CMD0_DATA + PDC_CMD_OFFSET, 0x3);
770 _regwrite(gmu->pdc_reg_virt,
771 PDC_GPU_TCS1_CMD0_MSGID + PDC_CMD_OFFSET * 2, 0x10108);
772 _regwrite(gmu->pdc_reg_virt,
773 PDC_GPU_TCS1_CMD0_ADDR + PDC_CMD_OFFSET * 2, 0x30080);
774 _regwrite(gmu->pdc_reg_virt,
775 PDC_GPU_TCS1_CMD0_DATA + PDC_CMD_OFFSET * 2, 0x3);
776
777 /* Setup GPU PDC */
778 _regwrite(gmu->pdc_reg_virt, PDC_GPU_SEQ_START_ADDR, 0);
779 _regwrite(gmu->pdc_reg_virt, PDC_GPU_ENABLE_PDC, 0x80000001);
780
781 /* ensure no writes happen before the uCode is fully written */
Shrenuj Bansalacf1ef42016-06-01 11:11:27 -0700782 wmb();
Kyle Pieferb1027b02017-02-10 13:58:58 -0800783}
Shrenuj Bansalacf1ef42016-06-01 11:11:27 -0700784
Kyle Pieferb1027b02017-02-10 13:58:58 -0800785#define GMU_START_TIMEOUT 10 /* ms */
786#define GPU_START_TIMEOUT 100 /* ms */
Shrenuj Bansalacf1ef42016-06-01 11:11:27 -0700787
Kyle Pieferb1027b02017-02-10 13:58:58 -0800788/*
789 * timed_poll_check() - polling *gmu* register at given offset until
790 * its value changed to match expected value. The function times
791 * out and returns after given duration if register is not updated
792 * as expected.
793 *
794 * @device: Pointer to KGSL device
795 * @offset: Register offset
796 * @expected_ret: expected register value that stops polling
797 * @timout: number of jiffies to abort the polling
798 * @mask: bitmask to filter register value to match expected_ret
799 */
800static int timed_poll_check(struct kgsl_device *device,
801 unsigned int offset, unsigned int expected_ret,
802 unsigned int timeout, unsigned int mask)
803{
804 unsigned long t;
805 unsigned int value;
806
807 t = jiffies + msecs_to_jiffies(timeout);
808
Shrenuj Bansalacf1ef42016-06-01 11:11:27 -0700809 while (!time_after(jiffies, t)) {
Kyle Pieferb1027b02017-02-10 13:58:58 -0800810 kgsl_gmu_regread(device, offset, &value);
811 if ((value & mask) == expected_ret)
812 return 0;
Shrenuj Bansalacf1ef42016-06-01 11:11:27 -0700813 cpu_relax();
814 }
815
Kyle Pieferb1027b02017-02-10 13:58:58 -0800816 return -EINVAL;
817}
818
819/*
820 * a6xx_gmu_power_config() - Configure and enable GMU's low power mode
821 * setting based on ADRENO feature flags.
822 * @device: Pointer to KGSL device
823 */
824static void a6xx_gmu_power_config(struct kgsl_device *device)
825{
826 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
827 struct gmu_device *gmu = &device->gmu;
828
Kyle Pieferd3964162017-04-06 15:44:03 -0700829 /* Configure registers for idle setting. The setting is cumulative */
830 switch (gmu->idle_level) {
831 case GPU_HW_MIN_VOLT:
Kyle Pieferdc0706c2017-04-13 13:17:50 -0700832 kgsl_gmu_regrmw(device, A6XX_GMU_RPMH_CTRL, 0,
833 MIN_BW_ENABLE_MASK);
834 kgsl_gmu_regrmw(device, A6XX_GMU_RPMH_HYST_CTRL, 0,
835 MIN_BW_HYST);
Kyle Pieferd3964162017-04-06 15:44:03 -0700836 /* fall through */
837 case GPU_HW_NAP:
Kyle Pieferdc0706c2017-04-13 13:17:50 -0700838 kgsl_gmu_regrmw(device, A6XX_GMU_GPU_NAP_CTRL, 0,
839 HW_NAP_ENABLE_MASK);
Kyle Pieferd3964162017-04-06 15:44:03 -0700840 /* fall through */
841 case GPU_HW_IFPC:
842 kgsl_gmu_regwrite(device, A6XX_GMU_PWR_COL_INTER_FRAME_HYST,
843 0x000A0080);
Kyle Pieferdc0706c2017-04-13 13:17:50 -0700844 kgsl_gmu_regrmw(device, A6XX_GMU_PWR_COL_INTER_FRAME_CTRL, 0,
Kyle Pieferd3964162017-04-06 15:44:03 -0700845 IFPC_ENABLE_MASK);
846 /* fall through */
847 case GPU_HW_SPTP_PC:
848 kgsl_gmu_regwrite(device, A6XX_GMU_PWR_COL_SPTPRAC_HYST,
849 0x000A0080);
Kyle Pieferdc0706c2017-04-13 13:17:50 -0700850 kgsl_gmu_regrmw(device, A6XX_GMU_PWR_COL_INTER_FRAME_CTRL, 0,
Kyle Pieferd3964162017-04-06 15:44:03 -0700851 SPTP_ENABLE_MASK);
852 /* fall through */
853 default:
854 break;
Kyle Pieferb1027b02017-02-10 13:58:58 -0800855 }
856
Kyle Piefer3a5ac092017-04-06 16:05:30 -0700857 /* ACD feature enablement */
858 if (ADRENO_FEATURE(adreno_dev, ADRENO_LM))
Kyle Pieferdc0706c2017-04-13 13:17:50 -0700859 kgsl_gmu_regrmw(device, A6XX_GMU_BOOT_KMD_LM_HANDSHAKE, 0,
860 BIT(10));
Kyle Piefer3a5ac092017-04-06 16:05:30 -0700861
Kyle Pieferb1027b02017-02-10 13:58:58 -0800862 /* Enable RPMh GPU client */
863 if (ADRENO_FEATURE(adreno_dev, ADRENO_RPMH))
Kyle Pieferdc0706c2017-04-13 13:17:50 -0700864 kgsl_gmu_regrmw(device, A6XX_GMU_RPMH_CTRL, 0,
865 RPMH_ENABLE_MASK);
Kyle Pieferb1027b02017-02-10 13:58:58 -0800866
Kyle Pieferd3964162017-04-06 15:44:03 -0700867 /* Disable reference bandgap voltage */
Kyle Pieferb1027b02017-02-10 13:58:58 -0800868 kgsl_gmu_regwrite(device, A6XX_GMU_AO_SPARE_CNTL, 1);
869}
870
871/*
872 * a6xx_gmu_start() - Start GMU and wait until FW boot up.
873 * @device: Pointer to KGSL device
874 */
875static int a6xx_gmu_start(struct kgsl_device *device)
876{
877 struct gmu_device *gmu = &device->gmu;
878
879 /* Write 1 first to make sure the GMU is reset */
880 kgsl_gmu_regwrite(device, A6XX_GMU_CM3_SYSRESET, 1);
881
882 /* Make sure putting in reset doesn't happen after clearing */
883 wmb();
884
885 /* Bring GMU out of reset */
886 kgsl_gmu_regwrite(device, A6XX_GMU_CM3_SYSRESET, 0);
887 if (timed_poll_check(device,
888 A6XX_GMU_CM3_FW_INIT_RESULT,
889 0xBABEFACE,
890 GMU_START_TIMEOUT,
891 0xFFFFFFFF)) {
892 dev_err(&gmu->pdev->dev, "GMU doesn't boot\n");
893 return -ETIMEDOUT;
894 }
895
896 return 0;
897}
898
899/*
900 * a6xx_gmu_hfi_start() - Write registers and start HFI.
901 * @device: Pointer to KGSL device
902 */
903static int a6xx_gmu_hfi_start(struct kgsl_device *device)
904{
905 struct gmu_device *gmu = &device->gmu;
906
Kyle Piefere7b06b42017-04-06 13:53:01 -0700907 kgsl_gmu_regrmw(device, A6XX_GMU_GMU2HOST_INTR_MASK,
908 HFI_IRQ_MSGQ_MASK, 0);
Kyle Pieferb1027b02017-02-10 13:58:58 -0800909 kgsl_gmu_regwrite(device, A6XX_GMU_HFI_CTRL_INIT, 1);
910
911 if (timed_poll_check(device,
912 A6XX_GMU_HFI_CTRL_STATUS,
913 BIT(0),
914 GMU_START_TIMEOUT,
915 BIT(0))) {
916 dev_err(&gmu->pdev->dev, "GMU HFI init failed\n");
917 return -ETIMEDOUT;
918 }
919
920 return 0;
921}
922
923/*
924 * a6xx_oob_set() - Set OOB interrupt to GMU.
925 * @adreno_dev: Pointer to adreno device
926 * @set_mask: set_mask is a bitmask that defines a set of OOB
927 * interrupts to trigger.
928 * @check_mask: check_mask is a bitmask that provides a set of
929 * OOB ACK bits. check_mask usually matches set_mask to
930 * ensure OOBs are handled.
931 * @clear_mask: After GMU handles a OOB interrupt, GMU driver
932 * clears the interrupt. clear_mask is a bitmask defines
933 * a set of OOB interrupts to clear.
934 */
935static int a6xx_oob_set(struct adreno_device *adreno_dev,
936 unsigned int set_mask, unsigned int check_mask,
937 unsigned int clear_mask)
938{
939 struct kgsl_device *device = KGSL_DEVICE(adreno_dev);
940 struct gmu_device *gmu = &device->gmu;
941 int ret = 0;
942
943 if (!kgsl_gmu_isenabled(device))
944 return -ENODEV;
945
946 kgsl_gmu_regwrite(device, A6XX_GMU_HOST2GMU_INTR_SET, set_mask);
947
948 if (timed_poll_check(device,
949 A6XX_GMU_GMU2HOST_INTR_INFO,
950 check_mask,
951 GPU_START_TIMEOUT,
952 check_mask)) {
953 ret = -ETIMEDOUT;
954 dev_err(&gmu->pdev->dev, "OOB set timed out\n");
955 }
956
957 kgsl_gmu_regwrite(device, A6XX_GMU_GMU2HOST_INTR_CLR, clear_mask);
958
959 trace_kgsl_gmu_oob_set(set_mask);
960 return ret;
961}
962
963/*
964 * a6xx_oob_clear() - Clear a previously set OOB request.
965 * @adreno_dev: Pointer to the adreno device that has the GMU
966 * @clear_mask: Bitmask that provides the OOB bits to clear
967 */
968static inline void a6xx_oob_clear(struct adreno_device *adreno_dev,
969 unsigned int clear_mask)
970{
971 struct kgsl_device *device = KGSL_DEVICE(adreno_dev);
972
973 if (!kgsl_gmu_isenabled(device))
974 return;
975
976 kgsl_gmu_regwrite(device, A6XX_GMU_HOST2GMU_INTR_SET, clear_mask);
977 trace_kgsl_gmu_oob_clear(clear_mask);
978}
979
980#define SPTPRAC_POWERON_CTRL_MASK 0x00778000
981#define SPTPRAC_POWEROFF_CTRL_MASK 0x00778001
982#define SPTPRAC_POWEROFF_STATUS_MASK BIT(2)
983#define SPTPRAC_POWERON_STATUS_MASK BIT(3)
984#define SPTPRAC_CTRL_TIMEOUT 10 /* ms */
985
986/*
987 * a6xx_sptprac_enable() - Power on SPTPRAC
988 * @adreno_dev: Pointer to Adreno device
989 */
990static int a6xx_sptprac_enable(struct adreno_device *adreno_dev)
991{
992 struct kgsl_device *device = KGSL_DEVICE(adreno_dev);
993 struct gmu_device *gmu = &device->gmu;
994
Kyle Piefer51dc0142017-04-14 12:32:49 -0700995 if (!gmu->pdev)
Kyle Pieferb1027b02017-02-10 13:58:58 -0800996 return -EINVAL;
997
998 kgsl_gmu_regwrite(device, A6XX_GMU_GX_SPTPRAC_POWER_CONTROL,
999 SPTPRAC_POWERON_CTRL_MASK);
1000
1001 if (timed_poll_check(device,
1002 A6XX_GMU_SPTPRAC_PWR_CLK_STATUS,
1003 SPTPRAC_POWERON_STATUS_MASK,
1004 SPTPRAC_CTRL_TIMEOUT,
1005 SPTPRAC_POWERON_STATUS_MASK)) {
1006 dev_err(&gmu->pdev->dev, "power on SPTPRAC fail\n");
1007 return -EINVAL;
1008 }
1009
1010 return 0;
1011}
1012
1013/*
1014 * a6xx_sptprac_disable() - Power of SPTPRAC
1015 * @adreno_dev: Pointer to Adreno device
1016 */
1017static void a6xx_sptprac_disable(struct adreno_device *adreno_dev)
1018{
1019 struct kgsl_device *device = KGSL_DEVICE(adreno_dev);
1020 struct gmu_device *gmu = &device->gmu;
1021
Kyle Piefer51dc0142017-04-14 12:32:49 -07001022 if (!gmu->pdev)
Kyle Pieferb1027b02017-02-10 13:58:58 -08001023 return;
1024
1025 kgsl_gmu_regwrite(device, A6XX_GMU_GX_SPTPRAC_POWER_CONTROL,
1026 SPTPRAC_POWEROFF_CTRL_MASK);
1027
1028 if (timed_poll_check(device,
1029 A6XX_GMU_SPTPRAC_PWR_CLK_STATUS,
1030 SPTPRAC_POWEROFF_STATUS_MASK,
1031 SPTPRAC_CTRL_TIMEOUT,
1032 SPTPRAC_POWEROFF_STATUS_MASK))
1033 dev_err(&gmu->pdev->dev, "power off SPTPRAC fail\n");
1034}
1035
1036/*
1037 * a6xx_hm_enable() - Power on HM and turn on clock
1038 * @adreno_dev: Pointer to Adreno device
1039 */
1040static int a6xx_hm_enable(struct adreno_device *adreno_dev)
1041{
1042 int ret;
1043 struct kgsl_device *device = KGSL_DEVICE(adreno_dev);
1044 struct kgsl_pwrctrl *pwr = &device->pwrctrl;
1045 struct gmu_device *gmu = &device->gmu;
1046
Kyle Piefera6f18bb2017-04-25 13:38:25 -07001047 if (regulator_is_enabled(gmu->gx_gdsc))
1048 return 0;
1049
1050 ret = regulator_enable(gmu->gx_gdsc);
1051 if (ret) {
1052 dev_err(&gmu->pdev->dev,
1053 "Failed to turn on GPU HM HS\n");
1054 return ret;
Kyle Pieferb1027b02017-02-10 13:58:58 -08001055 }
1056
1057 ret = clk_set_rate(pwr->grp_clks[0],
1058 pwr->pwrlevels[pwr->default_pwrlevel].
1059 gpu_freq);
1060 if (ret)
1061 return ret;
1062
1063 return clk_prepare_enable(pwr->grp_clks[0]);
1064}
1065
1066/*
1067 * a6xx_hm_disable() - Turn off HM clock and power off
1068 * @adreno_dev: Pointer to Adreno device
1069 */
1070static int a6xx_hm_disable(struct adreno_device *adreno_dev)
1071{
1072 struct kgsl_device *device = KGSL_DEVICE(adreno_dev);
1073 struct kgsl_pwrctrl *pwr = &device->pwrctrl;
1074 struct gmu_device *gmu = &device->gmu;
1075
Kyle Piefera6f18bb2017-04-25 13:38:25 -07001076 if (!regulator_is_enabled(gmu->gx_gdsc))
1077 return 0;
1078
Kyle Pieferb1027b02017-02-10 13:58:58 -08001079 clk_disable_unprepare(pwr->grp_clks[0]);
1080
1081 clk_set_rate(pwr->grp_clks[0],
1082 pwr->pwrlevels[pwr->num_pwrlevels - 1].
1083 gpu_freq);
1084
Kyle Pieferb1027b02017-02-10 13:58:58 -08001085 return regulator_disable(gmu->gx_gdsc);
1086}
1087
1088/*
Kyle Pieferba88adc2017-04-03 10:35:34 -07001089 * a6xx_hm_sptprac_enable() - Turn on HM and SPTPRAC
1090 * @device: Pointer to KGSL device
1091 */
1092static int a6xx_hm_sptprac_enable(struct kgsl_device *device)
1093{
1094 int ret = 0;
1095 struct gmu_device *gmu = &device->gmu;
1096
1097 /* If GMU does not control HM we must */
1098 if (gmu->idle_level < GPU_HW_IFPC) {
1099 ret = a6xx_hm_enable(ADRENO_DEVICE(device));
1100 if (ret) {
1101 dev_err(&gmu->pdev->dev, "Failed to power on GPU HM\n");
1102 return ret;
1103 }
1104 }
1105
1106 /* If GMU does not control SPTPRAC we must */
1107 if (gmu->idle_level < GPU_HW_SPTP_PC) {
1108 ret = a6xx_sptprac_enable(ADRENO_DEVICE(device));
1109 if (ret) {
1110 a6xx_hm_disable(ADRENO_DEVICE(device));
1111 return ret;
1112 }
1113 }
1114
1115 return ret;
1116}
1117
1118/*
1119 * a6xx_hm_sptprac_disable() - Turn off SPTPRAC and HM
1120 * @device: Pointer to KGSL device
1121 */
1122static int a6xx_hm_sptprac_disable(struct kgsl_device *device)
1123{
1124 int ret = 0;
1125 struct gmu_device *gmu = &device->gmu;
1126
1127 /* If GMU does not control SPTPRAC we must */
1128 if (gmu->idle_level < GPU_HW_SPTP_PC)
1129 a6xx_sptprac_disable(ADRENO_DEVICE(device));
1130
1131 /* If GMU does not control HM we must */
1132 if (gmu->idle_level < GPU_HW_IFPC) {
1133 ret = a6xx_hm_disable(ADRENO_DEVICE(device));
1134 if (ret)
1135 dev_err(&gmu->pdev->dev, "Failed to power off GPU HM\n");
1136 }
1137
1138 return ret;
1139}
1140
1141/*
1142 * a6xx_hm_sptprac_control() - Turn HM and SPTPRAC on or off
1143 * @device: Pointer to KGSL device
1144 * @on: True to turn on or false to turn off
1145 */
1146static int a6xx_hm_sptprac_control(struct kgsl_device *device, bool on)
1147{
1148 if (on)
1149 return a6xx_hm_sptprac_enable(device);
1150 else
1151 return a6xx_hm_sptprac_disable(device);
1152}
1153
1154/*
Kyle Pieferb1027b02017-02-10 13:58:58 -08001155 * a6xx_gfx_rail_on() - request GMU to power GPU at given OPP.
1156 * @device: Pointer to KGSL device
1157 *
1158 */
1159static int a6xx_gfx_rail_on(struct kgsl_device *device)
1160{
1161 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
1162 struct kgsl_pwrctrl *pwr = &device->pwrctrl;
1163 struct gmu_device *gmu = &device->gmu;
1164 struct arc_vote_desc *default_opp;
1165 unsigned int perf_idx;
1166 int ret;
1167
1168 perf_idx = pwr->num_pwrlevels - pwr->default_pwrlevel - 1;
1169 default_opp = &gmu->rpmh_votes.gx_votes[perf_idx];
1170
1171 kgsl_gmu_regwrite(device, A6XX_GMU_BOOT_SLUMBER_OPTION,
1172 OOB_BOOT_OPTION);
1173 kgsl_gmu_regwrite(device, A6XX_GMU_GX_VOTE_IDX, default_opp->pri_idx);
1174 kgsl_gmu_regwrite(device, A6XX_GMU_MX_VOTE_IDX, default_opp->sec_idx);
1175
1176 ret = a6xx_oob_set(adreno_dev, OOB_BOOT_SLUMBER_SET_MASK,
1177 OOB_BOOT_SLUMBER_CHECK_MASK,
1178 OOB_BOOT_SLUMBER_CLEAR_MASK);
1179
1180 if (ret)
1181 dev_err(&gmu->pdev->dev, "OOB set after GMU booted timed out\n");
Shrenuj Bansalacf1ef42016-06-01 11:11:27 -07001182
1183 return ret;
1184}
1185
Kyle Pieferb1027b02017-02-10 13:58:58 -08001186/*
1187 * a6xx_notify_slumber() - initiate request to GMU to prepare to slumber
1188 * @device: Pointer to KGSL device
1189 */
1190static int a6xx_notify_slumber(struct kgsl_device *device)
Shrenuj Bansalacf1ef42016-06-01 11:11:27 -07001191{
Kyle Pieferb1027b02017-02-10 13:58:58 -08001192 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
1193 struct kgsl_pwrctrl *pwr = &device->pwrctrl;
1194 struct gmu_device *gmu = &device->gmu;
1195 int bus_level = pwr->pwrlevels[pwr->default_pwrlevel].bus_freq;
1196 int perf_idx = gmu->num_gpupwrlevels - pwr->default_pwrlevel - 1;
1197 int ret, state;
Shrenuj Bansalacf1ef42016-06-01 11:11:27 -07001198
Kyle Pieferb1027b02017-02-10 13:58:58 -08001199 if (!ADRENO_QUIRK(adreno_dev, ADRENO_QUIRK_HFI_USE_REG)) {
1200 ret = hfi_notify_slumber(gmu, perf_idx, bus_level);
1201 return ret;
1202 }
Shrenuj Bansalacf1ef42016-06-01 11:11:27 -07001203
Kyle Pieferb1027b02017-02-10 13:58:58 -08001204 kgsl_gmu_regwrite(device, A6XX_GMU_BOOT_SLUMBER_OPTION,
1205 OOB_SLUMBER_OPTION);
1206 kgsl_gmu_regwrite(device, A6XX_GMU_GX_VOTE_IDX, bus_level);
1207 kgsl_gmu_regwrite(device, A6XX_GMU_MX_VOTE_IDX, perf_idx);
1208
1209 ret = a6xx_oob_set(adreno_dev, OOB_BOOT_SLUMBER_SET_MASK,
1210 OOB_BOOT_SLUMBER_CHECK_MASK,
1211 OOB_BOOT_SLUMBER_CLEAR_MASK);
1212 a6xx_oob_clear(adreno_dev, OOB_BOOT_SLUMBER_CLEAR_MASK);
1213
1214 if (ret)
1215 dev_err(&gmu->pdev->dev, "OOB set for slumber timed out\n");
1216 else {
1217 kgsl_gmu_regread(device, A6XX_GMU_RPMH_POWER_STATE, &state);
Oleg Perelet62d5cec2017-03-27 16:14:52 -07001218 if (state != GPU_HW_SLUMBER) {
Kyle Pieferb1027b02017-02-10 13:58:58 -08001219 dev_err(&gmu->pdev->dev,
1220 "Failed to prepare for slumber\n");
1221 ret = -EINVAL;
1222 }
1223 }
1224
1225 return ret;
1226}
1227
1228static int a6xx_rpmh_power_on_gpu(struct kgsl_device *device)
1229{
1230 struct gmu_device *gmu = &device->gmu;
1231 struct device *dev = &gmu->pdev->dev;
Kyle Pieferba88adc2017-04-03 10:35:34 -07001232 int ret = 0;
Kyle Pieferb1027b02017-02-10 13:58:58 -08001233
1234 if (device->state != KGSL_STATE_INIT &&
1235 device->state != KGSL_STATE_SUSPEND) {
1236 /* RSC wake sequence */
1237 kgsl_gmu_regwrite(device, A6XX_GMU_RSCC_CONTROL_REQ, BIT(1));
1238
1239 /* Write request before polling */
1240 wmb();
1241
1242 if (timed_poll_check(device,
1243 A6XX_GMU_RSCC_CONTROL_ACK,
1244 BIT(1),
1245 GPU_START_TIMEOUT,
1246 BIT(1))) {
1247 dev_err(dev, "Failed to do GPU RSC power on\n");
1248 return -EINVAL;
1249 }
1250
1251 if (timed_poll_check(device,
1252 A6XX_RSCC_SEQ_BUSY_DRV0,
1253 0,
1254 GPU_START_TIMEOUT,
1255 0xFFFFFFFF))
1256 goto error_rsc;
1257
Kyle Pieferba88adc2017-04-03 10:35:34 -07001258 /* Turn on the HM and SPTP head switches */
1259 ret = a6xx_hm_sptprac_control(device, true);
Kyle Pieferb1027b02017-02-10 13:58:58 -08001260 }
1261
Kyle Pieferba88adc2017-04-03 10:35:34 -07001262 return ret;
Kyle Pieferb1027b02017-02-10 13:58:58 -08001263
1264error_rsc:
1265 dev_err(dev, "GPU RSC sequence stuck in waking up GPU\n");
1266 return -EINVAL;
1267}
1268
1269static int a6xx_rpmh_power_off_gpu(struct kgsl_device *device)
1270{
1271 struct gmu_device *gmu = &device->gmu;
Kyle Pieferba88adc2017-04-03 10:35:34 -07001272 int val, ret = 0;
Kyle Pieferb1027b02017-02-10 13:58:58 -08001273
Kyle Pieferba88adc2017-04-03 10:35:34 -07001274 /* Turn off the SPTP and HM head switches */
1275 ret = a6xx_hm_sptprac_control(device, false);
Kyle Pieferb1027b02017-02-10 13:58:58 -08001276
1277 /* RSC sleep sequence */
George Shen076a1432017-04-20 14:04:02 -07001278 kgsl_gmu_regwrite(device, A6XX_RSCC_TIMESTAMP_UNIT1_EN_DRV0, 1);
Kyle Pieferb1027b02017-02-10 13:58:58 -08001279 kgsl_gmu_regwrite(device, A6XX_GMU_RSCC_CONTROL_REQ, 1);
Shrenuj Bansalacf1ef42016-06-01 11:11:27 -07001280 wmb();
1281
Kyle Pieferb1027b02017-02-10 13:58:58 -08001282 if (timed_poll_check(device,
1283 A6XX_RSCC_TIMESTAMP_UNIT1_OUTPUT_DRV0,
1284 BIT(0),
1285 GPU_START_TIMEOUT,
1286 BIT(0))) {
1287 dev_err(&gmu->pdev->dev, "GPU RSC power off fail\n");
1288 return -EINVAL;
1289 }
1290
1291 /* Read to clear the timestamp */
1292 kgsl_gmu_regread(device, A6XX_RSCC_TIMESTAMP_UNIT0_TIMESTAMP_L_DRV0,
1293 &val);
1294 kgsl_gmu_regread(device, A6XX_RSCC_TIMESTAMP_UNIT0_TIMESTAMP_H_DRV0,
1295 &val);
1296
1297 kgsl_gmu_regwrite(device, A6XX_GMU_AO_SPARE_CNTL, 0);
1298
1299 /* FIXME: v2 has different procedure to trigger sequence */
1300
Kyle Pieferba88adc2017-04-03 10:35:34 -07001301 return ret;
Kyle Pieferb1027b02017-02-10 13:58:58 -08001302}
1303
1304/*
1305 * a6xx_gmu_fw_start() - set up GMU and start FW
1306 * @device: Pointer to KGSL device
1307 * @boot_state: State of the GMU being started
1308 */
1309static int a6xx_gmu_fw_start(struct kgsl_device *device,
1310 unsigned int boot_state)
1311{
1312 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
1313 struct gmu_device *gmu = &device->gmu;
1314 struct gmu_memdesc *mem_addr = gmu->hfi_mem;
Kyle Pieferb1027b02017-02-10 13:58:58 -08001315 int ret, i;
1316
Kyle Pieferb1027b02017-02-10 13:58:58 -08001317 if (boot_state == GMU_COLD_BOOT || boot_state == GMU_RESET) {
Kyle Pieferba88adc2017-04-03 10:35:34 -07001318 /* Turn on the HM and SPTP head switches */
1319 ret = a6xx_hm_sptprac_control(device, true);
1320 if (ret)
1321 return ret;
1322
Kyle Pieferb1027b02017-02-10 13:58:58 -08001323 /* Turn on TCM retention */
1324 kgsl_gmu_regwrite(device, A6XX_GMU_GENERAL_7, 1);
1325
1326 if (!test_and_set_bit(GMU_BOOT_INIT_DONE, &gmu->flags))
1327 _load_gmu_rpmh_ucode(device);
1328
1329 if (gmu->load_mode == TCM_BOOT) {
1330 /* Load GMU image via AHB bus */
1331 for (i = 0; i < MAX_GMUFW_SIZE; i++)
1332 kgsl_gmu_regwrite(device,
1333 A6XX_GMU_CM3_ITCM_START + i,
1334 *((uint32_t *) gmu->fw_image.
1335 hostptr + i));
1336
1337 /* Prevent leaving reset before the FW is written */
1338 wmb();
1339 } else {
1340 dev_err(&gmu->pdev->dev, "Incorrect GMU load mode %d\n",
1341 gmu->load_mode);
1342 return -EINVAL;
1343 }
1344 } else {
1345 ret = a6xx_rpmh_power_on_gpu(device);
1346 if (ret)
1347 return ret;
1348 }
1349
1350 /* Clear init result to make sure we are getting fresh value */
1351 kgsl_gmu_regwrite(device, A6XX_GMU_CM3_FW_INIT_RESULT, 0);
1352 kgsl_gmu_regwrite(device, A6XX_GMU_CM3_BOOT_CONFIG, gmu->load_mode);
1353
1354 kgsl_gmu_regwrite(device, A6XX_GMU_HFI_QTBL_ADDR,
1355 mem_addr->gmuaddr);
1356 kgsl_gmu_regwrite(device, A6XX_GMU_HFI_QTBL_INFO, 1);
1357
1358 kgsl_gmu_regwrite(device, A6XX_GMU_AHB_FENCE_RANGE_0,
1359 FENCE_RANGE_MASK);
1360
Kyle Pieferd3964162017-04-06 15:44:03 -07001361 /* Configure power control and bring the GMU out of reset */
1362 a6xx_gmu_power_config(device);
Kyle Pieferb1027b02017-02-10 13:58:58 -08001363 ret = a6xx_gmu_start(device);
1364 if (ret)
1365 return ret;
1366
1367 if (ADRENO_QUIRK(adreno_dev, ADRENO_QUIRK_HFI_USE_REG)
1368 && boot_state == GMU_COLD_BOOT) {
1369 ret = a6xx_gfx_rail_on(device);
1370 if (ret) {
1371 a6xx_oob_clear(adreno_dev,
1372 OOB_BOOT_SLUMBER_CLEAR_MASK);
1373 return ret;
1374 }
1375 }
1376
1377 ret = a6xx_gmu_hfi_start(device);
1378 if (ret)
1379 return ret;
1380
1381 /* Make sure the write to start HFI happens before sending a message */
1382 wmb();
1383 return ret;
1384}
1385
1386/*
1387 * a6xx_gmu_dcvs_nohfi() - request GMU to do DCVS without using HFI
1388 * @device: Pointer to KGSL device
1389 * @perf_idx: Index into GPU performance level table defined in
1390 * HFI DCVS table message
1391 * @bw_idx: Index into GPU b/w table defined in HFI b/w table message
1392 *
1393 */
1394static int a6xx_gmu_dcvs_nohfi(struct kgsl_device *device,
1395 unsigned int perf_idx, unsigned int bw_idx)
1396{
1397 struct hfi_dcvs_cmd dcvs_cmd = {
1398 .ack_type = ACK_BLOCK,
1399 .freq = {
1400 .perf_idx = perf_idx,
1401 .clkset_opt = OPTION_AT_LEAST,
1402 },
1403 .bw = {
1404 .bw_idx = bw_idx,
1405 },
1406 };
1407 struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
1408 struct gmu_device *gmu = &device->gmu;
1409 union gpu_perf_vote vote;
1410 int ret;
1411
1412 if (device->state == KGSL_STATE_INIT ||
1413 device->state == KGSL_STATE_SUSPEND)
1414 dcvs_cmd.ack_type = ACK_NONBLOCK;
1415
1416 kgsl_gmu_regwrite(device, A6XX_GMU_DCVS_ACK_OPTION, dcvs_cmd.ack_type);
1417
1418 vote.fvote = dcvs_cmd.freq;
1419 kgsl_gmu_regwrite(device, A6XX_GMU_DCVS_PERF_SETTING, vote.raw);
1420
1421 vote.bvote = dcvs_cmd.bw;
1422 kgsl_gmu_regwrite(device, A6XX_GMU_DCVS_BW_SETTING, vote.raw);
1423
1424 ret = a6xx_oob_set(adreno_dev, OOB_DCVS_SET_MASK, OOB_DCVS_CHECK_MASK,
1425 OOB_DCVS_CLEAR_MASK);
1426
1427 if (ret) {
1428 dev_err(&gmu->pdev->dev, "OOB set after GMU booted timed out\n");
1429 goto done;
1430 }
1431
1432 kgsl_gmu_regread(device, A6XX_GMU_DCVS_RETURN, &ret);
1433 if (ret)
1434 dev_err(&gmu->pdev->dev, "OOB DCVS error %d\n", ret);
1435
1436done:
1437 a6xx_oob_clear(adreno_dev, OOB_DCVS_CLEAR_MASK);
1438
1439 return ret;
1440}
1441
1442/*
1443 * a6xx_rpmh_gpu_pwrctrl() - GPU power control via RPMh/GMU interface
1444 * @adreno_dev: Pointer to adreno device
1445 * @mode: requested power mode
1446 * @arg1: first argument for mode control
1447 * @arg2: second argument for mode control
1448 */
1449static int a6xx_rpmh_gpu_pwrctrl(struct adreno_device *adreno_dev,
1450 unsigned int mode, unsigned int arg1, unsigned int arg2)
1451{
1452 struct kgsl_device *device = KGSL_DEVICE(adreno_dev);
1453 struct gmu_device *gmu = &device->gmu;
1454 int ret;
1455
1456 switch (mode) {
1457 case GMU_FW_START:
1458 ret = a6xx_gmu_fw_start(device, arg1);
1459 break;
1460 case GMU_FW_STOP:
1461 ret = a6xx_rpmh_power_off_gpu(device);
1462 break;
1463 case GMU_DCVS_NOHFI:
1464 ret = a6xx_gmu_dcvs_nohfi(device, arg1, arg2);
1465 break;
1466 case GMU_NOTIFY_SLUMBER:
1467 ret = a6xx_notify_slumber(device);
1468 break;
1469 default:
1470 dev_err(&gmu->pdev->dev,
1471 "unsupported GMU power ctrl mode:%d\n", mode);
1472 ret = -EINVAL;
1473 break;
1474 }
1475
1476 return ret;
1477}
1478
Oleg Perelet62d5cec2017-03-27 16:14:52 -07001479static bool a6xx_hw_isidle(struct adreno_device *adreno_dev)
1480{
1481 unsigned int reg;
1482
1483 kgsl_gmu_regread(KGSL_DEVICE(adreno_dev),
1484 A6XX_GPU_GMU_AO_GPU_CX_BUSY_STATUS, &reg);
1485 return ((~reg & GPUBUSYIGNAHB) != 0);
1486}
1487
1488static int a6xx_wait_for_gmu_idle(struct adreno_device *adreno_dev)
Kyle Pieferb1027b02017-02-10 13:58:58 -08001489{
1490 struct kgsl_device *device = KGSL_DEVICE(adreno_dev);
1491 struct gmu_device *gmu = &device->gmu;
Kyle Pieferb1027b02017-02-10 13:58:58 -08001492
Kyle Piefer5c9478c2017-04-20 15:12:05 -07001493 /* TODO: Remove this register write when firmware is updated */
1494 kgsl_gmu_regwrite(device, A6XX_GMU_CM3_FW_BUSY, 0);
Kyle Pieferb1027b02017-02-10 13:58:58 -08001495
Oleg Perelet62d5cec2017-03-27 16:14:52 -07001496 if (timed_poll_check(device, A6XX_GPU_GMU_AO_GPU_CX_BUSY_STATUS,
Kyle Piefer5c9478c2017-04-20 15:12:05 -07001497 0, GMU_START_TIMEOUT, CXGXCPUBUSYIGNAHB)) {
Oleg Perelet62d5cec2017-03-27 16:14:52 -07001498 dev_err(&gmu->pdev->dev, "GMU is not idling\n");
1499 return -ETIMEDOUT;
1500 }
Kyle Pieferb1027b02017-02-10 13:58:58 -08001501
Oleg Perelet62d5cec2017-03-27 16:14:52 -07001502 return 0;
Kyle Pieferb1027b02017-02-10 13:58:58 -08001503}
1504
1505/*
1506 * _load_gmu_firmware() - Load the ucode into the GPMU RAM & PDC/RSC
1507 * @device: Pointer to KGSL device
1508 */
1509static int _load_gmu_firmware(struct kgsl_device *device)
1510{
1511 const struct firmware *fw = NULL;
1512 const struct adreno_device *adreno_dev = ADRENO_DEVICE(device);
1513 struct gmu_device *gmu = &device->gmu;
1514 const struct adreno_gpu_core *gpucore = adreno_dev->gpucore;
1515 int image_size, ret = -EINVAL;
1516
1517 /* there is no GMU */
1518 if (!kgsl_gmu_isenabled(device))
1519 return 0;
1520
1521 /* GMU fw already saved and verified so do nothing new */
1522 if (gmu->fw_image.hostptr != 0)
1523 return 0;
1524
1525 if (gpucore->gpmufw_name == NULL)
1526 return -EINVAL;
1527
1528 ret = request_firmware(&fw, gpucore->gpmufw_name, device->dev);
1529 if (ret || fw == NULL) {
1530 KGSL_CORE_ERR("request_firmware (%s) failed: %d\n",
1531 gpucore->gpmufw_name, ret);
1532 return ret;
1533 }
1534
1535 image_size = PAGE_ALIGN(fw->size);
1536
1537 ret = allocate_gmu_image(gmu, image_size);
1538
1539 /* load into shared memory with GMU */
1540 if (!ret)
1541 memcpy(gmu->fw_image.hostptr, fw->data, fw->size);
1542
1543 release_firmware(fw);
1544
1545 return ret;
Shrenuj Bansalacf1ef42016-06-01 11:11:27 -07001546}
1547
1548/*
1549 * a6xx_microcode_read() - Read microcode
1550 * @adreno_dev: Pointer to adreno device
1551 */
1552static int a6xx_microcode_read(struct adreno_device *adreno_dev)
1553{
1554 return _load_firmware(KGSL_DEVICE(adreno_dev),
1555 adreno_dev->gpucore->sqefw_name,
1556 ADRENO_FW(adreno_dev, ADRENO_FW_SQE));
1557}
1558
1559static void a6xx_cp_hw_err_callback(struct adreno_device *adreno_dev, int bit)
1560{
1561 struct kgsl_device *device = KGSL_DEVICE(adreno_dev);
1562 unsigned int status1, status2;
1563
1564 kgsl_regread(device, A6XX_CP_INTERRUPT_STATUS, &status1);
1565
Shrenuj Bansala602c022017-03-08 10:40:34 -08001566 if (status1 & BIT(A6XX_CP_OPCODE_ERROR)) {
1567 unsigned int opcode;
1568
1569 kgsl_regwrite(device, A6XX_CP_SQE_STAT_ADDR, 1);
1570 kgsl_regread(device, A6XX_CP_SQE_STAT_DATA, &opcode);
1571 KGSL_DRV_CRIT_RATELIMIT(device,
Kyle Piefer2ce06162017-03-15 11:29:08 -07001572 "CP opcode error interrupt | opcode=0x%8.8x\n",
1573 opcode);
Shrenuj Bansala602c022017-03-08 10:40:34 -08001574 }
Shrenuj Bansalacf1ef42016-06-01 11:11:27 -07001575 if (status1 & BIT(A6XX_CP_UCODE_ERROR))
1576 KGSL_DRV_CRIT_RATELIMIT(device, "CP ucode error interrupt\n");
1577 if (status1 & BIT(A6XX_CP_HW_FAULT_ERROR)) {
1578 kgsl_regread(device, A6XX_CP_HW_FAULT, &status2);
1579 KGSL_DRV_CRIT_RATELIMIT(device,
1580 "CP | Ringbuffer HW fault | status=%x\n",
1581 status2);
1582 }
1583 if (status1 & BIT(A6XX_CP_REGISTER_PROTECTION_ERROR)) {
1584 kgsl_regread(device, A6XX_CP_PROTECT_STATUS, &status2);
1585 KGSL_DRV_CRIT_RATELIMIT(device,
1586 "CP | Protected mode error | %s | addr=%x | status=%x\n",
1587 status2 & (1 << 20) ? "READ" : "WRITE",
Lynus Vazdc807342017-02-20 18:23:25 +05301588 status2 & 0x3FFFF, status2);
Shrenuj Bansalacf1ef42016-06-01 11:11:27 -07001589 }
1590 if (status1 & BIT(A6XX_CP_AHB_ERROR))
1591 KGSL_DRV_CRIT_RATELIMIT(device,
1592 "CP AHB error interrupt\n");
1593 if (status1 & BIT(A6XX_CP_VSD_PARITY_ERROR))
1594 KGSL_DRV_CRIT_RATELIMIT(device,
1595 "CP VSD decoder parity error\n");
1596 if (status1 & BIT(A6XX_CP_ILLEGAL_INSTR_ERROR))
1597 KGSL_DRV_CRIT_RATELIMIT(device,
1598 "CP Illegal instruction error\n");
1599
1600}
1601
1602static void a6xx_err_callback(struct adreno_device *adreno_dev, int bit)
1603{
1604 struct kgsl_device *device = KGSL_DEVICE(adreno_dev);
1605
1606 switch (bit) {
1607 case A6XX_INT_CP_AHB_ERROR:
1608 KGSL_DRV_CRIT_RATELIMIT(device, "CP: AHB bus error\n");
1609 break;
1610 case A6XX_INT_ATB_ASYNCFIFO_OVERFLOW:
1611 KGSL_DRV_CRIT_RATELIMIT(device, "RBBM: ATB ASYNC overflow\n");
1612 break;
1613 case A6XX_INT_RBBM_ATB_BUS_OVERFLOW:
1614 KGSL_DRV_CRIT_RATELIMIT(device, "RBBM: ATB bus overflow\n");
1615 break;
1616 case A6XX_INT_UCHE_OOB_ACCESS:
1617 KGSL_DRV_CRIT_RATELIMIT(device, "UCHE: Out of bounds access\n");
1618 break;
1619 case A6XX_INT_UCHE_TRAP_INTR:
1620 KGSL_DRV_CRIT_RATELIMIT(device, "UCHE: Trap interrupt\n");
1621 break;
1622 default:
1623 KGSL_DRV_CRIT_RATELIMIT(device, "Unknown interrupt %d\n", bit);
1624 }
1625}
1626
Sushmita Susheelendra7f66cf72016-09-12 11:04:43 -06001627/* GPU System Cache control registers */
1628#define A6XX_GPU_CX_MISC_SYSTEM_CACHE_CNTL_0 0x4
1629#define A6XX_GPU_CX_MISC_SYSTEM_CACHE_CNTL_1 0x8
1630
1631static inline void _reg_rmw(void __iomem *regaddr,
1632 unsigned int mask, unsigned int bits)
1633{
1634 unsigned int val = 0;
1635
1636 val = __raw_readl(regaddr);
1637 /* Make sure the above read completes before we proceed */
1638 rmb();
1639 val &= ~mask;
1640 __raw_writel(val | bits, regaddr);
1641 /* Make sure the above write posts before we proceed*/
1642 wmb();
1643}
1644
1645
1646/*
1647 * a6xx_llc_configure_gpu_scid() - Program the sub-cache ID for all GPU blocks
1648 * @adreno_dev: The adreno device pointer
1649 */
1650static void a6xx_llc_configure_gpu_scid(struct adreno_device *adreno_dev)
1651{
1652 uint32_t gpu_scid;
1653 uint32_t gpu_cntl1_val = 0;
1654 int i;
1655 void __iomem *gpu_cx_reg;
1656
1657 gpu_scid = adreno_llc_get_scid(adreno_dev->gpu_llc_slice);
1658 for (i = 0; i < A6XX_LLC_NUM_GPU_SCIDS; i++)
1659 gpu_cntl1_val = (gpu_cntl1_val << A6XX_GPU_LLC_SCID_NUM_BITS)
1660 | gpu_scid;
1661
1662 gpu_cx_reg = ioremap(A6XX_GPU_CX_REG_BASE, A6XX_GPU_CX_REG_SIZE);
1663 _reg_rmw(gpu_cx_reg + A6XX_GPU_CX_MISC_SYSTEM_CACHE_CNTL_1,
1664 A6XX_GPU_LLC_SCID_MASK, gpu_cntl1_val);
1665 iounmap(gpu_cx_reg);
1666}
1667
1668/*
Sushmita Susheelendra906564d2017-01-10 15:53:55 -07001669 * a6xx_llc_configure_gpuhtw_scid() - Program the SCID for GPU pagetables
1670 * @adreno_dev: The adreno device pointer
1671 */
1672static void a6xx_llc_configure_gpuhtw_scid(struct adreno_device *adreno_dev)
1673{
1674 uint32_t gpuhtw_scid;
1675 void __iomem *gpu_cx_reg;
1676
1677 gpuhtw_scid = adreno_llc_get_scid(adreno_dev->gpuhtw_llc_slice);
1678
1679 gpu_cx_reg = ioremap(A6XX_GPU_CX_REG_BASE, A6XX_GPU_CX_REG_SIZE);
Kyle Piefer11a48b62017-03-17 14:53:40 -07001680 _reg_rmw(gpu_cx_reg + A6XX_GPU_CX_MISC_SYSTEM_CACHE_CNTL_1,
Sushmita Susheelendra906564d2017-01-10 15:53:55 -07001681 A6XX_GPUHTW_LLC_SCID_MASK,
1682 gpuhtw_scid << A6XX_GPUHTW_LLC_SCID_SHIFT);
1683 iounmap(gpu_cx_reg);
1684}
1685
1686/*
Sushmita Susheelendra7f66cf72016-09-12 11:04:43 -06001687 * a6xx_llc_enable_overrides() - Override the page attributes
1688 * @adreno_dev: The adreno device pointer
1689 */
1690static void a6xx_llc_enable_overrides(struct adreno_device *adreno_dev)
1691{
1692 void __iomem *gpu_cx_reg;
1693
1694 /*
1695 * 0x3: readnoallocoverrideen=0
1696 * read-no-alloc=0 - Allocate lines on read miss
1697 * writenoallocoverrideen=1
1698 * write-no-alloc=1 - Do not allocates lines on write miss
1699 */
1700 gpu_cx_reg = ioremap(A6XX_GPU_CX_REG_BASE, A6XX_GPU_CX_REG_SIZE);
1701 __raw_writel(0x3, gpu_cx_reg + A6XX_GPU_CX_MISC_SYSTEM_CACHE_CNTL_0);
1702 /* Make sure the above write posts before we proceed*/
1703 wmb();
1704 iounmap(gpu_cx_reg);
1705}
1706
Lynus Vaz1fde74d2017-03-20 18:02:47 +05301707static const char *fault_block[8] = {
1708 [0] = "CP",
1709 [1] = "UCHE",
1710 [2] = "VFD",
1711 [3] = "UCHE",
1712 [4] = "CCU",
1713 [5] = "unknown",
1714 [6] = "CDP Prefetch",
1715 [7] = "GPMU",
1716};
1717
1718static const char *uche_client[8] = {
1719 [0] = "VFD",
1720 [1] = "SP",
1721 [2] = "VSC",
1722 [3] = "VPC",
1723 [4] = "HLSQ",
1724 [5] = "PC",
1725 [6] = "LRZ",
1726 [7] = "unknown",
1727};
1728
1729static const char *a6xx_iommu_fault_block(struct adreno_device *adreno_dev,
1730 unsigned int fsynr1)
1731{
1732 struct kgsl_device *device = KGSL_DEVICE(adreno_dev);
1733 unsigned int client_id;
1734 unsigned int uche_client_id;
1735
1736 client_id = fsynr1 & 0xff;
1737
1738 if (client_id >= ARRAY_SIZE(fault_block))
1739 return "unknown";
1740 else if (client_id != 3)
1741 return fault_block[client_id];
1742
Harshdeep Dhatt3f074a92017-05-01 12:59:01 -06001743 mutex_lock(&device->mutex);
Lynus Vaz1fde74d2017-03-20 18:02:47 +05301744 kgsl_regread(device, A6XX_UCHE_CLIENT_PF, &uche_client_id);
Harshdeep Dhatt3f074a92017-05-01 12:59:01 -06001745 mutex_unlock(&device->mutex);
1746
Lynus Vaz1fde74d2017-03-20 18:02:47 +05301747 return uche_client[uche_client_id & A6XX_UCHE_CLIENT_PF_CLIENT_ID_MASK];
1748}
1749
Shrenuj Bansalacf1ef42016-06-01 11:11:27 -07001750#define A6XX_INT_MASK \
Kyle Pieferb1027b02017-02-10 13:58:58 -08001751 ((1 << A6XX_INT_CP_AHB_ERROR) | \
Shrenuj Bansalacf1ef42016-06-01 11:11:27 -07001752 (1 << A6XX_INT_ATB_ASYNCFIFO_OVERFLOW) | \
Kyle Pieferb1027b02017-02-10 13:58:58 -08001753 (1 << A6XX_INT_RBBM_GPC_ERROR) | \
1754 (1 << A6XX_INT_CP_SW) | \
1755 (1 << A6XX_INT_CP_HW_ERROR) | \
1756 (1 << A6XX_INT_CP_IB2) | \
1757 (1 << A6XX_INT_CP_IB1) | \
1758 (1 << A6XX_INT_CP_RB) | \
1759 (1 << A6XX_INT_CP_CACHE_FLUSH_TS) | \
Shrenuj Bansalacf1ef42016-06-01 11:11:27 -07001760 (1 << A6XX_INT_RBBM_ATB_BUS_OVERFLOW) | \
Kyle Pieferb1027b02017-02-10 13:58:58 -08001761 (1 << A6XX_INT_RBBM_HANG_DETECT) | \
1762 (1 << A6XX_INT_UCHE_OOB_ACCESS) | \
Shrenuj Bansalacf1ef42016-06-01 11:11:27 -07001763 (1 << A6XX_INT_UCHE_TRAP_INTR))
1764
1765static struct adreno_irq_funcs a6xx_irq_funcs[32] = {
1766 ADRENO_IRQ_CALLBACK(NULL), /* 0 - RBBM_GPU_IDLE */
1767 ADRENO_IRQ_CALLBACK(a6xx_err_callback), /* 1 - RBBM_AHB_ERROR */
1768 ADRENO_IRQ_CALLBACK(NULL), /* 2 - UNUSED */
1769 ADRENO_IRQ_CALLBACK(NULL), /* 3 - UNUSED */
1770 ADRENO_IRQ_CALLBACK(NULL), /* 4 - UNUSED */
1771 ADRENO_IRQ_CALLBACK(NULL), /* 5 - UNUSED */
1772 /* 6 - RBBM_ATB_ASYNC_OVERFLOW */
1773 ADRENO_IRQ_CALLBACK(a6xx_err_callback),
1774 ADRENO_IRQ_CALLBACK(NULL), /* 7 - GPC_ERR */
1775 ADRENO_IRQ_CALLBACK(NULL),/* 8 - CP_SW */
1776 ADRENO_IRQ_CALLBACK(a6xx_cp_hw_err_callback), /* 9 - CP_HW_ERROR */
1777 ADRENO_IRQ_CALLBACK(NULL), /* 10 - CP_CCU_FLUSH_DEPTH_TS */
1778 ADRENO_IRQ_CALLBACK(NULL), /* 11 - CP_CCU_FLUSH_COLOR_TS */
1779 ADRENO_IRQ_CALLBACK(NULL), /* 12 - CP_CCU_RESOLVE_TS */
1780 ADRENO_IRQ_CALLBACK(adreno_cp_callback), /* 13 - CP_IB2_INT */
1781 ADRENO_IRQ_CALLBACK(adreno_cp_callback), /* 14 - CP_IB1_INT */
1782 ADRENO_IRQ_CALLBACK(adreno_cp_callback), /* 15 - CP_RB_INT */
1783 ADRENO_IRQ_CALLBACK(NULL), /* 16 - UNUSED */
1784 ADRENO_IRQ_CALLBACK(NULL), /* 17 - CP_RB_DONE_TS */
1785 ADRENO_IRQ_CALLBACK(NULL), /* 18 - CP_WT_DONE_TS */
1786 ADRENO_IRQ_CALLBACK(NULL), /* 19 - UNUSED */
1787 ADRENO_IRQ_CALLBACK(adreno_cp_callback), /* 20 - CP_CACHE_FLUSH_TS */
1788 ADRENO_IRQ_CALLBACK(NULL), /* 21 - UNUSED */
1789 ADRENO_IRQ_CALLBACK(a6xx_err_callback), /* 22 - RBBM_ATB_BUS_OVERFLOW */
1790 /* 23 - MISC_HANG_DETECT */
1791 ADRENO_IRQ_CALLBACK(adreno_hang_int_callback),
1792 ADRENO_IRQ_CALLBACK(a6xx_err_callback), /* 24 - UCHE_OOB_ACCESS */
1793 ADRENO_IRQ_CALLBACK(a6xx_err_callback), /* 25 - UCHE_TRAP_INTR */
1794 ADRENO_IRQ_CALLBACK(NULL), /* 26 - DEBBUS_INTR_0 */
1795 ADRENO_IRQ_CALLBACK(NULL), /* 27 - DEBBUS_INTR_1 */
1796 ADRENO_IRQ_CALLBACK(NULL), /* 28 - UNUSED */
1797 ADRENO_IRQ_CALLBACK(NULL), /* 29 - UNUSED */
1798 ADRENO_IRQ_CALLBACK(NULL), /* 30 - ISDB_CPU_IRQ */
1799 ADRENO_IRQ_CALLBACK(NULL), /* 31 - ISDB_UNDER_DEBUG */
1800};
1801
1802static struct adreno_irq a6xx_irq = {
1803 .funcs = a6xx_irq_funcs,
1804 .mask = A6XX_INT_MASK,
1805};
1806
Shrenuj Bansal41665402016-12-16 15:25:54 -08001807static struct adreno_snapshot_sizes a6xx_snap_sizes = {
1808 .cp_pfp = 0x33,
1809 .roq = 0x400,
1810};
1811
1812static struct adreno_snapshot_data a6xx_snapshot_data = {
1813 .sect_sizes = &a6xx_snap_sizes,
1814};
1815
Lynus Vaz107d2892017-03-01 13:48:06 +05301816static struct adreno_perfcount_register a6xx_perfcounters_cp[] = {
1817 { KGSL_PERFCOUNTER_NOT_USED, 0, 0, A6XX_RBBM_PERFCTR_CP_0_LO,
1818 A6XX_RBBM_PERFCTR_CP_0_HI, 0, A6XX_CP_PERFCTR_CP_SEL_0 },
1819 { KGSL_PERFCOUNTER_NOT_USED, 0, 0, A6XX_RBBM_PERFCTR_CP_1_LO,
1820 A6XX_RBBM_PERFCTR_CP_1_HI, 1, A6XX_CP_PERFCTR_CP_SEL_1 },
1821 { KGSL_PERFCOUNTER_NOT_USED, 0, 0, A6XX_RBBM_PERFCTR_CP_2_LO,
1822 A6XX_RBBM_PERFCTR_CP_2_HI, 2, A6XX_CP_PERFCTR_CP_SEL_2 },
1823 { KGSL_PERFCOUNTER_NOT_USED, 0, 0, A6XX_RBBM_PERFCTR_CP_3_LO,
1824 A6XX_RBBM_PERFCTR_CP_3_HI, 3, A6XX_CP_PERFCTR_CP_SEL_3 },
1825 { KGSL_PERFCOUNTER_NOT_USED, 0, 0, A6XX_RBBM_PERFCTR_CP_4_LO,
1826 A6XX_RBBM_PERFCTR_CP_4_HI, 4, A6XX_CP_PERFCTR_CP_SEL_4 },
1827 { KGSL_PERFCOUNTER_NOT_USED, 0, 0, A6XX_RBBM_PERFCTR_CP_5_LO,
1828 A6XX_RBBM_PERFCTR_CP_5_HI, 5, A6XX_CP_PERFCTR_CP_SEL_5 },
1829 { KGSL_PERFCOUNTER_NOT_USED, 0, 0, A6XX_RBBM_PERFCTR_CP_6_LO,
1830 A6XX_RBBM_PERFCTR_CP_6_HI, 6, A6XX_CP_PERFCTR_CP_SEL_6 },
1831 { KGSL_PERFCOUNTER_NOT_USED, 0, 0, A6XX_RBBM_PERFCTR_CP_7_LO,
1832 A6XX_RBBM_PERFCTR_CP_7_HI, 7, A6XX_CP_PERFCTR_CP_SEL_7 },
1833 { KGSL_PERFCOUNTER_NOT_USED, 0, 0, A6XX_RBBM_PERFCTR_CP_8_LO,
1834 A6XX_RBBM_PERFCTR_CP_8_HI, 8, A6XX_CP_PERFCTR_CP_SEL_8 },
1835 { KGSL_PERFCOUNTER_NOT_USED, 0, 0, A6XX_RBBM_PERFCTR_CP_9_LO,
1836 A6XX_RBBM_PERFCTR_CP_9_HI, 9, A6XX_CP_PERFCTR_CP_SEL_9 },
1837 { KGSL_PERFCOUNTER_NOT_USED, 0, 0, A6XX_RBBM_PERFCTR_CP_10_LO,
1838 A6XX_RBBM_PERFCTR_CP_10_HI, 10, A6XX_CP_PERFCTR_CP_SEL_10 },
1839 { KGSL_PERFCOUNTER_NOT_USED, 0, 0, A6XX_RBBM_PERFCTR_CP_11_LO,
1840 A6XX_RBBM_PERFCTR_CP_11_HI, 11, A6XX_CP_PERFCTR_CP_SEL_11 },
1841 { KGSL_PERFCOUNTER_NOT_USED, 0, 0, A6XX_RBBM_PERFCTR_CP_12_LO,
1842 A6XX_RBBM_PERFCTR_CP_12_HI, 12, A6XX_CP_PERFCTR_CP_SEL_12 },
1843 { KGSL_PERFCOUNTER_NOT_USED, 0, 0, A6XX_RBBM_PERFCTR_CP_13_LO,
1844 A6XX_RBBM_PERFCTR_CP_13_HI, 13, A6XX_CP_PERFCTR_CP_SEL_13 },
1845};
1846
1847static struct adreno_perfcount_register a6xx_perfcounters_rbbm[] = {
1848 { KGSL_PERFCOUNTER_NOT_USED, 0, 0, A6XX_RBBM_PERFCTR_RBBM_0_LO,
1849 A6XX_RBBM_PERFCTR_RBBM_0_HI, 15, A6XX_RBBM_PERFCTR_RBBM_SEL_0 },
1850 { KGSL_PERFCOUNTER_NOT_USED, 0, 0, A6XX_RBBM_PERFCTR_RBBM_1_LO,
1851 A6XX_RBBM_PERFCTR_RBBM_1_HI, 15, A6XX_RBBM_PERFCTR_RBBM_SEL_1 },
1852 { KGSL_PERFCOUNTER_NOT_USED, 0, 0, A6XX_RBBM_PERFCTR_RBBM_2_LO,
1853 A6XX_RBBM_PERFCTR_RBBM_2_HI, 16, A6XX_RBBM_PERFCTR_RBBM_SEL_2 },
1854 { KGSL_PERFCOUNTER_NOT_USED, 0, 0, A6XX_RBBM_PERFCTR_RBBM_3_LO,
1855 A6XX_RBBM_PERFCTR_RBBM_3_HI, 17, A6XX_RBBM_PERFCTR_RBBM_SEL_3 },
1856};
1857
1858static struct adreno_perfcount_register a6xx_perfcounters_pc[] = {
1859 { KGSL_PERFCOUNTER_NOT_USED, 0, 0, A6XX_RBBM_PERFCTR_PC_0_LO,
1860 A6XX_RBBM_PERFCTR_PC_0_HI, 18, A6XX_PC_PERFCTR_PC_SEL_0 },
1861 { KGSL_PERFCOUNTER_NOT_USED, 0, 0, A6XX_RBBM_PERFCTR_PC_1_LO,
1862 A6XX_RBBM_PERFCTR_PC_1_HI, 19, A6XX_PC_PERFCTR_PC_SEL_1 },
1863 { KGSL_PERFCOUNTER_NOT_USED, 0, 0, A6XX_RBBM_PERFCTR_PC_2_LO,
1864 A6XX_RBBM_PERFCTR_PC_2_HI, 20, A6XX_PC_PERFCTR_PC_SEL_2 },
1865 { KGSL_PERFCOUNTER_NOT_USED, 0, 0, A6XX_RBBM_PERFCTR_PC_3_LO,
1866 A6XX_RBBM_PERFCTR_PC_3_HI, 21, A6XX_PC_PERFCTR_PC_SEL_3 },
1867 { KGSL_PERFCOUNTER_NOT_USED, 0, 0, A6XX_RBBM_PERFCTR_PC_4_LO,
1868 A6XX_RBBM_PERFCTR_PC_4_HI, 22, A6XX_PC_PERFCTR_PC_SEL_4 },
1869 { KGSL_PERFCOUNTER_NOT_USED, 0, 0, A6XX_RBBM_PERFCTR_PC_5_LO,
1870 A6XX_RBBM_PERFCTR_PC_5_HI, 23, A6XX_PC_PERFCTR_PC_SEL_5 },
1871 { KGSL_PERFCOUNTER_NOT_USED, 0, 0, A6XX_RBBM_PERFCTR_PC_6_LO,
1872 A6XX_RBBM_PERFCTR_PC_6_HI, 24, A6XX_PC_PERFCTR_PC_SEL_6 },
1873 { KGSL_PERFCOUNTER_NOT_USED, 0, 0, A6XX_RBBM_PERFCTR_PC_7_LO,
1874 A6XX_RBBM_PERFCTR_PC_7_HI, 25, A6XX_PC_PERFCTR_PC_SEL_7 },
1875};
1876
1877static struct adreno_perfcount_register a6xx_perfcounters_vfd[] = {
1878 { KGSL_PERFCOUNTER_NOT_USED, 0, 0, A6XX_RBBM_PERFCTR_VFD_0_LO,
1879 A6XX_RBBM_PERFCTR_VFD_0_HI, 26, A6XX_VFD_PERFCTR_VFD_SEL_0 },
1880 { KGSL_PERFCOUNTER_NOT_USED, 0, 0, A6XX_RBBM_PERFCTR_VFD_1_LO,
1881 A6XX_RBBM_PERFCTR_VFD_1_HI, 27, A6XX_VFD_PERFCTR_VFD_SEL_1 },
1882 { KGSL_PERFCOUNTER_NOT_USED, 0, 0, A6XX_RBBM_PERFCTR_VFD_2_LO,
1883 A6XX_RBBM_PERFCTR_VFD_2_HI, 28, A6XX_VFD_PERFCTR_VFD_SEL_2 },
1884 { KGSL_PERFCOUNTER_NOT_USED, 0, 0, A6XX_RBBM_PERFCTR_VFD_3_LO,
1885 A6XX_RBBM_PERFCTR_VFD_3_HI, 29, A6XX_VFD_PERFCTR_VFD_SEL_3 },
1886 { KGSL_PERFCOUNTER_NOT_USED, 0, 0, A6XX_RBBM_PERFCTR_VFD_4_LO,
1887 A6XX_RBBM_PERFCTR_VFD_4_HI, 30, A6XX_VFD_PERFCTR_VFD_SEL_4 },
1888 { KGSL_PERFCOUNTER_NOT_USED, 0, 0, A6XX_RBBM_PERFCTR_VFD_5_LO,
1889 A6XX_RBBM_PERFCTR_VFD_5_HI, 31, A6XX_VFD_PERFCTR_VFD_SEL_5 },
1890 { KGSL_PERFCOUNTER_NOT_USED, 0, 0, A6XX_RBBM_PERFCTR_VFD_6_LO,
1891 A6XX_RBBM_PERFCTR_VFD_6_HI, 32, A6XX_VFD_PERFCTR_VFD_SEL_6 },
1892 { KGSL_PERFCOUNTER_NOT_USED, 0, 0, A6XX_RBBM_PERFCTR_VFD_7_LO,
1893 A6XX_RBBM_PERFCTR_VFD_7_HI, 33, A6XX_VFD_PERFCTR_VFD_SEL_7 },
1894};
1895
1896static struct adreno_perfcount_register a6xx_perfcounters_hlsq[] = {
1897 { KGSL_PERFCOUNTER_NOT_USED, 0, 0, A6XX_RBBM_PERFCTR_HLSQ_0_LO,
1898 A6XX_RBBM_PERFCTR_HLSQ_0_HI, 34, A6XX_HLSQ_PERFCTR_HLSQ_SEL_0 },
1899 { KGSL_PERFCOUNTER_NOT_USED, 0, 0, A6XX_RBBM_PERFCTR_HLSQ_1_LO,
1900 A6XX_RBBM_PERFCTR_HLSQ_1_HI, 35, A6XX_HLSQ_PERFCTR_HLSQ_SEL_1 },
1901 { KGSL_PERFCOUNTER_NOT_USED, 0, 0, A6XX_RBBM_PERFCTR_HLSQ_2_LO,
1902 A6XX_RBBM_PERFCTR_HLSQ_2_HI, 36, A6XX_HLSQ_PERFCTR_HLSQ_SEL_2 },
1903 { KGSL_PERFCOUNTER_NOT_USED, 0, 0, A6XX_RBBM_PERFCTR_HLSQ_3_LO,
1904 A6XX_RBBM_PERFCTR_HLSQ_3_HI, 37, A6XX_HLSQ_PERFCTR_HLSQ_SEL_3 },
1905 { KGSL_PERFCOUNTER_NOT_USED, 0, 0, A6XX_RBBM_PERFCTR_HLSQ_4_LO,
1906 A6XX_RBBM_PERFCTR_HLSQ_4_HI, 38, A6XX_HLSQ_PERFCTR_HLSQ_SEL_4 },
1907 { KGSL_PERFCOUNTER_NOT_USED, 0, 0, A6XX_RBBM_PERFCTR_HLSQ_5_LO,
1908 A6XX_RBBM_PERFCTR_HLSQ_5_HI, 39, A6XX_HLSQ_PERFCTR_HLSQ_SEL_5 },
1909};
1910
1911static struct adreno_perfcount_register a6xx_perfcounters_vpc[] = {
1912 { KGSL_PERFCOUNTER_NOT_USED, 0, 0, A6XX_RBBM_PERFCTR_VPC_0_LO,
1913 A6XX_RBBM_PERFCTR_VPC_0_HI, 40, A6XX_VPC_PERFCTR_VPC_SEL_0 },
1914 { KGSL_PERFCOUNTER_NOT_USED, 0, 0, A6XX_RBBM_PERFCTR_VPC_1_LO,
1915 A6XX_RBBM_PERFCTR_VPC_1_HI, 41, A6XX_VPC_PERFCTR_VPC_SEL_1 },
1916 { KGSL_PERFCOUNTER_NOT_USED, 0, 0, A6XX_RBBM_PERFCTR_VPC_2_LO,
1917 A6XX_RBBM_PERFCTR_VPC_2_HI, 42, A6XX_VPC_PERFCTR_VPC_SEL_2 },
1918 { KGSL_PERFCOUNTER_NOT_USED, 0, 0, A6XX_RBBM_PERFCTR_VPC_3_LO,
1919 A6XX_RBBM_PERFCTR_VPC_3_HI, 43, A6XX_VPC_PERFCTR_VPC_SEL_3 },
1920 { KGSL_PERFCOUNTER_NOT_USED, 0, 0, A6XX_RBBM_PERFCTR_VPC_4_LO,
1921 A6XX_RBBM_PERFCTR_VPC_4_HI, 44, A6XX_VPC_PERFCTR_VPC_SEL_4 },
1922 { KGSL_PERFCOUNTER_NOT_USED, 0, 0, A6XX_RBBM_PERFCTR_VPC_5_LO,
1923 A6XX_RBBM_PERFCTR_VPC_5_HI, 45, A6XX_VPC_PERFCTR_VPC_SEL_5 },
1924};
1925
1926static struct adreno_perfcount_register a6xx_perfcounters_ccu[] = {
1927 { KGSL_PERFCOUNTER_NOT_USED, 0, 0, A6XX_RBBM_PERFCTR_CCU_0_LO,
1928 A6XX_RBBM_PERFCTR_CCU_0_HI, 46, A6XX_RB_PERFCTR_CCU_SEL_0 },
1929 { KGSL_PERFCOUNTER_NOT_USED, 0, 0, A6XX_RBBM_PERFCTR_CCU_1_LO,
1930 A6XX_RBBM_PERFCTR_CCU_1_HI, 47, A6XX_RB_PERFCTR_CCU_SEL_1 },
1931 { KGSL_PERFCOUNTER_NOT_USED, 0, 0, A6XX_RBBM_PERFCTR_CCU_2_LO,
1932 A6XX_RBBM_PERFCTR_CCU_2_HI, 48, A6XX_RB_PERFCTR_CCU_SEL_2 },
1933 { KGSL_PERFCOUNTER_NOT_USED, 0, 0, A6XX_RBBM_PERFCTR_CCU_3_LO,
1934 A6XX_RBBM_PERFCTR_CCU_3_HI, 49, A6XX_RB_PERFCTR_CCU_SEL_3 },
1935 { KGSL_PERFCOUNTER_NOT_USED, 0, 0, A6XX_RBBM_PERFCTR_CCU_4_LO,
1936 A6XX_RBBM_PERFCTR_CCU_4_HI, 50, A6XX_RB_PERFCTR_CCU_SEL_4 },
1937};
1938
1939static struct adreno_perfcount_register a6xx_perfcounters_tse[] = {
1940 { KGSL_PERFCOUNTER_NOT_USED, 0, 0, A6XX_RBBM_PERFCTR_TSE_0_LO,
1941 A6XX_RBBM_PERFCTR_TSE_0_HI, 51, A6XX_GRAS_PERFCTR_TSE_SEL_0 },
1942 { KGSL_PERFCOUNTER_NOT_USED, 0, 0, A6XX_RBBM_PERFCTR_TSE_1_LO,
1943 A6XX_RBBM_PERFCTR_TSE_1_HI, 52, A6XX_GRAS_PERFCTR_TSE_SEL_1 },
1944 { KGSL_PERFCOUNTER_NOT_USED, 0, 0, A6XX_RBBM_PERFCTR_TSE_2_LO,
1945 A6XX_RBBM_PERFCTR_TSE_2_HI, 53, A6XX_GRAS_PERFCTR_TSE_SEL_2 },
1946 { KGSL_PERFCOUNTER_NOT_USED, 0, 0, A6XX_RBBM_PERFCTR_TSE_3_LO,
1947 A6XX_RBBM_PERFCTR_TSE_3_HI, 54, A6XX_GRAS_PERFCTR_TSE_SEL_3 },
1948};
1949
1950static struct adreno_perfcount_register a6xx_perfcounters_ras[] = {
1951 { KGSL_PERFCOUNTER_NOT_USED, 0, 0, A6XX_RBBM_PERFCTR_RAS_0_LO,
1952 A6XX_RBBM_PERFCTR_RAS_0_HI, 55, A6XX_GRAS_PERFCTR_RAS_SEL_0 },
1953 { KGSL_PERFCOUNTER_NOT_USED, 0, 0, A6XX_RBBM_PERFCTR_RAS_1_LO,
1954 A6XX_RBBM_PERFCTR_RAS_1_HI, 56, A6XX_GRAS_PERFCTR_RAS_SEL_1 },
1955 { KGSL_PERFCOUNTER_NOT_USED, 0, 0, A6XX_RBBM_PERFCTR_RAS_2_LO,
1956 A6XX_RBBM_PERFCTR_RAS_2_HI, 57, A6XX_GRAS_PERFCTR_RAS_SEL_2 },
1957 { KGSL_PERFCOUNTER_NOT_USED, 0, 0, A6XX_RBBM_PERFCTR_RAS_3_LO,
1958 A6XX_RBBM_PERFCTR_RAS_3_HI, 58, A6XX_GRAS_PERFCTR_RAS_SEL_3 },
1959};
1960
1961static struct adreno_perfcount_register a6xx_perfcounters_uche[] = {
1962 { KGSL_PERFCOUNTER_NOT_USED, 0, 0, A6XX_RBBM_PERFCTR_UCHE_0_LO,
1963 A6XX_RBBM_PERFCTR_UCHE_0_HI, 59, A6XX_UCHE_PERFCTR_UCHE_SEL_0 },
1964 { KGSL_PERFCOUNTER_NOT_USED, 0, 0, A6XX_RBBM_PERFCTR_UCHE_1_LO,
1965 A6XX_RBBM_PERFCTR_UCHE_1_HI, 60, A6XX_UCHE_PERFCTR_UCHE_SEL_1 },
1966 { KGSL_PERFCOUNTER_NOT_USED, 0, 0, A6XX_RBBM_PERFCTR_UCHE_2_LO,
1967 A6XX_RBBM_PERFCTR_UCHE_2_HI, 61, A6XX_UCHE_PERFCTR_UCHE_SEL_2 },
1968 { KGSL_PERFCOUNTER_NOT_USED, 0, 0, A6XX_RBBM_PERFCTR_UCHE_3_LO,
1969 A6XX_RBBM_PERFCTR_UCHE_3_HI, 62, A6XX_UCHE_PERFCTR_UCHE_SEL_3 },
1970 { KGSL_PERFCOUNTER_NOT_USED, 0, 0, A6XX_RBBM_PERFCTR_UCHE_4_LO,
1971 A6XX_RBBM_PERFCTR_UCHE_4_HI, 63, A6XX_UCHE_PERFCTR_UCHE_SEL_4 },
1972 { KGSL_PERFCOUNTER_NOT_USED, 0, 0, A6XX_RBBM_PERFCTR_UCHE_5_LO,
1973 A6XX_RBBM_PERFCTR_UCHE_5_HI, 64, A6XX_UCHE_PERFCTR_UCHE_SEL_5 },
1974 { KGSL_PERFCOUNTER_NOT_USED, 0, 0, A6XX_RBBM_PERFCTR_UCHE_6_LO,
1975 A6XX_RBBM_PERFCTR_UCHE_6_HI, 65, A6XX_UCHE_PERFCTR_UCHE_SEL_6 },
1976 { KGSL_PERFCOUNTER_NOT_USED, 0, 0, A6XX_RBBM_PERFCTR_UCHE_7_LO,
1977 A6XX_RBBM_PERFCTR_UCHE_7_HI, 66, A6XX_UCHE_PERFCTR_UCHE_SEL_7 },
1978 { KGSL_PERFCOUNTER_NOT_USED, 0, 0, A6XX_RBBM_PERFCTR_UCHE_8_LO,
1979 A6XX_RBBM_PERFCTR_UCHE_8_HI, 67, A6XX_UCHE_PERFCTR_UCHE_SEL_8 },
1980 { KGSL_PERFCOUNTER_NOT_USED, 0, 0, A6XX_RBBM_PERFCTR_UCHE_9_LO,
1981 A6XX_RBBM_PERFCTR_UCHE_9_HI, 68, A6XX_UCHE_PERFCTR_UCHE_SEL_9 },
1982 { KGSL_PERFCOUNTER_NOT_USED, 0, 0, A6XX_RBBM_PERFCTR_UCHE_10_LO,
1983 A6XX_RBBM_PERFCTR_UCHE_10_HI, 69,
1984 A6XX_UCHE_PERFCTR_UCHE_SEL_10 },
1985 { KGSL_PERFCOUNTER_NOT_USED, 0, 0, A6XX_RBBM_PERFCTR_UCHE_11_LO,
1986 A6XX_RBBM_PERFCTR_UCHE_11_HI, 70,
1987 A6XX_UCHE_PERFCTR_UCHE_SEL_11 },
1988};
1989
1990static struct adreno_perfcount_register a6xx_perfcounters_tp[] = {
1991 { KGSL_PERFCOUNTER_NOT_USED, 0, 0, A6XX_RBBM_PERFCTR_TP_0_LO,
1992 A6XX_RBBM_PERFCTR_TP_0_HI, 71, A6XX_TPL1_PERFCTR_TP_SEL_0 },
1993 { KGSL_PERFCOUNTER_NOT_USED, 0, 0, A6XX_RBBM_PERFCTR_TP_1_LO,
1994 A6XX_RBBM_PERFCTR_TP_1_HI, 72, A6XX_TPL1_PERFCTR_TP_SEL_1 },
1995 { KGSL_PERFCOUNTER_NOT_USED, 0, 0, A6XX_RBBM_PERFCTR_TP_2_LO,
1996 A6XX_RBBM_PERFCTR_TP_2_HI, 73, A6XX_TPL1_PERFCTR_TP_SEL_2 },
1997 { KGSL_PERFCOUNTER_NOT_USED, 0, 0, A6XX_RBBM_PERFCTR_TP_3_LO,
1998 A6XX_RBBM_PERFCTR_TP_3_HI, 74, A6XX_TPL1_PERFCTR_TP_SEL_3 },
1999 { KGSL_PERFCOUNTER_NOT_USED, 0, 0, A6XX_RBBM_PERFCTR_TP_4_LO,
2000 A6XX_RBBM_PERFCTR_TP_4_HI, 75, A6XX_TPL1_PERFCTR_TP_SEL_4 },
2001 { KGSL_PERFCOUNTER_NOT_USED, 0, 0, A6XX_RBBM_PERFCTR_TP_5_LO,
2002 A6XX_RBBM_PERFCTR_TP_5_HI, 76, A6XX_TPL1_PERFCTR_TP_SEL_5 },
2003 { KGSL_PERFCOUNTER_NOT_USED, 0, 0, A6XX_RBBM_PERFCTR_TP_6_LO,
2004 A6XX_RBBM_PERFCTR_TP_6_HI, 77, A6XX_TPL1_PERFCTR_TP_SEL_6 },
2005 { KGSL_PERFCOUNTER_NOT_USED, 0, 0, A6XX_RBBM_PERFCTR_TP_7_LO,
2006 A6XX_RBBM_PERFCTR_TP_7_HI, 78, A6XX_TPL1_PERFCTR_TP_SEL_7 },
2007 { KGSL_PERFCOUNTER_NOT_USED, 0, 0, A6XX_RBBM_PERFCTR_TP_8_LO,
2008 A6XX_RBBM_PERFCTR_TP_8_HI, 79, A6XX_TPL1_PERFCTR_TP_SEL_8 },
2009 { KGSL_PERFCOUNTER_NOT_USED, 0, 0, A6XX_RBBM_PERFCTR_TP_9_LO,
2010 A6XX_RBBM_PERFCTR_TP_9_HI, 80, A6XX_TPL1_PERFCTR_TP_SEL_9 },
2011 { KGSL_PERFCOUNTER_NOT_USED, 0, 0, A6XX_RBBM_PERFCTR_TP_10_LO,
2012 A6XX_RBBM_PERFCTR_TP_10_HI, 81, A6XX_TPL1_PERFCTR_TP_SEL_10 },
2013 { KGSL_PERFCOUNTER_NOT_USED, 0, 0, A6XX_RBBM_PERFCTR_TP_11_LO,
2014 A6XX_RBBM_PERFCTR_TP_11_HI, 82, A6XX_TPL1_PERFCTR_TP_SEL_11 },
2015};
2016
2017static struct adreno_perfcount_register a6xx_perfcounters_sp[] = {
2018 { KGSL_PERFCOUNTER_NOT_USED, 0, 0, A6XX_RBBM_PERFCTR_SP_0_LO,
2019 A6XX_RBBM_PERFCTR_SP_0_HI, 83, A6XX_SP_PERFCTR_SP_SEL_0 },
2020 { KGSL_PERFCOUNTER_NOT_USED, 0, 0, A6XX_RBBM_PERFCTR_SP_1_LO,
2021 A6XX_RBBM_PERFCTR_SP_1_HI, 84, A6XX_SP_PERFCTR_SP_SEL_1 },
2022 { KGSL_PERFCOUNTER_NOT_USED, 0, 0, A6XX_RBBM_PERFCTR_SP_2_LO,
2023 A6XX_RBBM_PERFCTR_SP_2_HI, 85, A6XX_SP_PERFCTR_SP_SEL_2 },
2024 { KGSL_PERFCOUNTER_NOT_USED, 0, 0, A6XX_RBBM_PERFCTR_SP_3_LO,
2025 A6XX_RBBM_PERFCTR_SP_3_HI, 86, A6XX_SP_PERFCTR_SP_SEL_3 },
2026 { KGSL_PERFCOUNTER_NOT_USED, 0, 0, A6XX_RBBM_PERFCTR_SP_4_LO,
2027 A6XX_RBBM_PERFCTR_SP_4_HI, 87, A6XX_SP_PERFCTR_SP_SEL_4 },
2028 { KGSL_PERFCOUNTER_NOT_USED, 0, 0, A6XX_RBBM_PERFCTR_SP_5_LO,
2029 A6XX_RBBM_PERFCTR_SP_5_HI, 88, A6XX_SP_PERFCTR_SP_SEL_5 },
2030 { KGSL_PERFCOUNTER_NOT_USED, 0, 0, A6XX_RBBM_PERFCTR_SP_6_LO,
2031 A6XX_RBBM_PERFCTR_SP_6_HI, 89, A6XX_SP_PERFCTR_SP_SEL_6 },
2032 { KGSL_PERFCOUNTER_NOT_USED, 0, 0, A6XX_RBBM_PERFCTR_SP_7_LO,
2033 A6XX_RBBM_PERFCTR_SP_7_HI, 90, A6XX_SP_PERFCTR_SP_SEL_7 },
2034 { KGSL_PERFCOUNTER_NOT_USED, 0, 0, A6XX_RBBM_PERFCTR_SP_8_LO,
2035 A6XX_RBBM_PERFCTR_SP_8_HI, 91, A6XX_SP_PERFCTR_SP_SEL_8 },
2036 { KGSL_PERFCOUNTER_NOT_USED, 0, 0, A6XX_RBBM_PERFCTR_SP_9_LO,
2037 A6XX_RBBM_PERFCTR_SP_9_HI, 92, A6XX_SP_PERFCTR_SP_SEL_9 },
2038 { KGSL_PERFCOUNTER_NOT_USED, 0, 0, A6XX_RBBM_PERFCTR_SP_10_LO,
2039 A6XX_RBBM_PERFCTR_SP_10_HI, 93, A6XX_SP_PERFCTR_SP_SEL_10 },
2040 { KGSL_PERFCOUNTER_NOT_USED, 0, 0, A6XX_RBBM_PERFCTR_SP_11_LO,
2041 A6XX_RBBM_PERFCTR_SP_11_HI, 94, A6XX_SP_PERFCTR_SP_SEL_11 },
2042 { KGSL_PERFCOUNTER_NOT_USED, 0, 0, A6XX_RBBM_PERFCTR_SP_12_LO,
2043 A6XX_RBBM_PERFCTR_SP_12_HI, 95, A6XX_SP_PERFCTR_SP_SEL_12 },
2044 { KGSL_PERFCOUNTER_NOT_USED, 0, 0, A6XX_RBBM_PERFCTR_SP_13_LO,
2045 A6XX_RBBM_PERFCTR_SP_13_HI, 96, A6XX_SP_PERFCTR_SP_SEL_13 },
2046 { KGSL_PERFCOUNTER_NOT_USED, 0, 0, A6XX_RBBM_PERFCTR_SP_14_LO,
2047 A6XX_RBBM_PERFCTR_SP_14_HI, 97, A6XX_SP_PERFCTR_SP_SEL_14 },
2048 { KGSL_PERFCOUNTER_NOT_USED, 0, 0, A6XX_RBBM_PERFCTR_SP_15_LO,
2049 A6XX_RBBM_PERFCTR_SP_15_HI, 98, A6XX_SP_PERFCTR_SP_SEL_15 },
2050 { KGSL_PERFCOUNTER_NOT_USED, 0, 0, A6XX_RBBM_PERFCTR_SP_16_LO,
2051 A6XX_RBBM_PERFCTR_SP_16_HI, 99, A6XX_SP_PERFCTR_SP_SEL_16 },
2052 { KGSL_PERFCOUNTER_NOT_USED, 0, 0, A6XX_RBBM_PERFCTR_SP_17_LO,
2053 A6XX_RBBM_PERFCTR_SP_17_HI, 100, A6XX_SP_PERFCTR_SP_SEL_17 },
2054 { KGSL_PERFCOUNTER_NOT_USED, 0, 0, A6XX_RBBM_PERFCTR_SP_18_LO,
2055 A6XX_RBBM_PERFCTR_SP_18_HI, 101, A6XX_SP_PERFCTR_SP_SEL_18 },
2056 { KGSL_PERFCOUNTER_NOT_USED, 0, 0, A6XX_RBBM_PERFCTR_SP_19_LO,
2057 A6XX_RBBM_PERFCTR_SP_19_HI, 102, A6XX_SP_PERFCTR_SP_SEL_19 },
2058 { KGSL_PERFCOUNTER_NOT_USED, 0, 0, A6XX_RBBM_PERFCTR_SP_20_LO,
2059 A6XX_RBBM_PERFCTR_SP_20_HI, 103, A6XX_SP_PERFCTR_SP_SEL_20 },
2060 { KGSL_PERFCOUNTER_NOT_USED, 0, 0, A6XX_RBBM_PERFCTR_SP_21_LO,
2061 A6XX_RBBM_PERFCTR_SP_21_HI, 104, A6XX_SP_PERFCTR_SP_SEL_21 },
2062 { KGSL_PERFCOUNTER_NOT_USED, 0, 0, A6XX_RBBM_PERFCTR_SP_22_LO,
2063 A6XX_RBBM_PERFCTR_SP_22_HI, 105, A6XX_SP_PERFCTR_SP_SEL_22 },
2064 { KGSL_PERFCOUNTER_NOT_USED, 0, 0, A6XX_RBBM_PERFCTR_SP_23_LO,
2065 A6XX_RBBM_PERFCTR_SP_23_HI, 106, A6XX_SP_PERFCTR_SP_SEL_23 },
2066};
2067
2068static struct adreno_perfcount_register a6xx_perfcounters_rb[] = {
2069 { KGSL_PERFCOUNTER_NOT_USED, 0, 0, A6XX_RBBM_PERFCTR_RB_0_LO,
2070 A6XX_RBBM_PERFCTR_RB_0_HI, 107, A6XX_RB_PERFCTR_RB_SEL_0 },
2071 { KGSL_PERFCOUNTER_NOT_USED, 0, 0, A6XX_RBBM_PERFCTR_RB_1_LO,
2072 A6XX_RBBM_PERFCTR_RB_1_HI, 108, A6XX_RB_PERFCTR_RB_SEL_1 },
2073 { KGSL_PERFCOUNTER_NOT_USED, 0, 0, A6XX_RBBM_PERFCTR_RB_2_LO,
2074 A6XX_RBBM_PERFCTR_RB_2_HI, 109, A6XX_RB_PERFCTR_RB_SEL_2 },
2075 { KGSL_PERFCOUNTER_NOT_USED, 0, 0, A6XX_RBBM_PERFCTR_RB_3_LO,
2076 A6XX_RBBM_PERFCTR_RB_3_HI, 110, A6XX_RB_PERFCTR_RB_SEL_3 },
2077 { KGSL_PERFCOUNTER_NOT_USED, 0, 0, A6XX_RBBM_PERFCTR_RB_4_LO,
2078 A6XX_RBBM_PERFCTR_RB_4_HI, 111, A6XX_RB_PERFCTR_RB_SEL_4 },
2079 { KGSL_PERFCOUNTER_NOT_USED, 0, 0, A6XX_RBBM_PERFCTR_RB_5_LO,
2080 A6XX_RBBM_PERFCTR_RB_5_HI, 112, A6XX_RB_PERFCTR_RB_SEL_5 },
2081 { KGSL_PERFCOUNTER_NOT_USED, 0, 0, A6XX_RBBM_PERFCTR_RB_6_LO,
2082 A6XX_RBBM_PERFCTR_RB_6_HI, 113, A6XX_RB_PERFCTR_RB_SEL_6 },
2083 { KGSL_PERFCOUNTER_NOT_USED, 0, 0, A6XX_RBBM_PERFCTR_RB_7_LO,
2084 A6XX_RBBM_PERFCTR_RB_7_HI, 114, A6XX_RB_PERFCTR_RB_SEL_7 },
2085};
2086
2087static struct adreno_perfcount_register a6xx_perfcounters_vsc[] = {
2088 { KGSL_PERFCOUNTER_NOT_USED, 0, 0, A6XX_RBBM_PERFCTR_VSC_0_LO,
2089 A6XX_RBBM_PERFCTR_VSC_0_HI, 115, A6XX_VSC_PERFCTR_VSC_SEL_0 },
2090 { KGSL_PERFCOUNTER_NOT_USED, 0, 0, A6XX_RBBM_PERFCTR_VSC_1_LO,
2091 A6XX_RBBM_PERFCTR_VSC_1_HI, 116, A6XX_VSC_PERFCTR_VSC_SEL_1 },
2092};
2093
2094static struct adreno_perfcount_register a6xx_perfcounters_lrz[] = {
2095 { KGSL_PERFCOUNTER_NOT_USED, 0, 0, A6XX_RBBM_PERFCTR_LRZ_0_LO,
2096 A6XX_RBBM_PERFCTR_LRZ_0_HI, 117, A6XX_GRAS_PERFCTR_LRZ_SEL_0 },
2097 { KGSL_PERFCOUNTER_NOT_USED, 0, 0, A6XX_RBBM_PERFCTR_LRZ_1_LO,
2098 A6XX_RBBM_PERFCTR_LRZ_1_HI, 118, A6XX_GRAS_PERFCTR_LRZ_SEL_1 },
2099 { KGSL_PERFCOUNTER_NOT_USED, 0, 0, A6XX_RBBM_PERFCTR_LRZ_2_LO,
2100 A6XX_RBBM_PERFCTR_LRZ_2_HI, 119, A6XX_GRAS_PERFCTR_LRZ_SEL_2 },
2101 { KGSL_PERFCOUNTER_NOT_USED, 0, 0, A6XX_RBBM_PERFCTR_LRZ_3_LO,
2102 A6XX_RBBM_PERFCTR_LRZ_3_HI, 120, A6XX_GRAS_PERFCTR_LRZ_SEL_3 },
2103};
2104
2105static struct adreno_perfcount_register a6xx_perfcounters_cmp[] = {
2106 { KGSL_PERFCOUNTER_NOT_USED, 0, 0, A6XX_RBBM_PERFCTR_CMP_0_LO,
2107 A6XX_RBBM_PERFCTR_CMP_0_HI, 121, A6XX_RB_PERFCTR_CMP_SEL_0 },
2108 { KGSL_PERFCOUNTER_NOT_USED, 0, 0, A6XX_RBBM_PERFCTR_CMP_1_LO,
2109 A6XX_RBBM_PERFCTR_CMP_1_HI, 122, A6XX_RB_PERFCTR_CMP_SEL_1 },
2110 { KGSL_PERFCOUNTER_NOT_USED, 0, 0, A6XX_RBBM_PERFCTR_CMP_2_LO,
2111 A6XX_RBBM_PERFCTR_CMP_2_HI, 123, A6XX_RB_PERFCTR_CMP_SEL_2 },
2112 { KGSL_PERFCOUNTER_NOT_USED, 0, 0, A6XX_RBBM_PERFCTR_CMP_3_LO,
2113 A6XX_RBBM_PERFCTR_CMP_3_HI, 124, A6XX_RB_PERFCTR_CMP_SEL_3 },
2114};
2115
2116static struct adreno_perfcount_register a6xx_perfcounters_vbif[] = {
2117 { KGSL_PERFCOUNTER_NOT_USED, 0, 0, A6XX_VBIF_PERF_CNT_LOW0,
2118 A6XX_VBIF_PERF_CNT_HIGH0, -1, A6XX_VBIF_PERF_CNT_SEL0 },
2119 { KGSL_PERFCOUNTER_NOT_USED, 0, 0, A6XX_VBIF_PERF_CNT_LOW1,
2120 A6XX_VBIF_PERF_CNT_HIGH1, -1, A6XX_VBIF_PERF_CNT_SEL1 },
2121 { KGSL_PERFCOUNTER_NOT_USED, 0, 0, A6XX_VBIF_PERF_CNT_LOW2,
2122 A6XX_VBIF_PERF_CNT_HIGH2, -1, A6XX_VBIF_PERF_CNT_SEL2 },
2123 { KGSL_PERFCOUNTER_NOT_USED, 0, 0, A6XX_VBIF_PERF_CNT_LOW3,
2124 A6XX_VBIF_PERF_CNT_HIGH3, -1, A6XX_VBIF_PERF_CNT_SEL3 },
2125};
2126
2127static struct adreno_perfcount_register a6xx_perfcounters_vbif_pwr[] = {
2128 { KGSL_PERFCOUNTER_NOT_USED, 0, 0, A6XX_VBIF_PERF_PWR_CNT_LOW0,
2129 A6XX_VBIF_PERF_PWR_CNT_HIGH0, -1, A6XX_VBIF_PERF_PWR_CNT_EN0 },
2130 { KGSL_PERFCOUNTER_NOT_USED, 0, 0, A6XX_VBIF_PERF_PWR_CNT_LOW1,
2131 A6XX_VBIF_PERF_PWR_CNT_HIGH1, -1, A6XX_VBIF_PERF_PWR_CNT_EN1 },
2132 { KGSL_PERFCOUNTER_NOT_USED, 0, 0, A6XX_VBIF_PERF_PWR_CNT_LOW2,
2133 A6XX_VBIF_PERF_PWR_CNT_HIGH2, -1, A6XX_VBIF_PERF_PWR_CNT_EN2 },
2134};
2135
2136static struct adreno_perfcount_register a6xx_perfcounters_alwayson[] = {
2137 { KGSL_PERFCOUNTER_NOT_USED, 0, 0, A6XX_CP_ALWAYS_ON_COUNTER_LO,
2138 A6XX_CP_ALWAYS_ON_COUNTER_HI, -1 },
2139};
2140
2141#define A6XX_PERFCOUNTER_GROUP(offset, name) \
2142 ADRENO_PERFCOUNTER_GROUP(a6xx, offset, name)
2143
2144#define A6XX_PERFCOUNTER_GROUP_FLAGS(offset, name, flags) \
2145 ADRENO_PERFCOUNTER_GROUP_FLAGS(a6xx, offset, name, flags)
2146
2147static struct adreno_perfcount_group a6xx_perfcounter_groups
2148 [KGSL_PERFCOUNTER_GROUP_MAX] = {
2149 A6XX_PERFCOUNTER_GROUP(CP, cp),
2150 A6XX_PERFCOUNTER_GROUP(RBBM, rbbm),
2151 A6XX_PERFCOUNTER_GROUP(PC, pc),
2152 A6XX_PERFCOUNTER_GROUP(VFD, vfd),
2153 A6XX_PERFCOUNTER_GROUP(HLSQ, hlsq),
2154 A6XX_PERFCOUNTER_GROUP(VPC, vpc),
2155 A6XX_PERFCOUNTER_GROUP(CCU, ccu),
2156 A6XX_PERFCOUNTER_GROUP(CMP, cmp),
2157 A6XX_PERFCOUNTER_GROUP(TSE, tse),
2158 A6XX_PERFCOUNTER_GROUP(RAS, ras),
2159 A6XX_PERFCOUNTER_GROUP(LRZ, lrz),
2160 A6XX_PERFCOUNTER_GROUP(UCHE, uche),
2161 A6XX_PERFCOUNTER_GROUP(TP, tp),
2162 A6XX_PERFCOUNTER_GROUP(SP, sp),
2163 A6XX_PERFCOUNTER_GROUP(RB, rb),
2164 A6XX_PERFCOUNTER_GROUP(VSC, vsc),
2165 A6XX_PERFCOUNTER_GROUP(VBIF, vbif),
2166 A6XX_PERFCOUNTER_GROUP_FLAGS(VBIF_PWR, vbif_pwr,
2167 ADRENO_PERFCOUNTER_GROUP_FIXED),
2168 A6XX_PERFCOUNTER_GROUP_FLAGS(ALWAYSON, alwayson,
2169 ADRENO_PERFCOUNTER_GROUP_FIXED),
2170};
2171
2172static struct adreno_perfcounters a6xx_perfcounters = {
2173 a6xx_perfcounter_groups,
2174 ARRAY_SIZE(a6xx_perfcounter_groups),
2175};
2176
Shrenuj Bansalacf1ef42016-06-01 11:11:27 -07002177/* Register offset defines for A6XX, in order of enum adreno_regs */
2178static unsigned int a6xx_register_offsets[ADRENO_REG_REGISTER_MAX] = {
2179
2180 ADRENO_REG_DEFINE(ADRENO_REG_CP_RB_BASE, A6XX_CP_RB_BASE),
Shrenuj Bansal41665402016-12-16 15:25:54 -08002181 ADRENO_REG_DEFINE(ADRENO_REG_CP_RB_BASE_HI, A6XX_CP_RB_BASE_HI),
Shrenuj Bansalacf1ef42016-06-01 11:11:27 -07002182 ADRENO_REG_DEFINE(ADRENO_REG_CP_RB_RPTR_ADDR_LO,
2183 A6XX_CP_RB_RPTR_ADDR_LO),
2184 ADRENO_REG_DEFINE(ADRENO_REG_CP_RB_RPTR_ADDR_HI,
2185 A6XX_CP_RB_RPTR_ADDR_HI),
2186 ADRENO_REG_DEFINE(ADRENO_REG_CP_RB_RPTR, A6XX_CP_RB_RPTR),
2187 ADRENO_REG_DEFINE(ADRENO_REG_CP_RB_WPTR, A6XX_CP_RB_WPTR),
2188 ADRENO_REG_DEFINE(ADRENO_REG_CP_RB_CNTL, A6XX_CP_RB_CNTL),
Shrenuj Bansal41665402016-12-16 15:25:54 -08002189 ADRENO_REG_DEFINE(ADRENO_REG_CP_ME_CNTL, A6XX_CP_SQE_CNTL),
Shrenuj Bansalacf1ef42016-06-01 11:11:27 -07002190 ADRENO_REG_DEFINE(ADRENO_REG_CP_CNTL, A6XX_CP_MISC_CNTL),
Carter Cooper8567af02017-03-15 14:22:03 -06002191 ADRENO_REG_DEFINE(ADRENO_REG_CP_HW_FAULT, A6XX_CP_HW_FAULT),
Shrenuj Bansal41665402016-12-16 15:25:54 -08002192 ADRENO_REG_DEFINE(ADRENO_REG_CP_IB1_BASE, A6XX_CP_IB1_BASE),
2193 ADRENO_REG_DEFINE(ADRENO_REG_CP_IB1_BASE_HI, A6XX_CP_IB1_BASE_HI),
2194 ADRENO_REG_DEFINE(ADRENO_REG_CP_IB1_BUFSZ, A6XX_CP_IB1_REM_SIZE),
2195 ADRENO_REG_DEFINE(ADRENO_REG_CP_IB2_BASE, A6XX_CP_IB2_BASE),
2196 ADRENO_REG_DEFINE(ADRENO_REG_CP_IB2_BASE_HI, A6XX_CP_IB2_BASE_HI),
2197 ADRENO_REG_DEFINE(ADRENO_REG_CP_IB2_BUFSZ, A6XX_CP_IB2_REM_SIZE),
2198 ADRENO_REG_DEFINE(ADRENO_REG_CP_ROQ_ADDR, A6XX_CP_ROQ_DBG_ADDR),
2199 ADRENO_REG_DEFINE(ADRENO_REG_CP_ROQ_DATA, A6XX_CP_ROQ_DBG_DATA),
Shrenuj Bansalacf1ef42016-06-01 11:11:27 -07002200 ADRENO_REG_DEFINE(ADRENO_REG_RBBM_STATUS, A6XX_RBBM_STATUS),
2201 ADRENO_REG_DEFINE(ADRENO_REG_RBBM_STATUS3, A6XX_RBBM_STATUS3),
Lynus Vaz107d2892017-03-01 13:48:06 +05302202 ADRENO_REG_DEFINE(ADRENO_REG_RBBM_PERFCTR_CTL, A6XX_RBBM_PERFCTR_CNTL),
2203 ADRENO_REG_DEFINE(ADRENO_REG_RBBM_PERFCTR_LOAD_CMD0,
2204 A6XX_RBBM_PERFCTR_LOAD_CMD0),
2205 ADRENO_REG_DEFINE(ADRENO_REG_RBBM_PERFCTR_LOAD_CMD1,
2206 A6XX_RBBM_PERFCTR_LOAD_CMD1),
2207 ADRENO_REG_DEFINE(ADRENO_REG_RBBM_PERFCTR_LOAD_CMD2,
2208 A6XX_RBBM_PERFCTR_LOAD_CMD2),
2209 ADRENO_REG_DEFINE(ADRENO_REG_RBBM_PERFCTR_LOAD_CMD3,
2210 A6XX_RBBM_PERFCTR_LOAD_CMD3),
Shrenuj Bansalacf1ef42016-06-01 11:11:27 -07002211
2212 ADRENO_REG_DEFINE(ADRENO_REG_RBBM_INT_0_MASK, A6XX_RBBM_INT_0_MASK),
2213 ADRENO_REG_DEFINE(ADRENO_REG_RBBM_INT_0_STATUS, A6XX_RBBM_INT_0_STATUS),
2214 ADRENO_REG_DEFINE(ADRENO_REG_RBBM_CLOCK_CTL, A6XX_RBBM_CLOCK_CNTL),
2215 ADRENO_REG_DEFINE(ADRENO_REG_RBBM_INT_CLEAR_CMD,
2216 A6XX_RBBM_INT_CLEAR_CMD),
2217 ADRENO_REG_DEFINE(ADRENO_REG_RBBM_SW_RESET_CMD, A6XX_RBBM_SW_RESET_CMD),
2218 ADRENO_REG_DEFINE(ADRENO_REG_RBBM_BLOCK_SW_RESET_CMD,
2219 A6XX_RBBM_BLOCK_SW_RESET_CMD),
2220 ADRENO_REG_DEFINE(ADRENO_REG_RBBM_BLOCK_SW_RESET_CMD2,
2221 A6XX_RBBM_BLOCK_SW_RESET_CMD2),
Lynus Vaz107d2892017-03-01 13:48:06 +05302222 ADRENO_REG_DEFINE(ADRENO_REG_RBBM_PERFCTR_LOAD_VALUE_LO,
2223 A6XX_RBBM_PERFCTR_LOAD_VALUE_LO),
2224 ADRENO_REG_DEFINE(ADRENO_REG_RBBM_PERFCTR_LOAD_VALUE_HI,
2225 A6XX_RBBM_PERFCTR_LOAD_VALUE_HI),
Shrenuj Bansalacf1ef42016-06-01 11:11:27 -07002226 ADRENO_REG_DEFINE(ADRENO_REG_VBIF_VERSION, A6XX_VBIF_VERSION),
Kyle Pieferb1027b02017-02-10 13:58:58 -08002227 ADRENO_REG_DEFINE(ADRENO_REG_RBBM_ALWAYSON_COUNTER_LO,
2228 A6XX_GMU_ALWAYS_ON_COUNTER_L),
2229 ADRENO_REG_DEFINE(ADRENO_REG_RBBM_ALWAYSON_COUNTER_HI,
2230 A6XX_GMU_ALWAYS_ON_COUNTER_H),
2231 ADRENO_REG_DEFINE(ADRENO_REG_GMU_AO_INTERRUPT_EN,
2232 A6XX_GMU_AO_INTERRUPT_EN),
Kyle Piefere7b06b42017-04-06 13:53:01 -07002233 ADRENO_REG_DEFINE(ADRENO_REG_GMU_AO_HOST_INTERRUPT_CLR,
2234 A6XX_GMU_AO_HOST_INTERRUPT_CLR),
2235 ADRENO_REG_DEFINE(ADRENO_REG_GMU_AO_HOST_INTERRUPT_STATUS,
2236 A6XX_GMU_AO_HOST_INTERRUPT_STATUS),
2237 ADRENO_REG_DEFINE(ADRENO_REG_GMU_AO_HOST_INTERRUPT_MASK,
2238 A6XX_GMU_AO_HOST_INTERRUPT_MASK),
Kyle Pieferb1027b02017-02-10 13:58:58 -08002239 ADRENO_REG_DEFINE(ADRENO_REG_GMU_PWR_COL_KEEPALIVE,
2240 A6XX_GMU_GMU_PWR_COL_KEEPALIVE),
2241 ADRENO_REG_DEFINE(ADRENO_REG_GMU_AHB_FENCE_STATUS,
2242 A6XX_GMU_AHB_FENCE_STATUS),
2243 ADRENO_REG_DEFINE(ADRENO_REG_GMU_HFI_CTRL_STATUS,
2244 A6XX_GMU_HFI_CTRL_STATUS),
2245 ADRENO_REG_DEFINE(ADRENO_REG_GMU_HFI_VERSION_INFO,
2246 A6XX_GMU_HFI_VERSION_INFO),
2247 ADRENO_REG_DEFINE(ADRENO_REG_GMU_HFI_SFR_ADDR,
2248 A6XX_GMU_HFI_SFR_ADDR),
2249 ADRENO_REG_DEFINE(ADRENO_REG_GMU_RPMH_POWER_STATE,
2250 A6XX_GMU_RPMH_POWER_STATE),
2251 ADRENO_REG_DEFINE(ADRENO_REG_GMU_GMU2HOST_INTR_CLR,
2252 A6XX_GMU_GMU2HOST_INTR_CLR),
2253 ADRENO_REG_DEFINE(ADRENO_REG_GMU_GMU2HOST_INTR_INFO,
2254 A6XX_GMU_GMU2HOST_INTR_INFO),
Kyle Piefere7b06b42017-04-06 13:53:01 -07002255 ADRENO_REG_DEFINE(ADRENO_REG_GMU_GMU2HOST_INTR_MASK,
2256 A6XX_GMU_GMU2HOST_INTR_MASK),
Kyle Pieferb1027b02017-02-10 13:58:58 -08002257 ADRENO_REG_DEFINE(ADRENO_REG_GMU_HOST2GMU_INTR_SET,
2258 A6XX_GMU_HOST2GMU_INTR_SET),
2259 ADRENO_REG_DEFINE(ADRENO_REG_GMU_HOST2GMU_INTR_CLR,
2260 A6XX_GMU_HOST2GMU_INTR_CLR),
2261 ADRENO_REG_DEFINE(ADRENO_REG_GMU_HOST2GMU_INTR_RAW_INFO,
2262 A6XX_GMU_HOST2GMU_INTR_RAW_INFO),
Carter Cooper4a313ae2017-02-23 11:11:56 -07002263
2264 ADRENO_REG_DEFINE(ADRENO_REG_RBBM_SECVID_TRUST_CONTROL,
2265 A6XX_RBBM_SECVID_TRUST_CNTL),
2266 ADRENO_REG_DEFINE(ADRENO_REG_RBBM_SECVID_TSB_TRUSTED_BASE,
2267 A6XX_RBBM_SECVID_TSB_TRUSTED_BASE_LO),
2268 ADRENO_REG_DEFINE(ADRENO_REG_RBBM_SECVID_TSB_TRUSTED_BASE_HI,
2269 A6XX_RBBM_SECVID_TSB_TRUSTED_BASE_HI),
2270 ADRENO_REG_DEFINE(ADRENO_REG_RBBM_SECVID_TSB_TRUSTED_SIZE,
2271 A6XX_RBBM_SECVID_TSB_TRUSTED_SIZE),
2272 ADRENO_REG_DEFINE(ADRENO_REG_RBBM_SECVID_TSB_CONTROL,
2273 A6XX_RBBM_SECVID_TSB_CNTL),
Shrenuj Bansalacf1ef42016-06-01 11:11:27 -07002274};
2275
2276static const struct adreno_reg_offsets a6xx_reg_offsets = {
2277 .offsets = a6xx_register_offsets,
2278 .offset_0 = ADRENO_REG_REGISTER_MAX,
2279};
2280
2281struct adreno_gpudev adreno_a6xx_gpudev = {
2282 .reg_offsets = &a6xx_reg_offsets,
2283 .start = a6xx_start,
Shrenuj Bansal41665402016-12-16 15:25:54 -08002284 .snapshot = a6xx_snapshot,
Shrenuj Bansalacf1ef42016-06-01 11:11:27 -07002285 .irq = &a6xx_irq,
Shrenuj Bansal41665402016-12-16 15:25:54 -08002286 .snapshot_data = &a6xx_snapshot_data,
Shrenuj Bansalacf1ef42016-06-01 11:11:27 -07002287 .irq_trace = trace_kgsl_a5xx_irq_status,
2288 .num_prio_levels = KGSL_PRIORITY_MAX_RB_LEVELS,
2289 .platform_setup = a6xx_platform_setup,
Shrenuj Bansal41665402016-12-16 15:25:54 -08002290 .init = a6xx_init,
Shrenuj Bansalacf1ef42016-06-01 11:11:27 -07002291 .rb_start = a6xx_rb_start,
2292 .regulator_enable = a6xx_sptprac_enable,
2293 .regulator_disable = a6xx_sptprac_disable,
Lynus Vaz107d2892017-03-01 13:48:06 +05302294 .perfcounters = &a6xx_perfcounters,
Shrenuj Bansalacf1ef42016-06-01 11:11:27 -07002295 .microcode_read = a6xx_microcode_read,
2296 .enable_64bit = a6xx_enable_64bit,
Sushmita Susheelendra7f66cf72016-09-12 11:04:43 -06002297 .llc_configure_gpu_scid = a6xx_llc_configure_gpu_scid,
Sushmita Susheelendra906564d2017-01-10 15:53:55 -07002298 .llc_configure_gpuhtw_scid = a6xx_llc_configure_gpuhtw_scid,
Kyle Piefer11a48b62017-03-17 14:53:40 -07002299 .llc_enable_overrides = a6xx_llc_enable_overrides,
Kyle Pieferb1027b02017-02-10 13:58:58 -08002300 .oob_set = a6xx_oob_set,
2301 .oob_clear = a6xx_oob_clear,
2302 .rpmh_gpu_pwrctrl = a6xx_rpmh_gpu_pwrctrl,
Oleg Perelet62d5cec2017-03-27 16:14:52 -07002303 .hw_isidle = a6xx_hw_isidle, /* Replaced by NULL if GMU is disabled */
Lynus Vaz1fde74d2017-03-20 18:02:47 +05302304 .wait_for_gmu_idle = a6xx_wait_for_gmu_idle,
2305 .iommu_fault_block = a6xx_iommu_fault_block,
Shrenuj Bansalacf1ef42016-06-01 11:11:27 -07002306};