blob: d8984fbb1f0d9074cb5de12c5f1b9f32cd50d1b0 [file] [log] [blame]
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +03001/******************************************************************************
2 *
3 * This file is provided under a dual BSD/GPLv2 license. When using or
4 * redistributing this file, you may do so under either license.
5 *
6 * GPL LICENSE SUMMARY
7 *
Emmanuel Grumbach51368bf2013-12-30 13:15:54 +02008 * Copyright(c) 2007 - 2014 Intel Corporation. All rights reserved.
Johannes Berg8b4139d2014-07-24 14:05:26 +02009 * Copyright(c) 2013 - 2014 Intel Mobile Communications GmbH
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030010 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of version 2 of the GNU General Public License as
13 * published by the Free Software Foundation.
14 *
15 * This program is distributed in the hope that it will be useful, but
16 * WITHOUT ANY WARRANTY; without even the implied warranty of
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
18 * General Public License for more details.
19 *
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110,
23 * USA
24 *
25 * The full GNU General Public License is included in this distribution
Emmanuel Grumbach410dc5a2013-02-18 09:22:28 +020026 * in the file called COPYING.
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030027 *
28 * Contact Information:
29 * Intel Linux Wireless <ilw@linux.intel.com>
30 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
31 *
32 * BSD LICENSE
33 *
Emmanuel Grumbach51368bf2013-12-30 13:15:54 +020034 * Copyright(c) 2005 - 2014 Intel Corporation. All rights reserved.
Johannes Berg8b4139d2014-07-24 14:05:26 +020035 * Copyright(c) 2013 - 2014 Intel Mobile Communications GmbH
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030036 * All rights reserved.
37 *
38 * Redistribution and use in source and binary forms, with or without
39 * modification, are permitted provided that the following conditions
40 * are met:
41 *
42 * * Redistributions of source code must retain the above copyright
43 * notice, this list of conditions and the following disclaimer.
44 * * Redistributions in binary form must reproduce the above copyright
45 * notice, this list of conditions and the following disclaimer in
46 * the documentation and/or other materials provided with the
47 * distribution.
48 * * Neither the name Intel Corporation nor the names of its
49 * contributors may be used to endorse or promote products derived
50 * from this software without specific prior written permission.
51 *
52 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
53 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
54 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
55 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
56 * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
57 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
58 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
59 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
60 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
61 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
62 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
63 *
64 *****************************************************************************/
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -080065#include <linux/pci.h>
66#include <linux/pci-aspm.h>
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -070067#include <linux/interrupt.h>
Emmanuel Grumbach87e56662011-08-25 23:10:50 -070068#include <linux/debugfs.h>
Emmanuel Grumbachcf614292012-01-08 16:33:58 +020069#include <linux/sched.h>
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -070070#include <linux/bitops.h>
71#include <linux/gfp.h>
Emmanuel Grumbach48eb7b32014-07-08 19:45:17 +030072#include <linux/vmalloc.h>
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -070073
Johannes Berg82575102012-04-03 16:44:37 -070074#include "iwl-drv.h"
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +030075#include "iwl-trans.h"
Emmanuel Grumbach522376d2011-09-06 09:31:19 -070076#include "iwl-csr.h"
77#include "iwl-prph.h"
Emmanuel Grumbachcb6bb122015-01-25 10:36:31 +020078#include "iwl-scd.h"
Emmanuel Grumbach7a10e3e42011-09-06 09:31:21 -070079#include "iwl-agn-hw.h"
Johannes Berg4d075002014-04-24 10:41:31 +020080#include "iwl-fw-error-dump.h"
Johannes Berg6468a012012-05-16 19:13:54 +020081#include "internal.h"
Liad Kaufman06d51e02014-11-23 13:56:21 +020082#include "iwl-fh.h"
Johannes Berg0439bb62012-03-05 11:24:45 -080083
Arik Nemtsovfe457732014-11-17 15:46:37 +020084/* extended range in FW SRAM */
85#define IWL_FW_MEM_EXTENDED_START 0x40000
86#define IWL_FW_MEM_EXTENDED_END 0x57FFF
87
Emmanuel Grumbachc2d20202014-06-01 08:05:52 +030088static void iwl_pcie_free_fw_monitor(struct iwl_trans *trans)
89{
90 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
91
92 if (!trans_pcie->fw_mon_page)
93 return;
94
95 dma_unmap_page(trans->dev, trans_pcie->fw_mon_phys,
96 trans_pcie->fw_mon_size, DMA_FROM_DEVICE);
97 __free_pages(trans_pcie->fw_mon_page,
98 get_order(trans_pcie->fw_mon_size));
99 trans_pcie->fw_mon_page = NULL;
100 trans_pcie->fw_mon_phys = 0;
101 trans_pcie->fw_mon_size = 0;
102}
103
104static void iwl_pcie_alloc_fw_monitor(struct iwl_trans *trans)
105{
106 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
107 struct page *page;
108 dma_addr_t phys;
109 u32 size;
110 u8 power;
111
112 if (trans_pcie->fw_mon_page) {
113 dma_sync_single_for_device(trans->dev, trans_pcie->fw_mon_phys,
114 trans_pcie->fw_mon_size,
115 DMA_FROM_DEVICE);
116 return;
117 }
118
119 phys = 0;
120 for (power = 26; power >= 11; power--) {
121 int order;
122
123 size = BIT(power);
124 order = get_order(size);
125 page = alloc_pages(__GFP_COMP | __GFP_NOWARN | __GFP_ZERO,
126 order);
127 if (!page)
128 continue;
129
130 phys = dma_map_page(trans->dev, page, 0, PAGE_SIZE << order,
131 DMA_FROM_DEVICE);
132 if (dma_mapping_error(trans->dev, phys)) {
133 __free_pages(page, order);
134 continue;
135 }
136 IWL_INFO(trans,
137 "Allocated 0x%08x bytes (order %d) for firmware monitor.\n",
138 size, order);
139 break;
140 }
141
Emmanuel Grumbach40a76902014-09-18 15:44:04 +0300142 if (WARN_ON_ONCE(!page))
Emmanuel Grumbachc2d20202014-06-01 08:05:52 +0300143 return;
144
145 trans_pcie->fw_mon_page = page;
146 trans_pcie->fw_mon_phys = phys;
147 trans_pcie->fw_mon_size = size;
148}
149
Alexander Bondara812cba2014-02-18 16:45:00 +0100150static u32 iwl_trans_pcie_read_shr(struct iwl_trans *trans, u32 reg)
151{
152 iwl_write32(trans, HEEP_CTRL_WRD_PCIEX_CTRL_REG,
153 ((reg & 0x0000ffff) | (2 << 28)));
154 return iwl_read32(trans, HEEP_CTRL_WRD_PCIEX_DATA_REG);
155}
156
157static void iwl_trans_pcie_write_shr(struct iwl_trans *trans, u32 reg, u32 val)
158{
159 iwl_write32(trans, HEEP_CTRL_WRD_PCIEX_DATA_REG, val);
160 iwl_write32(trans, HEEP_CTRL_WRD_PCIEX_CTRL_REG,
161 ((reg & 0x0000ffff) | (3 << 28)));
162}
163
Johannes Bergddaf5a52013-01-08 11:25:44 +0100164static void iwl_pcie_set_pwr(struct iwl_trans *trans, bool vaux)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300165{
Johannes Bergddaf5a52013-01-08 11:25:44 +0100166 if (vaux && pci_pme_capable(to_pci_dev(trans->dev), PCI_D3cold))
167 iwl_set_bits_mask_prph(trans, APMG_PS_CTRL_REG,
168 APMG_PS_CTRL_VAL_PWR_SRC_VAUX,
169 ~APMG_PS_CTRL_MSK_PWR_SRC);
170 else
171 iwl_set_bits_mask_prph(trans, APMG_PS_CTRL_REG,
172 APMG_PS_CTRL_VAL_PWR_SRC_VMAIN,
173 ~APMG_PS_CTRL_MSK_PWR_SRC);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300174}
175
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +0200176/* PCI registers */
177#define PCI_CFG_RETRY_TIMEOUT 0x041
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +0200178
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200179static void iwl_pcie_apm_config(struct iwl_trans *trans)
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +0200180{
Johannes Berg20d3b642012-05-16 22:54:29 +0200181 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200182 u16 lctl;
Emmanuel Grumbach9180ac52014-09-23 23:02:41 +0300183 u16 cap;
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +0200184
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +0200185 /*
186 * HW bug W/A for instability in PCIe bus L0S->L1 transition.
187 * Check if BIOS (or OS) enabled L1-ASPM on this device.
188 * If so (likely), disable L0S, so device moves directly L0->L1;
189 * costs negligible amount of power savings.
190 * If not (unlikely), enable L0S, so there is at least some
191 * power savings, even without L1.
192 */
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200193 pcie_capability_read_word(trans_pcie->pci_dev, PCI_EXP_LNKCTL, &lctl);
Emmanuel Grumbach9180ac52014-09-23 23:02:41 +0300194 if (lctl & PCI_EXP_LNKCTL_ASPM_L1)
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +0200195 iwl_set_bit(trans, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED);
Emmanuel Grumbach9180ac52014-09-23 23:02:41 +0300196 else
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +0200197 iwl_clear_bit(trans, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED);
Bjorn Helgaas438a0f02012-12-05 13:51:21 -0700198 trans->pm_support = !(lctl & PCI_EXP_LNKCTL_ASPM_L0S);
Emmanuel Grumbach9180ac52014-09-23 23:02:41 +0300199
200 pcie_capability_read_word(trans_pcie->pci_dev, PCI_EXP_DEVCTL2, &cap);
201 trans->ltr_enabled = cap & PCI_EXP_DEVCTL2_LTR_EN;
202 dev_info(trans->dev, "L1 %sabled - LTR %sabled\n",
203 (lctl & PCI_EXP_LNKCTL_ASPM_L1) ? "En" : "Dis",
204 trans->ltr_enabled ? "En" : "Dis");
Emmanuel Grumbachaf634be2012-01-08 21:12:22 +0200205}
206
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200207/*
208 * Start up NIC's basic functionality after it has been reset
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200209 * (e.g. after platform boot, or shutdown via iwl_pcie_apm_stop())
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200210 * NOTE: This does not load uCode nor start the embedded processor
211 */
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200212static int iwl_pcie_apm_init(struct iwl_trans *trans)
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200213{
214 int ret = 0;
215 IWL_DEBUG_INFO(trans, "Init card's basic functions\n");
216
217 /*
218 * Use "set_bit" below rather than "write", to preserve any hardware
219 * bits already set by default after reset.
220 */
221
222 /* Disable L0S exit timer (platform NMI Work/Around) */
Eran Hararye4a9f8c2013-12-22 08:06:34 +0200223 if (trans->cfg->device_family != IWL_DEVICE_FAMILY_8000)
224 iwl_set_bit(trans, CSR_GIO_CHICKEN_BITS,
225 CSR_GIO_CHICKEN_BITS_REG_BIT_DIS_L0S_EXIT_TIMER);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200226
227 /*
228 * Disable L0s without affecting L1;
229 * don't wait for ICH L0s (ICH bug W/A)
230 */
231 iwl_set_bit(trans, CSR_GIO_CHICKEN_BITS,
Johannes Berg20d3b642012-05-16 22:54:29 +0200232 CSR_GIO_CHICKEN_BITS_REG_BIT_L1A_NO_L0S_RX);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200233
234 /* Set FH wait threshold to maximum (HW error during stress W/A) */
235 iwl_set_bit(trans, CSR_DBG_HPET_MEM_REG, CSR_DBG_HPET_MEM_REG_VAL);
236
237 /*
238 * Enable HAP INTA (interrupt from management bus) to
239 * wake device's PCI Express link L1a -> L0s
240 */
241 iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
Johannes Berg20d3b642012-05-16 22:54:29 +0200242 CSR_HW_IF_CONFIG_REG_BIT_HAP_WAKE_L1A);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200243
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200244 iwl_pcie_apm_config(trans);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200245
246 /* Configure analog phase-lock-loop before activating to D0A */
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -0700247 if (trans->cfg->base_params->pll_cfg_val)
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200248 iwl_set_bit(trans, CSR_ANA_PLL_CFG,
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -0700249 trans->cfg->base_params->pll_cfg_val);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200250
251 /*
252 * Set "initialization complete" bit to move adapter from
253 * D0U* --> D0A* (powered-up active) state.
254 */
255 iwl_set_bit(trans, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
256
257 /*
258 * Wait for clock stabilization; once stabilized, access to
259 * device-internal resources is supported, e.g. iwl_write_prph()
260 * and accesses to uCode SRAM.
261 */
262 ret = iwl_poll_bit(trans, CSR_GP_CNTRL,
Johannes Berg20d3b642012-05-16 22:54:29 +0200263 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
264 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, 25000);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200265 if (ret < 0) {
266 IWL_DEBUG_INFO(trans, "Failed to init the card\n");
267 goto out;
268 }
269
Emmanuel Grumbach2d93aee2013-12-24 14:15:41 +0200270 if (trans->cfg->host_interrupt_operation_mode) {
271 /*
272 * This is a bit of an abuse - This is needed for 7260 / 3160
273 * only check host_interrupt_operation_mode even if this is
274 * not related to host_interrupt_operation_mode.
275 *
276 * Enable the oscillator to count wake up time for L1 exit. This
277 * consumes slightly more power (100uA) - but allows to be sure
278 * that we wake up from L1 on time.
279 *
280 * This looks weird: read twice the same register, discard the
281 * value, set a bit, and yet again, read that same register
282 * just to discard the value. But that's the way the hardware
283 * seems to like it.
284 */
285 iwl_read_prph(trans, OSC_CLK);
286 iwl_read_prph(trans, OSC_CLK);
287 iwl_set_bits_prph(trans, OSC_CLK, OSC_CLK_FORCE_CONTROL);
288 iwl_read_prph(trans, OSC_CLK);
289 iwl_read_prph(trans, OSC_CLK);
290 }
291
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200292 /*
293 * Enable DMA clock and wait for it to stabilize.
294 *
Eran Harary3073d8c2013-12-29 14:09:59 +0200295 * Write to "CLK_EN_REG"; "1" bits enable clocks, while "0"
296 * bits do not disable clocks. This preserves any hardware
297 * bits already set by default in "CLK_CTRL_REG" after reset.
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200298 */
Eran Harary3073d8c2013-12-29 14:09:59 +0200299 if (trans->cfg->device_family != IWL_DEVICE_FAMILY_8000) {
300 iwl_write_prph(trans, APMG_CLK_EN_REG,
301 APMG_CLK_VAL_DMA_CLK_RQT);
302 udelay(20);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200303
Eran Harary3073d8c2013-12-29 14:09:59 +0200304 /* Disable L1-Active */
305 iwl_set_bits_prph(trans, APMG_PCIDEV_STT_REG,
306 APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200307
Eran Harary3073d8c2013-12-29 14:09:59 +0200308 /* Clear the interrupt in APMG if the NIC is in RFKILL */
309 iwl_write_prph(trans, APMG_RTC_INT_STT_REG,
310 APMG_RTC_INT_STT_RFKILL);
311 }
Emmanuel Grumbach889b1692013-07-25 13:14:34 +0300312
Arik Nemtsoveb7ff772013-12-01 12:30:38 +0200313 set_bit(STATUS_DEVICE_ENABLED, &trans->status);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +0200314
315out:
316 return ret;
317}
318
Alexander Bondara812cba2014-02-18 16:45:00 +0100319/*
320 * Enable LP XTAL to avoid HW bug where device may consume much power if
321 * FW is not loaded after device reset. LP XTAL is disabled by default
322 * after device HW reset. Do it only if XTAL is fed by internal source.
323 * Configure device's "persistence" mode to avoid resetting XTAL again when
324 * SHRD_HW_RST occurs in S3.
325 */
326static void iwl_pcie_apm_lp_xtal_enable(struct iwl_trans *trans)
327{
328 int ret;
329 u32 apmg_gp1_reg;
330 u32 apmg_xtal_cfg_reg;
331 u32 dl_cfg_reg;
332
333 /* Force XTAL ON */
334 __iwl_trans_pcie_set_bit(trans, CSR_GP_CNTRL,
335 CSR_GP_CNTRL_REG_FLAG_XTAL_ON);
336
337 /* Reset entire device - do controller reset (results in SHRD_HW_RST) */
338 iwl_set_bit(trans, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
339
340 udelay(10);
341
342 /*
343 * Set "initialization complete" bit to move adapter from
344 * D0U* --> D0A* (powered-up active) state.
345 */
346 iwl_set_bit(trans, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
347
348 /*
349 * Wait for clock stabilization; once stabilized, access to
350 * device-internal resources is possible.
351 */
352 ret = iwl_poll_bit(trans, CSR_GP_CNTRL,
353 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
354 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
355 25000);
356 if (WARN_ON(ret < 0)) {
357 IWL_ERR(trans, "Access time out - failed to enable LP XTAL\n");
358 /* Release XTAL ON request */
359 __iwl_trans_pcie_clear_bit(trans, CSR_GP_CNTRL,
360 CSR_GP_CNTRL_REG_FLAG_XTAL_ON);
361 return;
362 }
363
364 /*
365 * Clear "disable persistence" to avoid LP XTAL resetting when
366 * SHRD_HW_RST is applied in S3.
367 */
368 iwl_clear_bits_prph(trans, APMG_PCIDEV_STT_REG,
369 APMG_PCIDEV_STT_VAL_PERSIST_DIS);
370
371 /*
372 * Force APMG XTAL to be active to prevent its disabling by HW
373 * caused by APMG idle state.
374 */
375 apmg_xtal_cfg_reg = iwl_trans_pcie_read_shr(trans,
376 SHR_APMG_XTAL_CFG_REG);
377 iwl_trans_pcie_write_shr(trans, SHR_APMG_XTAL_CFG_REG,
378 apmg_xtal_cfg_reg |
379 SHR_APMG_XTAL_CFG_XTAL_ON_REQ);
380
381 /*
382 * Reset entire device again - do controller reset (results in
383 * SHRD_HW_RST). Turn MAC off before proceeding.
384 */
385 iwl_set_bit(trans, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
386
387 udelay(10);
388
389 /* Enable LP XTAL by indirect access through CSR */
390 apmg_gp1_reg = iwl_trans_pcie_read_shr(trans, SHR_APMG_GP1_REG);
391 iwl_trans_pcie_write_shr(trans, SHR_APMG_GP1_REG, apmg_gp1_reg |
392 SHR_APMG_GP1_WF_XTAL_LP_EN |
393 SHR_APMG_GP1_CHICKEN_BIT_SELECT);
394
395 /* Clear delay line clock power up */
396 dl_cfg_reg = iwl_trans_pcie_read_shr(trans, SHR_APMG_DL_CFG_REG);
397 iwl_trans_pcie_write_shr(trans, SHR_APMG_DL_CFG_REG, dl_cfg_reg &
398 ~SHR_APMG_DL_CFG_DL_CLOCK_POWER_UP);
399
400 /*
401 * Enable persistence mode to avoid LP XTAL resetting when
402 * SHRD_HW_RST is applied in S3.
403 */
404 iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
405 CSR_HW_IF_CONFIG_REG_PERSIST_MODE);
406
407 /*
408 * Clear "initialization complete" bit to move adapter from
409 * D0A* (powered-up Active) --> D0U* (Uninitialized) state.
410 */
411 iwl_clear_bit(trans, CSR_GP_CNTRL,
412 CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
413
414 /* Activates XTAL resources monitor */
415 __iwl_trans_pcie_set_bit(trans, CSR_MONITOR_CFG_REG,
416 CSR_MONITOR_XTAL_RESOURCES);
417
418 /* Release XTAL ON request */
419 __iwl_trans_pcie_clear_bit(trans, CSR_GP_CNTRL,
420 CSR_GP_CNTRL_REG_FLAG_XTAL_ON);
421 udelay(10);
422
423 /* Release APMG XTAL */
424 iwl_trans_pcie_write_shr(trans, SHR_APMG_XTAL_CFG_REG,
425 apmg_xtal_cfg_reg &
426 ~SHR_APMG_XTAL_CFG_XTAL_ON_REQ);
427}
428
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200429static int iwl_pcie_apm_stop_master(struct iwl_trans *trans)
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +0200430{
431 int ret = 0;
432
433 /* stop device's busmaster DMA activity */
434 iwl_set_bit(trans, CSR_RESET, CSR_RESET_REG_FLAG_STOP_MASTER);
435
436 ret = iwl_poll_bit(trans, CSR_RESET,
Johannes Berg20d3b642012-05-16 22:54:29 +0200437 CSR_RESET_REG_FLAG_MASTER_DISABLED,
438 CSR_RESET_REG_FLAG_MASTER_DISABLED, 100);
Emmanuel Grumbach7f2ac8f2014-10-23 08:53:21 +0300439 if (ret < 0)
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +0200440 IWL_WARN(trans, "Master Disable Timed Out, 100 usec\n");
441
442 IWL_DEBUG_INFO(trans, "stop master\n");
443
444 return ret;
445}
446
Emmanuel Grumbachb7aaeae2014-12-07 19:44:30 +0200447static void iwl_pcie_apm_stop(struct iwl_trans *trans, bool op_mode_leave)
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +0200448{
449 IWL_DEBUG_INFO(trans, "Stop card, put in low power state\n");
450
Emmanuel Grumbachb7aaeae2014-12-07 19:44:30 +0200451 if (op_mode_leave) {
452 if (!test_bit(STATUS_DEVICE_ENABLED, &trans->status))
453 iwl_pcie_apm_init(trans);
454
455 /* inform ME that we are leaving */
456 if (trans->cfg->device_family == IWL_DEVICE_FAMILY_7000)
457 iwl_set_bits_prph(trans, APMG_PCIDEV_STT_REG,
458 APMG_PCIDEV_STT_VAL_WAKE_ME);
459 else if (trans->cfg->device_family == IWL_DEVICE_FAMILY_8000)
460 iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
461 CSR_HW_IF_CONFIG_REG_PREPARE |
462 CSR_HW_IF_CONFIG_REG_ENABLE_PME);
463 mdelay(5);
464 }
465
Arik Nemtsoveb7ff772013-12-01 12:30:38 +0200466 clear_bit(STATUS_DEVICE_ENABLED, &trans->status);
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +0200467
468 /* Stop device's DMA activity */
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200469 iwl_pcie_apm_stop_master(trans);
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +0200470
Alexander Bondara812cba2014-02-18 16:45:00 +0100471 if (trans->cfg->lp_xtal_workaround) {
472 iwl_pcie_apm_lp_xtal_enable(trans);
473 return;
474 }
475
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +0200476 /* Reset the entire device */
477 iwl_set_bit(trans, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
478
479 udelay(10);
480
481 /*
482 * Clear "initialization complete" bit to move adapter from
483 * D0A* (powered-up Active) --> D0U* (Uninitialized) state.
484 */
485 iwl_clear_bit(trans, CSR_GP_CNTRL,
486 CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
487}
488
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200489static int iwl_pcie_nic_init(struct iwl_trans *trans)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300490{
Johannes Berg7b114882012-02-05 13:55:11 -0800491 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300492
493 /* nic_init */
Emmanuel Grumbach7b70bd62013-12-11 10:22:28 +0200494 spin_lock(&trans_pcie->irq_lock);
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200495 iwl_pcie_apm_init(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300496
Emmanuel Grumbach7b70bd62013-12-11 10:22:28 +0200497 spin_unlock(&trans_pcie->irq_lock);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300498
Eran Harary3073d8c2013-12-29 14:09:59 +0200499 if (trans->cfg->device_family != IWL_DEVICE_FAMILY_8000)
500 iwl_pcie_set_pwr(trans, false);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300501
Johannes Bergecdb9752012-03-06 13:31:03 -0800502 iwl_op_mode_nic_config(trans->op_mode);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300503
504 /* Allocate the RX queue, or reset if it is already allocated */
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +0200505 iwl_pcie_rx_init(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300506
507 /* Allocate or reset and init all Tx and Command queues */
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +0200508 if (iwl_pcie_tx_init(trans))
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300509 return -ENOMEM;
510
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -0700511 if (trans->cfg->base_params->shadow_reg_enable) {
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300512 /* enable shadow regs in HW */
Johannes Berg20d3b642012-05-16 22:54:29 +0200513 iwl_set_bit(trans, CSR_MAC_SHADOW_REG_CTRL, 0x800FFFFF);
Meenakshi Venkataramand38069d2012-05-16 22:54:30 +0200514 IWL_DEBUG_INFO(trans, "Enabling shadow registers in device\n");
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300515 }
516
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300517 return 0;
518}
519
520#define HW_READY_TIMEOUT (50)
521
522/* Note: returns poll_bit return value, which is >= 0 if success */
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200523static int iwl_pcie_set_hw_ready(struct iwl_trans *trans)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300524{
525 int ret;
526
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200527 iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
Johannes Berg20d3b642012-05-16 22:54:29 +0200528 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300529
530 /* See if we got it */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200531 ret = iwl_poll_bit(trans, CSR_HW_IF_CONFIG_REG,
Johannes Berg20d3b642012-05-16 22:54:29 +0200532 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
533 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
534 HW_READY_TIMEOUT);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300535
Emmanuel Grumbach6a08f512014-11-04 20:16:00 +0200536 if (ret >= 0)
537 iwl_set_bit(trans, CSR_MBOX_SET_REG, CSR_MBOX_SET_REG_OS_ALIVE);
538
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700539 IWL_DEBUG_INFO(trans, "hardware%s ready\n", ret < 0 ? " not" : "");
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300540 return ret;
541}
542
543/* Note: returns standard 0/-ERROR code */
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200544static int iwl_pcie_prepare_card_hw(struct iwl_trans *trans)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300545{
546 int ret;
Emmanuel Grumbach289e5502012-08-05 16:55:06 +0300547 int t = 0;
Emmanuel Grumbach501fd982014-05-08 12:15:22 +0300548 int iter;
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300549
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700550 IWL_DEBUG_INFO(trans, "iwl_trans_prepare_card_hw enter\n");
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300551
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200552 ret = iwl_pcie_set_hw_ready(trans);
Emmanuel Grumbachebb76782012-01-08 13:24:57 +0200553 /* If the card is ready, exit 0 */
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300554 if (ret >= 0)
555 return 0;
556
Emmanuel Grumbach501fd982014-05-08 12:15:22 +0300557 for (iter = 0; iter < 10; iter++) {
558 /* If HW is not ready, prepare the conditions to check again */
559 iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
560 CSR_HW_IF_CONFIG_REG_PREPARE);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300561
Emmanuel Grumbach501fd982014-05-08 12:15:22 +0300562 do {
563 ret = iwl_pcie_set_hw_ready(trans);
564 if (ret >= 0)
565 return 0;
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300566
Emmanuel Grumbach501fd982014-05-08 12:15:22 +0300567 usleep_range(200, 1000);
568 t += 200;
569 } while (t < 150000);
570 msleep(25);
571 }
572
Emmanuel Grumbach7f2ac8f2014-10-23 08:53:21 +0300573 IWL_ERR(trans, "Couldn't prepare the card\n");
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300574
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300575 return ret;
576}
577
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200578/*
579 * ucode
580 */
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200581static int iwl_pcie_load_firmware_chunk(struct iwl_trans *trans, u32 dst_addr,
Johannes Berg83f84d72012-09-10 11:50:18 +0200582 dma_addr_t phy_addr, u32 byte_cnt)
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200583{
Johannes Berg13df1aa2012-03-06 13:31:00 -0800584 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200585 int ret;
586
Johannes Berg13df1aa2012-03-06 13:31:00 -0800587 trans_pcie->ucode_write_complete = false;
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200588
589 iwl_write_direct32(trans,
Johannes Berg20d3b642012-05-16 22:54:29 +0200590 FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL),
591 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_PAUSE);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200592
593 iwl_write_direct32(trans,
Johannes Berg20d3b642012-05-16 22:54:29 +0200594 FH_SRVC_CHNL_SRAM_ADDR_REG(FH_SRVC_CHNL),
595 dst_addr);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200596
597 iwl_write_direct32(trans,
Johannes Berg83f84d72012-09-10 11:50:18 +0200598 FH_TFDIB_CTRL0_REG(FH_SRVC_CHNL),
599 phy_addr & FH_MEM_TFDIB_DRAM_ADDR_LSB_MSK);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200600
601 iwl_write_direct32(trans,
Johannes Berg20d3b642012-05-16 22:54:29 +0200602 FH_TFDIB_CTRL1_REG(FH_SRVC_CHNL),
603 (iwl_get_dma_hi_addr(phy_addr)
604 << FH_MEM_TFDIB_REG1_ADDR_BITSHIFT) | byte_cnt);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200605
606 iwl_write_direct32(trans,
Johannes Berg20d3b642012-05-16 22:54:29 +0200607 FH_TCSR_CHNL_TX_BUF_STS_REG(FH_SRVC_CHNL),
608 1 << FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_NUM |
609 1 << FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_IDX |
610 FH_TCSR_CHNL_TX_BUF_STS_REG_VAL_TFDB_VALID);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200611
612 iwl_write_direct32(trans,
Johannes Berg20d3b642012-05-16 22:54:29 +0200613 FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL),
614 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
615 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_DISABLE |
616 FH_TCSR_TX_CONFIG_REG_VAL_CIRQ_HOST_ENDTFD);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200617
Johannes Berg13df1aa2012-03-06 13:31:00 -0800618 ret = wait_event_timeout(trans_pcie->ucode_write_waitq,
619 trans_pcie->ucode_write_complete, 5 * HZ);
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200620 if (!ret) {
Johannes Berg83f84d72012-09-10 11:50:18 +0200621 IWL_ERR(trans, "Failed to load firmware chunk!\n");
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200622 return -ETIMEDOUT;
623 }
624
625 return 0;
626}
627
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200628static int iwl_pcie_load_section(struct iwl_trans *trans, u8 section_num,
Johannes Berg83f84d72012-09-10 11:50:18 +0200629 const struct fw_desc *section)
630{
631 u8 *v_addr;
632 dma_addr_t p_addr;
Liad Kaufmanbaa21e82014-12-02 14:28:45 +0200633 u32 offset, chunk_sz = min_t(u32, FH_MEM_TB_MAX_LENGTH, section->len);
Johannes Berg83f84d72012-09-10 11:50:18 +0200634 int ret = 0;
635
636 IWL_DEBUG_FW(trans, "[%d] uCode section being loaded...\n",
637 section_num);
638
Emmanuel Grumbachc5715732013-04-30 14:33:04 +0300639 v_addr = dma_alloc_coherent(trans->dev, chunk_sz, &p_addr,
640 GFP_KERNEL | __GFP_NOWARN);
641 if (!v_addr) {
642 IWL_DEBUG_INFO(trans, "Falling back to small chunks of DMA\n");
643 chunk_sz = PAGE_SIZE;
644 v_addr = dma_alloc_coherent(trans->dev, chunk_sz,
645 &p_addr, GFP_KERNEL);
646 if (!v_addr)
647 return -ENOMEM;
648 }
Johannes Berg83f84d72012-09-10 11:50:18 +0200649
Emmanuel Grumbachc5715732013-04-30 14:33:04 +0300650 for (offset = 0; offset < section->len; offset += chunk_sz) {
Arik Nemtsovfe457732014-11-17 15:46:37 +0200651 u32 copy_size, dst_addr;
652 bool extended_addr = false;
Johannes Berg83f84d72012-09-10 11:50:18 +0200653
Emmanuel Grumbachc5715732013-04-30 14:33:04 +0300654 copy_size = min_t(u32, chunk_sz, section->len - offset);
Arik Nemtsovfe457732014-11-17 15:46:37 +0200655 dst_addr = section->offset + offset;
656
657 if (dst_addr >= IWL_FW_MEM_EXTENDED_START &&
658 dst_addr <= IWL_FW_MEM_EXTENDED_END)
659 extended_addr = true;
660
661 if (extended_addr)
662 iwl_set_bits_prph(trans, LMPM_CHICK,
663 LMPM_CHICK_EXTENDED_ADDR_SPACE);
Johannes Berg83f84d72012-09-10 11:50:18 +0200664
665 memcpy(v_addr, (u8 *)section->data + offset, copy_size);
Arik Nemtsovfe457732014-11-17 15:46:37 +0200666 ret = iwl_pcie_load_firmware_chunk(trans, dst_addr, p_addr,
667 copy_size);
668
669 if (extended_addr)
670 iwl_clear_bits_prph(trans, LMPM_CHICK,
671 LMPM_CHICK_EXTENDED_ADDR_SPACE);
672
Johannes Berg83f84d72012-09-10 11:50:18 +0200673 if (ret) {
674 IWL_ERR(trans,
675 "Could not load the [%d] uCode section\n",
676 section_num);
677 break;
678 }
679 }
680
Emmanuel Grumbachc5715732013-04-30 14:33:04 +0300681 dma_free_coherent(trans->dev, chunk_sz, v_addr, p_addr);
Johannes Berg83f84d72012-09-10 11:50:18 +0200682 return ret;
683}
684
Eran Harary16bc1192015-03-03 13:53:28 +0200685/*
686 * Driver Takes the ownership on secure machine before FW load
687 * and prevent race with the BT load.
688 * W/A for ROM bug. (should be remove in the next Si step)
689 */
690static int iwl_pcie_rsa_race_bug_wa(struct iwl_trans *trans)
691{
692 u32 val, loop = 1000;
693
694 /* Check the RSA semaphore is accessible - if not, we are in trouble */
695 val = iwl_read_prph(trans, PREG_AUX_BUS_WPROT_0);
696 if (val & (BIT(1) | BIT(17))) {
697 IWL_ERR(trans,
698 "can't access the RSA semaphore it is write protected\n");
699 return 0;
700 }
701
702 /* take ownership on the AUX IF */
703 iwl_write_prph(trans, WFPM_CTRL_REG, WFPM_AUX_CTL_AUX_IF_MAC_OWNER_MSK);
704 iwl_write_prph(trans, AUX_MISC_MASTER1_EN, AUX_MISC_MASTER1_EN_SBE_MSK);
705
706 do {
707 iwl_write_prph(trans, AUX_MISC_MASTER1_SMPHR_STATUS, 0x1);
708 val = iwl_read_prph(trans, AUX_MISC_MASTER1_SMPHR_STATUS);
709 if (val == 0x1) {
710 iwl_write_prph(trans, RSA_ENABLE, 0);
711 return 0;
712 }
713
714 udelay(10);
715 loop--;
716 } while (loop > 0);
717
718 IWL_ERR(trans, "Failed to take ownership on secure machine\n");
719 return -EIO;
720}
721
Emmanuel Grumbach5dd9c682015-03-05 13:06:13 +0200722static int iwl_pcie_load_cpu_sections_8000(struct iwl_trans *trans,
723 const struct fw_img *image,
724 int cpu,
725 int *first_ucode_section)
Eran Hararye2d6f4e2013-10-02 13:53:40 +0300726{
727 int shift_param;
Eran Hararydcab8ec2014-10-19 12:20:14 +0200728 int i, ret = 0, sec_num = 0x1;
729 u32 val, last_read_idx = 0;
Eran Hararye2d6f4e2013-10-02 13:53:40 +0300730
731 if (cpu == 1) {
732 shift_param = 0;
Eran Harary034846c2014-01-29 08:10:17 +0200733 *first_ucode_section = 0;
Eran Hararye2d6f4e2013-10-02 13:53:40 +0300734 } else {
735 shift_param = 16;
Eran Harary034846c2014-01-29 08:10:17 +0200736 (*first_ucode_section)++;
Eran Hararye2d6f4e2013-10-02 13:53:40 +0300737 }
738
Eran Harary034846c2014-01-29 08:10:17 +0200739 for (i = *first_ucode_section; i < IWL_UCODE_SECTION_MAX; i++) {
740 last_read_idx = i;
741
742 if (!image->sec[i].data ||
743 image->sec[i].offset == CPU1_CPU2_SEPARATOR_SECTION) {
744 IWL_DEBUG_FW(trans,
745 "Break since Data not valid or Empty section, sec = %d\n",
746 i);
Eran Harary189fa2f2014-01-23 16:26:32 +0200747 break;
Eran Harary034846c2014-01-29 08:10:17 +0200748 }
749
Eran Harary189fa2f2014-01-23 16:26:32 +0200750 ret = iwl_pcie_load_section(trans, i, &image->sec[i]);
751 if (ret)
752 return ret;
Eran Hararydcab8ec2014-10-19 12:20:14 +0200753
754 /* Notify the ucode of the loaded section number and status */
755 val = iwl_read_direct32(trans, FH_UCODE_LOAD_STATUS);
756 val = val | (sec_num << shift_param);
757 iwl_write_direct32(trans, FH_UCODE_LOAD_STATUS, val);
758 sec_num = (sec_num << 1) | 0x1;
Eran Harary189fa2f2014-01-23 16:26:32 +0200759 }
Eran Hararye2d6f4e2013-10-02 13:53:40 +0300760
Eran Harary034846c2014-01-29 08:10:17 +0200761 *first_ucode_section = last_read_idx;
762
Eran Hararyafb88912015-01-20 15:37:34 +0200763 if (cpu == 1)
764 iwl_write_direct32(trans, FH_UCODE_LOAD_STATUS, 0xFFFF);
765 else
766 iwl_write_direct32(trans, FH_UCODE_LOAD_STATUS, 0xFFFFFFFF);
767
Eran Harary189fa2f2014-01-23 16:26:32 +0200768 return 0;
769}
Eran Hararye2d6f4e2013-10-02 13:53:40 +0300770
Eran Harary189fa2f2014-01-23 16:26:32 +0200771static int iwl_pcie_load_cpu_sections(struct iwl_trans *trans,
772 const struct fw_img *image,
Eran Harary034846c2014-01-29 08:10:17 +0200773 int cpu,
774 int *first_ucode_section)
Eran Harary189fa2f2014-01-23 16:26:32 +0200775{
776 int shift_param;
Eran Harary189fa2f2014-01-23 16:26:32 +0200777 int i, ret = 0;
Eran Harary034846c2014-01-29 08:10:17 +0200778 u32 last_read_idx = 0;
Eran Harary189fa2f2014-01-23 16:26:32 +0200779
780 if (cpu == 1) {
781 shift_param = 0;
Eran Harary034846c2014-01-29 08:10:17 +0200782 *first_ucode_section = 0;
Eran Harary189fa2f2014-01-23 16:26:32 +0200783 } else {
784 shift_param = 16;
Eran Harary034846c2014-01-29 08:10:17 +0200785 (*first_ucode_section)++;
Eran Hararye2d6f4e2013-10-02 13:53:40 +0300786 }
787
Eran Harary034846c2014-01-29 08:10:17 +0200788 for (i = *first_ucode_section; i < IWL_UCODE_SECTION_MAX; i++) {
789 last_read_idx = i;
790
791 if (!image->sec[i].data ||
792 image->sec[i].offset == CPU1_CPU2_SEPARATOR_SECTION) {
793 IWL_DEBUG_FW(trans,
794 "Break since Data not valid or Empty section, sec = %d\n",
795 i);
Eran Harary189fa2f2014-01-23 16:26:32 +0200796 break;
Eran Harary034846c2014-01-29 08:10:17 +0200797 }
798
Eran Harary189fa2f2014-01-23 16:26:32 +0200799 ret = iwl_pcie_load_section(trans, i, &image->sec[i]);
800 if (ret)
801 return ret;
Eran Hararye2d6f4e2013-10-02 13:53:40 +0300802 }
803
Eran Harary189fa2f2014-01-23 16:26:32 +0200804 if (trans->cfg->device_family == IWL_DEVICE_FAMILY_8000)
805 iwl_set_bits_prph(trans,
806 CSR_UCODE_LOAD_STATUS_ADDR,
807 (LMPM_CPU_UCODE_LOADING_COMPLETED |
808 LMPM_CPU_HDRS_LOADING_COMPLETED |
809 LMPM_CPU_UCODE_LOADING_STARTED) <<
810 shift_param);
811
Eran Harary034846c2014-01-29 08:10:17 +0200812 *first_ucode_section = last_read_idx;
813
Eran Hararye2d6f4e2013-10-02 13:53:40 +0300814 return 0;
815}
816
Liad Kaufman09e350f2014-11-17 11:41:07 +0200817static void iwl_pcie_apply_destination(struct iwl_trans *trans)
818{
819 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
820 const struct iwl_fw_dbg_dest_tlv *dest = trans->dbg_dest_tlv;
821 int i;
822
823 if (dest->version)
824 IWL_ERR(trans,
825 "DBG DEST version is %d - expect issues\n",
826 dest->version);
827
828 IWL_INFO(trans, "Applying debug destination %s\n",
829 get_fw_dbg_mode_string(dest->monitor_mode));
830
831 if (dest->monitor_mode == EXTERNAL_MODE)
832 iwl_pcie_alloc_fw_monitor(trans);
833 else
834 IWL_WARN(trans, "PCI should have external buffer debug\n");
835
836 for (i = 0; i < trans->dbg_dest_reg_num; i++) {
837 u32 addr = le32_to_cpu(dest->reg_ops[i].addr);
838 u32 val = le32_to_cpu(dest->reg_ops[i].val);
839
840 switch (dest->reg_ops[i].op) {
841 case CSR_ASSIGN:
842 iwl_write32(trans, addr, val);
843 break;
844 case CSR_SETBIT:
845 iwl_set_bit(trans, addr, BIT(val));
846 break;
847 case CSR_CLEARBIT:
848 iwl_clear_bit(trans, addr, BIT(val));
849 break;
850 case PRPH_ASSIGN:
851 iwl_write_prph(trans, addr, val);
852 break;
853 case PRPH_SETBIT:
854 iwl_set_bits_prph(trans, addr, BIT(val));
855 break;
856 case PRPH_CLEARBIT:
857 iwl_clear_bits_prph(trans, addr, BIT(val));
858 break;
859 default:
860 IWL_ERR(trans, "FW debug - unknown OP %d\n",
861 dest->reg_ops[i].op);
862 break;
863 }
864 }
865
866 if (dest->monitor_mode == EXTERNAL_MODE && trans_pcie->fw_mon_size) {
867 iwl_write_prph(trans, le32_to_cpu(dest->base_reg),
868 trans_pcie->fw_mon_phys >> dest->base_shift);
869 iwl_write_prph(trans, le32_to_cpu(dest->end_reg),
870 (trans_pcie->fw_mon_phys +
871 trans_pcie->fw_mon_size) >> dest->end_shift);
872 }
873}
874
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200875static int iwl_pcie_load_given_ucode(struct iwl_trans *trans,
Johannes Berg0692fe42012-03-06 13:30:37 -0800876 const struct fw_img *image)
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200877{
Emmanuel Grumbachc2d20202014-06-01 08:05:52 +0300878 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Eran Harary189fa2f2014-01-23 16:26:32 +0200879 int ret = 0;
Eran Harary034846c2014-01-29 08:10:17 +0200880 int first_ucode_section;
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200881
Eran Hararydcab8ec2014-10-19 12:20:14 +0200882 IWL_DEBUG_FW(trans, "working with %s CPU\n",
Eran Hararye2d6f4e2013-10-02 13:53:40 +0300883 image->is_dual_cpus ? "Dual" : "Single");
884
Eran Hararydcab8ec2014-10-19 12:20:14 +0200885 /* load to FW the binary non secured sections of CPU1 */
886 ret = iwl_pcie_load_cpu_sections(trans, image, 1, &first_ucode_section);
887 if (ret)
888 return ret;
Eran Hararye2d6f4e2013-10-02 13:53:40 +0300889
890 if (image->is_dual_cpus) {
Eran Harary189fa2f2014-01-23 16:26:32 +0200891 /* set CPU2 header address */
892 iwl_write_prph(trans,
893 LMPM_SECURE_UCODE_LOAD_CPU2_HDR_ADDR,
894 LMPM_SECURE_CPU2_HDR_MEM_SPACE);
Eran Hararye2d6f4e2013-10-02 13:53:40 +0300895
Eran Harary189fa2f2014-01-23 16:26:32 +0200896 /* load to FW the binary sections of CPU2 */
Eran Hararydcab8ec2014-10-19 12:20:14 +0200897 ret = iwl_pcie_load_cpu_sections(trans, image, 2,
898 &first_ucode_section);
Eran Harary189fa2f2014-01-23 16:26:32 +0200899 if (ret)
900 return ret;
Eran Hararye2d6f4e2013-10-02 13:53:40 +0300901 }
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200902
Emmanuel Grumbachc2d20202014-06-01 08:05:52 +0300903 /* supported for 7000 only for the moment */
904 if (iwlwifi_mod_params.fw_monitor &&
905 trans->cfg->device_family == IWL_DEVICE_FAMILY_7000) {
906 iwl_pcie_alloc_fw_monitor(trans);
907
908 if (trans_pcie->fw_mon_size) {
909 iwl_write_prph(trans, MON_BUFF_BASE_ADDR,
910 trans_pcie->fw_mon_phys >> 4);
911 iwl_write_prph(trans, MON_BUFF_END_ADDR,
912 (trans_pcie->fw_mon_phys +
913 trans_pcie->fw_mon_size) >> 4);
914 }
Liad Kaufman09e350f2014-11-17 11:41:07 +0200915 } else if (trans->dbg_dest_tlv) {
916 iwl_pcie_apply_destination(trans);
Emmanuel Grumbachc2d20202014-06-01 08:05:52 +0300917 }
918
Eran Hararye12ba842013-12-02 12:18:10 +0200919 /* release CPU reset */
Emmanuel Grumbach5dd9c682015-03-05 13:06:13 +0200920 iwl_write32(trans, CSR_RESET, 0);
Eran Hararye12ba842013-12-02 12:18:10 +0200921
Eran Hararydcab8ec2014-10-19 12:20:14 +0200922 return 0;
923}
Eran Harary189fa2f2014-01-23 16:26:32 +0200924
Emmanuel Grumbach5dd9c682015-03-05 13:06:13 +0200925static int iwl_pcie_load_given_ucode_8000(struct iwl_trans *trans,
926 const struct fw_img *image)
Eran Hararydcab8ec2014-10-19 12:20:14 +0200927{
928 int ret = 0;
929 int first_ucode_section;
Eran Hararydcab8ec2014-10-19 12:20:14 +0200930
931 IWL_DEBUG_FW(trans, "working with %s CPU\n",
932 image->is_dual_cpus ? "Dual" : "Single");
933
Emmanuel Grumbacha2227ce2015-02-04 16:35:03 +0200934 if (trans->dbg_dest_tlv)
935 iwl_pcie_apply_destination(trans);
936
Eran Harary16bc1192015-03-03 13:53:28 +0200937 /* TODO: remove in the next Si step */
938 ret = iwl_pcie_rsa_race_bug_wa(trans);
939 if (ret)
940 return ret;
941
Eran Hararydcab8ec2014-10-19 12:20:14 +0200942 /* configure the ucode to be ready to get the secured image */
943 /* release CPU reset */
944 iwl_write_prph(trans, RELEASE_CPU_RESET, RELEASE_CPU_RESET_BIT);
945
946 /* load to FW the binary Secured sections of CPU1 */
Emmanuel Grumbach5dd9c682015-03-05 13:06:13 +0200947 ret = iwl_pcie_load_cpu_sections_8000(trans, image, 1,
948 &first_ucode_section);
Eran Hararydcab8ec2014-10-19 12:20:14 +0200949 if (ret)
950 return ret;
951
952 /* load to FW the binary sections of CPU2 */
Emmanuel Grumbach5dd9c682015-03-05 13:06:13 +0200953 ret = iwl_pcie_load_cpu_sections_8000(trans, image, 2,
954 &first_ucode_section);
Eran Hararydcab8ec2014-10-19 12:20:14 +0200955 if (ret)
956 return ret;
957
Emmanuel Grumbachcf614292012-01-08 16:33:58 +0200958 return 0;
959}
960
Johannes Berg0692fe42012-03-06 13:30:37 -0800961static int iwl_trans_pcie_start_fw(struct iwl_trans *trans,
Emmanuel Grumbach6ae02f32012-12-24 11:10:43 +0200962 const struct fw_img *fw, bool run_in_rfkill)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300963{
964 int ret;
Johannes Bergc9eec952012-03-06 13:30:43 -0800965 bool hw_rfkill;
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300966
Johannes Berg496bab32012-03-06 13:30:45 -0800967 /* This may fail if AMT took ownership of the device */
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200968 if (iwl_pcie_prepare_card_hw(trans)) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700969 IWL_WARN(trans, "Exit HW not ready\n");
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300970 return -EIO;
971 }
972
Emmanuel Grumbach8c46bb72012-03-28 09:57:46 +0200973 iwl_enable_rfkill_int(trans);
974
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300975 /* If platform's RF_KILL switch is NOT set to KILL */
Emmanuel Grumbach8d425512012-03-28 11:00:58 +0200976 hw_rfkill = iwl_is_rfkill_set(trans);
Emmanuel Grumbach46200202013-03-13 16:38:32 +0200977 if (hw_rfkill)
Arik Nemtsoveb7ff772013-12-01 12:30:38 +0200978 set_bit(STATUS_RFKILL, &trans->status);
Emmanuel Grumbach46200202013-03-13 16:38:32 +0200979 else
Arik Nemtsoveb7ff772013-12-01 12:30:38 +0200980 clear_bit(STATUS_RFKILL, &trans->status);
Johannes Berg14cfca72014-02-25 20:50:53 +0100981 iwl_trans_pcie_rf_kill(trans, hw_rfkill);
Emmanuel Grumbach6ae02f32012-12-24 11:10:43 +0200982 if (hw_rfkill && !run_in_rfkill)
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300983 return -ERFKILL;
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300984
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200985 iwl_write32(trans, CSR_INT, 0xFFFFFFFF);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300986
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +0200987 ret = iwl_pcie_nic_init(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300988 if (ret) {
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -0700989 IWL_ERR(trans, "Unable to init nic\n");
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300990 return ret;
991 }
992
993 /* make sure rfkill handshake bits are cleared */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200994 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
995 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR,
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +0300996 CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
997
998 /* clear (again), then enable host interrupts */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +0200999 iwl_write32(trans, CSR_INT, 0xFFFFFFFF);
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001000 iwl_enable_interrupts(trans);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +03001001
1002 /* really make sure rfkill handshake bits are cleared */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001003 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
1004 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
Emmanuel Grumbach392f8b72011-07-10 15:30:15 +03001005
Emmanuel Grumbachcf614292012-01-08 16:33:58 +02001006 /* Load the given image to the HW */
Emmanuel Grumbach5dd9c682015-03-05 13:06:13 +02001007 if (trans->cfg->device_family == IWL_DEVICE_FAMILY_8000)
1008 return iwl_pcie_load_given_ucode_8000(trans, fw);
Eran Hararydcab8ec2014-10-19 12:20:14 +02001009 else
1010 return iwl_pcie_load_given_ucode(trans, fw);
Emmanuel Grumbachb3c2ce12011-07-07 15:50:10 +03001011}
1012
Emmanuel Grumbachadca1232012-10-25 23:08:27 +02001013static void iwl_trans_pcie_fw_alive(struct iwl_trans *trans, u32 scd_addr)
Emmanuel Grumbached6a3802012-01-02 16:10:08 +02001014{
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001015 iwl_pcie_reset_ict(trans);
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001016 iwl_pcie_tx_start(trans, scd_addr);
Emmanuel Grumbachc170b862011-07-08 08:46:12 -07001017}
1018
Emmanuel Grumbach43e58852011-11-09 16:50:50 -08001019static void iwl_trans_pcie_stop_device(struct iwl_trans *trans)
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -07001020{
Emmanuel Grumbach43e58852011-11-09 16:50:50 -08001021 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach3dc33742013-12-22 15:13:01 +02001022 bool hw_rfkill, was_hw_rfkill;
1023
1024 was_hw_rfkill = iwl_is_rfkill_set(trans);
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -07001025
Emmanuel Grumbach43e58852011-11-09 16:50:50 -08001026 /* tell the device to stop sending interrupts */
Emmanuel Grumbach7b70bd62013-12-11 10:22:28 +02001027 spin_lock(&trans_pcie->irq_lock);
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -07001028 iwl_disable_interrupts(trans);
Emmanuel Grumbach7b70bd62013-12-11 10:22:28 +02001029 spin_unlock(&trans_pcie->irq_lock);
Emmanuel Grumbachae2c30b2011-08-25 23:11:20 -07001030
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +03001031 /* device going down, Stop using ICT table */
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001032 iwl_pcie_disable_ict(trans);
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +03001033
1034 /*
1035 * If a HW restart happens during firmware loading,
1036 * then the firmware loading might call this function
1037 * and later it might be called again due to the
1038 * restart. So don't process again if the device is
1039 * already dead.
1040 */
Emmanuel Grumbach31b8b342014-11-02 15:48:09 +02001041 if (test_and_clear_bit(STATUS_DEVICE_ENABLED, &trans->status)) {
1042 IWL_DEBUG_INFO(trans, "DEVICE_ENABLED bit was set and is now cleared\n");
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001043 iwl_pcie_tx_stop(trans);
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +02001044 iwl_pcie_rx_stop(trans);
Johannes Berg63791032012-09-06 15:33:42 +02001045
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +03001046 /* Power-down device's busmaster DMA clocks */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001047 iwl_write_prph(trans, APMG_CLK_DIS_REG,
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +03001048 APMG_CLK_VAL_DMA_CLK_RQT);
1049 udelay(5);
1050 }
1051
1052 /* Make sure (redundant) we've released our request to stay awake */
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001053 iwl_clear_bit(trans, CSR_GP_CNTRL,
Johannes Berg20d3b642012-05-16 22:54:29 +02001054 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +03001055
1056 /* Stop the device, and put it in low power state */
Emmanuel Grumbachb7aaeae2014-12-07 19:44:30 +02001057 iwl_pcie_apm_stop(trans, false);
Emmanuel Grumbach43e58852011-11-09 16:50:50 -08001058
Emmanuel Grumbach03d6c3b2014-12-03 10:39:07 +02001059 /* stop and reset the on-board processor */
1060 iwl_write32(trans, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
1061 udelay(20);
1062
1063 /*
1064 * Upon stop, the APM issues an interrupt if HW RF kill is set.
1065 * This is a bug in certain verions of the hardware.
1066 * Certain devices also keep sending HW RF kill interrupt all
1067 * the time, unless the interrupt is ACKed even if the interrupt
1068 * should be masked. Re-ACK all the interrupts here.
Emmanuel Grumbach43e58852011-11-09 16:50:50 -08001069 */
Emmanuel Grumbach7b70bd62013-12-11 10:22:28 +02001070 spin_lock(&trans_pcie->irq_lock);
Emmanuel Grumbach43e58852011-11-09 16:50:50 -08001071 iwl_disable_interrupts(trans);
Emmanuel Grumbach7b70bd62013-12-11 10:22:28 +02001072 spin_unlock(&trans_pcie->irq_lock);
Emmanuel Grumbach43e58852011-11-09 16:50:50 -08001073
Don Fry74fda972012-03-20 16:36:54 -07001074
1075 /* clear all status bits */
Arik Nemtsoveb7ff772013-12-01 12:30:38 +02001076 clear_bit(STATUS_SYNC_HCMD_ACTIVE, &trans->status);
1077 clear_bit(STATUS_INT_ENABLED, &trans->status);
Arik Nemtsoveb7ff772013-12-01 12:30:38 +02001078 clear_bit(STATUS_TPOWER_PMI, &trans->status);
1079 clear_bit(STATUS_RFKILL, &trans->status);
Arik Nemtsova4082842013-11-24 19:10:46 +02001080
1081 /*
1082 * Even if we stop the HW, we still want the RF kill
1083 * interrupt
1084 */
1085 iwl_enable_rfkill_int(trans);
1086
1087 /*
1088 * Check again since the RF kill state may have changed while
1089 * all the interrupts were disabled, in this case we couldn't
1090 * receive the RF kill interrupt and update the state in the
1091 * op_mode.
Emmanuel Grumbach3dc33742013-12-22 15:13:01 +02001092 * Don't call the op_mode if the rkfill state hasn't changed.
1093 * This allows the op_mode to call stop_device from the rfkill
1094 * notification without endless recursion. Under very rare
1095 * circumstances, we might have a small recursion if the rfkill
1096 * state changed exactly now while we were called from stop_device.
1097 * This is very unlikely but can happen and is supported.
Arik Nemtsova4082842013-11-24 19:10:46 +02001098 */
1099 hw_rfkill = iwl_is_rfkill_set(trans);
1100 if (hw_rfkill)
Arik Nemtsoveb7ff772013-12-01 12:30:38 +02001101 set_bit(STATUS_RFKILL, &trans->status);
Arik Nemtsova4082842013-11-24 19:10:46 +02001102 else
Arik Nemtsoveb7ff772013-12-01 12:30:38 +02001103 clear_bit(STATUS_RFKILL, &trans->status);
Emmanuel Grumbach3dc33742013-12-22 15:13:01 +02001104 if (hw_rfkill != was_hw_rfkill)
Johannes Berg14cfca72014-02-25 20:50:53 +01001105 iwl_trans_pcie_rf_kill(trans, hw_rfkill);
Emmanuel Grumbach655e5cf2014-11-30 17:06:11 +02001106
1107 /* re-take ownership to prevent other users from stealing the deivce */
1108 iwl_pcie_prepare_card_hw(trans);
Johannes Berg14cfca72014-02-25 20:50:53 +01001109}
1110
1111void iwl_trans_pcie_rf_kill(struct iwl_trans *trans, bool state)
1112{
1113 if (iwl_op_mode_hw_rf_kill(trans->op_mode, state))
1114 iwl_trans_pcie_stop_device(trans);
Emmanuel Grumbachab6cf8e2011-07-07 14:37:26 +03001115}
1116
Johannes Bergdebff612013-05-14 13:53:45 +02001117static void iwl_trans_pcie_d3_suspend(struct iwl_trans *trans, bool test)
Johannes Berg2dd4f9f2012-03-05 11:24:35 -08001118{
Johannes Berg2dd4f9f2012-03-05 11:24:35 -08001119 iwl_disable_interrupts(trans);
Johannes Bergdebff612013-05-14 13:53:45 +02001120
1121 /*
1122 * in testing mode, the host stays awake and the
1123 * hardware won't be reset (not even partially)
1124 */
1125 if (test)
1126 return;
1127
Johannes Bergddaf5a52013-01-08 11:25:44 +01001128 iwl_pcie_disable_ict(trans);
1129
Johannes Berg2dd4f9f2012-03-05 11:24:35 -08001130 iwl_clear_bit(trans, CSR_GP_CNTRL,
1131 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
Johannes Bergddaf5a52013-01-08 11:25:44 +01001132 iwl_clear_bit(trans, CSR_GP_CNTRL,
1133 CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
1134
1135 /*
1136 * reset TX queues -- some of their registers reset during S3
1137 * so if we don't reset everything here the D3 image would try
1138 * to execute some invalid memory upon resume
1139 */
1140 iwl_trans_pcie_tx_reset(trans);
1141
1142 iwl_pcie_set_pwr(trans, true);
1143}
1144
1145static int iwl_trans_pcie_d3_resume(struct iwl_trans *trans,
Johannes Bergdebff612013-05-14 13:53:45 +02001146 enum iwl_d3_status *status,
1147 bool test)
Johannes Bergddaf5a52013-01-08 11:25:44 +01001148{
1149 u32 val;
1150 int ret;
1151
Johannes Bergdebff612013-05-14 13:53:45 +02001152 if (test) {
1153 iwl_enable_interrupts(trans);
1154 *status = IWL_D3_STATUS_ALIVE;
1155 return 0;
1156 }
1157
Johannes Bergddaf5a52013-01-08 11:25:44 +01001158 /*
1159 * Also enables interrupts - none will happen as the device doesn't
1160 * know we're waking it up, only when the opmode actually tells it
1161 * after this call.
1162 */
1163 iwl_pcie_reset_ict(trans);
1164
1165 iwl_set_bit(trans, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
1166 iwl_set_bit(trans, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
1167
Emmanuel Grumbach01e58a22014-10-27 09:14:32 +02001168 if (trans->cfg->device_family == IWL_DEVICE_FAMILY_8000)
1169 udelay(2);
1170
Johannes Bergddaf5a52013-01-08 11:25:44 +01001171 ret = iwl_poll_bit(trans, CSR_GP_CNTRL,
1172 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
1173 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
1174 25000);
Emmanuel Grumbach7f2ac8f2014-10-23 08:53:21 +03001175 if (ret < 0) {
Johannes Bergddaf5a52013-01-08 11:25:44 +01001176 IWL_ERR(trans, "Failed to resume the device (mac ready)\n");
1177 return ret;
1178 }
1179
Emmanuel Grumbacha3ead652014-10-12 13:23:40 +03001180 iwl_pcie_set_pwr(trans, false);
1181
Johannes Bergddaf5a52013-01-08 11:25:44 +01001182 iwl_trans_pcie_tx_reset(trans);
1183
1184 ret = iwl_pcie_rx_init(trans);
1185 if (ret) {
1186 IWL_ERR(trans, "Failed to resume the device (RX reset)\n");
1187 return ret;
1188 }
1189
Emmanuel Grumbacha3ead652014-10-12 13:23:40 +03001190 val = iwl_read32(trans, CSR_RESET);
1191 if (val & CSR_RESET_REG_FLAG_NEVO_RESET)
1192 *status = IWL_D3_STATUS_RESET;
1193 else
1194 *status = IWL_D3_STATUS_ALIVE;
1195
Johannes Bergddaf5a52013-01-08 11:25:44 +01001196 return 0;
Johannes Berg2dd4f9f2012-03-05 11:24:35 -08001197}
1198
Emmanuel Grumbach57a1dc82012-01-08 13:22:16 +02001199static int iwl_trans_pcie_start_hw(struct iwl_trans *trans)
Emmanuel Grumbacha27367d2011-07-04 09:06:44 +03001200{
Johannes Bergc9eec952012-03-06 13:30:43 -08001201 bool hw_rfkill;
Johannes Berga8b691e2012-12-27 23:08:06 +01001202 int err;
Emmanuel Grumbach34c1b7b2011-07-04 08:58:19 +03001203
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +02001204 err = iwl_pcie_prepare_card_hw(trans);
Emmanuel Grumbachebb76782012-01-08 13:24:57 +02001205 if (err) {
Johannes Bergd6f1c312012-06-28 16:49:29 +02001206 IWL_ERR(trans, "Error while preparing HW: %d\n", err);
Johannes Berga8b691e2012-12-27 23:08:06 +01001207 return err;
Emmanuel Grumbachebb76782012-01-08 13:24:57 +02001208 }
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +02001209
Emmanuel Grumbach29974942013-07-24 10:19:06 +03001210 /* Reset the entire device */
Eran Hararyce836c72013-12-11 08:13:50 +02001211 iwl_write32(trans, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
Emmanuel Grumbach29974942013-07-24 10:19:06 +03001212
1213 usleep_range(10, 15);
1214
Emmanuel Grumbach7afe3702012-11-14 14:44:18 +02001215 iwl_pcie_apm_init(trans);
Emmanuel Grumbacha6c684e2012-01-08 13:24:57 +02001216
Emmanuel Grumbach226c02c2012-03-28 10:33:09 +02001217 /* From now on, the op_mode will be kept updated about RF kill state */
1218 iwl_enable_rfkill_int(trans);
1219
Emmanuel Grumbach8d425512012-03-28 11:00:58 +02001220 hw_rfkill = iwl_is_rfkill_set(trans);
Emmanuel Grumbach46200202013-03-13 16:38:32 +02001221 if (hw_rfkill)
Arik Nemtsoveb7ff772013-12-01 12:30:38 +02001222 set_bit(STATUS_RFKILL, &trans->status);
Emmanuel Grumbach46200202013-03-13 16:38:32 +02001223 else
Arik Nemtsoveb7ff772013-12-01 12:30:38 +02001224 clear_bit(STATUS_RFKILL, &trans->status);
Johannes Berg14cfca72014-02-25 20:50:53 +01001225 iwl_trans_pcie_rf_kill(trans, hw_rfkill);
Emmanuel Grumbachd48e2072012-01-08 13:48:21 +02001226
Johannes Berga8b691e2012-12-27 23:08:06 +01001227 return 0;
Emmanuel Grumbachc85eb612011-06-14 10:13:24 +03001228}
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001229
Arik Nemtsova4082842013-11-24 19:10:46 +02001230static void iwl_trans_pcie_op_mode_leave(struct iwl_trans *trans)
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +02001231{
Johannes Berg20d3b642012-05-16 22:54:29 +02001232 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbachd23f78e2012-03-28 10:34:02 +02001233
Arik Nemtsova4082842013-11-24 19:10:46 +02001234 /* disable interrupts - don't enable HW RF kill interrupt */
Emmanuel Grumbach7b70bd62013-12-11 10:22:28 +02001235 spin_lock(&trans_pcie->irq_lock);
David Spinadelee7d7372012-08-12 08:14:04 +03001236 iwl_disable_interrupts(trans);
Emmanuel Grumbach7b70bd62013-12-11 10:22:28 +02001237 spin_unlock(&trans_pcie->irq_lock);
David Spinadelee7d7372012-08-12 08:14:04 +03001238
Emmanuel Grumbachb7aaeae2014-12-07 19:44:30 +02001239 iwl_pcie_apm_stop(trans, true);
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +02001240
Emmanuel Grumbach7b70bd62013-12-11 10:22:28 +02001241 spin_lock(&trans_pcie->irq_lock);
Emmanuel Grumbach218733c2012-03-31 08:28:38 -07001242 iwl_disable_interrupts(trans);
Emmanuel Grumbach7b70bd62013-12-11 10:22:28 +02001243 spin_unlock(&trans_pcie->irq_lock);
Emmanuel Grumbach218733c2012-03-31 08:28:38 -07001244
Emmanuel Grumbach8d96bb62012-12-04 22:53:30 +02001245 iwl_pcie_disable_ict(trans);
Emmanuel Grumbachcc56feb2012-01-08 13:37:59 +02001246}
1247
Emmanuel Grumbach03905492012-01-03 13:48:07 +02001248static void iwl_trans_pcie_write8(struct iwl_trans *trans, u32 ofs, u8 val)
1249{
Stanislaw Gruszka05f5b972012-03-07 09:52:26 -08001250 writeb(val, IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
Emmanuel Grumbach03905492012-01-03 13:48:07 +02001251}
1252
1253static void iwl_trans_pcie_write32(struct iwl_trans *trans, u32 ofs, u32 val)
1254{
Stanislaw Gruszka05f5b972012-03-07 09:52:26 -08001255 writel(val, IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
Emmanuel Grumbach03905492012-01-03 13:48:07 +02001256}
1257
1258static u32 iwl_trans_pcie_read32(struct iwl_trans *trans, u32 ofs)
1259{
Stanislaw Gruszka05f5b972012-03-07 09:52:26 -08001260 return readl(IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
Emmanuel Grumbach03905492012-01-03 13:48:07 +02001261}
1262
Emmanuel Grumbach6a06b6c2012-12-02 13:07:30 +02001263static u32 iwl_trans_pcie_read_prph(struct iwl_trans *trans, u32 reg)
1264{
Amnon Pazf9477c12013-02-27 11:28:16 +02001265 iwl_trans_pcie_write32(trans, HBUS_TARG_PRPH_RADDR,
1266 ((reg & 0x000FFFFF) | (3 << 24)));
Emmanuel Grumbach6a06b6c2012-12-02 13:07:30 +02001267 return iwl_trans_pcie_read32(trans, HBUS_TARG_PRPH_RDAT);
1268}
1269
1270static void iwl_trans_pcie_write_prph(struct iwl_trans *trans, u32 addr,
1271 u32 val)
1272{
1273 iwl_trans_pcie_write32(trans, HBUS_TARG_PRPH_WADDR,
Amnon Pazf9477c12013-02-27 11:28:16 +02001274 ((addr & 0x000FFFFF) | (3 << 24)));
Emmanuel Grumbach6a06b6c2012-12-02 13:07:30 +02001275 iwl_trans_pcie_write32(trans, HBUS_TARG_PRPH_WDAT, val);
1276}
1277
Johannes Bergf14d6b32014-03-21 13:30:03 +01001278static int iwl_pcie_dummy_napi_poll(struct napi_struct *napi, int budget)
1279{
1280 WARN_ON(1);
1281 return 0;
1282}
1283
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -08001284static void iwl_trans_pcie_configure(struct iwl_trans *trans,
Johannes Berg9eae88f2012-03-15 13:26:52 -07001285 const struct iwl_trans_config *trans_cfg)
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -08001286{
1287 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1288
1289 trans_pcie->cmd_queue = trans_cfg->cmd_queue;
Emmanuel Grumbachb04db9a2012-06-21 11:53:44 +03001290 trans_pcie->cmd_fifo = trans_cfg->cmd_fifo;
Emmanuel Grumbach4cf677f2015-01-12 14:38:29 +02001291 trans_pcie->cmd_q_wdg_timeout = trans_cfg->cmd_q_wdg_timeout;
Johannes Bergd663ee72012-03-10 13:00:07 -08001292 if (WARN_ON(trans_cfg->n_no_reclaim_cmds > MAX_NO_RECLAIM_CMDS))
1293 trans_pcie->n_no_reclaim_cmds = 0;
1294 else
1295 trans_pcie->n_no_reclaim_cmds = trans_cfg->n_no_reclaim_cmds;
1296 if (trans_pcie->n_no_reclaim_cmds)
1297 memcpy(trans_pcie->no_reclaim_cmds, trans_cfg->no_reclaim_cmds,
1298 trans_pcie->n_no_reclaim_cmds * sizeof(u8));
Johannes Berg9eae88f2012-03-15 13:26:52 -07001299
Johannes Bergb2cf4102012-04-09 17:46:51 -07001300 trans_pcie->rx_buf_size_8k = trans_cfg->rx_buf_size_8k;
1301 if (trans_pcie->rx_buf_size_8k)
1302 trans_pcie->rx_page_order = get_order(8 * 1024);
1303 else
1304 trans_pcie->rx_page_order = get_order(4 * 1024);
Johannes Berg7c5ba4a2012-04-09 17:46:54 -07001305
Johannes Bergd9fb6462012-03-26 08:23:39 -07001306 trans_pcie->command_names = trans_cfg->command_names;
Emmanuel Grumbach046db342012-12-05 15:07:54 +02001307 trans_pcie->bc_table_dword = trans_cfg->bc_table_dword;
Emmanuel Grumbach3a736bc2014-09-10 11:16:41 +03001308 trans_pcie->scd_set_active = trans_cfg->scd_set_active;
Johannes Bergf14d6b32014-03-21 13:30:03 +01001309
Eliad Peller483f3ab2015-03-04 10:38:32 +02001310 /* init ref_count to 1 (should be cleared when ucode is loaded) */
1311 trans_pcie->ref_count = 1;
1312
Johannes Bergf14d6b32014-03-21 13:30:03 +01001313 /* Initialize NAPI here - it should be before registering to mac80211
1314 * in the opmode but after the HW struct is allocated.
1315 * As this function may be called again in some corner cases don't
1316 * do anything if NAPI was already initialized.
1317 */
1318 if (!trans_pcie->napi.poll && trans->op_mode->ops->napi_add) {
1319 init_dummy_netdev(&trans_pcie->napi_dev);
1320 iwl_op_mode_napi_add(trans->op_mode, &trans_pcie->napi,
1321 &trans_pcie->napi_dev,
1322 iwl_pcie_dummy_napi_poll, 64);
1323 }
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -08001324}
1325
Johannes Bergd1ff5252012-04-12 06:24:30 -07001326void iwl_trans_pcie_free(struct iwl_trans *trans)
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001327{
Johannes Berg20d3b642012-05-16 22:54:29 +02001328 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001329
Johannes Berg0aa86df2012-12-27 22:58:21 +01001330 synchronize_irq(trans_pcie->pci_dev->irq);
Johannes Berg0aa86df2012-12-27 22:58:21 +01001331
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02001332 iwl_pcie_tx_free(trans);
Emmanuel Grumbach9805c4462012-11-14 14:44:18 +02001333 iwl_pcie_rx_free(trans);
Johannes Berg63791032012-09-06 15:33:42 +02001334
Johannes Berga8b691e2012-12-27 23:08:06 +01001335 free_irq(trans_pcie->pci_dev->irq, trans);
1336 iwl_pcie_free_ict(trans);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001337
1338 pci_disable_msi(trans_pcie->pci_dev);
Stanislaw Gruszka05f5b972012-03-07 09:52:26 -08001339 iounmap(trans_pcie->hw_base);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001340 pci_release_regions(trans_pcie->pci_dev);
1341 pci_disable_device(trans_pcie->pci_dev);
Emmanuel Grumbach59c647b2012-05-24 19:24:34 +03001342 kmem_cache_destroy(trans->dev_cmd_pool);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08001343
Johannes Bergf14d6b32014-03-21 13:30:03 +01001344 if (trans_pcie->napi.poll)
1345 netif_napi_del(&trans_pcie->napi);
1346
Emmanuel Grumbachc2d20202014-06-01 08:05:52 +03001347 iwl_pcie_free_fw_monitor(trans);
1348
Emmanuel Grumbach6d8f6ee2011-08-25 23:11:06 -07001349 kfree(trans);
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001350}
1351
Don Fry47107e82012-03-15 13:27:06 -07001352static void iwl_trans_pcie_set_pmi(struct iwl_trans *trans, bool state)
1353{
Don Fry47107e82012-03-15 13:27:06 -07001354 if (state)
Arik Nemtsoveb7ff772013-12-01 12:30:38 +02001355 set_bit(STATUS_TPOWER_PMI, &trans->status);
Don Fry47107e82012-03-15 13:27:06 -07001356 else
Arik Nemtsoveb7ff772013-12-01 12:30:38 +02001357 clear_bit(STATUS_TPOWER_PMI, &trans->status);
Don Fry47107e82012-03-15 13:27:06 -07001358}
1359
Lilach Edelsteine56b04e2013-01-16 11:34:49 +02001360static bool iwl_trans_pcie_grab_nic_access(struct iwl_trans *trans, bool silent,
1361 unsigned long *flags)
Emmanuel Grumbach7a65d172012-12-24 15:01:24 +02001362{
1363 int ret;
Johannes Bergcfb4e622013-06-20 22:02:05 +02001364 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1365
1366 spin_lock_irqsave(&trans_pcie->reg_lock, *flags);
Emmanuel Grumbach7a65d172012-12-24 15:01:24 +02001367
Emmanuel Grumbachb9439492013-12-22 15:09:40 +02001368 if (trans_pcie->cmd_in_flight)
1369 goto out;
1370
Emmanuel Grumbach7a65d172012-12-24 15:01:24 +02001371 /* this bit wakes up the NIC */
Lilach Edelsteine139dc42013-01-13 13:31:10 +02001372 __iwl_trans_pcie_set_bit(trans, CSR_GP_CNTRL,
1373 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
Emmanuel Grumbach01e58a22014-10-27 09:14:32 +02001374 if (trans->cfg->device_family == IWL_DEVICE_FAMILY_8000)
1375 udelay(2);
Emmanuel Grumbach7a65d172012-12-24 15:01:24 +02001376
1377 /*
1378 * These bits say the device is running, and should keep running for
1379 * at least a short while (at least as long as MAC_ACCESS_REQ stays 1),
1380 * but they do not indicate that embedded SRAM is restored yet;
1381 * 3945 and 4965 have volatile SRAM, and must save/restore contents
1382 * to/from host DRAM when sleeping/waking for power-saving.
1383 * Each direction takes approximately 1/4 millisecond; with this
1384 * overhead, it's a good idea to grab and hold MAC_ACCESS_REQUEST if a
1385 * series of register accesses are expected (e.g. reading Event Log),
1386 * to keep device from sleeping.
1387 *
1388 * CSR_UCODE_DRV_GP1 register bit MAC_SLEEP == 0 indicates that
1389 * SRAM is okay/restored. We don't check that here because this call
1390 * is just for hardware register access; but GP1 MAC_SLEEP check is a
1391 * good idea before accessing 3945/4965 SRAM (e.g. reading Event Log).
1392 *
1393 * 5000 series and later (including 1000 series) have non-volatile SRAM,
1394 * and do not save/restore SRAM when power cycling.
1395 */
1396 ret = iwl_poll_bit(trans, CSR_GP_CNTRL,
1397 CSR_GP_CNTRL_REG_VAL_MAC_ACCESS_EN,
1398 (CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY |
1399 CSR_GP_CNTRL_REG_FLAG_GOING_TO_SLEEP), 15000);
1400 if (unlikely(ret < 0)) {
1401 iwl_write32(trans, CSR_RESET, CSR_RESET_REG_FLAG_FORCE_NMI);
1402 if (!silent) {
1403 u32 val = iwl_read32(trans, CSR_GP_CNTRL);
1404 WARN_ONCE(1,
1405 "Timeout waiting for hardware access (CSR_GP_CNTRL 0x%08x)\n",
1406 val);
Johannes Bergcfb4e622013-06-20 22:02:05 +02001407 spin_unlock_irqrestore(&trans_pcie->reg_lock, *flags);
Emmanuel Grumbach7a65d172012-12-24 15:01:24 +02001408 return false;
1409 }
1410 }
1411
Emmanuel Grumbachb9439492013-12-22 15:09:40 +02001412out:
Lilach Edelsteine56b04e2013-01-16 11:34:49 +02001413 /*
1414 * Fool sparse by faking we release the lock - sparse will
1415 * track nic_access anyway.
1416 */
Johannes Bergcfb4e622013-06-20 22:02:05 +02001417 __release(&trans_pcie->reg_lock);
Emmanuel Grumbach7a65d172012-12-24 15:01:24 +02001418 return true;
1419}
1420
Lilach Edelsteine56b04e2013-01-16 11:34:49 +02001421static void iwl_trans_pcie_release_nic_access(struct iwl_trans *trans,
1422 unsigned long *flags)
Emmanuel Grumbach7a65d172012-12-24 15:01:24 +02001423{
Johannes Bergcfb4e622013-06-20 22:02:05 +02001424 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Lilach Edelsteine56b04e2013-01-16 11:34:49 +02001425
Johannes Bergcfb4e622013-06-20 22:02:05 +02001426 lockdep_assert_held(&trans_pcie->reg_lock);
Lilach Edelsteine56b04e2013-01-16 11:34:49 +02001427
1428 /*
1429 * Fool sparse by faking we acquiring the lock - sparse will
1430 * track nic_access anyway.
1431 */
Johannes Bergcfb4e622013-06-20 22:02:05 +02001432 __acquire(&trans_pcie->reg_lock);
Lilach Edelsteine56b04e2013-01-16 11:34:49 +02001433
Emmanuel Grumbachb9439492013-12-22 15:09:40 +02001434 if (trans_pcie->cmd_in_flight)
1435 goto out;
1436
Lilach Edelsteine139dc42013-01-13 13:31:10 +02001437 __iwl_trans_pcie_clear_bit(trans, CSR_GP_CNTRL,
1438 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
Emmanuel Grumbach7a65d172012-12-24 15:01:24 +02001439 /*
1440 * Above we read the CSR_GP_CNTRL register, which will flush
1441 * any previous writes, but we need the write that clears the
1442 * MAC_ACCESS_REQ bit to be performed before any other writes
1443 * scheduled on different CPUs (after we drop reg_lock).
1444 */
1445 mmiowb();
Emmanuel Grumbachb9439492013-12-22 15:09:40 +02001446out:
Johannes Bergcfb4e622013-06-20 22:02:05 +02001447 spin_unlock_irqrestore(&trans_pcie->reg_lock, *flags);
Emmanuel Grumbach7a65d172012-12-24 15:01:24 +02001448}
1449
Emmanuel Grumbach4fd442d2012-12-24 14:27:11 +02001450static int iwl_trans_pcie_read_mem(struct iwl_trans *trans, u32 addr,
1451 void *buf, int dwords)
1452{
1453 unsigned long flags;
1454 int offs, ret = 0;
1455 u32 *vals = buf;
1456
Lilach Edelsteine56b04e2013-01-16 11:34:49 +02001457 if (iwl_trans_grab_nic_access(trans, false, &flags)) {
Emmanuel Grumbach4fd442d2012-12-24 14:27:11 +02001458 iwl_write32(trans, HBUS_TARG_MEM_RADDR, addr);
1459 for (offs = 0; offs < dwords; offs++)
1460 vals[offs] = iwl_read32(trans, HBUS_TARG_MEM_RDAT);
Lilach Edelsteine56b04e2013-01-16 11:34:49 +02001461 iwl_trans_release_nic_access(trans, &flags);
Emmanuel Grumbach4fd442d2012-12-24 14:27:11 +02001462 } else {
1463 ret = -EBUSY;
1464 }
Emmanuel Grumbach4fd442d2012-12-24 14:27:11 +02001465 return ret;
1466}
1467
1468static int iwl_trans_pcie_write_mem(struct iwl_trans *trans, u32 addr,
Emmanuel Grumbachbf0fd5d2013-05-13 17:05:27 +03001469 const void *buf, int dwords)
Emmanuel Grumbach4fd442d2012-12-24 14:27:11 +02001470{
1471 unsigned long flags;
1472 int offs, ret = 0;
Emmanuel Grumbachbf0fd5d2013-05-13 17:05:27 +03001473 const u32 *vals = buf;
Emmanuel Grumbach4fd442d2012-12-24 14:27:11 +02001474
Lilach Edelsteine56b04e2013-01-16 11:34:49 +02001475 if (iwl_trans_grab_nic_access(trans, false, &flags)) {
Emmanuel Grumbach4fd442d2012-12-24 14:27:11 +02001476 iwl_write32(trans, HBUS_TARG_MEM_WADDR, addr);
1477 for (offs = 0; offs < dwords; offs++)
Emmanuel Grumbach01387ff2013-01-09 11:37:59 +02001478 iwl_write32(trans, HBUS_TARG_MEM_WDAT,
1479 vals ? vals[offs] : 0);
Lilach Edelsteine56b04e2013-01-16 11:34:49 +02001480 iwl_trans_release_nic_access(trans, &flags);
Emmanuel Grumbach4fd442d2012-12-24 14:27:11 +02001481 } else {
1482 ret = -EBUSY;
1483 }
Emmanuel Grumbach4fd442d2012-12-24 14:27:11 +02001484 return ret;
1485}
Emmanuel Grumbach7a65d172012-12-24 15:01:24 +02001486
Emmanuel Grumbache0b8d4052015-01-20 17:02:40 +02001487static void iwl_trans_pcie_freeze_txq_timer(struct iwl_trans *trans,
1488 unsigned long txqs,
1489 bool freeze)
1490{
1491 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1492 int queue;
1493
1494 for_each_set_bit(queue, &txqs, BITS_PER_LONG) {
1495 struct iwl_txq *txq = &trans_pcie->txq[queue];
1496 unsigned long now;
1497
1498 spin_lock_bh(&txq->lock);
1499
1500 now = jiffies;
1501
1502 if (txq->frozen == freeze)
1503 goto next_queue;
1504
1505 IWL_DEBUG_TX_QUEUES(trans, "%s TXQ %d\n",
1506 freeze ? "Freezing" : "Waking", queue);
1507
1508 txq->frozen = freeze;
1509
1510 if (txq->q.read_ptr == txq->q.write_ptr)
1511 goto next_queue;
1512
1513 if (freeze) {
1514 if (unlikely(time_after(now,
1515 txq->stuck_timer.expires))) {
1516 /*
1517 * The timer should have fired, maybe it is
1518 * spinning right now on the lock.
1519 */
1520 goto next_queue;
1521 }
1522 /* remember how long until the timer fires */
1523 txq->frozen_expiry_remainder =
1524 txq->stuck_timer.expires - now;
1525 del_timer(&txq->stuck_timer);
1526 goto next_queue;
1527 }
1528
1529 /*
1530 * Wake a non-empty queue -> arm timer with the
1531 * remainder before it froze
1532 */
1533 mod_timer(&txq->stuck_timer,
1534 now + txq->frozen_expiry_remainder);
1535
1536next_queue:
1537 spin_unlock_bh(&txq->lock);
1538 }
1539}
1540
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001541#define IWL_FLUSH_WAIT_MS 2000
1542
Emmanuel Grumbach3cafdbe2014-03-24 11:23:51 +02001543static int iwl_trans_pcie_wait_txq_empty(struct iwl_trans *trans, u32 txq_bm)
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001544{
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001545 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001546 struct iwl_txq *txq;
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001547 struct iwl_queue *q;
1548 int cnt;
1549 unsigned long now = jiffies;
Emmanuel Grumbach1c3fea82013-01-02 12:12:25 +02001550 u32 scd_sram_addr;
1551 u8 buf[16];
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001552 int ret = 0;
1553
1554 /* waiting for all the tx frames complete might take a while */
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -07001555 for (cnt = 0; cnt < trans->cfg->base_params->num_of_queues; cnt++) {
Emmanuel Grumbachfa1a91f2014-03-24 11:25:48 +02001556 u8 wr_ptr;
1557
Wey-Yi Guy9ba19472012-03-09 10:12:42 -08001558 if (cnt == trans_pcie->cmd_queue)
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001559 continue;
Emmanuel Grumbach3cafdbe2014-03-24 11:23:51 +02001560 if (!test_bit(cnt, trans_pcie->queue_used))
1561 continue;
1562 if (!(BIT(cnt) & txq_bm))
1563 continue;
Emmanuel Grumbach748fa67c2014-03-27 10:06:29 +02001564
1565 IWL_DEBUG_TX_QUEUES(trans, "Emptying queue %d...\n", cnt);
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001566 txq = &trans_pcie->txq[cnt];
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001567 q = &txq->q;
Emmanuel Grumbachfa1a91f2014-03-24 11:25:48 +02001568 wr_ptr = ACCESS_ONCE(q->write_ptr);
1569
1570 while (q->read_ptr != ACCESS_ONCE(q->write_ptr) &&
1571 !time_after(jiffies,
1572 now + msecs_to_jiffies(IWL_FLUSH_WAIT_MS))) {
1573 u8 write_ptr = ACCESS_ONCE(q->write_ptr);
1574
1575 if (WARN_ONCE(wr_ptr != write_ptr,
1576 "WR pointer moved while flushing %d -> %d\n",
1577 wr_ptr, write_ptr))
1578 return -ETIMEDOUT;
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001579 msleep(1);
Emmanuel Grumbachfa1a91f2014-03-24 11:25:48 +02001580 }
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001581
1582 if (q->read_ptr != q->write_ptr) {
Emmanuel Grumbach1c3fea82013-01-02 12:12:25 +02001583 IWL_ERR(trans,
1584 "fail to flush all tx fifo queues Q %d\n", cnt);
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001585 ret = -ETIMEDOUT;
1586 break;
1587 }
Emmanuel Grumbach748fa67c2014-03-27 10:06:29 +02001588 IWL_DEBUG_TX_QUEUES(trans, "Queue %d is now empty.\n", cnt);
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001589 }
Emmanuel Grumbach1c3fea82013-01-02 12:12:25 +02001590
1591 if (!ret)
1592 return 0;
1593
1594 IWL_ERR(trans, "Current SW read_ptr %d write_ptr %d\n",
1595 txq->q.read_ptr, txq->q.write_ptr);
1596
1597 scd_sram_addr = trans_pcie->scd_base_addr +
1598 SCD_TX_STTS_QUEUE_OFFSET(txq->q.id);
1599 iwl_trans_read_mem_bytes(trans, scd_sram_addr, buf, sizeof(buf));
1600
1601 iwl_print_hex_error(trans, buf, sizeof(buf));
1602
1603 for (cnt = 0; cnt < FH_TCSR_CHNL_NUM; cnt++)
1604 IWL_ERR(trans, "FH TRBs(%d) = 0x%08x\n", cnt,
1605 iwl_read_direct32(trans, FH_TX_TRB_REG(cnt)));
1606
1607 for (cnt = 0; cnt < trans->cfg->base_params->num_of_queues; cnt++) {
1608 u32 status = iwl_read_prph(trans, SCD_QUEUE_STATUS_BITS(cnt));
1609 u8 fifo = (status >> SCD_QUEUE_STTS_REG_POS_TXF) & 0x7;
1610 bool active = !!(status & BIT(SCD_QUEUE_STTS_REG_POS_ACTIVE));
1611 u32 tbl_dw =
1612 iwl_trans_read_mem32(trans, trans_pcie->scd_base_addr +
1613 SCD_TRANS_TBL_OFFSET_QUEUE(cnt));
1614
1615 if (cnt & 0x1)
1616 tbl_dw = (tbl_dw & 0xFFFF0000) >> 16;
1617 else
1618 tbl_dw = tbl_dw & 0x0000FFFF;
1619
1620 IWL_ERR(trans,
1621 "Q %d is %sactive and mapped to fifo %d ra_tid 0x%04x [%d,%d]\n",
1622 cnt, active ? "" : "in", fifo, tbl_dw,
Johannes Berg83f32a42014-04-24 09:57:40 +02001623 iwl_read_prph(trans, SCD_QUEUE_RDPTR(cnt)) &
1624 (TFD_QUEUE_SIZE_MAX - 1),
Emmanuel Grumbach1c3fea82013-01-02 12:12:25 +02001625 iwl_read_prph(trans, SCD_QUEUE_WRPTR(cnt)));
1626 }
1627
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07001628 return ret;
1629}
1630
Lilach Edelsteine139dc42013-01-13 13:31:10 +02001631static void iwl_trans_pcie_set_bits_mask(struct iwl_trans *trans, u32 reg,
1632 u32 mask, u32 value)
1633{
Lilach Edelsteine56b04e2013-01-16 11:34:49 +02001634 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Lilach Edelsteine139dc42013-01-13 13:31:10 +02001635 unsigned long flags;
1636
Lilach Edelsteine56b04e2013-01-16 11:34:49 +02001637 spin_lock_irqsave(&trans_pcie->reg_lock, flags);
Lilach Edelsteine139dc42013-01-13 13:31:10 +02001638 __iwl_trans_pcie_set_bits_mask(trans, reg, mask, value);
Lilach Edelsteine56b04e2013-01-16 11:34:49 +02001639 spin_unlock_irqrestore(&trans_pcie->reg_lock, flags);
Lilach Edelsteine139dc42013-01-13 13:31:10 +02001640}
1641
Eliad Peller7616f332014-11-20 17:33:43 +02001642void iwl_trans_pcie_ref(struct iwl_trans *trans)
1643{
1644 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1645 unsigned long flags;
1646
1647 if (iwlwifi_mod_params.d0i3_disable)
1648 return;
1649
1650 spin_lock_irqsave(&trans_pcie->ref_lock, flags);
1651 IWL_DEBUG_RPM(trans, "ref_counter: %d\n", trans_pcie->ref_count);
1652 trans_pcie->ref_count++;
1653 spin_unlock_irqrestore(&trans_pcie->ref_lock, flags);
1654}
1655
1656void iwl_trans_pcie_unref(struct iwl_trans *trans)
1657{
1658 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1659 unsigned long flags;
1660
1661 if (iwlwifi_mod_params.d0i3_disable)
1662 return;
1663
1664 spin_lock_irqsave(&trans_pcie->ref_lock, flags);
1665 IWL_DEBUG_RPM(trans, "ref_counter: %d\n", trans_pcie->ref_count);
1666 if (WARN_ON_ONCE(trans_pcie->ref_count == 0)) {
1667 spin_unlock_irqrestore(&trans_pcie->ref_lock, flags);
1668 return;
1669 }
1670 trans_pcie->ref_count--;
1671 spin_unlock_irqrestore(&trans_pcie->ref_lock, flags);
1672}
1673
Emmanuel Grumbachff620842011-09-06 09:31:25 -07001674static const char *get_csr_string(int cmd)
1675{
Johannes Bergd9fb6462012-03-26 08:23:39 -07001676#define IWL_CMD(x) case x: return #x
Emmanuel Grumbachff620842011-09-06 09:31:25 -07001677 switch (cmd) {
1678 IWL_CMD(CSR_HW_IF_CONFIG_REG);
1679 IWL_CMD(CSR_INT_COALESCING);
1680 IWL_CMD(CSR_INT);
1681 IWL_CMD(CSR_INT_MASK);
1682 IWL_CMD(CSR_FH_INT_STATUS);
1683 IWL_CMD(CSR_GPIO_IN);
1684 IWL_CMD(CSR_RESET);
1685 IWL_CMD(CSR_GP_CNTRL);
1686 IWL_CMD(CSR_HW_REV);
1687 IWL_CMD(CSR_EEPROM_REG);
1688 IWL_CMD(CSR_EEPROM_GP);
1689 IWL_CMD(CSR_OTP_GP_REG);
1690 IWL_CMD(CSR_GIO_REG);
1691 IWL_CMD(CSR_GP_UCODE_REG);
1692 IWL_CMD(CSR_GP_DRIVER_REG);
1693 IWL_CMD(CSR_UCODE_DRV_GP1);
1694 IWL_CMD(CSR_UCODE_DRV_GP2);
1695 IWL_CMD(CSR_LED_REG);
1696 IWL_CMD(CSR_DRAM_INT_TBL_REG);
1697 IWL_CMD(CSR_GIO_CHICKEN_BITS);
1698 IWL_CMD(CSR_ANA_PLL_CFG);
1699 IWL_CMD(CSR_HW_REV_WA_REG);
Alexander Bondara812cba2014-02-18 16:45:00 +01001700 IWL_CMD(CSR_MONITOR_STATUS_REG);
Emmanuel Grumbachff620842011-09-06 09:31:25 -07001701 IWL_CMD(CSR_DBG_HPET_MEM_REG);
1702 default:
1703 return "UNKNOWN";
1704 }
Johannes Bergd9fb6462012-03-26 08:23:39 -07001705#undef IWL_CMD
Emmanuel Grumbachff620842011-09-06 09:31:25 -07001706}
1707
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001708void iwl_pcie_dump_csr(struct iwl_trans *trans)
Emmanuel Grumbachff620842011-09-06 09:31:25 -07001709{
1710 int i;
1711 static const u32 csr_tbl[] = {
1712 CSR_HW_IF_CONFIG_REG,
1713 CSR_INT_COALESCING,
1714 CSR_INT,
1715 CSR_INT_MASK,
1716 CSR_FH_INT_STATUS,
1717 CSR_GPIO_IN,
1718 CSR_RESET,
1719 CSR_GP_CNTRL,
1720 CSR_HW_REV,
1721 CSR_EEPROM_REG,
1722 CSR_EEPROM_GP,
1723 CSR_OTP_GP_REG,
1724 CSR_GIO_REG,
1725 CSR_GP_UCODE_REG,
1726 CSR_GP_DRIVER_REG,
1727 CSR_UCODE_DRV_GP1,
1728 CSR_UCODE_DRV_GP2,
1729 CSR_LED_REG,
1730 CSR_DRAM_INT_TBL_REG,
1731 CSR_GIO_CHICKEN_BITS,
1732 CSR_ANA_PLL_CFG,
Alexander Bondara812cba2014-02-18 16:45:00 +01001733 CSR_MONITOR_STATUS_REG,
Emmanuel Grumbachff620842011-09-06 09:31:25 -07001734 CSR_HW_REV_WA_REG,
1735 CSR_DBG_HPET_MEM_REG
1736 };
1737 IWL_ERR(trans, "CSR values:\n");
1738 IWL_ERR(trans, "(2nd byte of CSR_INT_COALESCING is "
1739 "CSR_INT_PERIODIC_REG)\n");
1740 for (i = 0; i < ARRAY_SIZE(csr_tbl); i++) {
1741 IWL_ERR(trans, " %25s: 0X%08x\n",
1742 get_csr_string(csr_tbl[i]),
Emmanuel Grumbach1042db22012-01-03 16:56:15 +02001743 iwl_read32(trans, csr_tbl[i]));
Emmanuel Grumbachff620842011-09-06 09:31:25 -07001744 }
1745}
1746
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001747#ifdef CONFIG_IWLWIFI_DEBUGFS
1748/* create and remove of files */
1749#define DEBUGFS_ADD_FILE(name, parent, mode) do { \
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001750 if (!debugfs_create_file(#name, mode, parent, trans, \
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001751 &iwl_dbgfs_##name##_ops)) \
Meenakshi Venkataraman9da987a2012-07-16 18:43:56 -07001752 goto err; \
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001753} while (0)
1754
1755/* file operation */
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001756#define DEBUGFS_READ_FILE_OPS(name) \
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001757static const struct file_operations iwl_dbgfs_##name##_ops = { \
1758 .read = iwl_dbgfs_##name##_read, \
Stephen Boyd234e3402012-04-05 14:25:11 -07001759 .open = simple_open, \
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001760 .llseek = generic_file_llseek, \
1761};
1762
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001763#define DEBUGFS_WRITE_FILE_OPS(name) \
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001764static const struct file_operations iwl_dbgfs_##name##_ops = { \
1765 .write = iwl_dbgfs_##name##_write, \
Stephen Boyd234e3402012-04-05 14:25:11 -07001766 .open = simple_open, \
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001767 .llseek = generic_file_llseek, \
1768};
1769
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001770#define DEBUGFS_READ_WRITE_FILE_OPS(name) \
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001771static const struct file_operations iwl_dbgfs_##name##_ops = { \
1772 .write = iwl_dbgfs_##name##_write, \
1773 .read = iwl_dbgfs_##name##_read, \
Stephen Boyd234e3402012-04-05 14:25:11 -07001774 .open = simple_open, \
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001775 .llseek = generic_file_llseek, \
1776};
1777
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001778static ssize_t iwl_dbgfs_tx_queue_read(struct file *file,
Johannes Berg20d3b642012-05-16 22:54:29 +02001779 char __user *user_buf,
1780 size_t count, loff_t *ppos)
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001781{
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001782 struct iwl_trans *trans = file->private_data;
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001783 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001784 struct iwl_txq *txq;
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001785 struct iwl_queue *q;
1786 char *buf;
1787 int pos = 0;
1788 int cnt;
1789 int ret;
Wey-Yi Guy1745e442012-03-09 11:13:40 -08001790 size_t bufsz;
1791
Emmanuel Grumbache0b8d4052015-01-20 17:02:40 +02001792 bufsz = sizeof(char) * 75 * trans->cfg->base_params->num_of_queues;
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001793
Johannes Bergf9e75442012-03-30 09:37:39 +02001794 if (!trans_pcie->txq)
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001795 return -EAGAIN;
Johannes Bergf9e75442012-03-30 09:37:39 +02001796
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001797 buf = kzalloc(bufsz, GFP_KERNEL);
1798 if (!buf)
1799 return -ENOMEM;
1800
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -07001801 for (cnt = 0; cnt < trans->cfg->base_params->num_of_queues; cnt++) {
Emmanuel Grumbach8ad71be2011-08-25 23:11:32 -07001802 txq = &trans_pcie->txq[cnt];
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001803 q = &txq->q;
1804 pos += scnprintf(buf + pos, bufsz - pos,
Emmanuel Grumbache0b8d4052015-01-20 17:02:40 +02001805 "hwq %.2d: read=%u write=%u use=%d stop=%d need_update=%d frozen=%d%s\n",
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001806 cnt, q->read_ptr, q->write_ptr,
Johannes Berg9eae88f2012-03-15 13:26:52 -07001807 !!test_bit(cnt, trans_pcie->queue_used),
Andy Lutomirskif40faf62014-06-07 09:13:44 -07001808 !!test_bit(cnt, trans_pcie->queue_stopped),
Emmanuel Grumbache0b8d4052015-01-20 17:02:40 +02001809 txq->need_update, txq->frozen,
Andy Lutomirskif40faf62014-06-07 09:13:44 -07001810 (cnt == trans_pcie->cmd_queue ? " HCMD" : ""));
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001811 }
1812 ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
1813 kfree(buf);
1814 return ret;
1815}
1816
1817static ssize_t iwl_dbgfs_rx_queue_read(struct file *file,
Johannes Berg20d3b642012-05-16 22:54:29 +02001818 char __user *user_buf,
1819 size_t count, loff_t *ppos)
1820{
Emmanuel Grumbach5a878bf2011-08-25 23:10:51 -07001821 struct iwl_trans *trans = file->private_data;
Johannes Berg20d3b642012-05-16 22:54:29 +02001822 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001823 struct iwl_rxq *rxq = &trans_pcie->rxq;
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001824 char buf[256];
1825 int pos = 0;
1826 const size_t bufsz = sizeof(buf);
1827
1828 pos += scnprintf(buf + pos, bufsz - pos, "read: %u\n",
1829 rxq->read);
1830 pos += scnprintf(buf + pos, bufsz - pos, "write: %u\n",
1831 rxq->write);
Andy Lutomirskif40faf62014-06-07 09:13:44 -07001832 pos += scnprintf(buf + pos, bufsz - pos, "write_actual: %u\n",
1833 rxq->write_actual);
1834 pos += scnprintf(buf + pos, bufsz - pos, "need_update: %d\n",
1835 rxq->need_update);
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001836 pos += scnprintf(buf + pos, bufsz - pos, "free_count: %u\n",
1837 rxq->free_count);
1838 if (rxq->rb_stts) {
1839 pos += scnprintf(buf + pos, bufsz - pos, "closed_rb_num: %u\n",
1840 le16_to_cpu(rxq->rb_stts->closed_rb_num) & 0x0FFF);
1841 } else {
1842 pos += scnprintf(buf + pos, bufsz - pos,
1843 "closed_rb_num: Not Allocated\n");
1844 }
1845 return simple_read_from_buffer(user_buf, count, ppos, buf, pos);
1846}
1847
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001848static ssize_t iwl_dbgfs_interrupt_read(struct file *file,
1849 char __user *user_buf,
Johannes Berg20d3b642012-05-16 22:54:29 +02001850 size_t count, loff_t *ppos)
1851{
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001852 struct iwl_trans *trans = file->private_data;
Johannes Berg20d3b642012-05-16 22:54:29 +02001853 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001854 struct isr_statistics *isr_stats = &trans_pcie->isr_stats;
1855
1856 int pos = 0;
1857 char *buf;
1858 int bufsz = 24 * 64; /* 24 items * 64 char per item */
1859 ssize_t ret;
1860
1861 buf = kzalloc(bufsz, GFP_KERNEL);
Johannes Bergf9e75442012-03-30 09:37:39 +02001862 if (!buf)
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001863 return -ENOMEM;
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001864
1865 pos += scnprintf(buf + pos, bufsz - pos,
1866 "Interrupt Statistics Report:\n");
1867
1868 pos += scnprintf(buf + pos, bufsz - pos, "HW Error:\t\t\t %u\n",
1869 isr_stats->hw);
1870 pos += scnprintf(buf + pos, bufsz - pos, "SW Error:\t\t\t %u\n",
1871 isr_stats->sw);
1872 if (isr_stats->sw || isr_stats->hw) {
1873 pos += scnprintf(buf + pos, bufsz - pos,
1874 "\tLast Restarting Code: 0x%X\n",
1875 isr_stats->err_code);
1876 }
1877#ifdef CONFIG_IWLWIFI_DEBUG
1878 pos += scnprintf(buf + pos, bufsz - pos, "Frame transmitted:\t\t %u\n",
1879 isr_stats->sch);
1880 pos += scnprintf(buf + pos, bufsz - pos, "Alive interrupt:\t\t %u\n",
1881 isr_stats->alive);
1882#endif
1883 pos += scnprintf(buf + pos, bufsz - pos,
1884 "HW RF KILL switch toggled:\t %u\n", isr_stats->rfkill);
1885
1886 pos += scnprintf(buf + pos, bufsz - pos, "CT KILL:\t\t\t %u\n",
1887 isr_stats->ctkill);
1888
1889 pos += scnprintf(buf + pos, bufsz - pos, "Wakeup Interrupt:\t\t %u\n",
1890 isr_stats->wakeup);
1891
1892 pos += scnprintf(buf + pos, bufsz - pos,
1893 "Rx command responses:\t\t %u\n", isr_stats->rx);
1894
1895 pos += scnprintf(buf + pos, bufsz - pos, "Tx/FH interrupt:\t\t %u\n",
1896 isr_stats->tx);
1897
1898 pos += scnprintf(buf + pos, bufsz - pos, "Unexpected INTA:\t\t %u\n",
1899 isr_stats->unhandled);
1900
1901 ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
1902 kfree(buf);
1903 return ret;
1904}
1905
1906static ssize_t iwl_dbgfs_interrupt_write(struct file *file,
1907 const char __user *user_buf,
1908 size_t count, loff_t *ppos)
1909{
1910 struct iwl_trans *trans = file->private_data;
Johannes Berg20d3b642012-05-16 22:54:29 +02001911 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001912 struct isr_statistics *isr_stats = &trans_pcie->isr_stats;
1913
1914 char buf[8];
1915 int buf_size;
1916 u32 reset_flag;
1917
1918 memset(buf, 0, sizeof(buf));
1919 buf_size = min(count, sizeof(buf) - 1);
1920 if (copy_from_user(buf, user_buf, buf_size))
1921 return -EFAULT;
1922 if (sscanf(buf, "%x", &reset_flag) != 1)
1923 return -EFAULT;
1924 if (reset_flag == 0)
1925 memset(isr_stats, 0, sizeof(*isr_stats));
1926
1927 return count;
1928}
1929
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001930static ssize_t iwl_dbgfs_csr_write(struct file *file,
Johannes Berg20d3b642012-05-16 22:54:29 +02001931 const char __user *user_buf,
1932 size_t count, loff_t *ppos)
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001933{
1934 struct iwl_trans *trans = file->private_data;
1935 char buf[8];
1936 int buf_size;
1937 int csr;
1938
1939 memset(buf, 0, sizeof(buf));
1940 buf_size = min(count, sizeof(buf) - 1);
1941 if (copy_from_user(buf, user_buf, buf_size))
1942 return -EFAULT;
1943 if (sscanf(buf, "%d", &csr) != 1)
1944 return -EFAULT;
1945
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02001946 iwl_pcie_dump_csr(trans);
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001947
1948 return count;
1949}
1950
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001951static ssize_t iwl_dbgfs_fh_reg_read(struct file *file,
Johannes Berg20d3b642012-05-16 22:54:29 +02001952 char __user *user_buf,
1953 size_t count, loff_t *ppos)
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001954{
1955 struct iwl_trans *trans = file->private_data;
Johannes Berg94543a82012-08-21 18:57:10 +02001956 char *buf = NULL;
Johannes Berg56c24772014-01-21 21:19:18 +01001957 ssize_t ret;
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001958
Johannes Berg56c24772014-01-21 21:19:18 +01001959 ret = iwl_dump_fh(trans, &buf);
1960 if (ret < 0)
1961 return ret;
1962 if (!buf)
1963 return -EINVAL;
1964 ret = simple_read_from_buffer(user_buf, count, ppos, buf, ret);
1965 kfree(buf);
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001966 return ret;
1967}
1968
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001969DEBUGFS_READ_WRITE_FILE_OPS(interrupt);
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001970DEBUGFS_READ_FILE_OPS(fh_reg);
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001971DEBUGFS_READ_FILE_OPS(rx_queue);
1972DEBUGFS_READ_FILE_OPS(tx_queue);
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001973DEBUGFS_WRITE_FILE_OPS(csr);
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001974
1975/*
1976 * Create the debugfs files and directories
1977 *
1978 */
1979static int iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans,
Johannes Berg20d3b642012-05-16 22:54:29 +02001980 struct dentry *dir)
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001981{
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001982 DEBUGFS_ADD_FILE(rx_queue, dir, S_IRUSR);
1983 DEBUGFS_ADD_FILE(tx_queue, dir, S_IRUSR);
Emmanuel Grumbach1f7b6172011-08-25 23:10:59 -07001984 DEBUGFS_ADD_FILE(interrupt, dir, S_IWUSR | S_IRUSR);
Emmanuel Grumbach16db88b2011-08-25 23:11:08 -07001985 DEBUGFS_ADD_FILE(csr, dir, S_IWUSR);
1986 DEBUGFS_ADD_FILE(fh_reg, dir, S_IRUSR);
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001987 return 0;
Meenakshi Venkataraman9da987a2012-07-16 18:43:56 -07001988
1989err:
1990 IWL_ERR(trans, "failed to create the trans debugfs entry\n");
1991 return -ENOMEM;
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07001992}
Johannes Bergaadede62014-10-09 17:01:36 +02001993#else
1994static int iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans,
1995 struct dentry *dir)
1996{
1997 return 0;
1998}
1999#endif /*CONFIG_IWLWIFI_DEBUGFS */
Johannes Berg4d075002014-04-24 10:41:31 +02002000
2001static u32 iwl_trans_pcie_get_cmdlen(struct iwl_tfd *tfd)
2002{
2003 u32 cmdlen = 0;
2004 int i;
2005
2006 for (i = 0; i < IWL_NUM_OF_TBS; i++)
2007 cmdlen += iwl_pcie_tfd_tb_get_len(tfd, i);
2008
2009 return cmdlen;
2010}
2011
Emmanuel Grumbach67c65f22014-06-26 11:27:51 +03002012static const struct {
2013 u32 start, end;
2014} iwl_prph_dump_addr[] = {
2015 { .start = 0x00a00000, .end = 0x00a00000 },
2016 { .start = 0x00a0000c, .end = 0x00a00024 },
2017 { .start = 0x00a0002c, .end = 0x00a0003c },
2018 { .start = 0x00a00410, .end = 0x00a00418 },
2019 { .start = 0x00a00420, .end = 0x00a00420 },
2020 { .start = 0x00a00428, .end = 0x00a00428 },
2021 { .start = 0x00a00430, .end = 0x00a0043c },
2022 { .start = 0x00a00444, .end = 0x00a00444 },
2023 { .start = 0x00a004c0, .end = 0x00a004cc },
2024 { .start = 0x00a004d8, .end = 0x00a004d8 },
2025 { .start = 0x00a004e0, .end = 0x00a004f0 },
2026 { .start = 0x00a00840, .end = 0x00a00840 },
2027 { .start = 0x00a00850, .end = 0x00a00858 },
2028 { .start = 0x00a01004, .end = 0x00a01008 },
2029 { .start = 0x00a01010, .end = 0x00a01010 },
2030 { .start = 0x00a01018, .end = 0x00a01018 },
2031 { .start = 0x00a01024, .end = 0x00a01024 },
2032 { .start = 0x00a0102c, .end = 0x00a01034 },
2033 { .start = 0x00a0103c, .end = 0x00a01040 },
2034 { .start = 0x00a01048, .end = 0x00a01094 },
2035 { .start = 0x00a01c00, .end = 0x00a01c20 },
2036 { .start = 0x00a01c58, .end = 0x00a01c58 },
2037 { .start = 0x00a01c7c, .end = 0x00a01c7c },
2038 { .start = 0x00a01c28, .end = 0x00a01c54 },
2039 { .start = 0x00a01c5c, .end = 0x00a01c5c },
Emmanuel Grumbach6a65bd52015-02-25 16:06:46 +02002040 { .start = 0x00a01c60, .end = 0x00a01cdc },
Emmanuel Grumbach67c65f22014-06-26 11:27:51 +03002041 { .start = 0x00a01ce0, .end = 0x00a01d0c },
2042 { .start = 0x00a01d18, .end = 0x00a01d20 },
2043 { .start = 0x00a01d2c, .end = 0x00a01d30 },
2044 { .start = 0x00a01d40, .end = 0x00a01d5c },
2045 { .start = 0x00a01d80, .end = 0x00a01d80 },
Emmanuel Grumbach6a65bd52015-02-25 16:06:46 +02002046 { .start = 0x00a01d98, .end = 0x00a01d9c },
2047 { .start = 0x00a01da8, .end = 0x00a01da8 },
2048 { .start = 0x00a01db8, .end = 0x00a01df4 },
Emmanuel Grumbach67c65f22014-06-26 11:27:51 +03002049 { .start = 0x00a01dc0, .end = 0x00a01dfc },
2050 { .start = 0x00a01e00, .end = 0x00a01e2c },
2051 { .start = 0x00a01e40, .end = 0x00a01e60 },
Emmanuel Grumbach6a65bd52015-02-25 16:06:46 +02002052 { .start = 0x00a01e68, .end = 0x00a01e6c },
2053 { .start = 0x00a01e74, .end = 0x00a01e74 },
Emmanuel Grumbach67c65f22014-06-26 11:27:51 +03002054 { .start = 0x00a01e84, .end = 0x00a01e90 },
2055 { .start = 0x00a01e9c, .end = 0x00a01ec4 },
Emmanuel Grumbach6a65bd52015-02-25 16:06:46 +02002056 { .start = 0x00a01ed0, .end = 0x00a01ee0 },
2057 { .start = 0x00a01f00, .end = 0x00a01f1c },
2058 { .start = 0x00a01f44, .end = 0x00a01ffc },
Emmanuel Grumbach67c65f22014-06-26 11:27:51 +03002059 { .start = 0x00a02000, .end = 0x00a02048 },
2060 { .start = 0x00a02068, .end = 0x00a020f0 },
2061 { .start = 0x00a02100, .end = 0x00a02118 },
2062 { .start = 0x00a02140, .end = 0x00a0214c },
2063 { .start = 0x00a02168, .end = 0x00a0218c },
2064 { .start = 0x00a021c0, .end = 0x00a021c0 },
2065 { .start = 0x00a02400, .end = 0x00a02410 },
2066 { .start = 0x00a02418, .end = 0x00a02420 },
2067 { .start = 0x00a02428, .end = 0x00a0242c },
2068 { .start = 0x00a02434, .end = 0x00a02434 },
2069 { .start = 0x00a02440, .end = 0x00a02460 },
2070 { .start = 0x00a02468, .end = 0x00a024b0 },
2071 { .start = 0x00a024c8, .end = 0x00a024cc },
2072 { .start = 0x00a02500, .end = 0x00a02504 },
2073 { .start = 0x00a0250c, .end = 0x00a02510 },
2074 { .start = 0x00a02540, .end = 0x00a02554 },
2075 { .start = 0x00a02580, .end = 0x00a025f4 },
2076 { .start = 0x00a02600, .end = 0x00a0260c },
2077 { .start = 0x00a02648, .end = 0x00a02650 },
2078 { .start = 0x00a02680, .end = 0x00a02680 },
2079 { .start = 0x00a026c0, .end = 0x00a026d0 },
2080 { .start = 0x00a02700, .end = 0x00a0270c },
2081 { .start = 0x00a02804, .end = 0x00a02804 },
2082 { .start = 0x00a02818, .end = 0x00a0281c },
2083 { .start = 0x00a02c00, .end = 0x00a02db4 },
2084 { .start = 0x00a02df4, .end = 0x00a02fb0 },
2085 { .start = 0x00a03000, .end = 0x00a03014 },
2086 { .start = 0x00a0301c, .end = 0x00a0302c },
2087 { .start = 0x00a03034, .end = 0x00a03038 },
2088 { .start = 0x00a03040, .end = 0x00a03048 },
2089 { .start = 0x00a03060, .end = 0x00a03068 },
2090 { .start = 0x00a03070, .end = 0x00a03074 },
2091 { .start = 0x00a0307c, .end = 0x00a0307c },
2092 { .start = 0x00a03080, .end = 0x00a03084 },
2093 { .start = 0x00a0308c, .end = 0x00a03090 },
2094 { .start = 0x00a03098, .end = 0x00a03098 },
2095 { .start = 0x00a030a0, .end = 0x00a030a0 },
2096 { .start = 0x00a030a8, .end = 0x00a030b4 },
2097 { .start = 0x00a030bc, .end = 0x00a030bc },
2098 { .start = 0x00a030c0, .end = 0x00a0312c },
2099 { .start = 0x00a03c00, .end = 0x00a03c5c },
2100 { .start = 0x00a04400, .end = 0x00a04454 },
2101 { .start = 0x00a04460, .end = 0x00a04474 },
2102 { .start = 0x00a044c0, .end = 0x00a044ec },
2103 { .start = 0x00a04500, .end = 0x00a04504 },
2104 { .start = 0x00a04510, .end = 0x00a04538 },
2105 { .start = 0x00a04540, .end = 0x00a04548 },
2106 { .start = 0x00a04560, .end = 0x00a0457c },
2107 { .start = 0x00a04590, .end = 0x00a04598 },
2108 { .start = 0x00a045c0, .end = 0x00a045f4 },
2109};
2110
2111static u32 iwl_trans_pcie_dump_prph(struct iwl_trans *trans,
2112 struct iwl_fw_error_dump_data **data)
2113{
2114 struct iwl_fw_error_dump_prph *prph;
2115 unsigned long flags;
2116 u32 prph_len = 0, i;
2117
2118 if (!iwl_trans_grab_nic_access(trans, false, &flags))
2119 return 0;
2120
2121 for (i = 0; i < ARRAY_SIZE(iwl_prph_dump_addr); i++) {
2122 /* The range includes both boundaries */
2123 int num_bytes_in_chunk = iwl_prph_dump_addr[i].end -
2124 iwl_prph_dump_addr[i].start + 4;
2125 int reg;
2126 __le32 *val;
2127
Liad Kaufman87dd6342014-11-10 19:25:22 +02002128 prph_len += sizeof(**data) + sizeof(*prph) + num_bytes_in_chunk;
Emmanuel Grumbach67c65f22014-06-26 11:27:51 +03002129
2130 (*data)->type = cpu_to_le32(IWL_FW_ERROR_DUMP_PRPH);
2131 (*data)->len = cpu_to_le32(sizeof(*prph) +
2132 num_bytes_in_chunk);
2133 prph = (void *)(*data)->data;
2134 prph->prph_start = cpu_to_le32(iwl_prph_dump_addr[i].start);
2135 val = (void *)prph->data;
2136
2137 for (reg = iwl_prph_dump_addr[i].start;
2138 reg <= iwl_prph_dump_addr[i].end;
2139 reg += 4)
2140 *val++ = cpu_to_le32(iwl_trans_pcie_read_prph(trans,
2141 reg));
2142 *data = iwl_fw_error_next_data(*data);
2143 }
2144
2145 iwl_trans_release_nic_access(trans, &flags);
2146
2147 return prph_len;
2148}
2149
Emmanuel Grumbach473ad712014-07-08 19:44:25 +03002150#define IWL_CSR_TO_DUMP (0x250)
2151
2152static u32 iwl_trans_pcie_dump_csr(struct iwl_trans *trans,
2153 struct iwl_fw_error_dump_data **data)
2154{
2155 u32 csr_len = sizeof(**data) + IWL_CSR_TO_DUMP;
2156 __le32 *val;
2157 int i;
2158
2159 (*data)->type = cpu_to_le32(IWL_FW_ERROR_DUMP_CSR);
2160 (*data)->len = cpu_to_le32(IWL_CSR_TO_DUMP);
2161 val = (void *)(*data)->data;
2162
2163 for (i = 0; i < IWL_CSR_TO_DUMP; i += 4)
2164 *val++ = cpu_to_le32(iwl_trans_pcie_read32(trans, i));
2165
2166 *data = iwl_fw_error_next_data(*data);
2167
2168 return csr_len;
2169}
2170
Liad Kaufman06d51e02014-11-23 13:56:21 +02002171static u32 iwl_trans_pcie_fh_regs_dump(struct iwl_trans *trans,
2172 struct iwl_fw_error_dump_data **data)
2173{
2174 u32 fh_regs_len = FH_MEM_UPPER_BOUND - FH_MEM_LOWER_BOUND;
2175 unsigned long flags;
2176 __le32 *val;
2177 int i;
2178
2179 if (!iwl_trans_grab_nic_access(trans, false, &flags))
2180 return 0;
2181
2182 (*data)->type = cpu_to_le32(IWL_FW_ERROR_DUMP_FH_REGS);
2183 (*data)->len = cpu_to_le32(fh_regs_len);
2184 val = (void *)(*data)->data;
2185
2186 for (i = FH_MEM_LOWER_BOUND; i < FH_MEM_UPPER_BOUND; i += sizeof(u32))
2187 *val++ = cpu_to_le32(iwl_trans_pcie_read32(trans, i));
2188
2189 iwl_trans_release_nic_access(trans, &flags);
2190
2191 *data = iwl_fw_error_next_data(*data);
2192
2193 return sizeof(**data) + fh_regs_len;
2194}
2195
Emmanuel Grumbach48eb7b32014-07-08 19:45:17 +03002196static
2197struct iwl_trans_dump_data *iwl_trans_pcie_dump_data(struct iwl_trans *trans)
Johannes Berg4d075002014-04-24 10:41:31 +02002198{
2199 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
2200 struct iwl_fw_error_dump_data *data;
2201 struct iwl_txq *cmdq = &trans_pcie->txq[trans_pcie->cmd_queue];
2202 struct iwl_fw_error_dump_txcmd *txcmd;
Emmanuel Grumbach48eb7b32014-07-08 19:45:17 +03002203 struct iwl_trans_dump_data *dump_data;
Johannes Berg4d075002014-04-24 10:41:31 +02002204 u32 len;
Liad Kaufman99684ae2014-11-17 11:44:03 +02002205 u32 monitor_len;
Johannes Berg4d075002014-04-24 10:41:31 +02002206 int i, ptr;
2207
Emmanuel Grumbach473ad712014-07-08 19:44:25 +03002208 /* transport dump header */
2209 len = sizeof(*dump_data);
2210
2211 /* host commands */
2212 len += sizeof(*data) +
Emmanuel Grumbachc2d20202014-06-01 08:05:52 +03002213 cmdq->q.n_window * (sizeof(*txcmd) + TFD_MAX_PAYLOAD_SIZE);
2214
Emmanuel Grumbach473ad712014-07-08 19:44:25 +03002215 /* CSR registers */
2216 len += sizeof(*data) + IWL_CSR_TO_DUMP;
2217
2218 /* PRPH registers */
Emmanuel Grumbach67c65f22014-06-26 11:27:51 +03002219 for (i = 0; i < ARRAY_SIZE(iwl_prph_dump_addr); i++) {
2220 /* The range includes both boundaries */
2221 int num_bytes_in_chunk = iwl_prph_dump_addr[i].end -
2222 iwl_prph_dump_addr[i].start + 4;
2223
2224 len += sizeof(*data) + sizeof(struct iwl_fw_error_dump_prph) +
2225 num_bytes_in_chunk;
2226 }
2227
Liad Kaufman06d51e02014-11-23 13:56:21 +02002228 /* FH registers */
2229 len += sizeof(*data) + (FH_MEM_UPPER_BOUND - FH_MEM_LOWER_BOUND);
2230
Emmanuel Grumbach473ad712014-07-08 19:44:25 +03002231 /* FW monitor */
Liad Kaufman99684ae2014-11-17 11:44:03 +02002232 if (trans_pcie->fw_mon_page) {
Emmanuel Grumbachc544e9c2014-06-26 09:54:23 +03002233 len += sizeof(*data) + sizeof(struct iwl_fw_error_dump_fw_mon) +
Liad Kaufman99684ae2014-11-17 11:44:03 +02002234 trans_pcie->fw_mon_size;
2235 monitor_len = trans_pcie->fw_mon_size;
2236 } else if (trans->dbg_dest_tlv) {
2237 u32 base, end;
2238
2239 base = le32_to_cpu(trans->dbg_dest_tlv->base_reg);
2240 end = le32_to_cpu(trans->dbg_dest_tlv->end_reg);
2241
2242 base = iwl_read_prph(trans, base) <<
2243 trans->dbg_dest_tlv->base_shift;
2244 end = iwl_read_prph(trans, end) <<
2245 trans->dbg_dest_tlv->end_shift;
2246
2247 /* Make "end" point to the actual end */
2248 if (trans->cfg->device_family == IWL_DEVICE_FAMILY_8000)
2249 end += (1 << trans->dbg_dest_tlv->end_shift);
2250 monitor_len = end - base;
2251 len += sizeof(*data) + sizeof(struct iwl_fw_error_dump_fw_mon) +
2252 monitor_len;
2253 } else {
2254 monitor_len = 0;
2255 }
Emmanuel Grumbachc2d20202014-06-01 08:05:52 +03002256
Emmanuel Grumbach48eb7b32014-07-08 19:45:17 +03002257 dump_data = vzalloc(len);
2258 if (!dump_data)
2259 return NULL;
Johannes Berg4d075002014-04-24 10:41:31 +02002260
2261 len = 0;
Emmanuel Grumbach48eb7b32014-07-08 19:45:17 +03002262 data = (void *)dump_data->data;
Johannes Berg4d075002014-04-24 10:41:31 +02002263 data->type = cpu_to_le32(IWL_FW_ERROR_DUMP_TXCMD);
2264 txcmd = (void *)data->data;
2265 spin_lock_bh(&cmdq->lock);
2266 ptr = cmdq->q.write_ptr;
2267 for (i = 0; i < cmdq->q.n_window; i++) {
2268 u8 idx = get_cmd_index(&cmdq->q, ptr);
2269 u32 caplen, cmdlen;
2270
2271 cmdlen = iwl_trans_pcie_get_cmdlen(&cmdq->tfds[ptr]);
2272 caplen = min_t(u32, TFD_MAX_PAYLOAD_SIZE, cmdlen);
2273
2274 if (cmdlen) {
2275 len += sizeof(*txcmd) + caplen;
2276 txcmd->cmdlen = cpu_to_le32(cmdlen);
2277 txcmd->caplen = cpu_to_le32(caplen);
2278 memcpy(txcmd->data, cmdq->entries[idx].cmd, caplen);
2279 txcmd = (void *)((u8 *)txcmd->data + caplen);
2280 }
2281
2282 ptr = iwl_queue_dec_wrap(ptr);
2283 }
2284 spin_unlock_bh(&cmdq->lock);
2285
2286 data->len = cpu_to_le32(len);
Emmanuel Grumbachc2d20202014-06-01 08:05:52 +03002287 len += sizeof(*data);
Emmanuel Grumbach67c65f22014-06-26 11:27:51 +03002288 data = iwl_fw_error_next_data(data);
2289
2290 len += iwl_trans_pcie_dump_prph(trans, &data);
Emmanuel Grumbach473ad712014-07-08 19:44:25 +03002291 len += iwl_trans_pcie_dump_csr(trans, &data);
Liad Kaufman06d51e02014-11-23 13:56:21 +02002292 len += iwl_trans_pcie_fh_regs_dump(trans, &data);
Emmanuel Grumbach67c65f22014-06-26 11:27:51 +03002293 /* data is already pointing to the next section */
Emmanuel Grumbachc2d20202014-06-01 08:05:52 +03002294
Liad Kaufman99684ae2014-11-17 11:44:03 +02002295 if ((trans_pcie->fw_mon_page &&
2296 trans->cfg->device_family == IWL_DEVICE_FAMILY_7000) ||
2297 trans->dbg_dest_tlv) {
Emmanuel Grumbachc544e9c2014-06-26 09:54:23 +03002298 struct iwl_fw_error_dump_fw_mon *fw_mon_data;
Liad Kaufman99684ae2014-11-17 11:44:03 +02002299 u32 base, write_ptr, wrap_cnt;
2300
2301 /* If there was a dest TLV - use the values from there */
2302 if (trans->dbg_dest_tlv) {
2303 write_ptr =
2304 le32_to_cpu(trans->dbg_dest_tlv->write_ptr_reg);
2305 wrap_cnt = le32_to_cpu(trans->dbg_dest_tlv->wrap_count);
2306 base = le32_to_cpu(trans->dbg_dest_tlv->base_reg);
2307 } else {
2308 base = MON_BUFF_BASE_ADDR;
2309 write_ptr = MON_BUFF_WRPTR;
2310 wrap_cnt = MON_BUFF_CYCLE_CNT;
2311 }
Emmanuel Grumbachc2d20202014-06-01 08:05:52 +03002312
Emmanuel Grumbachc2d20202014-06-01 08:05:52 +03002313 data->type = cpu_to_le32(IWL_FW_ERROR_DUMP_FW_MONITOR);
Emmanuel Grumbachc2d20202014-06-01 08:05:52 +03002314 fw_mon_data = (void *)data->data;
2315 fw_mon_data->fw_mon_wr_ptr =
Liad Kaufman99684ae2014-11-17 11:44:03 +02002316 cpu_to_le32(iwl_read_prph(trans, write_ptr));
Emmanuel Grumbachc2d20202014-06-01 08:05:52 +03002317 fw_mon_data->fw_mon_cycle_cnt =
Liad Kaufman99684ae2014-11-17 11:44:03 +02002318 cpu_to_le32(iwl_read_prph(trans, wrap_cnt));
Emmanuel Grumbachc2d20202014-06-01 08:05:52 +03002319 fw_mon_data->fw_mon_base_ptr =
Liad Kaufman99684ae2014-11-17 11:44:03 +02002320 cpu_to_le32(iwl_read_prph(trans, base));
Emmanuel Grumbachc2d20202014-06-01 08:05:52 +03002321
Liad Kaufman99684ae2014-11-17 11:44:03 +02002322 len += sizeof(*data) + sizeof(*fw_mon_data);
2323 if (trans_pcie->fw_mon_page) {
2324 data->len = cpu_to_le32(trans_pcie->fw_mon_size +
2325 sizeof(*fw_mon_data));
Emmanuel Grumbachc2d20202014-06-01 08:05:52 +03002326
Liad Kaufman99684ae2014-11-17 11:44:03 +02002327 /*
2328 * The firmware is now asserted, it won't write anything
2329 * to the buffer. CPU can take ownership to fetch the
2330 * data. The buffer will be handed back to the device
2331 * before the firmware will be restarted.
2332 */
2333 dma_sync_single_for_cpu(trans->dev,
2334 trans_pcie->fw_mon_phys,
2335 trans_pcie->fw_mon_size,
2336 DMA_FROM_DEVICE);
2337 memcpy(fw_mon_data->data,
2338 page_address(trans_pcie->fw_mon_page),
2339 trans_pcie->fw_mon_size);
2340
2341 len += trans_pcie->fw_mon_size;
2342 } else {
2343 /* If we are here then the buffer is internal */
2344
2345 /*
2346 * Update pointers to reflect actual values after
2347 * shifting
2348 */
2349 base = iwl_read_prph(trans, base) <<
2350 trans->dbg_dest_tlv->base_shift;
2351 iwl_trans_read_mem(trans, base, fw_mon_data->data,
2352 monitor_len / sizeof(u32));
2353 data->len = cpu_to_le32(sizeof(*fw_mon_data) +
2354 monitor_len);
2355 len += monitor_len;
2356 }
Emmanuel Grumbachc2d20202014-06-01 08:05:52 +03002357 }
2358
Emmanuel Grumbach48eb7b32014-07-08 19:45:17 +03002359 dump_data->len = len;
2360
2361 return dump_data;
Johannes Berg4d075002014-04-24 10:41:31 +02002362}
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002363
Johannes Bergd1ff5252012-04-12 06:24:30 -07002364static const struct iwl_trans_ops trans_ops_pcie = {
Emmanuel Grumbach57a1dc82012-01-08 13:22:16 +02002365 .start_hw = iwl_trans_pcie_start_hw,
Arik Nemtsova4082842013-11-24 19:10:46 +02002366 .op_mode_leave = iwl_trans_pcie_op_mode_leave,
Emmanuel Grumbached6a3802012-01-02 16:10:08 +02002367 .fw_alive = iwl_trans_pcie_fw_alive,
Emmanuel Grumbachcf614292012-01-08 16:33:58 +02002368 .start_fw = iwl_trans_pcie_start_fw,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07002369 .stop_device = iwl_trans_pcie_stop_device,
2370
Johannes Bergddaf5a52013-01-08 11:25:44 +01002371 .d3_suspend = iwl_trans_pcie_d3_suspend,
2372 .d3_resume = iwl_trans_pcie_d3_resume,
Johannes Berg2dd4f9f2012-03-05 11:24:35 -08002373
Emmanuel Grumbachf02831b2012-11-14 14:44:18 +02002374 .send_cmd = iwl_trans_pcie_send_hcmd,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07002375
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07002376 .tx = iwl_trans_pcie_tx,
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07002377 .reclaim = iwl_trans_pcie_reclaim,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07002378
Emmanuel Grumbachd0624be2012-05-29 13:07:30 +03002379 .txq_disable = iwl_trans_pcie_txq_disable,
Emmanuel Grumbach4beaf6c2012-05-29 11:29:10 +03002380 .txq_enable = iwl_trans_pcie_txq_enable,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07002381
Emmanuel Grumbach87e56662011-08-25 23:10:50 -07002382 .dbgfs_register = iwl_trans_pcie_dbgfs_register,
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07002383
Emmanuel Grumbach990aa6d2012-11-14 12:39:52 +02002384 .wait_tx_queue_empty = iwl_trans_pcie_wait_txq_empty,
Emmanuel Grumbache0b8d4052015-01-20 17:02:40 +02002385 .freeze_txq_timer = iwl_trans_pcie_freeze_txq_timer,
Emmanuel Grumbach5f178cd2011-08-25 23:11:29 -07002386
Emmanuel Grumbach03905492012-01-03 13:48:07 +02002387 .write8 = iwl_trans_pcie_write8,
2388 .write32 = iwl_trans_pcie_write32,
2389 .read32 = iwl_trans_pcie_read32,
Emmanuel Grumbach6a06b6c2012-12-02 13:07:30 +02002390 .read_prph = iwl_trans_pcie_read_prph,
2391 .write_prph = iwl_trans_pcie_write_prph,
Emmanuel Grumbach4fd442d2012-12-24 14:27:11 +02002392 .read_mem = iwl_trans_pcie_read_mem,
2393 .write_mem = iwl_trans_pcie_write_mem,
Meenakshi Venkataramanc6f600f2012-03-08 11:29:12 -08002394 .configure = iwl_trans_pcie_configure,
Don Fry47107e82012-03-15 13:27:06 -07002395 .set_pmi = iwl_trans_pcie_set_pmi,
Emmanuel Grumbach7a65d172012-12-24 15:01:24 +02002396 .grab_nic_access = iwl_trans_pcie_grab_nic_access,
Lilach Edelsteine139dc42013-01-13 13:31:10 +02002397 .release_nic_access = iwl_trans_pcie_release_nic_access,
2398 .set_bits_mask = iwl_trans_pcie_set_bits_mask,
Johannes Berg4d075002014-04-24 10:41:31 +02002399
Eliad Peller7616f332014-11-20 17:33:43 +02002400 .ref = iwl_trans_pcie_ref,
2401 .unref = iwl_trans_pcie_unref,
2402
Johannes Berg4d075002014-04-24 10:41:31 +02002403 .dump_data = iwl_trans_pcie_dump_data,
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07002404};
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002405
Emmanuel Grumbach87ce05a2012-03-26 09:03:18 -07002406struct iwl_trans *iwl_trans_pcie_alloc(struct pci_dev *pdev,
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -07002407 const struct pci_device_id *ent,
2408 const struct iwl_cfg *cfg)
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002409{
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002410 struct iwl_trans_pcie *trans_pcie;
2411 struct iwl_trans *trans;
2412 u16 pci_cmd;
2413 int err;
2414
2415 trans = kzalloc(sizeof(struct iwl_trans) +
Johannes Berg20d3b642012-05-16 22:54:29 +02002416 sizeof(struct iwl_trans_pcie), GFP_KERNEL);
Luciano Coelho6965a352013-08-10 16:35:45 +03002417 if (!trans) {
2418 err = -ENOMEM;
2419 goto out;
2420 }
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002421
2422 trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
2423
2424 trans->ops = &trans_ops_pcie;
Emmanuel Grumbach035f7ff2012-03-26 08:57:01 -07002425 trans->cfg = cfg;
Johannes Berg2bfb5092012-12-27 21:43:48 +01002426 trans_lockdep_init(trans);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002427 trans_pcie->trans = trans;
Johannes Berg7b114882012-02-05 13:55:11 -08002428 spin_lock_init(&trans_pcie->irq_lock);
Lilach Edelsteine56b04e2013-01-16 11:34:49 +02002429 spin_lock_init(&trans_pcie->reg_lock);
Johannes Bergdad33ec2015-01-19 21:09:09 +01002430 spin_lock_init(&trans_pcie->ref_lock);
Johannes Berg13df1aa2012-03-06 13:31:00 -08002431 init_waitqueue_head(&trans_pcie->ucode_write_waitq);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002432
Johannes Bergd819c6c2013-09-30 11:02:46 +02002433 err = pci_enable_device(pdev);
2434 if (err)
2435 goto out_no_pci;
2436
Emmanuel Grumbachf2532b02013-07-02 15:47:29 +03002437 if (!cfg->base_params->pcie_l1_allowed) {
2438 /*
2439 * W/A - seems to solve weird behavior. We need to remove this
2440 * if we don't want to stay in L1 all the time. This wastes a
2441 * lot of power.
2442 */
2443 pci_disable_link_state(pdev, PCIE_LINK_STATE_L0S |
2444 PCIE_LINK_STATE_L1 |
2445 PCIE_LINK_STATE_CLKPM);
2446 }
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002447
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002448 pci_set_master(pdev);
2449
2450 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(36));
2451 if (!err)
2452 err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(36));
2453 if (err) {
2454 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
2455 if (!err)
2456 err = pci_set_consistent_dma_mask(pdev,
Johannes Berg20d3b642012-05-16 22:54:29 +02002457 DMA_BIT_MASK(32));
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002458 /* both attempts failed: */
2459 if (err) {
Joe Perches6a4b09f2012-10-28 01:05:47 -07002460 dev_err(&pdev->dev, "No suitable DMA available\n");
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002461 goto out_pci_disable_device;
2462 }
2463 }
2464
2465 err = pci_request_regions(pdev, DRV_NAME);
2466 if (err) {
Joe Perches6a4b09f2012-10-28 01:05:47 -07002467 dev_err(&pdev->dev, "pci_request_regions failed\n");
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002468 goto out_pci_disable_device;
2469 }
2470
Stanislaw Gruszka05f5b972012-03-07 09:52:26 -08002471 trans_pcie->hw_base = pci_ioremap_bar(pdev, 0);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002472 if (!trans_pcie->hw_base) {
Joe Perches6a4b09f2012-10-28 01:05:47 -07002473 dev_err(&pdev->dev, "pci_ioremap_bar failed\n");
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002474 err = -ENODEV;
2475 goto out_pci_release_regions;
2476 }
2477
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002478 /* We disable the RETRY_TIMEOUT register (0x41) to keep
2479 * PCI Tx retries from interfering with C3 CPU state */
2480 pci_write_config_byte(pdev, PCI_CFG_RETRY_TIMEOUT, 0x00);
2481
Emmanuel Grumbach83f7a852014-04-13 16:03:11 +03002482 trans->dev = &pdev->dev;
2483 trans_pcie->pci_dev = pdev;
2484 iwl_disable_interrupts(trans);
2485
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002486 err = pci_enable_msi(pdev);
Emmanuel Grumbach9f904b32012-11-13 13:35:43 +02002487 if (err) {
Joe Perches6a4b09f2012-10-28 01:05:47 -07002488 dev_err(&pdev->dev, "pci_enable_msi failed(0X%x)\n", err);
Emmanuel Grumbach9f904b32012-11-13 13:35:43 +02002489 /* enable rfkill interrupt: hw bug w/a */
2490 pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd);
2491 if (pci_cmd & PCI_COMMAND_INTX_DISABLE) {
2492 pci_cmd &= ~PCI_COMMAND_INTX_DISABLE;
2493 pci_write_config_word(pdev, PCI_COMMAND, pci_cmd);
2494 }
2495 }
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002496
Emmanuel Grumbach08079a492012-01-09 16:23:00 +02002497 trans->hw_rev = iwl_read32(trans, CSR_HW_REV);
Liad Kaufmanb513ee72014-06-01 17:21:33 +03002498 /*
2499 * In the 8000 HW family the format of the 4 bytes of CSR_HW_REV have
2500 * changed, and now the revision step also includes bit 0-1 (no more
2501 * "dash" value). To keep hw_rev backwards compatible - we'll store it
2502 * in the old format.
2503 */
Eran Harary7a42baa2015-02-25 14:24:51 +02002504 if (trans->cfg->device_family == IWL_DEVICE_FAMILY_8000) {
2505 unsigned long flags;
2506 int ret;
2507
Liad Kaufmanb513ee72014-06-01 17:21:33 +03002508 trans->hw_rev = (trans->hw_rev & 0xfff0) |
Liad Kaufman1fc0e222014-09-17 13:28:50 +03002509 (CSR_HW_REV_STEP(trans->hw_rev << 2) << 2);
Liad Kaufmanb513ee72014-06-01 17:21:33 +03002510
Eran Harary7a42baa2015-02-25 14:24:51 +02002511 /*
2512 * in-order to recognize C step driver should read chip version
2513 * id located at the AUX bus MISC address space.
2514 */
2515 iwl_set_bit(trans, CSR_GP_CNTRL,
2516 CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
2517 udelay(2);
2518
2519 ret = iwl_poll_bit(trans, CSR_GP_CNTRL,
2520 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
2521 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
2522 25000);
2523 if (ret < 0) {
2524 IWL_DEBUG_INFO(trans, "Failed to wake up the nic\n");
2525 goto out_pci_disable_msi;
2526 }
2527
2528 if (iwl_trans_grab_nic_access(trans, false, &flags)) {
2529 u32 hw_step;
2530
2531 hw_step = __iwl_read_prph(trans, WFPM_CTRL_REG);
2532 hw_step |= ENABLE_WFPM;
2533 __iwl_write_prph(trans, WFPM_CTRL_REG, hw_step);
2534 hw_step = __iwl_read_prph(trans, AUX_MISC_REG);
2535 hw_step = (hw_step >> HW_STEP_LOCATION_BITS) & 0xF;
2536 if (hw_step == 0x3)
2537 trans->hw_rev = (trans->hw_rev & 0xFFFFFFF3) |
2538 (SILICON_C_STEP << 2);
2539 iwl_trans_release_nic_access(trans, &flags);
2540 }
2541 }
2542
Emmanuel Grumbach99673ee2012-01-08 21:19:45 +02002543 trans->hw_id = (pdev->device << 16) + pdev->subsystem_device;
Emmanuel Grumbach9ca85962012-01-08 21:19:45 +02002544 snprintf(trans->hw_id_str, sizeof(trans->hw_id_str),
2545 "PCI ID: 0x%04X:0x%04X", pdev->device, pdev->subsystem_device);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002546
Meenakshi Venkataraman69a10b22012-03-10 13:00:09 -08002547 /* Initialize the wait queue for commands */
Emmanuel Grumbachf946b522012-10-25 17:25:52 +02002548 init_waitqueue_head(&trans_pcie->wait_command_queue);
Meenakshi Venkataraman69a10b22012-03-10 13:00:09 -08002549
Johannes Berg3ec45882012-07-12 13:56:28 +02002550 snprintf(trans->dev_cmd_pool_name, sizeof(trans->dev_cmd_pool_name),
2551 "iwl_cmd_pool:%s", dev_name(trans->dev));
Emmanuel Grumbach59c647b2012-05-24 19:24:34 +03002552
2553 trans->dev_cmd_headroom = 0;
2554 trans->dev_cmd_pool =
Johannes Berg3ec45882012-07-12 13:56:28 +02002555 kmem_cache_create(trans->dev_cmd_pool_name,
Emmanuel Grumbach59c647b2012-05-24 19:24:34 +03002556 sizeof(struct iwl_device_cmd)
2557 + trans->dev_cmd_headroom,
2558 sizeof(void *),
2559 SLAB_HWCACHE_ALIGN,
2560 NULL);
2561
Luciano Coelho6965a352013-08-10 16:35:45 +03002562 if (!trans->dev_cmd_pool) {
2563 err = -ENOMEM;
Emmanuel Grumbach59c647b2012-05-24 19:24:34 +03002564 goto out_pci_disable_msi;
Luciano Coelho6965a352013-08-10 16:35:45 +03002565 }
Emmanuel Grumbach59c647b2012-05-24 19:24:34 +03002566
Johannes Berga8b691e2012-12-27 23:08:06 +01002567 if (iwl_pcie_alloc_ict(trans))
2568 goto out_free_cmd_pool;
2569
Emmanuel Grumbach85bf9da2013-12-09 11:48:30 +02002570 err = request_threaded_irq(pdev->irq, iwl_pcie_isr,
Luciano Coelho6965a352013-08-10 16:35:45 +03002571 iwl_pcie_irq_handler,
2572 IRQF_SHARED, DRV_NAME, trans);
2573 if (err) {
Johannes Berga8b691e2012-12-27 23:08:06 +01002574 IWL_ERR(trans, "Error allocating IRQ %d\n", pdev->irq);
2575 goto out_free_ict;
2576 }
2577
Emmanuel Grumbach83f7a852014-04-13 16:03:11 +03002578 trans_pcie->inta_mask = CSR_INI_SET_MASK;
Eliad Peller67359432014-12-09 15:23:54 +02002579 trans->d0i3_mode = IWL_D0I3_MODE_ON_SUSPEND;
Emmanuel Grumbach83f7a852014-04-13 16:03:11 +03002580
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002581 return trans;
2582
Johannes Berga8b691e2012-12-27 23:08:06 +01002583out_free_ict:
2584 iwl_pcie_free_ict(trans);
2585out_free_cmd_pool:
2586 kmem_cache_destroy(trans->dev_cmd_pool);
Emmanuel Grumbach59c647b2012-05-24 19:24:34 +03002587out_pci_disable_msi:
2588 pci_disable_msi(pdev);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002589out_pci_release_regions:
2590 pci_release_regions(pdev);
2591out_pci_disable_device:
2592 pci_disable_device(pdev);
2593out_no_pci:
2594 kfree(trans);
Luciano Coelho6965a352013-08-10 16:35:45 +03002595out:
2596 return ERR_PTR(err);
Emmanuel Grumbacha42a1842012-02-02 14:33:08 -08002597}