blob: 0d984ca925bee0a83f790ec9d041672cbfe4871a [file] [log] [blame]
Joerg Roedel8d283c32008-06-26 21:27:38 +02001/*
Joerg Roedel5d0d7152010-10-13 11:13:21 +02002 * Copyright (C) 2007-2010 Advanced Micro Devices, Inc.
Joerg Roedel8d283c32008-06-26 21:27:38 +02003 * Author: Joerg Roedel <joerg.roedel@amd.com>
4 * Leo Duran <leo.duran@amd.com>
5 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License version 2 as published
8 * by the Free Software Foundation.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
18 */
19
H. Peter Anvin1965aae2008-10-22 22:26:29 -070020#ifndef _ASM_X86_AMD_IOMMU_TYPES_H
21#define _ASM_X86_AMD_IOMMU_TYPES_H
Joerg Roedel8d283c32008-06-26 21:27:38 +020022
23#include <linux/types.h>
Joerg Roedel5d214fe2010-02-08 14:44:49 +010024#include <linux/mutex.h>
Joerg Roedel8d283c32008-06-26 21:27:38 +020025#include <linux/list.h>
26#include <linux/spinlock.h>
27
28/*
Joerg Roedelbb527772009-11-20 14:31:51 +010029 * Maximum number of IOMMUs supported
30 */
31#define MAX_IOMMUS 32
32
33/*
Joerg Roedel8d283c32008-06-26 21:27:38 +020034 * some size calculation constants
35 */
Joerg Roedel83f5aac2008-07-11 17:14:34 +020036#define DEV_TABLE_ENTRY_SIZE 32
Joerg Roedel8d283c32008-06-26 21:27:38 +020037#define ALIAS_TABLE_ENTRY_SIZE 2
38#define RLOOKUP_TABLE_ENTRY_SIZE (sizeof(void *))
39
Joerg Roedel8d283c32008-06-26 21:27:38 +020040/* Length of the MMIO region for the AMD IOMMU */
41#define MMIO_REGION_LENGTH 0x4000
42
43/* Capability offsets used by the driver */
44#define MMIO_CAP_HDR_OFFSET 0x00
45#define MMIO_RANGE_OFFSET 0x0c
Joerg Roedela80dc3e2008-09-11 16:51:41 +020046#define MMIO_MISC_OFFSET 0x10
Joerg Roedel8d283c32008-06-26 21:27:38 +020047
48/* Masks, shifts and macros to parse the device range capability */
49#define MMIO_RANGE_LD_MASK 0xff000000
50#define MMIO_RANGE_FD_MASK 0x00ff0000
51#define MMIO_RANGE_BUS_MASK 0x0000ff00
52#define MMIO_RANGE_LD_SHIFT 24
53#define MMIO_RANGE_FD_SHIFT 16
54#define MMIO_RANGE_BUS_SHIFT 8
55#define MMIO_GET_LD(x) (((x) & MMIO_RANGE_LD_MASK) >> MMIO_RANGE_LD_SHIFT)
56#define MMIO_GET_FD(x) (((x) & MMIO_RANGE_FD_MASK) >> MMIO_RANGE_FD_SHIFT)
57#define MMIO_GET_BUS(x) (((x) & MMIO_RANGE_BUS_MASK) >> MMIO_RANGE_BUS_SHIFT)
Joerg Roedela80dc3e2008-09-11 16:51:41 +020058#define MMIO_MSI_NUM(x) ((x) & 0x1f)
Joerg Roedel8d283c32008-06-26 21:27:38 +020059
60/* Flag masks for the AMD IOMMU exclusion range */
61#define MMIO_EXCL_ENABLE_MASK 0x01ULL
62#define MMIO_EXCL_ALLOW_MASK 0x02ULL
63
64/* Used offsets into the MMIO space */
65#define MMIO_DEV_TABLE_OFFSET 0x0000
66#define MMIO_CMD_BUF_OFFSET 0x0008
67#define MMIO_EVT_BUF_OFFSET 0x0010
68#define MMIO_CONTROL_OFFSET 0x0018
69#define MMIO_EXCL_BASE_OFFSET 0x0020
70#define MMIO_EXCL_LIMIT_OFFSET 0x0028
Joerg Roedeld99ddec2011-04-11 11:03:18 +020071#define MMIO_EXT_FEATURES 0x0030
Joerg Roedel8d283c32008-06-26 21:27:38 +020072#define MMIO_CMD_HEAD_OFFSET 0x2000
73#define MMIO_CMD_TAIL_OFFSET 0x2008
74#define MMIO_EVT_HEAD_OFFSET 0x2010
75#define MMIO_EVT_TAIL_OFFSET 0x2018
76#define MMIO_STATUS_OFFSET 0x2020
77
Joerg Roedeld99ddec2011-04-11 11:03:18 +020078
79/* Extended Feature Bits */
80#define FEATURE_PREFETCH (1ULL<<0)
81#define FEATURE_PPR (1ULL<<1)
82#define FEATURE_X2APIC (1ULL<<2)
83#define FEATURE_NX (1ULL<<3)
84#define FEATURE_GT (1ULL<<4)
85#define FEATURE_IA (1ULL<<6)
86#define FEATURE_GA (1ULL<<7)
87#define FEATURE_HE (1ULL<<8)
88#define FEATURE_PC (1ULL<<9)
89
Joerg Roedel62f71ab2011-11-10 14:41:57 +010090#define FEATURE_PASID_SHIFT 32
91#define FEATURE_PASID_MASK (0x1fULL << FEATURE_PASID_SHIFT)
92
Joerg Roedel519c31b2008-08-14 19:55:15 +020093/* MMIO status bits */
94#define MMIO_STATUS_COM_WAIT_INT_MASK 0x04
95
Joerg Roedel90008ee2008-09-09 16:41:05 +020096/* event logging constants */
97#define EVENT_ENTRY_SIZE 0x10
98#define EVENT_TYPE_SHIFT 28
99#define EVENT_TYPE_MASK 0xf
100#define EVENT_TYPE_ILL_DEV 0x1
101#define EVENT_TYPE_IO_FAULT 0x2
102#define EVENT_TYPE_DEV_TAB_ERR 0x3
103#define EVENT_TYPE_PAGE_TAB_ERR 0x4
104#define EVENT_TYPE_ILL_CMD 0x5
105#define EVENT_TYPE_CMD_HARD_ERR 0x6
106#define EVENT_TYPE_IOTLB_INV_TO 0x7
107#define EVENT_TYPE_INV_DEV_REQ 0x8
108#define EVENT_DEVID_MASK 0xffff
109#define EVENT_DEVID_SHIFT 0
110#define EVENT_DOMID_MASK 0xffff
111#define EVENT_DOMID_SHIFT 0
112#define EVENT_FLAGS_MASK 0xfff
113#define EVENT_FLAGS_SHIFT 0x10
114
Joerg Roedel8d283c32008-06-26 21:27:38 +0200115/* feature control bits */
116#define CONTROL_IOMMU_EN 0x00ULL
117#define CONTROL_HT_TUN_EN 0x01ULL
118#define CONTROL_EVT_LOG_EN 0x02ULL
119#define CONTROL_EVT_INT_EN 0x03ULL
120#define CONTROL_COMWAIT_EN 0x04ULL
121#define CONTROL_PASSPW_EN 0x08ULL
122#define CONTROL_RESPASSPW_EN 0x09ULL
123#define CONTROL_COHERENT_EN 0x0aULL
124#define CONTROL_ISOC_EN 0x0bULL
125#define CONTROL_CMDBUF_EN 0x0cULL
126#define CONTROL_PPFLOG_EN 0x0dULL
127#define CONTROL_PPFINT_EN 0x0eULL
128
129/* command specific defines */
130#define CMD_COMPL_WAIT 0x01
131#define CMD_INV_DEV_ENTRY 0x02
Joerg Roedelcb41ed82011-04-05 11:00:53 +0200132#define CMD_INV_IOMMU_PAGES 0x03
133#define CMD_INV_IOTLB_PAGES 0x04
Joerg Roedel58fc7f12011-04-11 11:13:24 +0200134#define CMD_INV_ALL 0x08
Joerg Roedel8d283c32008-06-26 21:27:38 +0200135
136#define CMD_COMPL_WAIT_STORE_MASK 0x01
Joerg Roedel519c31b2008-08-14 19:55:15 +0200137#define CMD_COMPL_WAIT_INT_MASK 0x02
Joerg Roedel8d283c32008-06-26 21:27:38 +0200138#define CMD_INV_IOMMU_PAGES_SIZE_MASK 0x01
139#define CMD_INV_IOMMU_PAGES_PDE_MASK 0x02
140
Joerg Roedel999ba412008-07-03 19:35:08 +0200141#define CMD_INV_IOMMU_ALL_PAGES_ADDRESS 0x7fffffffffffffffULL
142
Joerg Roedel8d283c32008-06-26 21:27:38 +0200143/* macros and definitions for device table entries */
144#define DEV_ENTRY_VALID 0x00
145#define DEV_ENTRY_TRANSLATION 0x01
146#define DEV_ENTRY_IR 0x3d
147#define DEV_ENTRY_IW 0x3e
Joerg Roedel9f5f5fb2008-08-14 19:55:16 +0200148#define DEV_ENTRY_NO_PAGE_FAULT 0x62
Joerg Roedel8d283c32008-06-26 21:27:38 +0200149#define DEV_ENTRY_EX 0x67
150#define DEV_ENTRY_SYSMGT1 0x68
151#define DEV_ENTRY_SYSMGT2 0x69
152#define DEV_ENTRY_INIT_PASS 0xb8
153#define DEV_ENTRY_EINT_PASS 0xb9
154#define DEV_ENTRY_NMI_PASS 0xba
155#define DEV_ENTRY_LINT0_PASS 0xbe
156#define DEV_ENTRY_LINT1_PASS 0xbf
Joerg Roedel38ddf412008-09-11 10:38:32 +0200157#define DEV_ENTRY_MODE_MASK 0x07
158#define DEV_ENTRY_MODE_SHIFT 0x09
Joerg Roedel8d283c32008-06-26 21:27:38 +0200159
160/* constants to configure the command buffer */
161#define CMD_BUFFER_SIZE 8192
Chris Wright549c90d2010-04-02 18:27:53 -0700162#define CMD_BUFFER_UNINITIALIZED 1
Joerg Roedel8d283c32008-06-26 21:27:38 +0200163#define CMD_BUFFER_ENTRIES 512
164#define MMIO_CMD_SIZE_SHIFT 56
165#define MMIO_CMD_SIZE_512 (0x9ULL << MMIO_CMD_SIZE_SHIFT)
166
Joerg Roedel335503e2008-09-05 14:29:07 +0200167/* constants for event buffer handling */
168#define EVT_BUFFER_SIZE 8192 /* 512 entries */
169#define EVT_LEN_MASK (0x9ULL << 56)
170
Joerg Roedel0feae532009-08-26 15:26:30 +0200171#define PAGE_MODE_NONE 0x00
Joerg Roedel8d283c32008-06-26 21:27:38 +0200172#define PAGE_MODE_1_LEVEL 0x01
173#define PAGE_MODE_2_LEVEL 0x02
174#define PAGE_MODE_3_LEVEL 0x03
Joerg Roedel9355a082009-09-02 14:24:08 +0200175#define PAGE_MODE_4_LEVEL 0x04
176#define PAGE_MODE_5_LEVEL 0x05
177#define PAGE_MODE_6_LEVEL 0x06
Joerg Roedel8d283c32008-06-26 21:27:38 +0200178
Joerg Roedel9355a082009-09-02 14:24:08 +0200179#define PM_LEVEL_SHIFT(x) (12 + ((x) * 9))
180#define PM_LEVEL_SIZE(x) (((x) < 6) ? \
181 ((1ULL << PM_LEVEL_SHIFT((x))) - 1): \
182 (0xffffffffffffffffULL))
183#define PM_LEVEL_INDEX(x, a) (((a) >> PM_LEVEL_SHIFT((x))) & 0x1ffULL)
Joerg Roedel50020fb2009-09-02 15:38:40 +0200184#define PM_LEVEL_ENC(x) (((x) << 9) & 0xe00ULL)
185#define PM_LEVEL_PDE(x, a) ((a) | PM_LEVEL_ENC((x)) | \
186 IOMMU_PTE_P | IOMMU_PTE_IR | IOMMU_PTE_IW)
Joerg Roedela6b256b2009-09-03 12:21:31 +0200187#define PM_PTE_LEVEL(pte) (((pte) >> 9) & 0x7ULL)
Joerg Roedel8d283c32008-06-26 21:27:38 +0200188
Joerg Roedelabdc5eb2009-09-03 11:33:51 +0200189#define PM_MAP_4k 0
190#define PM_ADDR_MASK 0x000ffffffffff000ULL
191#define PM_MAP_MASK(lvl) (PM_ADDR_MASK & \
192 (~((1ULL << (12 + ((lvl) * 9))) - 1)))
193#define PM_ALIGNED(lvl, addr) ((PM_MAP_MASK(lvl) & (addr)) == (addr))
Joerg Roedel8d283c32008-06-26 21:27:38 +0200194
Joerg Roedelcbb9d722010-01-15 14:41:15 +0100195/*
196 * Returns the page table level to use for a given page size
197 * Pagesize is expected to be a power-of-two
198 */
199#define PAGE_SIZE_LEVEL(pagesize) \
200 ((__ffs(pagesize) - 12) / 9)
201/*
202 * Returns the number of ptes to use for a given page size
203 * Pagesize is expected to be a power-of-two
204 */
205#define PAGE_SIZE_PTE_COUNT(pagesize) \
206 (1ULL << ((__ffs(pagesize) - 12) % 9))
207
208/*
209 * Aligns a given io-virtual address to a given page size
210 * Pagesize is expected to be a power-of-two
211 */
212#define PAGE_SIZE_ALIGN(address, pagesize) \
213 ((address) & ~((pagesize) - 1))
214/*
215 * Creates an IOMMU PTE for an address an a given pagesize
216 * The PTE has no permission bits set
217 * Pagesize is expected to be a power-of-two larger than 4096
218 */
219#define PAGE_SIZE_PTE(address, pagesize) \
220 (((address) | ((pagesize) - 1)) & \
221 (~(pagesize >> 1)) & PM_ADDR_MASK)
222
Joerg Roedel24cd7722010-01-19 17:27:39 +0100223/*
224 * Takes a PTE value with mode=0x07 and returns the page size it maps
225 */
226#define PTE_PAGE_SIZE(pte) \
227 (1ULL << (1 + ffz(((pte) | 0xfffULL))))
228
Joerg Roedel8d283c32008-06-26 21:27:38 +0200229#define IOMMU_PTE_P (1ULL << 0)
Joerg Roedel38ddf412008-09-11 10:38:32 +0200230#define IOMMU_PTE_TV (1ULL << 1)
Joerg Roedel8d283c32008-06-26 21:27:38 +0200231#define IOMMU_PTE_U (1ULL << 59)
232#define IOMMU_PTE_FC (1ULL << 60)
233#define IOMMU_PTE_IR (1ULL << 61)
234#define IOMMU_PTE_IW (1ULL << 62)
235
Joerg Roedelee6c2862011-11-09 12:06:03 +0100236#define DTE_FLAG_IOTLB (0x01UL << 32)
Joerg Roedelfd7b5532011-04-05 15:31:08 +0200237
Joerg Roedel8d283c32008-06-26 21:27:38 +0200238#define IOMMU_PAGE_MASK (((1ULL << 52) - 1) & ~0xfffULL)
239#define IOMMU_PTE_PRESENT(pte) ((pte) & IOMMU_PTE_P)
240#define IOMMU_PTE_PAGE(pte) (phys_to_virt((pte) & IOMMU_PAGE_MASK))
241#define IOMMU_PTE_MODE(pte) (((pte) >> 9) & 0x07)
242
243#define IOMMU_PROT_MASK 0x03
244#define IOMMU_PROT_IR 0x01
245#define IOMMU_PROT_IW 0x02
246
247/* IOMMU capabilities */
248#define IOMMU_CAP_IOTLB 24
249#define IOMMU_CAP_NPCACHE 26
Joerg Roedeld99ddec2011-04-11 11:03:18 +0200250#define IOMMU_CAP_EFR 27
Joerg Roedel8d283c32008-06-26 21:27:38 +0200251
252#define MAX_DOMAIN_ID 65536
253
Joerg Roedel90008ee2008-09-09 16:41:05 +0200254/* FIXME: move this macro to <linux/pci.h> */
255#define PCI_BUS(x) (((x) >> 8) & 0xff)
256
Joerg Roedel9fdb19d2008-12-02 17:46:25 +0100257/* Protection domain flags */
258#define PD_DMA_OPS_MASK (1UL << 0) /* domain used for dma_ops */
Joerg Roedele2dc14a2008-12-10 18:48:59 +0100259#define PD_DEFAULT_MASK (1UL << 1) /* domain is a default dma_ops
260 domain for an IOMMU */
Joerg Roedel0feae532009-08-26 15:26:30 +0200261#define PD_PASSTHROUGH_MASK (1UL << 2) /* domain has no page
262 translation */
263
Joerg Roedelfefda112009-05-20 12:21:42 +0200264extern bool amd_iommu_dump;
265#define DUMP_printk(format, arg...) \
266 do { \
267 if (amd_iommu_dump) \
Joerg Roedel4c6f40d2009-09-01 16:43:58 +0200268 printk(KERN_INFO "AMD-Vi: " format, ## arg); \
Joerg Roedelfefda112009-05-20 12:21:42 +0200269 } while(0);
Joerg Roedel9fdb19d2008-12-02 17:46:25 +0100270
Joerg Roedel318afd42009-11-23 18:32:38 +0100271/* global flag if IOMMUs cache non-present entries */
272extern bool amd_iommu_np_cache;
Joerg Roedel60f723b2011-04-05 12:50:24 +0200273/* Only true if all IOMMUs support device IOTLBs */
274extern bool amd_iommu_iotlb_sup;
Joerg Roedel318afd42009-11-23 18:32:38 +0100275
Joerg Roedel56947032008-07-11 17:14:20 +0200276/*
Joerg Roedel3bd22172009-05-04 15:06:20 +0200277 * Make iterating over all IOMMUs easier
278 */
279#define for_each_iommu(iommu) \
280 list_for_each_entry((iommu), &amd_iommu_list, list)
281#define for_each_iommu_safe(iommu, next) \
282 list_for_each_entry_safe((iommu), (next), &amd_iommu_list, list)
283
Joerg Roedel384de722009-05-15 12:30:05 +0200284#define APERTURE_RANGE_SHIFT 27 /* 128 MB */
285#define APERTURE_RANGE_SIZE (1ULL << APERTURE_RANGE_SHIFT)
286#define APERTURE_RANGE_PAGES (APERTURE_RANGE_SIZE >> PAGE_SHIFT)
287#define APERTURE_MAX_RANGES 32 /* allows 4GB of DMA address space */
288#define APERTURE_RANGE_INDEX(a) ((a) >> APERTURE_RANGE_SHIFT)
289#define APERTURE_PAGE_INDEX(a) (((a) >> 21) & 0x3fULL)
Joerg Roedel8d283c32008-06-26 21:27:38 +0200290
Joerg Roedel56947032008-07-11 17:14:20 +0200291/*
292 * This structure contains generic data for IOMMU protection domains
293 * independent of their use.
294 */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200295struct protection_domain {
Joerg Roedelaeb26f52009-11-20 16:44:01 +0100296 struct list_head list; /* for list of all protection domains */
Joerg Roedel7c392cb2009-11-26 11:13:32 +0100297 struct list_head dev_list; /* List of all devices in this domain */
Joerg Roedel9fdb19d2008-12-02 17:46:25 +0100298 spinlock_t lock; /* mostly used to lock the page table*/
Joerg Roedel5d214fe2010-02-08 14:44:49 +0100299 struct mutex api_lock; /* protect page tables in the iommu-api path */
Joerg Roedel9fdb19d2008-12-02 17:46:25 +0100300 u16 id; /* the domain id written to the device table */
301 int mode; /* paging mode (0-6 levels) */
302 u64 *pt_root; /* page table root pointer */
303 unsigned long flags; /* flags to find out type of domain */
Joerg Roedel04bfdd82009-09-02 16:00:23 +0200304 bool updated; /* complete domain flush required */
Joerg Roedel863c74e2008-12-02 17:56:36 +0100305 unsigned dev_cnt; /* devices assigned to this domain */
Joerg Roedelc4596112009-11-20 14:57:32 +0100306 unsigned dev_iommu[MAX_IOMMUS]; /* per-IOMMU reference count */
Joerg Roedel9fdb19d2008-12-02 17:46:25 +0100307 void *priv; /* private data */
Joerg Roedelc4596112009-11-20 14:57:32 +0100308
Joerg Roedel8d283c32008-06-26 21:27:38 +0200309};
310
Joerg Roedel56947032008-07-11 17:14:20 +0200311/*
Joerg Roedel657cbb62009-11-23 15:26:46 +0100312 * This struct contains device specific data for the IOMMU
313 */
314struct iommu_dev_data {
Joerg Roedel7c392cb2009-11-26 11:13:32 +0100315 struct list_head list; /* For domain->dev_list */
Joerg Roedel8fa5f802011-06-09 12:24:45 +0200316 struct list_head dev_data_list; /* For global dev_data_list */
Joerg Roedel71f77582011-06-09 19:03:15 +0200317 struct iommu_dev_data *alias_data;/* The alias dev_data */
Joerg Roedel657cbb62009-11-23 15:26:46 +0100318 struct protection_domain *domain; /* Domain the device is bound to */
Joerg Roedel24100052009-11-25 15:59:57 +0100319 atomic_t bind; /* Domain attach reverent count */
Joerg Roedelf62dda62011-06-09 12:55:35 +0200320 u16 devid; /* PCI Device ID */
Joerg Roedelea61cdd2011-06-09 12:56:30 +0200321 struct {
322 bool enabled;
323 int qdep;
324 } ats; /* ATS state */
Joerg Roedel657cbb62009-11-23 15:26:46 +0100325};
326
327/*
Joerg Roedelc3239562009-05-12 10:56:44 +0200328 * For dynamic growth the aperture size is split into ranges of 128MB of
329 * DMA address space each. This struct represents one such range.
330 */
331struct aperture_range {
332
333 /* address allocation bitmap */
334 unsigned long *bitmap;
335
336 /*
337 * Array of PTE pages for the aperture. In this array we save all the
338 * leaf pages of the domain page table used for the aperture. This way
339 * we don't need to walk the page table to find a specific PTE. We can
340 * just calculate its address in constant time.
341 */
342 u64 *pte_pages[64];
Joerg Roedel384de722009-05-15 12:30:05 +0200343
344 unsigned long offset;
Joerg Roedelc3239562009-05-12 10:56:44 +0200345};
346
347/*
Joerg Roedel56947032008-07-11 17:14:20 +0200348 * Data container for a dma_ops specific protection domain
349 */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200350struct dma_ops_domain {
351 struct list_head list;
Joerg Roedel56947032008-07-11 17:14:20 +0200352
353 /* generic protection domain information */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200354 struct protection_domain domain;
Joerg Roedel56947032008-07-11 17:14:20 +0200355
356 /* size of the aperture for the mappings */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200357 unsigned long aperture_size;
Joerg Roedel56947032008-07-11 17:14:20 +0200358
359 /* address we start to search for free addresses */
Joerg Roedel803b8cb2009-05-18 15:32:48 +0200360 unsigned long next_address;
Joerg Roedel56947032008-07-11 17:14:20 +0200361
Joerg Roedelc3239562009-05-12 10:56:44 +0200362 /* address space relevant data */
Joerg Roedel384de722009-05-15 12:30:05 +0200363 struct aperture_range *aperture[APERTURE_MAX_RANGES];
Joerg Roedel1c655772008-09-04 18:40:05 +0200364
365 /* This will be set to true when TLB needs to be flushed */
366 bool need_flush;
Joerg Roedelbd60b732008-09-11 10:24:48 +0200367
368 /*
369 * if this is a preallocated domain, keep the device for which it was
370 * preallocated in this variable
371 */
372 u16 target_dev;
Joerg Roedel8d283c32008-06-26 21:27:38 +0200373};
374
Joerg Roedel56947032008-07-11 17:14:20 +0200375/*
376 * Structure where we save information about one hardware AMD IOMMU in the
377 * system.
378 */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200379struct amd_iommu {
380 struct list_head list;
Joerg Roedel56947032008-07-11 17:14:20 +0200381
Joerg Roedelbb527772009-11-20 14:31:51 +0100382 /* Index within the IOMMU array */
383 int index;
384
Joerg Roedel56947032008-07-11 17:14:20 +0200385 /* locks the accesses to the hardware */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200386 spinlock_t lock;
387
Joerg Roedel3eaf28a2008-09-08 15:55:10 +0200388 /* Pointer to PCI device of this IOMMU */
389 struct pci_dev *dev;
390
Joerg Roedel56947032008-07-11 17:14:20 +0200391 /* physical address of MMIO space */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200392 u64 mmio_phys;
Joerg Roedel56947032008-07-11 17:14:20 +0200393 /* virtual address of MMIO space */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200394 u8 *mmio_base;
Joerg Roedel56947032008-07-11 17:14:20 +0200395
396 /* capabilities of that IOMMU read from ACPI */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200397 u32 cap;
Joerg Roedel56947032008-07-11 17:14:20 +0200398
Joerg Roedele9bf5192010-09-20 14:33:07 +0200399 /* flags read from acpi table */
400 u8 acpi_flags;
401
Joerg Roedeld99ddec2011-04-11 11:03:18 +0200402 /* Extended features */
403 u64 features;
404
Richard Kennedyeac9fbc2008-11-24 13:53:24 +0000405 /*
406 * Capability pointer. There could be more than one IOMMU per PCI
407 * device function if there are more than one AMD IOMMU capability
408 * pointers.
409 */
410 u16 cap_ptr;
411
Joerg Roedelee893c22008-09-08 14:48:04 +0200412 /* pci domain of this IOMMU */
413 u16 pci_seg;
414
Joerg Roedel56947032008-07-11 17:14:20 +0200415 /* first device this IOMMU handles. read from PCI */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200416 u16 first_device;
Joerg Roedel56947032008-07-11 17:14:20 +0200417 /* last device this IOMMU handles. read from PCI */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200418 u16 last_device;
Joerg Roedel56947032008-07-11 17:14:20 +0200419
420 /* start of exclusion range of that IOMMU */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200421 u64 exclusion_start;
Joerg Roedel56947032008-07-11 17:14:20 +0200422 /* length of exclusion range of that IOMMU */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200423 u64 exclusion_length;
424
Joerg Roedel56947032008-07-11 17:14:20 +0200425 /* command buffer virtual address */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200426 u8 *cmd_buf;
Joerg Roedel56947032008-07-11 17:14:20 +0200427 /* size of command buffer */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200428 u32 cmd_buf_size;
429
Joerg Roedel335503e2008-09-05 14:29:07 +0200430 /* size of event buffer */
431 u32 evt_buf_size;
Richard Kennedyeac9fbc2008-11-24 13:53:24 +0000432 /* event buffer virtual address */
433 u8 *evt_buf;
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200434 /* MSI number for event interrupt */
435 u16 evt_msi_num;
Joerg Roedel335503e2008-09-05 14:29:07 +0200436
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200437 /* true if interrupts for this IOMMU are already enabled */
438 bool int_enabled;
439
Richard Kennedyeac9fbc2008-11-24 13:53:24 +0000440 /* if one, we need to send a completion wait command */
Joerg Roedel0cfd7aa2008-12-10 19:58:00 +0100441 bool need_sync;
Richard Kennedyeac9fbc2008-11-24 13:53:24 +0000442
Joerg Roedel56947032008-07-11 17:14:20 +0200443 /* default dma_ops domain for that IOMMU */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200444 struct dma_ops_domain *default_dom;
Joerg Roedel4c894f42010-09-23 15:15:19 +0200445
446 /*
Matthew Garrett5bcd7572010-10-04 14:59:31 -0400447 * We can't rely on the BIOS to restore all values on reinit, so we
448 * need to stash them
Joerg Roedel4c894f42010-09-23 15:15:19 +0200449 */
Matthew Garrett5bcd7572010-10-04 14:59:31 -0400450
451 /* The iommu BAR */
452 u32 stored_addr_lo;
453 u32 stored_addr_hi;
454
455 /*
456 * Each iommu has 6 l1s, each of which is documented as having 0x12
457 * registers
458 */
459 u32 stored_l1[6][0x12];
460
461 /* The l2 indirect registers */
462 u32 stored_l2[0x83];
Joerg Roedel8d283c32008-06-26 21:27:38 +0200463};
464
Joerg Roedel56947032008-07-11 17:14:20 +0200465/*
466 * List with all IOMMUs in the system. This list is not locked because it is
467 * only written and read at driver initialization or suspend time
468 */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200469extern struct list_head amd_iommu_list;
470
Joerg Roedel56947032008-07-11 17:14:20 +0200471/*
Joerg Roedelbb527772009-11-20 14:31:51 +0100472 * Array with pointers to each IOMMU struct
473 * The indices are referenced in the protection domains
474 */
475extern struct amd_iommu *amd_iommus[MAX_IOMMUS];
476
477/* Number of IOMMUs present in the system */
478extern int amd_iommus_present;
479
480/*
Joerg Roedelaeb26f52009-11-20 16:44:01 +0100481 * Declarations for the global list of all protection domains
482 */
483extern spinlock_t amd_iommu_pd_lock;
484extern struct list_head amd_iommu_pd_list;
485
486/*
Joerg Roedel56947032008-07-11 17:14:20 +0200487 * Structure defining one entry in the device table
488 */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200489struct dev_table_entry {
Joerg Roedelee6c2862011-11-09 12:06:03 +0100490 u64 data[4];
Joerg Roedel8d283c32008-06-26 21:27:38 +0200491};
492
Joerg Roedel56947032008-07-11 17:14:20 +0200493/*
494 * One entry for unity mappings parsed out of the ACPI table.
495 */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200496struct unity_map_entry {
497 struct list_head list;
Joerg Roedel56947032008-07-11 17:14:20 +0200498
499 /* starting device id this entry is used for (including) */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200500 u16 devid_start;
Joerg Roedel56947032008-07-11 17:14:20 +0200501 /* end device id this entry is used for (including) */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200502 u16 devid_end;
Joerg Roedel56947032008-07-11 17:14:20 +0200503
504 /* start address to unity map (including) */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200505 u64 address_start;
Joerg Roedel56947032008-07-11 17:14:20 +0200506 /* end address to unity map (including) */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200507 u64 address_end;
Joerg Roedel56947032008-07-11 17:14:20 +0200508
509 /* required protection */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200510 int prot;
511};
512
Joerg Roedel56947032008-07-11 17:14:20 +0200513/*
514 * List of all unity mappings. It is not locked because as runtime it is only
515 * read. It is created at ACPI table parsing time.
516 */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200517extern struct list_head amd_iommu_unity_map;
518
Joerg Roedel56947032008-07-11 17:14:20 +0200519/*
520 * Data structures for device handling
521 */
522
523/*
524 * Device table used by hardware. Read and write accesses by software are
525 * locked with the amd_iommu_pd_table lock.
526 */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200527extern struct dev_table_entry *amd_iommu_dev_table;
Joerg Roedel56947032008-07-11 17:14:20 +0200528
529/*
530 * Alias table to find requestor ids to device ids. Not locked because only
531 * read on runtime.
532 */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200533extern u16 *amd_iommu_alias_table;
Joerg Roedel56947032008-07-11 17:14:20 +0200534
535/*
536 * Reverse lookup table to find the IOMMU which translates a specific device.
537 */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200538extern struct amd_iommu **amd_iommu_rlookup_table;
539
Joerg Roedel56947032008-07-11 17:14:20 +0200540/* size of the dma_ops aperture as power of 2 */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200541extern unsigned amd_iommu_aperture_order;
542
Joerg Roedel56947032008-07-11 17:14:20 +0200543/* largest PCI device id we expect translation requests for */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200544extern u16 amd_iommu_last_bdf;
545
Joerg Roedel56947032008-07-11 17:14:20 +0200546/* allocation bitmap for domain ids */
Joerg Roedel8d283c32008-06-26 21:27:38 +0200547extern unsigned long *amd_iommu_pd_alloc_bitmap;
548
FUJITA Tomonoriafa9fdc2008-09-20 01:23:30 +0900549/*
550 * If true, the addresses will be flushed on unmap time, not when
551 * they are reused
552 */
553extern bool amd_iommu_unmap_flush;
554
Joerg Roedel62f71ab2011-11-10 14:41:57 +0100555/* Smallest number of PASIDs supported by any IOMMU in the system */
556extern u32 amd_iommu_max_pasids;
557
Joerg Roedeld591b0a2008-07-11 17:14:35 +0200558/* takes bus and device/function and returns the device id
559 * FIXME: should that be in generic PCI code? */
560static inline u16 calc_devid(u8 bus, u8 devfn)
561{
562 return (((u16)bus) << 8) | devfn;
563}
564
Joerg Roedela9dddbe2008-12-12 12:33:06 +0100565#ifdef CONFIG_AMD_IOMMU_STATS
566
567struct __iommu_counter {
568 char *name;
569 struct dentry *dent;
570 u64 value;
571};
572
573#define DECLARE_STATS_COUNTER(nm) \
574 static struct __iommu_counter nm = { \
575 .name = #nm, \
576 }
577
578#define INC_STATS_COUNTER(name) name.value += 1
579#define ADD_STATS_COUNTER(name, x) name.value += (x)
580#define SUB_STATS_COUNTER(name, x) name.value -= (x)
581
582#else /* CONFIG_AMD_IOMMU_STATS */
583
584#define DECLARE_STATS_COUNTER(name)
585#define INC_STATS_COUNTER(name)
586#define ADD_STATS_COUNTER(name, x)
587#define SUB_STATS_COUNTER(name, x)
588
589#endif /* CONFIG_AMD_IOMMU_STATS */
590
H. Peter Anvin1965aae2008-10-22 22:26:29 -0700591#endif /* _ASM_X86_AMD_IOMMU_TYPES_H */