blob: ad3d1b5db95edc3cbde629065a321250efbd218b [file] [log] [blame]
Jesse Barnes585fb112008-07-29 11:54:06 -07001/* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
2 * All Rights Reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
14 * of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25#ifndef _I915_REG_H_
26#define _I915_REG_H_
27
Jesse Barnes585fb112008-07-29 11:54:06 -070028/*
29 * The Bridge device's PCI config space has information about the
30 * fb aperture size and the amount of pre-reserved memory.
31 */
32#define INTEL_GMCH_CTRL 0x52
33#define INTEL_GMCH_ENABLED 0x4
34#define INTEL_GMCH_MEM_MASK 0x1
35#define INTEL_GMCH_MEM_64M 0x1
36#define INTEL_GMCH_MEM_128M 0
37
Eric Anholt241fa852009-01-02 18:05:51 -080038#define INTEL_GMCH_GMS_MASK (0xf << 4)
Jesse Barnes585fb112008-07-29 11:54:06 -070039#define INTEL_855_GMCH_GMS_DISABLED (0x0 << 4)
40#define INTEL_855_GMCH_GMS_STOLEN_1M (0x1 << 4)
41#define INTEL_855_GMCH_GMS_STOLEN_4M (0x2 << 4)
42#define INTEL_855_GMCH_GMS_STOLEN_8M (0x3 << 4)
43#define INTEL_855_GMCH_GMS_STOLEN_16M (0x4 << 4)
44#define INTEL_855_GMCH_GMS_STOLEN_32M (0x5 << 4)
45
46#define INTEL_915G_GMCH_GMS_STOLEN_48M (0x6 << 4)
47#define INTEL_915G_GMCH_GMS_STOLEN_64M (0x7 << 4)
Eric Anholt241fa852009-01-02 18:05:51 -080048#define INTEL_GMCH_GMS_STOLEN_128M (0x8 << 4)
49#define INTEL_GMCH_GMS_STOLEN_256M (0x9 << 4)
50#define INTEL_GMCH_GMS_STOLEN_96M (0xa << 4)
51#define INTEL_GMCH_GMS_STOLEN_160M (0xb << 4)
52#define INTEL_GMCH_GMS_STOLEN_224M (0xc << 4)
53#define INTEL_GMCH_GMS_STOLEN_352M (0xd << 4)
Jesse Barnes585fb112008-07-29 11:54:06 -070054
55/* PCI config space */
56
57#define HPLLCC 0xc0 /* 855 only */
58#define GC_CLOCK_CONTROL_MASK (3 << 0)
59#define GC_CLOCK_133_200 (0 << 0)
60#define GC_CLOCK_100_200 (1 << 0)
61#define GC_CLOCK_100_133 (2 << 0)
62#define GC_CLOCK_166_250 (3 << 0)
63#define GCFGC 0xf0 /* 915+ only */
64#define GC_LOW_FREQUENCY_ENABLE (1 << 7)
65#define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
66#define GC_DISPLAY_CLOCK_333_MHZ (4 << 4)
67#define GC_DISPLAY_CLOCK_MASK (7 << 4)
68#define LBB 0xf4
69
70/* VGA stuff */
71
72#define VGA_ST01_MDA 0x3ba
73#define VGA_ST01_CGA 0x3da
74
75#define VGA_MSR_WRITE 0x3c2
76#define VGA_MSR_READ 0x3cc
77#define VGA_MSR_MEM_EN (1<<1)
78#define VGA_MSR_CGA_MODE (1<<0)
79
80#define VGA_SR_INDEX 0x3c4
81#define VGA_SR_DATA 0x3c5
82
83#define VGA_AR_INDEX 0x3c0
84#define VGA_AR_VID_EN (1<<5)
85#define VGA_AR_DATA_WRITE 0x3c0
86#define VGA_AR_DATA_READ 0x3c1
87
88#define VGA_GR_INDEX 0x3ce
89#define VGA_GR_DATA 0x3cf
90/* GR05 */
91#define VGA_GR_MEM_READ_MODE_SHIFT 3
92#define VGA_GR_MEM_READ_MODE_PLANE 1
93/* GR06 */
94#define VGA_GR_MEM_MODE_MASK 0xc
95#define VGA_GR_MEM_MODE_SHIFT 2
96#define VGA_GR_MEM_A0000_AFFFF 0
97#define VGA_GR_MEM_A0000_BFFFF 1
98#define VGA_GR_MEM_B0000_B7FFF 2
99#define VGA_GR_MEM_B0000_BFFFF 3
100
101#define VGA_DACMASK 0x3c6
102#define VGA_DACRX 0x3c7
103#define VGA_DACWX 0x3c8
104#define VGA_DACDATA 0x3c9
105
106#define VGA_CR_INDEX_MDA 0x3b4
107#define VGA_CR_DATA_MDA 0x3b5
108#define VGA_CR_INDEX_CGA 0x3d4
109#define VGA_CR_DATA_CGA 0x3d5
110
111/*
112 * Memory interface instructions used by the kernel
113 */
114#define MI_INSTR(opcode, flags) (((opcode) << 23) | (flags))
115
116#define MI_NOOP MI_INSTR(0, 0)
117#define MI_USER_INTERRUPT MI_INSTR(0x02, 0)
118#define MI_WAIT_FOR_EVENT MI_INSTR(0x03, 0)
119#define MI_WAIT_FOR_PLANE_B_FLIP (1<<6)
120#define MI_WAIT_FOR_PLANE_A_FLIP (1<<2)
121#define MI_WAIT_FOR_PLANE_A_SCANLINES (1<<1)
122#define MI_FLUSH MI_INSTR(0x04, 0)
123#define MI_READ_FLUSH (1 << 0)
124#define MI_EXE_FLUSH (1 << 1)
125#define MI_NO_WRITE_FLUSH (1 << 2)
126#define MI_SCENE_COUNT (1 << 3) /* just increment scene count */
127#define MI_END_SCENE (1 << 4) /* flush binner and incr scene count */
128#define MI_BATCH_BUFFER_END MI_INSTR(0x0a, 0)
129#define MI_REPORT_HEAD MI_INSTR(0x07, 0)
130#define MI_LOAD_SCAN_LINES_INCL MI_INSTR(0x12, 0)
131#define MI_STORE_DWORD_IMM MI_INSTR(0x20, 1)
132#define MI_MEM_VIRTUAL (1 << 22) /* 965+ only */
133#define MI_STORE_DWORD_INDEX MI_INSTR(0x21, 1)
134#define MI_STORE_DWORD_INDEX_SHIFT 2
135#define MI_LOAD_REGISTER_IMM MI_INSTR(0x22, 1)
136#define MI_BATCH_BUFFER MI_INSTR(0x30, 1)
137#define MI_BATCH_NON_SECURE (1)
138#define MI_BATCH_NON_SECURE_I965 (1<<8)
139#define MI_BATCH_BUFFER_START MI_INSTR(0x31, 0)
140
141/*
142 * 3D instructions used by the kernel
143 */
144#define GFX_INSTR(opcode, flags) ((0x3 << 29) | ((opcode) << 24) | (flags))
145
146#define GFX_OP_RASTER_RULES ((0x3<<29)|(0x7<<24))
147#define GFX_OP_SCISSOR ((0x3<<29)|(0x1c<<24)|(0x10<<19))
148#define SC_UPDATE_SCISSOR (0x1<<1)
149#define SC_ENABLE_MASK (0x1<<0)
150#define SC_ENABLE (0x1<<0)
151#define GFX_OP_LOAD_INDIRECT ((0x3<<29)|(0x1d<<24)|(0x7<<16))
152#define GFX_OP_SCISSOR_INFO ((0x3<<29)|(0x1d<<24)|(0x81<<16)|(0x1))
153#define SCI_YMIN_MASK (0xffff<<16)
154#define SCI_XMIN_MASK (0xffff<<0)
155#define SCI_YMAX_MASK (0xffff<<16)
156#define SCI_XMAX_MASK (0xffff<<0)
157#define GFX_OP_SCISSOR_ENABLE ((0x3<<29)|(0x1c<<24)|(0x10<<19))
158#define GFX_OP_SCISSOR_RECT ((0x3<<29)|(0x1d<<24)|(0x81<<16)|1)
159#define GFX_OP_COLOR_FACTOR ((0x3<<29)|(0x1d<<24)|(0x1<<16)|0x0)
160#define GFX_OP_STIPPLE ((0x3<<29)|(0x1d<<24)|(0x83<<16))
161#define GFX_OP_MAP_INFO ((0x3<<29)|(0x1d<<24)|0x4)
162#define GFX_OP_DESTBUFFER_VARS ((0x3<<29)|(0x1d<<24)|(0x85<<16)|0x0)
163#define GFX_OP_DESTBUFFER_INFO ((0x3<<29)|(0x1d<<24)|(0x8e<<16)|1)
164#define GFX_OP_DRAWRECT_INFO ((0x3<<29)|(0x1d<<24)|(0x80<<16)|(0x3))
165#define GFX_OP_DRAWRECT_INFO_I965 ((0x7900<<16)|0x2)
166#define SRC_COPY_BLT_CMD ((2<<29)|(0x43<<22)|4)
167#define XY_SRC_COPY_BLT_CMD ((2<<29)|(0x53<<22)|6)
168#define XY_MONO_SRC_COPY_IMM_BLT ((2<<29)|(0x71<<22)|5)
169#define XY_SRC_COPY_BLT_WRITE_ALPHA (1<<21)
170#define XY_SRC_COPY_BLT_WRITE_RGB (1<<20)
171#define BLT_DEPTH_8 (0<<24)
172#define BLT_DEPTH_16_565 (1<<24)
173#define BLT_DEPTH_16_1555 (2<<24)
174#define BLT_DEPTH_32 (3<<24)
175#define BLT_ROP_GXCOPY (0xcc<<16)
176#define XY_SRC_COPY_BLT_SRC_TILED (1<<15) /* 965+ only */
177#define XY_SRC_COPY_BLT_DST_TILED (1<<11) /* 965+ only */
178#define CMD_OP_DISPLAYBUFFER_INFO ((0x0<<29)|(0x14<<23)|2)
179#define ASYNC_FLIP (1<<22)
180#define DISPLAY_PLANE_A (0<<20)
181#define DISPLAY_PLANE_B (1<<20)
182
183/*
Jesse Barnesde151cf2008-11-12 10:03:55 -0800184 * Fence registers
185 */
186#define FENCE_REG_830_0 0x2000
Eric Anholtdc529a42009-03-10 22:34:49 -0700187#define FENCE_REG_945_8 0x3000
Jesse Barnesde151cf2008-11-12 10:03:55 -0800188#define I830_FENCE_START_MASK 0x07f80000
189#define I830_FENCE_TILING_Y_SHIFT 12
Jesse Barnes0f973f22009-01-26 17:10:45 -0800190#define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
Jesse Barnesde151cf2008-11-12 10:03:55 -0800191#define I830_FENCE_PITCH_SHIFT 4
192#define I830_FENCE_REG_VALID (1<<0)
Eric Anholte76a16d2009-05-26 17:44:56 -0700193#define I915_FENCE_MAX_PITCH_VAL 0x10
194#define I830_FENCE_MAX_PITCH_VAL 6
Daniel Vetter8d7773a2009-03-29 14:09:41 +0200195#define I830_FENCE_MAX_SIZE_VAL (1<<8)
Jesse Barnesde151cf2008-11-12 10:03:55 -0800196
197#define I915_FENCE_START_MASK 0x0ff00000
Jesse Barnes0f973f22009-01-26 17:10:45 -0800198#define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
Jesse Barnesde151cf2008-11-12 10:03:55 -0800199
200#define FENCE_REG_965_0 0x03000
201#define I965_FENCE_PITCH_SHIFT 2
202#define I965_FENCE_TILING_Y_SHIFT 1
203#define I965_FENCE_REG_VALID (1<<0)
Daniel Vetter8d7773a2009-03-29 14:09:41 +0200204#define I965_FENCE_MAX_PITCH_VAL 0x0400
Jesse Barnesde151cf2008-11-12 10:03:55 -0800205
206/*
Jesse Barnes585fb112008-07-29 11:54:06 -0700207 * Instruction and interrupt control regs
208 */
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700209#define PGTBL_ER 0x02024
Jesse Barnes585fb112008-07-29 11:54:06 -0700210#define PRB0_TAIL 0x02030
211#define PRB0_HEAD 0x02034
212#define PRB0_START 0x02038
213#define PRB0_CTL 0x0203c
214#define TAIL_ADDR 0x001FFFF8
215#define HEAD_WRAP_COUNT 0xFFE00000
216#define HEAD_WRAP_ONE 0x00200000
217#define HEAD_ADDR 0x001FFFFC
218#define RING_NR_PAGES 0x001FF000
219#define RING_REPORT_MASK 0x00000006
220#define RING_REPORT_64K 0x00000002
221#define RING_REPORT_128K 0x00000004
222#define RING_NO_REPORT 0x00000000
223#define RING_VALID_MASK 0x00000001
224#define RING_VALID 0x00000001
225#define RING_INVALID 0x00000000
226#define PRB1_TAIL 0x02040 /* 915+ only */
227#define PRB1_HEAD 0x02044 /* 915+ only */
228#define PRB1_START 0x02048 /* 915+ only */
229#define PRB1_CTL 0x0204c /* 915+ only */
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700230#define IPEIR_I965 0x02064
231#define IPEHR_I965 0x02068
232#define INSTDONE_I965 0x0206c
233#define INSTPS 0x02070 /* 965+ only */
234#define INSTDONE1 0x0207c /* 965+ only */
Jesse Barnes585fb112008-07-29 11:54:06 -0700235#define ACTHD_I965 0x02074
236#define HWS_PGA 0x02080
237#define HWS_ADDRESS_MASK 0xfffff000
238#define HWS_START_ADDRESS_SHIFT 4
239#define IPEIR 0x02088
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700240#define IPEHR 0x0208c
241#define INSTDONE 0x02090
Jesse Barnes585fb112008-07-29 11:54:06 -0700242#define NOPID 0x02094
243#define HWSTAM 0x02098
244#define SCPD0 0x0209c /* 915+ only */
245#define IER 0x020a0
246#define IIR 0x020a4
247#define IMR 0x020a8
248#define ISR 0x020ac
249#define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1<<18)
250#define I915_DISPLAY_PORT_INTERRUPT (1<<17)
251#define I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT (1<<15)
252#define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1<<14)
253#define I915_HWB_OOM_INTERRUPT (1<<13)
254#define I915_SYNC_STATUS_INTERRUPT (1<<12)
255#define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1<<11)
256#define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1<<10)
257#define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1<<9)
258#define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1<<8)
259#define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1<<7)
260#define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1<<6)
261#define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1<<5)
262#define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1<<4)
263#define I915_DEBUG_INTERRUPT (1<<2)
264#define I915_USER_INTERRUPT (1<<1)
265#define I915_ASLE_INTERRUPT (1<<0)
266#define EIR 0x020b0
267#define EMR 0x020b4
268#define ESR 0x020b8
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700269#define GM45_ERROR_PAGE_TABLE (1<<5)
270#define GM45_ERROR_MEM_PRIV (1<<4)
271#define I915_ERROR_PAGE_TABLE (1<<4)
272#define GM45_ERROR_CP_PRIV (1<<3)
273#define I915_ERROR_MEMORY_REFRESH (1<<1)
274#define I915_ERROR_INSTRUCTION (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700275#define INSTPM 0x020c0
276#define ACTHD 0x020c8
277#define FW_BLC 0x020d8
278#define FW_BLC_SELF 0x020e0 /* 915+ only */
279#define MI_ARB_STATE 0x020e4 /* 915+ only */
280#define CACHE_MODE_0 0x02120 /* 915+ only */
281#define CM0_MASK_SHIFT 16
282#define CM0_IZ_OPT_DISABLE (1<<6)
283#define CM0_ZR_OPT_DISABLE (1<<5)
284#define CM0_DEPTH_EVICT_DISABLE (1<<4)
285#define CM0_COLOR_EVICT_DISABLE (1<<3)
286#define CM0_DEPTH_WRITE_DISABLE (1<<1)
287#define CM0_RC_OP_FLUSH_DISABLE (1<<0)
288#define GFX_FLSH_CNTL 0x02170 /* 915+ only */
289
Jesse Barnesde151cf2008-11-12 10:03:55 -0800290
Jesse Barnes585fb112008-07-29 11:54:06 -0700291/*
292 * Framebuffer compression (915+ only)
293 */
294
295#define FBC_CFB_BASE 0x03200 /* 4k page aligned */
296#define FBC_LL_BASE 0x03204 /* 4k page aligned */
297#define FBC_CONTROL 0x03208
298#define FBC_CTL_EN (1<<31)
299#define FBC_CTL_PERIODIC (1<<30)
300#define FBC_CTL_INTERVAL_SHIFT (16)
301#define FBC_CTL_UNCOMPRESSIBLE (1<<14)
302#define FBC_CTL_STRIDE_SHIFT (5)
303#define FBC_CTL_FENCENO (1<<0)
304#define FBC_COMMAND 0x0320c
305#define FBC_CMD_COMPRESS (1<<0)
306#define FBC_STATUS 0x03210
307#define FBC_STAT_COMPRESSING (1<<31)
308#define FBC_STAT_COMPRESSED (1<<30)
309#define FBC_STAT_MODIFIED (1<<29)
310#define FBC_STAT_CURRENT_LINE (1<<0)
311#define FBC_CONTROL2 0x03214
312#define FBC_CTL_FENCE_DBL (0<<4)
313#define FBC_CTL_IDLE_IMM (0<<2)
314#define FBC_CTL_IDLE_FULL (1<<2)
315#define FBC_CTL_IDLE_LINE (2<<2)
316#define FBC_CTL_IDLE_DEBUG (3<<2)
317#define FBC_CTL_CPU_FENCE (1<<1)
318#define FBC_CTL_PLANEA (0<<0)
319#define FBC_CTL_PLANEB (1<<0)
320#define FBC_FENCE_OFF 0x0321b
321
322#define FBC_LL_SIZE (1536)
323
324/*
325 * GPIO regs
326 */
327#define GPIOA 0x5010
328#define GPIOB 0x5014
329#define GPIOC 0x5018
330#define GPIOD 0x501c
331#define GPIOE 0x5020
332#define GPIOF 0x5024
333#define GPIOG 0x5028
334#define GPIOH 0x502c
335# define GPIO_CLOCK_DIR_MASK (1 << 0)
336# define GPIO_CLOCK_DIR_IN (0 << 1)
337# define GPIO_CLOCK_DIR_OUT (1 << 1)
338# define GPIO_CLOCK_VAL_MASK (1 << 2)
339# define GPIO_CLOCK_VAL_OUT (1 << 3)
340# define GPIO_CLOCK_VAL_IN (1 << 4)
341# define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
342# define GPIO_DATA_DIR_MASK (1 << 8)
343# define GPIO_DATA_DIR_IN (0 << 9)
344# define GPIO_DATA_DIR_OUT (1 << 9)
345# define GPIO_DATA_VAL_MASK (1 << 10)
346# define GPIO_DATA_VAL_OUT (1 << 11)
347# define GPIO_DATA_VAL_IN (1 << 12)
348# define GPIO_DATA_PULLUP_DISABLE (1 << 13)
349
350/*
351 * Clock control & power management
352 */
353
354#define VGA0 0x6000
355#define VGA1 0x6004
356#define VGA_PD 0x6010
357#define VGA0_PD_P2_DIV_4 (1 << 7)
358#define VGA0_PD_P1_DIV_2 (1 << 5)
359#define VGA0_PD_P1_SHIFT 0
360#define VGA0_PD_P1_MASK (0x1f << 0)
361#define VGA1_PD_P2_DIV_4 (1 << 15)
362#define VGA1_PD_P1_DIV_2 (1 << 13)
363#define VGA1_PD_P1_SHIFT 8
364#define VGA1_PD_P1_MASK (0x1f << 8)
365#define DPLL_A 0x06014
366#define DPLL_B 0x06018
367#define DPLL_VCO_ENABLE (1 << 31)
368#define DPLL_DVO_HIGH_SPEED (1 << 30)
369#define DPLL_SYNCLOCK_ENABLE (1 << 29)
370#define DPLL_VGA_MODE_DIS (1 << 28)
371#define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
372#define DPLLB_MODE_LVDS (2 << 26) /* i915 */
373#define DPLL_MODE_MASK (3 << 26)
374#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
375#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
376#define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
377#define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
378#define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
379#define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
Shaohua Li21778322009-02-23 15:19:16 +0800380#define DPLL_FPA01_P1_POST_DIV_MASK_IGD 0x00ff8000 /* IGD */
Jesse Barnes585fb112008-07-29 11:54:06 -0700381
382#define I915_FIFO_UNDERRUN_STATUS (1UL<<31)
383#define I915_CRC_ERROR_ENABLE (1UL<<29)
384#define I915_CRC_DONE_ENABLE (1UL<<28)
385#define I915_GMBUS_EVENT_ENABLE (1UL<<27)
386#define I915_VSYNC_INTERRUPT_ENABLE (1UL<<25)
387#define I915_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24)
388#define I915_DPST_EVENT_ENABLE (1UL<<23)
389#define I915_LEGACY_BLC_EVENT_ENABLE (1UL<<22)
390#define I915_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21)
391#define I915_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20)
392#define I915_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */
393#define I915_VBLANK_INTERRUPT_ENABLE (1UL<<17)
394#define I915_OVERLAY_UPDATED_ENABLE (1UL<<16)
395#define I915_CRC_ERROR_INTERRUPT_STATUS (1UL<<13)
396#define I915_CRC_DONE_INTERRUPT_STATUS (1UL<<12)
397#define I915_GMBUS_INTERRUPT_STATUS (1UL<<11)
398#define I915_VSYNC_INTERRUPT_STATUS (1UL<<9)
399#define I915_DISPLAY_LINE_COMPARE_STATUS (1UL<<8)
400#define I915_DPST_EVENT_STATUS (1UL<<7)
401#define I915_LEGACY_BLC_EVENT_STATUS (1UL<<6)
402#define I915_ODD_FIELD_INTERRUPT_STATUS (1UL<<5)
403#define I915_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4)
404#define I915_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */
405#define I915_VBLANK_INTERRUPT_STATUS (1UL<<1)
406#define I915_OVERLAY_UPDATED_STATUS (1UL<<0)
407
408#define SRX_INDEX 0x3c4
409#define SRX_DATA 0x3c5
410#define SR01 1
411#define SR01_SCREEN_OFF (1<<5)
412
413#define PPCR 0x61204
414#define PPCR_ON (1<<0)
415
416#define DVOB 0x61140
417#define DVOB_ON (1<<31)
418#define DVOC 0x61160
419#define DVOC_ON (1<<31)
420#define LVDS 0x61180
421#define LVDS_ON (1<<31)
422
423#define ADPA 0x61100
424#define ADPA_DPMS_MASK (~(3<<10))
425#define ADPA_DPMS_ON (0<<10)
426#define ADPA_DPMS_SUSPEND (1<<10)
427#define ADPA_DPMS_STANDBY (2<<10)
428#define ADPA_DPMS_OFF (3<<10)
429
430#define RING_TAIL 0x00
431#define TAIL_ADDR 0x001FFFF8
432#define RING_HEAD 0x04
433#define HEAD_WRAP_COUNT 0xFFE00000
434#define HEAD_WRAP_ONE 0x00200000
435#define HEAD_ADDR 0x001FFFFC
436#define RING_START 0x08
437#define START_ADDR 0xFFFFF000
438#define RING_LEN 0x0C
439#define RING_NR_PAGES 0x001FF000
440#define RING_REPORT_MASK 0x00000006
441#define RING_REPORT_64K 0x00000002
442#define RING_REPORT_128K 0x00000004
443#define RING_NO_REPORT 0x00000000
444#define RING_VALID_MASK 0x00000001
445#define RING_VALID 0x00000001
446#define RING_INVALID 0x00000000
447
448/* Scratch pad debug 0 reg:
449 */
450#define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
451/*
452 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
453 * this field (only one bit may be set).
454 */
455#define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
456#define DPLL_FPA01_P1_POST_DIV_SHIFT 16
Shaohua Li21778322009-02-23 15:19:16 +0800457#define DPLL_FPA01_P1_POST_DIV_SHIFT_IGD 15
Jesse Barnes585fb112008-07-29 11:54:06 -0700458/* i830, required in DVO non-gang */
459#define PLL_P2_DIVIDE_BY_4 (1 << 23)
460#define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
461#define PLL_REF_INPUT_DREFCLK (0 << 13)
462#define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
463#define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
464#define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
465#define PLL_REF_INPUT_MASK (3 << 13)
466#define PLL_LOAD_PULSE_PHASE_SHIFT 9
Zhenyu Wangb9055052009-06-05 15:38:38 +0800467/* IGDNG */
468# define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
469# define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
470# define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x)-1) << 9)
471# define DPLL_FPA1_P1_POST_DIV_SHIFT 0
472# define DPLL_FPA1_P1_POST_DIV_MASK 0xff
473
Jesse Barnes585fb112008-07-29 11:54:06 -0700474/*
475 * Parallel to Serial Load Pulse phase selection.
476 * Selects the phase for the 10X DPLL clock for the PCIe
477 * digital display port. The range is 4 to 13; 10 or more
478 * is just a flip delay. The default is 6
479 */
480#define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
481#define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
482/*
483 * SDVO multiplier for 945G/GM. Not used on 965.
484 */
485#define SDVO_MULTIPLIER_MASK 0x000000ff
486#define SDVO_MULTIPLIER_SHIFT_HIRES 4
487#define SDVO_MULTIPLIER_SHIFT_VGA 0
488#define DPLL_A_MD 0x0601c /* 965+ only */
489/*
490 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
491 *
492 * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
493 */
494#define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
495#define DPLL_MD_UDI_DIVIDER_SHIFT 24
496/* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
497#define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
498#define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
499/*
500 * SDVO/UDI pixel multiplier.
501 *
502 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
503 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
504 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
505 * dummy bytes in the datastream at an increased clock rate, with both sides of
506 * the link knowing how many bytes are fill.
507 *
508 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
509 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
510 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
511 * through an SDVO command.
512 *
513 * This register field has values of multiplication factor minus 1, with
514 * a maximum multiplier of 5 for SDVO.
515 */
516#define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
517#define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
518/*
519 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
520 * This best be set to the default value (3) or the CRT won't work. No,
521 * I don't entirely understand what this does...
522 */
523#define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
524#define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
525#define DPLL_B_MD 0x06020 /* 965+ only */
526#define FPA0 0x06040
527#define FPA1 0x06044
528#define FPB0 0x06048
529#define FPB1 0x0604c
530#define FP_N_DIV_MASK 0x003f0000
Shaohua Li21778322009-02-23 15:19:16 +0800531#define FP_N_IGD_DIV_MASK 0x00ff0000
Jesse Barnes585fb112008-07-29 11:54:06 -0700532#define FP_N_DIV_SHIFT 16
533#define FP_M1_DIV_MASK 0x00003f00
534#define FP_M1_DIV_SHIFT 8
535#define FP_M2_DIV_MASK 0x0000003f
Shaohua Li21778322009-02-23 15:19:16 +0800536#define FP_M2_IGD_DIV_MASK 0x000000ff
Jesse Barnes585fb112008-07-29 11:54:06 -0700537#define FP_M2_DIV_SHIFT 0
538#define DPLL_TEST 0x606c
539#define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
540#define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
541#define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
542#define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
543#define DPLLB_TEST_N_BYPASS (1 << 19)
544#define DPLLB_TEST_M_BYPASS (1 << 18)
545#define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
546#define DPLLA_TEST_N_BYPASS (1 << 3)
547#define DPLLA_TEST_M_BYPASS (1 << 2)
548#define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
549#define D_STATE 0x6104
550#define CG_2D_DIS 0x6200
Shaohua Li0ba0e9e2009-04-07 11:02:28 +0800551#define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24)
Jesse Barnes585fb112008-07-29 11:54:06 -0700552#define CG_3D_DIS 0x6204
553
554/*
555 * Palette regs
556 */
557
558#define PALETTE_A 0x0a000
559#define PALETTE_B 0x0a800
560
Eric Anholt673a3942008-07-30 12:06:12 -0700561/* MCH MMIO space */
562
563/*
564 * MCHBAR mirror.
565 *
566 * This mirrors the MCHBAR MMIO space whose location is determined by
567 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
568 * every way. It is not accessible from the CP register read instructions.
569 *
570 */
571#define MCHBAR_MIRROR_BASE 0x10000
572
573/** 915-945 and GM965 MCH register controlling DRAM channel access */
574#define DCC 0x10200
575#define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
576#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
577#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
578#define DCC_ADDRESSING_MODE_MASK (3 << 0)
579#define DCC_CHANNEL_XOR_DISABLE (1 << 10)
Eric Anholta7f014f2008-11-25 14:02:05 -0800580#define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
Eric Anholt673a3942008-07-30 12:06:12 -0700581
582/** 965 MCH register controlling DRAM channel configuration */
583#define C0DRB3 0x10206
584#define C1DRB3 0x10606
585
Keith Packardb11248d2009-06-11 22:28:56 -0700586/* Clocking configuration register */
587#define CLKCFG 0x10c00
588#define CLKCFG_FSB_400 (0 << 0) /* hrawclk 100 */
589#define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
590#define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
591#define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
592#define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
593#define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
594/* this is a guess, could be 5 as well */
595#define CLKCFG_FSB_1600 (4 << 0) /* hrawclk 400 */
596#define CLKCFG_FSB_1600_ALT (5 << 0) /* hrawclk 400 */
597#define CLKCFG_FSB_MASK (7 << 0)
598
Keith Packard881ee982008-11-02 23:08:44 -0800599/** GM965 GM45 render standby register */
600#define MCHBAR_RENDER_STANDBY 0x111B8
601
Eric Anholt7d573822009-01-02 13:33:00 -0800602#define PEG_BAND_GAP_DATA 0x14d68
603
Jesse Barnes585fb112008-07-29 11:54:06 -0700604/*
605 * Overlay regs
606 */
607
608#define OVADD 0x30000
609#define DOVSTA 0x30008
610#define OC_BUF (0x3<<20)
611#define OGAMC5 0x30010
612#define OGAMC4 0x30014
613#define OGAMC3 0x30018
614#define OGAMC2 0x3001c
615#define OGAMC1 0x30020
616#define OGAMC0 0x30024
617
618/*
619 * Display engine regs
620 */
621
622/* Pipe A timing regs */
623#define HTOTAL_A 0x60000
624#define HBLANK_A 0x60004
625#define HSYNC_A 0x60008
626#define VTOTAL_A 0x6000c
627#define VBLANK_A 0x60010
628#define VSYNC_A 0x60014
629#define PIPEASRC 0x6001c
630#define BCLRPAT_A 0x60020
631
632/* Pipe B timing regs */
633#define HTOTAL_B 0x61000
634#define HBLANK_B 0x61004
635#define HSYNC_B 0x61008
636#define VTOTAL_B 0x6100c
637#define VBLANK_B 0x61010
638#define VSYNC_B 0x61014
639#define PIPEBSRC 0x6101c
640#define BCLRPAT_B 0x61020
641
642/* VGA port control */
643#define ADPA 0x61100
644#define ADPA_DAC_ENABLE (1<<31)
645#define ADPA_DAC_DISABLE 0
646#define ADPA_PIPE_SELECT_MASK (1<<30)
647#define ADPA_PIPE_A_SELECT 0
648#define ADPA_PIPE_B_SELECT (1<<30)
649#define ADPA_USE_VGA_HVPOLARITY (1<<15)
650#define ADPA_SETS_HVPOLARITY 0
651#define ADPA_VSYNC_CNTL_DISABLE (1<<11)
652#define ADPA_VSYNC_CNTL_ENABLE 0
653#define ADPA_HSYNC_CNTL_DISABLE (1<<10)
654#define ADPA_HSYNC_CNTL_ENABLE 0
655#define ADPA_VSYNC_ACTIVE_HIGH (1<<4)
656#define ADPA_VSYNC_ACTIVE_LOW 0
657#define ADPA_HSYNC_ACTIVE_HIGH (1<<3)
658#define ADPA_HSYNC_ACTIVE_LOW 0
659#define ADPA_DPMS_MASK (~(3<<10))
660#define ADPA_DPMS_ON (0<<10)
661#define ADPA_DPMS_SUSPEND (1<<10)
662#define ADPA_DPMS_STANDBY (2<<10)
663#define ADPA_DPMS_OFF (3<<10)
664
665/* Hotplug control (945+ only) */
666#define PORT_HOTPLUG_EN 0x61110
Eric Anholt7d573822009-01-02 13:33:00 -0800667#define HDMIB_HOTPLUG_INT_EN (1 << 29)
Keith Packard040d87f2009-05-30 20:42:33 -0700668#define DPB_HOTPLUG_INT_EN (1 << 29)
Eric Anholt7d573822009-01-02 13:33:00 -0800669#define HDMIC_HOTPLUG_INT_EN (1 << 28)
Keith Packard040d87f2009-05-30 20:42:33 -0700670#define DPC_HOTPLUG_INT_EN (1 << 28)
Eric Anholt7d573822009-01-02 13:33:00 -0800671#define HDMID_HOTPLUG_INT_EN (1 << 27)
Keith Packard040d87f2009-05-30 20:42:33 -0700672#define DPD_HOTPLUG_INT_EN (1 << 27)
Jesse Barnes585fb112008-07-29 11:54:06 -0700673#define SDVOB_HOTPLUG_INT_EN (1 << 26)
674#define SDVOC_HOTPLUG_INT_EN (1 << 25)
675#define TV_HOTPLUG_INT_EN (1 << 18)
676#define CRT_HOTPLUG_INT_EN (1 << 9)
677#define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
Zhao Yakui771cb082009-03-03 18:07:52 +0800678#define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
679/* must use period 64 on GM45 according to docs */
680#define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
681#define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
682#define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
683#define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
684#define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
685#define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
686#define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
687#define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
688#define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
689#define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
690#define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
691#define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
692#define CRT_HOTPLUG_MASK (0x3fc) /* Bits 9-2 */
Jesse Barnes5ca58282009-03-31 14:11:15 -0700693#define CRT_FORCE_HOTPLUG_MASK 0xfffffe1f
694#define HOTPLUG_EN_MASK (HDMIB_HOTPLUG_INT_EN | \
695 HDMIC_HOTPLUG_INT_EN | \
696 HDMID_HOTPLUG_INT_EN | \
697 SDVOB_HOTPLUG_INT_EN | \
698 SDVOC_HOTPLUG_INT_EN | \
699 TV_HOTPLUG_INT_EN | \
700 CRT_HOTPLUG_INT_EN)
Zhao Yakui771cb082009-03-03 18:07:52 +0800701
Jesse Barnes585fb112008-07-29 11:54:06 -0700702
703#define PORT_HOTPLUG_STAT 0x61114
Eric Anholt7d573822009-01-02 13:33:00 -0800704#define HDMIB_HOTPLUG_INT_STATUS (1 << 29)
Keith Packard040d87f2009-05-30 20:42:33 -0700705#define DPB_HOTPLUG_INT_STATUS (1 << 29)
Eric Anholt7d573822009-01-02 13:33:00 -0800706#define HDMIC_HOTPLUG_INT_STATUS (1 << 28)
Keith Packard040d87f2009-05-30 20:42:33 -0700707#define DPC_HOTPLUG_INT_STATUS (1 << 28)
Eric Anholt7d573822009-01-02 13:33:00 -0800708#define HDMID_HOTPLUG_INT_STATUS (1 << 27)
Keith Packard040d87f2009-05-30 20:42:33 -0700709#define DPD_HOTPLUG_INT_STATUS (1 << 27)
Jesse Barnes585fb112008-07-29 11:54:06 -0700710#define CRT_HOTPLUG_INT_STATUS (1 << 11)
711#define TV_HOTPLUG_INT_STATUS (1 << 10)
712#define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
713#define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
714#define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
715#define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
716#define SDVOC_HOTPLUG_INT_STATUS (1 << 7)
717#define SDVOB_HOTPLUG_INT_STATUS (1 << 6)
718
719/* SDVO port control */
720#define SDVOB 0x61140
721#define SDVOC 0x61160
722#define SDVO_ENABLE (1 << 31)
723#define SDVO_PIPE_B_SELECT (1 << 30)
724#define SDVO_STALL_SELECT (1 << 29)
725#define SDVO_INTERRUPT_ENABLE (1 << 26)
726/**
727 * 915G/GM SDVO pixel multiplier.
728 *
729 * Programmed value is multiplier - 1, up to 5x.
730 *
731 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
732 */
733#define SDVO_PORT_MULTIPLY_MASK (7 << 23)
734#define SDVO_PORT_MULTIPLY_SHIFT 23
735#define SDVO_PHASE_SELECT_MASK (15 << 19)
736#define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
737#define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
738#define SDVOC_GANG_MODE (1 << 16)
Eric Anholt7d573822009-01-02 13:33:00 -0800739#define SDVO_ENCODING_SDVO (0x0 << 10)
740#define SDVO_ENCODING_HDMI (0x2 << 10)
741/** Requird for HDMI operation */
742#define SDVO_NULL_PACKETS_DURING_VSYNC (1 << 9)
Jesse Barnes585fb112008-07-29 11:54:06 -0700743#define SDVO_BORDER_ENABLE (1 << 7)
Eric Anholt7d573822009-01-02 13:33:00 -0800744#define SDVO_AUDIO_ENABLE (1 << 6)
745/** New with 965, default is to be set */
746#define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
747/** New with 965, default is to be set */
748#define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
Jesse Barnes585fb112008-07-29 11:54:06 -0700749#define SDVOB_PCIE_CONCURRENCY (1 << 3)
750#define SDVO_DETECTED (1 << 2)
751/* Bits to be preserved when writing */
752#define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | (1 << 26))
753#define SDVOC_PRESERVE_MASK ((1 << 17) | (1 << 26))
754
755/* DVO port control */
756#define DVOA 0x61120
757#define DVOB 0x61140
758#define DVOC 0x61160
759#define DVO_ENABLE (1 << 31)
760#define DVO_PIPE_B_SELECT (1 << 30)
761#define DVO_PIPE_STALL_UNUSED (0 << 28)
762#define DVO_PIPE_STALL (1 << 28)
763#define DVO_PIPE_STALL_TV (2 << 28)
764#define DVO_PIPE_STALL_MASK (3 << 28)
765#define DVO_USE_VGA_SYNC (1 << 15)
766#define DVO_DATA_ORDER_I740 (0 << 14)
767#define DVO_DATA_ORDER_FP (1 << 14)
768#define DVO_VSYNC_DISABLE (1 << 11)
769#define DVO_HSYNC_DISABLE (1 << 10)
770#define DVO_VSYNC_TRISTATE (1 << 9)
771#define DVO_HSYNC_TRISTATE (1 << 8)
772#define DVO_BORDER_ENABLE (1 << 7)
773#define DVO_DATA_ORDER_GBRG (1 << 6)
774#define DVO_DATA_ORDER_RGGB (0 << 6)
775#define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
776#define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
777#define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
778#define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
779#define DVO_BLANK_ACTIVE_HIGH (1 << 2)
780#define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
781#define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
782#define DVO_PRESERVE_MASK (0x7<<24)
783#define DVOA_SRCDIM 0x61124
784#define DVOB_SRCDIM 0x61144
785#define DVOC_SRCDIM 0x61164
786#define DVO_SRCDIM_HORIZONTAL_SHIFT 12
787#define DVO_SRCDIM_VERTICAL_SHIFT 0
788
789/* LVDS port control */
790#define LVDS 0x61180
791/*
792 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
793 * the DPLL semantics change when the LVDS is assigned to that pipe.
794 */
795#define LVDS_PORT_EN (1 << 31)
796/* Selects pipe B for LVDS data. Must be set on pre-965. */
797#define LVDS_PIPEB_SELECT (1 << 30)
798/*
799 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
800 * pixel.
801 */
802#define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
803#define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
804#define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
805/*
806 * Controls the A3 data pair, which contains the additional LSBs for 24 bit
807 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
808 * on.
809 */
810#define LVDS_A3_POWER_MASK (3 << 6)
811#define LVDS_A3_POWER_DOWN (0 << 6)
812#define LVDS_A3_POWER_UP (3 << 6)
813/*
814 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
815 * is set.
816 */
817#define LVDS_CLKB_POWER_MASK (3 << 4)
818#define LVDS_CLKB_POWER_DOWN (0 << 4)
819#define LVDS_CLKB_POWER_UP (3 << 4)
820/*
821 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
822 * setting for whether we are in dual-channel mode. The B3 pair will
823 * additionally only be powered up when LVDS_A3_POWER_UP is set.
824 */
825#define LVDS_B0B3_POWER_MASK (3 << 2)
826#define LVDS_B0B3_POWER_DOWN (0 << 2)
827#define LVDS_B0B3_POWER_UP (3 << 2)
828
829/* Panel power sequencing */
830#define PP_STATUS 0x61200
831#define PP_ON (1 << 31)
832/*
833 * Indicates that all dependencies of the panel are on:
834 *
835 * - PLL enabled
836 * - pipe enabled
837 * - LVDS/DVOB/DVOC on
838 */
839#define PP_READY (1 << 30)
840#define PP_SEQUENCE_NONE (0 << 28)
841#define PP_SEQUENCE_ON (1 << 28)
842#define PP_SEQUENCE_OFF (2 << 28)
843#define PP_SEQUENCE_MASK 0x30000000
844#define PP_CONTROL 0x61204
845#define POWER_TARGET_ON (1 << 0)
846#define PP_ON_DELAYS 0x61208
847#define PP_OFF_DELAYS 0x6120c
848#define PP_DIVISOR 0x61210
849
850/* Panel fitting */
851#define PFIT_CONTROL 0x61230
852#define PFIT_ENABLE (1 << 31)
853#define PFIT_PIPE_MASK (3 << 29)
854#define PFIT_PIPE_SHIFT 29
855#define VERT_INTERP_DISABLE (0 << 10)
856#define VERT_INTERP_BILINEAR (1 << 10)
857#define VERT_INTERP_MASK (3 << 10)
858#define VERT_AUTO_SCALE (1 << 9)
859#define HORIZ_INTERP_DISABLE (0 << 6)
860#define HORIZ_INTERP_BILINEAR (1 << 6)
861#define HORIZ_INTERP_MASK (3 << 6)
862#define HORIZ_AUTO_SCALE (1 << 5)
863#define PANEL_8TO6_DITHER_ENABLE (1 << 3)
Zhao Yakui3fbe18d2009-06-22 15:31:25 +0800864#define PFIT_FILTER_FUZZY (0 << 24)
865#define PFIT_SCALING_AUTO (0 << 26)
866#define PFIT_SCALING_PROGRAMMED (1 << 26)
867#define PFIT_SCALING_PILLAR (2 << 26)
868#define PFIT_SCALING_LETTER (3 << 26)
Jesse Barnes585fb112008-07-29 11:54:06 -0700869#define PFIT_PGM_RATIOS 0x61234
870#define PFIT_VERT_SCALE_MASK 0xfff00000
871#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
Zhao Yakui3fbe18d2009-06-22 15:31:25 +0800872/* Pre-965 */
873#define PFIT_VERT_SCALE_SHIFT 20
874#define PFIT_VERT_SCALE_MASK 0xfff00000
875#define PFIT_HORIZ_SCALE_SHIFT 4
876#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
877/* 965+ */
878#define PFIT_VERT_SCALE_SHIFT_965 16
879#define PFIT_VERT_SCALE_MASK_965 0x1fff0000
880#define PFIT_HORIZ_SCALE_SHIFT_965 0
881#define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
882
Jesse Barnes585fb112008-07-29 11:54:06 -0700883#define PFIT_AUTO_RATIOS 0x61238
884
885/* Backlight control */
886#define BLC_PWM_CTL 0x61254
887#define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
888#define BLC_PWM_CTL2 0x61250 /* 965+ only */
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100889#define BLM_COMBINATION_MODE (1 << 30)
Jesse Barnes585fb112008-07-29 11:54:06 -0700890/*
891 * This is the most significant 15 bits of the number of backlight cycles in a
892 * complete cycle of the modulated backlight control.
893 *
894 * The actual value is this field multiplied by two.
895 */
896#define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
897#define BLM_LEGACY_MODE (1 << 16)
898/*
899 * This is the number of cycles out of the backlight modulation cycle for which
900 * the backlight is on.
901 *
902 * This field must be no greater than the number of cycles in the complete
903 * backlight modulation cycle.
904 */
905#define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
906#define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
907
908/* TV port control */
909#define TV_CTL 0x68000
910/** Enables the TV encoder */
911# define TV_ENC_ENABLE (1 << 31)
912/** Sources the TV encoder input from pipe B instead of A. */
913# define TV_ENC_PIPEB_SELECT (1 << 30)
914/** Outputs composite video (DAC A only) */
915# define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
916/** Outputs SVideo video (DAC B/C) */
917# define TV_ENC_OUTPUT_SVIDEO (1 << 28)
918/** Outputs Component video (DAC A/B/C) */
919# define TV_ENC_OUTPUT_COMPONENT (2 << 28)
920/** Outputs Composite and SVideo (DAC A/B/C) */
921# define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
922# define TV_TRILEVEL_SYNC (1 << 21)
923/** Enables slow sync generation (945GM only) */
924# define TV_SLOW_SYNC (1 << 20)
925/** Selects 4x oversampling for 480i and 576p */
926# define TV_OVERSAMPLE_4X (0 << 18)
927/** Selects 2x oversampling for 720p and 1080i */
928# define TV_OVERSAMPLE_2X (1 << 18)
929/** Selects no oversampling for 1080p */
930# define TV_OVERSAMPLE_NONE (2 << 18)
931/** Selects 8x oversampling */
932# define TV_OVERSAMPLE_8X (3 << 18)
933/** Selects progressive mode rather than interlaced */
934# define TV_PROGRESSIVE (1 << 17)
935/** Sets the colorburst to PAL mode. Required for non-M PAL modes. */
936# define TV_PAL_BURST (1 << 16)
937/** Field for setting delay of Y compared to C */
938# define TV_YC_SKEW_MASK (7 << 12)
939/** Enables a fix for 480p/576p standard definition modes on the 915GM only */
940# define TV_ENC_SDP_FIX (1 << 11)
941/**
942 * Enables a fix for the 915GM only.
943 *
944 * Not sure what it does.
945 */
946# define TV_ENC_C0_FIX (1 << 10)
947/** Bits that must be preserved by software */
Zhenyu Wangd2d9f232009-03-04 19:36:02 +0800948# define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
Jesse Barnes585fb112008-07-29 11:54:06 -0700949# define TV_FUSE_STATE_MASK (3 << 4)
950/** Read-only state that reports all features enabled */
951# define TV_FUSE_STATE_ENABLED (0 << 4)
952/** Read-only state that reports that Macrovision is disabled in hardware*/
953# define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
954/** Read-only state that reports that TV-out is disabled in hardware. */
955# define TV_FUSE_STATE_DISABLED (2 << 4)
956/** Normal operation */
957# define TV_TEST_MODE_NORMAL (0 << 0)
958/** Encoder test pattern 1 - combo pattern */
959# define TV_TEST_MODE_PATTERN_1 (1 << 0)
960/** Encoder test pattern 2 - full screen vertical 75% color bars */
961# define TV_TEST_MODE_PATTERN_2 (2 << 0)
962/** Encoder test pattern 3 - full screen horizontal 75% color bars */
963# define TV_TEST_MODE_PATTERN_3 (3 << 0)
964/** Encoder test pattern 4 - random noise */
965# define TV_TEST_MODE_PATTERN_4 (4 << 0)
966/** Encoder test pattern 5 - linear color ramps */
967# define TV_TEST_MODE_PATTERN_5 (5 << 0)
968/**
969 * This test mode forces the DACs to 50% of full output.
970 *
971 * This is used for load detection in combination with TVDAC_SENSE_MASK
972 */
973# define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
974# define TV_TEST_MODE_MASK (7 << 0)
975
976#define TV_DAC 0x68004
977/**
978 * Reports that DAC state change logic has reported change (RO).
979 *
980 * This gets cleared when TV_DAC_STATE_EN is cleared
981*/
982# define TVDAC_STATE_CHG (1 << 31)
983# define TVDAC_SENSE_MASK (7 << 28)
984/** Reports that DAC A voltage is above the detect threshold */
985# define TVDAC_A_SENSE (1 << 30)
986/** Reports that DAC B voltage is above the detect threshold */
987# define TVDAC_B_SENSE (1 << 29)
988/** Reports that DAC C voltage is above the detect threshold */
989# define TVDAC_C_SENSE (1 << 28)
990/**
991 * Enables DAC state detection logic, for load-based TV detection.
992 *
993 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
994 * to off, for load detection to work.
995 */
996# define TVDAC_STATE_CHG_EN (1 << 27)
997/** Sets the DAC A sense value to high */
998# define TVDAC_A_SENSE_CTL (1 << 26)
999/** Sets the DAC B sense value to high */
1000# define TVDAC_B_SENSE_CTL (1 << 25)
1001/** Sets the DAC C sense value to high */
1002# define TVDAC_C_SENSE_CTL (1 << 24)
1003/** Overrides the ENC_ENABLE and DAC voltage levels */
1004# define DAC_CTL_OVERRIDE (1 << 7)
1005/** Sets the slew rate. Must be preserved in software */
1006# define ENC_TVDAC_SLEW_FAST (1 << 6)
1007# define DAC_A_1_3_V (0 << 4)
1008# define DAC_A_1_1_V (1 << 4)
1009# define DAC_A_0_7_V (2 << 4)
Ma Lingcb66c692009-05-31 16:58:32 +08001010# define DAC_A_MASK (3 << 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07001011# define DAC_B_1_3_V (0 << 2)
1012# define DAC_B_1_1_V (1 << 2)
1013# define DAC_B_0_7_V (2 << 2)
Ma Lingcb66c692009-05-31 16:58:32 +08001014# define DAC_B_MASK (3 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07001015# define DAC_C_1_3_V (0 << 0)
1016# define DAC_C_1_1_V (1 << 0)
1017# define DAC_C_0_7_V (2 << 0)
Ma Lingcb66c692009-05-31 16:58:32 +08001018# define DAC_C_MASK (3 << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -07001019
1020/**
1021 * CSC coefficients are stored in a floating point format with 9 bits of
1022 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
1023 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
1024 * -1 (0x3) being the only legal negative value.
1025 */
1026#define TV_CSC_Y 0x68010
1027# define TV_RY_MASK 0x07ff0000
1028# define TV_RY_SHIFT 16
1029# define TV_GY_MASK 0x00000fff
1030# define TV_GY_SHIFT 0
1031
1032#define TV_CSC_Y2 0x68014
1033# define TV_BY_MASK 0x07ff0000
1034# define TV_BY_SHIFT 16
1035/**
1036 * Y attenuation for component video.
1037 *
1038 * Stored in 1.9 fixed point.
1039 */
1040# define TV_AY_MASK 0x000003ff
1041# define TV_AY_SHIFT 0
1042
1043#define TV_CSC_U 0x68018
1044# define TV_RU_MASK 0x07ff0000
1045# define TV_RU_SHIFT 16
1046# define TV_GU_MASK 0x000007ff
1047# define TV_GU_SHIFT 0
1048
1049#define TV_CSC_U2 0x6801c
1050# define TV_BU_MASK 0x07ff0000
1051# define TV_BU_SHIFT 16
1052/**
1053 * U attenuation for component video.
1054 *
1055 * Stored in 1.9 fixed point.
1056 */
1057# define TV_AU_MASK 0x000003ff
1058# define TV_AU_SHIFT 0
1059
1060#define TV_CSC_V 0x68020
1061# define TV_RV_MASK 0x0fff0000
1062# define TV_RV_SHIFT 16
1063# define TV_GV_MASK 0x000007ff
1064# define TV_GV_SHIFT 0
1065
1066#define TV_CSC_V2 0x68024
1067# define TV_BV_MASK 0x07ff0000
1068# define TV_BV_SHIFT 16
1069/**
1070 * V attenuation for component video.
1071 *
1072 * Stored in 1.9 fixed point.
1073 */
1074# define TV_AV_MASK 0x000007ff
1075# define TV_AV_SHIFT 0
1076
1077#define TV_CLR_KNOBS 0x68028
1078/** 2s-complement brightness adjustment */
1079# define TV_BRIGHTNESS_MASK 0xff000000
1080# define TV_BRIGHTNESS_SHIFT 24
1081/** Contrast adjustment, as a 2.6 unsigned floating point number */
1082# define TV_CONTRAST_MASK 0x00ff0000
1083# define TV_CONTRAST_SHIFT 16
1084/** Saturation adjustment, as a 2.6 unsigned floating point number */
1085# define TV_SATURATION_MASK 0x0000ff00
1086# define TV_SATURATION_SHIFT 8
1087/** Hue adjustment, as an integer phase angle in degrees */
1088# define TV_HUE_MASK 0x000000ff
1089# define TV_HUE_SHIFT 0
1090
1091#define TV_CLR_LEVEL 0x6802c
1092/** Controls the DAC level for black */
1093# define TV_BLACK_LEVEL_MASK 0x01ff0000
1094# define TV_BLACK_LEVEL_SHIFT 16
1095/** Controls the DAC level for blanking */
1096# define TV_BLANK_LEVEL_MASK 0x000001ff
1097# define TV_BLANK_LEVEL_SHIFT 0
1098
1099#define TV_H_CTL_1 0x68030
1100/** Number of pixels in the hsync. */
1101# define TV_HSYNC_END_MASK 0x1fff0000
1102# define TV_HSYNC_END_SHIFT 16
1103/** Total number of pixels minus one in the line (display and blanking). */
1104# define TV_HTOTAL_MASK 0x00001fff
1105# define TV_HTOTAL_SHIFT 0
1106
1107#define TV_H_CTL_2 0x68034
1108/** Enables the colorburst (needed for non-component color) */
1109# define TV_BURST_ENA (1 << 31)
1110/** Offset of the colorburst from the start of hsync, in pixels minus one. */
1111# define TV_HBURST_START_SHIFT 16
1112# define TV_HBURST_START_MASK 0x1fff0000
1113/** Length of the colorburst */
1114# define TV_HBURST_LEN_SHIFT 0
1115# define TV_HBURST_LEN_MASK 0x0001fff
1116
1117#define TV_H_CTL_3 0x68038
1118/** End of hblank, measured in pixels minus one from start of hsync */
1119# define TV_HBLANK_END_SHIFT 16
1120# define TV_HBLANK_END_MASK 0x1fff0000
1121/** Start of hblank, measured in pixels minus one from start of hsync */
1122# define TV_HBLANK_START_SHIFT 0
1123# define TV_HBLANK_START_MASK 0x0001fff
1124
1125#define TV_V_CTL_1 0x6803c
1126/** XXX */
1127# define TV_NBR_END_SHIFT 16
1128# define TV_NBR_END_MASK 0x07ff0000
1129/** XXX */
1130# define TV_VI_END_F1_SHIFT 8
1131# define TV_VI_END_F1_MASK 0x00003f00
1132/** XXX */
1133# define TV_VI_END_F2_SHIFT 0
1134# define TV_VI_END_F2_MASK 0x0000003f
1135
1136#define TV_V_CTL_2 0x68040
1137/** Length of vsync, in half lines */
1138# define TV_VSYNC_LEN_MASK 0x07ff0000
1139# define TV_VSYNC_LEN_SHIFT 16
1140/** Offset of the start of vsync in field 1, measured in one less than the
1141 * number of half lines.
1142 */
1143# define TV_VSYNC_START_F1_MASK 0x00007f00
1144# define TV_VSYNC_START_F1_SHIFT 8
1145/**
1146 * Offset of the start of vsync in field 2, measured in one less than the
1147 * number of half lines.
1148 */
1149# define TV_VSYNC_START_F2_MASK 0x0000007f
1150# define TV_VSYNC_START_F2_SHIFT 0
1151
1152#define TV_V_CTL_3 0x68044
1153/** Enables generation of the equalization signal */
1154# define TV_EQUAL_ENA (1 << 31)
1155/** Length of vsync, in half lines */
1156# define TV_VEQ_LEN_MASK 0x007f0000
1157# define TV_VEQ_LEN_SHIFT 16
1158/** Offset of the start of equalization in field 1, measured in one less than
1159 * the number of half lines.
1160 */
1161# define TV_VEQ_START_F1_MASK 0x0007f00
1162# define TV_VEQ_START_F1_SHIFT 8
1163/**
1164 * Offset of the start of equalization in field 2, measured in one less than
1165 * the number of half lines.
1166 */
1167# define TV_VEQ_START_F2_MASK 0x000007f
1168# define TV_VEQ_START_F2_SHIFT 0
1169
1170#define TV_V_CTL_4 0x68048
1171/**
1172 * Offset to start of vertical colorburst, measured in one less than the
1173 * number of lines from vertical start.
1174 */
1175# define TV_VBURST_START_F1_MASK 0x003f0000
1176# define TV_VBURST_START_F1_SHIFT 16
1177/**
1178 * Offset to the end of vertical colorburst, measured in one less than the
1179 * number of lines from the start of NBR.
1180 */
1181# define TV_VBURST_END_F1_MASK 0x000000ff
1182# define TV_VBURST_END_F1_SHIFT 0
1183
1184#define TV_V_CTL_5 0x6804c
1185/**
1186 * Offset to start of vertical colorburst, measured in one less than the
1187 * number of lines from vertical start.
1188 */
1189# define TV_VBURST_START_F2_MASK 0x003f0000
1190# define TV_VBURST_START_F2_SHIFT 16
1191/**
1192 * Offset to the end of vertical colorburst, measured in one less than the
1193 * number of lines from the start of NBR.
1194 */
1195# define TV_VBURST_END_F2_MASK 0x000000ff
1196# define TV_VBURST_END_F2_SHIFT 0
1197
1198#define TV_V_CTL_6 0x68050
1199/**
1200 * Offset to start of vertical colorburst, measured in one less than the
1201 * number of lines from vertical start.
1202 */
1203# define TV_VBURST_START_F3_MASK 0x003f0000
1204# define TV_VBURST_START_F3_SHIFT 16
1205/**
1206 * Offset to the end of vertical colorburst, measured in one less than the
1207 * number of lines from the start of NBR.
1208 */
1209# define TV_VBURST_END_F3_MASK 0x000000ff
1210# define TV_VBURST_END_F3_SHIFT 0
1211
1212#define TV_V_CTL_7 0x68054
1213/**
1214 * Offset to start of vertical colorburst, measured in one less than the
1215 * number of lines from vertical start.
1216 */
1217# define TV_VBURST_START_F4_MASK 0x003f0000
1218# define TV_VBURST_START_F4_SHIFT 16
1219/**
1220 * Offset to the end of vertical colorburst, measured in one less than the
1221 * number of lines from the start of NBR.
1222 */
1223# define TV_VBURST_END_F4_MASK 0x000000ff
1224# define TV_VBURST_END_F4_SHIFT 0
1225
1226#define TV_SC_CTL_1 0x68060
1227/** Turns on the first subcarrier phase generation DDA */
1228# define TV_SC_DDA1_EN (1 << 31)
1229/** Turns on the first subcarrier phase generation DDA */
1230# define TV_SC_DDA2_EN (1 << 30)
1231/** Turns on the first subcarrier phase generation DDA */
1232# define TV_SC_DDA3_EN (1 << 29)
1233/** Sets the subcarrier DDA to reset frequency every other field */
1234# define TV_SC_RESET_EVERY_2 (0 << 24)
1235/** Sets the subcarrier DDA to reset frequency every fourth field */
1236# define TV_SC_RESET_EVERY_4 (1 << 24)
1237/** Sets the subcarrier DDA to reset frequency every eighth field */
1238# define TV_SC_RESET_EVERY_8 (2 << 24)
1239/** Sets the subcarrier DDA to never reset the frequency */
1240# define TV_SC_RESET_NEVER (3 << 24)
1241/** Sets the peak amplitude of the colorburst.*/
1242# define TV_BURST_LEVEL_MASK 0x00ff0000
1243# define TV_BURST_LEVEL_SHIFT 16
1244/** Sets the increment of the first subcarrier phase generation DDA */
1245# define TV_SCDDA1_INC_MASK 0x00000fff
1246# define TV_SCDDA1_INC_SHIFT 0
1247
1248#define TV_SC_CTL_2 0x68064
1249/** Sets the rollover for the second subcarrier phase generation DDA */
1250# define TV_SCDDA2_SIZE_MASK 0x7fff0000
1251# define TV_SCDDA2_SIZE_SHIFT 16
1252/** Sets the increent of the second subcarrier phase generation DDA */
1253# define TV_SCDDA2_INC_MASK 0x00007fff
1254# define TV_SCDDA2_INC_SHIFT 0
1255
1256#define TV_SC_CTL_3 0x68068
1257/** Sets the rollover for the third subcarrier phase generation DDA */
1258# define TV_SCDDA3_SIZE_MASK 0x7fff0000
1259# define TV_SCDDA3_SIZE_SHIFT 16
1260/** Sets the increent of the third subcarrier phase generation DDA */
1261# define TV_SCDDA3_INC_MASK 0x00007fff
1262# define TV_SCDDA3_INC_SHIFT 0
1263
1264#define TV_WIN_POS 0x68070
1265/** X coordinate of the display from the start of horizontal active */
1266# define TV_XPOS_MASK 0x1fff0000
1267# define TV_XPOS_SHIFT 16
1268/** Y coordinate of the display from the start of vertical active (NBR) */
1269# define TV_YPOS_MASK 0x00000fff
1270# define TV_YPOS_SHIFT 0
1271
1272#define TV_WIN_SIZE 0x68074
1273/** Horizontal size of the display window, measured in pixels*/
1274# define TV_XSIZE_MASK 0x1fff0000
1275# define TV_XSIZE_SHIFT 16
1276/**
1277 * Vertical size of the display window, measured in pixels.
1278 *
1279 * Must be even for interlaced modes.
1280 */
1281# define TV_YSIZE_MASK 0x00000fff
1282# define TV_YSIZE_SHIFT 0
1283
1284#define TV_FILTER_CTL_1 0x68080
1285/**
1286 * Enables automatic scaling calculation.
1287 *
1288 * If set, the rest of the registers are ignored, and the calculated values can
1289 * be read back from the register.
1290 */
1291# define TV_AUTO_SCALE (1 << 31)
1292/**
1293 * Disables the vertical filter.
1294 *
1295 * This is required on modes more than 1024 pixels wide */
1296# define TV_V_FILTER_BYPASS (1 << 29)
1297/** Enables adaptive vertical filtering */
1298# define TV_VADAPT (1 << 28)
1299# define TV_VADAPT_MODE_MASK (3 << 26)
1300/** Selects the least adaptive vertical filtering mode */
1301# define TV_VADAPT_MODE_LEAST (0 << 26)
1302/** Selects the moderately adaptive vertical filtering mode */
1303# define TV_VADAPT_MODE_MODERATE (1 << 26)
1304/** Selects the most adaptive vertical filtering mode */
1305# define TV_VADAPT_MODE_MOST (3 << 26)
1306/**
1307 * Sets the horizontal scaling factor.
1308 *
1309 * This should be the fractional part of the horizontal scaling factor divided
1310 * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
1311 *
1312 * (src width - 1) / ((oversample * dest width) - 1)
1313 */
1314# define TV_HSCALE_FRAC_MASK 0x00003fff
1315# define TV_HSCALE_FRAC_SHIFT 0
1316
1317#define TV_FILTER_CTL_2 0x68084
1318/**
1319 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
1320 *
1321 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
1322 */
1323# define TV_VSCALE_INT_MASK 0x00038000
1324# define TV_VSCALE_INT_SHIFT 15
1325/**
1326 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
1327 *
1328 * \sa TV_VSCALE_INT_MASK
1329 */
1330# define TV_VSCALE_FRAC_MASK 0x00007fff
1331# define TV_VSCALE_FRAC_SHIFT 0
1332
1333#define TV_FILTER_CTL_3 0x68088
1334/**
1335 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
1336 *
1337 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
1338 *
1339 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
1340 */
1341# define TV_VSCALE_IP_INT_MASK 0x00038000
1342# define TV_VSCALE_IP_INT_SHIFT 15
1343/**
1344 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
1345 *
1346 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
1347 *
1348 * \sa TV_VSCALE_IP_INT_MASK
1349 */
1350# define TV_VSCALE_IP_FRAC_MASK 0x00007fff
1351# define TV_VSCALE_IP_FRAC_SHIFT 0
1352
1353#define TV_CC_CONTROL 0x68090
1354# define TV_CC_ENABLE (1 << 31)
1355/**
1356 * Specifies which field to send the CC data in.
1357 *
1358 * CC data is usually sent in field 0.
1359 */
1360# define TV_CC_FID_MASK (1 << 27)
1361# define TV_CC_FID_SHIFT 27
1362/** Sets the horizontal position of the CC data. Usually 135. */
1363# define TV_CC_HOFF_MASK 0x03ff0000
1364# define TV_CC_HOFF_SHIFT 16
1365/** Sets the vertical position of the CC data. Usually 21 */
1366# define TV_CC_LINE_MASK 0x0000003f
1367# define TV_CC_LINE_SHIFT 0
1368
1369#define TV_CC_DATA 0x68094
1370# define TV_CC_RDY (1 << 31)
1371/** Second word of CC data to be transmitted. */
1372# define TV_CC_DATA_2_MASK 0x007f0000
1373# define TV_CC_DATA_2_SHIFT 16
1374/** First word of CC data to be transmitted. */
1375# define TV_CC_DATA_1_MASK 0x0000007f
1376# define TV_CC_DATA_1_SHIFT 0
1377
1378#define TV_H_LUMA_0 0x68100
1379#define TV_H_LUMA_59 0x681ec
1380#define TV_H_CHROMA_0 0x68200
1381#define TV_H_CHROMA_59 0x682ec
1382#define TV_V_LUMA_0 0x68300
1383#define TV_V_LUMA_42 0x683a8
1384#define TV_V_CHROMA_0 0x68400
1385#define TV_V_CHROMA_42 0x684a8
1386
Keith Packard040d87f2009-05-30 20:42:33 -07001387/* Display Port */
1388#define DP_B 0x64100
1389#define DP_C 0x64200
1390#define DP_D 0x64300
1391
1392#define DP_PORT_EN (1 << 31)
1393#define DP_PIPEB_SELECT (1 << 30)
1394
1395/* Link training mode - select a suitable mode for each stage */
1396#define DP_LINK_TRAIN_PAT_1 (0 << 28)
1397#define DP_LINK_TRAIN_PAT_2 (1 << 28)
1398#define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
1399#define DP_LINK_TRAIN_OFF (3 << 28)
1400#define DP_LINK_TRAIN_MASK (3 << 28)
1401#define DP_LINK_TRAIN_SHIFT 28
1402
1403/* Signal voltages. These are mostly controlled by the other end */
1404#define DP_VOLTAGE_0_4 (0 << 25)
1405#define DP_VOLTAGE_0_6 (1 << 25)
1406#define DP_VOLTAGE_0_8 (2 << 25)
1407#define DP_VOLTAGE_1_2 (3 << 25)
1408#define DP_VOLTAGE_MASK (7 << 25)
1409#define DP_VOLTAGE_SHIFT 25
1410
1411/* Signal pre-emphasis levels, like voltages, the other end tells us what
1412 * they want
1413 */
1414#define DP_PRE_EMPHASIS_0 (0 << 22)
1415#define DP_PRE_EMPHASIS_3_5 (1 << 22)
1416#define DP_PRE_EMPHASIS_6 (2 << 22)
1417#define DP_PRE_EMPHASIS_9_5 (3 << 22)
1418#define DP_PRE_EMPHASIS_MASK (7 << 22)
1419#define DP_PRE_EMPHASIS_SHIFT 22
1420
1421/* How many wires to use. I guess 3 was too hard */
1422#define DP_PORT_WIDTH_1 (0 << 19)
1423#define DP_PORT_WIDTH_2 (1 << 19)
1424#define DP_PORT_WIDTH_4 (3 << 19)
1425#define DP_PORT_WIDTH_MASK (7 << 19)
1426
1427/* Mystic DPCD version 1.1 special mode */
1428#define DP_ENHANCED_FRAMING (1 << 18)
1429
1430/** locked once port is enabled */
1431#define DP_PORT_REVERSAL (1 << 15)
1432
1433/** sends the clock on lane 15 of the PEG for debug */
1434#define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
1435
1436#define DP_SCRAMBLING_DISABLE (1 << 12)
1437
1438/** limit RGB values to avoid confusing TVs */
1439#define DP_COLOR_RANGE_16_235 (1 << 8)
1440
1441/** Turn on the audio link */
1442#define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
1443
1444/** vs and hs sync polarity */
1445#define DP_SYNC_VS_HIGH (1 << 4)
1446#define DP_SYNC_HS_HIGH (1 << 3)
1447
1448/** A fantasy */
1449#define DP_DETECTED (1 << 2)
1450
1451/** The aux channel provides a way to talk to the
1452 * signal sink for DDC etc. Max packet size supported
1453 * is 20 bytes in each direction, hence the 5 fixed
1454 * data registers
1455 */
1456#define DPB_AUX_CH_CTL 0x64110
1457#define DPB_AUX_CH_DATA1 0x64114
1458#define DPB_AUX_CH_DATA2 0x64118
1459#define DPB_AUX_CH_DATA3 0x6411c
1460#define DPB_AUX_CH_DATA4 0x64120
1461#define DPB_AUX_CH_DATA5 0x64124
1462
1463#define DPC_AUX_CH_CTL 0x64210
1464#define DPC_AUX_CH_DATA1 0x64214
1465#define DPC_AUX_CH_DATA2 0x64218
1466#define DPC_AUX_CH_DATA3 0x6421c
1467#define DPC_AUX_CH_DATA4 0x64220
1468#define DPC_AUX_CH_DATA5 0x64224
1469
1470#define DPD_AUX_CH_CTL 0x64310
1471#define DPD_AUX_CH_DATA1 0x64314
1472#define DPD_AUX_CH_DATA2 0x64318
1473#define DPD_AUX_CH_DATA3 0x6431c
1474#define DPD_AUX_CH_DATA4 0x64320
1475#define DPD_AUX_CH_DATA5 0x64324
1476
1477#define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
1478#define DP_AUX_CH_CTL_DONE (1 << 30)
1479#define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
1480#define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
1481#define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
1482#define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
1483#define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
1484#define DP_AUX_CH_CTL_TIME_OUT_1600us (3 << 26)
1485#define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
1486#define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
1487#define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
1488#define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
1489#define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
1490#define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
1491#define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
1492#define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
1493#define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
1494#define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
1495#define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
1496#define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
1497#define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
1498
1499/*
1500 * Computing GMCH M and N values for the Display Port link
1501 *
1502 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
1503 *
1504 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
1505 *
1506 * The GMCH value is used internally
1507 *
1508 * bytes_per_pixel is the number of bytes coming out of the plane,
1509 * which is after the LUTs, so we want the bytes for our color format.
1510 * For our current usage, this is always 3, one byte for R, G and B.
1511 */
1512#define PIPEA_GMCH_DATA_M 0x70050
1513#define PIPEB_GMCH_DATA_M 0x71050
1514
1515/* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
1516#define PIPE_GMCH_DATA_M_TU_SIZE_MASK (0x3f << 25)
1517#define PIPE_GMCH_DATA_M_TU_SIZE_SHIFT 25
1518
1519#define PIPE_GMCH_DATA_M_MASK (0xffffff)
1520
1521#define PIPEA_GMCH_DATA_N 0x70054
1522#define PIPEB_GMCH_DATA_N 0x71054
1523#define PIPE_GMCH_DATA_N_MASK (0xffffff)
1524
1525/*
1526 * Computing Link M and N values for the Display Port link
1527 *
1528 * Link M / N = pixel_clock / ls_clk
1529 *
1530 * (the DP spec calls pixel_clock the 'strm_clk')
1531 *
1532 * The Link value is transmitted in the Main Stream
1533 * Attributes and VB-ID.
1534 */
1535
1536#define PIPEA_DP_LINK_M 0x70060
1537#define PIPEB_DP_LINK_M 0x71060
1538#define PIPEA_DP_LINK_M_MASK (0xffffff)
1539
1540#define PIPEA_DP_LINK_N 0x70064
1541#define PIPEB_DP_LINK_N 0x71064
1542#define PIPEA_DP_LINK_N_MASK (0xffffff)
1543
Jesse Barnes585fb112008-07-29 11:54:06 -07001544/* Display & cursor control */
1545
1546/* Pipe A */
1547#define PIPEADSL 0x70000
1548#define PIPEACONF 0x70008
1549#define PIPEACONF_ENABLE (1<<31)
1550#define PIPEACONF_DISABLE 0
1551#define PIPEACONF_DOUBLE_WIDE (1<<30)
1552#define I965_PIPECONF_ACTIVE (1<<30)
1553#define PIPEACONF_SINGLE_WIDE 0
1554#define PIPEACONF_PIPE_UNLOCKED 0
1555#define PIPEACONF_PIPE_LOCKED (1<<25)
1556#define PIPEACONF_PALETTE 0
1557#define PIPEACONF_GAMMA (1<<24)
1558#define PIPECONF_FORCE_BORDER (1<<25)
1559#define PIPECONF_PROGRESSIVE (0 << 21)
1560#define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
1561#define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21)
1562#define PIPEASTAT 0x70024
1563#define PIPE_FIFO_UNDERRUN_STATUS (1UL<<31)
1564#define PIPE_CRC_ERROR_ENABLE (1UL<<29)
1565#define PIPE_CRC_DONE_ENABLE (1UL<<28)
1566#define PIPE_GMBUS_EVENT_ENABLE (1UL<<27)
1567#define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL<<26)
1568#define PIPE_VSYNC_INTERRUPT_ENABLE (1UL<<25)
1569#define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24)
1570#define PIPE_DPST_EVENT_ENABLE (1UL<<23)
1571#define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL<<22)
1572#define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21)
1573#define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20)
1574#define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL<<18) /* pre-965 */
1575#define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */
1576#define PIPE_VBLANK_INTERRUPT_ENABLE (1UL<<17)
1577#define PIPE_OVERLAY_UPDATED_ENABLE (1UL<<16)
1578#define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL<<13)
1579#define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL<<12)
1580#define PIPE_GMBUS_INTERRUPT_STATUS (1UL<<11)
1581#define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL<<10)
1582#define PIPE_VSYNC_INTERRUPT_STATUS (1UL<<9)
1583#define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL<<8)
1584#define PIPE_DPST_EVENT_STATUS (1UL<<7)
1585#define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6)
1586#define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL<<5)
1587#define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4)
1588#define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL<<2) /* pre-965 */
1589#define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */
1590#define PIPE_VBLANK_INTERRUPT_STATUS (1UL<<1)
1591#define PIPE_OVERLAY_UPDATED_STATUS (1UL<<0)
1592
1593#define DSPARB 0x70030
1594#define DSPARB_CSTART_MASK (0x7f << 7)
1595#define DSPARB_CSTART_SHIFT 7
1596#define DSPARB_BSTART_MASK (0x7f)
1597#define DSPARB_BSTART_SHIFT 0
1598/*
1599 * The two pipe frame counter registers are not synchronized, so
1600 * reading a stable value is somewhat tricky. The following code
1601 * should work:
1602 *
1603 * do {
1604 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
1605 * PIPE_FRAME_HIGH_SHIFT;
1606 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
1607 * PIPE_FRAME_LOW_SHIFT);
1608 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
1609 * PIPE_FRAME_HIGH_SHIFT);
1610 * } while (high1 != high2);
1611 * frame = (high1 << 8) | low1;
1612 */
1613#define PIPEAFRAMEHIGH 0x70040
1614#define PIPE_FRAME_HIGH_MASK 0x0000ffff
1615#define PIPE_FRAME_HIGH_SHIFT 0
1616#define PIPEAFRAMEPIXEL 0x70044
1617#define PIPE_FRAME_LOW_MASK 0xff000000
1618#define PIPE_FRAME_LOW_SHIFT 24
1619#define PIPE_PIXEL_MASK 0x00ffffff
1620#define PIPE_PIXEL_SHIFT 0
Jesse Barnes9880b7a2009-02-06 10:22:41 -08001621/* GM45+ just has to be different */
1622#define PIPEA_FRMCOUNT_GM45 0x70040
1623#define PIPEA_FLIPCOUNT_GM45 0x70044
Jesse Barnes585fb112008-07-29 11:54:06 -07001624
1625/* Cursor A & B regs */
1626#define CURACNTR 0x70080
Jesse Barnes14b60392009-05-20 16:47:08 -04001627/* Old style CUR*CNTR flags (desktop 8xx) */
1628#define CURSOR_ENABLE 0x80000000
1629#define CURSOR_GAMMA_ENABLE 0x40000000
1630#define CURSOR_STRIDE_MASK 0x30000000
1631#define CURSOR_FORMAT_SHIFT 24
1632#define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
1633#define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
1634#define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
1635#define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
1636#define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
1637#define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
1638/* New style CUR*CNTR flags */
1639#define CURSOR_MODE 0x27
Jesse Barnes585fb112008-07-29 11:54:06 -07001640#define CURSOR_MODE_DISABLE 0x00
1641#define CURSOR_MODE_64_32B_AX 0x07
1642#define CURSOR_MODE_64_ARGB_AX ((1 << 5) | CURSOR_MODE_64_32B_AX)
Jesse Barnes14b60392009-05-20 16:47:08 -04001643#define MCURSOR_PIPE_SELECT (1 << 28)
1644#define MCURSOR_PIPE_A 0x00
1645#define MCURSOR_PIPE_B (1 << 28)
Jesse Barnes585fb112008-07-29 11:54:06 -07001646#define MCURSOR_GAMMA_ENABLE (1 << 26)
1647#define CURABASE 0x70084
1648#define CURAPOS 0x70088
1649#define CURSOR_POS_MASK 0x007FF
1650#define CURSOR_POS_SIGN 0x8000
1651#define CURSOR_X_SHIFT 0
1652#define CURSOR_Y_SHIFT 16
Jesse Barnes14b60392009-05-20 16:47:08 -04001653#define CURSIZE 0x700a0
Jesse Barnes585fb112008-07-29 11:54:06 -07001654#define CURBCNTR 0x700c0
1655#define CURBBASE 0x700c4
1656#define CURBPOS 0x700c8
1657
1658/* Display A control */
1659#define DSPACNTR 0x70180
1660#define DISPLAY_PLANE_ENABLE (1<<31)
1661#define DISPLAY_PLANE_DISABLE 0
1662#define DISPPLANE_GAMMA_ENABLE (1<<30)
1663#define DISPPLANE_GAMMA_DISABLE 0
1664#define DISPPLANE_PIXFORMAT_MASK (0xf<<26)
1665#define DISPPLANE_8BPP (0x2<<26)
1666#define DISPPLANE_15_16BPP (0x4<<26)
1667#define DISPPLANE_16BPP (0x5<<26)
1668#define DISPPLANE_32BPP_NO_ALPHA (0x6<<26)
1669#define DISPPLANE_32BPP (0x7<<26)
1670#define DISPPLANE_STEREO_ENABLE (1<<25)
1671#define DISPPLANE_STEREO_DISABLE 0
1672#define DISPPLANE_SEL_PIPE_MASK (1<<24)
1673#define DISPPLANE_SEL_PIPE_A 0
1674#define DISPPLANE_SEL_PIPE_B (1<<24)
1675#define DISPPLANE_SRC_KEY_ENABLE (1<<22)
1676#define DISPPLANE_SRC_KEY_DISABLE 0
1677#define DISPPLANE_LINE_DOUBLE (1<<20)
1678#define DISPPLANE_NO_LINE_DOUBLE 0
1679#define DISPPLANE_STEREO_POLARITY_FIRST 0
1680#define DISPPLANE_STEREO_POLARITY_SECOND (1<<18)
Jesse Barnesf5448472009-04-14 14:17:47 -07001681#define DISPPLANE_TILED (1<<10)
Jesse Barnes585fb112008-07-29 11:54:06 -07001682#define DSPAADDR 0x70184
1683#define DSPASTRIDE 0x70188
1684#define DSPAPOS 0x7018C /* reserved */
1685#define DSPASIZE 0x70190
1686#define DSPASURF 0x7019C /* 965+ only */
1687#define DSPATILEOFF 0x701A4 /* 965+ only */
1688
1689/* VBIOS flags */
1690#define SWF00 0x71410
1691#define SWF01 0x71414
1692#define SWF02 0x71418
1693#define SWF03 0x7141c
1694#define SWF04 0x71420
1695#define SWF05 0x71424
1696#define SWF06 0x71428
1697#define SWF10 0x70410
1698#define SWF11 0x70414
1699#define SWF14 0x71420
1700#define SWF30 0x72414
1701#define SWF31 0x72418
1702#define SWF32 0x7241c
1703
1704/* Pipe B */
1705#define PIPEBDSL 0x71000
1706#define PIPEBCONF 0x71008
1707#define PIPEBSTAT 0x71024
1708#define PIPEBFRAMEHIGH 0x71040
1709#define PIPEBFRAMEPIXEL 0x71044
Jesse Barnes9880b7a2009-02-06 10:22:41 -08001710#define PIPEB_FRMCOUNT_GM45 0x71040
1711#define PIPEB_FLIPCOUNT_GM45 0x71044
1712
Jesse Barnes585fb112008-07-29 11:54:06 -07001713
1714/* Display B control */
1715#define DSPBCNTR 0x71180
1716#define DISPPLANE_ALPHA_TRANS_ENABLE (1<<15)
1717#define DISPPLANE_ALPHA_TRANS_DISABLE 0
1718#define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
1719#define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
1720#define DSPBADDR 0x71184
1721#define DSPBSTRIDE 0x71188
1722#define DSPBPOS 0x7118C
1723#define DSPBSIZE 0x71190
1724#define DSPBSURF 0x7119C
1725#define DSPBTILEOFF 0x711A4
1726
1727/* VBIOS regs */
1728#define VGACNTRL 0x71400
1729# define VGA_DISP_DISABLE (1 << 31)
1730# define VGA_2X_MODE (1 << 30)
1731# define VGA_PIPE_B_SELECT (1 << 29)
1732
Zhenyu Wangb9055052009-06-05 15:38:38 +08001733/* IGDNG */
1734
1735#define CPU_VGACNTRL 0x41000
1736
1737#define DIGITAL_PORT_HOTPLUG_CNTRL 0x44030
1738#define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
1739#define DIGITAL_PORTA_SHORT_PULSE_2MS (0 << 2)
1740#define DIGITAL_PORTA_SHORT_PULSE_4_5MS (1 << 2)
1741#define DIGITAL_PORTA_SHORT_PULSE_6MS (2 << 2)
1742#define DIGITAL_PORTA_SHORT_PULSE_100MS (3 << 2)
1743#define DIGITAL_PORTA_NO_DETECT (0 << 0)
1744#define DIGITAL_PORTA_LONG_PULSE_DETECT_MASK (1 << 1)
1745#define DIGITAL_PORTA_SHORT_PULSE_DETECT_MASK (1 << 0)
1746
1747/* refresh rate hardware control */
1748#define RR_HW_CTL 0x45300
1749#define RR_HW_LOW_POWER_FRAMES_MASK 0xff
1750#define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
1751
1752#define FDI_PLL_BIOS_0 0x46000
1753#define FDI_PLL_BIOS_1 0x46004
1754#define FDI_PLL_BIOS_2 0x46008
1755#define DISPLAY_PORT_PLL_BIOS_0 0x4600c
1756#define DISPLAY_PORT_PLL_BIOS_1 0x46010
1757#define DISPLAY_PORT_PLL_BIOS_2 0x46014
1758
1759#define FDI_PLL_FREQ_CTL 0x46030
1760#define FDI_PLL_FREQ_CHANGE_REQUEST (1<<24)
1761#define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
1762#define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
1763
1764
1765#define PIPEA_DATA_M1 0x60030
1766#define TU_SIZE(x) (((x)-1) << 25) /* default size 64 */
1767#define TU_SIZE_MASK 0x7e000000
1768#define PIPEA_DATA_M1_OFFSET 0
1769#define PIPEA_DATA_N1 0x60034
1770#define PIPEA_DATA_N1_OFFSET 0
1771
1772#define PIPEA_DATA_M2 0x60038
1773#define PIPEA_DATA_M2_OFFSET 0
1774#define PIPEA_DATA_N2 0x6003c
1775#define PIPEA_DATA_N2_OFFSET 0
1776
1777#define PIPEA_LINK_M1 0x60040
1778#define PIPEA_LINK_M1_OFFSET 0
1779#define PIPEA_LINK_N1 0x60044
1780#define PIPEA_LINK_N1_OFFSET 0
1781
1782#define PIPEA_LINK_M2 0x60048
1783#define PIPEA_LINK_M2_OFFSET 0
1784#define PIPEA_LINK_N2 0x6004c
1785#define PIPEA_LINK_N2_OFFSET 0
1786
1787/* PIPEB timing regs are same start from 0x61000 */
1788
1789#define PIPEB_DATA_M1 0x61030
1790#define PIPEB_DATA_M1_OFFSET 0
1791#define PIPEB_DATA_N1 0x61034
1792#define PIPEB_DATA_N1_OFFSET 0
1793
1794#define PIPEB_DATA_M2 0x61038
1795#define PIPEB_DATA_M2_OFFSET 0
1796#define PIPEB_DATA_N2 0x6103c
1797#define PIPEB_DATA_N2_OFFSET 0
1798
1799#define PIPEB_LINK_M1 0x61040
1800#define PIPEB_LINK_M1_OFFSET 0
1801#define PIPEB_LINK_N1 0x61044
1802#define PIPEB_LINK_N1_OFFSET 0
1803
1804#define PIPEB_LINK_M2 0x61048
1805#define PIPEB_LINK_M2_OFFSET 0
1806#define PIPEB_LINK_N2 0x6104c
1807#define PIPEB_LINK_N2_OFFSET 0
1808
1809/* CPU panel fitter */
1810#define PFA_CTL_1 0x68080
1811#define PFB_CTL_1 0x68880
1812#define PF_ENABLE (1<<31)
1813
1814/* legacy palette */
1815#define LGC_PALETTE_A 0x4a000
1816#define LGC_PALETTE_B 0x4a800
1817
1818/* interrupts */
1819#define DE_MASTER_IRQ_CONTROL (1 << 31)
1820#define DE_SPRITEB_FLIP_DONE (1 << 29)
1821#define DE_SPRITEA_FLIP_DONE (1 << 28)
1822#define DE_PLANEB_FLIP_DONE (1 << 27)
1823#define DE_PLANEA_FLIP_DONE (1 << 26)
1824#define DE_PCU_EVENT (1 << 25)
1825#define DE_GTT_FAULT (1 << 24)
1826#define DE_POISON (1 << 23)
1827#define DE_PERFORM_COUNTER (1 << 22)
1828#define DE_PCH_EVENT (1 << 21)
1829#define DE_AUX_CHANNEL_A (1 << 20)
1830#define DE_DP_A_HOTPLUG (1 << 19)
1831#define DE_GSE (1 << 18)
1832#define DE_PIPEB_VBLANK (1 << 15)
1833#define DE_PIPEB_EVEN_FIELD (1 << 14)
1834#define DE_PIPEB_ODD_FIELD (1 << 13)
1835#define DE_PIPEB_LINE_COMPARE (1 << 12)
1836#define DE_PIPEB_VSYNC (1 << 11)
1837#define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
1838#define DE_PIPEA_VBLANK (1 << 7)
1839#define DE_PIPEA_EVEN_FIELD (1 << 6)
1840#define DE_PIPEA_ODD_FIELD (1 << 5)
1841#define DE_PIPEA_LINE_COMPARE (1 << 4)
1842#define DE_PIPEA_VSYNC (1 << 3)
1843#define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
1844
1845#define DEISR 0x44000
1846#define DEIMR 0x44004
1847#define DEIIR 0x44008
1848#define DEIER 0x4400c
1849
1850/* GT interrupt */
1851#define GT_SYNC_STATUS (1 << 2)
1852#define GT_USER_INTERRUPT (1 << 0)
1853
1854#define GTISR 0x44010
1855#define GTIMR 0x44014
1856#define GTIIR 0x44018
1857#define GTIER 0x4401c
1858
1859/* PCH */
1860
1861/* south display engine interrupt */
1862#define SDE_CRT_HOTPLUG (1 << 11)
1863#define SDE_PORTD_HOTPLUG (1 << 10)
1864#define SDE_PORTC_HOTPLUG (1 << 9)
1865#define SDE_PORTB_HOTPLUG (1 << 8)
1866#define SDE_SDVOB_HOTPLUG (1 << 6)
1867
1868#define SDEISR 0xc4000
1869#define SDEIMR 0xc4004
1870#define SDEIIR 0xc4008
1871#define SDEIER 0xc400c
1872
1873/* digital port hotplug */
1874#define PCH_PORT_HOTPLUG 0xc4030
1875#define PORTD_HOTPLUG_ENABLE (1 << 20)
1876#define PORTD_PULSE_DURATION_2ms (0)
1877#define PORTD_PULSE_DURATION_4_5ms (1 << 18)
1878#define PORTD_PULSE_DURATION_6ms (2 << 18)
1879#define PORTD_PULSE_DURATION_100ms (3 << 18)
1880#define PORTD_HOTPLUG_NO_DETECT (0)
1881#define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
1882#define PORTD_HOTPLUG_LONG_DETECT (1 << 17)
1883#define PORTC_HOTPLUG_ENABLE (1 << 12)
1884#define PORTC_PULSE_DURATION_2ms (0)
1885#define PORTC_PULSE_DURATION_4_5ms (1 << 10)
1886#define PORTC_PULSE_DURATION_6ms (2 << 10)
1887#define PORTC_PULSE_DURATION_100ms (3 << 10)
1888#define PORTC_HOTPLUG_NO_DETECT (0)
1889#define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
1890#define PORTC_HOTPLUG_LONG_DETECT (1 << 9)
1891#define PORTB_HOTPLUG_ENABLE (1 << 4)
1892#define PORTB_PULSE_DURATION_2ms (0)
1893#define PORTB_PULSE_DURATION_4_5ms (1 << 2)
1894#define PORTB_PULSE_DURATION_6ms (2 << 2)
1895#define PORTB_PULSE_DURATION_100ms (3 << 2)
1896#define PORTB_HOTPLUG_NO_DETECT (0)
1897#define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
1898#define PORTB_HOTPLUG_LONG_DETECT (1 << 1)
1899
1900#define PCH_GPIOA 0xc5010
1901#define PCH_GPIOB 0xc5014
1902#define PCH_GPIOC 0xc5018
1903#define PCH_GPIOD 0xc501c
1904#define PCH_GPIOE 0xc5020
1905#define PCH_GPIOF 0xc5024
1906
1907#define PCH_DPLL_A 0xc6014
1908#define PCH_DPLL_B 0xc6018
1909
1910#define PCH_FPA0 0xc6040
1911#define PCH_FPA1 0xc6044
1912#define PCH_FPB0 0xc6048
1913#define PCH_FPB1 0xc604c
1914
1915#define PCH_DPLL_TEST 0xc606c
1916
1917#define PCH_DREF_CONTROL 0xC6200
1918#define DREF_CONTROL_MASK 0x7fc3
1919#define DREF_CPU_SOURCE_OUTPUT_DISABLE (0<<13)
1920#define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2<<13)
1921#define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3<<13)
1922#define DREF_CPU_SOURCE_OUTPUT_MASK (3<<13)
1923#define DREF_SSC_SOURCE_DISABLE (0<<11)
1924#define DREF_SSC_SOURCE_ENABLE (2<<11)
1925#define DREF_SSC_SOURCE_MASK (2<<11)
1926#define DREF_NONSPREAD_SOURCE_DISABLE (0<<9)
1927#define DREF_NONSPREAD_CK505_ENABLE (1<<9)
1928#define DREF_NONSPREAD_SOURCE_ENABLE (2<<9)
1929#define DREF_NONSPREAD_SOURCE_MASK (2<<9)
1930#define DREF_SUPERSPREAD_SOURCE_DISABLE (0<<7)
1931#define DREF_SUPERSPREAD_SOURCE_ENABLE (2<<7)
1932#define DREF_SSC4_DOWNSPREAD (0<<6)
1933#define DREF_SSC4_CENTERSPREAD (1<<6)
1934#define DREF_SSC1_DISABLE (0<<1)
1935#define DREF_SSC1_ENABLE (1<<1)
1936#define DREF_SSC4_DISABLE (0)
1937#define DREF_SSC4_ENABLE (1)
1938
1939#define PCH_RAWCLK_FREQ 0xc6204
1940#define FDL_TP1_TIMER_SHIFT 12
1941#define FDL_TP1_TIMER_MASK (3<<12)
1942#define FDL_TP2_TIMER_SHIFT 10
1943#define FDL_TP2_TIMER_MASK (3<<10)
1944#define RAWCLK_FREQ_MASK 0x3ff
1945
1946#define PCH_DPLL_TMR_CFG 0xc6208
1947
1948#define PCH_SSC4_PARMS 0xc6210
1949#define PCH_SSC4_AUX_PARMS 0xc6214
1950
1951/* transcoder */
1952
1953#define TRANS_HTOTAL_A 0xe0000
1954#define TRANS_HTOTAL_SHIFT 16
1955#define TRANS_HACTIVE_SHIFT 0
1956#define TRANS_HBLANK_A 0xe0004
1957#define TRANS_HBLANK_END_SHIFT 16
1958#define TRANS_HBLANK_START_SHIFT 0
1959#define TRANS_HSYNC_A 0xe0008
1960#define TRANS_HSYNC_END_SHIFT 16
1961#define TRANS_HSYNC_START_SHIFT 0
1962#define TRANS_VTOTAL_A 0xe000c
1963#define TRANS_VTOTAL_SHIFT 16
1964#define TRANS_VACTIVE_SHIFT 0
1965#define TRANS_VBLANK_A 0xe0010
1966#define TRANS_VBLANK_END_SHIFT 16
1967#define TRANS_VBLANK_START_SHIFT 0
1968#define TRANS_VSYNC_A 0xe0014
1969#define TRANS_VSYNC_END_SHIFT 16
1970#define TRANS_VSYNC_START_SHIFT 0
1971
1972#define TRANSA_DATA_M1 0xe0030
1973#define TRANSA_DATA_N1 0xe0034
1974#define TRANSA_DATA_M2 0xe0038
1975#define TRANSA_DATA_N2 0xe003c
1976#define TRANSA_DP_LINK_M1 0xe0040
1977#define TRANSA_DP_LINK_N1 0xe0044
1978#define TRANSA_DP_LINK_M2 0xe0048
1979#define TRANSA_DP_LINK_N2 0xe004c
1980
1981#define TRANS_HTOTAL_B 0xe1000
1982#define TRANS_HBLANK_B 0xe1004
1983#define TRANS_HSYNC_B 0xe1008
1984#define TRANS_VTOTAL_B 0xe100c
1985#define TRANS_VBLANK_B 0xe1010
1986#define TRANS_VSYNC_B 0xe1014
1987
1988#define TRANSB_DATA_M1 0xe1030
1989#define TRANSB_DATA_N1 0xe1034
1990#define TRANSB_DATA_M2 0xe1038
1991#define TRANSB_DATA_N2 0xe103c
1992#define TRANSB_DP_LINK_M1 0xe1040
1993#define TRANSB_DP_LINK_N1 0xe1044
1994#define TRANSB_DP_LINK_M2 0xe1048
1995#define TRANSB_DP_LINK_N2 0xe104c
1996
1997#define TRANSACONF 0xf0008
1998#define TRANSBCONF 0xf1008
1999#define TRANS_DISABLE (0<<31)
2000#define TRANS_ENABLE (1<<31)
2001#define TRANS_STATE_MASK (1<<30)
2002#define TRANS_STATE_DISABLE (0<<30)
2003#define TRANS_STATE_ENABLE (1<<30)
2004#define TRANS_FSYNC_DELAY_HB1 (0<<27)
2005#define TRANS_FSYNC_DELAY_HB2 (1<<27)
2006#define TRANS_FSYNC_DELAY_HB3 (2<<27)
2007#define TRANS_FSYNC_DELAY_HB4 (3<<27)
2008#define TRANS_DP_AUDIO_ONLY (1<<26)
2009#define TRANS_DP_VIDEO_AUDIO (0<<26)
2010#define TRANS_PROGRESSIVE (0<<21)
2011#define TRANS_8BPC (0<<5)
2012#define TRANS_10BPC (1<<5)
2013#define TRANS_6BPC (2<<5)
2014#define TRANS_12BPC (3<<5)
2015
2016#define FDI_RXA_CHICKEN 0xc200c
2017#define FDI_RXB_CHICKEN 0xc2010
2018#define FDI_RX_PHASE_SYNC_POINTER_ENABLE (1)
2019
2020/* CPU: FDI_TX */
2021#define FDI_TXA_CTL 0x60100
2022#define FDI_TXB_CTL 0x61100
2023#define FDI_TX_DISABLE (0<<31)
2024#define FDI_TX_ENABLE (1<<31)
2025#define FDI_LINK_TRAIN_PATTERN_1 (0<<28)
2026#define FDI_LINK_TRAIN_PATTERN_2 (1<<28)
2027#define FDI_LINK_TRAIN_PATTERN_IDLE (2<<28)
2028#define FDI_LINK_TRAIN_NONE (3<<28)
2029#define FDI_LINK_TRAIN_VOLTAGE_0_4V (0<<25)
2030#define FDI_LINK_TRAIN_VOLTAGE_0_6V (1<<25)
2031#define FDI_LINK_TRAIN_VOLTAGE_0_8V (2<<25)
2032#define FDI_LINK_TRAIN_VOLTAGE_1_2V (3<<25)
2033#define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0<<22)
2034#define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1<<22)
2035#define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2<<22)
2036#define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3<<22)
2037#define FDI_DP_PORT_WIDTH_X1 (0<<19)
2038#define FDI_DP_PORT_WIDTH_X2 (1<<19)
2039#define FDI_DP_PORT_WIDTH_X3 (2<<19)
2040#define FDI_DP_PORT_WIDTH_X4 (3<<19)
2041#define FDI_TX_ENHANCE_FRAME_ENABLE (1<<18)
2042/* IGDNG: hardwired to 1 */
2043#define FDI_TX_PLL_ENABLE (1<<14)
2044/* both Tx and Rx */
2045#define FDI_SCRAMBLING_ENABLE (0<<7)
2046#define FDI_SCRAMBLING_DISABLE (1<<7)
2047
2048/* FDI_RX, FDI_X is hard-wired to Transcoder_X */
2049#define FDI_RXA_CTL 0xf000c
2050#define FDI_RXB_CTL 0xf100c
2051#define FDI_RX_ENABLE (1<<31)
2052#define FDI_RX_DISABLE (0<<31)
2053/* train, dp width same as FDI_TX */
2054#define FDI_DP_PORT_WIDTH_X8 (7<<19)
2055#define FDI_8BPC (0<<16)
2056#define FDI_10BPC (1<<16)
2057#define FDI_6BPC (2<<16)
2058#define FDI_12BPC (3<<16)
2059#define FDI_LINK_REVERSE_OVERWRITE (1<<15)
2060#define FDI_DMI_LINK_REVERSE_MASK (1<<14)
2061#define FDI_RX_PLL_ENABLE (1<<13)
2062#define FDI_FS_ERR_CORRECT_ENABLE (1<<11)
2063#define FDI_FE_ERR_CORRECT_ENABLE (1<<10)
2064#define FDI_FS_ERR_REPORT_ENABLE (1<<9)
2065#define FDI_FE_ERR_REPORT_ENABLE (1<<8)
2066#define FDI_RX_ENHANCE_FRAME_ENABLE (1<<6)
2067#define FDI_SEL_RAWCLK (0<<4)
2068#define FDI_SEL_PCDCLK (1<<4)
2069
2070#define FDI_RXA_MISC 0xf0010
2071#define FDI_RXB_MISC 0xf1010
2072#define FDI_RXA_TUSIZE1 0xf0030
2073#define FDI_RXA_TUSIZE2 0xf0038
2074#define FDI_RXB_TUSIZE1 0xf1030
2075#define FDI_RXB_TUSIZE2 0xf1038
2076
2077/* FDI_RX interrupt register format */
2078#define FDI_RX_INTER_LANE_ALIGN (1<<10)
2079#define FDI_RX_SYMBOL_LOCK (1<<9) /* train 2 */
2080#define FDI_RX_BIT_LOCK (1<<8) /* train 1 */
2081#define FDI_RX_TRAIN_PATTERN_2_FAIL (1<<7)
2082#define FDI_RX_FS_CODE_ERR (1<<6)
2083#define FDI_RX_FE_CODE_ERR (1<<5)
2084#define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1<<4)
2085#define FDI_RX_HDCP_LINK_FAIL (1<<3)
2086#define FDI_RX_PIXEL_FIFO_OVERFLOW (1<<2)
2087#define FDI_RX_CROSS_CLOCK_OVERFLOW (1<<1)
2088#define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1<<0)
2089
2090#define FDI_RXA_IIR 0xf0014
2091#define FDI_RXA_IMR 0xf0018
2092#define FDI_RXB_IIR 0xf1014
2093#define FDI_RXB_IMR 0xf1018
2094
2095#define FDI_PLL_CTL_1 0xfe000
2096#define FDI_PLL_CTL_2 0xfe004
2097
2098/* CRT */
2099#define PCH_ADPA 0xe1100
2100#define ADPA_TRANS_SELECT_MASK (1<<30)
2101#define ADPA_TRANS_A_SELECT 0
2102#define ADPA_TRANS_B_SELECT (1<<30)
2103#define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
2104#define ADPA_CRT_HOTPLUG_MONITOR_NONE (0<<24)
2105#define ADPA_CRT_HOTPLUG_MONITOR_MASK (3<<24)
2106#define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3<<24)
2107#define ADPA_CRT_HOTPLUG_MONITOR_MONO (2<<24)
2108#define ADPA_CRT_HOTPLUG_ENABLE (1<<23)
2109#define ADPA_CRT_HOTPLUG_PERIOD_64 (0<<22)
2110#define ADPA_CRT_HOTPLUG_PERIOD_128 (1<<22)
2111#define ADPA_CRT_HOTPLUG_WARMUP_5MS (0<<21)
2112#define ADPA_CRT_HOTPLUG_WARMUP_10MS (1<<21)
2113#define ADPA_CRT_HOTPLUG_SAMPLE_2S (0<<20)
2114#define ADPA_CRT_HOTPLUG_SAMPLE_4S (1<<20)
2115#define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0<<18)
2116#define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1<<18)
2117#define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2<<18)
2118#define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3<<18)
2119#define ADPA_CRT_HOTPLUG_VOLREF_325MV (0<<17)
2120#define ADPA_CRT_HOTPLUG_VOLREF_475MV (1<<17)
2121#define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1<<16)
2122
2123/* or SDVOB */
2124#define HDMIB 0xe1140
2125#define PORT_ENABLE (1 << 31)
2126#define TRANSCODER_A (0)
2127#define TRANSCODER_B (1 << 30)
2128#define COLOR_FORMAT_8bpc (0)
2129#define COLOR_FORMAT_12bpc (3 << 26)
2130#define SDVOB_HOTPLUG_ENABLE (1 << 23)
2131#define SDVO_ENCODING (0)
2132#define TMDS_ENCODING (2 << 10)
2133#define NULL_PACKET_VSYNC_ENABLE (1 << 9)
2134#define SDVOB_BORDER_ENABLE (1 << 7)
2135#define AUDIO_ENABLE (1 << 6)
2136#define VSYNC_ACTIVE_HIGH (1 << 4)
2137#define HSYNC_ACTIVE_HIGH (1 << 3)
2138#define PORT_DETECTED (1 << 2)
2139
2140#define HDMIC 0xe1150
2141#define HDMID 0xe1160
2142
2143#define PCH_LVDS 0xe1180
2144#define LVDS_DETECTED (1 << 1)
2145
2146#define BLC_PWM_CPU_CTL2 0x48250
2147#define PWM_ENABLE (1 << 31)
2148#define PWM_PIPE_A (0 << 29)
2149#define PWM_PIPE_B (1 << 29)
2150#define BLC_PWM_CPU_CTL 0x48254
2151
2152#define BLC_PWM_PCH_CTL1 0xc8250
2153#define PWM_PCH_ENABLE (1 << 31)
2154#define PWM_POLARITY_ACTIVE_LOW (1 << 29)
2155#define PWM_POLARITY_ACTIVE_HIGH (0 << 29)
2156#define PWM_POLARITY_ACTIVE_LOW2 (1 << 28)
2157#define PWM_POLARITY_ACTIVE_HIGH2 (0 << 28)
2158
2159#define BLC_PWM_PCH_CTL2 0xc8254
2160
2161#define PCH_PP_STATUS 0xc7200
2162#define PCH_PP_CONTROL 0xc7204
2163#define EDP_FORCE_VDD (1 << 3)
2164#define EDP_BLC_ENABLE (1 << 2)
2165#define PANEL_POWER_RESET (1 << 1)
2166#define PANEL_POWER_OFF (0 << 0)
2167#define PANEL_POWER_ON (1 << 0)
2168#define PCH_PP_ON_DELAYS 0xc7208
2169#define EDP_PANEL (1 << 30)
2170#define PCH_PP_OFF_DELAYS 0xc720c
2171#define PCH_PP_DIVISOR 0xc7210
2172
Jesse Barnes585fb112008-07-29 11:54:06 -07002173#endif /* _I915_REG_H_ */