blob: 5d3a25e1cfaea62cf7859f3408e3d101f9bf4060 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
Justin P. Mattock79add622011-04-04 14:15:29 -07006 * Copyright (C) 1996 David S. Miller (davem@davemloft.net)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 * Copyright (C) 1997, 1998, 1999, 2000, 2001, 2002 Ralf Baechle (ralf@gnu.org)
8 * Copyright (C) 1999, 2000 Silicon Graphics, Inc.
9 */
James Hogan61d73042014-03-04 10:23:57 +000010#include <linux/cpu_pm.h>
Ralf Baechlea754f702007-11-03 01:01:37 +000011#include <linux/hardirq.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070012#include <linux/init.h>
Ralf Baechledb813fe2007-09-27 18:26:43 +010013#include <linux/highmem.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070014#include <linux/kernel.h>
Ralf Baechle641e97f2007-10-11 23:46:05 +010015#include <linux/linkage.h>
Ralf Baechleff522052013-09-17 12:44:31 +020016#include <linux/preempt.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070017#include <linux/sched.h>
Ralf Baechle631330f2009-06-19 14:05:26 +010018#include <linux/smp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070019#include <linux/mm.h>
Chris Dearman35133692007-09-19 00:58:24 +010020#include <linux/module.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070021#include <linux/bitops.h>
22
23#include <asm/bcache.h>
24#include <asm/bootinfo.h>
Ralf Baechleec74e362005-07-13 11:48:45 +000025#include <asm/cache.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070026#include <asm/cacheops.h>
27#include <asm/cpu.h>
28#include <asm/cpu-features.h>
Ralf Baechle69f24d12013-09-17 10:25:47 +020029#include <asm/cpu-type.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070030#include <asm/io.h>
31#include <asm/page.h>
32#include <asm/pgtable.h>
33#include <asm/r4kcache.h>
Ralf Baechlee001e522007-07-28 12:45:47 +010034#include <asm/sections.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070035#include <asm/mmu_context.h>
36#include <asm/war.h>
Thiemo Seuferba5187d2005-04-25 16:36:23 +000037#include <asm/cacheflush.h> /* for run_uncached() */
David Daney9cd9669b2012-05-15 00:04:49 -070038#include <asm/traps.h>
Steven J. Hillb6d92b42013-03-25 13:47:29 -050039#include <asm/dma-coherence.h>
Markos Chandrascccf34e2015-07-10 09:29:10 +010040#include <asm/mips-cm.h>
Ralf Baechle7f3f1d02006-05-12 13:20:06 +010041
42/*
43 * Special Variant of smp_call_function for use by cache functions:
44 *
45 * o No return value
46 * o collapses to normal function call on UP kernels
47 * o collapses to normal function call on systems with a single shared
48 * primary cache.
Ralf Baechlec8c5f3f2010-10-29 19:08:25 +010049 * o doesn't disable interrupts on the local CPU
Ralf Baechle7f3f1d02006-05-12 13:20:06 +010050 */
Ralf Baechle48a26e62010-10-29 19:08:25 +010051static inline void r4k_on_each_cpu(void (*func) (void *info), void *info)
Ralf Baechle7f3f1d02006-05-12 13:20:06 +010052{
53 preempt_disable();
54
Markos Chandrascccf34e2015-07-10 09:29:10 +010055 /*
56 * The Coherent Manager propagates address-based cache ops to other
57 * cores but not index-based ops. However, r4k_on_each_cpu is used
58 * in both cases so there is no easy way to tell what kind of op is
59 * executed to the other cores. The best we can probably do is
60 * to restrict that call when a CM is not present because both
61 * CM-based SMP protocols (CMP & CPS) restrict index-based cache ops.
62 */
63 if (!mips_cm_present())
64 smp_call_function_many(&cpu_foreign_map, func, info, 1);
Ralf Baechle7f3f1d02006-05-12 13:20:06 +010065 func(info);
66 preempt_enable();
67}
68
Paul Burton0ee958e2014-01-15 10:31:53 +000069#if defined(CONFIG_MIPS_CMP) || defined(CONFIG_MIPS_CPS)
Ralf Baechle39b8d522008-04-28 17:14:26 +010070#define cpu_has_safe_index_cacheops 0
71#else
72#define cpu_has_safe_index_cacheops 1
73#endif
74
Ralf Baechleec74e362005-07-13 11:48:45 +000075/*
76 * Must die.
77 */
78static unsigned long icache_size __read_mostly;
79static unsigned long dcache_size __read_mostly;
80static unsigned long scache_size __read_mostly;
Linus Torvalds1da177e2005-04-16 15:20:36 -070081
82/*
83 * Dummy cache handling routines for machines without boardcaches
84 */
Chris Dearman73f40352006-06-20 18:06:52 +010085static void cache_noop(void) {}
Linus Torvalds1da177e2005-04-16 15:20:36 -070086
87static struct bcache_ops no_sc_ops = {
Chris Dearman73f40352006-06-20 18:06:52 +010088 .bc_enable = (void *)cache_noop,
89 .bc_disable = (void *)cache_noop,
90 .bc_wback_inv = (void *)cache_noop,
91 .bc_inv = (void *)cache_noop
Linus Torvalds1da177e2005-04-16 15:20:36 -070092};
93
94struct bcache_ops *bcops = &no_sc_ops;
95
Thiemo Seufer330cfe02005-09-01 18:33:58 +000096#define cpu_is_r4600_v1_x() ((read_c0_prid() & 0xfffffff0) == 0x00002010)
97#define cpu_is_r4600_v2_x() ((read_c0_prid() & 0xfffffff0) == 0x00002020)
Linus Torvalds1da177e2005-04-16 15:20:36 -070098
99#define R4600_HIT_CACHEOP_WAR_IMPL \
100do { \
101 if (R4600_V2_HIT_CACHEOP_WAR && cpu_is_r4600_v2_x()) \
102 *(volatile unsigned long *)CKSEG1; \
103 if (R4600_V1_HIT_CACHEOP_WAR) \
104 __asm__ __volatile__("nop;nop;nop;nop"); \
105} while (0)
106
107static void (*r4k_blast_dcache_page)(unsigned long addr);
108
109static inline void r4k_blast_dcache_page_dc32(unsigned long addr)
110{
111 R4600_HIT_CACHEOP_WAR_IMPL;
112 blast_dcache32_page(addr);
113}
114
Kevin Cernekee605b7ef2009-04-23 17:36:53 -0700115static inline void r4k_blast_dcache_page_dc64(unsigned long addr)
116{
Kevin Cernekee605b7ef2009-04-23 17:36:53 -0700117 blast_dcache64_page(addr);
118}
119
David Daney18a8cd62014-05-28 23:52:09 +0200120static inline void r4k_blast_dcache_page_dc128(unsigned long addr)
121{
122 blast_dcache128_page(addr);
123}
124
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000125static void r4k_blast_dcache_page_setup(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700126{
127 unsigned long dc_lsize = cpu_dcache_line_size();
128
David Daney18a8cd62014-05-28 23:52:09 +0200129 switch (dc_lsize) {
130 case 0:
Chris Dearman73f40352006-06-20 18:06:52 +0100131 r4k_blast_dcache_page = (void *)cache_noop;
David Daney18a8cd62014-05-28 23:52:09 +0200132 break;
133 case 16:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700134 r4k_blast_dcache_page = blast_dcache16_page;
David Daney18a8cd62014-05-28 23:52:09 +0200135 break;
136 case 32:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700137 r4k_blast_dcache_page = r4k_blast_dcache_page_dc32;
David Daney18a8cd62014-05-28 23:52:09 +0200138 break;
139 case 64:
Kevin Cernekee605b7ef2009-04-23 17:36:53 -0700140 r4k_blast_dcache_page = r4k_blast_dcache_page_dc64;
David Daney18a8cd62014-05-28 23:52:09 +0200141 break;
142 case 128:
143 r4k_blast_dcache_page = r4k_blast_dcache_page_dc128;
144 break;
145 default:
146 break;
147 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700148}
149
Leonid Yegoshin4caa9062014-01-15 14:47:28 +0000150#ifndef CONFIG_EVA
151#define r4k_blast_dcache_user_page r4k_blast_dcache_page
152#else
153
154static void (*r4k_blast_dcache_user_page)(unsigned long addr);
155
156static void r4k_blast_dcache_user_page_setup(void)
157{
158 unsigned long dc_lsize = cpu_dcache_line_size();
159
160 if (dc_lsize == 0)
161 r4k_blast_dcache_user_page = (void *)cache_noop;
162 else if (dc_lsize == 16)
163 r4k_blast_dcache_user_page = blast_dcache16_user_page;
164 else if (dc_lsize == 32)
165 r4k_blast_dcache_user_page = blast_dcache32_user_page;
166 else if (dc_lsize == 64)
167 r4k_blast_dcache_user_page = blast_dcache64_user_page;
168}
169
170#endif
171
Linus Torvalds1da177e2005-04-16 15:20:36 -0700172static void (* r4k_blast_dcache_page_indexed)(unsigned long addr);
173
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000174static void r4k_blast_dcache_page_indexed_setup(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700175{
176 unsigned long dc_lsize = cpu_dcache_line_size();
177
Chris Dearman73f40352006-06-20 18:06:52 +0100178 if (dc_lsize == 0)
179 r4k_blast_dcache_page_indexed = (void *)cache_noop;
180 else if (dc_lsize == 16)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700181 r4k_blast_dcache_page_indexed = blast_dcache16_page_indexed;
182 else if (dc_lsize == 32)
183 r4k_blast_dcache_page_indexed = blast_dcache32_page_indexed;
Kevin Cernekee605b7ef2009-04-23 17:36:53 -0700184 else if (dc_lsize == 64)
185 r4k_blast_dcache_page_indexed = blast_dcache64_page_indexed;
David Daney18a8cd62014-05-28 23:52:09 +0200186 else if (dc_lsize == 128)
187 r4k_blast_dcache_page_indexed = blast_dcache128_page_indexed;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700188}
189
Sanjay Lalf2e36562012-11-21 18:34:10 -0800190void (* r4k_blast_dcache)(void);
191EXPORT_SYMBOL(r4k_blast_dcache);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700192
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000193static void r4k_blast_dcache_setup(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700194{
195 unsigned long dc_lsize = cpu_dcache_line_size();
196
Chris Dearman73f40352006-06-20 18:06:52 +0100197 if (dc_lsize == 0)
198 r4k_blast_dcache = (void *)cache_noop;
199 else if (dc_lsize == 16)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700200 r4k_blast_dcache = blast_dcache16;
201 else if (dc_lsize == 32)
202 r4k_blast_dcache = blast_dcache32;
Kevin Cernekee605b7ef2009-04-23 17:36:53 -0700203 else if (dc_lsize == 64)
204 r4k_blast_dcache = blast_dcache64;
David Daney18a8cd62014-05-28 23:52:09 +0200205 else if (dc_lsize == 128)
206 r4k_blast_dcache = blast_dcache128;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700207}
208
209/* force code alignment (used for TX49XX_ICACHE_INDEX_INV_WAR) */
210#define JUMP_TO_ALIGN(order) \
211 __asm__ __volatile__( \
212 "b\t1f\n\t" \
213 ".align\t" #order "\n\t" \
214 "1:\n\t" \
215 )
216#define CACHE32_UNROLL32_ALIGN JUMP_TO_ALIGN(10) /* 32 * 32 = 1024 */
Ralf Baechle70342282013-01-22 12:59:30 +0100217#define CACHE32_UNROLL32_ALIGN2 JUMP_TO_ALIGN(11)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700218
219static inline void blast_r4600_v1_icache32(void)
220{
221 unsigned long flags;
222
223 local_irq_save(flags);
224 blast_icache32();
225 local_irq_restore(flags);
226}
227
228static inline void tx49_blast_icache32(void)
229{
230 unsigned long start = INDEX_BASE;
231 unsigned long end = start + current_cpu_data.icache.waysize;
232 unsigned long ws_inc = 1UL << current_cpu_data.icache.waybit;
233 unsigned long ws_end = current_cpu_data.icache.ways <<
Ralf Baechle70342282013-01-22 12:59:30 +0100234 current_cpu_data.icache.waybit;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700235 unsigned long ws, addr;
236
237 CACHE32_UNROLL32_ALIGN2;
238 /* I'm in even chunk. blast odd chunks */
Ralf Baechle42a3b4f2005-09-03 15:56:17 -0700239 for (ws = 0; ws < ws_end; ws += ws_inc)
240 for (addr = start + 0x400; addr < end; addr += 0x400 * 2)
Ralf Baechle21a151d2007-10-11 23:46:15 +0100241 cache32_unroll32(addr|ws, Index_Invalidate_I);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700242 CACHE32_UNROLL32_ALIGN;
243 /* I'm in odd chunk. blast even chunks */
Ralf Baechle42a3b4f2005-09-03 15:56:17 -0700244 for (ws = 0; ws < ws_end; ws += ws_inc)
245 for (addr = start; addr < end; addr += 0x400 * 2)
Ralf Baechle21a151d2007-10-11 23:46:15 +0100246 cache32_unroll32(addr|ws, Index_Invalidate_I);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700247}
248
249static inline void blast_icache32_r4600_v1_page_indexed(unsigned long page)
250{
251 unsigned long flags;
252
253 local_irq_save(flags);
254 blast_icache32_page_indexed(page);
255 local_irq_restore(flags);
256}
257
258static inline void tx49_blast_icache32_page_indexed(unsigned long page)
259{
Atsushi Nemoto67a3f6d2006-04-04 17:34:14 +0900260 unsigned long indexmask = current_cpu_data.icache.waysize - 1;
261 unsigned long start = INDEX_BASE + (page & indexmask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700262 unsigned long end = start + PAGE_SIZE;
263 unsigned long ws_inc = 1UL << current_cpu_data.icache.waybit;
264 unsigned long ws_end = current_cpu_data.icache.ways <<
Ralf Baechle70342282013-01-22 12:59:30 +0100265 current_cpu_data.icache.waybit;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700266 unsigned long ws, addr;
267
268 CACHE32_UNROLL32_ALIGN2;
269 /* I'm in even chunk. blast odd chunks */
Ralf Baechle42a3b4f2005-09-03 15:56:17 -0700270 for (ws = 0; ws < ws_end; ws += ws_inc)
271 for (addr = start + 0x400; addr < end; addr += 0x400 * 2)
Ralf Baechle21a151d2007-10-11 23:46:15 +0100272 cache32_unroll32(addr|ws, Index_Invalidate_I);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700273 CACHE32_UNROLL32_ALIGN;
274 /* I'm in odd chunk. blast even chunks */
Ralf Baechle42a3b4f2005-09-03 15:56:17 -0700275 for (ws = 0; ws < ws_end; ws += ws_inc)
276 for (addr = start; addr < end; addr += 0x400 * 2)
Ralf Baechle21a151d2007-10-11 23:46:15 +0100277 cache32_unroll32(addr|ws, Index_Invalidate_I);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700278}
279
280static void (* r4k_blast_icache_page)(unsigned long addr);
281
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000282static void r4k_blast_icache_page_setup(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700283{
284 unsigned long ic_lsize = cpu_icache_line_size();
285
Chris Dearman73f40352006-06-20 18:06:52 +0100286 if (ic_lsize == 0)
287 r4k_blast_icache_page = (void *)cache_noop;
288 else if (ic_lsize == 16)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700289 r4k_blast_icache_page = blast_icache16_page;
Aaro Koskinen43a06842014-01-14 17:56:38 -0800290 else if (ic_lsize == 32 && current_cpu_type() == CPU_LOONGSON2)
291 r4k_blast_icache_page = loongson2_blast_icache32_page;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700292 else if (ic_lsize == 32)
293 r4k_blast_icache_page = blast_icache32_page;
294 else if (ic_lsize == 64)
295 r4k_blast_icache_page = blast_icache64_page;
David Daney18a8cd62014-05-28 23:52:09 +0200296 else if (ic_lsize == 128)
297 r4k_blast_icache_page = blast_icache128_page;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700298}
299
Leonid Yegoshin4caa9062014-01-15 14:47:28 +0000300#ifndef CONFIG_EVA
301#define r4k_blast_icache_user_page r4k_blast_icache_page
302#else
303
304static void (*r4k_blast_icache_user_page)(unsigned long addr);
305
Paul Gortmaker9a8f4ea2015-04-27 18:47:57 -0400306static void r4k_blast_icache_user_page_setup(void)
Leonid Yegoshin4caa9062014-01-15 14:47:28 +0000307{
308 unsigned long ic_lsize = cpu_icache_line_size();
309
310 if (ic_lsize == 0)
311 r4k_blast_icache_user_page = (void *)cache_noop;
312 else if (ic_lsize == 16)
313 r4k_blast_icache_user_page = blast_icache16_user_page;
314 else if (ic_lsize == 32)
315 r4k_blast_icache_user_page = blast_icache32_user_page;
316 else if (ic_lsize == 64)
317 r4k_blast_icache_user_page = blast_icache64_user_page;
318}
319
320#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700321
322static void (* r4k_blast_icache_page_indexed)(unsigned long addr);
323
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000324static void r4k_blast_icache_page_indexed_setup(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700325{
326 unsigned long ic_lsize = cpu_icache_line_size();
327
Chris Dearman73f40352006-06-20 18:06:52 +0100328 if (ic_lsize == 0)
329 r4k_blast_icache_page_indexed = (void *)cache_noop;
330 else if (ic_lsize == 16)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700331 r4k_blast_icache_page_indexed = blast_icache16_page_indexed;
332 else if (ic_lsize == 32) {
Thiemo Seufer02fe2c92005-09-09 19:45:41 +0000333 if (R4600_V1_INDEX_ICACHEOP_WAR && cpu_is_r4600_v1_x())
Linus Torvalds1da177e2005-04-16 15:20:36 -0700334 r4k_blast_icache_page_indexed =
335 blast_icache32_r4600_v1_page_indexed;
Thiemo Seufer02fe2c92005-09-09 19:45:41 +0000336 else if (TX49XX_ICACHE_INDEX_INV_WAR)
337 r4k_blast_icache_page_indexed =
338 tx49_blast_icache32_page_indexed;
Aaro Koskinen43a06842014-01-14 17:56:38 -0800339 else if (current_cpu_type() == CPU_LOONGSON2)
340 r4k_blast_icache_page_indexed =
341 loongson2_blast_icache32_page_indexed;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700342 else
343 r4k_blast_icache_page_indexed =
344 blast_icache32_page_indexed;
345 } else if (ic_lsize == 64)
346 r4k_blast_icache_page_indexed = blast_icache64_page_indexed;
347}
348
Sanjay Lalf2e36562012-11-21 18:34:10 -0800349void (* r4k_blast_icache)(void);
350EXPORT_SYMBOL(r4k_blast_icache);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700351
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000352static void r4k_blast_icache_setup(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700353{
354 unsigned long ic_lsize = cpu_icache_line_size();
355
Chris Dearman73f40352006-06-20 18:06:52 +0100356 if (ic_lsize == 0)
357 r4k_blast_icache = (void *)cache_noop;
358 else if (ic_lsize == 16)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700359 r4k_blast_icache = blast_icache16;
360 else if (ic_lsize == 32) {
361 if (R4600_V1_INDEX_ICACHEOP_WAR && cpu_is_r4600_v1_x())
362 r4k_blast_icache = blast_r4600_v1_icache32;
363 else if (TX49XX_ICACHE_INDEX_INV_WAR)
364 r4k_blast_icache = tx49_blast_icache32;
Aaro Koskinen43a06842014-01-14 17:56:38 -0800365 else if (current_cpu_type() == CPU_LOONGSON2)
366 r4k_blast_icache = loongson2_blast_icache32;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700367 else
368 r4k_blast_icache = blast_icache32;
369 } else if (ic_lsize == 64)
370 r4k_blast_icache = blast_icache64;
David Daney18a8cd62014-05-28 23:52:09 +0200371 else if (ic_lsize == 128)
372 r4k_blast_icache = blast_icache128;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700373}
374
375static void (* r4k_blast_scache_page)(unsigned long addr);
376
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000377static void r4k_blast_scache_page_setup(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700378{
379 unsigned long sc_lsize = cpu_scache_line_size();
380
Ralf Baechle4debe4f2006-02-27 19:05:55 +0000381 if (scache_size == 0)
Chris Dearman73f40352006-06-20 18:06:52 +0100382 r4k_blast_scache_page = (void *)cache_noop;
Ralf Baechle4debe4f2006-02-27 19:05:55 +0000383 else if (sc_lsize == 16)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700384 r4k_blast_scache_page = blast_scache16_page;
385 else if (sc_lsize == 32)
386 r4k_blast_scache_page = blast_scache32_page;
387 else if (sc_lsize == 64)
388 r4k_blast_scache_page = blast_scache64_page;
389 else if (sc_lsize == 128)
390 r4k_blast_scache_page = blast_scache128_page;
391}
392
393static void (* r4k_blast_scache_page_indexed)(unsigned long addr);
394
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000395static void r4k_blast_scache_page_indexed_setup(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700396{
397 unsigned long sc_lsize = cpu_scache_line_size();
398
Ralf Baechle4debe4f2006-02-27 19:05:55 +0000399 if (scache_size == 0)
Chris Dearman73f40352006-06-20 18:06:52 +0100400 r4k_blast_scache_page_indexed = (void *)cache_noop;
Ralf Baechle4debe4f2006-02-27 19:05:55 +0000401 else if (sc_lsize == 16)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700402 r4k_blast_scache_page_indexed = blast_scache16_page_indexed;
403 else if (sc_lsize == 32)
404 r4k_blast_scache_page_indexed = blast_scache32_page_indexed;
405 else if (sc_lsize == 64)
406 r4k_blast_scache_page_indexed = blast_scache64_page_indexed;
407 else if (sc_lsize == 128)
408 r4k_blast_scache_page_indexed = blast_scache128_page_indexed;
409}
410
411static void (* r4k_blast_scache)(void);
412
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000413static void r4k_blast_scache_setup(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700414{
415 unsigned long sc_lsize = cpu_scache_line_size();
416
Ralf Baechle4debe4f2006-02-27 19:05:55 +0000417 if (scache_size == 0)
Chris Dearman73f40352006-06-20 18:06:52 +0100418 r4k_blast_scache = (void *)cache_noop;
Ralf Baechle4debe4f2006-02-27 19:05:55 +0000419 else if (sc_lsize == 16)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700420 r4k_blast_scache = blast_scache16;
421 else if (sc_lsize == 32)
422 r4k_blast_scache = blast_scache32;
423 else if (sc_lsize == 64)
424 r4k_blast_scache = blast_scache64;
425 else if (sc_lsize == 128)
426 r4k_blast_scache = blast_scache128;
427}
428
Linus Torvalds1da177e2005-04-16 15:20:36 -0700429static inline void local_r4k___flush_cache_all(void * args)
430{
Ralf Baechle10cc3522007-10-11 23:46:15 +0100431 switch (current_cpu_type()) {
Ralf Baechle14bd8c02013-09-25 18:21:26 +0200432 case CPU_LOONGSON2:
Huacai Chenc579d312014-03-21 18:44:00 +0800433 case CPU_LOONGSON3:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700434 case CPU_R4000SC:
435 case CPU_R4000MC:
436 case CPU_R4400SC:
437 case CPU_R4400MC:
438 case CPU_R10000:
439 case CPU_R12000:
Kumba44d921b2006-05-16 22:23:59 -0400440 case CPU_R14000:
Joshua Kinard30577392015-01-21 07:59:45 -0500441 case CPU_R16000:
Ralf Baechle14bd8c02013-09-25 18:21:26 +0200442 /*
443 * These caches are inclusive caches, that is, if something
444 * is not cached in the S-cache, we know it also won't be
445 * in one of the primary caches.
446 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700447 r4k_blast_scache();
Ralf Baechle14bd8c02013-09-25 18:21:26 +0200448 break;
449
450 default:
451 r4k_blast_dcache();
452 r4k_blast_icache();
453 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700454 }
455}
456
457static void r4k___flush_cache_all(void)
458{
Ralf Baechle48a26e62010-10-29 19:08:25 +0100459 r4k_on_each_cpu(local_r4k___flush_cache_all, NULL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700460}
461
Ralf Baechlea76ab5c2007-10-08 16:38:37 +0100462static inline int has_valid_asid(const struct mm_struct *mm)
463{
Ralf Baechleb633648c52014-05-23 16:29:44 +0200464#ifdef CONFIG_MIPS_MT_SMP
Ralf Baechlea76ab5c2007-10-08 16:38:37 +0100465 int i;
466
467 for_each_online_cpu(i)
468 if (cpu_context(i, mm))
469 return 1;
470
471 return 0;
472#else
473 return cpu_context(smp_processor_id(), mm);
474#endif
475}
476
Ralf Baechle9c5a3d72008-04-05 15:13:23 +0100477static void r4k__flush_cache_vmap(void)
478{
479 r4k_blast_dcache();
480}
481
482static void r4k__flush_cache_vunmap(void)
483{
484 r4k_blast_dcache();
485}
486
Linus Torvalds1da177e2005-04-16 15:20:36 -0700487static inline void local_r4k_flush_cache_range(void * args)
488{
489 struct vm_area_struct *vma = args;
Ralf Baechle2eaa7ec2008-02-11 14:51:40 +0000490 int exec = vma->vm_flags & VM_EXEC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700491
Ralf Baechlea76ab5c2007-10-08 16:38:37 +0100492 if (!(has_valid_asid(vma->vm_mm)))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700493 return;
494
Atsushi Nemoto0550d9d2006-08-22 21:15:47 +0900495 r4k_blast_dcache();
Ralf Baechle2eaa7ec2008-02-11 14:51:40 +0000496 if (exec)
497 r4k_blast_icache();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700498}
499
500static void r4k_flush_cache_range(struct vm_area_struct *vma,
501 unsigned long start, unsigned long end)
502{
Ralf Baechle2eaa7ec2008-02-11 14:51:40 +0000503 int exec = vma->vm_flags & VM_EXEC;
Atsushi Nemoto0550d9d2006-08-22 21:15:47 +0900504
Ralf Baechle2eaa7ec2008-02-11 14:51:40 +0000505 if (cpu_has_dc_aliases || (exec && !cpu_has_ic_fills_f_dc))
Ralf Baechle48a26e62010-10-29 19:08:25 +0100506 r4k_on_each_cpu(local_r4k_flush_cache_range, vma);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700507}
508
509static inline void local_r4k_flush_cache_mm(void * args)
510{
511 struct mm_struct *mm = args;
512
Ralf Baechlea76ab5c2007-10-08 16:38:37 +0100513 if (!has_valid_asid(mm))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700514 return;
515
Linus Torvalds1da177e2005-04-16 15:20:36 -0700516 /*
517 * Kludge alert. For obscure reasons R4000SC and R4400SC go nuts if we
Joshua Kinard30577392015-01-21 07:59:45 -0500518 * only flush the primary caches but R1x000 behave sane ...
Ralf Baechle617667b2006-11-30 01:14:48 +0000519 * R4000SC and R4400SC indexed S-cache ops also invalidate primary
520 * caches, so we can bail out early.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700521 */
Ralf Baechle10cc3522007-10-11 23:46:15 +0100522 if (current_cpu_type() == CPU_R4000SC ||
523 current_cpu_type() == CPU_R4000MC ||
524 current_cpu_type() == CPU_R4400SC ||
525 current_cpu_type() == CPU_R4400MC) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700526 r4k_blast_scache();
Ralf Baechle617667b2006-11-30 01:14:48 +0000527 return;
528 }
529
530 r4k_blast_dcache();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700531}
532
533static void r4k_flush_cache_mm(struct mm_struct *mm)
534{
535 if (!cpu_has_dc_aliases)
536 return;
537
Ralf Baechle48a26e62010-10-29 19:08:25 +0100538 r4k_on_each_cpu(local_r4k_flush_cache_mm, mm);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700539}
540
541struct flush_cache_page_args {
542 struct vm_area_struct *vma;
Ralf Baechle6ec25802005-10-12 00:02:34 +0100543 unsigned long addr;
Atsushi Nemotode628932006-03-13 18:23:03 +0900544 unsigned long pfn;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700545};
546
547static inline void local_r4k_flush_cache_page(void *args)
548{
549 struct flush_cache_page_args *fcp_args = args;
550 struct vm_area_struct *vma = fcp_args->vma;
Ralf Baechle6ec25802005-10-12 00:02:34 +0100551 unsigned long addr = fcp_args->addr;
Ralf Baechledb813fe2007-09-27 18:26:43 +0100552 struct page *page = pfn_to_page(fcp_args->pfn);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700553 int exec = vma->vm_flags & VM_EXEC;
554 struct mm_struct *mm = vma->vm_mm;
Ralf Baechlec9c50232008-06-14 22:22:08 +0100555 int map_coherent = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700556 pgd_t *pgdp;
Ralf Baechlec6e8b582005-02-10 12:19:59 +0000557 pud_t *pudp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700558 pmd_t *pmdp;
559 pte_t *ptep;
Ralf Baechledb813fe2007-09-27 18:26:43 +0100560 void *vaddr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700561
Ralf Baechle79acf832005-02-10 13:54:37 +0000562 /*
563 * If ownes no valid ASID yet, cannot possibly have gotten
564 * this page into the cache.
565 */
Ralf Baechlea76ab5c2007-10-08 16:38:37 +0100566 if (!has_valid_asid(mm))
Ralf Baechle79acf832005-02-10 13:54:37 +0000567 return;
568
Ralf Baechle6ec25802005-10-12 00:02:34 +0100569 addr &= PAGE_MASK;
570 pgdp = pgd_offset(mm, addr);
571 pudp = pud_offset(pgdp, addr);
572 pmdp = pmd_offset(pudp, addr);
573 ptep = pte_offset(pmdp, addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700574
575 /*
576 * If the page isn't marked valid, the page cannot possibly be
577 * in the cache.
578 */
Ralf Baechle526af352008-01-29 10:14:55 +0000579 if (!(pte_present(*ptep)))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700580 return;
581
Ralf Baechledb813fe2007-09-27 18:26:43 +0100582 if ((mm == current->active_mm) && (pte_val(*ptep) & _PAGE_VALID))
583 vaddr = NULL;
584 else {
585 /*
586 * Use kmap_coherent or kmap_atomic to do flushes for
587 * another ASID than the current one.
588 */
Ralf Baechlec9c50232008-06-14 22:22:08 +0100589 map_coherent = (cpu_has_dc_aliases &&
590 page_mapped(page) && !Page_dcache_dirty(page));
591 if (map_coherent)
Ralf Baechledb813fe2007-09-27 18:26:43 +0100592 vaddr = kmap_coherent(page, addr);
593 else
Cong Wang9c020482011-11-25 23:14:15 +0800594 vaddr = kmap_atomic(page);
Ralf Baechledb813fe2007-09-27 18:26:43 +0100595 addr = (unsigned long)vaddr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700596 }
597
Linus Torvalds1da177e2005-04-16 15:20:36 -0700598 if (cpu_has_dc_aliases || (exec && !cpu_has_ic_fills_f_dc)) {
Markos Chandras80ca69f2014-01-16 13:11:08 +0000599 vaddr ? r4k_blast_dcache_page(addr) :
600 r4k_blast_dcache_user_page(addr);
Ralf Baechle39b8d522008-04-28 17:14:26 +0100601 if (exec && !cpu_icache_snoops_remote_store)
602 r4k_blast_scache_page(addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700603 }
604 if (exec) {
Ralf Baechledb813fe2007-09-27 18:26:43 +0100605 if (vaddr && cpu_has_vtag_icache && mm == current->active_mm) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700606 int cpu = smp_processor_id();
607
Thiemo Seufer26a51b22005-02-19 13:32:02 +0000608 if (cpu_context(cpu, mm) != 0)
609 drop_mmu_context(mm, cpu);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700610 } else
Markos Chandras80ca69f2014-01-16 13:11:08 +0000611 vaddr ? r4k_blast_icache_page(addr) :
612 r4k_blast_icache_user_page(addr);
Ralf Baechledb813fe2007-09-27 18:26:43 +0100613 }
614
615 if (vaddr) {
Ralf Baechlec9c50232008-06-14 22:22:08 +0100616 if (map_coherent)
Ralf Baechledb813fe2007-09-27 18:26:43 +0100617 kunmap_coherent();
618 else
Cong Wang9c020482011-11-25 23:14:15 +0800619 kunmap_atomic(vaddr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700620 }
621}
622
Ralf Baechle6ec25802005-10-12 00:02:34 +0100623static void r4k_flush_cache_page(struct vm_area_struct *vma,
624 unsigned long addr, unsigned long pfn)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700625{
626 struct flush_cache_page_args args;
627
Linus Torvalds1da177e2005-04-16 15:20:36 -0700628 args.vma = vma;
Ralf Baechle6ec25802005-10-12 00:02:34 +0100629 args.addr = addr;
Atsushi Nemotode628932006-03-13 18:23:03 +0900630 args.pfn = pfn;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700631
Ralf Baechle48a26e62010-10-29 19:08:25 +0100632 r4k_on_each_cpu(local_r4k_flush_cache_page, &args);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700633}
634
635static inline void local_r4k_flush_data_cache_page(void * addr)
636{
637 r4k_blast_dcache_page((unsigned long) addr);
638}
639
640static void r4k_flush_data_cache_page(unsigned long addr)
641{
Ralf Baechlea754f702007-11-03 01:01:37 +0000642 if (in_atomic())
643 local_r4k_flush_data_cache_page((void *)addr);
644 else
Ralf Baechle48a26e62010-10-29 19:08:25 +0100645 r4k_on_each_cpu(local_r4k_flush_data_cache_page, (void *) addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700646}
647
648struct flush_icache_range_args {
Atsushi Nemotod4264f12006-01-29 02:27:51 +0900649 unsigned long start;
650 unsigned long end;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700651};
652
Thomas Bogendoerfere0cee3e2008-08-04 20:53:57 +0200653static inline void local_r4k_flush_icache_range(unsigned long start, unsigned long end)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700654{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700655 if (!cpu_has_ic_fills_f_dc) {
Chris Dearman73f40352006-06-20 18:06:52 +0100656 if (end - start >= dcache_size) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700657 r4k_blast_dcache();
658 } else {
Thiemo Seufer10a3dab2005-09-09 20:26:54 +0000659 R4600_HIT_CACHEOP_WAR_IMPL;
Atsushi Nemoto41700e72006-02-10 00:39:06 +0900660 protected_blast_dcache_range(start, end);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700661 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700662 }
663
664 if (end - start > icache_size)
665 r4k_blast_icache();
Ralf Baechle14bd8c02013-09-25 18:21:26 +0200666 else {
667 switch (boot_cpu_type()) {
668 case CPU_LOONGSON2:
Huacai Chenbad009f2014-01-14 17:56:37 -0800669 protected_loongson2_blast_icache_range(start, end);
Ralf Baechle14bd8c02013-09-25 18:21:26 +0200670 break;
671
672 default:
Huacai Chenbad009f2014-01-14 17:56:37 -0800673 protected_blast_icache_range(start, end);
Ralf Baechle14bd8c02013-09-25 18:21:26 +0200674 break;
675 }
676 }
Leonid Yegoshin4676f932014-01-21 09:48:48 +0000677#ifdef CONFIG_EVA
678 /*
679 * Due to all possible segment mappings, there might cache aliases
680 * caused by the bootloader being in non-EVA mode, and the CPU switching
681 * to EVA during early kernel init. It's best to flush the scache
682 * to avoid having secondary cores fetching stale data and lead to
683 * kernel crashes.
684 */
685 bc_wback_inv(start, (end - start));
686 __sync();
687#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700688}
689
Thomas Bogendoerfere0cee3e2008-08-04 20:53:57 +0200690static inline void local_r4k_flush_icache_range_ipi(void *args)
691{
692 struct flush_icache_range_args *fir_args = args;
693 unsigned long start = fir_args->start;
694 unsigned long end = fir_args->end;
695
696 local_r4k_flush_icache_range(start, end);
697}
698
Atsushi Nemotod4264f12006-01-29 02:27:51 +0900699static void r4k_flush_icache_range(unsigned long start, unsigned long end)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700700{
701 struct flush_icache_range_args args;
702
703 args.start = start;
704 args.end = end;
705
Ralf Baechle48a26e62010-10-29 19:08:25 +0100706 r4k_on_each_cpu(local_r4k_flush_icache_range_ipi, &args);
Ralf Baechlecc61c1f2005-07-12 18:35:38 +0000707 instruction_hazard();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700708}
709
Manuel Lauss80057112014-02-20 14:59:22 +0100710#if defined(CONFIG_DMA_NONCOHERENT) || defined(CONFIG_DMA_MAYBE_COHERENT)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700711
712static void r4k_dma_cache_wback_inv(unsigned long addr, unsigned long size)
713{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700714 /* Catch bad driver code */
715 BUG_ON(size == 0);
716
Ralf Baechleff522052013-09-17 12:44:31 +0200717 preempt_disable();
Ralf Baechlefc5d2d22006-07-06 13:04:01 +0100718 if (cpu_has_inclusive_pcaches) {
Atsushi Nemoto41700e72006-02-10 00:39:06 +0900719 if (size >= scache_size)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700720 r4k_blast_scache();
Atsushi Nemoto41700e72006-02-10 00:39:06 +0900721 else
722 blast_scache_range(addr, addr + size);
Yoichi Yuasa5596b0b2013-10-02 15:03:03 +0900723 preempt_enable();
Kevin Cernekeed0023c42010-09-06 21:03:46 -0700724 __sync();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700725 return;
726 }
727
728 /*
729 * Either no secondary cache or the available caches don't have the
730 * subset property so we have to flush the primary caches
731 * explicitly
732 */
Ralf Baechle39b8d522008-04-28 17:14:26 +0100733 if (cpu_has_safe_index_cacheops && size >= dcache_size) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700734 r4k_blast_dcache();
735 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700736 R4600_HIT_CACHEOP_WAR_IMPL;
Atsushi Nemoto41700e72006-02-10 00:39:06 +0900737 blast_dcache_range(addr, addr + size);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700738 }
Ralf Baechleff522052013-09-17 12:44:31 +0200739 preempt_enable();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700740
741 bc_wback_inv(addr, size);
Kevin Cernekeed0023c42010-09-06 21:03:46 -0700742 __sync();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700743}
744
745static void r4k_dma_cache_inv(unsigned long addr, unsigned long size)
746{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700747 /* Catch bad driver code */
748 BUG_ON(size == 0);
749
Ralf Baechleff522052013-09-17 12:44:31 +0200750 preempt_disable();
Ralf Baechlefc5d2d22006-07-06 13:04:01 +0100751 if (cpu_has_inclusive_pcaches) {
Atsushi Nemoto41700e72006-02-10 00:39:06 +0900752 if (size >= scache_size)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700753 r4k_blast_scache();
Ralf Baechlea8ca8b62009-01-11 18:44:49 +0000754 else {
Ralf Baechlea8ca8b62009-01-11 18:44:49 +0000755 /*
756 * There is no clearly documented alignment requirement
757 * for the cache instruction on MIPS processors and
758 * some processors, among them the RM5200 and RM7000
759 * QED processors will throw an address error for cache
Ralf Baechle70342282013-01-22 12:59:30 +0100760 * hit ops with insufficient alignment. Solved by
Ralf Baechlea8ca8b62009-01-11 18:44:49 +0000761 * aligning the address to cache line size.
762 */
Thomas Bogendoerfere9c33572007-11-26 23:40:01 +0100763 blast_inv_scache_range(addr, addr + size);
Ralf Baechlea8ca8b62009-01-11 18:44:49 +0000764 }
Yoichi Yuasa5596b0b2013-10-02 15:03:03 +0900765 preempt_enable();
Kevin Cernekeed0023c42010-09-06 21:03:46 -0700766 __sync();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700767 return;
768 }
769
Ralf Baechle39b8d522008-04-28 17:14:26 +0100770 if (cpu_has_safe_index_cacheops && size >= dcache_size) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700771 r4k_blast_dcache();
772 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700773 R4600_HIT_CACHEOP_WAR_IMPL;
Thomas Bogendoerfere9c33572007-11-26 23:40:01 +0100774 blast_inv_dcache_range(addr, addr + size);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700775 }
Ralf Baechleff522052013-09-17 12:44:31 +0200776 preempt_enable();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700777
778 bc_inv(addr, size);
Kevin Cernekeed0023c42010-09-06 21:03:46 -0700779 __sync();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700780}
Manuel Lauss80057112014-02-20 14:59:22 +0100781#endif /* CONFIG_DMA_NONCOHERENT || CONFIG_DMA_MAYBE_COHERENT */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700782
783/*
784 * While we're protected against bad userland addresses we don't care
785 * very much about what happens in that case. Usually a segmentation
786 * fault will dump the process later on anyway ...
787 */
788static void local_r4k_flush_cache_sigtramp(void * arg)
789{
Thiemo Seufer02fe2c92005-09-09 19:45:41 +0000790 unsigned long ic_lsize = cpu_icache_line_size();
791 unsigned long dc_lsize = cpu_dcache_line_size();
792 unsigned long sc_lsize = cpu_scache_line_size();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700793 unsigned long addr = (unsigned long) arg;
794
795 R4600_HIT_CACHEOP_WAR_IMPL;
Chris Dearman73f40352006-06-20 18:06:52 +0100796 if (dc_lsize)
797 protected_writeback_dcache_line(addr & ~(dc_lsize - 1));
Ralf Baechle4debe4f2006-02-27 19:05:55 +0000798 if (!cpu_icache_snoops_remote_store && scache_size)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700799 protected_writeback_scache_line(addr & ~(sc_lsize - 1));
Chris Dearman73f40352006-06-20 18:06:52 +0100800 if (ic_lsize)
801 protected_flush_icache_line(addr & ~(ic_lsize - 1));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700802 if (MIPS4K_ICACHE_REFILL_WAR) {
803 __asm__ __volatile__ (
804 ".set push\n\t"
805 ".set noat\n\t"
Markos Chandras4ee48622014-12-02 15:30:19 +0000806 ".set "MIPS_ISA_LEVEL"\n\t"
Ralf Baechle875d43e2005-09-03 15:56:16 -0700807#ifdef CONFIG_32BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700808 "la $at,1f\n\t"
809#endif
Ralf Baechle875d43e2005-09-03 15:56:16 -0700810#ifdef CONFIG_64BIT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700811 "dla $at,1f\n\t"
812#endif
813 "cache %0,($at)\n\t"
814 "nop; nop; nop\n"
815 "1:\n\t"
816 ".set pop"
817 :
818 : "i" (Hit_Invalidate_I));
819 }
820 if (MIPS_CACHE_SYNC_WAR)
821 __asm__ __volatile__ ("sync");
822}
823
824static void r4k_flush_cache_sigtramp(unsigned long addr)
825{
Ralf Baechle48a26e62010-10-29 19:08:25 +0100826 r4k_on_each_cpu(local_r4k_flush_cache_sigtramp, (void *) addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700827}
828
829static void r4k_flush_icache_all(void)
830{
831 if (cpu_has_vtag_icache)
832 r4k_blast_icache();
833}
834
Ralf Baechled9cdc9012011-06-17 16:20:28 +0100835struct flush_kernel_vmap_range_args {
836 unsigned long vaddr;
837 int size;
838};
839
840static inline void local_r4k_flush_kernel_vmap_range(void *args)
841{
842 struct flush_kernel_vmap_range_args *vmra = args;
843 unsigned long vaddr = vmra->vaddr;
844 int size = vmra->size;
845
846 /*
847 * Aliases only affect the primary caches so don't bother with
848 * S-caches or T-caches.
849 */
850 if (cpu_has_safe_index_cacheops && size >= dcache_size)
851 r4k_blast_dcache();
852 else {
853 R4600_HIT_CACHEOP_WAR_IMPL;
854 blast_dcache_range(vaddr, vaddr + size);
855 }
856}
857
858static void r4k_flush_kernel_vmap_range(unsigned long vaddr, int size)
859{
860 struct flush_kernel_vmap_range_args args;
861
862 args.vaddr = (unsigned long) vaddr;
863 args.size = size;
864
865 r4k_on_each_cpu(local_r4k_flush_kernel_vmap_range, &args);
866}
867
Linus Torvalds1da177e2005-04-16 15:20:36 -0700868static inline void rm7k_erratum31(void)
869{
870 const unsigned long ic_lsize = 32;
871 unsigned long addr;
872
873 /* RM7000 erratum #31. The icache is screwed at startup. */
874 write_c0_taglo(0);
875 write_c0_taghi(0);
876
877 for (addr = INDEX_BASE; addr <= INDEX_BASE + 4096; addr += ic_lsize) {
878 __asm__ __volatile__ (
Thiemo Seuferd8748a32005-09-02 09:56:12 +0000879 ".set push\n\t"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700880 ".set noreorder\n\t"
881 ".set mips3\n\t"
882 "cache\t%1, 0(%0)\n\t"
883 "cache\t%1, 0x1000(%0)\n\t"
884 "cache\t%1, 0x2000(%0)\n\t"
885 "cache\t%1, 0x3000(%0)\n\t"
886 "cache\t%2, 0(%0)\n\t"
887 "cache\t%2, 0x1000(%0)\n\t"
888 "cache\t%2, 0x2000(%0)\n\t"
889 "cache\t%2, 0x3000(%0)\n\t"
890 "cache\t%1, 0(%0)\n\t"
891 "cache\t%1, 0x1000(%0)\n\t"
892 "cache\t%1, 0x2000(%0)\n\t"
893 "cache\t%1, 0x3000(%0)\n\t"
Thiemo Seuferd8748a32005-09-02 09:56:12 +0000894 ".set pop\n"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700895 :
896 : "r" (addr), "i" (Index_Store_Tag_I), "i" (Fill));
897 }
898}
899
Maciej W. Rozyckie2e7f292014-11-16 01:02:29 +0000900static inline int alias_74k_erratum(struct cpuinfo_mips *c)
Steven J. Hill006a8512012-06-26 04:11:03 +0000901{
Maciej W. Rozycki9213ad72013-09-18 19:08:15 +0100902 unsigned int imp = c->processor_id & PRID_IMP_MASK;
903 unsigned int rev = c->processor_id & PRID_REV_MASK;
Maciej W. Rozyckie2e7f292014-11-16 01:02:29 +0000904 int present = 0;
Maciej W. Rozycki9213ad72013-09-18 19:08:15 +0100905
Steven J. Hill006a8512012-06-26 04:11:03 +0000906 /*
907 * Early versions of the 74K do not update the cache tags on a
908 * vtag miss/ptag hit which can occur in the case of KSEG0/KUSEG
Maciej W. Rozyckie2e7f292014-11-16 01:02:29 +0000909 * aliases. In this case it is better to treat the cache as always
910 * having aliases. Also disable the synonym tag update feature
911 * where available. In this case no opportunistic tag update will
912 * happen where a load causes a virtual address miss but a physical
913 * address hit during a D-cache look-up.
Steven J. Hill006a8512012-06-26 04:11:03 +0000914 */
Maciej W. Rozycki9213ad72013-09-18 19:08:15 +0100915 switch (imp) {
916 case PRID_IMP_74K:
917 if (rev <= PRID_REV_ENCODE_332(2, 4, 0))
Maciej W. Rozyckie2e7f292014-11-16 01:02:29 +0000918 present = 1;
Maciej W. Rozycki9213ad72013-09-18 19:08:15 +0100919 if (rev == PRID_REV_ENCODE_332(2, 4, 0))
920 write_c0_config6(read_c0_config6() | MIPS_CONF6_SYND);
921 break;
922 case PRID_IMP_1074K:
923 if (rev <= PRID_REV_ENCODE_332(1, 1, 0)) {
Maciej W. Rozyckie2e7f292014-11-16 01:02:29 +0000924 present = 1;
Maciej W. Rozycki9213ad72013-09-18 19:08:15 +0100925 write_c0_config6(read_c0_config6() | MIPS_CONF6_SYND);
926 }
927 break;
928 default:
929 BUG();
Steven J. Hill006a8512012-06-26 04:11:03 +0000930 }
Maciej W. Rozyckie2e7f292014-11-16 01:02:29 +0000931
932 return present;
Steven J. Hill006a8512012-06-26 04:11:03 +0000933}
934
Kevin Cernekeed74b0172014-10-20 21:28:00 -0700935static void b5k_instruction_hazard(void)
936{
937 __sync();
938 __sync();
939 __asm__ __volatile__(
940 " nop; nop; nop; nop; nop; nop; nop; nop\n"
941 " nop; nop; nop; nop; nop; nop; nop; nop\n"
942 " nop; nop; nop; nop; nop; nop; nop; nop\n"
943 " nop; nop; nop; nop; nop; nop; nop; nop\n"
944 : : : "memory");
945}
946
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000947static char *way_string[] = { NULL, "direct mapped", "2-way",
Paul Burton1e18ac72015-07-09 10:40:41 +0100948 "3-way", "4-way", "5-way", "6-way", "7-way", "8-way",
949 "9-way", "10-way", "11-way", "12-way",
950 "13-way", "14-way", "15-way", "16-way",
Linus Torvalds1da177e2005-04-16 15:20:36 -0700951};
952
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000953static void probe_pcache(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700954{
955 struct cpuinfo_mips *c = &current_cpu_data;
956 unsigned int config = read_c0_config();
957 unsigned int prid = read_c0_prid();
Maciej W. Rozyckie2e7f292014-11-16 01:02:29 +0000958 int has_74k_erratum = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700959 unsigned long config1;
960 unsigned int lsize;
961
Ralf Baechle69f24d12013-09-17 10:25:47 +0200962 switch (current_cpu_type()) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700963 case CPU_R4600: /* QED style two way caches? */
964 case CPU_R4700:
965 case CPU_R5000:
966 case CPU_NEVADA:
967 icache_size = 1 << (12 + ((config & CONF_IC) >> 9));
968 c->icache.linesz = 16 << ((config & CONF_IB) >> 5);
969 c->icache.ways = 2;
Atsushi Nemoto3c68da72006-04-08 01:33:31 +0900970 c->icache.waybit = __ffs(icache_size/2);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700971
972 dcache_size = 1 << (12 + ((config & CONF_DC) >> 6));
973 c->dcache.linesz = 16 << ((config & CONF_DB) >> 4);
974 c->dcache.ways = 2;
Atsushi Nemoto3c68da72006-04-08 01:33:31 +0900975 c->dcache.waybit= __ffs(dcache_size/2);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700976
977 c->options |= MIPS_CPU_CACHE_CDEX_P;
978 break;
979
980 case CPU_R5432:
981 case CPU_R5500:
982 icache_size = 1 << (12 + ((config & CONF_IC) >> 9));
983 c->icache.linesz = 16 << ((config & CONF_IB) >> 5);
984 c->icache.ways = 2;
985 c->icache.waybit= 0;
986
987 dcache_size = 1 << (12 + ((config & CONF_DC) >> 6));
988 c->dcache.linesz = 16 << ((config & CONF_DB) >> 4);
989 c->dcache.ways = 2;
990 c->dcache.waybit = 0;
991
Shinya Kuribayashi58648102009-03-18 09:04:01 +0900992 c->options |= MIPS_CPU_CACHE_CDEX_P | MIPS_CPU_PREFETCH;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700993 break;
994
995 case CPU_TX49XX:
996 icache_size = 1 << (12 + ((config & CONF_IC) >> 9));
997 c->icache.linesz = 16 << ((config & CONF_IB) >> 5);
998 c->icache.ways = 4;
999 c->icache.waybit= 0;
1000
1001 dcache_size = 1 << (12 + ((config & CONF_DC) >> 6));
1002 c->dcache.linesz = 16 << ((config & CONF_DB) >> 4);
1003 c->dcache.ways = 4;
1004 c->dcache.waybit = 0;
1005
1006 c->options |= MIPS_CPU_CACHE_CDEX_P;
Atsushi Nemotode862b42006-03-17 12:59:22 +09001007 c->options |= MIPS_CPU_PREFETCH;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001008 break;
1009
1010 case CPU_R4000PC:
1011 case CPU_R4000SC:
1012 case CPU_R4000MC:
1013 case CPU_R4400PC:
1014 case CPU_R4400SC:
1015 case CPU_R4400MC:
1016 case CPU_R4300:
1017 icache_size = 1 << (12 + ((config & CONF_IC) >> 9));
1018 c->icache.linesz = 16 << ((config & CONF_IB) >> 5);
1019 c->icache.ways = 1;
Ralf Baechle70342282013-01-22 12:59:30 +01001020 c->icache.waybit = 0; /* doesn't matter */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001021
1022 dcache_size = 1 << (12 + ((config & CONF_DC) >> 6));
1023 c->dcache.linesz = 16 << ((config & CONF_DB) >> 4);
1024 c->dcache.ways = 1;
1025 c->dcache.waybit = 0; /* does not matter */
1026
1027 c->options |= MIPS_CPU_CACHE_CDEX_P;
1028 break;
1029
1030 case CPU_R10000:
1031 case CPU_R12000:
Kumba44d921b2006-05-16 22:23:59 -04001032 case CPU_R14000:
Joshua Kinard30577392015-01-21 07:59:45 -05001033 case CPU_R16000:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001034 icache_size = 1 << (12 + ((config & R10K_CONF_IC) >> 29));
1035 c->icache.linesz = 64;
1036 c->icache.ways = 2;
1037 c->icache.waybit = 0;
1038
1039 dcache_size = 1 << (12 + ((config & R10K_CONF_DC) >> 26));
1040 c->dcache.linesz = 32;
1041 c->dcache.ways = 2;
1042 c->dcache.waybit = 0;
1043
1044 c->options |= MIPS_CPU_PREFETCH;
1045 break;
1046
1047 case CPU_VR4133:
Yoichi Yuasa2874fe52006-07-08 00:42:12 +09001048 write_c0_config(config & ~VR41_CONF_P4K);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001049 case CPU_VR4131:
1050 /* Workaround for cache instruction bug of VR4131 */
1051 if (c->processor_id == 0x0c80U || c->processor_id == 0x0c81U ||
1052 c->processor_id == 0x0c82U) {
Yoichi Yuasa4e8ab362006-07-04 22:59:41 +09001053 config |= 0x00400000U;
1054 if (c->processor_id == 0x0c80U)
1055 config |= VR41_CONF_BP;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001056 write_c0_config(config);
Yoichi Yuasa1058ecd2006-07-08 00:42:01 +09001057 } else
1058 c->options |= MIPS_CPU_CACHE_CDEX_P;
1059
Linus Torvalds1da177e2005-04-16 15:20:36 -07001060 icache_size = 1 << (10 + ((config & CONF_IC) >> 9));
1061 c->icache.linesz = 16 << ((config & CONF_IB) >> 5);
1062 c->icache.ways = 2;
Atsushi Nemoto3c68da72006-04-08 01:33:31 +09001063 c->icache.waybit = __ffs(icache_size/2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001064
1065 dcache_size = 1 << (10 + ((config & CONF_DC) >> 6));
1066 c->dcache.linesz = 16 << ((config & CONF_DB) >> 4);
1067 c->dcache.ways = 2;
Atsushi Nemoto3c68da72006-04-08 01:33:31 +09001068 c->dcache.waybit = __ffs(dcache_size/2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001069 break;
1070
1071 case CPU_VR41XX:
1072 case CPU_VR4111:
1073 case CPU_VR4121:
1074 case CPU_VR4122:
1075 case CPU_VR4181:
1076 case CPU_VR4181A:
1077 icache_size = 1 << (10 + ((config & CONF_IC) >> 9));
1078 c->icache.linesz = 16 << ((config & CONF_IB) >> 5);
1079 c->icache.ways = 1;
Ralf Baechle70342282013-01-22 12:59:30 +01001080 c->icache.waybit = 0; /* doesn't matter */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001081
1082 dcache_size = 1 << (10 + ((config & CONF_DC) >> 6));
1083 c->dcache.linesz = 16 << ((config & CONF_DB) >> 4);
1084 c->dcache.ways = 1;
1085 c->dcache.waybit = 0; /* does not matter */
1086
1087 c->options |= MIPS_CPU_CACHE_CDEX_P;
1088 break;
1089
1090 case CPU_RM7000:
1091 rm7k_erratum31();
1092
Linus Torvalds1da177e2005-04-16 15:20:36 -07001093 icache_size = 1 << (12 + ((config & CONF_IC) >> 9));
1094 c->icache.linesz = 16 << ((config & CONF_IB) >> 5);
1095 c->icache.ways = 4;
Atsushi Nemoto3c68da72006-04-08 01:33:31 +09001096 c->icache.waybit = __ffs(icache_size / c->icache.ways);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001097
1098 dcache_size = 1 << (12 + ((config & CONF_DC) >> 6));
1099 c->dcache.linesz = 16 << ((config & CONF_DB) >> 4);
1100 c->dcache.ways = 4;
Atsushi Nemoto3c68da72006-04-08 01:33:31 +09001101 c->dcache.waybit = __ffs(dcache_size / c->dcache.ways);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001102
Linus Torvalds1da177e2005-04-16 15:20:36 -07001103 c->options |= MIPS_CPU_CACHE_CDEX_P;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001104 c->options |= MIPS_CPU_PREFETCH;
1105 break;
1106
Fuxin Zhang2a21c732007-06-06 14:52:43 +08001107 case CPU_LOONGSON2:
1108 icache_size = 1 << (12 + ((config & CONF_IC) >> 9));
1109 c->icache.linesz = 16 << ((config & CONF_IB) >> 5);
1110 if (prid & 0x3)
1111 c->icache.ways = 4;
1112 else
1113 c->icache.ways = 2;
1114 c->icache.waybit = 0;
1115
1116 dcache_size = 1 << (12 + ((config & CONF_DC) >> 6));
1117 c->dcache.linesz = 16 << ((config & CONF_DB) >> 4);
1118 if (prid & 0x3)
1119 c->dcache.ways = 4;
1120 else
1121 c->dcache.ways = 2;
1122 c->dcache.waybit = 0;
1123 break;
1124
Huacai Chenc579d312014-03-21 18:44:00 +08001125 case CPU_LOONGSON3:
1126 config1 = read_c0_config1();
1127 lsize = (config1 >> 19) & 7;
1128 if (lsize)
1129 c->icache.linesz = 2 << lsize;
1130 else
1131 c->icache.linesz = 0;
1132 c->icache.sets = 64 << ((config1 >> 22) & 7);
1133 c->icache.ways = 1 + ((config1 >> 16) & 7);
1134 icache_size = c->icache.sets *
1135 c->icache.ways *
1136 c->icache.linesz;
1137 c->icache.waybit = 0;
1138
1139 lsize = (config1 >> 10) & 7;
1140 if (lsize)
1141 c->dcache.linesz = 2 << lsize;
1142 else
1143 c->dcache.linesz = 0;
1144 c->dcache.sets = 64 << ((config1 >> 13) & 7);
1145 c->dcache.ways = 1 + ((config1 >> 7) & 7);
1146 dcache_size = c->dcache.sets *
1147 c->dcache.ways *
1148 c->dcache.linesz;
1149 c->dcache.waybit = 0;
1150 break;
1151
David Daney18a8cd62014-05-28 23:52:09 +02001152 case CPU_CAVIUM_OCTEON3:
1153 /* For now lie about the number of ways. */
1154 c->icache.linesz = 128;
1155 c->icache.sets = 16;
1156 c->icache.ways = 8;
1157 c->icache.flags |= MIPS_CACHE_VTAG;
1158 icache_size = c->icache.sets * c->icache.ways * c->icache.linesz;
1159
1160 c->dcache.linesz = 128;
1161 c->dcache.ways = 8;
1162 c->dcache.sets = 8;
1163 dcache_size = c->dcache.sets * c->dcache.ways * c->dcache.linesz;
1164 c->options |= MIPS_CPU_PREFETCH;
1165 break;
1166
Linus Torvalds1da177e2005-04-16 15:20:36 -07001167 default:
1168 if (!(config & MIPS_CONF_M))
1169 panic("Don't know how to probe P-caches on this cpu.");
1170
1171 /*
1172 * So we seem to be a MIPS32 or MIPS64 CPU
1173 * So let's probe the I-cache ...
1174 */
1175 config1 = read_c0_config1();
1176
Markos Chandras175cba82013-09-19 18:18:41 +01001177 lsize = (config1 >> 19) & 7;
1178
1179 /* IL == 7 is reserved */
1180 if (lsize == 7)
1181 panic("Invalid icache line size");
1182
1183 c->icache.linesz = lsize ? 2 << lsize : 0;
1184
Douglas Leungdc34b052012-07-19 09:11:13 +02001185 c->icache.sets = 32 << (((config1 >> 22) + 1) & 7);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001186 c->icache.ways = 1 + ((config1 >> 16) & 7);
1187
1188 icache_size = c->icache.sets *
Ralf Baechle70342282013-01-22 12:59:30 +01001189 c->icache.ways *
1190 c->icache.linesz;
Atsushi Nemoto3c68da72006-04-08 01:33:31 +09001191 c->icache.waybit = __ffs(icache_size/c->icache.ways);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001192
1193 if (config & 0x8) /* VI bit */
1194 c->icache.flags |= MIPS_CACHE_VTAG;
1195
1196 /*
1197 * Now probe the MIPS32 / MIPS64 data cache.
1198 */
1199 c->dcache.flags = 0;
1200
Markos Chandras175cba82013-09-19 18:18:41 +01001201 lsize = (config1 >> 10) & 7;
1202
1203 /* DL == 7 is reserved */
1204 if (lsize == 7)
1205 panic("Invalid dcache line size");
1206
1207 c->dcache.linesz = lsize ? 2 << lsize : 0;
1208
Douglas Leungdc34b052012-07-19 09:11:13 +02001209 c->dcache.sets = 32 << (((config1 >> 13) + 1) & 7);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001210 c->dcache.ways = 1 + ((config1 >> 7) & 7);
1211
1212 dcache_size = c->dcache.sets *
Ralf Baechle70342282013-01-22 12:59:30 +01001213 c->dcache.ways *
1214 c->dcache.linesz;
Atsushi Nemoto3c68da72006-04-08 01:33:31 +09001215 c->dcache.waybit = __ffs(dcache_size/c->dcache.ways);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001216
1217 c->options |= MIPS_CPU_PREFETCH;
1218 break;
1219 }
1220
1221 /*
1222 * Processor configuration sanity check for the R4000SC erratum
Ralf Baechle70342282013-01-22 12:59:30 +01001223 * #5. With page sizes larger than 32kB there is no possibility
Linus Torvalds1da177e2005-04-16 15:20:36 -07001224 * to get a VCE exception anymore so we don't care about this
1225 * misconfiguration. The case is rather theoretical anyway;
1226 * presumably no vendor is shipping his hardware in the "bad"
1227 * configuration.
1228 */
Maciej W. Rozycki8ff374b2013-09-17 16:58:10 +01001229 if ((prid & PRID_IMP_MASK) == PRID_IMP_R4000 &&
1230 (prid & PRID_REV_MASK) < PRID_REV_R4400 &&
Linus Torvalds1da177e2005-04-16 15:20:36 -07001231 !(config & CONF_SC) && c->icache.linesz != 16 &&
1232 PAGE_SIZE <= 0x8000)
1233 panic("Improper R4000SC processor configuration detected");
1234
1235 /* compute a couple of other cache variables */
1236 c->icache.waysize = icache_size / c->icache.ways;
1237 c->dcache.waysize = dcache_size / c->dcache.ways;
1238
Chris Dearman73f40352006-06-20 18:06:52 +01001239 c->icache.sets = c->icache.linesz ?
1240 icache_size / (c->icache.linesz * c->icache.ways) : 0;
1241 c->dcache.sets = c->dcache.linesz ?
1242 dcache_size / (c->dcache.linesz * c->dcache.ways) : 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001243
1244 /*
Joshua Kinard30577392015-01-21 07:59:45 -05001245 * R1x000 P-caches are odd in a positive way. They're 32kB 2-way
1246 * virtually indexed so normally would suffer from aliases. So
Linus Torvalds1da177e2005-04-16 15:20:36 -07001247 * normally they'd suffer from aliases but magic in the hardware deals
1248 * with that for us so we don't need to take care ourselves.
1249 */
Ralf Baechle69f24d12013-09-17 10:25:47 +02001250 switch (current_cpu_type()) {
Ralf Baechlea95970f2005-02-07 21:41:32 +00001251 case CPU_20KC:
Ralf Baechle505403b2005-02-07 21:53:39 +00001252 case CPU_25KF:
Ralf Baechle641e97f2007-10-11 23:46:05 +01001253 case CPU_SB1:
1254 case CPU_SB1A:
Jayachandran Cefa0f812011-05-07 01:36:21 +05301255 case CPU_XLR:
Atsushi Nemotode628932006-03-13 18:23:03 +09001256 c->dcache.flags |= MIPS_CACHE_PINDEX;
Ralf Baechle641e97f2007-10-11 23:46:05 +01001257 break;
1258
Ralf Baechled1e344e2005-02-04 15:51:26 +00001259 case CPU_R10000:
1260 case CPU_R12000:
Kumba44d921b2006-05-16 22:23:59 -04001261 case CPU_R14000:
Joshua Kinard30577392015-01-21 07:59:45 -05001262 case CPU_R16000:
Ralf Baechled1e344e2005-02-04 15:51:26 +00001263 break;
Ralf Baechle641e97f2007-10-11 23:46:05 +01001264
Maciej W. Rozyckibf4aac02014-06-28 23:28:08 +01001265 case CPU_74K:
1266 case CPU_1074K:
Maciej W. Rozyckie2e7f292014-11-16 01:02:29 +00001267 has_74k_erratum = alias_74k_erratum(c);
Maciej W. Rozyckibf4aac02014-06-28 23:28:08 +01001268 /* Fall through. */
Steven J. Hill113c62d2012-07-06 23:56:00 +02001269 case CPU_M14KC:
Steven J. Hillf8fa4812012-12-07 03:51:35 +00001270 case CPU_M14KEC:
Ralf Baechled1e344e2005-02-04 15:51:26 +00001271 case CPU_24K:
Nigel Stephens98a41de2006-04-27 15:50:32 +01001272 case CPU_34K:
Ralf Baechle39b8d522008-04-28 17:14:26 +01001273 case CPU_1004K:
Leonid Yegoshin26ab96d2013-11-27 10:07:53 +00001274 case CPU_INTERAPTIV:
James Hoganaced4cb2014-01-22 16:19:38 +00001275 case CPU_P5600:
Leonid Yegoshin708ac4b2013-11-14 16:12:27 +00001276 case CPU_PROAPTIV:
Leonid Yegoshinf36c4722014-03-04 13:34:43 +00001277 case CPU_M5150:
Leonid Yegoshin46950892014-11-24 12:59:01 +00001278 case CPU_QEMU_GENERIC:
Markos Chandras4e88a862015-07-09 10:40:36 +01001279 case CPU_I6400:
Markos Chandras02dc6bf2014-01-30 17:21:29 +00001280 if (!(read_c0_config7() & MIPS_CONF7_IAR) &&
1281 (c->icache.waysize > PAGE_SIZE))
1282 c->icache.flags |= MIPS_CACHE_ALIASES;
Maciej W. Rozyckie2e7f292014-11-16 01:02:29 +00001283 if (!has_74k_erratum && (read_c0_config7() & MIPS_CONF7_AR)) {
Markos Chandras02dc6bf2014-01-30 17:21:29 +00001284 /*
1285 * Effectively physically indexed dcache,
1286 * thus no virtual aliases.
1287 */
Ralf Baechlebeab3752006-06-19 21:56:25 +01001288 c->dcache.flags |= MIPS_CACHE_PINDEX;
1289 break;
1290 }
Ralf Baechled1e344e2005-02-04 15:51:26 +00001291 default:
Maciej W. Rozyckie2e7f292014-11-16 01:02:29 +00001292 if (has_74k_erratum || c->dcache.waysize > PAGE_SIZE)
Ralf Baechlebeab3752006-06-19 21:56:25 +01001293 c->dcache.flags |= MIPS_CACHE_ALIASES;
Ralf Baechled1e344e2005-02-04 15:51:26 +00001294 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001295
Ralf Baechle69f24d12013-09-17 10:25:47 +02001296 switch (current_cpu_type()) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001297 case CPU_20KC:
1298 /*
1299 * Some older 20Kc chips doesn't have the 'VI' bit in
1300 * the config register.
1301 */
1302 c->icache.flags |= MIPS_CACHE_VTAG;
1303 break;
1304
Manuel Lauss270717a2009-03-25 17:49:28 +01001305 case CPU_ALCHEMY:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001306 c->icache.flags |= MIPS_CACHE_IC_F_DC;
1307 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001308
Ralf Baechle14bd8c02013-09-25 18:21:26 +02001309 case CPU_LOONGSON2:
1310 /*
1311 * LOONGSON2 has 4 way icache, but when using indexed cache op,
1312 * one op will act on all 4 ways
1313 */
1314 c->icache.ways = 1;
1315 }
Fuxin Zhang2a21c732007-06-06 14:52:43 +08001316
Linus Torvalds1da177e2005-04-16 15:20:36 -07001317 printk("Primary instruction cache %ldkB, %s, %s, linesize %d bytes.\n",
1318 icache_size >> 10,
Ralf Baechle7fc73162009-04-01 16:11:53 +02001319 c->icache.flags & MIPS_CACHE_VTAG ? "VIVT" : "VIPT",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001320 way_string[c->icache.ways], c->icache.linesz);
1321
Ralf Baechle64bfca52007-10-15 16:35:45 +01001322 printk("Primary data cache %ldkB, %s, %s, %s, linesize %d bytes\n",
1323 dcache_size >> 10, way_string[c->dcache.ways],
1324 (c->dcache.flags & MIPS_CACHE_PINDEX) ? "PIPT" : "VIPT",
1325 (c->dcache.flags & MIPS_CACHE_ALIASES) ?
1326 "cache aliases" : "no aliases",
1327 c->dcache.linesz);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001328}
1329
1330/*
1331 * If you even _breathe_ on this function, look at the gcc output and make sure
1332 * it does not pop things on and off the stack for the cache sizing loop that
1333 * executes in KSEG1 space or else you will crash and burn badly. You have
1334 * been warned.
1335 */
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001336static int probe_scache(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001337{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001338 unsigned long flags, addr, begin, end, pow2;
1339 unsigned int config = read_c0_config();
1340 struct cpuinfo_mips *c = &current_cpu_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001341
1342 if (config & CONF_SC)
1343 return 0;
1344
Ralf Baechlee001e522007-07-28 12:45:47 +01001345 begin = (unsigned long) &_stext;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001346 begin &= ~((4 * 1024 * 1024) - 1);
1347 end = begin + (4 * 1024 * 1024);
1348
1349 /*
1350 * This is such a bitch, you'd think they would make it easy to do
1351 * this. Away you daemons of stupidity!
1352 */
1353 local_irq_save(flags);
1354
1355 /* Fill each size-multiple cache line with a valid tag. */
1356 pow2 = (64 * 1024);
1357 for (addr = begin; addr < end; addr = (begin + pow2)) {
1358 unsigned long *p = (unsigned long *) addr;
1359 __asm__ __volatile__("nop" : : "r" (*p)); /* whee... */
1360 pow2 <<= 1;
1361 }
1362
1363 /* Load first line with zero (therefore invalid) tag. */
1364 write_c0_taglo(0);
1365 write_c0_taghi(0);
1366 __asm__ __volatile__("nop; nop; nop; nop;"); /* avoid the hazard */
1367 cache_op(Index_Store_Tag_I, begin);
1368 cache_op(Index_Store_Tag_D, begin);
1369 cache_op(Index_Store_Tag_SD, begin);
1370
1371 /* Now search for the wrap around point. */
1372 pow2 = (128 * 1024);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001373 for (addr = begin + (128 * 1024); addr < end; addr = begin + pow2) {
1374 cache_op(Index_Load_Tag_SD, addr);
1375 __asm__ __volatile__("nop; nop; nop; nop;"); /* hazard... */
1376 if (!read_c0_taglo())
1377 break;
1378 pow2 <<= 1;
1379 }
1380 local_irq_restore(flags);
1381 addr -= begin;
1382
1383 scache_size = addr;
1384 c->scache.linesz = 16 << ((config & R4K_CONF_SB) >> 22);
1385 c->scache.ways = 1;
Joshua Kinard755af332015-06-02 16:55:22 -04001386 c->scache.waybit = 0; /* does not matter */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001387
1388 return 1;
1389}
1390
Fuxin Zhang2a21c732007-06-06 14:52:43 +08001391static void __init loongson2_sc_init(void)
1392{
1393 struct cpuinfo_mips *c = &current_cpu_data;
1394
1395 scache_size = 512*1024;
1396 c->scache.linesz = 32;
1397 c->scache.ways = 4;
1398 c->scache.waybit = 0;
1399 c->scache.waysize = scache_size / (c->scache.ways);
1400 c->scache.sets = scache_size / (c->scache.linesz * c->scache.ways);
1401 pr_info("Unified secondary cache %ldkB %s, linesize %d bytes.\n",
1402 scache_size >> 10, way_string[c->scache.ways], c->scache.linesz);
1403
1404 c->options |= MIPS_CPU_INCLUSIVE_CACHES;
1405}
Fuxin Zhang2a21c732007-06-06 14:52:43 +08001406
Huacai Chenc579d312014-03-21 18:44:00 +08001407static void __init loongson3_sc_init(void)
1408{
1409 struct cpuinfo_mips *c = &current_cpu_data;
1410 unsigned int config2, lsize;
1411
1412 config2 = read_c0_config2();
1413 lsize = (config2 >> 4) & 15;
1414 if (lsize)
1415 c->scache.linesz = 2 << lsize;
1416 else
1417 c->scache.linesz = 0;
1418 c->scache.sets = 64 << ((config2 >> 8) & 15);
1419 c->scache.ways = 1 + (config2 & 15);
1420
1421 scache_size = c->scache.sets *
1422 c->scache.ways *
1423 c->scache.linesz;
1424 /* Loongson-3 has 4 cores, 1MB scache for each. scaches are shared */
1425 scache_size *= 4;
1426 c->scache.waybit = 0;
1427 pr_info("Unified secondary cache %ldkB %s, linesize %d bytes.\n",
1428 scache_size >> 10, way_string[c->scache.ways], c->scache.linesz);
1429 if (scache_size)
1430 c->options |= MIPS_CPU_INCLUSIVE_CACHES;
1431 return;
1432}
1433
Linus Torvalds1da177e2005-04-16 15:20:36 -07001434extern int r5k_sc_init(void);
1435extern int rm7k_sc_init(void);
Chris Dearman9318c512006-06-20 17:15:20 +01001436extern int mips_sc_init(void);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001437
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001438static void setup_scache(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001439{
1440 struct cpuinfo_mips *c = &current_cpu_data;
1441 unsigned int config = read_c0_config();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001442 int sc_present = 0;
1443
1444 /*
1445 * Do the probing thing on R4000SC and R4400SC processors. Other
1446 * processors don't have a S-cache that would be relevant to the
Joe Perches603e82e2008-02-03 16:54:53 +02001447 * Linux memory management.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001448 */
Ralf Baechle69f24d12013-09-17 10:25:47 +02001449 switch (current_cpu_type()) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001450 case CPU_R4000SC:
1451 case CPU_R4000MC:
1452 case CPU_R4400SC:
1453 case CPU_R4400MC:
Thiemo Seuferba5187d2005-04-25 16:36:23 +00001454 sc_present = run_uncached(probe_scache);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001455 if (sc_present)
1456 c->options |= MIPS_CPU_CACHE_CDEX_S;
1457 break;
1458
1459 case CPU_R10000:
1460 case CPU_R12000:
Kumba44d921b2006-05-16 22:23:59 -04001461 case CPU_R14000:
Joshua Kinard30577392015-01-21 07:59:45 -05001462 case CPU_R16000:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001463 scache_size = 0x80000 << ((config & R10K_CONF_SS) >> 16);
1464 c->scache.linesz = 64 << ((config >> 13) & 1);
1465 c->scache.ways = 2;
1466 c->scache.waybit= 0;
1467 sc_present = 1;
1468 break;
1469
1470 case CPU_R5000:
1471 case CPU_NEVADA:
1472#ifdef CONFIG_R5000_CPU_SCACHE
1473 r5k_sc_init();
1474#endif
Ralf Baechle70342282013-01-22 12:59:30 +01001475 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001476
1477 case CPU_RM7000:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001478#ifdef CONFIG_RM7000_CPU_SCACHE
1479 rm7k_sc_init();
1480#endif
1481 return;
1482
Fuxin Zhang2a21c732007-06-06 14:52:43 +08001483 case CPU_LOONGSON2:
1484 loongson2_sc_init();
1485 return;
Ralf Baechle14bd8c02013-09-25 18:21:26 +02001486
Huacai Chenc579d312014-03-21 18:44:00 +08001487 case CPU_LOONGSON3:
1488 loongson3_sc_init();
1489 return;
1490
David Daney18a8cd62014-05-28 23:52:09 +02001491 case CPU_CAVIUM_OCTEON3:
Jayachandran Ca3d4fb22011-11-16 00:21:20 +00001492 case CPU_XLP:
1493 /* don't need to worry about L2, fully coherent */
1494 return;
Fuxin Zhang2a21c732007-06-06 14:52:43 +08001495
Linus Torvalds1da177e2005-04-16 15:20:36 -07001496 default:
Deng-Cheng Zhuadb37892013-04-01 18:14:28 +00001497 if (c->isa_level & (MIPS_CPU_ISA_M32R1 | MIPS_CPU_ISA_M32R2 |
Markos Chandrasb5ad2c22015-01-15 10:28:29 +00001498 MIPS_CPU_ISA_M32R6 | MIPS_CPU_ISA_M64R1 |
1499 MIPS_CPU_ISA_M64R2 | MIPS_CPU_ISA_M64R6)) {
Chris Dearman9318c512006-06-20 17:15:20 +01001500#ifdef CONFIG_MIPS_CPU_SCACHE
1501 if (mips_sc_init ()) {
1502 scache_size = c->scache.ways * c->scache.sets * c->scache.linesz;
1503 printk("MIPS secondary cache %ldkB, %s, linesize %d bytes.\n",
1504 scache_size >> 10,
1505 way_string[c->scache.ways], c->scache.linesz);
1506 }
1507#else
1508 if (!(c->scache.flags & MIPS_CACHE_NOT_PRESENT))
1509 panic("Dunno how to handle MIPS32 / MIPS64 second level cache");
1510#endif
1511 return;
1512 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001513 sc_present = 0;
1514 }
1515
1516 if (!sc_present)
1517 return;
1518
Linus Torvalds1da177e2005-04-16 15:20:36 -07001519 /* compute a couple of other cache variables */
1520 c->scache.waysize = scache_size / c->scache.ways;
1521
1522 c->scache.sets = scache_size / (c->scache.linesz * c->scache.ways);
1523
1524 printk("Unified secondary cache %ldkB %s, linesize %d bytes.\n",
1525 scache_size >> 10, way_string[c->scache.ways], c->scache.linesz);
1526
Ralf Baechlefc5d2d22006-07-06 13:04:01 +01001527 c->options |= MIPS_CPU_INCLUSIVE_CACHES;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001528}
1529
Sergei Shtylyov9370b352006-05-26 19:44:54 +04001530void au1x00_fixup_config_od(void)
1531{
1532 /*
1533 * c0_config.od (bit 19) was write only (and read as 0)
1534 * on the early revisions of Alchemy SOCs. It disables the bus
1535 * transaction overlapping and needs to be set to fix various errata.
1536 */
1537 switch (read_c0_prid()) {
1538 case 0x00030100: /* Au1000 DA */
1539 case 0x00030201: /* Au1000 HA */
1540 case 0x00030202: /* Au1000 HB */
1541 case 0x01030200: /* Au1500 AB */
1542 /*
1543 * Au1100 errata actually keeps silence about this bit, so we set it
1544 * just in case for those revisions that require it to be set according
Manuel Lauss270717a2009-03-25 17:49:28 +01001545 * to the (now gone) cpu table.
Sergei Shtylyov9370b352006-05-26 19:44:54 +04001546 */
1547 case 0x02030200: /* Au1100 AB */
1548 case 0x02030201: /* Au1100 BA */
1549 case 0x02030202: /* Au1100 BC */
1550 set_c0_config(1 << 19);
1551 break;
1552 }
1553}
1554
Ralf Baechle89052bd2008-06-12 17:26:02 +01001555/* CP0 hazard avoidance. */
1556#define NXP_BARRIER() \
1557 __asm__ __volatile__( \
1558 ".set noreorder\n\t" \
1559 "nop; nop; nop; nop; nop; nop;\n\t" \
1560 ".set reorder\n\t")
1561
1562static void nxp_pr4450_fixup_config(void)
1563{
1564 unsigned long config0;
1565
1566 config0 = read_c0_config();
1567
1568 /* clear all three cache coherency fields */
1569 config0 &= ~(0x7 | (7 << 25) | (7 << 28));
1570 config0 |= (((_page_cachable_default >> _CACHE_SHIFT) << 0) |
1571 ((_page_cachable_default >> _CACHE_SHIFT) << 25) |
1572 ((_page_cachable_default >> _CACHE_SHIFT) << 28));
1573 write_c0_config(config0);
1574 NXP_BARRIER();
1575}
1576
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001577static int cca = -1;
Chris Dearman35133692007-09-19 00:58:24 +01001578
1579static int __init cca_setup(char *str)
1580{
1581 get_option(&str, &cca);
1582
Shane McDonaldb5b64f22012-06-14 02:26:40 +00001583 return 0;
Chris Dearman35133692007-09-19 00:58:24 +01001584}
1585
Shane McDonaldb5b64f22012-06-14 02:26:40 +00001586early_param("cca", cca_setup);
Chris Dearman35133692007-09-19 00:58:24 +01001587
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001588static void coherency_setup(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001589{
Chris Dearman35133692007-09-19 00:58:24 +01001590 if (cca < 0 || cca > 7)
1591 cca = read_c0_config() & CONF_CM_CMASK;
1592 _page_cachable_default = cca << _CACHE_SHIFT;
1593
1594 pr_debug("Using cache attribute %d\n", cca);
1595 change_c0_config(CONF_CM_CMASK, cca);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001596
1597 /*
1598 * c0_status.cu=0 specifies that updates by the sc instruction use
1599 * the coherency mode specified by the TLB; 1 means cachable
1600 * coherent update on write will be used. Not all processors have
1601 * this bit and; some wire it to zero, others like Toshiba had the
1602 * silly idea of putting something else there ...
1603 */
Ralf Baechle10cc3522007-10-11 23:46:15 +01001604 switch (current_cpu_type()) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001605 case CPU_R4000PC:
1606 case CPU_R4000SC:
1607 case CPU_R4000MC:
1608 case CPU_R4400PC:
1609 case CPU_R4400SC:
1610 case CPU_R4400MC:
1611 clear_c0_config(CONF_CU);
1612 break;
Sergei Shtylyov9370b352006-05-26 19:44:54 +04001613 /*
Ralf Baechledf586d52006-08-01 23:42:30 +01001614 * We need to catch the early Alchemy SOCs with
Manuel Lauss270717a2009-03-25 17:49:28 +01001615 * the write-only co_config.od bit and set it back to one on:
1616 * Au1000 rev DA, HA, HB; Au1100 AB, BA, BC, Au1500 AB
Sergei Shtylyov9370b352006-05-26 19:44:54 +04001617 */
Manuel Lauss270717a2009-03-25 17:49:28 +01001618 case CPU_ALCHEMY:
Sergei Shtylyov9370b352006-05-26 19:44:54 +04001619 au1x00_fixup_config_od();
1620 break;
Ralf Baechle89052bd2008-06-12 17:26:02 +01001621
1622 case PRID_IMP_PR4450:
1623 nxp_pr4450_fixup_config();
1624 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001625 }
1626}
1627
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001628static void r4k_cache_error_setup(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001629{
Ralf Baechle641e97f2007-10-11 23:46:05 +01001630 extern char __weak except_vec2_generic;
1631 extern char __weak except_vec2_sb1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001632
Ralf Baechle69f24d12013-09-17 10:25:47 +02001633 switch (current_cpu_type()) {
Ralf Baechle641e97f2007-10-11 23:46:05 +01001634 case CPU_SB1:
1635 case CPU_SB1A:
1636 set_uncached_handler(0x100, &except_vec2_sb1, 0x80);
1637 break;
1638
1639 default:
1640 set_uncached_handler(0x100, &except_vec2_generic, 0x80);
1641 break;
1642 }
David Daney9cd9669b2012-05-15 00:04:49 -07001643}
1644
Paul Gortmaker078a55f2013-06-18 13:38:59 +00001645void r4k_cache_init(void)
David Daney9cd9669b2012-05-15 00:04:49 -07001646{
1647 extern void build_clear_page(void);
1648 extern void build_copy_page(void);
1649 struct cpuinfo_mips *c = &current_cpu_data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001650
1651 probe_pcache();
1652 setup_scache();
1653
Linus Torvalds1da177e2005-04-16 15:20:36 -07001654 r4k_blast_dcache_page_setup();
1655 r4k_blast_dcache_page_indexed_setup();
1656 r4k_blast_dcache_setup();
1657 r4k_blast_icache_page_setup();
1658 r4k_blast_icache_page_indexed_setup();
1659 r4k_blast_icache_setup();
1660 r4k_blast_scache_page_setup();
1661 r4k_blast_scache_page_indexed_setup();
1662 r4k_blast_scache_setup();
Leonid Yegoshin4caa9062014-01-15 14:47:28 +00001663#ifdef CONFIG_EVA
1664 r4k_blast_dcache_user_page_setup();
1665 r4k_blast_icache_user_page_setup();
1666#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001667
1668 /*
1669 * Some MIPS32 and MIPS64 processors have physically indexed caches.
1670 * This code supports virtually indexed processors and will be
1671 * unnecessarily inefficient on physically indexed processors.
1672 */
Chris Dearman73f40352006-06-20 18:06:52 +01001673 if (c->dcache.linesz)
1674 shm_align_mask = max_t( unsigned long,
1675 c->dcache.sets * c->dcache.linesz - 1,
1676 PAGE_SIZE - 1);
1677 else
1678 shm_align_mask = PAGE_SIZE-1;
Ralf Baechle9c5a3d72008-04-05 15:13:23 +01001679
1680 __flush_cache_vmap = r4k__flush_cache_vmap;
1681 __flush_cache_vunmap = r4k__flush_cache_vunmap;
1682
Ralf Baechledb813fe2007-09-27 18:26:43 +01001683 flush_cache_all = cache_noop;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001684 __flush_cache_all = r4k___flush_cache_all;
1685 flush_cache_mm = r4k_flush_cache_mm;
1686 flush_cache_page = r4k_flush_cache_page;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001687 flush_cache_range = r4k_flush_cache_range;
1688
Ralf Baechled9cdc9012011-06-17 16:20:28 +01001689 __flush_kernel_vmap_range = r4k_flush_kernel_vmap_range;
1690
Linus Torvalds1da177e2005-04-16 15:20:36 -07001691 flush_cache_sigtramp = r4k_flush_cache_sigtramp;
1692 flush_icache_all = r4k_flush_icache_all;
Ralf Baechle7e3bfc72006-04-05 20:42:04 +01001693 local_flush_data_cache_page = local_r4k_flush_data_cache_page;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001694 flush_data_cache_page = r4k_flush_data_cache_page;
1695 flush_icache_range = r4k_flush_icache_range;
Thomas Bogendoerfere0cee3e2008-08-04 20:53:57 +02001696 local_flush_icache_range = local_r4k_flush_icache_range;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001697
Manuel Lauss80057112014-02-20 14:59:22 +01001698#if defined(CONFIG_DMA_NONCOHERENT) || defined(CONFIG_DMA_MAYBE_COHERENT)
Ralf Baechle39b8d522008-04-28 17:14:26 +01001699 if (coherentio) {
1700 _dma_cache_wback_inv = (void *)cache_noop;
1701 _dma_cache_wback = (void *)cache_noop;
1702 _dma_cache_inv = (void *)cache_noop;
1703 } else {
1704 _dma_cache_wback_inv = r4k_dma_cache_wback_inv;
1705 _dma_cache_wback = r4k_dma_cache_wback_inv;
1706 _dma_cache_inv = r4k_dma_cache_inv;
1707 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001708#endif
1709
Linus Torvalds1da177e2005-04-16 15:20:36 -07001710 build_clear_page();
1711 build_copy_page();
Steven J. Hillb6d92b42013-03-25 13:47:29 -05001712
1713 /*
1714 * We want to run CMP kernels on core with and without coherent
1715 * caches. Therefore, do not use CONFIG_MIPS_CMP to decide whether
1716 * or not to flush caches.
1717 */
Ralf Baechle1d40cfc2005-07-15 15:23:23 +00001718 local_r4k___flush_cache_all(NULL);
Steven J. Hillb6d92b42013-03-25 13:47:29 -05001719
Ralf Baechle1d40cfc2005-07-15 15:23:23 +00001720 coherency_setup();
David Daney9cd9669b2012-05-15 00:04:49 -07001721 board_cache_error_setup = r4k_cache_error_setup;
Kevin Cernekeed74b0172014-10-20 21:28:00 -07001722
1723 /*
1724 * Per-CPU overrides
1725 */
1726 switch (current_cpu_type()) {
1727 case CPU_BMIPS4350:
1728 case CPU_BMIPS4380:
1729 /* No IPI is needed because all CPUs share the same D$ */
1730 flush_data_cache_page = r4k_blast_dcache_page;
1731 break;
1732 case CPU_BMIPS5000:
1733 /* We lose our superpowers if L2 is disabled */
1734 if (c->scache.flags & MIPS_CACHE_NOT_PRESENT)
1735 break;
1736
1737 /* I$ fills from D$ just by emptying the write buffers */
1738 flush_cache_page = (void *)b5k_instruction_hazard;
1739 flush_cache_range = (void *)b5k_instruction_hazard;
1740 flush_cache_sigtramp = (void *)b5k_instruction_hazard;
1741 local_flush_data_cache_page = (void *)b5k_instruction_hazard;
1742 flush_data_cache_page = (void *)b5k_instruction_hazard;
1743 flush_icache_range = (void *)b5k_instruction_hazard;
1744 local_flush_icache_range = (void *)b5k_instruction_hazard;
1745
1746 /* Cache aliases are handled in hardware; allow HIGHMEM */
1747 current_cpu_data.dcache.flags &= ~MIPS_CACHE_ALIASES;
1748
1749 /* Optimization: an L2 flush implicitly flushes the L1 */
1750 current_cpu_data.options |= MIPS_CPU_INCLUSIVE_CACHES;
1751 break;
1752 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001753}
James Hogan61d73042014-03-04 10:23:57 +00001754
1755static int r4k_cache_pm_notifier(struct notifier_block *self, unsigned long cmd,
1756 void *v)
1757{
1758 switch (cmd) {
1759 case CPU_PM_ENTER_FAILED:
1760 case CPU_PM_EXIT:
1761 coherency_setup();
1762 break;
1763 }
1764
1765 return NOTIFY_OK;
1766}
1767
1768static struct notifier_block r4k_cache_pm_notifier_block = {
1769 .notifier_call = r4k_cache_pm_notifier,
1770};
1771
1772int __init r4k_cache_init_pm(void)
1773{
1774 return cpu_pm_register_notifier(&r4k_cache_pm_notifier_block);
1775}
1776arch_initcall(r4k_cache_init_pm);