blob: ce64873756700e8f9b23a3312b9d1699f86bb025 [file] [log] [blame]
Chanwoo Choi96bd6222015-02-02 23:23:56 +09001/*
2 * Copyright (c) 2014 Samsung Electronics Co., Ltd.
3 * Author: Chanwoo Choi <cw00.choi@samsung.com>
4 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License version 2 as
7 * published by the Free Software Foundation.
8 *
9 * Common Clock Framework support for Exynos5443 SoC.
10 */
11
12#include <linux/clk.h>
13#include <linux/clkdev.h>
14#include <linux/clk-provider.h>
15#include <linux/of.h>
16
17#include <dt-bindings/clock/exynos5433.h>
18
19#include "clk.h"
20#include "clk-pll.h"
21
22/*
23 * Register offset definitions for CMU_TOP
24 */
25#define ISP_PLL_LOCK 0x0000
26#define AUD_PLL_LOCK 0x0004
27#define ISP_PLL_CON0 0x0100
28#define ISP_PLL_CON1 0x0104
29#define ISP_PLL_FREQ_DET 0x0108
30#define AUD_PLL_CON0 0x0110
31#define AUD_PLL_CON1 0x0114
32#define AUD_PLL_CON2 0x0118
33#define AUD_PLL_FREQ_DET 0x011c
34#define MUX_SEL_TOP0 0x0200
35#define MUX_SEL_TOP1 0x0204
36#define MUX_SEL_TOP2 0x0208
37#define MUX_SEL_TOP3 0x020c
38#define MUX_SEL_TOP4 0x0210
39#define MUX_SEL_TOP_MSCL 0x0220
40#define MUX_SEL_TOP_CAM1 0x0224
41#define MUX_SEL_TOP_DISP 0x0228
42#define MUX_SEL_TOP_FSYS0 0x0230
43#define MUX_SEL_TOP_FSYS1 0x0234
44#define MUX_SEL_TOP_PERIC0 0x0238
45#define MUX_SEL_TOP_PERIC1 0x023c
46#define MUX_ENABLE_TOP0 0x0300
47#define MUX_ENABLE_TOP1 0x0304
48#define MUX_ENABLE_TOP2 0x0308
49#define MUX_ENABLE_TOP3 0x030c
50#define MUX_ENABLE_TOP4 0x0310
51#define MUX_ENABLE_TOP_MSCL 0x0320
52#define MUX_ENABLE_TOP_CAM1 0x0324
53#define MUX_ENABLE_TOP_DISP 0x0328
54#define MUX_ENABLE_TOP_FSYS0 0x0330
55#define MUX_ENABLE_TOP_FSYS1 0x0334
56#define MUX_ENABLE_TOP_PERIC0 0x0338
57#define MUX_ENABLE_TOP_PERIC1 0x033c
58#define MUX_STAT_TOP0 0x0400
59#define MUX_STAT_TOP1 0x0404
60#define MUX_STAT_TOP2 0x0408
61#define MUX_STAT_TOP3 0x040c
62#define MUX_STAT_TOP4 0x0410
63#define MUX_STAT_TOP_MSCL 0x0420
64#define MUX_STAT_TOP_CAM1 0x0424
65#define MUX_STAT_TOP_FSYS0 0x0430
66#define MUX_STAT_TOP_FSYS1 0x0434
67#define MUX_STAT_TOP_PERIC0 0x0438
68#define MUX_STAT_TOP_PERIC1 0x043c
69#define DIV_TOP0 0x0600
70#define DIV_TOP1 0x0604
71#define DIV_TOP2 0x0608
72#define DIV_TOP3 0x060c
73#define DIV_TOP4 0x0610
74#define DIV_TOP_MSCL 0x0618
75#define DIV_TOP_CAM10 0x061c
76#define DIV_TOP_CAM11 0x0620
77#define DIV_TOP_FSYS0 0x062c
78#define DIV_TOP_FSYS1 0x0630
79#define DIV_TOP_FSYS2 0x0634
80#define DIV_TOP_PERIC0 0x0638
81#define DIV_TOP_PERIC1 0x063c
82#define DIV_TOP_PERIC2 0x0640
83#define DIV_TOP_PERIC3 0x0644
84#define DIV_TOP_PERIC4 0x0648
85#define DIV_TOP_PLL_FREQ_DET 0x064c
86#define DIV_STAT_TOP0 0x0700
87#define DIV_STAT_TOP1 0x0704
88#define DIV_STAT_TOP2 0x0708
89#define DIV_STAT_TOP3 0x070c
90#define DIV_STAT_TOP4 0x0710
91#define DIV_STAT_TOP_MSCL 0x0718
92#define DIV_STAT_TOP_CAM10 0x071c
93#define DIV_STAT_TOP_CAM11 0x0720
94#define DIV_STAT_TOP_FSYS0 0x072c
95#define DIV_STAT_TOP_FSYS1 0x0730
96#define DIV_STAT_TOP_FSYS2 0x0734
97#define DIV_STAT_TOP_PERIC0 0x0738
98#define DIV_STAT_TOP_PERIC1 0x073c
99#define DIV_STAT_TOP_PERIC2 0x0740
100#define DIV_STAT_TOP_PERIC3 0x0744
101#define DIV_STAT_TOP_PLL_FREQ_DET 0x074c
102#define ENABLE_ACLK_TOP 0x0800
103#define ENABLE_SCLK_TOP 0x0a00
104#define ENABLE_SCLK_TOP_MSCL 0x0a04
105#define ENABLE_SCLK_TOP_CAM1 0x0a08
106#define ENABLE_SCLK_TOP_DISP 0x0a0c
107#define ENABLE_SCLK_TOP_FSYS 0x0a10
108#define ENABLE_SCLK_TOP_PERIC 0x0a14
109#define ENABLE_IP_TOP 0x0b00
110#define ENABLE_CMU_TOP 0x0c00
111#define ENABLE_CMU_TOP_DIV_STAT 0x0c04
112
113static unsigned long top_clk_regs[] __initdata = {
114 ISP_PLL_LOCK,
115 AUD_PLL_LOCK,
116 ISP_PLL_CON0,
117 ISP_PLL_CON1,
118 ISP_PLL_FREQ_DET,
119 AUD_PLL_CON0,
120 AUD_PLL_CON1,
121 AUD_PLL_CON2,
122 AUD_PLL_FREQ_DET,
123 MUX_SEL_TOP0,
124 MUX_SEL_TOP1,
125 MUX_SEL_TOP2,
126 MUX_SEL_TOP3,
127 MUX_SEL_TOP4,
128 MUX_SEL_TOP_MSCL,
129 MUX_SEL_TOP_CAM1,
130 MUX_SEL_TOP_DISP,
131 MUX_SEL_TOP_FSYS0,
132 MUX_SEL_TOP_FSYS1,
133 MUX_SEL_TOP_PERIC0,
134 MUX_SEL_TOP_PERIC1,
135 MUX_ENABLE_TOP0,
136 MUX_ENABLE_TOP1,
137 MUX_ENABLE_TOP2,
138 MUX_ENABLE_TOP3,
139 MUX_ENABLE_TOP4,
140 MUX_ENABLE_TOP_MSCL,
141 MUX_ENABLE_TOP_CAM1,
142 MUX_ENABLE_TOP_DISP,
143 MUX_ENABLE_TOP_FSYS0,
144 MUX_ENABLE_TOP_FSYS1,
145 MUX_ENABLE_TOP_PERIC0,
146 MUX_ENABLE_TOP_PERIC1,
147 MUX_STAT_TOP0,
148 MUX_STAT_TOP1,
149 MUX_STAT_TOP2,
150 MUX_STAT_TOP3,
151 MUX_STAT_TOP4,
152 MUX_STAT_TOP_MSCL,
153 MUX_STAT_TOP_CAM1,
154 MUX_STAT_TOP_FSYS0,
155 MUX_STAT_TOP_FSYS1,
156 MUX_STAT_TOP_PERIC0,
157 MUX_STAT_TOP_PERIC1,
158 DIV_TOP0,
159 DIV_TOP1,
160 DIV_TOP2,
161 DIV_TOP3,
162 DIV_TOP4,
163 DIV_TOP_MSCL,
164 DIV_TOP_CAM10,
165 DIV_TOP_CAM11,
166 DIV_TOP_FSYS0,
167 DIV_TOP_FSYS1,
168 DIV_TOP_FSYS2,
169 DIV_TOP_PERIC0,
170 DIV_TOP_PERIC1,
171 DIV_TOP_PERIC2,
172 DIV_TOP_PERIC3,
173 DIV_TOP_PERIC4,
174 DIV_TOP_PLL_FREQ_DET,
175 DIV_STAT_TOP0,
176 DIV_STAT_TOP1,
177 DIV_STAT_TOP2,
178 DIV_STAT_TOP3,
179 DIV_STAT_TOP4,
180 DIV_STAT_TOP_MSCL,
181 DIV_STAT_TOP_CAM10,
182 DIV_STAT_TOP_CAM11,
183 DIV_STAT_TOP_FSYS0,
184 DIV_STAT_TOP_FSYS1,
185 DIV_STAT_TOP_FSYS2,
186 DIV_STAT_TOP_PERIC0,
187 DIV_STAT_TOP_PERIC1,
188 DIV_STAT_TOP_PERIC2,
189 DIV_STAT_TOP_PERIC3,
190 DIV_STAT_TOP_PLL_FREQ_DET,
191 ENABLE_ACLK_TOP,
192 ENABLE_SCLK_TOP,
193 ENABLE_SCLK_TOP_MSCL,
194 ENABLE_SCLK_TOP_CAM1,
195 ENABLE_SCLK_TOP_DISP,
196 ENABLE_SCLK_TOP_FSYS,
197 ENABLE_SCLK_TOP_PERIC,
198 ENABLE_IP_TOP,
199 ENABLE_CMU_TOP,
200 ENABLE_CMU_TOP_DIV_STAT,
201};
202
203/* list of all parent clock list */
204PNAME(mout_aud_pll_p) = { "oscclk", "fout_aud_pll", };
205PNAME(mout_isp_pll_p) = { "oscclk", "fout_isp_pll", };
206PNAME(mout_aud_pll_user_p) = { "oscclk", "mout_aud_pll", };
207PNAME(mout_mphy_pll_user_p) = { "oscclk", "sclk_mphy_pll", };
208PNAME(mout_mfc_pll_user_p) = { "oscclk", "sclk_mfc_pll", };
209PNAME(mout_bus_pll_user_p) = { "oscclk", "sclk_bus_pll", };
210PNAME(mout_bus_pll_user_t_p) = { "oscclk", "mout_bus_pll_user", };
Chanwoo Choi23236492015-02-02 23:23:57 +0900211PNAME(mout_mphy_pll_user_t_p) = { "oscclk", "mout_mphy_pll_user", };
Chanwoo Choi96bd6222015-02-02 23:23:56 +0900212
213PNAME(mout_bus_mfc_pll_user_p) = { "mout_bus_pll_user", "mout_mfc_pll_user",};
214PNAME(mout_mfc_bus_pll_user_p) = { "mout_mfc_pll_user", "mout_bus_pll_user",};
215PNAME(mout_aclk_cam1_552_b_p) = { "mout_aclk_cam1_552_a",
216 "mout_mfc_pll_user", };
217PNAME(mout_aclk_cam1_552_a_p) = { "mout_isp_pll", "mout_bus_pll_user", };
218
Chanwoo Choi23236492015-02-02 23:23:57 +0900219PNAME(mout_aclk_mfc_400_c_p) = { "mout_aclk_mfc_400_b",
220 "mout_mphy_pll_user", };
221PNAME(mout_aclk_mfc_400_b_p) = { "mout_aclk_mfc_400_a",
222 "mout_bus_pll_user", };
223PNAME(mout_aclk_mfc_400_a_p) = { "mout_mfc_pll_user", "mout_isp_pll", };
224
Chanwoo Choi96bd6222015-02-02 23:23:56 +0900225PNAME(mout_bus_mphy_pll_user_p) = { "mout_bus_pll_user",
226 "mout_mphy_pll_user", };
227PNAME(mout_aclk_mscl_b_p) = { "mout_aclk_mscl_400_a",
228 "mout_mphy_pll_user", };
229PNAME(mout_aclk_g2d_400_b_p) = { "mout_aclk_g2d_400_a",
230 "mout_mphy_pll_user", };
231
232PNAME(mout_sclk_jpeg_c_p) = { "mout_sclk_jpeg_b", "mout_mphy_pll_user",};
233PNAME(mout_sclk_jpeg_b_p) = { "mout_sclk_jpeg_a", "mout_mfc_pll_user", };
234
235PNAME(mout_sclk_mmc2_b_p) = { "mout_sclk_mmc2_a", "mout_mfc_pll_user",};
236PNAME(mout_sclk_mmc1_b_p) = { "mout_sclk_mmc1_a", "mout_mfc_pll_user",};
237PNAME(mout_sclk_mmc0_d_p) = { "mout_sclk_mmc0_c", "mout_isp_pll", };
238PNAME(mout_sclk_mmc0_c_p) = { "mout_sclk_mmc0_b", "mout_mphy_pll_user",};
239PNAME(mout_sclk_mmc0_b_p) = { "mout_sclk_mmc0_a", "mout_mfc_pll_user", };
240
Chanwoo Choi23236492015-02-02 23:23:57 +0900241PNAME(mout_sclk_spdif_p) = { "sclk_audio0", "sclk_audio1",
242 "oscclk", "ioclk_spdif_extclk", };
243PNAME(mout_sclk_audio1_p) = { "ioclk_audiocdclk1", "oscclk",
244 "mout_aud_pll_user_t",};
245PNAME(mout_sclk_audio0_p) = { "ioclk_audiocdclk0", "oscclk",
246 "mout_aud_pll_user_t",};
247
Chanwoo Choi2a1808a2015-02-02 23:24:02 +0900248PNAME(mout_sclk_hdmi_spdif_p) = { "sclk_audio1", "ioclk_spdif_extclk", };
249
Chanwoo Choi56bcf3f2015-02-02 23:23:59 +0900250static struct samsung_fixed_factor_clock top_fixed_factor_clks[] __initdata = {
251 FFACTOR(0, "oscclk_efuse_common", "oscclk", 1, 1, 0),
252};
253
Chanwoo Choi23236492015-02-02 23:23:57 +0900254static struct samsung_fixed_rate_clock top_fixed_clks[] __initdata = {
255 /* Xi2s{0|1}CDCLK input clock for I2S/PCM */
256 FRATE(0, "ioclk_audiocdclk1", NULL, CLK_IS_ROOT, 100000000),
257 FRATE(0, "ioclk_audiocdclk0", NULL, CLK_IS_ROOT, 100000000),
258 /* Xi2s1SDI input clock for SPDIF */
259 FRATE(0, "ioclk_spdif_extclk", NULL, CLK_IS_ROOT, 100000000),
Chanwoo Choid0f5de62015-02-02 23:23:58 +0900260 /* XspiCLK[4:0] input clock for SPI */
261 FRATE(0, "ioclk_spi4_clk_in", NULL, CLK_IS_ROOT, 50000000),
262 FRATE(0, "ioclk_spi3_clk_in", NULL, CLK_IS_ROOT, 50000000),
263 FRATE(0, "ioclk_spi2_clk_in", NULL, CLK_IS_ROOT, 50000000),
264 FRATE(0, "ioclk_spi1_clk_in", NULL, CLK_IS_ROOT, 50000000),
265 FRATE(0, "ioclk_spi0_clk_in", NULL, CLK_IS_ROOT, 50000000),
266 /* Xi2s1SCLK input clock for I2S1_BCLK */
267 FRATE(0, "ioclk_i2s1_bclk_in", NULL, CLK_IS_ROOT, 12288000),
Chanwoo Choi23236492015-02-02 23:23:57 +0900268};
269
Chanwoo Choi96bd6222015-02-02 23:23:56 +0900270static struct samsung_mux_clock top_mux_clks[] __initdata = {
271 /* MUX_SEL_TOP0 */
272 MUX(CLK_MOUT_AUD_PLL, "mout_aud_pll", mout_aud_pll_p, MUX_SEL_TOP0,
273 4, 1),
274 MUX(CLK_MOUT_ISP_PLL, "mout_isp_pll", mout_isp_pll_p, MUX_SEL_TOP0,
275 0, 1),
276
277 /* MUX_SEL_TOP1 */
278 MUX(CLK_MOUT_AUD_PLL_USER_T, "mout_aud_pll_user_t",
279 mout_aud_pll_user_p, MUX_SEL_TOP1, 12, 1),
280 MUX(CLK_MOUT_MPHY_PLL_USER, "mout_mphy_pll_user", mout_mphy_pll_user_p,
281 MUX_SEL_TOP1, 8, 1),
282 MUX(CLK_MOUT_MFC_PLL_USER, "mout_mfc_pll_user", mout_mfc_pll_user_p,
283 MUX_SEL_TOP1, 4, 1),
284 MUX(CLK_MOUT_BUS_PLL_USER, "mout_bus_pll_user", mout_bus_pll_user_p,
285 MUX_SEL_TOP1, 0, 1),
286
287 /* MUX_SEL_TOP2 */
288 MUX(CLK_MOUT_ACLK_HEVC_400, "mout_aclk_hevc_400",
289 mout_bus_mfc_pll_user_p, MUX_SEL_TOP2, 28, 1),
290 MUX(CLK_MOUT_ACLK_CAM1_333, "mout_aclk_cam1_333",
291 mout_mfc_bus_pll_user_p, MUX_SEL_TOP2, 16, 1),
292 MUX(CLK_MOUT_ACLK_CAM1_552_B, "mout_aclk_cam1_552_b",
293 mout_aclk_cam1_552_b_p, MUX_SEL_TOP2, 12, 1),
294 MUX(CLK_MOUT_ACLK_CAM1_552_A, "mout_aclk_cam1_552_a",
295 mout_aclk_cam1_552_a_p, MUX_SEL_TOP2, 8, 1),
296 MUX(CLK_MOUT_ACLK_ISP_DIS_400, "mout_aclk_isp_dis_400",
297 mout_bus_mfc_pll_user_p, MUX_SEL_TOP2, 4, 1),
298 MUX(CLK_MOUT_ACLK_ISP_400, "mout_aclk_isp_400",
299 mout_bus_mfc_pll_user_p, MUX_SEL_TOP2, 0, 1),
300
301 /* MUX_SEL_TOP3 */
302 MUX(CLK_MOUT_ACLK_BUS0_400, "mout_aclk_bus0_400",
303 mout_bus_mphy_pll_user_p, MUX_SEL_TOP3, 20, 1),
304 MUX(CLK_MOUT_ACLK_MSCL_400_B, "mout_aclk_mscl_400_b",
305 mout_aclk_mscl_b_p, MUX_SEL_TOP3, 16, 1),
306 MUX(CLK_MOUT_ACLK_MSCL_400_A, "mout_aclk_mscl_400_a",
307 mout_bus_mfc_pll_user_p, MUX_SEL_TOP3, 12, 1),
308 MUX(CLK_MOUT_ACLK_GSCL_333, "mout_aclk_gscl_333",
309 mout_mfc_bus_pll_user_p, MUX_SEL_TOP3, 8, 1),
310 MUX(CLK_MOUT_ACLK_G2D_400_B, "mout_aclk_g2d_400_b",
311 mout_aclk_g2d_400_b_p, MUX_SEL_TOP3, 4, 1),
312 MUX(CLK_MOUT_ACLK_G2D_400_A, "mout_aclk_g2d_400_a",
313 mout_bus_mfc_pll_user_p, MUX_SEL_TOP3, 0, 1),
314
Chanwoo Choi23236492015-02-02 23:23:57 +0900315 /* MUX_SEL_TOP4 */
316 MUX(CLK_MOUT_ACLK_MFC_400_C, "mout_aclk_mfc_400_c",
317 mout_aclk_mfc_400_c_p, MUX_SEL_TOP4, 8, 1),
318 MUX(CLK_MOUT_ACLK_MFC_400_B, "mout_aclk_mfc_400_b",
319 mout_aclk_mfc_400_b_p, MUX_SEL_TOP4, 4, 1),
320 MUX(CLK_MOUT_ACLK_MFC_400_A, "mout_aclk_mfc_400_a",
321 mout_aclk_mfc_400_a_p, MUX_SEL_TOP4, 0, 1),
322
Chanwoo Choi96bd6222015-02-02 23:23:56 +0900323 /* MUX_SEL_TOP_MSCL */
324 MUX(CLK_MOUT_SCLK_JPEG_C, "mout_sclk_jpeg_c", mout_sclk_jpeg_c_p,
325 MUX_SEL_TOP_MSCL, 8, 1),
326 MUX(CLK_MOUT_SCLK_JPEG_B, "mout_sclk_jpeg_b", mout_sclk_jpeg_b_p,
327 MUX_SEL_TOP_MSCL, 4, 1),
328 MUX(CLK_MOUT_SCLK_JPEG_A, "mout_sclk_jpeg_a", mout_bus_pll_user_t_p,
329 MUX_SEL_TOP_MSCL, 0, 1),
330
Chanwoo Choi23236492015-02-02 23:23:57 +0900331 /* MUX_SEL_TOP_CAM1 */
332 MUX(CLK_MOUT_SCLK_ISP_SENSOR2, "mout_sclk_isp_sensor2",
333 mout_bus_pll_user_t_p, MUX_SEL_TOP_CAM1, 24, 1),
334 MUX(CLK_MOUT_SCLK_ISP_SENSOR1, "mout_sclk_isp_sensor1",
335 mout_bus_pll_user_t_p, MUX_SEL_TOP_CAM1, 20, 1),
336 MUX(CLK_MOUT_SCLK_ISP_SENSOR0, "mout_sclk_isp_sensor0",
337 mout_bus_pll_user_t_p, MUX_SEL_TOP_CAM1, 16, 1),
338 MUX(CLK_MOUT_SCLK_ISP_UART, "mout_sclk_isp_uart",
339 mout_bus_pll_user_t_p, MUX_SEL_TOP_CAM1, 8, 1),
340 MUX(CLK_MOUT_SCLK_ISP_SPI1, "mout_sclk_isp_spi1",
341 mout_bus_pll_user_t_p, MUX_SEL_TOP_CAM1, 4, 1),
342 MUX(CLK_MOUT_SCLK_ISP_SPI0, "mout_sclk_isp_spi0",
343 mout_bus_pll_user_t_p, MUX_SEL_TOP_CAM1, 0, 1),
344
Chanwoo Choi96bd6222015-02-02 23:23:56 +0900345 /* MUX_SEL_TOP_FSYS0 */
346 MUX(CLK_MOUT_SCLK_MMC2_B, "mout_sclk_mmc2_b", mout_sclk_mmc2_b_p,
347 MUX_SEL_TOP_FSYS0, 28, 1),
348 MUX(CLK_MOUT_SCLK_MMC2_A, "mout_sclk_mmc2_a", mout_bus_pll_user_t_p,
349 MUX_SEL_TOP_FSYS0, 24, 1),
350 MUX(CLK_MOUT_SCLK_MMC1_B, "mout_sclk_mmc1_b", mout_sclk_mmc1_b_p,
351 MUX_SEL_TOP_FSYS0, 20, 1),
352 MUX(CLK_MOUT_SCLK_MMC1_A, "mout_sclk_mmc1_a", mout_bus_pll_user_t_p,
353 MUX_SEL_TOP_FSYS0, 16, 1),
354 MUX(CLK_MOUT_SCLK_MMC0_D, "mout_sclk_mmc0_d", mout_sclk_mmc0_d_p,
355 MUX_SEL_TOP_FSYS0, 12, 1),
356 MUX(CLK_MOUT_SCLK_MMC0_C, "mout_sclk_mmc0_c", mout_sclk_mmc0_c_p,
357 MUX_SEL_TOP_FSYS0, 8, 1),
358 MUX(CLK_MOUT_SCLK_MMC0_B, "mout_sclk_mmc0_b", mout_sclk_mmc0_b_p,
359 MUX_SEL_TOP_FSYS0, 4, 1),
360 MUX(CLK_MOUT_SCLK_MMC0_A, "mout_sclk_mmc0_a", mout_bus_pll_user_t_p,
361 MUX_SEL_TOP_FSYS0, 0, 1),
362
Chanwoo Choi23236492015-02-02 23:23:57 +0900363 /* MUX_SEL_TOP_FSYS1 */
364 MUX(CLK_MOUT_SCLK_PCIE_100, "mout_sclk_pcie_100", mout_bus_pll_user_t_p,
365 MUX_SEL_TOP_FSYS1, 12, 1),
366 MUX(CLK_MOUT_SCLK_UFSUNIPRO, "mout_sclk_ufsunipro",
367 mout_mphy_pll_user_t_p, MUX_SEL_TOP_FSYS1, 8, 1),
368 MUX(CLK_MOUT_SCLK_USBHOST30, "mout_sclk_usbhost30",
369 mout_bus_pll_user_t_p, MUX_SEL_TOP_FSYS1, 4, 1),
370 MUX(CLK_MOUT_SCLK_USBDRD30, "mout_sclk_usbdrd30",
371 mout_bus_pll_user_t_p, MUX_SEL_TOP_FSYS1, 0, 1),
372
Chanwoo Choi96bd6222015-02-02 23:23:56 +0900373 /* MUX_SEL_TOP_PERIC0 */
374 MUX(CLK_MOUT_SCLK_SPI4, "mout_sclk_spi4", mout_bus_pll_user_t_p,
375 MUX_SEL_TOP_PERIC0, 28, 1),
376 MUX(CLK_MOUT_SCLK_SPI3, "mout_sclk_spi3", mout_bus_pll_user_t_p,
377 MUX_SEL_TOP_PERIC0, 24, 1),
378 MUX(CLK_MOUT_SCLK_UART2, "mout_sclk_uart2", mout_bus_pll_user_t_p,
379 MUX_SEL_TOP_PERIC0, 20, 1),
380 MUX(CLK_MOUT_SCLK_UART1, "mout_sclk_uart1", mout_bus_pll_user_t_p,
381 MUX_SEL_TOP_PERIC0, 16, 1),
382 MUX(CLK_MOUT_SCLK_UART0, "mout_sclk_uart0", mout_bus_pll_user_t_p,
383 MUX_SEL_TOP_PERIC0, 12, 1),
384 MUX(CLK_MOUT_SCLK_SPI2, "mout_sclk_spi2", mout_bus_pll_user_t_p,
385 MUX_SEL_TOP_PERIC0, 8, 1),
386 MUX(CLK_MOUT_SCLK_SPI1, "mout_sclk_spi1", mout_bus_pll_user_t_p,
387 MUX_SEL_TOP_PERIC0, 4, 1),
388 MUX(CLK_MOUT_SCLK_SPI0, "mout_sclk_spi0", mout_bus_pll_user_t_p,
389 MUX_SEL_TOP_PERIC0, 0, 1),
Chanwoo Choi23236492015-02-02 23:23:57 +0900390
391 /* MUX_SEL_TOP_PERIC1 */
392 MUX(CLK_MOUT_SCLK_SLIMBUS, "mout_sclk_slimbus", mout_aud_pll_user_p,
393 MUX_SEL_TOP_PERIC1, 16, 1),
394 MUX(CLK_MOUT_SCLK_SPDIF, "mout_sclk_spdif", mout_sclk_spdif_p,
395 MUX_SEL_TOP_PERIC1, 12, 2),
396 MUX(CLK_MOUT_SCLK_AUDIO1, "mout_sclk_audio1", mout_sclk_audio1_p,
397 MUX_SEL_TOP_PERIC1, 4, 2),
398 MUX(CLK_MOUT_SCLK_AUDIO0, "mout_sclk_audio0", mout_sclk_audio0_p,
399 MUX_SEL_TOP_PERIC1, 0, 2),
Chanwoo Choi2a1808a2015-02-02 23:24:02 +0900400
401 /* MUX_SEL_TOP_DISP */
402 MUX(CLK_MOUT_SCLK_HDMI_SPDIF, "mout_sclk_hdmi_spdif",
403 mout_sclk_hdmi_spdif_p, MUX_SEL_TOP_DISP, 0, 1),
Chanwoo Choi96bd6222015-02-02 23:23:56 +0900404};
405
406static struct samsung_div_clock top_div_clks[] __initdata = {
Chanwoo Choi8e46c4b2015-02-03 09:13:54 +0900407 /* DIV_TOP0 */
Chanwoo Choi6958f222015-02-03 09:13:55 +0900408 DIV(CLK_DIV_ACLK_CAM0_333, "div_aclk_cam0_333", "mout_mfc_pll_user",
409 DIV_TOP0, 16, 3),
410 DIV(CLK_DIV_ACLK_CAM0_400, "div_aclk_cam0_400", "mout_bus_pll_user",
411 DIV_TOP0, 12, 3),
412 DIV(CLK_DIV_ACLK_CAM0_552, "div_aclk_cam0_552", "mout_isp_pll",
413 DIV_TOP0, 8, 3),
Chanwoo Choi8e46c4b2015-02-03 09:13:54 +0900414 DIV(CLK_DIV_ACLK_ISP_DIS_400, "div_aclk_isp_dis_400",
415 "mout_aclk_isp_dis_400", DIV_TOP0, 4, 4),
416 DIV(CLK_DIV_ACLK_ISP_400, "div_aclk_isp_400",
417 "mout_aclk_isp_400", DIV_TOP0, 0, 4),
418
Chanwoo Choia29308d2015-02-02 23:24:00 +0900419 /* DIV_TOP1 */
420 DIV(CLK_DIV_ACLK_GSCL_111, "div_aclk_gscl_111", "mout_aclk_gscl_333",
421 DIV_TOP1, 28, 3),
422 DIV(CLK_DIV_ACLK_GSCL_333, "div_aclk_gscl_333", "mout_aclk_gscl_333",
423 DIV_TOP1, 24, 3),
424 DIV(CLK_DIV_ACLK_HEVC_400, "div_aclk_hevc_400", "mout_aclk_hevc_400",
425 DIV_TOP1, 20, 3),
426 DIV(CLK_DIV_ACLK_MFC_400, "div_aclk_mfc_400", "mout_aclk_mfc_400_c",
427 DIV_TOP1, 12, 3),
428 DIV(CLK_DIV_ACLK_G2D_266, "div_aclk_g2d_266", "mout_bus_pll_user",
429 DIV_TOP1, 8, 3),
430 DIV(CLK_DIV_ACLK_G2D_400, "div_aclk_g2d_400", "mout_aclk_g2d_400_b",
431 DIV_TOP1, 0, 3),
432
Chanwoo Choi96bd6222015-02-02 23:23:56 +0900433 /* DIV_TOP2 */
Chanwoo Choib274bbf2015-02-03 09:13:51 +0900434 DIV(CLK_DIV_ACLK_MSCL_400, "div_aclk_mscl_400", "mout_aclk_mscl_400_b",
435 DIV_TOP2, 4, 3),
Chanwoo Choi96bd6222015-02-02 23:23:56 +0900436 DIV(CLK_DIV_ACLK_FSYS_200, "div_aclk_fsys_200", "mout_bus_pll_user",
437 DIV_TOP2, 0, 3),
438
439 /* DIV_TOP3 */
440 DIV(CLK_DIV_ACLK_IMEM_SSSX_266, "div_aclk_imem_sssx_266",
441 "mout_bus_pll_user", DIV_TOP3, 24, 3),
442 DIV(CLK_DIV_ACLK_IMEM_200, "div_aclk_imem_200",
443 "mout_bus_pll_user", DIV_TOP3, 20, 3),
444 DIV(CLK_DIV_ACLK_IMEM_266, "div_aclk_imem_266",
445 "mout_bus_pll_user", DIV_TOP3, 16, 3),
446 DIV(CLK_DIV_ACLK_PERIC_66_B, "div_aclk_peric_66_b",
447 "div_aclk_peric_66_a", DIV_TOP3, 12, 3),
448 DIV(CLK_DIV_ACLK_PERIC_66_A, "div_aclk_peric_66_a",
449 "mout_bus_pll_user", DIV_TOP3, 8, 3),
450 DIV(CLK_DIV_ACLK_PERIS_66_B, "div_aclk_peris_66_b",
451 "div_aclk_peris_66_a", DIV_TOP3, 4, 3),
452 DIV(CLK_DIV_ACLK_PERIS_66_A, "div_aclk_peris_66_a",
453 "mout_bus_pll_user", DIV_TOP3, 0, 3),
454
Chanwoo Choi5785d6e2015-02-02 23:24:04 +0900455 /* DIV_TOP4 */
456 DIV(CLK_DIV_ACLK_G3D_400, "div_aclk_g3d_400", "mout_bus_pll_user",
457 DIV_TOP4, 8, 3),
458 DIV(CLK_DIV_ACLK_BUS0_400, "div_aclk_bus0_400", "mout_aclk_bus0_400",
459 DIV_TOP4, 4, 3),
460 DIV(CLK_DIV_ACLK_BUS1_400, "div_aclk_bus1_400", "mout_bus_pll_user",
461 DIV_TOP4, 0, 3),
462
Chanwoo Choib274bbf2015-02-03 09:13:51 +0900463 /* DIV_TOP_MSCL */
464 DIV(CLK_DIV_SCLK_JPEG, "div_sclk_jpeg", "mout_sclk_jpeg_c",
465 DIV_TOP_MSCL, 0, 4),
466
Chanwoo Choi96bd6222015-02-02 23:23:56 +0900467 /* DIV_TOP_FSYS0 */
468 DIV(CLK_DIV_SCLK_MMC1_B, "div_sclk_mmc1_b", "div_sclk_mmc1_a",
469 DIV_TOP_FSYS0, 16, 8),
470 DIV(CLK_DIV_SCLK_MMC1_A, "div_sclk_mmc1_a", "mout_sclk_mmc1_b",
471 DIV_TOP_FSYS0, 12, 4),
472 DIV_F(CLK_DIV_SCLK_MMC0_B, "div_sclk_mmc0_b", "div_sclk_mmc0_a",
473 DIV_TOP_FSYS0, 4, 8, CLK_SET_RATE_PARENT, 0),
474 DIV_F(CLK_DIV_SCLK_MMC0_A, "div_sclk_mmc0_a", "mout_sclk_mmc0_d",
475 DIV_TOP_FSYS0, 0, 4, CLK_SET_RATE_PARENT, 0),
476
477 /* DIV_TOP_FSYS1 */
478 DIV(CLK_DIV_SCLK_MMC2_B, "div_sclk_mmc2_b", "div_sclk_mmc2_a",
479 DIV_TOP_FSYS1, 4, 8),
480 DIV(CLK_DIV_SCLK_MMC2_A, "div_sclk_mmc2_a", "mout_sclk_mmc2_b",
481 DIV_TOP_FSYS1, 0, 4),
482
Chanwoo Choi4b801352015-02-02 23:24:05 +0900483 /* DIV_TOP_FSYS2 */
484 DIV(CLK_DIV_SCLK_PCIE_100, "div_sclk_pcie_100", "mout_sclk_pcie_100",
485 DIV_TOP_FSYS2, 12, 3),
486 DIV(CLK_DIV_SCLK_USBHOST30, "div_sclk_usbhost30",
487 "mout_sclk_usbhost30", DIV_TOP_FSYS2, 8, 4),
488 DIV(CLK_DIV_SCLK_UFSUNIPRO, "div_sclk_ufsunipro",
489 "mout_sclk_ufsunipro", DIV_TOP_FSYS2, 4, 4),
490 DIV(CLK_DIV_SCLK_USBDRD30, "div_sclk_usbdrd30", "mout_sclk_usbdrd30",
491 DIV_TOP_FSYS2, 0, 4),
492
Chanwoo Choi96bd6222015-02-02 23:23:56 +0900493 /* DIV_TOP_PERIC0 */
494 DIV(CLK_DIV_SCLK_SPI1_B, "div_sclk_spi1_b", "div_sclk_spi1_a",
495 DIV_TOP_PERIC0, 16, 8),
496 DIV(CLK_DIV_SCLK_SPI1_A, "div_sclk_spi1_a", "mout_sclk_spi1",
497 DIV_TOP_PERIC0, 12, 4),
498 DIV(CLK_DIV_SCLK_SPI0_B, "div_sclk_spi0_b", "div_sclk_spi0_a",
499 DIV_TOP_PERIC0, 4, 8),
500 DIV(CLK_DIV_SCLK_SPI0_A, "div_sclk_spi0_a", "mout_sclk_spi0",
501 DIV_TOP_PERIC0, 0, 4),
502
503 /* DIV_TOP_PERIC1 */
504 DIV(CLK_DIV_SCLK_SPI2_B, "div_sclk_spi2_b", "div_sclk_spi2_a",
505 DIV_TOP_PERIC1, 4, 8),
506 DIV(CLK_DIV_SCLK_SPI2_A, "div_sclk_spi2_a", "mout_sclk_spi2",
507 DIV_TOP_PERIC1, 0, 4),
508
509 /* DIV_TOP_PERIC2 */
510 DIV(CLK_DIV_SCLK_UART2, "div_sclk_uart2", "mout_sclk_uart2",
511 DIV_TOP_PERIC2, 8, 4),
512 DIV(CLK_DIV_SCLK_UART1, "div_sclk_uart1", "mout_sclk_uart0",
513 DIV_TOP_PERIC2, 4, 4),
514 DIV(CLK_DIV_SCLK_UART0, "div_sclk_uart0", "mout_sclk_uart1",
515 DIV_TOP_PERIC2, 0, 4),
516
Chanwoo Choi23236492015-02-02 23:23:57 +0900517 /* DIV_TOP_PERIC3 */
518 DIV(CLK_DIV_SCLK_I2S1, "div_sclk_i2s1", "sclk_audio1",
519 DIV_TOP_PERIC3, 16, 6),
520 DIV(CLK_DIV_SCLK_PCM1, "div_sclk_pcm1", "sclk_audio1",
521 DIV_TOP_PERIC3, 8, 8),
522 DIV(CLK_DIV_SCLK_AUDIO1, "div_sclk_audio1", "mout_sclk_audio1",
523 DIV_TOP_PERIC3, 4, 4),
524 DIV(CLK_DIV_SCLK_AUDIO0, "div_sclk_audio0", "mout_sclk_audio0",
525 DIV_TOP_PERIC3, 0, 4),
526
Chanwoo Choi96bd6222015-02-02 23:23:56 +0900527 /* DIV_TOP_PERIC4 */
528 DIV(CLK_DIV_SCLK_SPI4_B, "div_sclk_spi4_b", "div_sclk_spi4_a",
529 DIV_TOP_PERIC4, 16, 8),
530 DIV(CLK_DIV_SCLK_SPI4_A, "div_sclk_spi4_a", "mout_sclk_spi4",
531 DIV_TOP_PERIC4, 12, 4),
532 DIV(CLK_DIV_SCLK_SPI3_B, "div_sclk_spi3_b", "div_sclk_spi3_a",
533 DIV_TOP_PERIC4, 4, 8),
534 DIV(CLK_DIV_SCLK_SPI3_A, "div_sclk_spi3_a", "mout_sclk_spi3",
535 DIV_TOP_PERIC4, 0, 4),
536};
537
538static struct samsung_gate_clock top_gate_clks[] __initdata = {
539 /* ENABLE_ACLK_TOP */
Chanwoo Choi5785d6e2015-02-02 23:24:04 +0900540 GATE(CLK_ACLK_G3D_400, "aclk_g3d_400", "div_aclk_g3d_400",
541 ENABLE_ACLK_TOP, 30, 0, 0),
542 GATE(CLK_ACLK_IMEM_SSX_266, "aclk_imem_ssx_266",
543 "div_aclk_imem_sssx_266", ENABLE_ACLK_TOP,
544 29, CLK_IGNORE_UNUSED, 0),
545 GATE(CLK_ACLK_BUS0_400, "aclk_bus0_400", "div_aclk_bus0_400",
546 ENABLE_ACLK_TOP, 26,
547 CLK_IGNORE_UNUSED | CLK_SET_RATE_PARENT, 0),
548 GATE(CLK_ACLK_BUS1_400, "aclk_bus1_400", "div_aclk_bus1_400",
549 ENABLE_ACLK_TOP, 25,
550 CLK_IGNORE_UNUSED | CLK_SET_RATE_PARENT, 0),
551 GATE(CLK_ACLK_IMEM_200, "aclk_imem_200", "div_aclk_imem_266",
552 ENABLE_ACLK_TOP, 24,
553 CLK_IGNORE_UNUSED | CLK_SET_RATE_PARENT, 0),
554 GATE(CLK_ACLK_IMEM_266, "aclk_imem_266", "div_aclk_imem_200",
555 ENABLE_ACLK_TOP, 23,
556 CLK_IGNORE_UNUSED | CLK_SET_RATE_PARENT, 0),
Chanwoo Choi96bd6222015-02-02 23:23:56 +0900557 GATE(CLK_ACLK_PERIC_66, "aclk_peric_66", "div_aclk_peric_66_b",
558 ENABLE_ACLK_TOP, 22,
559 CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED, 0),
560 GATE(CLK_ACLK_PERIS_66, "aclk_peris_66", "div_aclk_peris_66_b",
561 ENABLE_ACLK_TOP, 21,
562 CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED, 0),
Chanwoo Choib274bbf2015-02-03 09:13:51 +0900563 GATE(CLK_ACLK_MSCL_400, "aclk_mscl_400", "div_aclk_mscl_400",
564 ENABLE_ACLK_TOP, 19,
565 CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED, 0),
Chanwoo Choi96bd6222015-02-02 23:23:56 +0900566 GATE(CLK_ACLK_FSYS_200, "aclk_fsys_200", "div_aclk_fsys_200",
567 ENABLE_ACLK_TOP, 18,
568 CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED, 0),
Chanwoo Choi2a2f33e2015-02-02 23:24:07 +0900569 GATE(CLK_ACLK_GSCL_111, "aclk_gscl_111", "div_aclk_gscl_111",
570 ENABLE_ACLK_TOP, 15,
571 CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED, 0),
572 GATE(CLK_ACLK_GSCL_333, "aclk_gscl_333", "div_aclk_gscl_333",
573 ENABLE_ACLK_TOP, 14,
574 CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED, 0),
Chanwoo Choi6958f222015-02-03 09:13:55 +0900575 GATE(CLK_ACLK_CAM0_333, "aclk_cam0_333", "div_aclk_cam0_333",
576 ENABLE_ACLK_TOP, 10,
577 CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED, 0),
578 GATE(CLK_ACLK_CAM0_400, "aclk_cam0_400", "div_aclk_cam0_400",
579 ENABLE_ACLK_TOP, 9,
580 CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED, 0),
581 GATE(CLK_ACLK_CAM0_552, "aclk_cam0_552", "div_aclk_cam0_552",
582 ENABLE_ACLK_TOP, 8,
583 CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED, 0),
Chanwoo Choi8e46c4b2015-02-03 09:13:54 +0900584 GATE(CLK_ACLK_ISP_DIS_400, "aclk_isp_dis_400", "div_aclk_isp_dis_400",
585 ENABLE_ACLK_TOP, 7,
586 CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED, 0),
587 GATE(CLK_ACLK_ISP_400, "aclk_isp_400", "div_aclk_isp_400",
588 ENABLE_ACLK_TOP, 6,
589 CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED, 0),
Chanwoo Choi45e58aa2015-02-03 09:13:53 +0900590 GATE(CLK_ACLK_HEVC_400, "aclk_hevc_400", "div_aclk_hevc_400",
591 ENABLE_ACLK_TOP, 5,
592 CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED, 0),
Chanwoo Choi9910b6b2015-02-03 09:13:52 +0900593 GATE(CLK_ACLK_MFC_400, "aclk_mfc_400", "div_aclk_mfc_400",
594 ENABLE_ACLK_TOP, 3,
595 CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED, 0),
Chanwoo Choia29308d2015-02-02 23:24:00 +0900596 GATE(CLK_ACLK_G2D_266, "aclk_g2d_266", "div_aclk_g2d_266",
597 ENABLE_ACLK_TOP, 2,
598 CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED, 0),
599 GATE(CLK_ACLK_G2D_400, "aclk_g2d_400", "div_aclk_g2d_400",
600 ENABLE_ACLK_TOP, 0,
601 CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED, 0),
Chanwoo Choi96bd6222015-02-02 23:23:56 +0900602
Chanwoo Choib274bbf2015-02-03 09:13:51 +0900603 /* ENABLE_SCLK_TOP_MSCL */
604 GATE(CLK_SCLK_JPEG_MSCL, "sclk_jpeg_mscl", "div_sclk_jpeg",
605 ENABLE_SCLK_TOP_MSCL, 0, 0, 0),
606
Chanwoo Choi96bd6222015-02-02 23:23:56 +0900607 /* ENABLE_SCLK_TOP_FSYS */
Chanwoo Choi4b801352015-02-02 23:24:05 +0900608 GATE(CLK_SCLK_PCIE_100_FSYS, "sclk_pcie_100_fsys", "div_sclk_pcie_100",
609 ENABLE_SCLK_TOP_FSYS, 7, 0, 0),
Chanwoo Choi96bd6222015-02-02 23:23:56 +0900610 GATE(CLK_SCLK_MMC2_FSYS, "sclk_mmc2_fsys", "div_sclk_mmc2_b",
611 ENABLE_SCLK_TOP_FSYS, 6, CLK_SET_RATE_PARENT, 0),
612 GATE(CLK_SCLK_MMC1_FSYS, "sclk_mmc1_fsys", "div_sclk_mmc1_b",
613 ENABLE_SCLK_TOP_FSYS, 5, CLK_SET_RATE_PARENT, 0),
614 GATE(CLK_SCLK_MMC0_FSYS, "sclk_mmc0_fsys", "div_sclk_mmc0_b",
615 ENABLE_SCLK_TOP_FSYS, 4, CLK_SET_RATE_PARENT, 0),
Chanwoo Choi4b801352015-02-02 23:24:05 +0900616 GATE(CLK_SCLK_UFSUNIPRO_FSYS, "sclk_ufsunipro_fsys",
617 "div_sclk_ufsunipro", ENABLE_SCLK_TOP_FSYS,
618 3, CLK_SET_RATE_PARENT, 0),
619 GATE(CLK_SCLK_USBHOST30_FSYS, "sclk_usbhost30_fsys",
620 "div_sclk_usbhost30", ENABLE_SCLK_TOP_FSYS,
621 1, CLK_SET_RATE_PARENT, 0),
622 GATE(CLK_SCLK_USBDRD30_FSYS, "sclk_usbdrd30_fsys",
623 "div_sclk_usbdrd30", ENABLE_SCLK_TOP_FSYS,
624 0, CLK_SET_RATE_PARENT, 0),
Chanwoo Choi96bd6222015-02-02 23:23:56 +0900625
626 /* ENABLE_SCLK_TOP_PERIC */
627 GATE(CLK_SCLK_SPI4_PERIC, "sclk_spi4_peric", "div_sclk_spi4_b",
628 ENABLE_SCLK_TOP_PERIC, 12, CLK_SET_RATE_PARENT, 0),
629 GATE(CLK_SCLK_SPI3_PERIC, "sclk_spi3_peric", "div_sclk_spi3_b",
630 ENABLE_SCLK_TOP_PERIC, 11, CLK_SET_RATE_PARENT, 0),
Chanwoo Choi23236492015-02-02 23:23:57 +0900631 GATE(CLK_SCLK_SPDIF_PERIC, "sclk_spdif_peric", "mout_sclk_spdif",
632 ENABLE_SCLK_TOP_PERIC, 9, CLK_SET_RATE_PARENT, 0),
633 GATE(CLK_SCLK_I2S1_PERIC, "sclk_i2s1_peric", "div_sclk_i2s1",
634 ENABLE_SCLK_TOP_PERIC, 8, CLK_SET_RATE_PARENT, 0),
635 GATE(CLK_SCLK_PCM1_PERIC, "sclk_pcm1_peric", "div_sclk_pcm1",
636 ENABLE_SCLK_TOP_PERIC, 7, CLK_SET_RATE_PARENT, 0),
Chanwoo Choi96bd6222015-02-02 23:23:56 +0900637 GATE(CLK_SCLK_UART2_PERIC, "sclk_uart2_peric", "div_sclk_uart2",
638 ENABLE_SCLK_TOP_PERIC, 5, CLK_SET_RATE_PARENT, 0),
639 GATE(CLK_SCLK_UART1_PERIC, "sclk_uart1_peric", "div_sclk_uart1",
640 ENABLE_SCLK_TOP_PERIC, 4, CLK_SET_RATE_PARENT, 0),
641 GATE(CLK_SCLK_UART0_PERIC, "sclk_uart0_peric", "div_sclk_uart0",
642 ENABLE_SCLK_TOP_PERIC, 3, CLK_SET_RATE_PARENT, 0),
643 GATE(CLK_SCLK_SPI2_PERIC, "sclk_spi2_peric", "div_sclk_spi2_b",
644 ENABLE_SCLK_TOP_PERIC, 2, CLK_SET_RATE_PARENT, 0),
645 GATE(CLK_SCLK_SPI1_PERIC, "sclk_spi1_peric", "div_sclk_spi1_b",
646 ENABLE_SCLK_TOP_PERIC, 1, CLK_SET_RATE_PARENT, 0),
647 GATE(CLK_SCLK_SPI0_PERIC, "sclk_spi0_peric", "div_sclk_spi0_b",
648 ENABLE_SCLK_TOP_PERIC, 0, CLK_SET_RATE_PARENT, 0),
Chanwoo Choi23236492015-02-02 23:23:57 +0900649
650 /* MUX_ENABLE_TOP_PERIC1 */
651 GATE(CLK_SCLK_SLIMBUS, "sclk_slimbus", "mout_sclk_slimbus",
652 MUX_ENABLE_TOP_PERIC1, 16, 0, 0),
653 GATE(CLK_SCLK_AUDIO1, "sclk_audio1", "div_sclk_audio1",
654 MUX_ENABLE_TOP_PERIC1, 4, 0, 0),
655 GATE(CLK_SCLK_AUDIO0, "sclk_audio0", "div_sclk_audio0",
656 MUX_ENABLE_TOP_PERIC1, 0, 0, 0),
Chanwoo Choi96bd6222015-02-02 23:23:56 +0900657};
658
659/*
660 * ATLAS_PLL & APOLLO_PLL & MEM0_PLL & MEM1_PLL & BUS_PLL & MFC_PLL
661 * & MPHY_PLL & G3D_PLL & DISP_PLL & ISP_PLL
662 */
663static struct samsung_pll_rate_table exynos5443_pll_rates[] = {
664 PLL_35XX_RATE(2500000000U, 625, 6, 0),
665 PLL_35XX_RATE(2400000000U, 500, 5, 0),
666 PLL_35XX_RATE(2300000000U, 575, 6, 0),
667 PLL_35XX_RATE(2200000000U, 550, 6, 0),
668 PLL_35XX_RATE(2100000000U, 350, 4, 0),
669 PLL_35XX_RATE(2000000000U, 500, 6, 0),
670 PLL_35XX_RATE(1900000000U, 475, 6, 0),
671 PLL_35XX_RATE(1800000000U, 375, 5, 0),
672 PLL_35XX_RATE(1700000000U, 425, 6, 0),
673 PLL_35XX_RATE(1600000000U, 400, 6, 0),
674 PLL_35XX_RATE(1500000000U, 250, 4, 0),
675 PLL_35XX_RATE(1400000000U, 350, 6, 0),
676 PLL_35XX_RATE(1332000000U, 222, 4, 0),
677 PLL_35XX_RATE(1300000000U, 325, 6, 0),
678 PLL_35XX_RATE(1200000000U, 500, 5, 1),
679 PLL_35XX_RATE(1100000000U, 550, 6, 1),
680 PLL_35XX_RATE(1086000000U, 362, 4, 1),
681 PLL_35XX_RATE(1066000000U, 533, 6, 1),
682 PLL_35XX_RATE(1000000000U, 500, 6, 1),
683 PLL_35XX_RATE(933000000U, 311, 4, 1),
684 PLL_35XX_RATE(921000000U, 307, 4, 1),
685 PLL_35XX_RATE(900000000U, 375, 5, 1),
686 PLL_35XX_RATE(825000000U, 275, 4, 1),
687 PLL_35XX_RATE(800000000U, 400, 6, 1),
688 PLL_35XX_RATE(733000000U, 733, 12, 1),
689 PLL_35XX_RATE(700000000U, 360, 6, 1),
690 PLL_35XX_RATE(667000000U, 222, 4, 1),
691 PLL_35XX_RATE(633000000U, 211, 4, 1),
692 PLL_35XX_RATE(600000000U, 500, 5, 2),
693 PLL_35XX_RATE(552000000U, 460, 5, 2),
694 PLL_35XX_RATE(550000000U, 550, 6, 2),
695 PLL_35XX_RATE(543000000U, 362, 4, 2),
696 PLL_35XX_RATE(533000000U, 533, 6, 2),
697 PLL_35XX_RATE(500000000U, 500, 6, 2),
698 PLL_35XX_RATE(444000000U, 370, 5, 2),
699 PLL_35XX_RATE(420000000U, 350, 5, 2),
700 PLL_35XX_RATE(400000000U, 400, 6, 2),
701 PLL_35XX_RATE(350000000U, 360, 6, 2),
702 PLL_35XX_RATE(333000000U, 222, 4, 2),
703 PLL_35XX_RATE(300000000U, 500, 5, 3),
704 PLL_35XX_RATE(266000000U, 532, 6, 3),
705 PLL_35XX_RATE(200000000U, 400, 6, 3),
706 PLL_35XX_RATE(166000000U, 332, 6, 3),
707 PLL_35XX_RATE(160000000U, 320, 6, 3),
708 PLL_35XX_RATE(133000000U, 552, 6, 4),
709 PLL_35XX_RATE(100000000U, 400, 6, 4),
710 { /* sentinel */ }
711};
712
713/* AUD_PLL */
714static struct samsung_pll_rate_table exynos5443_aud_pll_rates[] = {
715 PLL_36XX_RATE(400000000U, 200, 3, 2, 0),
716 PLL_36XX_RATE(393216000U, 197, 3, 2, -25690),
717 PLL_36XX_RATE(384000000U, 128, 2, 2, 0),
718 PLL_36XX_RATE(368640000U, 246, 4, 2, -15729),
719 PLL_36XX_RATE(361507200U, 181, 3, 2, -16148),
720 PLL_36XX_RATE(338688000U, 113, 2, 2, -6816),
721 PLL_36XX_RATE(294912000U, 98, 1, 3, 19923),
722 PLL_36XX_RATE(288000000U, 96, 1, 3, 0),
723 PLL_36XX_RATE(252000000U, 84, 1, 3, 0),
724 { /* sentinel */ }
725};
726
727static struct samsung_pll_clock top_pll_clks[] __initdata = {
728 PLL(pll_35xx, CLK_FOUT_ISP_PLL, "fout_isp_pll", "oscclk",
729 ISP_PLL_LOCK, ISP_PLL_CON0, exynos5443_pll_rates),
730 PLL(pll_36xx, CLK_FOUT_AUD_PLL, "fout_aud_pll", "oscclk",
731 AUD_PLL_LOCK, AUD_PLL_CON0, exynos5443_aud_pll_rates),
732};
733
734static struct samsung_cmu_info top_cmu_info __initdata = {
735 .pll_clks = top_pll_clks,
736 .nr_pll_clks = ARRAY_SIZE(top_pll_clks),
737 .mux_clks = top_mux_clks,
738 .nr_mux_clks = ARRAY_SIZE(top_mux_clks),
739 .div_clks = top_div_clks,
740 .nr_div_clks = ARRAY_SIZE(top_div_clks),
741 .gate_clks = top_gate_clks,
742 .nr_gate_clks = ARRAY_SIZE(top_gate_clks),
Chanwoo Choi23236492015-02-02 23:23:57 +0900743 .fixed_clks = top_fixed_clks,
744 .nr_fixed_clks = ARRAY_SIZE(top_fixed_clks),
Chanwoo Choi56bcf3f2015-02-02 23:23:59 +0900745 .fixed_factor_clks = top_fixed_factor_clks,
746 .nr_fixed_factor_clks = ARRAY_SIZE(top_fixed_factor_clks),
Chanwoo Choi96bd6222015-02-02 23:23:56 +0900747 .nr_clk_ids = TOP_NR_CLK,
748 .clk_regs = top_clk_regs,
749 .nr_clk_regs = ARRAY_SIZE(top_clk_regs),
750};
751
752static void __init exynos5433_cmu_top_init(struct device_node *np)
753{
754 samsung_cmu_register_one(np, &top_cmu_info);
755}
756CLK_OF_DECLARE(exynos5433_cmu_top, "samsung,exynos5433-cmu-top",
757 exynos5433_cmu_top_init);
758
759/*
760 * Register offset definitions for CMU_CPIF
761 */
762#define MPHY_PLL_LOCK 0x0000
763#define MPHY_PLL_CON0 0x0100
764#define MPHY_PLL_CON1 0x0104
765#define MPHY_PLL_FREQ_DET 0x010c
766#define MUX_SEL_CPIF0 0x0200
767#define DIV_CPIF 0x0600
768#define ENABLE_SCLK_CPIF 0x0a00
769
770static unsigned long cpif_clk_regs[] __initdata = {
771 MPHY_PLL_LOCK,
772 MPHY_PLL_CON0,
773 MPHY_PLL_CON1,
774 MPHY_PLL_FREQ_DET,
775 MUX_SEL_CPIF0,
776 ENABLE_SCLK_CPIF,
777};
778
779/* list of all parent clock list */
780PNAME(mout_mphy_pll_p) = { "oscclk", "fout_mphy_pll", };
781
782static struct samsung_pll_clock cpif_pll_clks[] __initdata = {
783 PLL(pll_35xx, CLK_FOUT_MPHY_PLL, "fout_mphy_pll", "oscclk",
784 MPHY_PLL_LOCK, MPHY_PLL_CON0, exynos5443_pll_rates),
785};
786
787static struct samsung_mux_clock cpif_mux_clks[] __initdata = {
788 /* MUX_SEL_CPIF0 */
789 MUX(CLK_MOUT_MPHY_PLL, "mout_mphy_pll", mout_mphy_pll_p, MUX_SEL_CPIF0,
790 0, 1),
791};
792
793static struct samsung_div_clock cpif_div_clks[] __initdata = {
794 /* DIV_CPIF */
795 DIV(CLK_DIV_SCLK_MPHY, "div_sclk_mphy", "mout_mphy_pll", DIV_CPIF,
796 0, 6),
797};
798
799static struct samsung_gate_clock cpif_gate_clks[] __initdata = {
800 /* ENABLE_SCLK_CPIF */
801 GATE(CLK_SCLK_MPHY_PLL, "sclk_mphy_pll", "mout_mphy_pll",
802 ENABLE_SCLK_CPIF, 9, 0, 0),
803 GATE(CLK_SCLK_UFS_MPHY, "sclk_ufs_mphy", "div_sclk_mphy",
804 ENABLE_SCLK_CPIF, 4, 0, 0),
805};
806
807static struct samsung_cmu_info cpif_cmu_info __initdata = {
808 .pll_clks = cpif_pll_clks,
809 .nr_pll_clks = ARRAY_SIZE(cpif_pll_clks),
810 .mux_clks = cpif_mux_clks,
811 .nr_mux_clks = ARRAY_SIZE(cpif_mux_clks),
812 .div_clks = cpif_div_clks,
813 .nr_div_clks = ARRAY_SIZE(cpif_div_clks),
814 .gate_clks = cpif_gate_clks,
815 .nr_gate_clks = ARRAY_SIZE(cpif_gate_clks),
816 .nr_clk_ids = CPIF_NR_CLK,
817 .clk_regs = cpif_clk_regs,
818 .nr_clk_regs = ARRAY_SIZE(cpif_clk_regs),
819};
820
821static void __init exynos5433_cmu_cpif_init(struct device_node *np)
822{
823 samsung_cmu_register_one(np, &cpif_cmu_info);
824}
825CLK_OF_DECLARE(exynos5433_cmu_cpif, "samsung,exynos5433-cmu-cpif",
826 exynos5433_cmu_cpif_init);
827
828/*
829 * Register offset definitions for CMU_MIF
830 */
831#define MEM0_PLL_LOCK 0x0000
832#define MEM1_PLL_LOCK 0x0004
833#define BUS_PLL_LOCK 0x0008
834#define MFC_PLL_LOCK 0x000c
835#define MEM0_PLL_CON0 0x0100
836#define MEM0_PLL_CON1 0x0104
837#define MEM0_PLL_FREQ_DET 0x010c
838#define MEM1_PLL_CON0 0x0110
839#define MEM1_PLL_CON1 0x0114
840#define MEM1_PLL_FREQ_DET 0x011c
841#define BUS_PLL_CON0 0x0120
842#define BUS_PLL_CON1 0x0124
843#define BUS_PLL_FREQ_DET 0x012c
844#define MFC_PLL_CON0 0x0130
845#define MFC_PLL_CON1 0x0134
846#define MFC_PLL_FREQ_DET 0x013c
Chanwoo Choi06d2f9d2015-02-02 23:24:01 +0900847#define MUX_SEL_MIF0 0x0200
848#define MUX_SEL_MIF1 0x0204
849#define MUX_SEL_MIF2 0x0208
850#define MUX_SEL_MIF3 0x020c
851#define MUX_SEL_MIF4 0x0210
852#define MUX_SEL_MIF5 0x0214
853#define MUX_SEL_MIF6 0x0218
854#define MUX_SEL_MIF7 0x021c
855#define MUX_ENABLE_MIF0 0x0300
856#define MUX_ENABLE_MIF1 0x0304
857#define MUX_ENABLE_MIF2 0x0308
858#define MUX_ENABLE_MIF3 0x030c
859#define MUX_ENABLE_MIF4 0x0310
860#define MUX_ENABLE_MIF5 0x0314
861#define MUX_ENABLE_MIF6 0x0318
862#define MUX_ENABLE_MIF7 0x031c
863#define MUX_STAT_MIF0 0x0400
864#define MUX_STAT_MIF1 0x0404
865#define MUX_STAT_MIF2 0x0408
866#define MUX_STAT_MIF3 0x040c
867#define MUX_STAT_MIF4 0x0410
868#define MUX_STAT_MIF5 0x0414
869#define MUX_STAT_MIF6 0x0418
870#define MUX_STAT_MIF7 0x041c
871#define DIV_MIF1 0x0604
872#define DIV_MIF2 0x0608
873#define DIV_MIF3 0x060c
874#define DIV_MIF4 0x0610
875#define DIV_MIF5 0x0614
876#define DIV_MIF_PLL_FREQ_DET 0x0618
877#define DIV_STAT_MIF1 0x0704
878#define DIV_STAT_MIF2 0x0708
879#define DIV_STAT_MIF3 0x070c
880#define DIV_STAT_MIF4 0x0710
881#define DIV_STAT_MIF5 0x0714
882#define DIV_STAT_MIF_PLL_FREQ_DET 0x0718
883#define ENABLE_ACLK_MIF0 0x0800
884#define ENABLE_ACLK_MIF1 0x0804
885#define ENABLE_ACLK_MIF2 0x0808
886#define ENABLE_ACLK_MIF3 0x080c
887#define ENABLE_PCLK_MIF 0x0900
888#define ENABLE_PCLK_MIF_SECURE_DREX0_TZ 0x0904
889#define ENABLE_PCLK_MIF_SECURE_DREX1_TZ 0x0908
890#define ENABLE_PCLK_MIF_SECURE_MONOTONIC_CNT 0x090c
891#define ENABLE_PCLK_MIF_SECURE_RTC 0x0910
892#define ENABLE_SCLK_MIF 0x0a00
893#define ENABLE_IP_MIF0 0x0b00
894#define ENABLE_IP_MIF1 0x0b04
895#define ENABLE_IP_MIF2 0x0b08
896#define ENABLE_IP_MIF3 0x0b0c
897#define ENABLE_IP_MIF_SECURE_DREX0_TZ 0x0b10
898#define ENABLE_IP_MIF_SECURE_DREX1_TZ 0x0b14
899#define ENABLE_IP_MIF_SECURE_MONOTONIC_CNT 0x0b18
900#define ENABLE_IP_MIF_SECURE_RTC 0x0b1c
901#define CLKOUT_CMU_MIF 0x0c00
902#define CLKOUT_CMU_MIF_DIV_STAT 0x0c04
903#define DREX_FREQ_CTRL0 0x1000
904#define DREX_FREQ_CTRL1 0x1004
905#define PAUSE 0x1008
906#define DDRPHY_LOCK_CTRL 0x100c
Chanwoo Choi96bd6222015-02-02 23:23:56 +0900907
908static unsigned long mif_clk_regs[] __initdata = {
909 MEM0_PLL_LOCK,
910 MEM1_PLL_LOCK,
911 BUS_PLL_LOCK,
912 MFC_PLL_LOCK,
913 MEM0_PLL_CON0,
914 MEM0_PLL_CON1,
915 MEM0_PLL_FREQ_DET,
916 MEM1_PLL_CON0,
917 MEM1_PLL_CON1,
918 MEM1_PLL_FREQ_DET,
919 BUS_PLL_CON0,
920 BUS_PLL_CON1,
921 BUS_PLL_FREQ_DET,
922 MFC_PLL_CON0,
923 MFC_PLL_CON1,
924 MFC_PLL_FREQ_DET,
Chanwoo Choi06d2f9d2015-02-02 23:24:01 +0900925 MUX_SEL_MIF0,
926 MUX_SEL_MIF1,
927 MUX_SEL_MIF2,
928 MUX_SEL_MIF3,
929 MUX_SEL_MIF4,
930 MUX_SEL_MIF5,
931 MUX_SEL_MIF6,
932 MUX_SEL_MIF7,
933 MUX_ENABLE_MIF0,
934 MUX_ENABLE_MIF1,
935 MUX_ENABLE_MIF2,
936 MUX_ENABLE_MIF3,
937 MUX_ENABLE_MIF4,
938 MUX_ENABLE_MIF5,
939 MUX_ENABLE_MIF6,
940 MUX_ENABLE_MIF7,
941 MUX_STAT_MIF0,
942 MUX_STAT_MIF1,
943 MUX_STAT_MIF2,
944 MUX_STAT_MIF3,
945 MUX_STAT_MIF4,
946 MUX_STAT_MIF5,
947 MUX_STAT_MIF6,
948 MUX_STAT_MIF7,
949 DIV_MIF1,
950 DIV_MIF2,
951 DIV_MIF3,
952 DIV_MIF4,
953 DIV_MIF5,
954 DIV_MIF_PLL_FREQ_DET,
955 DIV_STAT_MIF1,
956 DIV_STAT_MIF2,
957 DIV_STAT_MIF3,
958 DIV_STAT_MIF4,
959 DIV_STAT_MIF5,
960 DIV_STAT_MIF_PLL_FREQ_DET,
961 ENABLE_ACLK_MIF0,
962 ENABLE_ACLK_MIF1,
963 ENABLE_ACLK_MIF2,
964 ENABLE_ACLK_MIF3,
965 ENABLE_PCLK_MIF,
966 ENABLE_PCLK_MIF_SECURE_DREX0_TZ,
967 ENABLE_PCLK_MIF_SECURE_DREX1_TZ,
968 ENABLE_PCLK_MIF_SECURE_MONOTONIC_CNT,
969 ENABLE_PCLK_MIF_SECURE_RTC,
970 ENABLE_SCLK_MIF,
971 ENABLE_IP_MIF0,
972 ENABLE_IP_MIF1,
973 ENABLE_IP_MIF2,
974 ENABLE_IP_MIF3,
975 ENABLE_IP_MIF_SECURE_DREX0_TZ,
976 ENABLE_IP_MIF_SECURE_DREX1_TZ,
977 ENABLE_IP_MIF_SECURE_MONOTONIC_CNT,
978 ENABLE_IP_MIF_SECURE_RTC,
979 CLKOUT_CMU_MIF,
980 CLKOUT_CMU_MIF_DIV_STAT,
981 DREX_FREQ_CTRL0,
982 DREX_FREQ_CTRL1,
983 PAUSE,
984 DDRPHY_LOCK_CTRL,
Chanwoo Choi96bd6222015-02-02 23:23:56 +0900985};
986
987static struct samsung_pll_clock mif_pll_clks[] __initdata = {
988 PLL(pll_35xx, CLK_FOUT_MEM0_PLL, "fout_mem0_pll", "oscclk",
989 MEM0_PLL_LOCK, MEM0_PLL_CON0, exynos5443_pll_rates),
990 PLL(pll_35xx, CLK_FOUT_MEM1_PLL, "fout_mem1_pll", "oscclk",
991 MEM1_PLL_LOCK, MEM1_PLL_CON0, exynos5443_pll_rates),
992 PLL(pll_35xx, CLK_FOUT_BUS_PLL, "fout_bus_pll", "oscclk",
993 BUS_PLL_LOCK, BUS_PLL_CON0, exynos5443_pll_rates),
994 PLL(pll_35xx, CLK_FOUT_MFC_PLL, "fout_mfc_pll", "oscclk",
995 MFC_PLL_LOCK, MFC_PLL_CON0, exynos5443_pll_rates),
996};
997
Chanwoo Choi06d2f9d2015-02-02 23:24:01 +0900998/* list of all parent clock list */
999PNAME(mout_mfc_pll_div2_p) = { "mout_mfc_pll", "dout_mfc_pll", };
1000PNAME(mout_bus_pll_div2_p) = { "mout_bus_pll", "dout_bus_pll", };
1001PNAME(mout_mem1_pll_div2_p) = { "mout_mem1_pll", "dout_mem1_pll", };
1002PNAME(mout_mem0_pll_div2_p) = { "mout_mem0_pll", "dout_mem0_pll", };
1003PNAME(mout_mfc_pll_p) = { "oscclk", "fout_mfc_pll", };
1004PNAME(mout_bus_pll_p) = { "oscclk", "fout_bus_pll", };
1005PNAME(mout_mem1_pll_p) = { "oscclk", "fout_mem1_pll", };
1006PNAME(mout_mem0_pll_p) = { "oscclk", "fout_mem0_pll", };
1007
1008PNAME(mout_clk2x_phy_c_p) = { "mout_mem0_pll_div2", "mout_clkm_phy_b", };
1009PNAME(mout_clk2x_phy_b_p) = { "mout_bus_pll_div2", "mout_clkm_phy_a", };
1010PNAME(mout_clk2x_phy_a_p) = { "mout_bus_pll_div2", "mout_mfc_pll_div2", };
1011PNAME(mout_clkm_phy_b_p) = { "mout_mem1_pll_div2", "mout_clkm_phy_a", };
1012
1013PNAME(mout_aclk_mifnm_200_p) = { "mout_mem0_pll_div2", "div_mif_pre", };
1014PNAME(mout_aclk_mifnm_400_p) = { "mout_mem1_pll_div2", "mout_bus_pll_div2",};
1015
1016PNAME(mout_aclk_disp_333_b_p) = { "mout_aclk_disp_333_a",
1017 "mout_bus_pll_div2", };
1018PNAME(mout_aclk_disp_333_a_p) = { "mout_mfc_pll_div2", "sclk_mphy_pll", };
1019
1020PNAME(mout_sclk_decon_vclk_c_p) = { "mout_sclk_decon_vclk_b",
1021 "sclk_mphy_pll", };
1022PNAME(mout_sclk_decon_vclk_b_p) = { "mout_sclk_decon_vclk_a",
1023 "mout_mfc_pll_div2", };
1024PNAME(mout_sclk_decon_p) = { "oscclk", "mout_bus_pll_div2", };
1025PNAME(mout_sclk_decon_eclk_c_p) = { "mout_sclk_decon_eclk_b",
1026 "sclk_mphy_pll", };
1027PNAME(mout_sclk_decon_eclk_b_p) = { "mout_sclk_decon_eclk_a",
1028 "mout_mfc_pll_div2", };
1029
1030PNAME(mout_sclk_decon_tv_eclk_c_p) = { "mout_sclk_decon_tv_eclk_b",
1031 "sclk_mphy_pll", };
1032PNAME(mout_sclk_decon_tv_eclk_b_p) = { "mout_sclk_decon_tv_eclk_a",
1033 "mout_mfc_pll_div2", };
1034PNAME(mout_sclk_dsd_c_p) = { "mout_sclk_dsd_b", "mout_bus_pll_div2", };
1035PNAME(mout_sclk_dsd_b_p) = { "mout_sclk_dsd_a", "sclk_mphy_pll", };
1036PNAME(mout_sclk_dsd_a_p) = { "oscclk", "mout_mfc_pll_div2", };
1037
1038PNAME(mout_sclk_dsim0_c_p) = { "mout_sclk_dsim0_b", "sclk_mphy_pll", };
1039PNAME(mout_sclk_dsim0_b_p) = { "mout_sclk_dsim0_a", "mout_mfc_pll_div2" };
1040
1041PNAME(mout_sclk_decon_tv_vclk_c_p) = { "mout_sclk_decon_tv_vclk_b",
1042 "sclk_mphy_pll", };
1043PNAME(mout_sclk_decon_tv_vclk_b_p) = { "mout_sclk_decon_tv_vclk_a",
1044 "mout_mfc_pll_div2", };
1045PNAME(mout_sclk_dsim1_c_p) = { "mout_sclk_dsim1_b", "sclk_mphy_pll", };
1046PNAME(mout_sclk_dsim1_b_p) = { "mout_sclk_dsim1_a", "mout_mfc_pll_div2",};
1047
1048static struct samsung_fixed_factor_clock mif_fixed_factor_clks[] __initdata = {
1049 /* dout_{mfc|bus|mem1|mem0}_pll is half fixed rate from parent mux */
1050 FFACTOR(CLK_DOUT_MFC_PLL, "dout_mfc_pll", "mout_mfc_pll", 1, 1, 0),
1051 FFACTOR(CLK_DOUT_BUS_PLL, "dout_bus_pll", "mout_bus_pll", 1, 1, 0),
1052 FFACTOR(CLK_DOUT_MEM1_PLL, "dout_mem1_pll", "mout_mem1_pll", 1, 1, 0),
1053 FFACTOR(CLK_DOUT_MEM0_PLL, "dout_mem0_pll", "mout_mem0_pll", 1, 1, 0),
1054};
1055
1056static struct samsung_mux_clock mif_mux_clks[] __initdata = {
1057 /* MUX_SEL_MIF0 */
1058 MUX(CLK_MOUT_MFC_PLL_DIV2, "mout_mfc_pll_div2", mout_mfc_pll_div2_p,
1059 MUX_SEL_MIF0, 28, 1),
1060 MUX(CLK_MOUT_BUS_PLL_DIV2, "mout_bus_pll_div2", mout_bus_pll_div2_p,
1061 MUX_SEL_MIF0, 24, 1),
1062 MUX(CLK_MOUT_MEM1_PLL_DIV2, "mout_mem1_pll_div2", mout_mem1_pll_div2_p,
1063 MUX_SEL_MIF0, 20, 1),
1064 MUX(CLK_MOUT_MEM0_PLL_DIV2, "mout_mem0_pll_div2", mout_mem0_pll_div2_p,
1065 MUX_SEL_MIF0, 16, 1),
1066 MUX(CLK_MOUT_MFC_PLL, "mout_mfc_pll", mout_mfc_pll_p, MUX_SEL_MIF0,
1067 12, 1),
1068 MUX(CLK_MOUT_BUS_PLL, "mout_bus_pll", mout_bus_pll_p, MUX_SEL_MIF0,
1069 8, 1),
1070 MUX(CLK_MOUT_MEM1_PLL, "mout_mem1_pll", mout_mem1_pll_p, MUX_SEL_MIF0,
1071 4, 1),
1072 MUX(CLK_MOUT_MEM0_PLL, "mout_mem0_pll", mout_mem0_pll_p, MUX_SEL_MIF0,
1073 0, 1),
1074
1075 /* MUX_SEL_MIF1 */
1076 MUX(CLK_MOUT_CLK2X_PHY_C, "mout_clk2x_phy_c", mout_clk2x_phy_c_p,
1077 MUX_SEL_MIF1, 24, 1),
1078 MUX(CLK_MOUT_CLK2X_PHY_B, "mout_clk2x_phy_b", mout_clk2x_phy_b_p,
1079 MUX_SEL_MIF1, 20, 1),
1080 MUX(CLK_MOUT_CLK2X_PHY_A, "mout_clk2x_phy_a", mout_clk2x_phy_a_p,
1081 MUX_SEL_MIF1, 16, 1),
1082 MUX(CLK_MOUT_CLKM_PHY_C, "mout_clkm_phy_c", mout_clk2x_phy_c_p,
1083 MUX_SEL_MIF1, 12, 1),
1084 MUX(CLK_MOUT_CLKM_PHY_B, "mout_clkm_phy_b", mout_clkm_phy_b_p,
1085 MUX_SEL_MIF1, 8, 1),
1086 MUX(CLK_MOUT_CLKM_PHY_A, "mout_clkm_phy_a", mout_clk2x_phy_a_p,
1087 MUX_SEL_MIF1, 4, 1),
1088
1089 /* MUX_SEL_MIF2 */
1090 MUX(CLK_MOUT_ACLK_MIFNM_200, "mout_aclk_mifnm_200",
1091 mout_aclk_mifnm_200_p, MUX_SEL_MIF2, 8, 1),
1092 MUX(CLK_MOUT_ACLK_MIFNM_400, "mout_aclk_mifnm_400",
1093 mout_aclk_mifnm_400_p, MUX_SEL_MIF2, 0, 1),
1094
1095 /* MUX_SEL_MIF3 */
1096 MUX(CLK_MOUT_ACLK_DISP_333_B, "mout_aclk_disp_333_b",
1097 mout_aclk_disp_333_b_p, MUX_SEL_MIF3, 4, 1),
1098 MUX(CLK_MOUT_ACLK_DISP_333_A, "mout_aclk_disp_333_a",
1099 mout_aclk_disp_333_a_p, MUX_SEL_MIF3, 0, 1),
1100
1101 /* MUX_SEL_MIF4 */
1102 MUX(CLK_MOUT_SCLK_DECON_VCLK_C, "mout_sclk_decon_vclk_c",
1103 mout_sclk_decon_vclk_c_p, MUX_SEL_MIF4, 24, 1),
1104 MUX(CLK_MOUT_SCLK_DECON_VCLK_B, "mout_sclk_decon_vclk_b",
1105 mout_sclk_decon_vclk_b_p, MUX_SEL_MIF4, 20, 1),
1106 MUX(CLK_MOUT_SCLK_DECON_VCLK_A, "mout_sclk_decon_vclk_a",
1107 mout_sclk_decon_p, MUX_SEL_MIF4, 16, 1),
1108 MUX(CLK_MOUT_SCLK_DECON_ECLK_C, "mout_sclk_decon_eclk_c",
1109 mout_sclk_decon_eclk_c_p, MUX_SEL_MIF4, 8, 1),
1110 MUX(CLK_MOUT_SCLK_DECON_ECLK_B, "mout_sclk_decon_eclk_b",
1111 mout_sclk_decon_eclk_b_p, MUX_SEL_MIF4, 4, 1),
1112 MUX(CLK_MOUT_SCLK_DECON_ECLK_A, "mout_sclk_decon_eclk_a",
1113 mout_sclk_decon_p, MUX_SEL_MIF4, 0, 1),
1114
1115 /* MUX_SEL_MIF5 */
1116 MUX(CLK_MOUT_SCLK_DECON_TV_ECLK_C, "mout_sclk_decon_tv_eclk_c",
1117 mout_sclk_decon_tv_eclk_c_p, MUX_SEL_MIF5, 24, 1),
1118 MUX(CLK_MOUT_SCLK_DECON_TV_ECLK_B, "mout_sclk_decon_tv_eclk_b",
1119 mout_sclk_decon_tv_eclk_b_p, MUX_SEL_MIF5, 20, 1),
1120 MUX(CLK_MOUT_SCLK_DECON_TV_ECLK_A, "mout_sclk_decon_tv_eclk_a",
1121 mout_sclk_decon_p, MUX_SEL_MIF5, 16, 1),
1122 MUX(CLK_MOUT_SCLK_DSD_C, "mout_sclk_dsd_c", mout_sclk_dsd_c_p,
1123 MUX_SEL_MIF5, 8, 1),
1124 MUX(CLK_MOUT_SCLK_DSD_B, "mout_sclk_dsd_b", mout_sclk_dsd_b_p,
1125 MUX_SEL_MIF5, 4, 1),
1126 MUX(CLK_MOUT_SCLK_DSD_A, "mout_sclk_dsd_a", mout_sclk_dsd_a_p,
1127 MUX_SEL_MIF5, 0, 1),
1128
1129 /* MUX_SEL_MIF6 */
1130 MUX(CLK_MOUT_SCLK_DSIM0_C, "mout_sclk_dsim0_c", mout_sclk_dsim0_c_p,
1131 MUX_SEL_MIF6, 8, 1),
1132 MUX(CLK_MOUT_SCLK_DSIM0_B, "mout_sclk_dsim0_b", mout_sclk_dsim0_b_p,
1133 MUX_SEL_MIF6, 4, 1),
1134 MUX(CLK_MOUT_SCLK_DSIM0_A, "mout_sclk_dsim0_a", mout_sclk_decon_p,
1135 MUX_SEL_MIF6, 0, 1),
1136
1137 /* MUX_SEL_MIF7 */
1138 MUX(CLK_MOUT_SCLK_DECON_TV_VCLK_C, "mout_sclk_decon_tv_vclk_c",
1139 mout_sclk_decon_tv_vclk_c_p, MUX_SEL_MIF7, 24, 1),
1140 MUX(CLK_MOUT_SCLK_DECON_TV_VCLK_B, "mout_sclk_decon_tv_vclk_b",
1141 mout_sclk_decon_tv_vclk_b_p, MUX_SEL_MIF7, 20, 1),
1142 MUX(CLK_MOUT_SCLK_DECON_TV_VCLK_A, "mout_sclk_decon_tv_vclk_a",
1143 mout_sclk_decon_p, MUX_SEL_MIF7, 16, 1),
1144 MUX(CLK_MOUT_SCLK_DSIM1_C, "mout_sclk_dsim1_c", mout_sclk_dsim1_c_p,
1145 MUX_SEL_MIF7, 8, 1),
1146 MUX(CLK_MOUT_SCLK_DSIM1_B, "mout_sclk_dsim1_b", mout_sclk_dsim1_b_p,
1147 MUX_SEL_MIF7, 4, 1),
1148 MUX(CLK_MOUT_SCLK_DSIM1_A, "mout_sclk_dsim1_a", mout_sclk_decon_p,
1149 MUX_SEL_MIF7, 0, 1),
1150};
1151
1152static struct samsung_div_clock mif_div_clks[] __initdata = {
1153 /* DIV_MIF1 */
1154 DIV(CLK_DIV_SCLK_HPM_MIF, "div_sclk_hpm_mif", "div_clk2x_phy",
1155 DIV_MIF1, 16, 2),
1156 DIV(CLK_DIV_ACLK_DREX1, "div_aclk_drex1", "div_clk2x_phy", DIV_MIF1,
1157 12, 2),
1158 DIV(CLK_DIV_ACLK_DREX0, "div_aclk_drex0", "div_clk2x_phy", DIV_MIF1,
1159 8, 2),
1160 DIV(CLK_DIV_CLK2XPHY, "div_clk2x_phy", "mout_clk2x_phy_c", DIV_MIF1,
1161 4, 4),
1162
1163 /* DIV_MIF2 */
1164 DIV(CLK_DIV_ACLK_MIF_266, "div_aclk_mif_266", "mout_bus_pll_div2",
1165 DIV_MIF2, 20, 3),
1166 DIV(CLK_DIV_ACLK_MIFND_133, "div_aclk_mifnd_133", "div_mif_pre",
1167 DIV_MIF2, 16, 4),
1168 DIV(CLK_DIV_ACLK_MIF_133, "div_aclk_mif_133", "div_mif_pre",
1169 DIV_MIF2, 12, 4),
1170 DIV(CLK_DIV_ACLK_MIFNM_200, "div_aclk_mifnm_200",
1171 "mout_aclk_mifnm_200", DIV_MIF2, 8, 3),
1172 DIV(CLK_DIV_ACLK_MIF_200, "div_aclk_mif_200", "div_aclk_mif_400",
1173 DIV_MIF2, 4, 2),
1174 DIV(CLK_DIV_ACLK_MIF_400, "div_aclk_mif_400", "mout_aclk_mifnm_400",
1175 DIV_MIF2, 0, 3),
1176
1177 /* DIV_MIF3 */
1178 DIV(CLK_DIV_ACLK_BUS2_400, "div_aclk_bus2_400", "div_mif_pre",
1179 DIV_MIF3, 16, 4),
1180 DIV(CLK_DIV_ACLK_DISP_333, "div_aclk_disp_333", "mout_aclk_disp_333_b",
1181 DIV_MIF3, 4, 3),
1182 DIV(CLK_DIV_ACLK_CPIF_200, "div_aclk_cpif_200", "mout_aclk_mifnm_200",
1183 DIV_MIF3, 0, 3),
1184
1185 /* DIV_MIF4 */
1186 DIV(CLK_DIV_SCLK_DSIM1, "div_sclk_dsim1", "mout_sclk_dsim1_c",
1187 DIV_MIF4, 24, 4),
1188 DIV(CLK_DIV_SCLK_DECON_TV_VCLK, "div_sclk_decon_tv_vclk",
1189 "mout_sclk_decon_tv_vclk_c", DIV_MIF4, 20, 4),
1190 DIV(CLK_DIV_SCLK_DSIM0, "div_sclk_dsim0", "mout_sclk_dsim0_c",
1191 DIV_MIF4, 16, 4),
1192 DIV(CLK_DIV_SCLK_DSD, "div_sclk_dsd", "mout_sclk_dsd_c",
1193 DIV_MIF4, 12, 4),
1194 DIV(CLK_DIV_SCLK_DECON_TV_ECLK, "div_sclk_decon_tv_eclk",
1195 "mout_sclk_decon_tv_eclk_c", DIV_MIF4, 8, 4),
1196 DIV(CLK_DIV_SCLK_DECON_VCLK, "div_sclk_decon_vclk",
1197 "mout_sclk_decon_vclk_c", DIV_MIF4, 4, 4),
1198 DIV(CLK_DIV_SCLK_DECON_ECLK, "div_sclk_decon_eclk",
1199 "mout_sclk_decon_eclk_c", DIV_MIF4, 0, 4),
1200
1201 /* DIV_MIF5 */
1202 DIV(CLK_DIV_MIF_PRE, "div_mif_pre", "mout_bus_pll_div2", DIV_MIF5,
1203 0, 3),
1204};
1205
1206static struct samsung_gate_clock mif_gate_clks[] __initdata = {
1207 /* ENABLE_ACLK_MIF0 */
1208 GATE(CLK_CLK2X_PHY1, "clk2k_phy1", "div_clk2x_phy", ENABLE_ACLK_MIF0,
1209 19, CLK_IGNORE_UNUSED, 0),
1210 GATE(CLK_CLK2X_PHY0, "clk2x_phy0", "div_clk2x_phy", ENABLE_ACLK_MIF0,
1211 18, CLK_IGNORE_UNUSED, 0),
1212 GATE(CLK_CLKM_PHY1, "clkm_phy1", "mout_clkm_phy_c", ENABLE_ACLK_MIF0,
1213 17, CLK_IGNORE_UNUSED, 0),
1214 GATE(CLK_CLKM_PHY0, "clkm_phy0", "mout_clkm_phy_c", ENABLE_ACLK_MIF0,
1215 16, CLK_IGNORE_UNUSED, 0),
1216 GATE(CLK_RCLK_DREX1, "rclk_drex1", "oscclk", ENABLE_ACLK_MIF0,
1217 15, CLK_IGNORE_UNUSED, 0),
1218 GATE(CLK_RCLK_DREX0, "rclk_drex0", "oscclk", ENABLE_ACLK_MIF0,
1219 14, CLK_IGNORE_UNUSED, 0),
1220 GATE(CLK_ACLK_DREX1_TZ, "aclk_drex1_tz", "div_aclk_drex1",
1221 ENABLE_ACLK_MIF0, 13, CLK_IGNORE_UNUSED, 0),
1222 GATE(CLK_ACLK_DREX0_TZ, "aclk_drex0_tz", "div_aclk_drex0",
1223 ENABLE_ACLK_MIF0, 12, CLK_IGNORE_UNUSED, 0),
1224 GATE(CLK_ACLK_DREX1_PEREV, "aclk_drex1_perev", "div_aclk_drex1",
1225 ENABLE_ACLK_MIF0, 11, CLK_IGNORE_UNUSED, 0),
1226 GATE(CLK_ACLK_DREX0_PEREV, "aclk_drex0_perev", "div_aclk_drex0",
1227 ENABLE_ACLK_MIF0, 10, CLK_IGNORE_UNUSED, 0),
1228 GATE(CLK_ACLK_DREX1_MEMIF, "aclk_drex1_memif", "div_aclk_drex1",
1229 ENABLE_ACLK_MIF0, 9, CLK_IGNORE_UNUSED, 0),
1230 GATE(CLK_ACLK_DREX0_MEMIF, "aclk_drex0_memif", "div_aclk_drex0",
1231 ENABLE_ACLK_MIF0, 8, CLK_IGNORE_UNUSED, 0),
1232 GATE(CLK_ACLK_DREX1_SCH, "aclk_drex1_sch", "div_aclk_drex1",
1233 ENABLE_ACLK_MIF0, 7, CLK_IGNORE_UNUSED, 0),
1234 GATE(CLK_ACLK_DREX0_SCH, "aclk_drex0_sch", "div_aclk_drex0",
1235 ENABLE_ACLK_MIF0, 6, CLK_IGNORE_UNUSED, 0),
1236 GATE(CLK_ACLK_DREX1_BUSIF, "aclk_drex1_busif", "div_aclk_drex1",
1237 ENABLE_ACLK_MIF0, 5, CLK_IGNORE_UNUSED, 0),
1238 GATE(CLK_ACLK_DREX0_BUSIF, "aclk_drex0_busif", "div_aclk_drex0",
1239 ENABLE_ACLK_MIF0, 4, CLK_IGNORE_UNUSED, 0),
1240 GATE(CLK_ACLK_DREX1_BUSIF_RD, "aclk_drex1_busif_rd", "div_aclk_drex1",
1241 ENABLE_ACLK_MIF0, 3, CLK_IGNORE_UNUSED, 0),
1242 GATE(CLK_ACLK_DREX0_BUSIF_RD, "aclk_drex0_busif_rd", "div_aclk_drex0",
1243 ENABLE_ACLK_MIF0, 2, CLK_IGNORE_UNUSED, 0),
1244 GATE(CLK_ACLK_DREX1, "aclk_drex1", "div_aclk_drex1",
1245 ENABLE_ACLK_MIF0, 2, CLK_IGNORE_UNUSED, 0),
1246 GATE(CLK_ACLK_DREX0, "aclk_drex0", "div_aclk_drex0",
1247 ENABLE_ACLK_MIF0, 1, CLK_IGNORE_UNUSED, 0),
1248
1249 /* ENABLE_ACLK_MIF1 */
1250 GATE(CLK_ACLK_ASYNCAXIS_MIF_IMEM, "aclk_asyncaxis_mif_imem",
1251 "div_aclk_mif_200", ENABLE_ACLK_MIF1, 28,
1252 CLK_IGNORE_UNUSED, 0),
1253 GATE(CLK_ACLK_ASYNCAXIS_NOC_P_CCI, "aclk_asyncaxis_noc_p_cci",
1254 "div_aclk_mif_200", ENABLE_ACLK_MIF1,
1255 27, CLK_IGNORE_UNUSED, 0),
1256 GATE(CLK_ACLK_ASYNCAXIM_NOC_P_CCI, "aclk_asyncaxim_noc_p_cci",
1257 "div_aclk_mif_133", ENABLE_ACLK_MIF1,
1258 26, CLK_IGNORE_UNUSED, 0),
1259 GATE(CLK_ACLK_ASYNCAXIS_CP1, "aclk_asyncaxis_cp1",
1260 "div_aclk_mifnm_200", ENABLE_ACLK_MIF1,
1261 25, CLK_IGNORE_UNUSED, 0),
1262 GATE(CLK_ACLK_ASYNCAXIM_CP1, "aclk_asyncaxim_cp1",
1263 "div_aclk_drex1", ENABLE_ACLK_MIF1,
1264 24, CLK_IGNORE_UNUSED, 0),
1265 GATE(CLK_ACLK_ASYNCAXIS_CP0, "aclk_asyncaxis_cp0",
1266 "div_aclk_mifnm_200", ENABLE_ACLK_MIF1,
1267 23, CLK_IGNORE_UNUSED, 0),
1268 GATE(CLK_ACLK_ASYNCAXIM_CP0, "aclk_asyncaxim_cp0",
1269 "div_aclk_drex0", ENABLE_ACLK_MIF1,
1270 22, CLK_IGNORE_UNUSED, 0),
1271 GATE(CLK_ACLK_ASYNCAXIS_DREX1_3, "aclk_asyncaxis_drex1_3",
1272 "div_aclk_mif_133", ENABLE_ACLK_MIF1,
1273 21, CLK_IGNORE_UNUSED, 0),
1274 GATE(CLK_ACLK_ASYNCAXIM_DREX1_3, "aclk_asyncaxim_drex1_3",
1275 "div_aclk_drex1", ENABLE_ACLK_MIF1,
1276 20, CLK_IGNORE_UNUSED, 0),
1277 GATE(CLK_ACLK_ASYNCAXIS_DREX1_1, "aclk_asyncaxis_drex1_1",
1278 "div_aclk_mif_133", ENABLE_ACLK_MIF1,
1279 19, CLK_IGNORE_UNUSED, 0),
1280 GATE(CLK_ACLK_ASYNCAXIM_DREX1_1, "aclk_asyncaxim_drex1_1",
1281 "div_aclk_drex1", ENABLE_ACLK_MIF1,
1282 18, CLK_IGNORE_UNUSED, 0),
1283 GATE(CLK_ACLK_ASYNCAXIS_DREX1_0, "aclk_asyncaxis_drex1_0",
1284 "div_aclk_mif_133", ENABLE_ACLK_MIF1,
1285 17, CLK_IGNORE_UNUSED, 0),
1286 GATE(CLK_ACLK_ASYNCAXIM_DREX1_0, "aclk_asyncaxim_drex1_0",
1287 "div_aclk_drex1", ENABLE_ACLK_MIF1,
1288 16, CLK_IGNORE_UNUSED, 0),
1289 GATE(CLK_ACLK_ASYNCAXIS_DREX0_3, "aclk_asyncaxis_drex0_3",
1290 "div_aclk_mif_133", ENABLE_ACLK_MIF1,
1291 15, CLK_IGNORE_UNUSED, 0),
1292 GATE(CLK_ACLK_ASYNCAXIM_DREX0_3, "aclk_asyncaxim_drex0_3",
1293 "div_aclk_drex0", ENABLE_ACLK_MIF1,
1294 14, CLK_IGNORE_UNUSED, 0),
1295 GATE(CLK_ACLK_ASYNCAXIS_DREX0_1, "aclk_asyncaxis_drex0_1",
1296 "div_aclk_mif_133", ENABLE_ACLK_MIF1,
1297 13, CLK_IGNORE_UNUSED, 0),
1298 GATE(CLK_ACLK_ASYNCAXIM_DREX0_1, "aclk_asyncaxim_drex0_1",
1299 "div_aclk_drex0", ENABLE_ACLK_MIF1,
1300 12, CLK_IGNORE_UNUSED, 0),
1301 GATE(CLK_ACLK_ASYNCAXIS_DREX0_0, "aclk_asyncaxis_drex0_0",
1302 "div_aclk_mif_133", ENABLE_ACLK_MIF1,
1303 11, CLK_IGNORE_UNUSED, 0),
1304 GATE(CLK_ACLK_ASYNCAXIM_DREX0_0, "aclk_asyncaxim_drex0_0",
1305 "div_aclk_drex0", ENABLE_ACLK_MIF1,
1306 10, CLK_IGNORE_UNUSED, 0),
1307 GATE(CLK_ACLK_AHB2APB_MIF2P, "aclk_ahb2apb_mif2p", "div_aclk_mif_133",
1308 ENABLE_ACLK_MIF1, 9, CLK_IGNORE_UNUSED, 0),
1309 GATE(CLK_ACLK_AHB2APB_MIF1P, "aclk_ahb2apb_mif1p", "div_aclk_mif_133",
1310 ENABLE_ACLK_MIF1, 8, CLK_IGNORE_UNUSED, 0),
1311 GATE(CLK_ACLK_AHB2APB_MIF0P, "aclk_ahb2apb_mif0p", "div_aclk_mif_133",
1312 ENABLE_ACLK_MIF1, 7, CLK_IGNORE_UNUSED, 0),
1313 GATE(CLK_ACLK_IXIU_CCI, "aclk_ixiu_cci", "div_aclk_mif_400",
1314 ENABLE_ACLK_MIF1, 6, CLK_IGNORE_UNUSED, 0),
1315 GATE(CLK_ACLK_XIU_MIFSFRX, "aclk_xiu_mifsfrx", "div_aclk_mif_200",
1316 ENABLE_ACLK_MIF1, 5, CLK_IGNORE_UNUSED, 0),
1317 GATE(CLK_ACLK_MIFNP_133, "aclk_mifnp_133", "div_aclk_mif_133",
1318 ENABLE_ACLK_MIF1, 4, CLK_IGNORE_UNUSED, 0),
1319 GATE(CLK_ACLK_MIFNM_200, "aclk_mifnm_200", "div_aclk_mifnm_200",
1320 ENABLE_ACLK_MIF1, 3, CLK_IGNORE_UNUSED, 0),
1321 GATE(CLK_ACLK_MIFND_133, "aclk_mifnd_133", "div_aclk_mifnd_133",
1322 ENABLE_ACLK_MIF1, 2, CLK_IGNORE_UNUSED, 0),
1323 GATE(CLK_ACLK_MIFND_400, "aclk_mifnd_400", "div_aclk_mif_400",
1324 ENABLE_ACLK_MIF1, 1, CLK_IGNORE_UNUSED, 0),
1325 GATE(CLK_ACLK_CCI, "aclk_cci", "div_aclk_mif_400", ENABLE_ACLK_MIF1,
1326 0, CLK_IGNORE_UNUSED, 0),
1327
1328 /* ENABLE_ACLK_MIF2 */
1329 GATE(CLK_ACLK_MIFND_266, "aclk_mifnd_266", "div_aclk_mif_266",
1330 ENABLE_ACLK_MIF2, 20, 0, 0),
1331 GATE(CLK_ACLK_PPMU_DREX1S3, "aclk_ppmu_drex1s3", "div_aclk_drex1",
1332 ENABLE_ACLK_MIF2, 17, CLK_IGNORE_UNUSED, 0),
1333 GATE(CLK_ACLK_PPMU_DREX1S1, "aclk_ppmu_drex1s1", "div_aclk_drex1",
1334 ENABLE_ACLK_MIF2, 16, CLK_IGNORE_UNUSED, 0),
1335 GATE(CLK_ACLK_PPMU_DREX1S0, "aclk_ppmu_drex1s0", "div_aclk_drex1",
1336 ENABLE_ACLK_MIF2, 15, CLK_IGNORE_UNUSED, 0),
1337 GATE(CLK_ACLK_PPMU_DREX0S3, "aclk_ppmu_drex0s3", "div_aclk_drex0",
1338 ENABLE_ACLK_MIF2, 14, CLK_IGNORE_UNUSED, 0),
1339 GATE(CLK_ACLK_PPMU_DREX0S1, "aclk_ppmu_drex0s1", "div_aclk_drex0",
1340 ENABLE_ACLK_MIF2, 13, CLK_IGNORE_UNUSED, 0),
1341 GATE(CLK_ACLK_PPMU_DREX0S0, "aclk_ppmu_drex0s0", "div_aclk_drex0",
1342 ENABLE_ACLK_MIF2, 12, CLK_IGNORE_UNUSED, 0),
1343 GATE(CLK_ACLK_AXIDS_CCI_MIFSFRX, "aclk_axids_cci_mifsfrx",
1344 "div_aclk_mif_200", ENABLE_ACLK_MIF2, 7,
1345 CLK_IGNORE_UNUSED, 0),
1346 GATE(CLK_ACLK_AXISYNCDNS_CCI, "aclk_axisyncdns_cci",
1347 "div_aclk_mif_400", ENABLE_ACLK_MIF2,
1348 5, CLK_IGNORE_UNUSED, 0),
1349 GATE(CLK_ACLK_AXISYNCDN_CCI, "aclk_axisyncdn_cci", "div_aclk_mif_400",
1350 ENABLE_ACLK_MIF2, 4, CLK_IGNORE_UNUSED, 0),
1351 GATE(CLK_ACLK_AXISYNCDN_NOC_D, "aclk_axisyncdn_noc_d",
1352 "div_aclk_mif_200", ENABLE_ACLK_MIF2,
1353 3, CLK_IGNORE_UNUSED, 0),
1354 GATE(CLK_ACLK_ASYNCAPBS_MIF_CSSYS, "aclk_asyncapbs_mif_cssys",
1355 "div_aclk_mifnd_133", ENABLE_ACLK_MIF2, 0, 0, 0),
1356
1357 /* ENABLE_ACLK_MIF3 */
1358 GATE(CLK_ACLK_BUS2_400, "aclk_bus2_400", "div_aclk_bus2_400",
1359 ENABLE_ACLK_MIF3, 4,
1360 CLK_IGNORE_UNUSED | CLK_SET_RATE_PARENT, 0),
1361 GATE(CLK_ACLK_DISP_333, "aclk_disp_333", "div_aclk_disp_333",
1362 ENABLE_ACLK_MIF3, 1,
1363 CLK_IGNORE_UNUSED | CLK_SET_RATE_PARENT, 0),
1364 GATE(CLK_ACLK_CPIF_200, "aclk_cpif_200", "div_aclk_cpif_200",
1365 ENABLE_ACLK_MIF3, 0,
1366 CLK_IGNORE_UNUSED | CLK_SET_RATE_PARENT, 0),
1367
1368 /* ENABLE_PCLK_MIF */
1369 GATE(CLK_PCLK_PPMU_DREX1S3, "pclk_ppmu_drex1s3", "div_aclk_drex1",
1370 ENABLE_PCLK_MIF, 29, CLK_IGNORE_UNUSED, 0),
1371 GATE(CLK_PCLK_PPMU_DREX1S1, "pclk_ppmu_drex1s1", "div_aclk_drex1",
1372 ENABLE_PCLK_MIF, 28, CLK_IGNORE_UNUSED, 0),
1373 GATE(CLK_PCLK_PPMU_DREX1S0, "pclk_ppmu_drex1s0", "div_aclk_drex1",
1374 ENABLE_PCLK_MIF, 27, CLK_IGNORE_UNUSED, 0),
1375 GATE(CLK_PCLK_PPMU_DREX0S3, "pclk_ppmu_drex0s3", "div_aclk_drex0",
1376 ENABLE_PCLK_MIF, 26, CLK_IGNORE_UNUSED, 0),
1377 GATE(CLK_PCLK_PPMU_DREX0S1, "pclk_ppmu_drex0s1", "div_aclk_drex0",
1378 ENABLE_PCLK_MIF, 25, CLK_IGNORE_UNUSED, 0),
1379 GATE(CLK_PCLK_PPMU_DREX0S0, "pclk_ppmu_drex0s0", "div_aclk_drex0",
1380 ENABLE_PCLK_MIF, 24, CLK_IGNORE_UNUSED, 0),
1381 GATE(CLK_PCLK_ASYNCAXI_NOC_P_CCI, "pclk_asyncaxi_noc_p_cci",
1382 "div_aclk_mif_133", ENABLE_PCLK_MIF, 21,
1383 CLK_IGNORE_UNUSED, 0),
1384 GATE(CLK_PCLK_ASYNCAXI_CP1, "pclk_asyncaxi_cp1", "div_aclk_mif_133",
1385 ENABLE_PCLK_MIF, 19, 0, 0),
1386 GATE(CLK_PCLK_ASYNCAXI_CP0, "pclk_asyncaxi_cp0", "div_aclk_mif_133",
1387 ENABLE_PCLK_MIF, 18, 0, 0),
1388 GATE(CLK_PCLK_ASYNCAXI_DREX1_3, "pclk_asyncaxi_drex1_3",
1389 "div_aclk_mif_133", ENABLE_PCLK_MIF, 17, 0, 0),
1390 GATE(CLK_PCLK_ASYNCAXI_DREX1_1, "pclk_asyncaxi_drex1_1",
1391 "div_aclk_mif_133", ENABLE_PCLK_MIF, 16, 0, 0),
1392 GATE(CLK_PCLK_ASYNCAXI_DREX1_0, "pclk_asyncaxi_drex1_0",
1393 "div_aclk_mif_133", ENABLE_PCLK_MIF, 15, 0, 0),
1394 GATE(CLK_PCLK_ASYNCAXI_DREX0_3, "pclk_asyncaxi_drex0_3",
1395 "div_aclk_mif_133", ENABLE_PCLK_MIF, 14, 0, 0),
1396 GATE(CLK_PCLK_ASYNCAXI_DREX0_1, "pclk_asyncaxi_drex0_1",
1397 "div_aclk_mif_133", ENABLE_PCLK_MIF, 13, 0, 0),
1398 GATE(CLK_PCLK_ASYNCAXI_DREX0_0, "pclk_asyncaxi_drex0_0",
1399 "div_aclk_mif_133", ENABLE_PCLK_MIF, 12, 0, 0),
1400 GATE(CLK_PCLK_MIFSRVND_133, "pclk_mifsrvnd_133", "div_aclk_mif_133",
1401 ENABLE_PCLK_MIF, 11, 0, 0),
1402 GATE(CLK_PCLK_PMU_MIF, "pclk_pmu_mif", "div_aclk_mif_133",
1403 ENABLE_PCLK_MIF, 10, CLK_IGNORE_UNUSED, 0),
1404 GATE(CLK_PCLK_SYSREG_MIF, "pclk_sysreg_mif", "div_aclk_mif_133",
1405 ENABLE_PCLK_MIF, 9, CLK_IGNORE_UNUSED, 0),
1406 GATE(CLK_PCLK_GPIO_ALIVE, "pclk_gpio_alive", "div_aclk_mif_133",
1407 ENABLE_PCLK_MIF, 8, CLK_IGNORE_UNUSED, 0),
1408 GATE(CLK_PCLK_ABB, "pclk_abb", "div_aclk_mif_133",
1409 ENABLE_PCLK_MIF, 7, 0, 0),
1410 GATE(CLK_PCLK_PMU_APBIF, "pclk_pmu_apbif", "div_aclk_mif_133",
1411 ENABLE_PCLK_MIF, 6, CLK_IGNORE_UNUSED, 0),
1412 GATE(CLK_PCLK_DDR_PHY1, "pclk_ddr_phy1", "div_aclk_mif_133",
1413 ENABLE_PCLK_MIF, 5, 0, 0),
1414 GATE(CLK_PCLK_DREX1, "pclk_drex1", "div_aclk_mif_133",
1415 ENABLE_PCLK_MIF, 3, CLK_IGNORE_UNUSED, 0),
1416 GATE(CLK_PCLK_DDR_PHY0, "pclk_ddr_phy0", "div_aclk_mif_133",
1417 ENABLE_PCLK_MIF, 2, 0, 0),
1418 GATE(CLK_PCLK_DREX0, "pclk_drex0", "div_aclk_mif_133",
1419 ENABLE_PCLK_MIF, 0, CLK_IGNORE_UNUSED, 0),
1420
1421 /* ENABLE_PCLK_MIF_SECURE_DREX0_TZ */
1422 GATE(CLK_PCLK_DREX0_TZ, "pclk_drex0_tz", "div_aclk_mif_133",
1423 ENABLE_PCLK_MIF_SECURE_DREX0_TZ, 0, 0, 0),
1424
1425 /* ENABLE_PCLK_MIF_SECURE_DREX1_TZ */
1426 GATE(CLK_PCLK_DREX1_TZ, "pclk_drex1_tz", "div_aclk_mif_133",
1427 ENABLE_PCLK_MIF_SECURE_DREX1_TZ, 0, 0, 0),
1428
1429 /* ENABLE_PCLK_MIF_SECURE_MONOTONIC_CNT */
1430 GATE(CLK_PCLK_MONOTONIC_CNT, "pclk_monotonic_cnt", "div_aclk_mif_133",
1431 ENABLE_PCLK_MIF_SECURE_RTC, 0, 0, 0),
1432
1433 /* ENABLE_PCLK_MIF_SECURE_RTC */
1434 GATE(CLK_PCLK_RTC, "pclk_rtc", "div_aclk_mif_133",
1435 ENABLE_PCLK_MIF_SECURE_RTC, 0, 0, 0),
1436
1437 /* ENABLE_SCLK_MIF */
1438 GATE(CLK_SCLK_DSIM1_DISP, "sclk_dsim1_disp", "div_sclk_dsim1",
1439 ENABLE_SCLK_MIF, 15, CLK_IGNORE_UNUSED, 0),
1440 GATE(CLK_SCLK_DECON_TV_VCLK_DISP, "sclk_decon_tv_vclk_disp",
1441 "div_sclk_decon_tv_vclk", ENABLE_SCLK_MIF,
1442 14, CLK_IGNORE_UNUSED, 0),
1443 GATE(CLK_SCLK_DSIM0_DISP, "sclk_dsim0_disp", "div_sclk_dsim0",
1444 ENABLE_SCLK_MIF, 9, CLK_IGNORE_UNUSED, 0),
1445 GATE(CLK_SCLK_DSD_DISP, "sclk_dsd_disp", "div_sclk_dsd",
1446 ENABLE_SCLK_MIF, 8, CLK_IGNORE_UNUSED, 0),
1447 GATE(CLK_SCLK_DECON_TV_ECLK_DISP, "sclk_decon_tv_eclk_disp",
1448 "div_sclk_decon_tv_eclk", ENABLE_SCLK_MIF,
1449 7, CLK_IGNORE_UNUSED, 0),
1450 GATE(CLK_SCLK_DECON_VCLK_DISP, "sclk_decon_vclk_disp",
1451 "div_sclk_decon_vclk", ENABLE_SCLK_MIF,
1452 6, CLK_IGNORE_UNUSED, 0),
1453 GATE(CLK_SCLK_DECON_ECLK_DISP, "sclk_decon_eclk_disp",
1454 "div_sclk_decon_eclk", ENABLE_SCLK_MIF,
1455 5, CLK_IGNORE_UNUSED, 0),
1456 GATE(CLK_SCLK_HPM_MIF, "sclk_hpm_mif", "div_sclk_hpm_mif",
1457 ENABLE_SCLK_MIF, 4,
1458 CLK_IGNORE_UNUSED | CLK_SET_RATE_PARENT, 0),
1459 GATE(CLK_SCLK_MFC_PLL, "sclk_mfc_pll", "mout_mfc_pll_div2",
1460 ENABLE_SCLK_MIF, 3, CLK_IGNORE_UNUSED, 0),
1461 GATE(CLK_SCLK_BUS_PLL, "sclk_bus_pll", "mout_bus_pll_div2",
1462 ENABLE_SCLK_MIF, 2, CLK_IGNORE_UNUSED, 0),
1463 GATE(CLK_SCLK_BUS_PLL_APOLLO, "sclk_bus_pll_apollo", "sclk_bus_pll",
1464 ENABLE_SCLK_MIF, 1, CLK_IGNORE_UNUSED, 0),
1465 GATE(CLK_SCLK_BUS_PLL_ATLAS, "sclk_bus_pll_atlas", "sclk_bus_pll",
1466 ENABLE_SCLK_MIF, 0, CLK_IGNORE_UNUSED, 0),
Chanwoo Choi2a1808a2015-02-02 23:24:02 +09001467
1468 /* ENABLE_SCLK_TOP_DISP */
1469 GATE(CLK_SCLK_HDMI_SPDIF_DISP, "sclk_hdmi_spdif_disp",
1470 "mout_sclk_hdmi_spdif", ENABLE_SCLK_TOP_DISP, 0,
1471 CLK_IGNORE_UNUSED, 0),
Chanwoo Choi06d2f9d2015-02-02 23:24:01 +09001472};
1473
Chanwoo Choi96bd6222015-02-02 23:23:56 +09001474static struct samsung_cmu_info mif_cmu_info __initdata = {
1475 .pll_clks = mif_pll_clks,
1476 .nr_pll_clks = ARRAY_SIZE(mif_pll_clks),
Chanwoo Choi06d2f9d2015-02-02 23:24:01 +09001477 .mux_clks = mif_mux_clks,
1478 .nr_mux_clks = ARRAY_SIZE(mif_mux_clks),
1479 .div_clks = mif_div_clks,
1480 .nr_div_clks = ARRAY_SIZE(mif_div_clks),
1481 .gate_clks = mif_gate_clks,
1482 .nr_gate_clks = ARRAY_SIZE(mif_gate_clks),
1483 .fixed_factor_clks = mif_fixed_factor_clks,
1484 .nr_fixed_factor_clks = ARRAY_SIZE(mif_fixed_factor_clks),
Chanwoo Choi96bd6222015-02-02 23:23:56 +09001485 .nr_clk_ids = MIF_NR_CLK,
1486 .clk_regs = mif_clk_regs,
1487 .nr_clk_regs = ARRAY_SIZE(mif_clk_regs),
1488};
1489
1490static void __init exynos5433_cmu_mif_init(struct device_node *np)
1491{
1492 samsung_cmu_register_one(np, &mif_cmu_info);
1493}
1494CLK_OF_DECLARE(exynos5433_cmu_mif, "samsung,exynos5433-cmu-mif",
1495 exynos5433_cmu_mif_init);
1496
1497/*
1498 * Register offset definitions for CMU_PERIC
1499 */
1500#define DIV_PERIC 0x0600
Chanwoo Choid0f5de62015-02-02 23:23:58 +09001501#define DIV_STAT_PERIC 0x0700
Chanwoo Choi96bd6222015-02-02 23:23:56 +09001502#define ENABLE_ACLK_PERIC 0x0800
1503#define ENABLE_PCLK_PERIC0 0x0900
1504#define ENABLE_PCLK_PERIC1 0x0904
1505#define ENABLE_SCLK_PERIC 0x0A00
1506#define ENABLE_IP_PERIC0 0x0B00
1507#define ENABLE_IP_PERIC1 0x0B04
1508#define ENABLE_IP_PERIC2 0x0B08
1509
1510static unsigned long peric_clk_regs[] __initdata = {
1511 DIV_PERIC,
Chanwoo Choid0f5de62015-02-02 23:23:58 +09001512 DIV_STAT_PERIC,
Chanwoo Choi96bd6222015-02-02 23:23:56 +09001513 ENABLE_ACLK_PERIC,
1514 ENABLE_PCLK_PERIC0,
1515 ENABLE_PCLK_PERIC1,
1516 ENABLE_SCLK_PERIC,
1517 ENABLE_IP_PERIC0,
1518 ENABLE_IP_PERIC1,
1519 ENABLE_IP_PERIC2,
1520};
1521
Chanwoo Choid0f5de62015-02-02 23:23:58 +09001522static struct samsung_div_clock peric_div_clks[] __initdata = {
1523 /* DIV_PERIC */
1524 DIV(CLK_DIV_SCLK_SCI, "div_sclk_sci", "oscclk", DIV_PERIC, 4, 4),
1525 DIV(CLK_DIV_SCLK_SC_IN, "div_sclk_sc_in", "oscclk", DIV_PERIC, 0, 4),
1526};
1527
Chanwoo Choi96bd6222015-02-02 23:23:56 +09001528static struct samsung_gate_clock peric_gate_clks[] __initdata = {
Chanwoo Choid0f5de62015-02-02 23:23:58 +09001529 /* ENABLE_ACLK_PERIC */
1530 GATE(CLK_ACLK_AHB2APB_PERIC2P, "aclk_ahb2apb_peric2p", "aclk_peric_66",
1531 ENABLE_ACLK_PERIC, 3, CLK_IGNORE_UNUSED, 0),
1532 GATE(CLK_ACLK_AHB2APB_PERIC1P, "aclk_ahb2apb_peric1p", "aclk_peric_66",
1533 ENABLE_ACLK_PERIC, 2, CLK_IGNORE_UNUSED, 0),
1534 GATE(CLK_ACLK_AHB2APB_PERIC0P, "aclk_ahb2apb_peric0p", "aclk_peric_66",
1535 ENABLE_ACLK_PERIC, 1, CLK_IGNORE_UNUSED, 0),
1536 GATE(CLK_ACLK_PERICNP_66, "aclk_pericnp_66", "aclk_peric_66",
1537 ENABLE_ACLK_PERIC, 0, CLK_IGNORE_UNUSED, 0),
1538
Chanwoo Choi96bd6222015-02-02 23:23:56 +09001539 /* ENABLE_PCLK_PERIC0 */
Chanwoo Choid0f5de62015-02-02 23:23:58 +09001540 GATE(CLK_PCLK_SCI, "pclk_sci", "aclk_peric_66", ENABLE_PCLK_PERIC0,
1541 31, CLK_SET_RATE_PARENT, 0),
1542 GATE(CLK_PCLK_GPIO_FINGER, "pclk_gpio_finger", "aclk_peric_66",
1543 ENABLE_PCLK_PERIC0, 30, CLK_IGNORE_UNUSED, 0),
1544 GATE(CLK_PCLK_GPIO_ESE, "pclk_gpio_ese", "aclk_peric_66",
1545 ENABLE_PCLK_PERIC0, 29, CLK_IGNORE_UNUSED, 0),
1546 GATE(CLK_PCLK_PWM, "pclk_pwm", "aclk_peric_66", ENABLE_PCLK_PERIC0,
1547 28, CLK_SET_RATE_PARENT, 0),
1548 GATE(CLK_PCLK_SPDIF, "pclk_spdif", "aclk_peric_66", ENABLE_PCLK_PERIC0,
1549 26, CLK_SET_RATE_PARENT, 0),
1550 GATE(CLK_PCLK_PCM1, "pclk_pcm1", "aclk_peric_66", ENABLE_PCLK_PERIC0,
1551 25, CLK_SET_RATE_PARENT, 0),
1552 GATE(CLK_PCLK_I2S1, "pclk_i2s", "aclk_peric_66", ENABLE_PCLK_PERIC0,
1553 24, CLK_SET_RATE_PARENT, 0),
Chanwoo Choi96bd6222015-02-02 23:23:56 +09001554 GATE(CLK_PCLK_SPI2, "pclk_spi2", "aclk_peric_66", ENABLE_PCLK_PERIC0,
1555 23, CLK_SET_RATE_PARENT, 0),
1556 GATE(CLK_PCLK_SPI1, "pclk_spi1", "aclk_peric_66", ENABLE_PCLK_PERIC0,
1557 22, CLK_SET_RATE_PARENT, 0),
1558 GATE(CLK_PCLK_SPI0, "pclk_spi0", "aclk_peric_66", ENABLE_PCLK_PERIC0,
1559 21, CLK_SET_RATE_PARENT, 0),
Chanwoo Choid0f5de62015-02-02 23:23:58 +09001560 GATE(CLK_PCLK_ADCIF, "pclk_adcif", "aclk_peric_66", ENABLE_PCLK_PERIC0,
1561 20, CLK_SET_RATE_PARENT, 0),
1562 GATE(CLK_PCLK_GPIO_TOUCH, "pclk_gpio_touch", "aclk_peric_66",
1563 ENABLE_PCLK_PERIC0, 19, CLK_IGNORE_UNUSED, 0),
1564 GATE(CLK_PCLK_GPIO_NFC, "pclk_gpio_nfc", "aclk_peric_66",
1565 ENABLE_PCLK_PERIC0, 18, CLK_IGNORE_UNUSED, 0),
1566 GATE(CLK_PCLK_GPIO_PERIC, "pclk_gpio_peric", "aclk_peric_66",
1567 ENABLE_PCLK_PERIC0, 17, CLK_IGNORE_UNUSED, 0),
1568 GATE(CLK_PCLK_PMU_PERIC, "pclk_pmu_peric", "aclk_peric_66",
1569 ENABLE_PCLK_PERIC0, 16, CLK_SET_RATE_PARENT, 0),
1570 GATE(CLK_PCLK_SYSREG_PERIC, "pclk_sysreg_peric", "aclk_peric_66",
1571 ENABLE_PCLK_PERIC0, 15,
1572 CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED, 0),
Chanwoo Choi96bd6222015-02-02 23:23:56 +09001573 GATE(CLK_PCLK_UART2, "pclk_uart2", "aclk_peric_66", ENABLE_PCLK_PERIC0,
1574 14, CLK_SET_RATE_PARENT, 0),
1575 GATE(CLK_PCLK_UART1, "pclk_uart1", "aclk_peric_66", ENABLE_PCLK_PERIC0,
1576 13, CLK_SET_RATE_PARENT, 0),
1577 GATE(CLK_PCLK_UART0, "pclk_uart0", "aclk_peric_66", ENABLE_PCLK_PERIC0,
1578 12, CLK_SET_RATE_PARENT, 0),
1579 GATE(CLK_PCLK_HSI2C3, "pclk_hsi2c3", "aclk_peric_66",
1580 ENABLE_PCLK_PERIC0, 11, CLK_SET_RATE_PARENT, 0),
1581 GATE(CLK_PCLK_HSI2C2, "pclk_hsi2c2", "aclk_peric_66",
1582 ENABLE_PCLK_PERIC0, 10, CLK_SET_RATE_PARENT, 0),
1583 GATE(CLK_PCLK_HSI2C1, "pclk_hsi2c1", "aclk_peric_66",
1584 ENABLE_PCLK_PERIC0, 9, CLK_SET_RATE_PARENT, 0),
1585 GATE(CLK_PCLK_HSI2C0, "pclk_hsi2c0", "aclk_peric_66",
1586 ENABLE_PCLK_PERIC0, 8, CLK_SET_RATE_PARENT, 0),
1587 GATE(CLK_PCLK_I2C7, "pclk_i2c7", "aclk_peric_66", ENABLE_PCLK_PERIC0,
1588 7, CLK_SET_RATE_PARENT, 0),
1589 GATE(CLK_PCLK_I2C6, "pclk_i2c6", "aclk_peric_66", ENABLE_PCLK_PERIC0,
1590 6, CLK_SET_RATE_PARENT, 0),
1591 GATE(CLK_PCLK_I2C5, "pclk_i2c5", "aclk_peric_66", ENABLE_PCLK_PERIC0,
1592 5, CLK_SET_RATE_PARENT, 0),
1593 GATE(CLK_PCLK_I2C4, "pclk_i2c4", "aclk_peric_66", ENABLE_PCLK_PERIC0,
1594 4, CLK_SET_RATE_PARENT, 0),
1595 GATE(CLK_PCLK_I2C3, "pclk_i2c3", "aclk_peric_66", ENABLE_PCLK_PERIC0,
1596 3, CLK_SET_RATE_PARENT, 0),
1597 GATE(CLK_PCLK_I2C2, "pclk_i2c2", "aclk_peric_66", ENABLE_PCLK_PERIC0,
1598 2, CLK_SET_RATE_PARENT, 0),
1599 GATE(CLK_PCLK_I2C1, "pclk_i2c1", "aclk_peric_66", ENABLE_PCLK_PERIC0,
1600 1, CLK_SET_RATE_PARENT, 0),
1601 GATE(CLK_PCLK_I2C0, "pclk_i2c0", "aclk_peric_66", ENABLE_PCLK_PERIC0,
1602 0, CLK_SET_RATE_PARENT, 0),
1603
1604 /* ENABLE_PCLK_PERIC1 */
1605 GATE(CLK_PCLK_SPI4, "pclk_spi4", "aclk_peric_66", ENABLE_PCLK_PERIC1,
1606 9, CLK_SET_RATE_PARENT, 0),
1607 GATE(CLK_PCLK_SPI3, "pclk_spi3", "aclk_peric_66", ENABLE_PCLK_PERIC1,
1608 8, CLK_SET_RATE_PARENT, 0),
1609 GATE(CLK_PCLK_HSI2C11, "pclk_hsi2c11", "aclk_peric_66",
1610 ENABLE_PCLK_PERIC1, 7, CLK_SET_RATE_PARENT, 0),
1611 GATE(CLK_PCLK_HSI2C10, "pclk_hsi2c10", "aclk_peric_66",
1612 ENABLE_PCLK_PERIC1, 6, CLK_SET_RATE_PARENT, 0),
1613 GATE(CLK_PCLK_HSI2C9, "pclk_hsi2c9", "aclk_peric_66",
1614 ENABLE_PCLK_PERIC1, 5, CLK_SET_RATE_PARENT, 0),
1615 GATE(CLK_PCLK_HSI2C8, "pclk_hsi2c8", "aclk_peric_66",
1616 ENABLE_PCLK_PERIC1, 4, CLK_SET_RATE_PARENT, 0),
1617 GATE(CLK_PCLK_HSI2C7, "pclk_hsi2c7", "aclk_peric_66",
1618 ENABLE_PCLK_PERIC1, 3, CLK_SET_RATE_PARENT, 0),
1619 GATE(CLK_PCLK_HSI2C6, "pclk_hsi2c6", "aclk_peric_66",
1620 ENABLE_PCLK_PERIC1, 2, CLK_SET_RATE_PARENT, 0),
1621 GATE(CLK_PCLK_HSI2C5, "pclk_hsi2c5", "aclk_peric_66",
1622 ENABLE_PCLK_PERIC1, 1, CLK_SET_RATE_PARENT, 0),
1623 GATE(CLK_PCLK_HSI2C4, "pclk_hsi2c4", "aclk_peric_66",
1624 ENABLE_PCLK_PERIC1, 0, CLK_SET_RATE_PARENT, 0),
1625
1626 /* ENABLE_SCLK_PERIC */
Chanwoo Choid0f5de62015-02-02 23:23:58 +09001627 GATE(CLK_SCLK_IOCLK_SPI4, "sclk_ioclk_spi4", "ioclk_spi4_clk_in",
1628 ENABLE_SCLK_PERIC, 21, CLK_SET_RATE_PARENT, 0),
1629 GATE(CLK_SCLK_IOCLK_SPI3, "sclk_ioclk_spi3", "ioclk_spi3_clk_in",
1630 ENABLE_SCLK_PERIC, 20, CLK_SET_RATE_PARENT, 0),
Chanwoo Choi96bd6222015-02-02 23:23:56 +09001631 GATE(CLK_SCLK_SPI4, "sclk_spi4", "sclk_spi4_peric", ENABLE_SCLK_PERIC,
1632 19, CLK_SET_RATE_PARENT, 0),
1633 GATE(CLK_SCLK_SPI3, "sclk_spi3", "sclk_spi3_peric", ENABLE_SCLK_PERIC,
1634 18, CLK_SET_RATE_PARENT, 0),
Chanwoo Choid0f5de62015-02-02 23:23:58 +09001635 GATE(CLK_SCLK_SCI, "sclk_sci", "div_sclk_sci", ENABLE_SCLK_PERIC,
1636 17, 0, 0),
1637 GATE(CLK_SCLK_SC_IN, "sclk_sc_in", "div_sclk_sc_in", ENABLE_SCLK_PERIC,
1638 16, 0, 0),
1639 GATE(CLK_SCLK_PWM, "sclk_pwm", "oscclk", ENABLE_SCLK_PERIC, 15, 0, 0),
1640 GATE(CLK_SCLK_IOCLK_SPI2, "sclk_ioclk_spi2", "ioclk_spi2_clk_in",
1641 ENABLE_SCLK_PERIC, 13, CLK_SET_RATE_PARENT, 0),
1642 GATE(CLK_SCLK_IOCLK_SPI1, "sclk_ioclk_spi1", "ioclk_spi1_clk_in",
1643 ENABLE_SCLK_PERIC, 12,
1644 CLK_IGNORE_UNUSED | CLK_SET_RATE_PARENT, 0),
1645 GATE(CLK_SCLK_IOCLK_SPI0, "sclk_ioclk_spi0", "ioclk_spi0_clk_in",
1646 ENABLE_SCLK_PERIC, 11, CLK_SET_RATE_PARENT, 0),
1647 GATE(CLK_SCLK_IOCLK_I2S1_BCLK, "sclk_ioclk_i2s1_bclk",
1648 "ioclk_i2s1_bclk_in", ENABLE_SCLK_PERIC, 10,
1649 CLK_SET_RATE_PARENT, 0),
1650 GATE(CLK_SCLK_SPDIF, "sclk_spdif", "sclk_spdif_peric",
1651 ENABLE_SCLK_PERIC, 8, CLK_SET_RATE_PARENT, 0),
1652 GATE(CLK_SCLK_PCM1, "sclk_pcm1", "sclk_pcm1_peric",
1653 ENABLE_SCLK_PERIC, 7, CLK_SET_RATE_PARENT, 0),
1654 GATE(CLK_SCLK_I2S1, "sclk_i2s1", "sclk_i2s1_peric",
1655 ENABLE_SCLK_PERIC, 6, CLK_SET_RATE_PARENT, 0),
Chanwoo Choi96bd6222015-02-02 23:23:56 +09001656 GATE(CLK_SCLK_SPI2, "sclk_spi2", "sclk_spi2_peric", ENABLE_SCLK_PERIC,
1657 5, CLK_SET_RATE_PARENT, 0),
1658 GATE(CLK_SCLK_SPI1, "sclk_spi1", "sclk_spi1_peric", ENABLE_SCLK_PERIC,
Chanwoo Choid0f5de62015-02-02 23:23:58 +09001659 4, CLK_IGNORE_UNUSED | CLK_SET_RATE_PARENT, 0),
Chanwoo Choi96bd6222015-02-02 23:23:56 +09001660 GATE(CLK_SCLK_SPI0, "sclk_spi0", "sclk_spi0_peric", ENABLE_SCLK_PERIC,
1661 3, CLK_SET_RATE_PARENT, 0),
1662 GATE(CLK_SCLK_UART2, "sclk_uart2", "sclk_uart2_peric",
1663 ENABLE_SCLK_PERIC, 2, CLK_SET_RATE_PARENT, 0),
1664 GATE(CLK_SCLK_UART1, "sclk_uart1", "sclk_uart1_peric",
1665 ENABLE_SCLK_PERIC, 1, CLK_SET_RATE_PARENT, 0),
1666 GATE(CLK_SCLK_UART0, "sclk_uart0", "sclk_uart0_peric",
1667 ENABLE_SCLK_PERIC, 0, CLK_SET_RATE_PARENT, 0),
1668};
1669
1670static struct samsung_cmu_info peric_cmu_info __initdata = {
Chanwoo Choid0f5de62015-02-02 23:23:58 +09001671 .div_clks = peric_div_clks,
1672 .nr_div_clks = ARRAY_SIZE(peric_div_clks),
Chanwoo Choi96bd6222015-02-02 23:23:56 +09001673 .gate_clks = peric_gate_clks,
1674 .nr_gate_clks = ARRAY_SIZE(peric_gate_clks),
1675 .nr_clk_ids = PERIC_NR_CLK,
1676 .clk_regs = peric_clk_regs,
1677 .nr_clk_regs = ARRAY_SIZE(peric_clk_regs),
1678};
1679
1680static void __init exynos5433_cmu_peric_init(struct device_node *np)
1681{
1682 samsung_cmu_register_one(np, &peric_cmu_info);
1683}
1684
1685CLK_OF_DECLARE(exynos5433_cmu_peric, "samsung,exynos5433-cmu-peric",
1686 exynos5433_cmu_peric_init);
1687
1688/*
1689 * Register offset definitions for CMU_PERIS
1690 */
Chanwoo Choi56bcf3f2015-02-02 23:23:59 +09001691#define ENABLE_ACLK_PERIS 0x0800
1692#define ENABLE_PCLK_PERIS 0x0900
1693#define ENABLE_PCLK_PERIS_SECURE_TZPC 0x0904
1694#define ENABLE_PCLK_PERIS_SECURE_SECKEY_APBIF 0x0908
1695#define ENABLE_PCLK_PERIS_SECURE_CHIPID_APBIF 0x090c
1696#define ENABLE_PCLK_PERIS_SECURE_TOPRTC 0x0910
1697#define ENABLE_PCLK_PERIS_SECURE_CUSTOM_EFUSE_APBIF 0x0914
1698#define ENABLE_PCLK_PERIS_SECURE_ANTIRBK_CNT_APBIF 0x0918
1699#define ENABLE_PCLK_PERIS_SECURE_OTP_CON_APBIF 0x091c
1700#define ENABLE_SCLK_PERIS 0x0a00
1701#define ENABLE_SCLK_PERIS_SECURE_SECKEY 0x0a04
1702#define ENABLE_SCLK_PERIS_SECURE_CHIPID 0x0a08
1703#define ENABLE_SCLK_PERIS_SECURE_TOPRTC 0x0a0c
1704#define ENABLE_SCLK_PERIS_SECURE_CUSTOM_EFUSE 0x0a10
1705#define ENABLE_SCLK_PERIS_SECURE_ANTIRBK_CNT 0x0a14
1706#define ENABLE_SCLK_PERIS_SECURE_OTP_CON 0x0a18
1707#define ENABLE_IP_PERIS0 0x0b00
1708#define ENABLE_IP_PERIS1 0x0b04
1709#define ENABLE_IP_PERIS_SECURE_TZPC 0x0b08
1710#define ENABLE_IP_PERIS_SECURE_SECKEY 0x0b0c
1711#define ENABLE_IP_PERIS_SECURE_CHIPID 0x0b10
1712#define ENABLE_IP_PERIS_SECURE_TOPRTC 0x0b14
1713#define ENABLE_IP_PERIS_SECURE_CUSTOM_EFUSE 0x0b18
1714#define ENABLE_IP_PERIS_SECURE_ANTIBRK_CNT 0x0b1c
1715#define ENABLE_IP_PERIS_SECURE_OTP_CON 0x0b20
Chanwoo Choi96bd6222015-02-02 23:23:56 +09001716
1717static unsigned long peris_clk_regs[] __initdata = {
1718 ENABLE_ACLK_PERIS,
1719 ENABLE_PCLK_PERIS,
Chanwoo Choi56bcf3f2015-02-02 23:23:59 +09001720 ENABLE_PCLK_PERIS_SECURE_TZPC,
1721 ENABLE_PCLK_PERIS_SECURE_SECKEY_APBIF,
1722 ENABLE_PCLK_PERIS_SECURE_CHIPID_APBIF,
1723 ENABLE_PCLK_PERIS_SECURE_TOPRTC,
1724 ENABLE_PCLK_PERIS_SECURE_CUSTOM_EFUSE_APBIF,
1725 ENABLE_PCLK_PERIS_SECURE_ANTIRBK_CNT_APBIF,
1726 ENABLE_PCLK_PERIS_SECURE_OTP_CON_APBIF,
1727 ENABLE_SCLK_PERIS,
1728 ENABLE_SCLK_PERIS_SECURE_SECKEY,
1729 ENABLE_SCLK_PERIS_SECURE_CHIPID,
1730 ENABLE_SCLK_PERIS_SECURE_TOPRTC,
1731 ENABLE_SCLK_PERIS_SECURE_CUSTOM_EFUSE,
1732 ENABLE_SCLK_PERIS_SECURE_ANTIRBK_CNT,
1733 ENABLE_SCLK_PERIS_SECURE_OTP_CON,
1734 ENABLE_IP_PERIS0,
1735 ENABLE_IP_PERIS1,
1736 ENABLE_IP_PERIS_SECURE_TZPC,
1737 ENABLE_IP_PERIS_SECURE_SECKEY,
1738 ENABLE_IP_PERIS_SECURE_CHIPID,
1739 ENABLE_IP_PERIS_SECURE_TOPRTC,
1740 ENABLE_IP_PERIS_SECURE_CUSTOM_EFUSE,
1741 ENABLE_IP_PERIS_SECURE_ANTIBRK_CNT,
1742 ENABLE_IP_PERIS_SECURE_OTP_CON,
Chanwoo Choi96bd6222015-02-02 23:23:56 +09001743};
1744
1745static struct samsung_gate_clock peris_gate_clks[] __initdata = {
Chanwoo Choi56bcf3f2015-02-02 23:23:59 +09001746 /* ENABLE_ACLK_PERIS */
1747 GATE(CLK_ACLK_AHB2APB_PERIS1P, "aclk_ahb2apb_peris1p", "aclk_peris_66",
1748 ENABLE_ACLK_PERIS, 2, CLK_IGNORE_UNUSED, 0),
1749 GATE(CLK_ACLK_AHB2APB_PERIS0P, "aclk_ahb2apb_peris0p", "aclk_peris_66",
1750 ENABLE_ACLK_PERIS, 1, CLK_IGNORE_UNUSED, 0),
1751 GATE(CLK_ACLK_PERISNP_66, "aclk_perisnp_66", "aclk_peris_66",
1752 ENABLE_ACLK_PERIS, 0, CLK_IGNORE_UNUSED, 0),
1753
Chanwoo Choi96bd6222015-02-02 23:23:56 +09001754 /* ENABLE_PCLK_PERIS */
1755 GATE(CLK_PCLK_HPM_APBIF, "pclk_hpm_apbif", "aclk_peris_66",
1756 ENABLE_PCLK_PERIS, 30, CLK_IGNORE_UNUSED, 0),
1757 GATE(CLK_PCLK_TMU1_APBIF, "pclk_tmu1_apbif", "aclk_peris_66",
1758 ENABLE_PCLK_PERIS, 24, CLK_IGNORE_UNUSED, 0),
1759 GATE(CLK_PCLK_TMU0_APBIF, "pclk_tmu0_apbif", "aclk_peris_66",
1760 ENABLE_PCLK_PERIS, 23, CLK_IGNORE_UNUSED, 0),
1761 GATE(CLK_PCLK_PMU_PERIS, "pclk_pmu_peris", "aclk_peris_66",
1762 ENABLE_PCLK_PERIS, 22, CLK_IGNORE_UNUSED, 0),
1763 GATE(CLK_PCLK_SYSREG_PERIS, "pclk_sysreg_peris", "aclk_peris_66",
1764 ENABLE_PCLK_PERIS, 21, CLK_IGNORE_UNUSED, 0),
1765 GATE(CLK_PCLK_CMU_TOP_APBIF, "pclk_cmu_top_apbif", "aclk_peris_66",
1766 ENABLE_PCLK_PERIS, 20, CLK_IGNORE_UNUSED, 0),
1767 GATE(CLK_PCLK_WDT_APOLLO, "pclk_wdt_apollo", "aclk_peris_66",
1768 ENABLE_PCLK_PERIS, 17, CLK_IGNORE_UNUSED, 0),
1769 GATE(CLK_PCLK_WDT_ATLAS, "pclk_wdt_atlas", "aclk_peris_66",
1770 ENABLE_PCLK_PERIS, 16, CLK_IGNORE_UNUSED, 0),
1771 GATE(CLK_PCLK_MCT, "pclk_mct", "aclk_peris_66",
1772 ENABLE_PCLK_PERIS, 15, CLK_IGNORE_UNUSED, 0),
1773 GATE(CLK_PCLK_HDMI_CEC, "pclk_hdmi_cec", "aclk_peris_66",
1774 ENABLE_PCLK_PERIS, 14, CLK_IGNORE_UNUSED, 0),
Chanwoo Choi56bcf3f2015-02-02 23:23:59 +09001775
1776 /* ENABLE_PCLK_PERIS_SECURE_TZPC */
1777 GATE(CLK_PCLK_TZPC12, "pclk_tzpc12", "aclk_peris_66",
1778 ENABLE_PCLK_PERIS_SECURE_TZPC, 12, 0, 0),
1779 GATE(CLK_PCLK_TZPC11, "pclk_tzpc11", "aclk_peris_66",
1780 ENABLE_PCLK_PERIS_SECURE_TZPC, 11, 0, 0),
1781 GATE(CLK_PCLK_TZPC10, "pclk_tzpc10", "aclk_peris_66",
1782 ENABLE_PCLK_PERIS_SECURE_TZPC, 10, 0, 0),
1783 GATE(CLK_PCLK_TZPC9, "pclk_tzpc9", "aclk_peris_66",
1784 ENABLE_PCLK_PERIS_SECURE_TZPC, 9, 0, 0),
1785 GATE(CLK_PCLK_TZPC8, "pclk_tzpc8", "aclk_peris_66",
1786 ENABLE_PCLK_PERIS_SECURE_TZPC, 8, 0, 0),
1787 GATE(CLK_PCLK_TZPC7, "pclk_tzpc7", "aclk_peris_66",
1788 ENABLE_PCLK_PERIS_SECURE_TZPC, 7, 0, 0),
1789 GATE(CLK_PCLK_TZPC6, "pclk_tzpc6", "aclk_peris_66",
1790 ENABLE_PCLK_PERIS_SECURE_TZPC, 6, 0, 0),
1791 GATE(CLK_PCLK_TZPC5, "pclk_tzpc5", "aclk_peris_66",
1792 ENABLE_PCLK_PERIS_SECURE_TZPC, 5, 0, 0),
1793 GATE(CLK_PCLK_TZPC4, "pclk_tzpc4", "aclk_peris_66",
1794 ENABLE_PCLK_PERIS_SECURE_TZPC, 4, 0, 0),
1795 GATE(CLK_PCLK_TZPC3, "pclk_tzpc3", "aclk_peris_66",
1796 ENABLE_PCLK_PERIS_SECURE_TZPC, 3, 0, 0),
1797 GATE(CLK_PCLK_TZPC2, "pclk_tzpc2", "aclk_peris_66",
1798 ENABLE_PCLK_PERIS_SECURE_TZPC, 2, 0, 0),
1799 GATE(CLK_PCLK_TZPC1, "pclk_tzpc1", "aclk_peris_66",
1800 ENABLE_PCLK_PERIS_SECURE_TZPC, 1, 0, 0),
1801 GATE(CLK_PCLK_TZPC0, "pclk_tzpc0", "aclk_peris_66",
1802 ENABLE_PCLK_PERIS_SECURE_TZPC, 0, 0, 0),
1803
1804 /* ENABLE_PCLK_PERIS_SECURE_SECKEY_APBIF */
1805 GATE(CLK_PCLK_SECKEY_APBIF, "pclk_seckey_apbif", "aclk_peris_66",
1806 ENABLE_PCLK_PERIS_SECURE_SECKEY_APBIF, 0, 0, 0),
1807
1808 /* ENABLE_PCLK_PERIS_SECURE_CHIPID_APBIF */
1809 GATE(CLK_PCLK_CHIPID_APBIF, "pclk_chipid_apbif", "aclk_peris_66",
1810 ENABLE_PCLK_PERIS_SECURE_CHIPID_APBIF, 0, 0, 0),
1811
1812 /* ENABLE_PCLK_PERIS_SECURE_TOPRTC */
1813 GATE(CLK_PCLK_TOPRTC, "pclk_toprtc", "aclk_peris_66",
1814 ENABLE_PCLK_PERIS_SECURE_TOPRTC, 0, 0, 0),
1815
1816 /* ENABLE_PCLK_PERIS_SECURE_CUSTOM_EFUSE_APBIF */
1817 GATE(CLK_PCLK_CUSTOM_EFUSE_APBIF, "pclk_custom_efuse_apbif",
1818 "aclk_peris_66",
1819 ENABLE_PCLK_PERIS_SECURE_CUSTOM_EFUSE_APBIF, 0, 0, 0),
1820
1821 /* ENABLE_PCLK_PERIS_SECURE_ANTIRBK_CNT_APBIF */
1822 GATE(CLK_PCLK_ANTIRBK_CNT_APBIF, "pclk_antirbk_cnt_apbif",
1823 "aclk_peris_66",
1824 ENABLE_PCLK_PERIS_SECURE_ANTIRBK_CNT_APBIF, 0, 0, 0),
1825
1826 /* ENABLE_PCLK_PERIS_SECURE_OTP_CON_APBIF */
1827 GATE(CLK_PCLK_OTP_CON_APBIF, "pclk_otp_con_apbif",
1828 "aclk_peris_66",
1829 ENABLE_PCLK_PERIS_SECURE_OTP_CON_APBIF, 0, 0, 0),
1830
1831 /* ENABLE_SCLK_PERIS */
1832 GATE(CLK_SCLK_ASV_TB, "sclk_asv_tb", "oscclk_efuse_common",
1833 ENABLE_SCLK_PERIS, 10, 0, 0),
1834 GATE(CLK_SCLK_TMU1, "sclk_tmu1", "oscclk_efuse_common",
1835 ENABLE_SCLK_PERIS, 4, 0, 0),
1836 GATE(CLK_SCLK_TMU0, "sclk_tmu0", "oscclk_efuse_common",
1837 ENABLE_SCLK_PERIS, 3, 0, 0),
1838
1839 /* ENABLE_SCLK_PERIS_SECURE_SECKEY */
1840 GATE(CLK_SCLK_SECKEY, "sclk_seckey", "oscclk_efuse_common",
1841 ENABLE_SCLK_PERIS_SECURE_SECKEY, 0, 0, 0),
1842
1843 /* ENABLE_SCLK_PERIS_SECURE_CHIPID */
1844 GATE(CLK_SCLK_CHIPID, "sclk_chipid", "oscclk_efuse_common",
1845 ENABLE_SCLK_PERIS_SECURE_CHIPID, 0, 0, 0),
1846
1847 /* ENABLE_SCLK_PERIS_SECURE_TOPRTC */
1848 GATE(CLK_SCLK_TOPRTC, "sclk_toprtc", "oscclk_efuse_common",
1849 ENABLE_SCLK_PERIS_SECURE_TOPRTC, 0, 0, 0),
1850
1851 /* ENABLE_SCLK_PERIS_SECURE_CUSTOM_EFUSE */
1852 GATE(CLK_SCLK_CUSTOM_EFUSE, "sclk_custom_efuse", "oscclk_efuse_common",
1853 ENABLE_SCLK_PERIS_SECURE_CUSTOM_EFUSE, 0, 0, 0),
1854
1855 /* ENABLE_SCLK_PERIS_SECURE_ANTIRBK_CNT */
1856 GATE(CLK_SCLK_ANTIRBK_CNT, "sclk_antirbk_cnt", "oscclk_efuse_common",
1857 ENABLE_SCLK_PERIS_SECURE_ANTIRBK_CNT, 0, 0, 0),
1858
1859 /* ENABLE_SCLK_PERIS_SECURE_OTP_CON */
1860 GATE(CLK_SCLK_OTP_CON, "sclk_otp_con", "oscclk_efuse_common",
1861 ENABLE_SCLK_PERIS_SECURE_OTP_CON, 0, 0, 0),
Chanwoo Choi96bd6222015-02-02 23:23:56 +09001862};
1863
1864static struct samsung_cmu_info peris_cmu_info __initdata = {
1865 .gate_clks = peris_gate_clks,
1866 .nr_gate_clks = ARRAY_SIZE(peris_gate_clks),
1867 .nr_clk_ids = PERIS_NR_CLK,
1868 .clk_regs = peris_clk_regs,
1869 .nr_clk_regs = ARRAY_SIZE(peris_clk_regs),
1870};
1871
1872static void __init exynos5433_cmu_peris_init(struct device_node *np)
1873{
1874 samsung_cmu_register_one(np, &peris_cmu_info);
1875}
1876
1877CLK_OF_DECLARE(exynos5433_cmu_peris, "samsung,exynos5433-cmu-peris",
1878 exynos5433_cmu_peris_init);
1879
1880/*
1881 * Register offset definitions for CMU_FSYS
1882 */
1883#define MUX_SEL_FSYS0 0x0200
1884#define MUX_SEL_FSYS1 0x0204
1885#define MUX_SEL_FSYS2 0x0208
1886#define MUX_SEL_FSYS3 0x020c
1887#define MUX_SEL_FSYS4 0x0210
1888#define MUX_ENABLE_FSYS0 0x0300
1889#define MUX_ENABLE_FSYS1 0x0304
1890#define MUX_ENABLE_FSYS2 0x0308
1891#define MUX_ENABLE_FSYS3 0x030c
1892#define MUX_ENABLE_FSYS4 0x0310
1893#define MUX_STAT_FSYS0 0x0400
1894#define MUX_STAT_FSYS1 0x0404
1895#define MUX_STAT_FSYS2 0x0408
1896#define MUX_STAT_FSYS3 0x040c
1897#define MUX_STAT_FSYS4 0x0410
1898#define MUX_IGNORE_FSYS2 0x0508
1899#define MUX_IGNORE_FSYS3 0x050c
1900#define ENABLE_ACLK_FSYS0 0x0800
1901#define ENABLE_ACLK_FSYS1 0x0804
1902#define ENABLE_PCLK_FSYS 0x0900
1903#define ENABLE_SCLK_FSYS 0x0a00
1904#define ENABLE_IP_FSYS0 0x0b00
1905#define ENABLE_IP_FSYS1 0x0b04
1906
1907/* list of all parent clock list */
Chanwoo Choi4b801352015-02-02 23:24:05 +09001908PNAME(mout_sclk_ufs_mphy_user_p) = { "oscclk", "sclk_ufs_mphy", };
Chanwoo Choi96bd6222015-02-02 23:23:56 +09001909PNAME(mout_aclk_fsys_200_user_p) = { "oscclk", "div_aclk_fsys_200", };
Chanwoo Choi4b801352015-02-02 23:24:05 +09001910PNAME(mout_sclk_pcie_100_user_p) = { "oscclk", "sclk_pcie_100_fsys",};
1911PNAME(mout_sclk_ufsunipro_user_p) = { "oscclk", "sclk_ufsunipro_fsys",};
Chanwoo Choi96bd6222015-02-02 23:23:56 +09001912PNAME(mout_sclk_mmc2_user_p) = { "oscclk", "sclk_mmc2_fsys", };
1913PNAME(mout_sclk_mmc1_user_p) = { "oscclk", "sclk_mmc1_fsys", };
1914PNAME(mout_sclk_mmc0_user_p) = { "oscclk", "sclk_mmc0_fsys", };
Chanwoo Choi4b801352015-02-02 23:24:05 +09001915PNAME(mout_sclk_usbhost30_user_p) = { "oscclk", "sclk_usbhost30_fsys",};
1916PNAME(mout_sclk_usbdrd30_user_p) = { "oscclk", "sclk_usbdrd30_fsys", };
1917
1918PNAME(mout_phyclk_usbhost30_uhost30_pipe_pclk_user_p)
1919 = { "oscclk", "phyclk_usbhost30_uhost30_pipe_pclk_phy", };
1920PNAME(mout_phyclk_usbhost30_uhost30_phyclock_user_p)
1921 = { "oscclk", "phyclk_usbhost30_uhost30_phyclock_phy", };
1922PNAME(mout_phyclk_usbhost20_phy_hsic1_p)
1923 = { "oscclk", "phyclk_usbhost20_phy_hsic1_phy", };
1924PNAME(mout_phyclk_usbhost20_phy_clk48mohci_user_p)
1925 = { "oscclk", "phyclk_usbhost20_phy_clk48mohci_phy", };
1926PNAME(mout_phyclk_usbhost20_phy_phyclock_user_p)
1927 = { "oscclk", "phyclk_usbhost20_phy_phyclock_phy", };
1928PNAME(mout_phyclk_usbhost20_phy_freeclk_user_p)
1929 = { "oscclk", "phyclk_usbhost20_phy_freeclk_phy", };
1930PNAME(mout_phyclk_usbdrd30_udrd30_pipe_pclk_p)
1931 = { "oscclk", "phyclk_usbdrd30_udrd30_pipe_pclk_phy", };
1932PNAME(mout_phyclk_usbdrd30_udrd30_phyclock_user_p)
1933 = { "oscclk", "phyclk_usbdrd30_udrd30_phyclock_phy", };
1934PNAME(mout_phyclk_ufs_rx1_symbol_user_p)
1935 = { "oscclk", "phyclk_ufs_rx1_symbol_phy", };
1936PNAME(mout_phyclk_ufs_rx0_symbol_user_p)
1937 = { "oscclk", "phyclk_ufs_rx0_symbol_phy", };
1938PNAME(mout_phyclk_ufs_tx1_symbol_user_p)
1939 = { "oscclk", "phyclk_ufs_tx1_symbol_phy", };
1940PNAME(mout_phyclk_ufs_tx0_symbol_user_p)
1941 = { "oscclk", "phyclk_ufs_tx0_symbol_phy", };
1942PNAME(mout_phyclk_lli_mphy_to_ufs_user_p)
1943 = { "oscclk", "phyclk_lli_mphy_to_ufs_phy", };
1944PNAME(mout_sclk_mphy_p)
1945 = { "mout_sclk_ufs_mphy_user",
1946 "mout_phyclk_lli_mphy_to_ufs_user", };
Chanwoo Choi96bd6222015-02-02 23:23:56 +09001947
1948static unsigned long fsys_clk_regs[] __initdata = {
1949 MUX_SEL_FSYS0,
1950 MUX_SEL_FSYS1,
1951 MUX_SEL_FSYS2,
1952 MUX_SEL_FSYS3,
1953 MUX_SEL_FSYS4,
1954 MUX_ENABLE_FSYS0,
1955 MUX_ENABLE_FSYS1,
1956 MUX_ENABLE_FSYS2,
1957 MUX_ENABLE_FSYS3,
1958 MUX_ENABLE_FSYS4,
1959 MUX_STAT_FSYS0,
1960 MUX_STAT_FSYS1,
1961 MUX_STAT_FSYS2,
1962 MUX_STAT_FSYS3,
1963 MUX_STAT_FSYS4,
1964 MUX_IGNORE_FSYS2,
1965 MUX_IGNORE_FSYS3,
1966 ENABLE_ACLK_FSYS0,
1967 ENABLE_ACLK_FSYS1,
1968 ENABLE_PCLK_FSYS,
1969 ENABLE_SCLK_FSYS,
1970 ENABLE_IP_FSYS0,
1971 ENABLE_IP_FSYS1,
1972};
1973
Chanwoo Choi4b801352015-02-02 23:24:05 +09001974static struct samsung_fixed_rate_clock fsys_fixed_clks[] __initdata = {
1975 /* PHY clocks from USBDRD30_PHY */
1976 FRATE(CLK_PHYCLK_USBDRD30_UDRD30_PHYCLOCK_PHY,
1977 "phyclk_usbdrd30_udrd30_phyclock_phy", NULL,
1978 CLK_IS_ROOT, 60000000),
1979 FRATE(CLK_PHYCLK_USBDRD30_UDRD30_PIPE_PCLK_PHY,
1980 "phyclk_usbdrd30_udrd30_pipe_pclk_phy", NULL,
1981 CLK_IS_ROOT, 125000000),
1982 /* PHY clocks from USBHOST30_PHY */
1983 FRATE(CLK_PHYCLK_USBHOST30_UHOST30_PHYCLOCK_PHY,
1984 "phyclk_usbhost30_uhost30_phyclock_phy", NULL,
1985 CLK_IS_ROOT, 60000000),
1986 FRATE(CLK_PHYCLK_USBHOST30_UHOST30_PIPE_PCLK_PHY,
1987 "phyclk_usbhost30_uhost30_pipe_pclk_phy", NULL,
1988 CLK_IS_ROOT, 125000000),
1989 /* PHY clocks from USBHOST20_PHY */
1990 FRATE(CLK_PHYCLK_USBHOST20_PHY_FREECLK_PHY,
1991 "phyclk_usbhost20_phy_freeclk_phy", NULL, CLK_IS_ROOT,
1992 60000000),
1993 FRATE(CLK_PHYCLK_USBHOST20_PHY_PHYCLOCK_PHY,
1994 "phyclk_usbhost20_phy_phyclock_phy", NULL, CLK_IS_ROOT,
1995 60000000),
1996 FRATE(CLK_PHYCLK_USBHOST20_PHY_CLK48MOHCI_PHY,
1997 "phyclk_usbhost20_phy_clk48mohci_phy", NULL,
1998 CLK_IS_ROOT, 48000000),
1999 FRATE(CLK_PHYCLK_USBHOST20_PHY_HSIC1_PHY,
2000 "phyclk_usbhost20_phy_hsic1_phy", NULL, CLK_IS_ROOT,
2001 60000000),
2002 /* PHY clocks from UFS_PHY */
2003 FRATE(CLK_PHYCLK_UFS_TX0_SYMBOL_PHY, "phyclk_ufs_tx0_symbol_phy",
2004 NULL, CLK_IS_ROOT, 300000000),
2005 FRATE(CLK_PHYCLK_UFS_RX0_SYMBOL_PHY, "phyclk_ufs_rx0_symbol_phy",
2006 NULL, CLK_IS_ROOT, 300000000),
2007 FRATE(CLK_PHYCLK_UFS_TX1_SYMBOL_PHY, "phyclk_ufs_tx1_symbol_phy",
2008 NULL, CLK_IS_ROOT, 300000000),
2009 FRATE(CLK_PHYCLK_UFS_RX1_SYMBOL_PHY, "phyclk_ufs_rx1_symbol_phy",
2010 NULL, CLK_IS_ROOT, 300000000),
2011 /* PHY clocks from LLI_PHY */
2012 FRATE(CLK_PHYCLK_LLI_MPHY_TO_UFS_PHY, "phyclk_lli_mphy_to_ufs_phy",
2013 NULL, CLK_IS_ROOT, 26000000),
2014};
2015
Chanwoo Choi96bd6222015-02-02 23:23:56 +09002016static struct samsung_mux_clock fsys_mux_clks[] __initdata = {
2017 /* MUX_SEL_FSYS0 */
Chanwoo Choi4b801352015-02-02 23:24:05 +09002018 MUX(CLK_MOUT_SCLK_UFS_MPHY_USER, "mout_sclk_ufs_mphy_user",
2019 mout_sclk_ufs_mphy_user_p, MUX_SEL_FSYS0, 4, 1),
Chanwoo Choi96bd6222015-02-02 23:23:56 +09002020 MUX(CLK_MOUT_ACLK_FSYS_200_USER, "mout_aclk_fsys_200_user",
2021 mout_aclk_fsys_200_user_p, MUX_SEL_FSYS0, 0, 1),
2022
2023 /* MUX_SEL_FSYS1 */
Chanwoo Choi4b801352015-02-02 23:24:05 +09002024 MUX(CLK_MOUT_SCLK_PCIE_100_USER, "mout_sclk_pcie_100_user",
2025 mout_sclk_pcie_100_user_p, MUX_SEL_FSYS1, 28, 1),
2026 MUX(CLK_MOUT_SCLK_UFSUNIPRO_USER, "mout_sclk_ufsunipro_user",
2027 mout_sclk_ufsunipro_user_p, MUX_SEL_FSYS1, 24, 1),
Chanwoo Choi96bd6222015-02-02 23:23:56 +09002028 MUX(CLK_MOUT_SCLK_MMC2_USER, "mout_sclk_mmc2_user",
2029 mout_sclk_mmc2_user_p, MUX_SEL_FSYS1, 20, 1),
2030 MUX(CLK_MOUT_SCLK_MMC1_USER, "mout_sclk_mmc1_user",
2031 mout_sclk_mmc1_user_p, MUX_SEL_FSYS1, 16, 1),
2032 MUX(CLK_MOUT_SCLK_MMC0_USER, "mout_sclk_mmc0_user",
2033 mout_sclk_mmc0_user_p, MUX_SEL_FSYS1, 12, 1),
Chanwoo Choi4b801352015-02-02 23:24:05 +09002034 MUX(CLK_MOUT_SCLK_USBHOST30_USER, "mout_sclk_usbhost30_user",
2035 mout_sclk_usbhost30_user_p, MUX_SEL_FSYS1, 4, 1),
2036 MUX(CLK_MOUT_SCLK_USBDRD30_USER, "mout_sclk_usbdrd30_user",
2037 mout_sclk_usbdrd30_user_p, MUX_SEL_FSYS1, 0, 1),
2038
2039 /* MUX_SEL_FSYS2 */
2040 MUX(CLK_MOUT_PHYCLK_USBHOST30_UHOST30_PIPE_PCLK_USER,
2041 "mout_phyclk_usbhost30_uhost30_pipe_pclk_user",
2042 mout_phyclk_usbhost30_uhost30_pipe_pclk_user_p,
2043 MUX_SEL_FSYS2, 28, 1),
2044 MUX(CLK_MOUT_PHYCLK_USBHOST30_UHOST30_PHYCLOCK_USER,
2045 "mout_phyclk_usbhost30_uhost30_phyclock_user",
2046 mout_phyclk_usbhost30_uhost30_phyclock_user_p,
2047 MUX_SEL_FSYS2, 24, 1),
2048 MUX(CLK_MOUT_PHYCLK_USBHOST20_PHY_HSIC1_USER,
2049 "mout_phyclk_usbhost20_phy_hsic1",
2050 mout_phyclk_usbhost20_phy_hsic1_p,
2051 MUX_SEL_FSYS2, 20, 1),
2052 MUX(CLK_MOUT_PHYCLK_USBHOST20_PHY_CLK48MOHCI_USER,
2053 "mout_phyclk_usbhost20_phy_clk48mohci_user",
2054 mout_phyclk_usbhost20_phy_clk48mohci_user_p,
2055 MUX_SEL_FSYS2, 16, 1),
2056 MUX(CLK_MOUT_PHYCLK_USBHOST20_PHY_PHYCLOCK_USER,
2057 "mout_phyclk_usbhost20_phy_phyclock_user",
2058 mout_phyclk_usbhost20_phy_phyclock_user_p,
2059 MUX_SEL_FSYS2, 12, 1),
2060 MUX(CLK_MOUT_PHYCLK_USBHOST20_PHY_PHY_FREECLK_USER,
2061 "mout_phyclk_usbhost20_phy_freeclk_user",
2062 mout_phyclk_usbhost20_phy_freeclk_user_p,
2063 MUX_SEL_FSYS2, 8, 1),
2064 MUX(CLK_MOUT_PHYCLK_USBDRD30_UDRD30_PIPE_PCLK_USER,
2065 "mout_phyclk_usbdrd30_udrd30_pipe_pclk_user",
2066 mout_phyclk_usbdrd30_udrd30_pipe_pclk_p,
2067 MUX_SEL_FSYS2, 4, 1),
2068 MUX(CLK_MOUT_PHYCLK_USBDRD30_UDRD30_PHYCLOCK_USER,
2069 "mout_phyclk_usbdrd30_udrd30_phyclock_user",
2070 mout_phyclk_usbdrd30_udrd30_phyclock_user_p,
2071 MUX_SEL_FSYS2, 0, 1),
2072
2073 /* MUX_SEL_FSYS3 */
2074 MUX(CLK_MOUT_PHYCLK_UFS_RX1_SYMBOL_USER,
2075 "mout_phyclk_ufs_rx1_symbol_user",
2076 mout_phyclk_ufs_rx1_symbol_user_p,
2077 MUX_SEL_FSYS3, 16, 1),
2078 MUX(CLK_MOUT_PHYCLK_UFS_RX0_SYMBOL_USER,
2079 "mout_phyclk_ufs_rx0_symbol_user",
2080 mout_phyclk_ufs_rx0_symbol_user_p,
2081 MUX_SEL_FSYS3, 12, 1),
2082 MUX(CLK_MOUT_PHYCLK_UFS_TX1_SYMBOL_USER,
2083 "mout_phyclk_ufs_tx1_symbol_user",
2084 mout_phyclk_ufs_tx1_symbol_user_p,
2085 MUX_SEL_FSYS3, 8, 1),
2086 MUX(CLK_MOUT_PHYCLK_UFS_TX0_SYMBOL_USER,
2087 "mout_phyclk_ufs_tx0_symbol_user",
2088 mout_phyclk_ufs_tx0_symbol_user_p,
2089 MUX_SEL_FSYS3, 4, 1),
2090 MUX(CLK_MOUT_PHYCLK_LLI_MPHY_TO_UFS_USER,
2091 "mout_phyclk_lli_mphy_to_ufs_user",
2092 mout_phyclk_lli_mphy_to_ufs_user_p,
2093 MUX_SEL_FSYS3, 0, 1),
2094
2095 /* MUX_SEL_FSYS4 */
2096 MUX(CLK_MOUT_SCLK_MPHY, "mout_sclk_mphy", mout_sclk_mphy_p,
2097 MUX_SEL_FSYS4, 0, 1),
Chanwoo Choi96bd6222015-02-02 23:23:56 +09002098};
2099
2100static struct samsung_gate_clock fsys_gate_clks[] __initdata = {
2101 /* ENABLE_ACLK_FSYS0 */
2102 GATE(CLK_ACLK_PCIE, "aclk_pcie", "mout_aclk_fsys_200_user",
2103 ENABLE_ACLK_FSYS0, 13, CLK_IGNORE_UNUSED, 0),
2104 GATE(CLK_ACLK_PDMA1, "aclk_pdma1", "mout_aclk_fsys_200_user",
2105 ENABLE_ACLK_FSYS0, 11, CLK_IGNORE_UNUSED, 0),
2106 GATE(CLK_ACLK_TSI, "aclk_tsi", "mout_aclk_fsys_200_user",
2107 ENABLE_ACLK_FSYS0, 10, CLK_IGNORE_UNUSED, 0),
2108 GATE(CLK_ACLK_MMC2, "aclk_mmc2", "mout_aclk_fsys_200_user",
2109 ENABLE_ACLK_FSYS0, 8, CLK_IGNORE_UNUSED, 0),
2110 GATE(CLK_ACLK_MMC1, "aclk_mmc1", "mout_aclk_fsys_200_user",
2111 ENABLE_ACLK_FSYS0, 7, CLK_IGNORE_UNUSED, 0),
2112 GATE(CLK_ACLK_MMC0, "aclk_mmc0", "mout_aclk_fsys_200_user",
2113 ENABLE_ACLK_FSYS0, 6, CLK_IGNORE_UNUSED, 0),
2114 GATE(CLK_ACLK_UFS, "aclk_ufs", "mout_aclk_fsys_200_user",
2115 ENABLE_ACLK_FSYS0, 5, CLK_IGNORE_UNUSED, 0),
2116 GATE(CLK_ACLK_USBHOST20, "aclk_usbhost20", "mout_aclk_fsys_200_user",
2117 ENABLE_ACLK_FSYS0, 3, CLK_IGNORE_UNUSED, 0),
2118 GATE(CLK_ACLK_USBHOST30, "aclk_usbhost30", "mout_aclk_fsys_200_user",
2119 ENABLE_ACLK_FSYS0, 2, CLK_IGNORE_UNUSED, 0),
2120 GATE(CLK_ACLK_USBDRD30, "aclk_usbdrd30", "mout_aclk_fsys_200_user",
2121 ENABLE_ACLK_FSYS0, 1, CLK_IGNORE_UNUSED, 0),
2122 GATE(CLK_ACLK_PDMA0, "aclk_pdma0", "mout_aclk_fsys_200_user",
2123 ENABLE_ACLK_FSYS0, 0, CLK_IGNORE_UNUSED, 0),
2124
Chanwoo Choi4b801352015-02-02 23:24:05 +09002125 /* ENABLE_ACLK_FSYS1 */
2126 GATE(CLK_ACLK_XIU_FSYSPX, "aclk_xiu_fsyspx", "mout_aclk_fsys_200_user",
2127 ENABLE_ACLK_FSYS1, 27, CLK_IGNORE_UNUSED, 0),
2128 GATE(CLK_ACLK_AHB_USBLINKH1, "aclk_ahb_usblinkh1",
2129 "mout_aclk_fsys_200_user", ENABLE_ACLK_FSYS1,
2130 26, CLK_IGNORE_UNUSED, 0),
2131 GATE(CLK_ACLK_SMMU_PDMA1, "aclk_smmu_pdma1", "mout_aclk_fsys_200_user",
2132 ENABLE_ACLK_FSYS1, 25, CLK_IGNORE_UNUSED, 0),
2133 GATE(CLK_ACLK_BTS_PCIE, "aclk_bts_pcie", "mout_aclk_fsys_200_user",
2134 ENABLE_ACLK_FSYS1, 24, 0, 0),
2135 GATE(CLK_ACLK_AXIUS_PDMA1, "aclk_axius_pdma1",
2136 "mout_aclk_fsys_200_user", ENABLE_ACLK_FSYS1,
2137 22, CLK_IGNORE_UNUSED, 0),
2138 GATE(CLK_ACLK_SMMU_PDMA0, "aclk_smmu_pdma0", "mout_aclk_fsys_200_user",
2139 ENABLE_ACLK_FSYS1, 17, CLK_IGNORE_UNUSED, 0),
2140 GATE(CLK_ACLK_BTS_UFS, "aclk_bts_ufs", "mout_aclk_fsys_200_user",
2141 ENABLE_ACLK_FSYS1, 14, CLK_IGNORE_UNUSED, 0),
2142 GATE(CLK_ACLK_BTS_USBHOST30, "aclk_bts_usbhost30",
2143 "mout_aclk_fsys_200_user", ENABLE_ACLK_FSYS1,
2144 13, 0, 0),
2145 GATE(CLK_ACLK_BTS_USBDRD30, "aclk_bts_usbdrd30",
2146 "mout_aclk_fsys_200_user", ENABLE_ACLK_FSYS1,
2147 12, 0, 0),
2148 GATE(CLK_ACLK_AXIUS_PDMA0, "aclk_axius_pdma0",
2149 "mout_aclk_fsys_200_user", ENABLE_ACLK_FSYS1,
2150 11, CLK_IGNORE_UNUSED, 0),
2151 GATE(CLK_ACLK_AXIUS_USBHS, "aclk_axius_usbhs",
2152 "mout_aclk_fsys_200_user", ENABLE_ACLK_FSYS1,
2153 10, CLK_IGNORE_UNUSED, 0),
2154 GATE(CLK_ACLK_AXIUS_FSYSSX, "aclk_axius_fsyssx",
2155 "mout_aclk_fsys_200_user", ENABLE_ACLK_FSYS1,
2156 9, CLK_IGNORE_UNUSED, 0),
2157 GATE(CLK_ACLK_AHB2APB_FSYSP, "aclk_ahb2apb_fsysp",
2158 "mout_aclk_fsys_200_user", ENABLE_ACLK_FSYS1,
2159 8, CLK_IGNORE_UNUSED, 0),
2160 GATE(CLK_ACLK_AHB2AXI_USBHS, "aclk_ahb2axi_usbhs",
2161 "mout_aclk_fsys_200_user", ENABLE_ACLK_FSYS1,
2162 7, CLK_IGNORE_UNUSED, 0),
2163 GATE(CLK_ACLK_AHB_USBLINKH0, "aclk_ahb_usblinkh0",
2164 "mout_aclk_fsys_200_user", ENABLE_ACLK_FSYS1,
2165 6, CLK_IGNORE_UNUSED, 0),
2166 GATE(CLK_ACLK_AHB_USBHS, "aclk_ahb_usbhs", "mout_aclk_fsys_200_user",
2167 ENABLE_ACLK_FSYS1, 5, CLK_IGNORE_UNUSED, 0),
2168 GATE(CLK_ACLK_AHB_FSYSH, "aclk_ahb_fsysh", "mout_aclk_fsys_200_user",
2169 ENABLE_ACLK_FSYS1, 4, CLK_IGNORE_UNUSED, 0),
2170 GATE(CLK_ACLK_XIU_FSYSX, "aclk_xiu_fsysx", "mout_aclk_fsys_200_user",
2171 ENABLE_ACLK_FSYS1, 3, CLK_IGNORE_UNUSED, 0),
2172 GATE(CLK_ACLK_XIU_FSYSSX, "aclk_xiu_fsyssx", "mout_aclk_fsys_200_user",
2173 ENABLE_ACLK_FSYS1, 2, CLK_IGNORE_UNUSED, 0),
2174 GATE(CLK_ACLK_FSYSNP_200, "aclk_fsysnp_200", "mout_aclk_fsys_200_user",
2175 ENABLE_ACLK_FSYS1, 1, CLK_IGNORE_UNUSED, 0),
2176 GATE(CLK_ACLK_FSYSND_200, "aclk_fsysnd_200", "mout_aclk_fsys_200_user",
2177 ENABLE_ACLK_FSYS1, 0, CLK_IGNORE_UNUSED, 0),
2178
2179 /* ENABLE_PCLK_FSYS */
2180 GATE(CLK_PCLK_PCIE_CTRL, "pclk_pcie_ctrl", "mout_aclk_fsys_200_user",
2181 ENABLE_PCLK_FSYS, 17, 0, 0),
2182 GATE(CLK_PCLK_SMMU_PDMA1, "pclk_smmu_pdma1", "mout_aclk_fsys_200_user",
2183 ENABLE_PCLK_FSYS, 16, CLK_IGNORE_UNUSED, 0),
2184 GATE(CLK_PCLK_PCIE_PHY, "pclk_pcie_phy", "mout_aclk_fsys_200_user",
2185 ENABLE_PCLK_FSYS, 14, 0, 0),
2186 GATE(CLK_PCLK_BTS_PCIE, "pclk_bts_pcie", "mout_aclk_fsys_200_user",
2187 ENABLE_PCLK_FSYS, 13, 0, 0),
2188 GATE(CLK_PCLK_SMMU_PDMA0, "pclk_smmu_pdma0", "mout_aclk_fsys_200_user",
2189 ENABLE_PCLK_FSYS, 8, CLK_IGNORE_UNUSED, 0),
2190 GATE(CLK_PCLK_BTS_UFS, "pclk_bts_ufs", "mout_aclk_fsys_200_user",
2191 ENABLE_PCLK_FSYS, 5, 0, 0),
2192 GATE(CLK_PCLK_BTS_USBHOST30, "pclk_bts_usbhost30",
2193 "mout_aclk_fsys_200_user", ENABLE_PCLK_FSYS, 4, 0, 0),
2194 GATE(CLK_PCLK_BTS_USBDRD30, "pclk_bts_usbdrd30",
2195 "mout_aclk_fsys_200_user", ENABLE_PCLK_FSYS, 3, 0, 0),
2196 GATE(CLK_PCLK_GPIO_FSYS, "pclk_gpio_fsys", "mout_aclk_fsys_200_user",
2197 ENABLE_PCLK_FSYS, 2, CLK_IGNORE_UNUSED, 0),
2198 GATE(CLK_PCLK_PMU_FSYS, "pclk_pmu_fsys", "mout_aclk_fsys_200_user",
2199 ENABLE_PCLK_FSYS, 1, CLK_IGNORE_UNUSED, 0),
2200 GATE(CLK_PCLK_SYSREG_FSYS, "pclk_sysreg_fsys",
2201 "mout_aclk_fsys_200_user", ENABLE_PCLK_FSYS,
2202 0, CLK_IGNORE_UNUSED, 0),
2203
Chanwoo Choi96bd6222015-02-02 23:23:56 +09002204 /* ENABLE_SCLK_FSYS */
Chanwoo Choi4b801352015-02-02 23:24:05 +09002205 GATE(CLK_SCLK_PCIE_100, "sclk_pcie_100", "mout_sclk_pcie_100_user",
2206 ENABLE_SCLK_FSYS, 21, 0, 0),
2207 GATE(CLK_PHYCLK_USBHOST30_UHOST30_PIPE_PCLK,
2208 "phyclk_usbhost30_uhost30_pipe_pclk",
2209 "mout_phyclk_usbhost30_uhost30_pipe_pclk_user",
2210 ENABLE_SCLK_FSYS, 18, 0, 0),
2211 GATE(CLK_PHYCLK_USBHOST30_UHOST30_PHYCLOCK,
2212 "phyclk_usbhost30_uhost30_phyclock",
2213 "mout_phyclk_usbhost30_uhost30_phyclock_user",
2214 ENABLE_SCLK_FSYS, 17, 0, 0),
2215 GATE(CLK_PHYCLK_UFS_RX1_SYMBOL, "phyclk_ufs_rx1_symbol",
2216 "mout_phyclk_ufs_rx1_symbol_user", ENABLE_SCLK_FSYS,
2217 16, 0, 0),
2218 GATE(CLK_PHYCLK_UFS_RX0_SYMBOL, "phyclk_ufs_rx0_symbol",
2219 "mout_phyclk_ufs_rx0_symbol_user", ENABLE_SCLK_FSYS,
2220 15, 0, 0),
2221 GATE(CLK_PHYCLK_UFS_TX1_SYMBOL, "phyclk_ufs_tx1_symbol",
2222 "mout_phyclk_ufs_tx1_symbol_user", ENABLE_SCLK_FSYS,
2223 14, 0, 0),
2224 GATE(CLK_PHYCLK_UFS_TX0_SYMBOL, "phyclk_ufs_tx0_symbol",
2225 "mout_phyclk_ufs_tx0_symbol_user", ENABLE_SCLK_FSYS,
2226 13, 0, 0),
2227 GATE(CLK_PHYCLK_USBHOST20_PHY_HSIC1, "phyclk_usbhost20_phy_hsic1",
2228 "mout_phyclk_usbhost20_phy_hsic1", ENABLE_SCLK_FSYS,
2229 12, 0, 0),
2230 GATE(CLK_PHYCLK_USBHOST20_PHY_CLK48MOHCI,
2231 "phyclk_usbhost20_phy_clk48mohci",
2232 "mout_phyclk_usbhost20_phy_clk48mohci_user",
2233 ENABLE_SCLK_FSYS, 11, 0, 0),
2234 GATE(CLK_PHYCLK_USBHOST20_PHY_PHYCLOCK,
2235 "phyclk_usbhost20_phy_phyclock",
2236 "mout_phyclk_usbhost20_phy_phyclock_user",
2237 ENABLE_SCLK_FSYS, 10, 0, 0),
2238 GATE(CLK_PHYCLK_USBHOST20_PHY_FREECLK,
2239 "phyclk_usbhost20_phy_freeclk",
2240 "mout_phyclk_usbhost20_phy_freeclk_user",
2241 ENABLE_SCLK_FSYS, 9, 0, 0),
2242 GATE(CLK_PHYCLK_USBDRD30_UDRD30_PIPE_PCLK,
2243 "phyclk_usbdrd30_udrd30_pipe_pclk",
2244 "mout_phyclk_usbdrd30_udrd30_pipe_pclk_user",
2245 ENABLE_SCLK_FSYS, 8, 0, 0),
2246 GATE(CLK_PHYCLK_USBDRD30_UDRD30_PHYCLOCK,
2247 "phyclk_usbdrd30_udrd30_phyclock",
2248 "mout_phyclk_usbdrd30_udrd30_phyclock_user",
2249 ENABLE_SCLK_FSYS, 7, 0, 0),
2250 GATE(CLK_SCLK_MPHY, "sclk_mphy", "mout_sclk_mphy",
2251 ENABLE_SCLK_FSYS, 6, 0, 0),
2252 GATE(CLK_SCLK_UFSUNIPRO, "sclk_ufsunipro", "mout_sclk_ufsunipro_user",
2253 ENABLE_SCLK_FSYS, 5, 0, 0),
Chanwoo Choi96bd6222015-02-02 23:23:56 +09002254 GATE(CLK_SCLK_MMC2, "sclk_mmc2", "mout_sclk_mmc2_user",
2255 ENABLE_SCLK_FSYS, 4, CLK_SET_RATE_PARENT, 0),
2256 GATE(CLK_SCLK_MMC1, "sclk_mmc1", "mout_sclk_mmc1_user",
2257 ENABLE_SCLK_FSYS, 3, CLK_SET_RATE_PARENT, 0),
2258 GATE(CLK_SCLK_MMC0, "sclk_mmc0", "mout_sclk_mmc0_user",
2259 ENABLE_SCLK_FSYS, 2, CLK_SET_RATE_PARENT, 0),
Chanwoo Choi4b801352015-02-02 23:24:05 +09002260 GATE(CLK_SCLK_USBHOST30, "sclk_usbhost30", "mout_sclk_usbhost30_user",
2261 ENABLE_SCLK_FSYS, 1, 0, 0),
2262 GATE(CLK_SCLK_USBDRD30, "sclk_usbdrd30", "mout_sclk_usbdrd30_user",
2263 ENABLE_SCLK_FSYS, 0, 0, 0),
Chanwoo Choi96bd6222015-02-02 23:23:56 +09002264
2265 /* ENABLE_IP_FSYS0 */
2266 GATE(CLK_PDMA1, "pdma1", "aclk_pdma1", ENABLE_IP_FSYS0, 15, 0, 0),
2267 GATE(CLK_PDMA0, "pdma0", "aclk_pdma0", ENABLE_IP_FSYS0, 0, 0, 0),
2268};
2269
2270static struct samsung_cmu_info fsys_cmu_info __initdata = {
2271 .mux_clks = fsys_mux_clks,
2272 .nr_mux_clks = ARRAY_SIZE(fsys_mux_clks),
2273 .gate_clks = fsys_gate_clks,
2274 .nr_gate_clks = ARRAY_SIZE(fsys_gate_clks),
Chanwoo Choi4b801352015-02-02 23:24:05 +09002275 .fixed_clks = fsys_fixed_clks,
2276 .nr_fixed_clks = ARRAY_SIZE(fsys_fixed_clks),
Chanwoo Choi96bd6222015-02-02 23:23:56 +09002277 .nr_clk_ids = FSYS_NR_CLK,
2278 .clk_regs = fsys_clk_regs,
2279 .nr_clk_regs = ARRAY_SIZE(fsys_clk_regs),
2280};
2281
2282static void __init exynos5433_cmu_fsys_init(struct device_node *np)
2283{
2284 samsung_cmu_register_one(np, &fsys_cmu_info);
2285}
2286
2287CLK_OF_DECLARE(exynos5433_cmu_fsys, "samsung,exynos5433-cmu-fsys",
2288 exynos5433_cmu_fsys_init);
Chanwoo Choia29308d2015-02-02 23:24:00 +09002289
2290/*
2291 * Register offset definitions for CMU_G2D
2292 */
2293#define MUX_SEL_G2D0 0x0200
2294#define MUX_SEL_ENABLE_G2D0 0x0300
2295#define MUX_SEL_STAT_G2D0 0x0400
2296#define DIV_G2D 0x0600
2297#define DIV_STAT_G2D 0x0700
2298#define DIV_ENABLE_ACLK_G2D 0x0800
2299#define DIV_ENABLE_ACLK_G2D_SECURE_SMMU_G2D 0x0804
2300#define DIV_ENABLE_PCLK_G2D 0x0900
2301#define DIV_ENABLE_PCLK_G2D_SECURE_SMMU_G2D 0x0904
2302#define DIV_ENABLE_IP_G2D0 0x0b00
2303#define DIV_ENABLE_IP_G2D1 0x0b04
2304#define DIV_ENABLE_IP_G2D_SECURE_SMMU_G2D 0x0b08
2305
2306static unsigned long g2d_clk_regs[] __initdata = {
2307 MUX_SEL_G2D0,
2308 MUX_SEL_ENABLE_G2D0,
2309 MUX_SEL_STAT_G2D0,
2310 DIV_G2D,
2311 DIV_STAT_G2D,
2312 DIV_ENABLE_ACLK_G2D,
2313 DIV_ENABLE_ACLK_G2D_SECURE_SMMU_G2D,
2314 DIV_ENABLE_PCLK_G2D,
2315 DIV_ENABLE_PCLK_G2D_SECURE_SMMU_G2D,
2316 DIV_ENABLE_IP_G2D0,
2317 DIV_ENABLE_IP_G2D1,
2318 DIV_ENABLE_IP_G2D_SECURE_SMMU_G2D,
2319};
2320
2321/* list of all parent clock list */
2322PNAME(mout_aclk_g2d_266_user_p) = { "oscclk", "aclk_g2d_266", };
2323PNAME(mout_aclk_g2d_400_user_p) = { "oscclk", "aclk_g2d_400", };
2324
2325static struct samsung_mux_clock g2d_mux_clks[] __initdata = {
2326 /* MUX_SEL_G2D0 */
2327 MUX(CLK_MUX_ACLK_G2D_266_USER, "mout_aclk_g2d_266_user",
2328 mout_aclk_g2d_266_user_p, MUX_SEL_G2D0, 4, 1),
2329 MUX(CLK_MUX_ACLK_G2D_400_USER, "mout_aclk_g2d_400_user",
2330 mout_aclk_g2d_400_user_p, MUX_SEL_G2D0, 0, 1),
2331};
2332
2333static struct samsung_div_clock g2d_div_clks[] __initdata = {
2334 /* DIV_G2D */
2335 DIV(CLK_DIV_PCLK_G2D, "div_pclk_g2d", "mout_aclk_g2d_266_user",
2336 DIV_G2D, 0, 2),
2337};
2338
2339static struct samsung_gate_clock g2d_gate_clks[] __initdata = {
2340 /* DIV_ENABLE_ACLK_G2D */
2341 GATE(CLK_ACLK_SMMU_MDMA1, "aclk_smmu_mdma1", "mout_aclk_g2d_266_user",
2342 DIV_ENABLE_ACLK_G2D, 12, 0, 0),
2343 GATE(CLK_ACLK_BTS_MDMA1, "aclk_bts_mdam1", "mout_aclk_g2d_266_user",
2344 DIV_ENABLE_ACLK_G2D, 11, 0, 0),
2345 GATE(CLK_ACLK_BTS_G2D, "aclk_bts_g2d", "mout_aclk_g2d_400_user",
2346 DIV_ENABLE_ACLK_G2D, 10, 0, 0),
2347 GATE(CLK_ACLK_ALB_G2D, "aclk_alb_g2d", "mout_aclk_g2d_400_user",
2348 DIV_ENABLE_ACLK_G2D, 9, 0, 0),
2349 GATE(CLK_ACLK_AXIUS_G2DX, "aclk_axius_g2dx", "mout_aclk_g2d_400_user",
2350 DIV_ENABLE_ACLK_G2D, 8, 0, 0),
2351 GATE(CLK_ACLK_ASYNCAXI_SYSX, "aclk_asyncaxi_sysx",
2352 "mout_aclk_g2d_400_user", DIV_ENABLE_ACLK_G2D,
2353 7, 0, 0),
2354 GATE(CLK_ACLK_AHB2APB_G2D1P, "aclk_ahb2apb_g2d1p", "div_pclk_g2d",
2355 DIV_ENABLE_ACLK_G2D, 6, CLK_IGNORE_UNUSED, 0),
2356 GATE(CLK_ACLK_AHB2APB_G2D0P, "aclk_ahb2apb_g2d0p", "div_pclk_g2d",
2357 DIV_ENABLE_ACLK_G2D, 5, CLK_IGNORE_UNUSED, 0),
2358 GATE(CLK_ACLK_XIU_G2DX, "aclk_xiu_g2dx", "mout_aclk_g2d_400_user",
2359 DIV_ENABLE_ACLK_G2D, 4, CLK_IGNORE_UNUSED, 0),
2360 GATE(CLK_ACLK_G2DNP_133, "aclk_g2dnp_133", "div_pclk_g2d",
2361 DIV_ENABLE_ACLK_G2D, 3, CLK_IGNORE_UNUSED, 0),
2362 GATE(CLK_ACLK_G2DND_400, "aclk_g2dnd_400", "mout_aclk_g2d_400_user",
2363 DIV_ENABLE_ACLK_G2D, 2, CLK_IGNORE_UNUSED, 0),
2364 GATE(CLK_ACLK_MDMA1, "aclk_mdma1", "mout_aclk_g2d_266_user",
2365 DIV_ENABLE_ACLK_G2D, 1, 0, 0),
2366 GATE(CLK_ACLK_G2D, "aclk_g2d", "mout_aclk_g2d_400_user",
2367 DIV_ENABLE_ACLK_G2D, 0, 0, 0),
2368
2369 /* DIV_ENABLE_ACLK_G2D_SECURE_SMMU_G2D */
2370 GATE(CLK_ACLK_SMMU_G2D, "aclk_smmu_g2d", "mout_aclk_g2d_400_user",
2371 DIV_ENABLE_ACLK_G2D_SECURE_SMMU_G2D, 0, 0, 0),
2372
2373 /* DIV_ENABLE_PCLK_G2D */
2374 GATE(CLK_PCLK_SMMU_MDMA1, "pclk_smmu_mdma1", "div_pclk_g2d",
2375 DIV_ENABLE_PCLK_G2D, 7, 0, 0),
2376 GATE(CLK_PCLK_BTS_MDMA1, "pclk_bts_mdam1", "div_pclk_g2d",
2377 DIV_ENABLE_PCLK_G2D, 6, 0, 0),
2378 GATE(CLK_PCLK_BTS_G2D, "pclk_bts_g2d", "div_pclk_g2d",
2379 DIV_ENABLE_PCLK_G2D, 5, 0, 0),
2380 GATE(CLK_PCLK_ALB_G2D, "pclk_alb_g2d", "div_pclk_g2d",
2381 DIV_ENABLE_PCLK_G2D, 4, 0, 0),
2382 GATE(CLK_PCLK_ASYNCAXI_SYSX, "pclk_asyncaxi_sysx", "div_pclk_g2d",
2383 DIV_ENABLE_PCLK_G2D, 3, 0, 0),
2384 GATE(CLK_PCLK_PMU_G2D, "pclk_pmu_g2d", "div_pclk_g2d",
2385 DIV_ENABLE_PCLK_G2D, 2, CLK_IGNORE_UNUSED, 0),
2386 GATE(CLK_PCLK_SYSREG_G2D, "pclk_sysreg_g2d", "div_pclk_g2d",
2387 DIV_ENABLE_PCLK_G2D, 1, CLK_IGNORE_UNUSED, 0),
2388 GATE(CLK_PCLK_G2D, "pclk_g2d", "div_pclk_g2d", DIV_ENABLE_PCLK_G2D,
2389 0, 0, 0),
2390
2391 /* DIV_ENABLE_PCLK_G2D_SECURE_SMMU_G2D */
2392 GATE(CLK_PCLK_SMMU_G2D, "pclk_smmu_g2d", "div_pclk_g2d",
2393 DIV_ENABLE_PCLK_G2D_SECURE_SMMU_G2D, 0, 0, 0),
2394};
2395
2396static struct samsung_cmu_info g2d_cmu_info __initdata = {
2397 .mux_clks = g2d_mux_clks,
2398 .nr_mux_clks = ARRAY_SIZE(g2d_mux_clks),
2399 .div_clks = g2d_div_clks,
2400 .nr_div_clks = ARRAY_SIZE(g2d_div_clks),
2401 .gate_clks = g2d_gate_clks,
2402 .nr_gate_clks = ARRAY_SIZE(g2d_gate_clks),
2403 .nr_clk_ids = G2D_NR_CLK,
2404 .clk_regs = g2d_clk_regs,
2405 .nr_clk_regs = ARRAY_SIZE(g2d_clk_regs),
2406};
2407
2408static void __init exynos5433_cmu_g2d_init(struct device_node *np)
2409{
2410 samsung_cmu_register_one(np, &g2d_cmu_info);
2411}
2412
2413CLK_OF_DECLARE(exynos5433_cmu_g2d, "samsung,exynos5433-cmu-g2d",
2414 exynos5433_cmu_g2d_init);
Chanwoo Choi2a1808a2015-02-02 23:24:02 +09002415
2416/*
2417 * Register offset definitions for CMU_DISP
2418 */
2419#define DISP_PLL_LOCK 0x0000
2420#define DISP_PLL_CON0 0x0100
2421#define DISP_PLL_CON1 0x0104
2422#define DISP_PLL_FREQ_DET 0x0108
2423#define MUX_SEL_DISP0 0x0200
2424#define MUX_SEL_DISP1 0x0204
2425#define MUX_SEL_DISP2 0x0208
2426#define MUX_SEL_DISP3 0x020c
2427#define MUX_SEL_DISP4 0x0210
2428#define MUX_ENABLE_DISP0 0x0300
2429#define MUX_ENABLE_DISP1 0x0304
2430#define MUX_ENABLE_DISP2 0x0308
2431#define MUX_ENABLE_DISP3 0x030c
2432#define MUX_ENABLE_DISP4 0x0310
2433#define MUX_STAT_DISP0 0x0400
2434#define MUX_STAT_DISP1 0x0404
2435#define MUX_STAT_DISP2 0x0408
2436#define MUX_STAT_DISP3 0x040c
2437#define MUX_STAT_DISP4 0x0410
2438#define MUX_IGNORE_DISP2 0x0508
2439#define DIV_DISP 0x0600
2440#define DIV_DISP_PLL_FREQ_DET 0x0604
2441#define DIV_STAT_DISP 0x0700
2442#define DIV_STAT_DISP_PLL_FREQ_DET 0x0704
2443#define ENABLE_ACLK_DISP0 0x0800
2444#define ENABLE_ACLK_DISP1 0x0804
2445#define ENABLE_PCLK_DISP 0x0900
2446#define ENABLE_SCLK_DISP 0x0a00
2447#define ENABLE_IP_DISP0 0x0b00
2448#define ENABLE_IP_DISP1 0x0b04
2449#define CLKOUT_CMU_DISP 0x0c00
2450#define CLKOUT_CMU_DISP_DIV_STAT 0x0c04
2451
2452static unsigned long disp_clk_regs[] __initdata = {
2453 DISP_PLL_LOCK,
2454 DISP_PLL_CON0,
2455 DISP_PLL_CON1,
2456 DISP_PLL_FREQ_DET,
2457 MUX_SEL_DISP0,
2458 MUX_SEL_DISP1,
2459 MUX_SEL_DISP2,
2460 MUX_SEL_DISP3,
2461 MUX_SEL_DISP4,
2462 MUX_ENABLE_DISP0,
2463 MUX_ENABLE_DISP1,
2464 MUX_ENABLE_DISP2,
2465 MUX_ENABLE_DISP3,
2466 MUX_ENABLE_DISP4,
2467 MUX_STAT_DISP0,
2468 MUX_STAT_DISP1,
2469 MUX_STAT_DISP2,
2470 MUX_STAT_DISP3,
2471 MUX_STAT_DISP4,
2472 MUX_IGNORE_DISP2,
2473 DIV_DISP,
2474 DIV_DISP_PLL_FREQ_DET,
2475 DIV_STAT_DISP,
2476 DIV_STAT_DISP_PLL_FREQ_DET,
2477 ENABLE_ACLK_DISP0,
2478 ENABLE_ACLK_DISP1,
2479 ENABLE_PCLK_DISP,
2480 ENABLE_SCLK_DISP,
2481 ENABLE_IP_DISP0,
2482 ENABLE_IP_DISP1,
2483 CLKOUT_CMU_DISP,
2484 CLKOUT_CMU_DISP_DIV_STAT,
2485};
2486
2487/* list of all parent clock list */
2488PNAME(mout_disp_pll_p) = { "oscclk", "fout_disp_pll", };
2489PNAME(mout_sclk_dsim1_user_p) = { "oscclk", "sclk_dsim1_disp", };
2490PNAME(mout_sclk_dsim0_user_p) = { "oscclk", "sclk_dsim0_disp", };
2491PNAME(mout_sclk_dsd_user_p) = { "oscclk", "sclk_dsd_disp", };
2492PNAME(mout_sclk_decon_tv_eclk_user_p) = { "oscclk",
2493 "sclk_decon_tv_eclk_disp", };
2494PNAME(mout_sclk_decon_vclk_user_p) = { "oscclk",
2495 "sclk_decon_vclk_disp", };
2496PNAME(mout_sclk_decon_eclk_user_p) = { "oscclk",
2497 "sclk_decon_eclk_disp", };
2498PNAME(mout_sclk_decon_tv_vlkc_user_p) = { "oscclk",
2499 "sclk_decon_tv_vclk_disp", };
2500PNAME(mout_aclk_disp_333_user_p) = { "oscclk", "aclk_disp_333", };
2501
2502PNAME(mout_phyclk_mipidphy1_bitclkdiv8_user_p) = { "oscclk",
2503 "phyclk_mipidphy1_bitclkdiv8_phy", };
2504PNAME(mout_phyclk_mipidphy1_rxclkesc0_user_p) = { "oscclk",
2505 "phyclk_mipidphy1_rxclkesc0_phy", };
2506PNAME(mout_phyclk_mipidphy0_bitclkdiv8_user_p) = { "oscclk",
2507 "phyclk_mipidphy0_bitclkdiv8_phy", };
2508PNAME(mout_phyclk_mipidphy0_rxclkesc0_user_p) = { "oscclk",
2509 "phyclk_mipidphy0_rxclkesc0_phy", };
2510PNAME(mout_phyclk_hdmiphy_tmds_clko_user_p) = { "oscclk",
2511 "phyclk_hdmiphy_tmds_clko_phy", };
2512PNAME(mout_phyclk_hdmiphy_pixel_clko_user_p) = { "oscclk",
2513 "phyclk_hdmiphy_pixel_clko_phy", };
2514
2515PNAME(mout_sclk_dsim0_p) = { "mout_disp_pll",
2516 "mout_sclk_dsim0_user", };
2517PNAME(mout_sclk_decon_tv_eclk_p) = { "mout_disp_pll",
2518 "mout_sclk_decon_tv_eclk_user", };
2519PNAME(mout_sclk_decon_vclk_p) = { "mout_disp_pll",
2520 "mout_sclk_decon_vclk_user", };
2521PNAME(mout_sclk_decon_eclk_p) = { "mout_disp_pll",
2522 "mout_sclk_decon_eclk_user", };
2523
2524PNAME(mout_sclk_dsim1_b_disp_p) = { "mout_sclk_dsim1_a_disp",
2525 "mout_sclk_dsim1_user", };
2526PNAME(mout_sclk_decon_tv_vclk_c_disp_p) = {
2527 "mout_phyclk_hdmiphy_pixel_clko_user",
2528 "mout_sclk_decon_tv_vclk_b_disp", };
2529PNAME(mout_sclk_decon_tv_vclk_b_disp_p) = { "mout_sclk_decon_tv_vclk_a_disp",
2530 "mout_sclk_decon_tv_vclk_user", };
2531
2532static struct samsung_pll_clock disp_pll_clks[] __initdata = {
2533 PLL(pll_35xx, CLK_FOUT_DISP_PLL, "fout_disp_pll", "oscclk",
2534 DISP_PLL_LOCK, DISP_PLL_CON0, exynos5443_pll_rates),
2535};
2536
2537static struct samsung_fixed_factor_clock disp_fixed_factor_clks[] __initdata = {
2538 /*
2539 * sclk_rgb_{vclk|tv_vclk} is half clock of sclk_decon_{vclk|tv_vclk}.
2540 * The divider has fixed value (2) between sclk_rgb_{vclk|tv_vclk}
2541 * and sclk_decon_{vclk|tv_vclk}.
2542 */
2543 FFACTOR(CLK_SCLK_RGB_VCLK, "sclk_rgb_vclk", "sclk_decon_vclk",
2544 1, 2, 0),
2545 FFACTOR(CLK_SCLK_RGB_TV_VCLK, "sclk_rgb_tv_vclk", "sclk_decon_tv_vclk",
2546 1, 2, 0),
2547};
2548
2549static struct samsung_fixed_rate_clock disp_fixed_clks[] __initdata = {
2550 /* PHY clocks from MIPI_DPHY1 */
2551 FRATE(0, "phyclk_mipidphy1_bitclkdiv8_phy", NULL, CLK_IS_ROOT,
2552 188000000),
2553 FRATE(0, "phyclk_mipidphy1_rxclkesc0_phy", NULL, CLK_IS_ROOT,
2554 100000000),
2555 /* PHY clocks from MIPI_DPHY0 */
2556 FRATE(0, "phyclk_mipidphy0_bitclkdiv8_phy", NULL, CLK_IS_ROOT,
2557 188000000),
2558 FRATE(0, "phyclk_mipidphy0_rxclkesc0_phy", NULL, CLK_IS_ROOT,
2559 100000000),
2560 /* PHY clocks from HDMI_PHY */
2561 FRATE(0, "phyclk_hdmiphy_tmds_clko_phy", NULL, CLK_IS_ROOT, 300000000),
2562 FRATE(0, "phyclk_hdmiphy_pixel_clko_phy", NULL, CLK_IS_ROOT, 166000000),
2563};
2564
2565static struct samsung_mux_clock disp_mux_clks[] __initdata = {
2566 /* MUX_SEL_DISP0 */
2567 MUX(CLK_MOUT_DISP_PLL, "mout_disp_pll", mout_disp_pll_p, MUX_SEL_DISP0,
2568 0, 1),
2569
2570 /* MUX_SEL_DISP1 */
2571 MUX(CLK_MOUT_SCLK_DSIM1_USER, "mout_sclk_dsim1_user",
2572 mout_sclk_dsim1_user_p, MUX_SEL_DISP1, 28, 1),
2573 MUX(CLK_MOUT_SCLK_DSIM0_USER, "mout_sclk_dsim0_user",
2574 mout_sclk_dsim0_user_p, MUX_SEL_DISP1, 24, 1),
2575 MUX(CLK_MOUT_SCLK_DSD_USER, "mout_sclk_dsd_user", mout_sclk_dsd_user_p,
2576 MUX_SEL_DISP1, 20, 1),
2577 MUX(CLK_MOUT_SCLK_DECON_TV_ECLK_USER, "mout_sclk_decon_tv_eclk_user",
2578 mout_sclk_decon_tv_eclk_user_p, MUX_SEL_DISP1, 16, 1),
2579 MUX(CLK_MOUT_SCLK_DECON_VCLK_USER, "mout_sclk_decon_vclk_user",
2580 mout_sclk_decon_vclk_user_p, MUX_SEL_DISP1, 12, 1),
2581 MUX(CLK_MOUT_SCLK_DECON_ECLK_USER, "mout_sclk_decon_eclk_user",
2582 mout_sclk_decon_eclk_user_p, MUX_SEL_DISP1, 8, 1),
2583 MUX(CLK_MOUT_SCLK_DECON_TV_VCLK_USER, "mout_sclk_decon_tv_vclk_user",
2584 mout_sclk_decon_tv_vlkc_user_p, MUX_SEL_DISP1, 4, 1),
2585 MUX(CLK_MOUT_ACLK_DISP_333_USER, "mout_aclk_disp_333_user",
2586 mout_aclk_disp_333_user_p, MUX_SEL_DISP1, 0, 1),
2587
2588 /* MUX_SEL_DISP2 */
2589 MUX(CLK_MOUT_PHYCLK_MIPIDPHY1_BITCLKDIV8_USER,
2590 "mout_phyclk_mipidphy1_bitclkdiv8_user",
2591 mout_phyclk_mipidphy1_bitclkdiv8_user_p, MUX_SEL_DISP2,
2592 20, 1),
2593 MUX(CLK_MOUT_PHYCLK_MIPIDPHY1_RXCLKESC0_USER,
2594 "mout_phyclk_mipidphy1_rxclkesc0_user",
2595 mout_phyclk_mipidphy1_rxclkesc0_user_p, MUX_SEL_DISP2,
2596 16, 1),
2597 MUX(CLK_MOUT_PHYCLK_MIPIDPHY0_BITCLKDIV8_USER,
2598 "mout_phyclk_mipidphy0_bitclkdiv8_user",
2599 mout_phyclk_mipidphy0_bitclkdiv8_user_p, MUX_SEL_DISP2,
2600 12, 1),
2601 MUX(CLK_MOUT_PHYCLK_MIPIDPHY0_RXCLKESC0_USER,
2602 "mout_phyclk_mipidphy0_rxclkesc0_user",
2603 mout_phyclk_mipidphy0_rxclkesc0_user_p, MUX_SEL_DISP2,
2604 8, 1),
2605 MUX(CLK_MOUT_PHYCLK_HDMIPHY_TMDS_CLKO_USER,
2606 "mout_phyclk_hdmiphy_tmds_clko_user",
2607 mout_phyclk_hdmiphy_tmds_clko_user_p, MUX_SEL_DISP2,
2608 4, 1),
2609 MUX(CLK_MOUT_PHYCLK_HDMIPHY_PIXEL_CLKO_USER,
2610 "mout_phyclk_hdmiphy_pixel_clko_user",
2611 mout_phyclk_hdmiphy_pixel_clko_user_p, MUX_SEL_DISP2,
2612 0, 1),
2613
2614 /* MUX_SEL_DISP3 */
2615 MUX(CLK_MOUT_SCLK_DSIM0, "mout_sclk_dsim0", mout_sclk_dsim0_p,
2616 MUX_SEL_DISP3, 12, 1),
2617 MUX(CLK_MOUT_SCLK_DECON_TV_ECLK, "mout_sclk_decon_tv_eclk",
2618 mout_sclk_decon_tv_eclk_p, MUX_SEL_DISP3, 8, 1),
2619 MUX(CLK_MOUT_SCLK_DECON_VCLK, "mout_sclk_decon_vclk",
2620 mout_sclk_decon_vclk_p, MUX_SEL_DISP3, 4, 1),
2621 MUX(CLK_MOUT_SCLK_DECON_ECLK, "mout_sclk_decon_eclk",
2622 mout_sclk_decon_eclk_p, MUX_SEL_DISP3, 0, 1),
2623
2624 /* MUX_SEL_DISP4 */
2625 MUX(CLK_MOUT_SCLK_DSIM1_B_DISP, "mout_sclk_dsim1_b_disp",
2626 mout_sclk_dsim1_b_disp_p, MUX_SEL_DISP4, 16, 1),
2627 MUX(CLK_MOUT_SCLK_DSIM1_A_DISP, "mout_sclk_dsim1_a_disp",
2628 mout_sclk_dsim0_p, MUX_SEL_DISP4, 12, 1),
2629 MUX(CLK_MOUT_SCLK_DECON_TV_VCLK_C_DISP,
2630 "mout_sclk_decon_tv_vclk_c_disp",
2631 mout_sclk_decon_tv_vclk_c_disp_p, MUX_SEL_DISP4, 8, 1),
2632 MUX(CLK_MOUT_SCLK_DECON_TV_VCLK_B_DISP,
2633 "mout_sclk_decon_tv_vclk_b_disp",
2634 mout_sclk_decon_tv_vclk_b_disp_p, MUX_SEL_DISP4, 4, 1),
2635 MUX(CLK_MOUT_SCLK_DECON_TV_VCLK_A_DISP,
2636 "mout_sclk_decon_tv_vclk_a_disp",
2637 mout_sclk_decon_vclk_p, MUX_SEL_DISP4, 0, 1),
2638};
2639
2640static struct samsung_div_clock disp_div_clks[] __initdata = {
2641 /* DIV_DISP */
2642 DIV(CLK_DIV_SCLK_DSIM1_DISP, "div_sclk_dsim1_disp",
2643 "mout_sclk_dsim1_b_disp", DIV_DISP, 24, 3),
2644 DIV(CLK_DIV_SCLK_DECON_TV_VCLK_DISP, "div_sclk_decon_tv_vclk_disp",
2645 "mout_sclk_decon_tv_vclk_c_disp", DIV_DISP, 20, 3),
2646 DIV(CLK_DIV_SCLK_DSIM0_DISP, "div_sclk_dsim0_disp", "mout_sclk_dsim0",
2647 DIV_DISP, 16, 3),
2648 DIV(CLK_DIV_SCLK_DECON_TV_ECLK_DISP, "div_sclk_decon_tv_eclk_disp",
2649 "mout_sclk_decon_tv_eclk", DIV_DISP, 12, 3),
2650 DIV(CLK_DIV_SCLK_DECON_VCLK_DISP, "div_sclk_decon_vclk_disp",
2651 "mout_sclk_decon_vclk", DIV_DISP, 8, 3),
2652 DIV(CLK_DIV_SCLK_DECON_ECLK_DISP, "div_sclk_decon_eclk_disp",
2653 "mout_sclk_decon_eclk", DIV_DISP, 4, 3),
2654 DIV(CLK_DIV_PCLK_DISP, "div_pclk_disp", "mout_aclk_disp_333_user",
2655 DIV_DISP, 0, 2),
2656};
2657
2658static struct samsung_gate_clock disp_gate_clks[] __initdata = {
2659 /* ENABLE_ACLK_DISP0 */
2660 GATE(CLK_ACLK_DECON_TV, "aclk_decon_tv", "mout_aclk_disp_333_user",
2661 ENABLE_ACLK_DISP0, 2, 0, 0),
2662 GATE(CLK_ACLK_DECON, "aclk_decon", "mout_aclk_disp_333_user",
2663 ENABLE_ACLK_DISP0, 0, 0, 0),
2664
2665 /* ENABLE_ACLK_DISP1 */
2666 GATE(CLK_ACLK_SMMU_TV1X, "aclk_smmu_tv1x", "mout_aclk_disp_333_user",
2667 ENABLE_ACLK_DISP1, 25, 0, 0),
2668 GATE(CLK_ACLK_SMMU_TV0X, "aclk_smmu_tv0x", "mout_aclk_disp_333_user",
2669 ENABLE_ACLK_DISP1, 24, 0, 0),
2670 GATE(CLK_ACLK_SMMU_DECON1X, "aclk_smmu_decon1x",
2671 "mout_aclk_disp_333_user", ENABLE_ACLK_DISP1, 23, 0, 0),
2672 GATE(CLK_ACLK_SMMU_DECON0X, "aclk_smmu_decon0x",
2673 "mout_aclk_disp_333_user", ENABLE_ACLK_DISP1, 22, 0, 0),
2674 GATE(CLK_ACLK_BTS_DECON_TV_M3, "aclk_bts_decon_tv_m3",
2675 "mout_aclk_disp_333_user", ENABLE_ACLK_DISP1, 21, 0, 0),
2676 GATE(CLK_ACLK_BTS_DECON_TV_M2, "aclk_bts_decon_tv_m2",
2677 "mout_aclk_disp_333_user", ENABLE_ACLK_DISP1, 20, 0, 0),
2678 GATE(CLK_ACLK_BTS_DECON_TV_M1, "aclk_bts_decon_tv_m1",
2679 "mout_aclk_disp_333_user", ENABLE_ACLK_DISP1, 19, 0, 0),
2680 GATE(CLK_ACLK_BTS_DECON_TV_M0, "aclk-bts_decon_tv_m0",
2681 "mout_aclk_disp_333_user", ENABLE_ACLK_DISP1, 18, 0, 0),
2682 GATE(CLK_ACLK_BTS_DECON_NM4, "aclk_bts_decon_nm4",
2683 "mout_aclk_disp_333_user", ENABLE_ACLK_DISP1, 17, 0, 0),
2684 GATE(CLK_ACLK_BTS_DECON_NM3, "aclk_bts_decon_nm3",
2685 "mout_aclk_disp_333_user", ENABLE_ACLK_DISP1, 16, 0, 0),
2686 GATE(CLK_ACLK_BTS_DECON_NM2, "aclk_bts_decon_nm2",
2687 "mout_aclk_disp_333_user", ENABLE_ACLK_DISP1, 15, 0, 0),
2688 GATE(CLK_ACLK_BTS_DECON_NM1, "aclk_bts_decon_nm1",
2689 "mout_aclk_disp_333_user", ENABLE_ACLK_DISP1, 14, 0, 0),
2690 GATE(CLK_ACLK_BTS_DECON_NM0, "aclk_bts_decon_nm0",
2691 "mout_aclk_disp_333_user", ENABLE_ACLK_DISP1, 13, 0, 0),
2692 GATE(CLK_ACLK_AHB2APB_DISPSFR2P, "aclk_ahb2apb_dispsfr2p",
2693 "div_pclk_disp", ENABLE_ACLK_DISP1,
2694 12, CLK_IGNORE_UNUSED, 0),
2695 GATE(CLK_ACLK_AHB2APB_DISPSFR1P, "aclk_ahb2apb_dispsfr1p",
2696 "div_pclk_disp", ENABLE_ACLK_DISP1,
2697 11, CLK_IGNORE_UNUSED, 0),
2698 GATE(CLK_ACLK_AHB2APB_DISPSFR0P, "aclk_ahb2apb_dispsfr0p",
2699 "div_pclk_disp", ENABLE_ACLK_DISP1,
2700 10, CLK_IGNORE_UNUSED, 0),
2701 GATE(CLK_ACLK_AHB_DISPH, "aclk_ahb_disph", "div_pclk_disp",
2702 ENABLE_ACLK_DISP1, 8, CLK_IGNORE_UNUSED, 0),
2703 GATE(CLK_ACLK_XIU_TV1X, "aclk_xiu_tv1x", "mout_aclk_disp_333_user",
2704 ENABLE_ACLK_DISP1, 7, 0, 0),
2705 GATE(CLK_ACLK_XIU_TV0X, "aclk_xiu_tv0x", "mout_aclk_disp_333_user",
2706 ENABLE_ACLK_DISP1, 6, 0, 0),
2707 GATE(CLK_ACLK_XIU_DECON1X, "aclk_xiu_decon1x",
2708 "mout_aclk_disp_333_user", ENABLE_ACLK_DISP1, 5, 0, 0),
2709 GATE(CLK_ACLK_XIU_DECON0X, "aclk_xiu_decon0x",
2710 "mout_aclk_disp_333_user", ENABLE_ACLK_DISP1, 4, 0, 0),
2711 GATE(CLK_ACLK_XIU_DISP1X, "aclk_xiu_disp1x", "mout_aclk_disp_333_user",
2712 ENABLE_ACLK_DISP1, 3, CLK_IGNORE_UNUSED, 0),
2713 GATE(CLK_ACLK_XIU_DISPNP_100, "aclk_xiu_dispnp_100", "div_pclk_disp",
2714 ENABLE_ACLK_DISP1, 2, CLK_IGNORE_UNUSED, 0),
2715 GATE(CLK_ACLK_DISP1ND_333, "aclk_disp1nd_333",
2716 "mout_aclk_disp_333_user", ENABLE_ACLK_DISP1, 1,
2717 CLK_IGNORE_UNUSED, 0),
2718 GATE(CLK_ACLK_DISP0ND_333, "aclk_disp0nd_333",
2719 "mout_aclk_disp_333_user", ENABLE_ACLK_DISP1,
2720 0, CLK_IGNORE_UNUSED, 0),
2721
2722 /* ENABLE_PCLK_DISP */
2723 GATE(CLK_PCLK_SMMU_TV1X, "pclk_smmu_tv1x", "div_pclk_disp",
2724 ENABLE_PCLK_DISP, 23, 0, 0),
2725 GATE(CLK_PCLK_SMMU_TV0X, "pclk_smmu_tv0x", "div_pclk_disp",
2726 ENABLE_PCLK_DISP, 22, 0, 0),
2727 GATE(CLK_PCLK_SMMU_DECON1X, "pclk_smmu_decon1x", "div_pclk_disp",
2728 ENABLE_PCLK_DISP, 21, 0, 0),
2729 GATE(CLK_PCLK_SMMU_DECON0X, "pclk_smmu_decon0x", "div_pclk_disp",
2730 ENABLE_PCLK_DISP, 20, 0, 0),
2731 GATE(CLK_PCLK_BTS_DECON_TV_M3, "pclk_bts_decon_tv_m3", "div_pclk_disp",
2732 ENABLE_PCLK_DISP, 19, 0, 0),
2733 GATE(CLK_PCLK_BTS_DECON_TV_M2, "pclk_bts_decon_tv_m2", "div_pclk_disp",
2734 ENABLE_PCLK_DISP, 18, 0, 0),
2735 GATE(CLK_PCLK_BTS_DECON_TV_M1, "pclk_bts_decon_tv_m1", "div_pclk_disp",
2736 ENABLE_PCLK_DISP, 17, 0, 0),
2737 GATE(CLK_PCLK_BTS_DECON_TV_M0, "pclk_bts_decon_tv_m0", "div_pclk_disp",
2738 ENABLE_PCLK_DISP, 16, 0, 0),
2739 GATE(CLK_PCLK_BTS_DECONM4, "pclk_bts_deconm4", "div_pclk_disp",
2740 ENABLE_PCLK_DISP, 15, 0, 0),
2741 GATE(CLK_PCLK_BTS_DECONM3, "pclk_bts_deconm3", "div_pclk_disp",
2742 ENABLE_PCLK_DISP, 14, 0, 0),
2743 GATE(CLK_PCLK_BTS_DECONM2, "pclk_bts_deconm2", "div_pclk_disp",
2744 ENABLE_PCLK_DISP, 13, 0, 0),
2745 GATE(CLK_PCLK_BTS_DECONM1, "pclk_bts_deconm1", "div_pclk_disp",
2746 ENABLE_PCLK_DISP, 12, 0, 0),
2747 GATE(CLK_PCLK_BTS_DECONM0, "pclk_bts_deconm0", "div_pclk_disp",
2748 ENABLE_PCLK_DISP, 11, 0, 0),
2749 GATE(CLK_PCLK_MIC1, "pclk_mic1", "div_pclk_disp",
2750 ENABLE_PCLK_DISP, 10, 0, 0),
2751 GATE(CLK_PCLK_PMU_DISP, "pclk_pmu_disp", "div_pclk_disp",
2752 ENABLE_PCLK_DISP, 9, CLK_IGNORE_UNUSED, 0),
2753 GATE(CLK_PCLK_SYSREG_DISP, "pclk_sysreg_disp", "div_pclk_disp",
2754 ENABLE_PCLK_DISP, 8, CLK_IGNORE_UNUSED, 0),
2755 GATE(CLK_PCLK_HDMIPHY, "pclk_hdmiphy", "div_pclk_disp",
2756 ENABLE_PCLK_DISP, 7, 0, 0),
2757 GATE(CLK_PCLK_HDMI, "pclk_hdmi", "div_pclk_disp",
2758 ENABLE_PCLK_DISP, 6, 0, 0),
2759 GATE(CLK_PCLK_MIC0, "pclk_mic0", "div_pclk_disp",
2760 ENABLE_PCLK_DISP, 5, 0, 0),
2761 GATE(CLK_PCLK_DSIM1, "pclk_dsim1", "div_pclk_disp",
2762 ENABLE_PCLK_DISP, 3, 0, 0),
2763 GATE(CLK_PCLK_DSIM0, "pclk_dsim0", "div_pclk_disp",
2764 ENABLE_PCLK_DISP, 2, 0, 0),
2765 GATE(CLK_PCLK_DECON_TV, "pclk_decon_tv", "div_pclk_disp",
2766 ENABLE_PCLK_DISP, 1, 0, 0),
2767
2768 /* ENABLE_SCLK_DISP */
2769 GATE(CLK_PHYCLK_MIPIDPHY1_BITCLKDIV8, "phyclk_mipidphy1_bitclkdiv8",
2770 "mout_phyclk_mipidphy1_bitclkdiv8_user",
2771 ENABLE_SCLK_DISP, 26, 0, 0),
2772 GATE(CLK_PHYCLK_MIPIDPHY1_RXCLKESC0, "phyclk_mipidphy1_rxclkesc0",
2773 "mout_phyclk_mipidphy1_rxclkesc0_user",
2774 ENABLE_SCLK_DISP, 25, 0, 0),
2775 GATE(CLK_SCLK_RGB_TV_VCLK_TO_DSIM1, "sclk_rgb_tv_vclk_to_dsim1",
2776 "sclk_rgb_tv_vclk", ENABLE_SCLK_DISP, 24, 0, 0),
2777 GATE(CLK_SCLK_RGB_TV_VCLK_TO_MIC1, "sclk_rgb_tv_vclk_to_mic1",
2778 "sclk_rgb_tv_vclk", ENABLE_SCLK_DISP, 23, 0, 0),
2779 GATE(CLK_SCLK_DSIM1, "sclk_dsim1", "div_sclk_dsim1_disp",
2780 ENABLE_SCLK_DISP, 22, 0, 0),
2781 GATE(CLK_SCLK_DECON_TV_VCLK, "sclk_decon_tv_vclk",
2782 "div_sclk_decon_tv_vclk_disp",
2783 ENABLE_SCLK_DISP, 21, 0, 0),
2784 GATE(CLK_PHYCLK_MIPIDPHY0_BITCLKDIV8, "phyclk_mipidphy0_bitclkdiv8",
2785 "mout_phyclk_mipidphy0_bitclkdiv8_user",
2786 ENABLE_SCLK_DISP, 15, 0, 0),
2787 GATE(CLK_PHYCLK_MIPIDPHY0_RXCLKESC0, "phyclk_mipidphy0_rxclkesc0",
2788 "mout_phyclk_mipidphy0_rxclkesc0_user",
2789 ENABLE_SCLK_DISP, 14, 0, 0),
2790 GATE(CLK_PHYCLK_HDMIPHY_TMDS_CLKO, "phyclk_hdmiphy_tmds_clko",
2791 "mout_phyclk_hdmiphy_tmds_clko_user",
2792 ENABLE_SCLK_DISP, 13, 0, 0),
2793 GATE(CLK_PHYCLK_HDMI_PIXEL, "phyclk_hdmi_pixel",
2794 "sclk_rgb_tv_vclk", ENABLE_SCLK_DISP, 12, 0, 0),
2795 GATE(CLK_SCLK_RGB_VCLK_TO_SMIES, "sclk_rgb_vclk_to_smies",
2796 "sclk_rgb_vclk", ENABLE_SCLK_DISP, 11, 0, 0),
2797 GATE(CLK_SCLK_RGB_VCLK_TO_DSIM0, "sclk_rgb_vclk_to_dsim0",
2798 "sclk_rgb_vclk", ENABLE_SCLK_DISP, 9, 0, 0),
2799 GATE(CLK_SCLK_RGB_VCLK_TO_MIC0, "sclk_rgb_vclk_to_mic0",
2800 "sclk_rgb_vclk", ENABLE_SCLK_DISP, 8, 0, 0),
2801 GATE(CLK_SCLK_DSD, "sclk_dsd", "mout_sclk_dsd_user",
2802 ENABLE_SCLK_DISP, 7, 0, 0),
2803 GATE(CLK_SCLK_HDMI_SPDIF, "sclk_hdmi_spdif", "sclk_hdmi_spdif_disp",
2804 ENABLE_SCLK_DISP, 6, 0, 0),
2805 GATE(CLK_SCLK_DSIM0, "sclk_dsim0", "div_sclk_dsim0_disp",
2806 ENABLE_SCLK_DISP, 5, 0, 0),
2807 GATE(CLK_SCLK_DECON_TV_ECLK, "sclk_decon_tv_eclk",
2808 "div_sclk_decon_tv_eclk_disp",
2809 ENABLE_SCLK_DISP, 4, 0, 0),
2810 GATE(CLK_SCLK_DECON_VCLK, "sclk_decon_vclk",
2811 "div_sclk_decon_vclk_disp", ENABLE_SCLK_DISP, 3, 0, 0),
2812 GATE(CLK_SCLK_DECON_ECLK, "sclk_decon_eclk",
2813 "div_sclk_decon_eclk_disp", ENABLE_SCLK_DISP, 2, 0, 0),
2814};
2815
2816static struct samsung_cmu_info disp_cmu_info __initdata = {
2817 .pll_clks = disp_pll_clks,
2818 .nr_pll_clks = ARRAY_SIZE(disp_pll_clks),
2819 .mux_clks = disp_mux_clks,
2820 .nr_mux_clks = ARRAY_SIZE(disp_mux_clks),
2821 .div_clks = disp_div_clks,
2822 .nr_div_clks = ARRAY_SIZE(disp_div_clks),
2823 .gate_clks = disp_gate_clks,
2824 .nr_gate_clks = ARRAY_SIZE(disp_gate_clks),
2825 .fixed_clks = disp_fixed_clks,
2826 .nr_fixed_clks = ARRAY_SIZE(disp_fixed_clks),
2827 .fixed_factor_clks = disp_fixed_factor_clks,
2828 .nr_fixed_factor_clks = ARRAY_SIZE(disp_fixed_factor_clks),
2829 .nr_clk_ids = DISP_NR_CLK,
2830 .clk_regs = disp_clk_regs,
2831 .nr_clk_regs = ARRAY_SIZE(disp_clk_regs),
2832};
2833
2834static void __init exynos5433_cmu_disp_init(struct device_node *np)
2835{
2836 samsung_cmu_register_one(np, &disp_cmu_info);
2837}
2838
2839CLK_OF_DECLARE(exynos5433_cmu_disp, "samsung,exynos5433-cmu-disp",
2840 exynos5433_cmu_disp_init);
Chanwoo Choi2e997c02015-02-02 23:24:03 +09002841
2842/*
2843 * Register offset definitions for CMU_AUD
2844 */
2845#define MUX_SEL_AUD0 0x0200
2846#define MUX_SEL_AUD1 0x0204
2847#define MUX_ENABLE_AUD0 0x0300
2848#define MUX_ENABLE_AUD1 0x0304
2849#define MUX_STAT_AUD0 0x0400
2850#define DIV_AUD0 0x0600
2851#define DIV_AUD1 0x0604
2852#define DIV_STAT_AUD0 0x0700
2853#define DIV_STAT_AUD1 0x0704
2854#define ENABLE_ACLK_AUD 0x0800
2855#define ENABLE_PCLK_AUD 0x0900
2856#define ENABLE_SCLK_AUD0 0x0a00
2857#define ENABLE_SCLK_AUD1 0x0a04
2858#define ENABLE_IP_AUD0 0x0b00
2859#define ENABLE_IP_AUD1 0x0b04
2860
2861static unsigned long aud_clk_regs[] __initdata = {
2862 MUX_SEL_AUD0,
2863 MUX_SEL_AUD1,
2864 MUX_ENABLE_AUD0,
2865 MUX_ENABLE_AUD1,
2866 MUX_STAT_AUD0,
2867 DIV_AUD0,
2868 DIV_AUD1,
2869 DIV_STAT_AUD0,
2870 DIV_STAT_AUD1,
2871 ENABLE_ACLK_AUD,
2872 ENABLE_PCLK_AUD,
2873 ENABLE_SCLK_AUD0,
2874 ENABLE_SCLK_AUD1,
2875 ENABLE_IP_AUD0,
2876 ENABLE_IP_AUD1,
2877};
2878
2879/* list of all parent clock list */
2880PNAME(mout_aud_pll_user_aud_p) = { "oscclk", "fout_aud_pll", };
2881PNAME(mout_sclk_aud_pcm_p) = { "mout_aud_pll_user", "ioclk_audiocdclk0",};
2882
2883static struct samsung_fixed_rate_clock aud_fixed_clks[] __initdata = {
2884 FRATE(0, "ioclk_jtag_tclk", NULL, CLK_IS_ROOT, 33000000),
2885 FRATE(0, "ioclk_slimbus_clk", NULL, CLK_IS_ROOT, 25000000),
2886 FRATE(0, "ioclk_i2s_bclk", NULL, CLK_IS_ROOT, 50000000),
2887};
2888
2889static struct samsung_mux_clock aud_mux_clks[] __initdata = {
2890 /* MUX_SEL_AUD0 */
2891 MUX(CLK_MOUT_AUD_PLL_USER, "mout_aud_pll_user",
2892 mout_aud_pll_user_aud_p, MUX_SEL_AUD0, 0, 1),
2893
2894 /* MUX_SEL_AUD1 */
2895 MUX(CLK_MOUT_SCLK_AUD_PCM, "mout_sclk_aud_pcm", mout_sclk_aud_pcm_p,
2896 MUX_SEL_AUD1, 8, 1),
2897 MUX(CLK_MOUT_SCLK_AUD_I2S, "mout_sclk_aud_i2s", mout_sclk_aud_pcm_p,
2898 MUX_SEL_AUD1, 0, 1),
2899};
2900
2901static struct samsung_div_clock aud_div_clks[] __initdata = {
2902 /* DIV_AUD0 */
2903 DIV(CLK_DIV_ATCLK_AUD, "div_atclk_aud", "div_aud_ca5", DIV_AUD0,
2904 12, 4),
2905 DIV(CLK_DIV_PCLK_DBG_AUD, "div_pclk_dbg_aud", "div_aud_ca5", DIV_AUD0,
2906 8, 4),
2907 DIV(CLK_DIV_ACLK_AUD, "div_aclk_aud", "div_aud_ca5", DIV_AUD0,
2908 4, 4),
2909 DIV(CLK_DIV_AUD_CA5, "div_aud_ca5", "mout_aud_pll_user", DIV_AUD0,
2910 0, 4),
2911
2912 /* DIV_AUD1 */
2913 DIV(CLK_DIV_SCLK_AUD_SLIMBUS, "div_sclk_aud_slimbus",
2914 "mout_aud_pll_user", DIV_AUD1, 16, 5),
2915 DIV(CLK_DIV_SCLK_AUD_UART, "div_sclk_aud_uart", "mout_aud_pll_user",
2916 DIV_AUD1, 12, 4),
2917 DIV(CLK_DIV_SCLK_AUD_PCM, "div_sclk_aud_pcm", "mout_sclk_aud_pcm",
2918 DIV_AUD1, 4, 8),
2919 DIV(CLK_DIV_SCLK_AUD_I2S, "div_sclk_aud_i2s", "mout_sclk_aud_i2s",
2920 DIV_AUD1, 0, 4),
2921};
2922
2923static struct samsung_gate_clock aud_gate_clks[] __initdata = {
2924 /* ENABLE_ACLK_AUD */
2925 GATE(CLK_ACLK_INTR_CTRL, "aclk_intr_ctrl", "div_aclk_aud",
2926 ENABLE_ACLK_AUD, 12, 0, 0),
2927 GATE(CLK_ACLK_SMMU_LPASSX, "aclk_smmu_lpassx", "div_aclk_aud",
2928 ENABLE_ACLK_AUD, 7, 0, 0),
2929 GATE(CLK_ACLK_XIU_LPASSX, "aclk_xiu_lpassx", "div_aclk_aud",
2930 ENABLE_ACLK_AUD, 0, 4, 0),
2931 GATE(CLK_ACLK_AUDNP_133, "aclk_audnp_133", "div_aclk_aud",
2932 ENABLE_ACLK_AUD, 0, 3, 0),
2933 GATE(CLK_ACLK_AUDND_133, "aclk_audnd_133", "div_aclk_aud",
2934 ENABLE_ACLK_AUD, 0, 2, 0),
2935 GATE(CLK_ACLK_SRAMC, "aclk_sramc", "div_aclk_aud", ENABLE_ACLK_AUD,
2936 0, 1, 0),
2937 GATE(CLK_ACLK_DMAC, "aclk_dmac", "div_aclk_aud", ENABLE_ACLK_AUD,
2938 0, CLK_IGNORE_UNUSED, 0),
2939
2940 /* ENABLE_PCLK_AUD */
2941 GATE(CLK_PCLK_WDT1, "pclk_wdt1", "div_aclk_aud", ENABLE_PCLK_AUD,
2942 13, 0, 0),
2943 GATE(CLK_PCLK_WDT0, "pclk_wdt0", "div_aclk_aud", ENABLE_PCLK_AUD,
2944 12, 0, 0),
2945 GATE(CLK_PCLK_SFR1, "pclk_sfr1", "div_aclk_aud", ENABLE_PCLK_AUD,
2946 11, 0, 0),
2947 GATE(CLK_PCLK_SMMU_LPASSX, "pclk_smmu_lpassx", "div_aclk_aud",
2948 ENABLE_PCLK_AUD, 10, 0, 0),
2949 GATE(CLK_PCLK_GPIO_AUD, "pclk_gpio_aud", "div_aclk_aud",
2950 ENABLE_PCLK_AUD, 9, CLK_IGNORE_UNUSED, 0),
2951 GATE(CLK_PCLK_PMU_AUD, "pclk_pmu_aud", "div_aclk_aud",
2952 ENABLE_PCLK_AUD, 8, CLK_IGNORE_UNUSED, 0),
2953 GATE(CLK_PCLK_SYSREG_AUD, "pclk_sysreg_aud", "div_aclk_aud",
2954 ENABLE_PCLK_AUD, 7, CLK_IGNORE_UNUSED, 0),
2955 GATE(CLK_PCLK_AUD_SLIMBUS, "pclk_aud_slimbus", "div_aclk_aud",
2956 ENABLE_PCLK_AUD, 6, 0, 0),
2957 GATE(CLK_PCLK_AUD_UART, "pclk_aud_uart", "div_aclk_aud",
2958 ENABLE_PCLK_AUD, 5, 0, 0),
2959 GATE(CLK_PCLK_AUD_PCM, "pclk_aud_pcm", "div_aclk_aud",
2960 ENABLE_PCLK_AUD, 4, 0, 0),
2961 GATE(CLK_PCLK_AUD_I2S, "pclk_aud_i2s", "div_aclk_aud",
2962 ENABLE_PCLK_AUD, 3, 0, 0),
2963 GATE(CLK_PCLK_TIMER, "pclk_timer", "div_aclk_aud", ENABLE_PCLK_AUD,
2964 2, 0, 0),
2965 GATE(CLK_PCLK_SFR0_CTRL, "pclk_sfr0_ctrl", "div_aclk_aud",
2966 ENABLE_PCLK_AUD, 0, 0, 0),
2967
2968 /* ENABLE_SCLK_AUD0 */
2969 GATE(CLK_ATCLK_AUD, "atclk_aud", "div_atclk_aud", ENABLE_SCLK_AUD0,
2970 2, 0, 0),
2971 GATE(CLK_PCLK_DBG_AUD, "pclk_dbg_aud", "div_pclk_dbg_aud",
2972 ENABLE_SCLK_AUD0, 1, 0, 0),
2973 GATE(CLK_SCLK_AUD_CA5, "sclk_aud_ca5", "div_aud_ca5", ENABLE_SCLK_AUD0,
2974 0, 0, 0),
2975
2976 /* ENABLE_SCLK_AUD1 */
2977 GATE(CLK_SCLK_JTAG_TCK, "sclk_jtag_tck", "ioclk_jtag_tclk",
2978 ENABLE_SCLK_AUD1, 6, 0, 0),
2979 GATE(CLK_SCLK_SLIMBUS_CLKIN, "sclk_slimbus_clkin", "ioclk_slimbus_clk",
2980 ENABLE_SCLK_AUD1, 5, 0, 0),
2981 GATE(CLK_SCLK_AUD_SLIMBUS, "sclk_aud_slimbus", "div_sclk_aud_slimbus",
2982 ENABLE_SCLK_AUD1, 4, 0, 0),
2983 GATE(CLK_SCLK_AUD_UART, "sclk_aud_uart", "div_sclk_aud_uart",
2984 ENABLE_SCLK_AUD1, 3, 0, 0),
2985 GATE(CLK_SCLK_AUD_PCM, "sclk_aud_pcm", "div_sclk_aud_pcm",
2986 ENABLE_SCLK_AUD1, 2, 0, 0),
2987 GATE(CLK_SCLK_I2S_BCLK, "sclk_i2s_bclk", "ioclk_i2s_bclk",
2988 ENABLE_SCLK_AUD1, 1, CLK_IGNORE_UNUSED, 0),
2989 GATE(CLK_SCLK_AUD_I2S, "sclk_aud_i2s", "div_sclk_aud_i2s",
2990 ENABLE_SCLK_AUD1, 0, CLK_IGNORE_UNUSED, 0),
2991};
2992
2993static struct samsung_cmu_info aud_cmu_info __initdata = {
2994 .mux_clks = aud_mux_clks,
2995 .nr_mux_clks = ARRAY_SIZE(aud_mux_clks),
2996 .div_clks = aud_div_clks,
2997 .nr_div_clks = ARRAY_SIZE(aud_div_clks),
2998 .gate_clks = aud_gate_clks,
2999 .nr_gate_clks = ARRAY_SIZE(aud_gate_clks),
3000 .fixed_clks = aud_fixed_clks,
3001 .nr_fixed_clks = ARRAY_SIZE(aud_fixed_clks),
3002 .nr_clk_ids = AUD_NR_CLK,
3003 .clk_regs = aud_clk_regs,
3004 .nr_clk_regs = ARRAY_SIZE(aud_clk_regs),
3005};
3006
3007static void __init exynos5433_cmu_aud_init(struct device_node *np)
3008{
3009 samsung_cmu_register_one(np, &aud_cmu_info);
3010}
3011CLK_OF_DECLARE(exynos5433_cmu_aud, "samsung,exynos5433-cmu-aud",
3012 exynos5433_cmu_aud_init);
Chanwoo Choi5785d6e2015-02-02 23:24:04 +09003013
3014
3015/*
3016 * Register offset definitions for CMU_BUS{0|1|2}
3017 */
3018#define DIV_BUS 0x0600
3019#define DIV_STAT_BUS 0x0700
3020#define ENABLE_ACLK_BUS 0x0800
3021#define ENABLE_PCLK_BUS 0x0900
3022#define ENABLE_IP_BUS0 0x0b00
3023#define ENABLE_IP_BUS1 0x0b04
3024
3025#define MUX_SEL_BUS2 0x0200 /* Only for CMU_BUS2 */
3026#define MUX_ENABLE_BUS2 0x0300 /* Only for CMU_BUS2 */
3027#define MUX_STAT_BUS2 0x0400 /* Only for CMU_BUS2 */
3028
3029/* list of all parent clock list */
3030PNAME(mout_aclk_bus2_400_p) = { "oscclk", "aclk_bus2_400", };
3031
3032#define CMU_BUS_COMMON_CLK_REGS \
3033 DIV_BUS, \
3034 DIV_STAT_BUS, \
3035 ENABLE_ACLK_BUS, \
3036 ENABLE_PCLK_BUS, \
3037 ENABLE_IP_BUS0, \
3038 ENABLE_IP_BUS1
3039
3040static unsigned long bus01_clk_regs[] __initdata = {
3041 CMU_BUS_COMMON_CLK_REGS,
3042};
3043
3044static unsigned long bus2_clk_regs[] __initdata = {
3045 MUX_SEL_BUS2,
3046 MUX_ENABLE_BUS2,
3047 MUX_STAT_BUS2,
3048 CMU_BUS_COMMON_CLK_REGS,
3049};
3050
3051static struct samsung_div_clock bus0_div_clks[] __initdata = {
3052 /* DIV_BUS0 */
3053 DIV(CLK_DIV_PCLK_BUS_133, "div_pclk_bus0_133", "aclk_bus0_400",
3054 DIV_BUS, 0, 3),
3055};
3056
3057/* CMU_BUS0 clocks */
3058static struct samsung_gate_clock bus0_gate_clks[] __initdata = {
3059 /* ENABLE_ACLK_BUS0 */
3060 GATE(CLK_ACLK_AHB2APB_BUSP, "aclk_ahb2apb_bus0p", "div_pclk_bus0_133",
3061 ENABLE_ACLK_BUS, 4, CLK_IGNORE_UNUSED, 0),
3062 GATE(CLK_ACLK_BUSNP_133, "aclk_bus0np_133", "div_pclk_bus0_133",
3063 ENABLE_ACLK_BUS, 2, CLK_IGNORE_UNUSED, 0),
3064 GATE(CLK_ACLK_BUSND_400, "aclk_bus0nd_400", "aclk_bus0_400",
3065 ENABLE_ACLK_BUS, 0, CLK_IGNORE_UNUSED, 0),
3066
3067 /* ENABLE_PCLK_BUS0 */
3068 GATE(CLK_PCLK_BUSSRVND_133, "pclk_bus0srvnd_133", "div_pclk_bus0_133",
3069 ENABLE_PCLK_BUS, 2, 0, 0),
3070 GATE(CLK_PCLK_PMU_BUS, "pclk_pmu_bus0", "div_pclk_bus0_133",
3071 ENABLE_PCLK_BUS, 1, CLK_IGNORE_UNUSED, 0),
3072 GATE(CLK_PCLK_SYSREG_BUS, "pclk_sysreg_bus0", "div_pclk_bus0_133",
3073 ENABLE_PCLK_BUS, 0, CLK_IGNORE_UNUSED, 0),
3074};
3075
3076/* CMU_BUS1 clocks */
3077static struct samsung_div_clock bus1_div_clks[] __initdata = {
3078 /* DIV_BUS1 */
3079 DIV(CLK_DIV_PCLK_BUS_133, "div_pclk_bus1_133", "aclk_bus1_400",
3080 DIV_BUS, 0, 3),
3081};
3082
3083static struct samsung_gate_clock bus1_gate_clks[] __initdata = {
3084 /* ENABLE_ACLK_BUS1 */
3085 GATE(CLK_ACLK_AHB2APB_BUSP, "aclk_ahb2apb_bus1p", "div_pclk_bus1_133",
3086 ENABLE_ACLK_BUS, 4, CLK_IGNORE_UNUSED, 0),
3087 GATE(CLK_ACLK_BUSNP_133, "aclk_bus1np_133", "div_pclk_bus1_133",
3088 ENABLE_ACLK_BUS, 2, CLK_IGNORE_UNUSED, 0),
3089 GATE(CLK_ACLK_BUSND_400, "aclk_bus1nd_400", "aclk_bus1_400",
3090 ENABLE_ACLK_BUS, 0, CLK_IGNORE_UNUSED, 0),
3091
3092 /* ENABLE_PCLK_BUS1 */
3093 GATE(CLK_PCLK_BUSSRVND_133, "pclk_bus1srvnd_133", "div_pclk_bus1_133",
3094 ENABLE_PCLK_BUS, 2, 0, 0),
3095 GATE(CLK_PCLK_PMU_BUS, "pclk_pmu_bus1", "div_pclk_bus1_133",
3096 ENABLE_PCLK_BUS, 1, CLK_IGNORE_UNUSED, 0),
3097 GATE(CLK_PCLK_SYSREG_BUS, "pclk_sysreg_bus1", "div_pclk_bus1_133",
3098 ENABLE_PCLK_BUS, 0, CLK_IGNORE_UNUSED, 0),
3099};
3100
3101/* CMU_BUS2 clocks */
3102static struct samsung_mux_clock bus2_mux_clks[] __initdata = {
3103 /* MUX_SEL_BUS2 */
3104 MUX(CLK_MOUT_ACLK_BUS2_400_USER, "mout_aclk_bus2_400_user",
3105 mout_aclk_bus2_400_p, MUX_SEL_BUS2, 0, 1),
3106};
3107
3108static struct samsung_div_clock bus2_div_clks[] __initdata = {
3109 /* DIV_BUS2 */
3110 DIV(CLK_DIV_PCLK_BUS_133, "div_pclk_bus2_133",
3111 "mout_aclk_bus2_400_user", DIV_BUS, 0, 3),
3112};
3113
3114static struct samsung_gate_clock bus2_gate_clks[] __initdata = {
3115 /* ENABLE_ACLK_BUS2 */
3116 GATE(CLK_ACLK_AHB2APB_BUSP, "aclk_ahb2apb_bus2p", "div_pclk_bus2_133",
3117 ENABLE_ACLK_BUS, 3, CLK_IGNORE_UNUSED, 0),
3118 GATE(CLK_ACLK_BUSNP_133, "aclk_bus2np_133", "div_pclk_bus2_133",
3119 ENABLE_ACLK_BUS, 2, CLK_IGNORE_UNUSED, 0),
3120 GATE(CLK_ACLK_BUS2BEND_400, "aclk_bus2bend_400",
3121 "mout_aclk_bus2_400_user", ENABLE_ACLK_BUS,
3122 1, CLK_IGNORE_UNUSED, 0),
3123 GATE(CLK_ACLK_BUS2RTND_400, "aclk_bus2rtnd_400",
3124 "mout_aclk_bus2_400_user", ENABLE_ACLK_BUS,
3125 0, CLK_IGNORE_UNUSED, 0),
3126
3127 /* ENABLE_PCLK_BUS2 */
3128 GATE(CLK_PCLK_BUSSRVND_133, "pclk_bus2srvnd_133", "div_pclk_bus2_133",
3129 ENABLE_PCLK_BUS, 2, 0, 0),
3130 GATE(CLK_PCLK_PMU_BUS, "pclk_pmu_bus2", "div_pclk_bus2_133",
3131 ENABLE_PCLK_BUS, 1, CLK_IGNORE_UNUSED, 0),
3132 GATE(CLK_PCLK_SYSREG_BUS, "pclk_sysreg_bus2", "div_pclk_bus2_133",
3133 ENABLE_PCLK_BUS, 0, CLK_IGNORE_UNUSED, 0),
3134};
3135
3136#define CMU_BUS_INFO_CLKS(id) \
3137 .div_clks = bus##id##_div_clks, \
3138 .nr_div_clks = ARRAY_SIZE(bus##id##_div_clks), \
3139 .gate_clks = bus##id##_gate_clks, \
3140 .nr_gate_clks = ARRAY_SIZE(bus##id##_gate_clks), \
3141 .nr_clk_ids = BUSx_NR_CLK
3142
3143static struct samsung_cmu_info bus0_cmu_info __initdata = {
3144 CMU_BUS_INFO_CLKS(0),
3145 .clk_regs = bus01_clk_regs,
3146 .nr_clk_regs = ARRAY_SIZE(bus01_clk_regs),
3147};
3148
3149static struct samsung_cmu_info bus1_cmu_info __initdata = {
3150 CMU_BUS_INFO_CLKS(1),
3151 .clk_regs = bus01_clk_regs,
3152 .nr_clk_regs = ARRAY_SIZE(bus01_clk_regs),
3153};
3154
3155static struct samsung_cmu_info bus2_cmu_info __initdata = {
3156 CMU_BUS_INFO_CLKS(2),
3157 .mux_clks = bus2_mux_clks,
3158 .nr_mux_clks = ARRAY_SIZE(bus2_mux_clks),
3159 .clk_regs = bus2_clk_regs,
3160 .nr_clk_regs = ARRAY_SIZE(bus2_clk_regs),
3161};
3162
3163#define exynos5433_cmu_bus_init(id) \
3164static void __init exynos5433_cmu_bus##id##_init(struct device_node *np)\
3165{ \
3166 samsung_cmu_register_one(np, &bus##id##_cmu_info); \
3167} \
3168CLK_OF_DECLARE(exynos5433_cmu_bus##id, \
3169 "samsung,exynos5433-cmu-bus"#id, \
3170 exynos5433_cmu_bus##id##_init)
3171
3172exynos5433_cmu_bus_init(0);
3173exynos5433_cmu_bus_init(1);
3174exynos5433_cmu_bus_init(2);
Chanwoo Choi453e5192015-02-02 23:24:06 +09003175
3176/*
3177 * Register offset definitions for CMU_G3D
3178 */
3179#define G3D_PLL_LOCK 0x0000
3180#define G3D_PLL_CON0 0x0100
3181#define G3D_PLL_CON1 0x0104
3182#define G3D_PLL_FREQ_DET 0x010c
3183#define MUX_SEL_G3D 0x0200
3184#define MUX_ENABLE_G3D 0x0300
3185#define MUX_STAT_G3D 0x0400
3186#define DIV_G3D 0x0600
3187#define DIV_G3D_PLL_FREQ_DET 0x0604
3188#define DIV_STAT_G3D 0x0700
3189#define DIV_STAT_G3D_PLL_FREQ_DET 0x0704
3190#define ENABLE_ACLK_G3D 0x0800
3191#define ENABLE_PCLK_G3D 0x0900
3192#define ENABLE_SCLK_G3D 0x0a00
3193#define ENABLE_IP_G3D0 0x0b00
3194#define ENABLE_IP_G3D1 0x0b04
3195#define CLKOUT_CMU_G3D 0x0c00
3196#define CLKOUT_CMU_G3D_DIV_STAT 0x0c04
3197#define CLK_STOPCTRL 0x1000
3198
3199static unsigned long g3d_clk_regs[] __initdata = {
3200 G3D_PLL_LOCK,
3201 G3D_PLL_CON0,
3202 G3D_PLL_CON1,
3203 G3D_PLL_FREQ_DET,
3204 MUX_SEL_G3D,
3205 MUX_ENABLE_G3D,
3206 MUX_STAT_G3D,
3207 DIV_G3D,
3208 DIV_G3D_PLL_FREQ_DET,
3209 DIV_STAT_G3D,
3210 DIV_STAT_G3D_PLL_FREQ_DET,
3211 ENABLE_ACLK_G3D,
3212 ENABLE_PCLK_G3D,
3213 ENABLE_SCLK_G3D,
3214 ENABLE_IP_G3D0,
3215 ENABLE_IP_G3D1,
3216 CLKOUT_CMU_G3D,
3217 CLKOUT_CMU_G3D_DIV_STAT,
3218 CLK_STOPCTRL,
3219};
3220
3221/* list of all parent clock list */
3222PNAME(mout_aclk_g3d_400_p) = { "mout_g3d_pll", "aclk_g3d_400", };
3223PNAME(mout_g3d_pll_p) = { "oscclk", "fout_g3d_pll", };
3224
3225static struct samsung_pll_clock g3d_pll_clks[] __initdata = {
3226 PLL(pll_35xx, CLK_FOUT_G3D_PLL, "fout_g3d_pll", "oscclk",
3227 G3D_PLL_LOCK, G3D_PLL_CON0, exynos5443_pll_rates),
3228};
3229
3230static struct samsung_mux_clock g3d_mux_clks[] __initdata = {
3231 /* MUX_SEL_G3D */
3232 MUX(CLK_MOUT_ACLK_G3D_400, "mout_aclk_g3d_400", mout_aclk_g3d_400_p,
3233 MUX_SEL_G3D, 8, 1),
3234 MUX(CLK_MOUT_G3D_PLL, "mout_g3d_pll", mout_g3d_pll_p,
3235 MUX_SEL_G3D, 0, 1),
3236};
3237
3238static struct samsung_div_clock g3d_div_clks[] __initdata = {
3239 /* DIV_G3D */
3240 DIV(CLK_DIV_SCLK_HPM_G3D, "div_sclk_hpm_g3d", "mout_g3d_pll", DIV_G3D,
3241 8, 2),
3242 DIV(CLK_DIV_PCLK_G3D, "div_pclk_g3d", "div_aclk_g3d", DIV_G3D,
3243 4, 3),
3244 DIV(CLK_DIV_ACLK_G3D, "div_aclk_g3d", "mout_aclk_g3d_400", DIV_G3D,
3245 0, 3),
3246};
3247
3248static struct samsung_gate_clock g3d_gate_clks[] __initdata = {
3249 /* ENABLE_ACLK_G3D */
3250 GATE(CLK_ACLK_BTS_G3D1, "aclk_bts_g3d1", "div_aclk_g3d",
3251 ENABLE_ACLK_G3D, 7, 0, 0),
3252 GATE(CLK_ACLK_BTS_G3D0, "aclk_bts_g3d0", "div_aclk_g3d",
3253 ENABLE_ACLK_G3D, 6, 0, 0),
3254 GATE(CLK_ACLK_ASYNCAPBS_G3D, "aclk_asyncapbs_g3d", "div_pclk_g3d",
3255 ENABLE_ACLK_G3D, 5, 0, 0),
3256 GATE(CLK_ACLK_ASYNCAPBM_G3D, "aclk_asyncapbm_g3d", "div_aclk_g3d",
3257 ENABLE_ACLK_G3D, 4, 0, 0),
3258 GATE(CLK_ACLK_AHB2APB_G3DP, "aclk_ahb2apb_g3dp", "div_pclk_g3d",
3259 ENABLE_ACLK_G3D, 3, CLK_IGNORE_UNUSED, 0),
3260 GATE(CLK_ACLK_G3DNP_150, "aclk_g3dnp_150", "div_pclk_g3d",
3261 ENABLE_ACLK_G3D, 2, CLK_IGNORE_UNUSED, 0),
3262 GATE(CLK_ACLK_G3DND_600, "aclk_g3dnd_600", "div_aclk_g3d",
3263 ENABLE_ACLK_G3D, 1, CLK_IGNORE_UNUSED, 0),
3264 GATE(CLK_ACLK_G3D, "aclk_g3d", "div_aclk_g3d",
3265 ENABLE_ACLK_G3D, 0, 0, 0),
3266
3267 /* ENABLE_PCLK_G3D */
3268 GATE(CLK_PCLK_BTS_G3D1, "pclk_bts_g3d1", "div_pclk_g3d",
3269 ENABLE_PCLK_G3D, 3, 0, 0),
3270 GATE(CLK_PCLK_BTS_G3D0, "pclk_bts_g3d0", "div_pclk_g3d",
3271 ENABLE_PCLK_G3D, 2, 0, 0),
3272 GATE(CLK_PCLK_PMU_G3D, "pclk_pmu_g3d", "div_pclk_g3d",
3273 ENABLE_PCLK_G3D, 1, CLK_IGNORE_UNUSED, 0),
3274 GATE(CLK_PCLK_SYSREG_G3D, "pclk_sysreg_g3d", "div_pclk_g3d",
3275 ENABLE_PCLK_G3D, 0, CLK_IGNORE_UNUSED, 0),
3276
3277 /* ENABLE_SCLK_G3D */
3278 GATE(CLK_SCLK_HPM_G3D, "sclk_hpm_g3d", "div_sclk_hpm_g3d",
3279 ENABLE_SCLK_G3D, 0, 0, 0),
3280};
3281
3282static struct samsung_cmu_info g3d_cmu_info __initdata = {
3283 .pll_clks = g3d_pll_clks,
3284 .nr_pll_clks = ARRAY_SIZE(g3d_pll_clks),
3285 .mux_clks = g3d_mux_clks,
3286 .nr_mux_clks = ARRAY_SIZE(g3d_mux_clks),
3287 .div_clks = g3d_div_clks,
3288 .nr_div_clks = ARRAY_SIZE(g3d_div_clks),
3289 .gate_clks = g3d_gate_clks,
3290 .nr_gate_clks = ARRAY_SIZE(g3d_gate_clks),
3291 .nr_clk_ids = G3D_NR_CLK,
3292 .clk_regs = g3d_clk_regs,
3293 .nr_clk_regs = ARRAY_SIZE(g3d_clk_regs),
3294};
3295
3296static void __init exynos5433_cmu_g3d_init(struct device_node *np)
3297{
3298 samsung_cmu_register_one(np, &g3d_cmu_info);
3299}
3300CLK_OF_DECLARE(exynos5433_cmu_g3d, "samsung,exynos5433-cmu-g3d",
3301 exynos5433_cmu_g3d_init);
Chanwoo Choi2a2f33e2015-02-02 23:24:07 +09003302
3303/*
3304 * Register offset definitions for CMU_GSCL
3305 */
3306#define MUX_SEL_GSCL 0x0200
3307#define MUX_ENABLE_GSCL 0x0300
3308#define MUX_STAT_GSCL 0x0400
3309#define ENABLE_ACLK_GSCL 0x0800
3310#define ENABLE_ACLK_GSCL_SECURE_SMMU_GSCL0 0x0804
3311#define ENABLE_ACLK_GSCL_SECURE_SMMU_GSCL1 0x0808
3312#define ENABLE_ACLK_GSCL_SECURE_SMMU_GSCL2 0x080c
3313#define ENABLE_PCLK_GSCL 0x0900
3314#define ENABLE_PCLK_GSCL_SECURE_SMMU_GSCL0 0x0904
3315#define ENABLE_PCLK_GSCL_SECURE_SMMU_GSCL1 0x0908
3316#define ENABLE_PCLK_GSCL_SECURE_SMMU_GSCL2 0x090c
3317#define ENABLE_IP_GSCL0 0x0b00
3318#define ENABLE_IP_GSCL1 0x0b04
3319#define ENABLE_IP_GSCL_SECURE_SMMU_GSCL0 0x0b08
3320#define ENABLE_IP_GSCL_SECURE_SMMU_GSCL1 0x0b0c
3321#define ENABLE_IP_GSCL_SECURE_SMMU_GSCL2 0x0b10
3322
3323static unsigned long gscl_clk_regs[] __initdata = {
3324 MUX_SEL_GSCL,
3325 MUX_ENABLE_GSCL,
3326 MUX_STAT_GSCL,
3327 ENABLE_ACLK_GSCL,
3328 ENABLE_ACLK_GSCL_SECURE_SMMU_GSCL0,
3329 ENABLE_ACLK_GSCL_SECURE_SMMU_GSCL1,
3330 ENABLE_ACLK_GSCL_SECURE_SMMU_GSCL2,
3331 ENABLE_PCLK_GSCL,
3332 ENABLE_PCLK_GSCL_SECURE_SMMU_GSCL0,
3333 ENABLE_PCLK_GSCL_SECURE_SMMU_GSCL1,
3334 ENABLE_PCLK_GSCL_SECURE_SMMU_GSCL2,
3335 ENABLE_IP_GSCL0,
3336 ENABLE_IP_GSCL1,
3337 ENABLE_IP_GSCL_SECURE_SMMU_GSCL0,
3338 ENABLE_IP_GSCL_SECURE_SMMU_GSCL1,
3339 ENABLE_IP_GSCL_SECURE_SMMU_GSCL2,
3340};
3341
3342/* list of all parent clock list */
3343PNAME(aclk_gscl_111_user_p) = { "oscclk", "aclk_gscl_111", };
3344PNAME(aclk_gscl_333_user_p) = { "oscclk", "aclk_gscl_333", };
3345
3346static struct samsung_mux_clock gscl_mux_clks[] __initdata = {
3347 /* MUX_SEL_GSCL */
3348 MUX(CLK_MOUT_ACLK_GSCL_111_USER, "mout_aclk_gscl_111_user",
3349 aclk_gscl_111_user_p, MUX_SEL_GSCL, 4, 1),
3350 MUX(CLK_MOUT_ACLK_GSCL_333_USER, "mout_aclk_gscl_333_user",
3351 aclk_gscl_333_user_p, MUX_SEL_GSCL, 0, 1),
3352};
3353
3354static struct samsung_gate_clock gscl_gate_clks[] __initdata = {
3355 /* ENABLE_ACLK_GSCL */
3356 GATE(CLK_ACLK_BTS_GSCL2, "aclk_bts_gscl2", "mout_aclk_gscl_333_user",
3357 ENABLE_ACLK_GSCL, 11, 0, 0),
3358 GATE(CLK_ACLK_BTS_GSCL1, "aclk_bts_gscl1", "mout_aclk_gscl_333_user",
3359 ENABLE_ACLK_GSCL, 10, 0, 0),
3360 GATE(CLK_ACLK_BTS_GSCL0, "aclk_bts_gscl0", "mout_aclk_gscl_333_user",
3361 ENABLE_ACLK_GSCL, 9, 0, 0),
3362 GATE(CLK_ACLK_AHB2APB_GSCLP, "aclk_ahb2apb_gsclp",
3363 "mout_aclk_gscl_111_user", ENABLE_ACLK_GSCL,
3364 8, CLK_IGNORE_UNUSED, 0),
3365 GATE(CLK_ACLK_XIU_GSCLX, "aclk_xiu_gsclx", "mout_aclk_gscl_333_user",
3366 ENABLE_ACLK_GSCL, 7, 0, 0),
3367 GATE(CLK_ACLK_GSCLNP_111, "aclk_gsclnp_111", "mout_aclk_gscl_111_user",
3368 ENABLE_ACLK_GSCL, 6, CLK_IGNORE_UNUSED, 0),
3369 GATE(CLK_ACLK_GSCLRTND_333, "aclk_gsclrtnd_333",
3370 "mout_aclk_gscl_333_user", ENABLE_ACLK_GSCL, 5, 0, 0),
3371 GATE(CLK_ACLK_GSCLBEND_333, "aclk_gsclbend_333",
3372 "mout_aclk_gscl_333_user", ENABLE_ACLK_GSCL, 4, 0, 0),
3373 GATE(CLK_ACLK_GSD, "aclk_gsd", "mout_aclk_gscl_333_user",
3374 ENABLE_ACLK_GSCL, 3, 0, 0),
3375 GATE(CLK_ACLK_GSCL2, "aclk_gscl2", "mout_aclk_gscl_333_user",
3376 ENABLE_ACLK_GSCL, 2, 0, 0),
3377 GATE(CLK_ACLK_GSCL1, "aclk_gscl1", "mout_aclk_gscl_333_user",
3378 ENABLE_ACLK_GSCL, 1, 0, 0),
3379 GATE(CLK_ACLK_GSCL0, "aclk_gscl0", "mout_aclk_gscl_333_user",
3380 ENABLE_ACLK_GSCL, 0, 0, 0),
3381
3382 /* ENABLE_ACLK_GSCL_SECURE_SMMU_GSCL0 */
3383 GATE(CLK_ACLK_SMMU_GSCL0, "aclk_smmu_gscl0", "mout_aclk_gscl_333_user",
3384 ENABLE_ACLK_GSCL_SECURE_SMMU_GSCL0, 0, 0, 0),
3385
3386 /* ENABLE_ACLK_GSCL_SECURE_SMMU_GSCL1 */
3387 GATE(CLK_ACLK_SMMU_GSCL1, "aclk_smmu_gscl1", "mout_aclk_gscl_333_user",
3388 ENABLE_ACLK_GSCL_SECURE_SMMU_GSCL1, 0, 0, 0),
3389
3390 /* ENABLE_ACLK_GSCL_SECURE_SMMU_GSCL2 */
3391 GATE(CLK_ACLK_SMMU_GSCL2, "aclk_smmu_gscl2", "mout_aclk_gscl_333_user",
3392 ENABLE_ACLK_GSCL_SECURE_SMMU_GSCL2, 0, 0, 0),
3393
3394 /* ENABLE_PCLK_GSCL */
3395 GATE(CLK_PCLK_BTS_GSCL2, "pclk_bts_gscl2", "mout_aclk_gscl_111_user",
3396 ENABLE_PCLK_GSCL, 7, 0, 0),
3397 GATE(CLK_PCLK_BTS_GSCL1, "pclk_bts_gscl1", "mout_aclk_gscl_111_user",
3398 ENABLE_PCLK_GSCL, 6, 0, 0),
3399 GATE(CLK_PCLK_BTS_GSCL0, "pclk_bts_gscl0", "mout_aclk_gscl_111_user",
3400 ENABLE_PCLK_GSCL, 5, 0, 0),
3401 GATE(CLK_PCLK_PMU_GSCL, "pclk_pmu_gscl", "mout_aclk_gscl_111_user",
3402 ENABLE_PCLK_GSCL, 4, CLK_IGNORE_UNUSED, 0),
3403 GATE(CLK_PCLK_SYSREG_GSCL, "pclk_sysreg_gscl",
3404 "mout_aclk_gscl_111_user", ENABLE_PCLK_GSCL,
3405 3, CLK_IGNORE_UNUSED, 0),
3406 GATE(CLK_PCLK_GSCL2, "pclk_gscl2", "mout_aclk_gscl_111_user",
3407 ENABLE_PCLK_GSCL, 2, 0, 0),
3408 GATE(CLK_PCLK_GSCL1, "pclk_gscl1", "mout_aclk_gscl_111_user",
3409 ENABLE_PCLK_GSCL, 1, 0, 0),
3410 GATE(CLK_PCLK_GSCL0, "pclk_gscl0", "mout_aclk_gscl_111_user",
3411 ENABLE_PCLK_GSCL, 0, 0, 0),
3412
3413 /* ENABLE_PCLK_GSCL_SECURE_SMMU_GSCL0 */
3414 GATE(CLK_PCLK_SMMU_GSCL0, "pclk_smmu_gscl0", "mout_aclk_gscl_111_user",
3415 ENABLE_PCLK_GSCL_SECURE_SMMU_GSCL0, 0, 0, 0),
3416
3417 /* ENABLE_PCLK_GSCL_SECURE_SMMU_GSCL1 */
3418 GATE(CLK_PCLK_SMMU_GSCL1, "pclk_smmu_gscl1", "mout_aclk_gscl_111_user",
3419 ENABLE_PCLK_GSCL_SECURE_SMMU_GSCL0, 0, 0, 0),
3420
3421 /* ENABLE_PCLK_GSCL_SECURE_SMMU_GSCL2 */
3422 GATE(CLK_PCLK_SMMU_GSCL2, "pclk_smmu_gscl2", "mout_aclk_gscl_111_user",
3423 ENABLE_PCLK_GSCL_SECURE_SMMU_GSCL0, 0, 0, 0),
3424};
3425
3426static struct samsung_cmu_info gscl_cmu_info __initdata = {
3427 .mux_clks = gscl_mux_clks,
3428 .nr_mux_clks = ARRAY_SIZE(gscl_mux_clks),
3429 .gate_clks = gscl_gate_clks,
3430 .nr_gate_clks = ARRAY_SIZE(gscl_gate_clks),
3431 .nr_clk_ids = GSCL_NR_CLK,
3432 .clk_regs = gscl_clk_regs,
3433 .nr_clk_regs = ARRAY_SIZE(gscl_clk_regs),
3434};
3435
3436static void __init exynos5433_cmu_gscl_init(struct device_node *np)
3437{
3438 samsung_cmu_register_one(np, &gscl_cmu_info);
3439}
3440CLK_OF_DECLARE(exynos5433_cmu_gscl, "samsung,exynos5433-cmu-gscl",
3441 exynos5433_cmu_gscl_init);
Chanwoo Choidf40a132015-02-03 09:13:49 +09003442
3443/*
3444 * Register offset definitions for CMU_APOLLO
3445 */
3446#define APOLLO_PLL_LOCK 0x0000
3447#define APOLLO_PLL_CON0 0x0100
3448#define APOLLO_PLL_CON1 0x0104
3449#define APOLLO_PLL_FREQ_DET 0x010c
3450#define MUX_SEL_APOLLO0 0x0200
3451#define MUX_SEL_APOLLO1 0x0204
3452#define MUX_SEL_APOLLO2 0x0208
3453#define MUX_ENABLE_APOLLO0 0x0300
3454#define MUX_ENABLE_APOLLO1 0x0304
3455#define MUX_ENABLE_APOLLO2 0x0308
3456#define MUX_STAT_APOLLO0 0x0400
3457#define MUX_STAT_APOLLO1 0x0404
3458#define MUX_STAT_APOLLO2 0x0408
3459#define DIV_APOLLO0 0x0600
3460#define DIV_APOLLO1 0x0604
3461#define DIV_APOLLO_PLL_FREQ_DET 0x0608
3462#define DIV_STAT_APOLLO0 0x0700
3463#define DIV_STAT_APOLLO1 0x0704
3464#define DIV_STAT_APOLLO_PLL_FREQ_DET 0x0708
3465#define ENABLE_ACLK_APOLLO 0x0800
3466#define ENABLE_PCLK_APOLLO 0x0900
3467#define ENABLE_SCLK_APOLLO 0x0a00
3468#define ENABLE_IP_APOLLO0 0x0b00
3469#define ENABLE_IP_APOLLO1 0x0b04
3470#define CLKOUT_CMU_APOLLO 0x0c00
3471#define CLKOUT_CMU_APOLLO_DIV_STAT 0x0c04
3472#define ARMCLK_STOPCTRL 0x1000
3473#define APOLLO_PWR_CTRL 0x1020
3474#define APOLLO_PWR_CTRL2 0x1024
3475#define APOLLO_INTR_SPREAD_ENABLE 0x1080
3476#define APOLLO_INTR_SPREAD_USE_STANDBYWFI 0x1084
3477#define APOLLO_INTR_SPREAD_BLOCKING_DURATION 0x1088
3478
3479static unsigned long apollo_clk_regs[] __initdata = {
3480 APOLLO_PLL_LOCK,
3481 APOLLO_PLL_CON0,
3482 APOLLO_PLL_CON1,
3483 APOLLO_PLL_FREQ_DET,
3484 MUX_SEL_APOLLO0,
3485 MUX_SEL_APOLLO1,
3486 MUX_SEL_APOLLO2,
3487 MUX_ENABLE_APOLLO0,
3488 MUX_ENABLE_APOLLO1,
3489 MUX_ENABLE_APOLLO2,
3490 MUX_STAT_APOLLO0,
3491 MUX_STAT_APOLLO1,
3492 MUX_STAT_APOLLO2,
3493 DIV_APOLLO0,
3494 DIV_APOLLO1,
3495 DIV_APOLLO_PLL_FREQ_DET,
3496 DIV_STAT_APOLLO0,
3497 DIV_STAT_APOLLO1,
3498 DIV_STAT_APOLLO_PLL_FREQ_DET,
3499 ENABLE_ACLK_APOLLO,
3500 ENABLE_PCLK_APOLLO,
3501 ENABLE_SCLK_APOLLO,
3502 ENABLE_IP_APOLLO0,
3503 ENABLE_IP_APOLLO1,
3504 CLKOUT_CMU_APOLLO,
3505 CLKOUT_CMU_APOLLO_DIV_STAT,
3506 ARMCLK_STOPCTRL,
3507 APOLLO_PWR_CTRL,
3508 APOLLO_PWR_CTRL2,
3509 APOLLO_INTR_SPREAD_ENABLE,
3510 APOLLO_INTR_SPREAD_USE_STANDBYWFI,
3511 APOLLO_INTR_SPREAD_BLOCKING_DURATION,
3512};
3513
3514/* list of all parent clock list */
3515PNAME(mout_apollo_pll_p) = { "oscclk", "fout_apollo_pll", };
3516PNAME(mout_bus_pll_apollo_user_p) = { "oscclk", "sclk_bus_pll_apollo", };
3517PNAME(mout_apollo_p) = { "mout_apollo_pll",
3518 "mout_bus_pll_apollo_user", };
3519
3520static struct samsung_pll_clock apollo_pll_clks[] __initdata = {
3521 PLL(pll_35xx, CLK_FOUT_APOLLO_PLL, "fout_apollo_pll", "oscclk",
3522 APOLLO_PLL_LOCK, APOLLO_PLL_CON0, exynos5443_pll_rates),
3523};
3524
3525static struct samsung_mux_clock apollo_mux_clks[] __initdata = {
3526 /* MUX_SEL_APOLLO0 */
3527 MUX_F(CLK_MOUT_APOLLO_PLL, "mout_apollo_pll", mout_apollo_pll_p,
3528 MUX_SEL_APOLLO0, 0, 1, 0, CLK_MUX_READ_ONLY),
3529
3530 /* MUX_SEL_APOLLO1 */
3531 MUX(CLK_MOUT_BUS_PLL_APOLLO_USER, "mout_bus_pll_apollo_user",
3532 mout_bus_pll_apollo_user_p, MUX_SEL_APOLLO1, 0, 1),
3533
3534 /* MUX_SEL_APOLLO2 */
3535 MUX_F(CLK_MOUT_APOLLO, "mout_apollo", mout_apollo_p, MUX_SEL_APOLLO2,
3536 0, 1, 0, CLK_MUX_READ_ONLY),
3537};
3538
3539static struct samsung_div_clock apollo_div_clks[] __initdata = {
3540 /* DIV_APOLLO0 */
3541 DIV_F(CLK_DIV_CNTCLK_APOLLO, "div_cntclk_apollo", "div_apollo2",
3542 DIV_APOLLO0, 24, 3, CLK_GET_RATE_NOCACHE,
3543 CLK_DIVIDER_READ_ONLY),
3544 DIV_F(CLK_DIV_PCLK_DBG_APOLLO, "div_pclk_dbg_apollo", "div_apollo2",
3545 DIV_APOLLO0, 20, 3, CLK_GET_RATE_NOCACHE,
3546 CLK_DIVIDER_READ_ONLY),
3547 DIV_F(CLK_DIV_ATCLK_APOLLO, "div_atclk_apollo", "div_apollo2",
3548 DIV_APOLLO0, 16, 3, CLK_GET_RATE_NOCACHE,
3549 CLK_DIVIDER_READ_ONLY),
3550 DIV_F(CLK_DIV_PCLK_APOLLO, "div_pclk_apollo", "div_apollo2",
3551 DIV_APOLLO0, 12, 3, CLK_GET_RATE_NOCACHE,
3552 CLK_DIVIDER_READ_ONLY),
3553 DIV_F(CLK_DIV_ACLK_APOLLO, "div_aclk_apollo", "div_apollo2",
3554 DIV_APOLLO0, 8, 3, CLK_GET_RATE_NOCACHE,
3555 CLK_DIVIDER_READ_ONLY),
3556 DIV_F(CLK_DIV_APOLLO2, "div_apollo2", "div_apollo1",
3557 DIV_APOLLO0, 4, 3, CLK_GET_RATE_NOCACHE,
3558 CLK_DIVIDER_READ_ONLY),
3559 DIV_F(CLK_DIV_APOLLO1, "div_apollo1", "mout_apollo",
3560 DIV_APOLLO0, 0, 3, CLK_GET_RATE_NOCACHE,
3561 CLK_DIVIDER_READ_ONLY),
3562
3563 /* DIV_APOLLO1 */
3564 DIV_F(CLK_DIV_SCLK_HPM_APOLLO, "div_sclk_hpm_apollo", "mout_apollo",
3565 DIV_APOLLO1, 4, 3, CLK_GET_RATE_NOCACHE,
3566 CLK_DIVIDER_READ_ONLY),
3567 DIV_F(CLK_DIV_APOLLO_PLL, "div_apollo_pll", "mout_apollo",
3568 DIV_APOLLO1, 0, 3, CLK_GET_RATE_NOCACHE,
3569 CLK_DIVIDER_READ_ONLY),
3570};
3571
3572static struct samsung_gate_clock apollo_gate_clks[] __initdata = {
3573 /* ENABLE_ACLK_APOLLO */
3574 GATE(CLK_ACLK_ASATBSLV_APOLLO_3_CSSYS, "aclk_asatbslv_apollo_3_cssys",
3575 "div_atclk_apollo", ENABLE_ACLK_APOLLO,
3576 6, CLK_IGNORE_UNUSED, 0),
3577 GATE(CLK_ACLK_ASATBSLV_APOLLO_2_CSSYS, "aclk_asatbslv_apollo_2_cssys",
3578 "div_atclk_apollo", ENABLE_ACLK_APOLLO,
3579 5, CLK_IGNORE_UNUSED, 0),
3580 GATE(CLK_ACLK_ASATBSLV_APOLLO_1_CSSYS, "aclk_asatbslv_apollo_1_cssys",
3581 "div_atclk_apollo", ENABLE_ACLK_APOLLO,
3582 4, CLK_IGNORE_UNUSED, 0),
3583 GATE(CLK_ACLK_ASATBSLV_APOLLO_0_CSSYS, "aclk_asatbslv_apollo_0_cssys",
3584 "div_atclk_apollo", ENABLE_ACLK_APOLLO,
3585 3, CLK_IGNORE_UNUSED, 0),
3586 GATE(CLK_ACLK_ASYNCACES_APOLLO_CCI, "aclk_asyncaces_apollo_cci",
3587 "div_aclk_apollo", ENABLE_ACLK_APOLLO,
3588 2, CLK_IGNORE_UNUSED, 0),
3589 GATE(CLK_ACLK_AHB2APB_APOLLOP, "aclk_ahb2apb_apollop",
3590 "div_pclk_apollo", ENABLE_ACLK_APOLLO,
3591 1, CLK_IGNORE_UNUSED, 0),
3592 GATE(CLK_ACLK_APOLLONP_200, "aclk_apollonp_200",
3593 "div_pclk_apollo", ENABLE_ACLK_APOLLO,
3594 0, CLK_IGNORE_UNUSED, 0),
3595
3596 /* ENABLE_PCLK_APOLLO */
3597 GATE(CLK_PCLK_ASAPBMST_CSSYS_APOLLO, "pclk_asapbmst_cssys_apollo",
3598 "div_pclk_dbg_apollo", ENABLE_PCLK_APOLLO,
3599 2, CLK_IGNORE_UNUSED, 0),
3600 GATE(CLK_PCLK_PMU_APOLLO, "pclk_pmu_apollo", "div_pclk_apollo",
3601 ENABLE_PCLK_APOLLO, 1, CLK_IGNORE_UNUSED, 0),
3602 GATE(CLK_PCLK_SYSREG_APOLLO, "pclk_sysreg_apollo",
3603 "div_pclk_apollo", ENABLE_PCLK_APOLLO,
3604 0, CLK_IGNORE_UNUSED, 0),
3605
3606 /* ENABLE_SCLK_APOLLO */
3607 GATE(CLK_CNTCLK_APOLLO, "cntclk_apollo", "div_cntclk_apollo",
3608 ENABLE_SCLK_APOLLO, 3, CLK_IGNORE_UNUSED, 0),
3609 GATE(CLK_SCLK_HPM_APOLLO, "sclk_hpm_apollo", "div_sclk_hpm_apollo",
3610 ENABLE_SCLK_APOLLO, 1, CLK_IGNORE_UNUSED, 0),
3611 GATE(CLK_SCLK_APOLLO, "sclk_apollo", "div_apollo_pll",
3612 ENABLE_SCLK_APOLLO, 0, CLK_IGNORE_UNUSED, 0),
3613};
3614
3615static struct samsung_cmu_info apollo_cmu_info __initdata = {
3616 .pll_clks = apollo_pll_clks,
3617 .nr_pll_clks = ARRAY_SIZE(apollo_pll_clks),
3618 .mux_clks = apollo_mux_clks,
3619 .nr_mux_clks = ARRAY_SIZE(apollo_mux_clks),
3620 .div_clks = apollo_div_clks,
3621 .nr_div_clks = ARRAY_SIZE(apollo_div_clks),
3622 .gate_clks = apollo_gate_clks,
3623 .nr_gate_clks = ARRAY_SIZE(apollo_gate_clks),
3624 .nr_clk_ids = APOLLO_NR_CLK,
3625 .clk_regs = apollo_clk_regs,
3626 .nr_clk_regs = ARRAY_SIZE(apollo_clk_regs),
3627};
3628
3629static void __init exynos5433_cmu_apollo_init(struct device_node *np)
3630{
3631 samsung_cmu_register_one(np, &apollo_cmu_info);
3632}
3633CLK_OF_DECLARE(exynos5433_cmu_apollo, "samsung,exynos5433-cmu-apollo",
3634 exynos5433_cmu_apollo_init);
Chanwoo Choi6c5d76d2015-02-03 09:13:50 +09003635
3636/*
3637 * Register offset definitions for CMU_ATLAS
3638 */
3639#define ATLAS_PLL_LOCK 0x0000
3640#define ATLAS_PLL_CON0 0x0100
3641#define ATLAS_PLL_CON1 0x0104
3642#define ATLAS_PLL_FREQ_DET 0x010c
3643#define MUX_SEL_ATLAS0 0x0200
3644#define MUX_SEL_ATLAS1 0x0204
3645#define MUX_SEL_ATLAS2 0x0208
3646#define MUX_ENABLE_ATLAS0 0x0300
3647#define MUX_ENABLE_ATLAS1 0x0304
3648#define MUX_ENABLE_ATLAS2 0x0308
3649#define MUX_STAT_ATLAS0 0x0400
3650#define MUX_STAT_ATLAS1 0x0404
3651#define MUX_STAT_ATLAS2 0x0408
3652#define DIV_ATLAS0 0x0600
3653#define DIV_ATLAS1 0x0604
3654#define DIV_ATLAS_PLL_FREQ_DET 0x0608
3655#define DIV_STAT_ATLAS0 0x0700
3656#define DIV_STAT_ATLAS1 0x0704
3657#define DIV_STAT_ATLAS_PLL_FREQ_DET 0x0708
3658#define ENABLE_ACLK_ATLAS 0x0800
3659#define ENABLE_PCLK_ATLAS 0x0900
3660#define ENABLE_SCLK_ATLAS 0x0a00
3661#define ENABLE_IP_ATLAS0 0x0b00
3662#define ENABLE_IP_ATLAS1 0x0b04
3663#define CLKOUT_CMU_ATLAS 0x0c00
3664#define CLKOUT_CMU_ATLAS_DIV_STAT 0x0c04
3665#define ARMCLK_STOPCTRL 0x1000
3666#define ATLAS_PWR_CTRL 0x1020
3667#define ATLAS_PWR_CTRL2 0x1024
3668#define ATLAS_INTR_SPREAD_ENABLE 0x1080
3669#define ATLAS_INTR_SPREAD_USE_STANDBYWFI 0x1084
3670#define ATLAS_INTR_SPREAD_BLOCKING_DURATION 0x1088
3671
3672static unsigned long atlas_clk_regs[] __initdata = {
3673 ATLAS_PLL_LOCK,
3674 ATLAS_PLL_CON0,
3675 ATLAS_PLL_CON1,
3676 ATLAS_PLL_FREQ_DET,
3677 MUX_SEL_ATLAS0,
3678 MUX_SEL_ATLAS1,
3679 MUX_SEL_ATLAS2,
3680 MUX_ENABLE_ATLAS0,
3681 MUX_ENABLE_ATLAS1,
3682 MUX_ENABLE_ATLAS2,
3683 MUX_STAT_ATLAS0,
3684 MUX_STAT_ATLAS1,
3685 MUX_STAT_ATLAS2,
3686 DIV_ATLAS0,
3687 DIV_ATLAS1,
3688 DIV_ATLAS_PLL_FREQ_DET,
3689 DIV_STAT_ATLAS0,
3690 DIV_STAT_ATLAS1,
3691 DIV_STAT_ATLAS_PLL_FREQ_DET,
3692 ENABLE_ACLK_ATLAS,
3693 ENABLE_PCLK_ATLAS,
3694 ENABLE_SCLK_ATLAS,
3695 ENABLE_IP_ATLAS0,
3696 ENABLE_IP_ATLAS1,
3697 CLKOUT_CMU_ATLAS,
3698 CLKOUT_CMU_ATLAS_DIV_STAT,
3699 ARMCLK_STOPCTRL,
3700 ATLAS_PWR_CTRL,
3701 ATLAS_PWR_CTRL2,
3702 ATLAS_INTR_SPREAD_ENABLE,
3703 ATLAS_INTR_SPREAD_USE_STANDBYWFI,
3704 ATLAS_INTR_SPREAD_BLOCKING_DURATION,
3705};
3706
3707/* list of all parent clock list */
3708PNAME(mout_atlas_pll_p) = { "oscclk", "fout_atlas_pll", };
3709PNAME(mout_bus_pll_atlas_user_p) = { "oscclk", "sclk_bus_pll_atlas", };
3710PNAME(mout_atlas_p) = { "mout_atlas_pll",
3711 "mout_bus_pll_atlas_user", };
3712
3713static struct samsung_pll_clock atlas_pll_clks[] __initdata = {
3714 PLL(pll_35xx, CLK_FOUT_ATLAS_PLL, "fout_atlas_pll", "oscclk",
3715 ATLAS_PLL_LOCK, ATLAS_PLL_CON0, exynos5443_pll_rates),
3716};
3717
3718static struct samsung_mux_clock atlas_mux_clks[] __initdata = {
3719 /* MUX_SEL_ATLAS0 */
3720 MUX_F(CLK_MOUT_ATLAS_PLL, "mout_atlas_pll", mout_atlas_pll_p,
3721 MUX_SEL_ATLAS0, 0, 1, 0, CLK_MUX_READ_ONLY),
3722
3723 /* MUX_SEL_ATLAS1 */
3724 MUX(CLK_MOUT_BUS_PLL_ATLAS_USER, "mout_bus_pll_atlas_user",
3725 mout_bus_pll_atlas_user_p, MUX_SEL_ATLAS1, 0, 1),
3726
3727 /* MUX_SEL_ATLAS2 */
3728 MUX_F(CLK_MOUT_ATLAS, "mout_atlas", mout_atlas_p, MUX_SEL_ATLAS2,
3729 0, 1, 0, CLK_MUX_READ_ONLY),
3730};
3731
3732static struct samsung_div_clock atlas_div_clks[] __initdata = {
3733 /* DIV_ATLAS0 */
3734 DIV_F(CLK_DIV_CNTCLK_ATLAS, "div_cntclk_atlas", "div_atlas2",
3735 DIV_ATLAS0, 24, 3, CLK_GET_RATE_NOCACHE,
3736 CLK_DIVIDER_READ_ONLY),
3737 DIV_F(CLK_DIV_PCLK_DBG_ATLAS, "div_pclk_dbg_atlas", "div_atclk_atlas",
3738 DIV_ATLAS0, 20, 3, CLK_GET_RATE_NOCACHE,
3739 CLK_DIVIDER_READ_ONLY),
3740 DIV_F(CLK_DIV_ATCLK_ATLASO, "div_atclk_atlas", "div_atlas2",
3741 DIV_ATLAS0, 16, 3, CLK_GET_RATE_NOCACHE,
3742 CLK_DIVIDER_READ_ONLY),
3743 DIV_F(CLK_DIV_PCLK_ATLAS, "div_pclk_atlas", "div_atlas2",
3744 DIV_ATLAS0, 12, 3, CLK_GET_RATE_NOCACHE,
3745 CLK_DIVIDER_READ_ONLY),
3746 DIV_F(CLK_DIV_ACLK_ATLAS, "div_aclk_atlas", "div_atlas2",
3747 DIV_ATLAS0, 8, 3, CLK_GET_RATE_NOCACHE,
3748 CLK_DIVIDER_READ_ONLY),
3749 DIV_F(CLK_DIV_ATLAS2, "div_atlas2", "div_atlas1",
3750 DIV_ATLAS0, 4, 3, CLK_GET_RATE_NOCACHE,
3751 CLK_DIVIDER_READ_ONLY),
3752 DIV_F(CLK_DIV_ATLAS1, "div_atlas1", "mout_atlas",
3753 DIV_ATLAS0, 0, 3, CLK_GET_RATE_NOCACHE,
3754 CLK_DIVIDER_READ_ONLY),
3755
3756 /* DIV_ATLAS1 */
3757 DIV_F(CLK_DIV_SCLK_HPM_ATLAS, "div_sclk_hpm_atlas", "mout_atlas",
3758 DIV_ATLAS1, 4, 3, CLK_GET_RATE_NOCACHE,
3759 CLK_DIVIDER_READ_ONLY),
3760 DIV_F(CLK_DIV_ATLAS_PLL, "div_atlas_pll", "mout_atlas",
3761 DIV_ATLAS1, 0, 3, CLK_GET_RATE_NOCACHE,
3762 CLK_DIVIDER_READ_ONLY),
3763};
3764
3765static struct samsung_gate_clock atlas_gate_clks[] __initdata = {
3766 /* ENABLE_ACLK_ATLAS */
3767 GATE(CLK_ACLK_ATB_AUD_CSSYS, "aclk_atb_aud_cssys",
3768 "div_atclk_atlas", ENABLE_ACLK_ATLAS,
3769 9, CLK_IGNORE_UNUSED, 0),
3770 GATE(CLK_ACLK_ATB_APOLLO3_CSSYS, "aclk_atb_apollo3_cssys",
3771 "div_atclk_atlas", ENABLE_ACLK_ATLAS,
3772 8, CLK_IGNORE_UNUSED, 0),
3773 GATE(CLK_ACLK_ATB_APOLLO2_CSSYS, "aclk_atb_apollo2_cssys",
3774 "div_atclk_atlas", ENABLE_ACLK_ATLAS,
3775 7, CLK_IGNORE_UNUSED, 0),
3776 GATE(CLK_ACLK_ATB_APOLLO1_CSSYS, "aclk_atb_apollo1_cssys",
3777 "div_atclk_atlas", ENABLE_ACLK_ATLAS,
3778 6, CLK_IGNORE_UNUSED, 0),
3779 GATE(CLK_ACLK_ATB_APOLLO0_CSSYS, "aclk_atb_apollo0_cssys",
3780 "div_atclk_atlas", ENABLE_ACLK_ATLAS,
3781 5, CLK_IGNORE_UNUSED, 0),
3782 GATE(CLK_ACLK_ASYNCAHBS_CSSYS_SSS, "aclk_asyncahbs_cssys_sss",
3783 "div_atclk_atlas", ENABLE_ACLK_ATLAS,
3784 4, CLK_IGNORE_UNUSED, 0),
3785 GATE(CLK_ACLK_ASYNCAXIS_CSSYS_CCIX, "aclk_asyncaxis_cssys_ccix",
3786 "div_pclk_dbg_atlas", ENABLE_ACLK_ATLAS,
3787 3, CLK_IGNORE_UNUSED, 0),
3788 GATE(CLK_ACLK_ASYNCACES_ATLAS_CCI, "aclk_asyncaces_atlas_cci",
3789 "div_aclk_atlas", ENABLE_ACLK_ATLAS,
3790 2, CLK_IGNORE_UNUSED, 0),
3791 GATE(CLK_ACLK_AHB2APB_ATLASP, "aclk_ahb2apb_atlasp", "div_pclk_atlas",
3792 ENABLE_ACLK_ATLAS, 1, CLK_IGNORE_UNUSED, 0),
3793 GATE(CLK_ACLK_ATLASNP_200, "aclk_atlasnp_200", "div_pclk_atlas",
3794 ENABLE_ACLK_ATLAS, 0, CLK_IGNORE_UNUSED, 0),
3795
3796 /* ENABLE_PCLK_ATLAS */
3797 GATE(CLK_PCLK_ASYNCAPB_AUD_CSSYS, "pclk_asyncapb_aud_cssys",
3798 "div_pclk_dbg_atlas", ENABLE_PCLK_ATLAS,
3799 5, CLK_IGNORE_UNUSED, 0),
3800 GATE(CLK_PCLK_ASYNCAPB_ISP_CSSYS, "pclk_asyncapb_isp_cssys",
3801 "div_pclk_dbg_atlas", ENABLE_PCLK_ATLAS,
3802 4, CLK_IGNORE_UNUSED, 0),
3803 GATE(CLK_PCLK_ASYNCAPB_APOLLO_CSSYS, "pclk_asyncapb_apollo_cssys",
3804 "div_pclk_dbg_atlas", ENABLE_PCLK_ATLAS,
3805 3, CLK_IGNORE_UNUSED, 0),
3806 GATE(CLK_PCLK_PMU_ATLAS, "pclk_pmu_atlas", "div_pclk_atlas",
3807 ENABLE_PCLK_ATLAS, 2, CLK_IGNORE_UNUSED, 0),
3808 GATE(CLK_PCLK_SYSREG_ATLAS, "pclk_sysreg_atlas", "div_pclk_atlas",
3809 ENABLE_PCLK_ATLAS, 1, CLK_IGNORE_UNUSED, 0),
3810 GATE(CLK_PCLK_SECJTAG, "pclk_secjtag", "div_pclk_dbg_atlas",
3811 ENABLE_PCLK_ATLAS, 0, CLK_IGNORE_UNUSED, 0),
3812
3813 /* ENABLE_SCLK_ATLAS */
3814 GATE(CLK_CNTCLK_ATLAS, "cntclk_atlas", "div_cntclk_atlas",
3815 ENABLE_SCLK_ATLAS, 10, CLK_IGNORE_UNUSED, 0),
3816 GATE(CLK_SCLK_HPM_ATLAS, "sclk_hpm_atlas", "div_sclk_hpm_atlas",
3817 ENABLE_SCLK_ATLAS, 7, CLK_IGNORE_UNUSED, 0),
3818 GATE(CLK_TRACECLK, "traceclk", "div_atclk_atlas",
3819 ENABLE_SCLK_ATLAS, 6, CLK_IGNORE_UNUSED, 0),
3820 GATE(CLK_CTMCLK, "ctmclk", "div_atclk_atlas",
3821 ENABLE_SCLK_ATLAS, 5, CLK_IGNORE_UNUSED, 0),
3822 GATE(CLK_HCLK_CSSYS, "hclk_cssys", "div_atclk_atlas",
3823 ENABLE_SCLK_ATLAS, 4, CLK_IGNORE_UNUSED, 0),
3824 GATE(CLK_PCLK_DBG_CSSYS, "pclk_dbg_cssys", "div_pclk_dbg_atlas",
3825 ENABLE_SCLK_ATLAS, 3, CLK_IGNORE_UNUSED, 0),
3826 GATE(CLK_PCLK_DBG, "pclk_dbg", "div_pclk_dbg_atlas",
3827 ENABLE_SCLK_ATLAS, 2, CLK_IGNORE_UNUSED, 0),
3828 GATE(CLK_ATCLK, "atclk", "div_atclk_atlas",
3829 ENABLE_SCLK_ATLAS, 1, CLK_IGNORE_UNUSED, 0),
3830 GATE(CLK_SCLK_ATLAS, "sclk_atlas", "div_atlas2",
3831 ENABLE_SCLK_ATLAS, 0, CLK_IGNORE_UNUSED, 0),
3832};
3833
3834static struct samsung_cmu_info atlas_cmu_info __initdata = {
3835 .pll_clks = atlas_pll_clks,
3836 .nr_pll_clks = ARRAY_SIZE(atlas_pll_clks),
3837 .mux_clks = atlas_mux_clks,
3838 .nr_mux_clks = ARRAY_SIZE(atlas_mux_clks),
3839 .div_clks = atlas_div_clks,
3840 .nr_div_clks = ARRAY_SIZE(atlas_div_clks),
3841 .gate_clks = atlas_gate_clks,
3842 .nr_gate_clks = ARRAY_SIZE(atlas_gate_clks),
3843 .nr_clk_ids = ATLAS_NR_CLK,
3844 .clk_regs = atlas_clk_regs,
3845 .nr_clk_regs = ARRAY_SIZE(atlas_clk_regs),
3846};
3847
3848static void __init exynos5433_cmu_atlas_init(struct device_node *np)
3849{
3850 samsung_cmu_register_one(np, &atlas_cmu_info);
3851}
3852CLK_OF_DECLARE(exynos5433_cmu_atlas, "samsung,exynos5433-cmu-atlas",
3853 exynos5433_cmu_atlas_init);
Chanwoo Choib274bbf2015-02-03 09:13:51 +09003854
3855/*
3856 * Register offset definitions for CMU_MSCL
3857 */
3858#define MUX_SEL_MSCL0 0x0200
3859#define MUX_SEL_MSCL1 0x0204
3860#define MUX_ENABLE_MSCL0 0x0300
3861#define MUX_ENABLE_MSCL1 0x0304
3862#define MUX_STAT_MSCL0 0x0400
3863#define MUX_STAT_MSCL1 0x0404
3864#define DIV_MSCL 0x0600
3865#define DIV_STAT_MSCL 0x0700
3866#define ENABLE_ACLK_MSCL 0x0800
3867#define ENABLE_ACLK_MSCL_SECURE_SMMU_M2MSCALER0 0x0804
3868#define ENABLE_ACLK_MSCL_SECURE_SMMU_M2MSCALER1 0x0808
3869#define ENABLE_ACLK_MSCL_SECURE_SMMU_JPEG 0x080c
3870#define ENABLE_PCLK_MSCL 0x0900
3871#define ENABLE_PCLK_MSCL_SECURE_SMMU_M2MSCALER0 0x0904
3872#define ENABLE_PCLK_MSCL_SECURE_SMMU_M2MSCALER1 0x0908
3873#define ENABLE_PCLK_MSCL_SECURE_SMMU_JPEG 0x000c
3874#define ENABLE_SCLK_MSCL 0x0a00
3875#define ENABLE_IP_MSCL0 0x0b00
3876#define ENABLE_IP_MSCL1 0x0b04
3877#define ENABLE_IP_MSCL_SECURE_SMMU_M2MSCALER0 0x0b08
3878#define ENABLE_IP_MSCL_SECURE_SMMU_M2MSCALER1 0x0b0c
3879#define ENABLE_IP_MSCL_SECURE_SMMU_JPEG 0x0b10
3880
3881static unsigned long mscl_clk_regs[] __initdata = {
3882 MUX_SEL_MSCL0,
3883 MUX_SEL_MSCL1,
3884 MUX_ENABLE_MSCL0,
3885 MUX_ENABLE_MSCL1,
3886 MUX_STAT_MSCL0,
3887 MUX_STAT_MSCL1,
3888 DIV_MSCL,
3889 DIV_STAT_MSCL,
3890 ENABLE_ACLK_MSCL,
3891 ENABLE_ACLK_MSCL_SECURE_SMMU_M2MSCALER0,
3892 ENABLE_ACLK_MSCL_SECURE_SMMU_M2MSCALER1,
3893 ENABLE_ACLK_MSCL_SECURE_SMMU_JPEG,
3894 ENABLE_PCLK_MSCL,
3895 ENABLE_PCLK_MSCL_SECURE_SMMU_M2MSCALER0,
3896 ENABLE_PCLK_MSCL_SECURE_SMMU_M2MSCALER1,
3897 ENABLE_PCLK_MSCL_SECURE_SMMU_JPEG,
3898 ENABLE_SCLK_MSCL,
3899 ENABLE_IP_MSCL0,
3900 ENABLE_IP_MSCL1,
3901 ENABLE_IP_MSCL_SECURE_SMMU_M2MSCALER0,
3902 ENABLE_IP_MSCL_SECURE_SMMU_M2MSCALER1,
3903 ENABLE_IP_MSCL_SECURE_SMMU_JPEG,
3904};
3905
3906/* list of all parent clock list */
3907PNAME(mout_sclk_jpeg_user_p) = { "oscclk", "sclk_jpeg_mscl", };
3908PNAME(mout_aclk_mscl_400_user_p) = { "oscclk", "aclk_mscl_400", };
3909PNAME(mout_sclk_jpeg_p) = { "mout_sclk_jpeg_user",
3910 "mout_aclk_mscl_400_user", };
3911
3912static struct samsung_mux_clock mscl_mux_clks[] __initdata = {
3913 /* MUX_SEL_MSCL0 */
3914 MUX(CLK_MOUT_SCLK_JPEG_USER, "mout_sclk_jpeg_user",
3915 mout_sclk_jpeg_user_p, MUX_SEL_MSCL0, 4, 1),
3916 MUX(CLK_MOUT_ACLK_MSCL_400_USER, "mout_aclk_mscl_400_user",
3917 mout_aclk_mscl_400_user_p, MUX_SEL_MSCL0, 0, 1),
3918
3919 /* MUX_SEL_MSCL1 */
3920 MUX(CLK_MOUT_SCLK_JPEG, "mout_sclk_jpeg", mout_sclk_jpeg_p,
3921 MUX_SEL_MSCL1, 0, 1),
3922};
3923
3924static struct samsung_div_clock mscl_div_clks[] __initdata = {
3925 /* DIV_MSCL */
3926 DIV(CLK_DIV_PCLK_MSCL, "div_pclk_mscl", "mout_aclk_mscl_400_user",
3927 DIV_MSCL, 0, 3),
3928};
3929
3930static struct samsung_gate_clock mscl_gate_clks[] __initdata = {
3931 /* ENABLE_ACLK_MSCL */
3932 GATE(CLK_ACLK_BTS_JPEG, "aclk_bts_jpeg", "mout_aclk_mscl_400_user",
3933 ENABLE_ACLK_MSCL, 9, 0, 0),
3934 GATE(CLK_ACLK_BTS_M2MSCALER1, "aclk_bts_m2mscaler1",
3935 "mout_aclk_mscl_400_user", ENABLE_ACLK_MSCL, 8, 0, 0),
3936 GATE(CLK_ACLK_BTS_M2MSCALER0, "aclk_bts_m2mscaler0",
3937 "mout_aclk_mscl_400_user", ENABLE_ACLK_MSCL, 7, 0, 0),
3938 GATE(CLK_ACLK_AHB2APB_MSCL0P, "aclk_abh2apb_mscl0p", "div_pclk_mscl",
3939 ENABLE_ACLK_MSCL, 6, CLK_IGNORE_UNUSED, 0),
3940 GATE(CLK_ACLK_XIU_MSCLX, "aclk_xiu_msclx", "mout_aclk_mscl_400_user",
3941 ENABLE_ACLK_MSCL, 5, CLK_IGNORE_UNUSED, 0),
3942 GATE(CLK_ACLK_MSCLNP_100, "aclk_msclnp_100", "div_pclk_mscl",
3943 ENABLE_ACLK_MSCL, 4, CLK_IGNORE_UNUSED, 0),
3944 GATE(CLK_ACLK_MSCLND_400, "aclk_msclnd_400", "mout_aclk_mscl_400_user",
3945 ENABLE_ACLK_MSCL, 3, CLK_IGNORE_UNUSED, 0),
3946 GATE(CLK_ACLK_JPEG, "aclk_jpeg", "mout_aclk_mscl_400_user",
3947 ENABLE_ACLK_MSCL, 2, 0, 0),
3948 GATE(CLK_ACLK_M2MSCALER1, "aclk_m2mscaler1", "mout_aclk_mscl_400_user",
3949 ENABLE_ACLK_MSCL, 1, 0, 0),
3950 GATE(CLK_ACLK_M2MSCALER0, "aclk_m2mscaler0", "mout_aclk_mscl_400_user",
3951 ENABLE_ACLK_MSCL, 0, 0, 0),
3952
3953 /* ENABLE_ACLK_MSCL_SECURE_SMMU_M2MSCALER0 */
3954 GATE(CLK_ACLK_SMMU_M2MSCALER0, "aclk_smmu_m2mscaler0",
3955 "mout_aclk_mscl_400_user",
3956 ENABLE_ACLK_MSCL_SECURE_SMMU_M2MSCALER0,
3957 0, CLK_IGNORE_UNUSED, 0),
3958
3959 /* ENABLE_ACLK_MSCL_SECURE_SMMU_M2MSCALER1 */
3960 GATE(CLK_ACLK_SMMU_M2MSCALER1, "aclk_smmu_m2mscaler1",
3961 "mout_aclk_mscl_400_user",
3962 ENABLE_ACLK_MSCL_SECURE_SMMU_M2MSCALER1,
3963 0, CLK_IGNORE_UNUSED, 0),
3964
3965 /* ENABLE_ACLK_MSCL_SECURE_SMMU_JPEG */
3966 GATE(CLK_ACLK_SMMU_JPEG, "aclk_smmu_jpeg", "mout_aclk_mscl_400_user",
3967 ENABLE_ACLK_MSCL_SECURE_SMMU_JPEG,
3968 0, CLK_IGNORE_UNUSED, 0),
3969
3970 /* ENABLE_PCLK_MSCL */
3971 GATE(CLK_PCLK_BTS_JPEG, "pclk_bts_jpeg", "div_pclk_mscl",
3972 ENABLE_PCLK_MSCL, 7, 0, 0),
3973 GATE(CLK_PCLK_BTS_M2MSCALER1, "pclk_bts_m2mscaler1", "div_pclk_mscl",
3974 ENABLE_PCLK_MSCL, 6, 0, 0),
3975 GATE(CLK_PCLK_BTS_M2MSCALER0, "pclk_bts_m2mscaler0", "div_pclk_mscl",
3976 ENABLE_PCLK_MSCL, 5, 0, 0),
3977 GATE(CLK_PCLK_PMU_MSCL, "pclk_pmu_mscl", "div_pclk_mscl",
3978 ENABLE_PCLK_MSCL, 4, CLK_IGNORE_UNUSED, 0),
3979 GATE(CLK_PCLK_SYSREG_MSCL, "pclk_sysreg_mscl", "div_pclk_mscl",
3980 ENABLE_PCLK_MSCL, 3, CLK_IGNORE_UNUSED, 0),
3981 GATE(CLK_PCLK_JPEG, "pclk_jpeg", "div_pclk_mscl",
3982 ENABLE_PCLK_MSCL, 2, 0, 0),
3983 GATE(CLK_PCLK_M2MSCALER1, "pclk_m2mscaler1", "div_pclk_mscl",
3984 ENABLE_PCLK_MSCL, 1, 0, 0),
3985 GATE(CLK_PCLK_M2MSCALER0, "pclk_m2mscaler0", "div_pclk_mscl",
3986 ENABLE_PCLK_MSCL, 0, 0, 0),
3987
3988 /* ENABLE_PCLK_MSCL_SECURE_SMMU_M2MSCALER0 */
3989 GATE(CLK_PCLK_SMMU_M2MSCALER0, "pclk_smmu_m2mscaler0", "div_pclk_mscl",
3990 ENABLE_PCLK_MSCL_SECURE_SMMU_M2MSCALER0,
3991 0, CLK_IGNORE_UNUSED, 0),
3992
3993 /* ENABLE_PCLK_MSCL_SECURE_SMMU_M2MSCALER1 */
3994 GATE(CLK_PCLK_SMMU_M2MSCALER1, "pclk_smmu_m2mscaler1", "div_pclk_mscl",
3995 ENABLE_PCLK_MSCL_SECURE_SMMU_M2MSCALER1,
3996 0, CLK_IGNORE_UNUSED, 0),
3997
3998 /* ENABLE_PCLK_MSCL_SECURE_SMMU_JPEG */
3999 GATE(CLK_PCLK_SMMU_JPEG, "pclk_smmu_jpeg", "div_pclk_mscl",
4000 ENABLE_PCLK_MSCL_SECURE_SMMU_JPEG,
4001 0, CLK_IGNORE_UNUSED, 0),
4002
4003 /* ENABLE_SCLK_MSCL */
4004 GATE(CLK_SCLK_JPEG, "sclk_jpeg", "mout_sclk_jpeg", ENABLE_SCLK_MSCL, 0,
4005 CLK_IGNORE_UNUSED | CLK_SET_RATE_PARENT, 0),
4006};
4007
4008static struct samsung_cmu_info mscl_cmu_info __initdata = {
4009 .mux_clks = mscl_mux_clks,
4010 .nr_mux_clks = ARRAY_SIZE(mscl_mux_clks),
4011 .div_clks = mscl_div_clks,
4012 .nr_div_clks = ARRAY_SIZE(mscl_div_clks),
4013 .gate_clks = mscl_gate_clks,
4014 .nr_gate_clks = ARRAY_SIZE(mscl_gate_clks),
4015 .nr_clk_ids = MSCL_NR_CLK,
4016 .clk_regs = mscl_clk_regs,
4017 .nr_clk_regs = ARRAY_SIZE(mscl_clk_regs),
4018};
4019
4020static void __init exynos5433_cmu_mscl_init(struct device_node *np)
4021{
4022 samsung_cmu_register_one(np, &mscl_cmu_info);
4023}
4024CLK_OF_DECLARE(exynos5433_cmu_mscl, "samsung,exynos5433-cmu-mscl",
4025 exynos5433_cmu_mscl_init);
Chanwoo Choi9910b6b2015-02-03 09:13:52 +09004026
4027/*
4028 * Register offset definitions for CMU_MFC
4029 */
4030#define MUX_SEL_MFC 0x0200
4031#define MUX_ENABLE_MFC 0x0300
4032#define MUX_STAT_MFC 0x0400
4033#define DIV_MFC 0x0600
4034#define DIV_STAT_MFC 0x0700
4035#define ENABLE_ACLK_MFC 0x0800
4036#define ENABLE_ACLK_MFC_SECURE_SMMU_MFC 0x0804
4037#define ENABLE_PCLK_MFC 0x0900
4038#define ENABLE_PCLK_MFC_SECURE_SMMU_MFC 0x0904
4039#define ENABLE_IP_MFC0 0x0b00
4040#define ENABLE_IP_MFC1 0x0b04
4041#define ENABLE_IP_MFC_SECURE_SMMU_MFC 0x0b08
4042
4043static unsigned long mfc_clk_regs[] __initdata = {
4044 MUX_SEL_MFC,
4045 MUX_ENABLE_MFC,
4046 MUX_STAT_MFC,
4047 DIV_MFC,
4048 DIV_STAT_MFC,
4049 ENABLE_ACLK_MFC,
4050 ENABLE_ACLK_MFC_SECURE_SMMU_MFC,
4051 ENABLE_PCLK_MFC,
4052 ENABLE_PCLK_MFC_SECURE_SMMU_MFC,
4053 ENABLE_IP_MFC0,
4054 ENABLE_IP_MFC1,
4055 ENABLE_IP_MFC_SECURE_SMMU_MFC,
4056};
4057
4058PNAME(mout_aclk_mfc_400_user_p) = { "oscclk", "aclk_mfc_400", };
4059
4060static struct samsung_mux_clock mfc_mux_clks[] __initdata = {
4061 /* MUX_SEL_MFC */
4062 MUX(CLK_MOUT_ACLK_MFC_400_USER, "mout_aclk_mfc_400_user",
4063 mout_aclk_mfc_400_user_p, MUX_SEL_MFC, 0, 0),
4064};
4065
4066static struct samsung_div_clock mfc_div_clks[] __initdata = {
4067 /* DIV_MFC */
4068 DIV(CLK_DIV_PCLK_MFC, "div_pclk_mfc", "mout_aclk_mfc_400_user",
4069 DIV_MFC, 0, 2),
4070};
4071
4072static struct samsung_gate_clock mfc_gate_clks[] __initdata = {
4073 /* ENABLE_ACLK_MFC */
4074 GATE(CLK_ACLK_BTS_MFC_1, "aclk_bts_mfc_1", "mout_aclk_mfc_400_user",
4075 ENABLE_ACLK_MFC, 6, 0, 0),
4076 GATE(CLK_ACLK_BTS_MFC_0, "aclk_bts_mfc_0", "mout_aclk_mfc_400_user",
4077 ENABLE_ACLK_MFC, 5, 0, 0),
4078 GATE(CLK_ACLK_AHB2APB_MFCP, "aclk_ahb2apb_mfcp", "div_pclk_mfc",
4079 ENABLE_ACLK_MFC, 4, CLK_IGNORE_UNUSED, 0),
4080 GATE(CLK_ACLK_XIU_MFCX, "aclk_xiu_mfcx", "mout_aclk_mfc_400_user",
4081 ENABLE_ACLK_MFC, 3, CLK_IGNORE_UNUSED, 0),
4082 GATE(CLK_ACLK_MFCNP_100, "aclk_mfcnp_100", "div_pclk_mfc",
4083 ENABLE_ACLK_MFC, 2, CLK_IGNORE_UNUSED, 0),
4084 GATE(CLK_ACLK_MFCND_400, "aclk_mfcnd_400", "mout_aclk_mfc_400_user",
4085 ENABLE_ACLK_MFC, 1, CLK_IGNORE_UNUSED, 0),
4086 GATE(CLK_ACLK_MFC, "aclk_mfc", "mout_aclk_mfc_400_user",
4087 ENABLE_ACLK_MFC, 0, 0, 0),
4088
4089 /* ENABLE_ACLK_MFC_SECURE_SMMU_MFC */
4090 GATE(CLK_ACLK_SMMU_MFC_1, "aclk_smmu_mfc_1", "mout_aclk_mfc_400_user",
4091 ENABLE_ACLK_MFC_SECURE_SMMU_MFC,
4092 1, CLK_IGNORE_UNUSED, 0),
4093 GATE(CLK_ACLK_SMMU_MFC_0, "aclk_smmu_mfc_0", "mout_aclk_mfc_400_user",
4094 ENABLE_ACLK_MFC_SECURE_SMMU_MFC,
4095 0, CLK_IGNORE_UNUSED, 0),
4096
4097 /* ENABLE_PCLK_MFC */
4098 GATE(CLK_PCLK_BTS_MFC_1, "pclk_bts_mfc_1", "div_pclk_mfc",
4099 ENABLE_PCLK_MFC, 4, 0, 0),
4100 GATE(CLK_PCLK_BTS_MFC_0, "pclk_bts_mfc_0", "div_pclk_mfc",
4101 ENABLE_PCLK_MFC, 3, 0, 0),
4102 GATE(CLK_PCLK_PMU_MFC, "pclk_pmu_mfc", "div_pclk_mfc",
4103 ENABLE_PCLK_MFC, 2, CLK_IGNORE_UNUSED, 0),
4104 GATE(CLK_PCLK_SYSREG_MFC, "pclk_sysreg_mfc", "div_pclk_mfc",
4105 ENABLE_PCLK_MFC, 1, CLK_IGNORE_UNUSED, 0),
4106 GATE(CLK_PCLK_MFC, "pclk_mfc", "div_pclk_mfc",
4107 ENABLE_PCLK_MFC, 4, CLK_IGNORE_UNUSED, 0),
4108
4109 /* ENABLE_PCLK_MFC_SECURE_SMMU_MFC */
4110 GATE(CLK_PCLK_SMMU_MFC_1, "pclk_smmu_mfc_1", "div_pclk_mfc",
4111 ENABLE_PCLK_MFC_SECURE_SMMU_MFC,
4112 1, CLK_IGNORE_UNUSED, 0),
4113 GATE(CLK_PCLK_SMMU_MFC_0, "pclk_smmu_mfc_0", "div_pclk_mfc",
4114 ENABLE_PCLK_MFC_SECURE_SMMU_MFC,
4115 0, CLK_IGNORE_UNUSED, 0),
4116};
4117
4118static struct samsung_cmu_info mfc_cmu_info __initdata = {
4119 .mux_clks = mfc_mux_clks,
4120 .nr_mux_clks = ARRAY_SIZE(mfc_mux_clks),
4121 .div_clks = mfc_div_clks,
4122 .nr_div_clks = ARRAY_SIZE(mfc_div_clks),
4123 .gate_clks = mfc_gate_clks,
4124 .nr_gate_clks = ARRAY_SIZE(mfc_gate_clks),
4125 .nr_clk_ids = MFC_NR_CLK,
4126 .clk_regs = mfc_clk_regs,
4127 .nr_clk_regs = ARRAY_SIZE(mfc_clk_regs),
4128};
4129
4130static void __init exynos5433_cmu_mfc_init(struct device_node *np)
4131{
4132 samsung_cmu_register_one(np, &mfc_cmu_info);
4133}
4134CLK_OF_DECLARE(exynos5433_cmu_mfc, "samsung,exynos5433-cmu-mfc",
4135 exynos5433_cmu_mfc_init);
Chanwoo Choi45e58aa2015-02-03 09:13:53 +09004136
4137/*
4138 * Register offset definitions for CMU_HEVC
4139 */
4140#define MUX_SEL_HEVC 0x0200
4141#define MUX_ENABLE_HEVC 0x0300
4142#define MUX_STAT_HEVC 0x0400
4143#define DIV_HEVC 0x0600
4144#define DIV_STAT_HEVC 0x0700
4145#define ENABLE_ACLK_HEVC 0x0800
4146#define ENABLE_ACLK_HEVC_SECURE_SMMU_HEVC 0x0804
4147#define ENABLE_PCLK_HEVC 0x0900
4148#define ENABLE_PCLK_HEVC_SECURE_SMMU_HEVC 0x0904
4149#define ENABLE_IP_HEVC0 0x0b00
4150#define ENABLE_IP_HEVC1 0x0b04
4151#define ENABLE_IP_HEVC_SECURE_SMMU_HEVC 0x0b08
4152
4153static unsigned long hevc_clk_regs[] __initdata = {
4154 MUX_SEL_HEVC,
4155 MUX_ENABLE_HEVC,
4156 MUX_STAT_HEVC,
4157 DIV_HEVC,
4158 DIV_STAT_HEVC,
4159 ENABLE_ACLK_HEVC,
4160 ENABLE_ACLK_HEVC_SECURE_SMMU_HEVC,
4161 ENABLE_PCLK_HEVC,
4162 ENABLE_PCLK_HEVC_SECURE_SMMU_HEVC,
4163 ENABLE_IP_HEVC0,
4164 ENABLE_IP_HEVC1,
4165 ENABLE_IP_HEVC_SECURE_SMMU_HEVC,
4166};
4167
4168PNAME(mout_aclk_hevc_400_user_p) = { "oscclk", "aclk_hevc_400", };
4169
4170static struct samsung_mux_clock hevc_mux_clks[] __initdata = {
4171 /* MUX_SEL_HEVC */
4172 MUX(CLK_MOUT_ACLK_HEVC_400_USER, "mout_aclk_hevc_400_user",
4173 mout_aclk_hevc_400_user_p, MUX_SEL_HEVC, 0, 0),
4174};
4175
4176static struct samsung_div_clock hevc_div_clks[] __initdata = {
4177 /* DIV_HEVC */
4178 DIV(CLK_DIV_PCLK_HEVC, "div_pclk_hevc", "mout_aclk_hevc_400_user",
4179 DIV_HEVC, 0, 2),
4180};
4181
4182static struct samsung_gate_clock hevc_gate_clks[] __initdata = {
4183 /* ENABLE_ACLK_HEVC */
4184 GATE(CLK_ACLK_BTS_HEVC_1, "aclk_bts_hevc_1", "mout_aclk_hevc_400_user",
4185 ENABLE_ACLK_HEVC, 6, 0, 0),
4186 GATE(CLK_ACLK_BTS_HEVC_0, "aclk_bts_hevc_0", "mout_aclk_hevc_400_user",
4187 ENABLE_ACLK_HEVC, 5, 0, 0),
4188 GATE(CLK_ACLK_AHB2APB_HEVCP, "aclk_ahb2apb_hevcp", "div_pclk_hevc",
4189 ENABLE_ACLK_HEVC, 4, CLK_IGNORE_UNUSED, 0),
4190 GATE(CLK_ACLK_XIU_HEVCX, "aclk_xiu_hevcx", "mout_aclk_hevc_400_user",
4191 ENABLE_ACLK_HEVC, 3, CLK_IGNORE_UNUSED, 0),
4192 GATE(CLK_ACLK_HEVCNP_100, "aclk_hevcnp_100", "div_pclk_hevc",
4193 ENABLE_ACLK_HEVC, 2, CLK_IGNORE_UNUSED, 0),
4194 GATE(CLK_ACLK_HEVCND_400, "aclk_hevcnd_400", "mout_aclk_hevc_400_user",
4195 ENABLE_ACLK_HEVC, 1, CLK_IGNORE_UNUSED, 0),
4196 GATE(CLK_ACLK_HEVC, "aclk_hevc", "mout_aclk_hevc_400_user",
4197 ENABLE_ACLK_HEVC, 0, 0, 0),
4198
4199 /* ENABLE_ACLK_HEVC_SECURE_SMMU_HEVC */
4200 GATE(CLK_ACLK_SMMU_HEVC_1, "aclk_smmu_hevc_1",
4201 "mout_aclk_hevc_400_user",
4202 ENABLE_ACLK_HEVC_SECURE_SMMU_HEVC,
4203 1, CLK_IGNORE_UNUSED, 0),
4204 GATE(CLK_ACLK_SMMU_HEVC_0, "aclk_smmu_hevc_0",
4205 "mout_aclk_hevc_400_user",
4206 ENABLE_ACLK_HEVC_SECURE_SMMU_HEVC,
4207 0, CLK_IGNORE_UNUSED, 0),
4208
4209 /* ENABLE_PCLK_HEVC */
4210 GATE(CLK_PCLK_BTS_HEVC_1, "pclk_bts_hevc_1", "div_pclk_hevc",
4211 ENABLE_PCLK_HEVC, 4, 0, 0),
4212 GATE(CLK_PCLK_BTS_HEVC_0, "pclk_bts_hevc_0", "div_pclk_hevc",
4213 ENABLE_PCLK_HEVC, 3, 0, 0),
4214 GATE(CLK_PCLK_PMU_HEVC, "pclk_pmu_hevc", "div_pclk_hevc",
4215 ENABLE_PCLK_HEVC, 2, CLK_IGNORE_UNUSED, 0),
4216 GATE(CLK_PCLK_SYSREG_HEVC, "pclk_sysreg_hevc", "div_pclk_hevc",
4217 ENABLE_PCLK_HEVC, 1, CLK_IGNORE_UNUSED, 0),
4218 GATE(CLK_PCLK_HEVC, "pclk_hevc", "div_pclk_hevc",
4219 ENABLE_PCLK_HEVC, 4, CLK_IGNORE_UNUSED, 0),
4220
4221 /* ENABLE_PCLK_HEVC_SECURE_SMMU_HEVC */
4222 GATE(CLK_PCLK_SMMU_HEVC_1, "pclk_smmu_hevc_1", "div_pclk_hevc",
4223 ENABLE_PCLK_HEVC_SECURE_SMMU_HEVC,
4224 1, CLK_IGNORE_UNUSED, 0),
4225 GATE(CLK_PCLK_SMMU_HEVC_0, "pclk_smmu_hevc_0", "div_pclk_hevc",
4226 ENABLE_PCLK_HEVC_SECURE_SMMU_HEVC,
4227 0, CLK_IGNORE_UNUSED, 0),
4228};
4229
4230static struct samsung_cmu_info hevc_cmu_info __initdata = {
4231 .mux_clks = hevc_mux_clks,
4232 .nr_mux_clks = ARRAY_SIZE(hevc_mux_clks),
4233 .div_clks = hevc_div_clks,
4234 .nr_div_clks = ARRAY_SIZE(hevc_div_clks),
4235 .gate_clks = hevc_gate_clks,
4236 .nr_gate_clks = ARRAY_SIZE(hevc_gate_clks),
4237 .nr_clk_ids = HEVC_NR_CLK,
4238 .clk_regs = hevc_clk_regs,
4239 .nr_clk_regs = ARRAY_SIZE(hevc_clk_regs),
4240};
4241
4242static void __init exynos5433_cmu_hevc_init(struct device_node *np)
4243{
4244 samsung_cmu_register_one(np, &hevc_cmu_info);
4245}
4246CLK_OF_DECLARE(exynos5433_cmu_hevc, "samsung,exynos5433-cmu-hevc",
4247 exynos5433_cmu_hevc_init);
Chanwoo Choi8e46c4b2015-02-03 09:13:54 +09004248
4249/*
4250 * Register offset definitions for CMU_ISP
4251 */
4252#define MUX_SEL_ISP 0x0200
4253#define MUX_ENABLE_ISP 0x0300
4254#define MUX_STAT_ISP 0x0400
4255#define DIV_ISP 0x0600
4256#define DIV_STAT_ISP 0x0700
4257#define ENABLE_ACLK_ISP0 0x0800
4258#define ENABLE_ACLK_ISP1 0x0804
4259#define ENABLE_ACLK_ISP2 0x0808
4260#define ENABLE_PCLK_ISP 0x0900
4261#define ENABLE_SCLK_ISP 0x0a00
4262#define ENABLE_IP_ISP0 0x0b00
4263#define ENABLE_IP_ISP1 0x0b04
4264#define ENABLE_IP_ISP2 0x0b08
4265#define ENABLE_IP_ISP3 0x0b0c
4266
4267static unsigned long isp_clk_regs[] __initdata = {
4268 MUX_SEL_ISP,
4269 MUX_ENABLE_ISP,
4270 MUX_STAT_ISP,
4271 DIV_ISP,
4272 DIV_STAT_ISP,
4273 ENABLE_ACLK_ISP0,
4274 ENABLE_ACLK_ISP1,
4275 ENABLE_ACLK_ISP2,
4276 ENABLE_PCLK_ISP,
4277 ENABLE_SCLK_ISP,
4278 ENABLE_IP_ISP0,
4279 ENABLE_IP_ISP1,
4280 ENABLE_IP_ISP2,
4281 ENABLE_IP_ISP3,
4282};
4283
4284PNAME(mout_aclk_isp_dis_400_user_p) = { "oscclk", "aclk_isp_dis_400", };
4285PNAME(mout_aclk_isp_400_user_p) = { "oscclk", "aclk_isp_400", };
4286
4287static struct samsung_mux_clock isp_mux_clks[] __initdata = {
4288 /* MUX_SEL_ISP */
4289 MUX(CLK_MOUT_ACLK_ISP_DIS_400_USER, "mout_aclk_isp_dis_400_user",
4290 mout_aclk_isp_dis_400_user_p, MUX_SEL_ISP, 4, 0),
4291 MUX(CLK_MOUT_ACLK_ISP_400_USER, "mout_aclk_isp_400_user",
4292 mout_aclk_isp_400_user_p, MUX_SEL_ISP, 0, 0),
4293};
4294
4295static struct samsung_div_clock isp_div_clks[] __initdata = {
4296 /* DIV_ISP */
4297 DIV(CLK_DIV_PCLK_ISP_DIS, "div_pclk_isp_dis",
4298 "mout_aclk_isp_dis_400_user", DIV_ISP, 12, 3),
4299 DIV(CLK_DIV_PCLK_ISP, "div_pclk_isp", "mout_aclk_isp_400_user",
4300 DIV_ISP, 8, 3),
4301 DIV(CLK_DIV_ACLK_ISP_D_200, "div_aclk_isp_d_200",
4302 "mout_aclk_isp_400_user", DIV_ISP, 4, 3),
4303 DIV(CLK_DIV_ACLK_ISP_C_200, "div_aclk_isp_c_200",
4304 "mout_aclk_isp_400_user", DIV_ISP, 0, 3),
4305};
4306
4307static struct samsung_gate_clock isp_gate_clks[] __initdata = {
4308 /* ENABLE_ACLK_ISP0 */
4309 GATE(CLK_ACLK_ISP_D_GLUE, "aclk_isp_d_glue", "mout_aclk_isp_400_user",
4310 ENABLE_ACLK_ISP0, 6, CLK_IGNORE_UNUSED, 0),
4311 GATE(CLK_ACLK_SCALERP, "aclk_scalerp", "mout_aclk_isp_400_user",
4312 ENABLE_ACLK_ISP0, 5, 0, 0),
4313 GATE(CLK_ACLK_3DNR, "aclk_3dnr", "mout_aclk_isp_400_user",
4314 ENABLE_ACLK_ISP0, 4, 0, 0),
4315 GATE(CLK_ACLK_DIS, "aclk_dis", "mout_aclk_isp_dis_400_user",
4316 ENABLE_ACLK_ISP0, 3, 0, 0),
4317 GATE(CLK_ACLK_SCALERC, "aclk_scalerc", "mout_aclk_isp_400_user",
4318 ENABLE_ACLK_ISP0, 2, 0, 0),
4319 GATE(CLK_ACLK_DRC, "aclk_drc", "mout_aclk_isp_400_user",
4320 ENABLE_ACLK_ISP0, 1, 0, 0),
4321 GATE(CLK_ACLK_ISP, "aclk_isp", "mout_aclk_isp_400_user",
4322 ENABLE_ACLK_ISP0, 0, 0, 0),
4323
4324 /* ENABLE_ACLK_ISP1 */
4325 GATE(CLK_ACLK_AXIUS_SCALERP, "aclk_axius_scalerp",
4326 "mout_aclk_isp_400_user", ENABLE_ACLK_ISP1,
4327 17, CLK_IGNORE_UNUSED, 0),
4328 GATE(CLK_ACLK_AXIUS_SCALERC, "aclk_axius_scalerc",
4329 "mout_aclk_isp_400_user", ENABLE_ACLK_ISP1,
4330 16, CLK_IGNORE_UNUSED, 0),
4331 GATE(CLK_ACLK_AXIUS_DRC, "aclk_axius_drc",
4332 "mout_aclk_isp_400_user", ENABLE_ACLK_ISP1,
4333 15, CLK_IGNORE_UNUSED, 0),
4334 GATE(CLK_ACLK_ASYNCAHBM_ISP2P, "aclk_asyncahbm_isp2p",
4335 "div_pclk_isp", ENABLE_ACLK_ISP1,
4336 14, CLK_IGNORE_UNUSED, 0),
4337 GATE(CLK_ACLK_ASYNCAHBM_ISP1P, "aclk_asyncahbm_isp1p",
4338 "div_pclk_isp", ENABLE_ACLK_ISP1,
4339 13, CLK_IGNORE_UNUSED, 0),
4340 GATE(CLK_ACLK_ASYNCAXIS_DIS1, "aclk_asyncaxis_dis1",
4341 "mout_aclk_isp_dis_400_user", ENABLE_ACLK_ISP1,
4342 12, CLK_IGNORE_UNUSED, 0),
4343 GATE(CLK_ACLK_ASYNCAXIS_DIS0, "aclk_asyncaxis_dis0",
4344 "mout_aclk_isp_dis_400_user", ENABLE_ACLK_ISP1,
4345 11, CLK_IGNORE_UNUSED, 0),
4346 GATE(CLK_ACLK_ASYNCAXIM_DIS1, "aclk_asyncaxim_dis1",
4347 "mout_aclk_isp_400_user", ENABLE_ACLK_ISP1,
4348 10, CLK_IGNORE_UNUSED, 0),
4349 GATE(CLK_ACLK_ASYNCAXIM_DIS0, "aclk_asyncaxim_dis0",
4350 "mout_aclk_isp_400_user", ENABLE_ACLK_ISP1,
4351 9, CLK_IGNORE_UNUSED, 0),
4352 GATE(CLK_ACLK_ASYNCAXIM_ISP2P, "aclk_asyncaxim_isp2p",
4353 "div_aclk_isp_d_200", ENABLE_ACLK_ISP1,
4354 8, CLK_IGNORE_UNUSED, 0),
4355 GATE(CLK_ACLK_ASYNCAXIM_ISP1P, "aclk_asyncaxim_isp1p",
4356 "div_aclk_isp_c_200", ENABLE_ACLK_ISP1,
4357 7, CLK_IGNORE_UNUSED, 0),
4358 GATE(CLK_ACLK_AHB2APB_ISP2P, "aclk_ahb2apb_isp2p", "div_pclk_isp",
4359 ENABLE_ACLK_ISP1, 6, CLK_IGNORE_UNUSED, 0),
4360 GATE(CLK_ACLK_AHB2APB_ISP1P, "aclk_ahb2apb_isp1p", "div_pclk_isp",
4361 ENABLE_ACLK_ISP1, 5, CLK_IGNORE_UNUSED, 0),
4362 GATE(CLK_ACLK_AXI2APB_ISP2P, "aclk_axi2apb_isp2p",
4363 "div_aclk_isp_d_200", ENABLE_ACLK_ISP1,
4364 4, CLK_IGNORE_UNUSED, 0),
4365 GATE(CLK_ACLK_AXI2APB_ISP1P, "aclk_axi2apb_isp1p",
4366 "div_aclk_isp_c_200", ENABLE_ACLK_ISP1,
4367 3, CLK_IGNORE_UNUSED, 0),
4368 GATE(CLK_ACLK_XIU_ISPEX1, "aclk_xiu_ispex1", "mout_aclk_isp_400_user",
4369 ENABLE_ACLK_ISP1, 2, CLK_IGNORE_UNUSED, 0),
4370 GATE(CLK_ACLK_XIU_ISPEX0, "aclk_xiu_ispex0", "mout_aclk_isp_400_user",
4371 ENABLE_ACLK_ISP1, 1, CLK_IGNORE_UNUSED, 0),
4372 GATE(CLK_ACLK_ISPND_400, "aclk_ispnd_400", "mout_aclk_isp_400_user",
4373 ENABLE_ACLK_ISP1, 1, CLK_IGNORE_UNUSED, 0),
4374
4375 /* ENABLE_ACLK_ISP2 */
4376 GATE(CLK_ACLK_SMMU_SCALERP, "aclk_smmu_scalerp",
4377 "mout_aclk_isp_400_user", ENABLE_ACLK_ISP2,
4378 13, CLK_IGNORE_UNUSED, 0),
4379 GATE(CLK_ACLK_SMMU_3DNR, "aclk_smmu_3dnr", "mout_aclk_isp_400_user",
4380 ENABLE_ACLK_ISP2, 12, CLK_IGNORE_UNUSED, 0),
4381 GATE(CLK_ACLK_SMMU_DIS1, "aclk_smmu_dis1", "mout_aclk_isp_400_user",
4382 ENABLE_ACLK_ISP2, 11, CLK_IGNORE_UNUSED, 0),
4383 GATE(CLK_ACLK_SMMU_DIS0, "aclk_smmu_dis0", "mout_aclk_isp_400_user",
4384 ENABLE_ACLK_ISP2, 10, CLK_IGNORE_UNUSED, 0),
4385 GATE(CLK_ACLK_SMMU_SCALERC, "aclk_smmu_scalerc",
4386 "mout_aclk_isp_400_user", ENABLE_ACLK_ISP2,
4387 9, CLK_IGNORE_UNUSED, 0),
4388 GATE(CLK_ACLK_SMMU_DRC, "aclk_smmu_drc", "mout_aclk_isp_400_user",
4389 ENABLE_ACLK_ISP2, 8, CLK_IGNORE_UNUSED, 0),
4390 GATE(CLK_ACLK_SMMU_ISP, "aclk_smmu_isp", "mout_aclk_isp_400_user",
4391 ENABLE_ACLK_ISP2, 7, CLK_IGNORE_UNUSED, 0),
4392 GATE(CLK_ACLK_BTS_SCALERP, "aclk_bts_scalerp",
4393 "mout_aclk_isp_400_user", ENABLE_ACLK_ISP2,
4394 6, CLK_IGNORE_UNUSED, 0),
4395 GATE(CLK_ACLK_BTS_3DR, "aclk_bts_3dnr", "mout_aclk_isp_400_user",
4396 ENABLE_ACLK_ISP2, 5, CLK_IGNORE_UNUSED, 0),
4397 GATE(CLK_ACLK_BTS_DIS1, "aclk_bts_dis1", "mout_aclk_isp_400_user",
4398 ENABLE_ACLK_ISP2, 4, CLK_IGNORE_UNUSED, 0),
4399 GATE(CLK_ACLK_BTS_DIS0, "aclk_bts_dis0", "mout_aclk_isp_400_user",
4400 ENABLE_ACLK_ISP2, 3, CLK_IGNORE_UNUSED, 0),
4401 GATE(CLK_ACLK_BTS_SCALERC, "aclk_bts_scalerc",
4402 "mout_aclk_isp_400_user", ENABLE_ACLK_ISP2,
4403 2, CLK_IGNORE_UNUSED, 0),
4404 GATE(CLK_ACLK_BTS_DRC, "aclk_bts_drc", "mout_aclk_isp_400_user",
4405 ENABLE_ACLK_ISP2, 1, CLK_IGNORE_UNUSED, 0),
4406 GATE(CLK_ACLK_BTS_ISP, "aclk_bts_isp", "mout_aclk_isp_400_user",
4407 ENABLE_ACLK_ISP2, 0, CLK_IGNORE_UNUSED, 0),
4408
4409 /* ENABLE_PCLK_ISP */
4410 GATE(CLK_PCLK_SMMU_SCALERP, "pclk_smmu_scalerp", "div_aclk_isp_d_200",
4411 ENABLE_PCLK_ISP, 25, CLK_IGNORE_UNUSED, 0),
4412 GATE(CLK_PCLK_SMMU_3DNR, "pclk_smmu_3dnr", "div_aclk_isp_d_200",
4413 ENABLE_PCLK_ISP, 24, CLK_IGNORE_UNUSED, 0),
4414 GATE(CLK_PCLK_SMMU_DIS1, "pclk_smmu_dis1", "div_aclk_isp_d_200",
4415 ENABLE_PCLK_ISP, 23, CLK_IGNORE_UNUSED, 0),
4416 GATE(CLK_PCLK_SMMU_DIS0, "pclk_smmu_dis0", "div_aclk_isp_d_200",
4417 ENABLE_PCLK_ISP, 22, CLK_IGNORE_UNUSED, 0),
4418 GATE(CLK_PCLK_SMMU_SCALERC, "pclk_smmu_scalerc", "div_aclk_isp_c_200",
4419 ENABLE_PCLK_ISP, 21, CLK_IGNORE_UNUSED, 0),
4420 GATE(CLK_PCLK_SMMU_DRC, "pclk_smmu_drc", "div_aclk_isp_c_200",
4421 ENABLE_PCLK_ISP, 20, CLK_IGNORE_UNUSED, 0),
4422 GATE(CLK_PCLK_SMMU_ISP, "pclk_smmu_isp", "div_aclk_isp_c_200",
4423 ENABLE_PCLK_ISP, 19, CLK_IGNORE_UNUSED, 0),
4424 GATE(CLK_PCLK_BTS_SCALERP, "pclk_bts_scalerp", "div_pclk_isp",
4425 ENABLE_PCLK_ISP, 18, CLK_IGNORE_UNUSED, 0),
4426 GATE(CLK_PCLK_BTS_3DNR, "pclk_bts_3dnr", "div_pclk_isp",
4427 ENABLE_PCLK_ISP, 17, CLK_IGNORE_UNUSED, 0),
4428 GATE(CLK_PCLK_BTS_DIS1, "pclk_bts_dis1", "div_pclk_isp",
4429 ENABLE_PCLK_ISP, 16, CLK_IGNORE_UNUSED, 0),
4430 GATE(CLK_PCLK_BTS_DIS0, "pclk_bts_dis0", "div_pclk_isp",
4431 ENABLE_PCLK_ISP, 15, CLK_IGNORE_UNUSED, 0),
4432 GATE(CLK_PCLK_BTS_SCALERC, "pclk_bts_scalerc", "div_pclk_isp",
4433 ENABLE_PCLK_ISP, 14, CLK_IGNORE_UNUSED, 0),
4434 GATE(CLK_PCLK_BTS_DRC, "pclk_bts_drc", "div_pclk_isp",
4435 ENABLE_PCLK_ISP, 13, CLK_IGNORE_UNUSED, 0),
4436 GATE(CLK_PCLK_BTS_ISP, "pclk_bts_isp", "div_pclk_isp",
4437 ENABLE_PCLK_ISP, 12, CLK_IGNORE_UNUSED, 0),
4438 GATE(CLK_PCLK_ASYNCAXI_DIS1, "pclk_asyncaxi_dis1", "div_pclk_isp",
4439 ENABLE_PCLK_ISP, 11, CLK_IGNORE_UNUSED, 0),
4440 GATE(CLK_PCLK_ASYNCAXI_DIS0, "pclk_asyncaxi_dis0", "div_pclk_isp",
4441 ENABLE_PCLK_ISP, 10, CLK_IGNORE_UNUSED, 0),
4442 GATE(CLK_PCLK_PMU_ISP, "pclk_pmu_isp", "div_pclk_isp",
4443 ENABLE_PCLK_ISP, 9, CLK_IGNORE_UNUSED, 0),
4444 GATE(CLK_PCLK_SYSREG_ISP, "pclk_sysreg_isp", "div_pclk_isp",
4445 ENABLE_PCLK_ISP, 8, CLK_IGNORE_UNUSED, 0),
4446 GATE(CLK_PCLK_CMU_ISP_LOCAL, "pclk_cmu_isp_local",
4447 "div_aclk_isp_c_200", ENABLE_PCLK_ISP,
4448 7, CLK_IGNORE_UNUSED, 0),
4449 GATE(CLK_PCLK_SCALERP, "pclk_scalerp", "div_aclk_isp_d_200",
4450 ENABLE_PCLK_ISP, 6, CLK_IGNORE_UNUSED, 0),
4451 GATE(CLK_PCLK_3DNR, "pclk_3dnr", "div_aclk_isp_d_200",
4452 ENABLE_PCLK_ISP, 5, CLK_IGNORE_UNUSED, 0),
4453 GATE(CLK_PCLK_DIS_CORE, "pclk_dis_core", "div_pclk_isp_dis",
4454 ENABLE_PCLK_ISP, 4, CLK_IGNORE_UNUSED, 0),
4455 GATE(CLK_PCLK_DIS, "pclk_dis", "div_aclk_isp_d_200",
4456 ENABLE_PCLK_ISP, 3, CLK_IGNORE_UNUSED, 0),
4457 GATE(CLK_PCLK_SCALERC, "pclk_scalerc", "div_aclk_isp_c_200",
4458 ENABLE_PCLK_ISP, 2, CLK_IGNORE_UNUSED, 0),
4459 GATE(CLK_PCLK_DRC, "pclk_drc", "div_aclk_isp_c_200",
4460 ENABLE_PCLK_ISP, 1, CLK_IGNORE_UNUSED, 0),
4461 GATE(CLK_PCLK_ISP, "pclk_isp", "div_aclk_isp_c_200",
4462 ENABLE_PCLK_ISP, 0, CLK_IGNORE_UNUSED, 0),
4463
4464 /* ENABLE_SCLK_ISP */
4465 GATE(CLK_SCLK_PIXELASYNCS_DIS, "sclk_pixelasyncs_dis",
4466 "mout_aclk_isp_dis_400_user", ENABLE_SCLK_ISP,
4467 5, CLK_IGNORE_UNUSED, 0),
4468 GATE(CLK_SCLK_PIXELASYNCM_DIS, "sclk_pixelasyncm_dis",
4469 "mout_aclk_isp_dis_400_user", ENABLE_SCLK_ISP,
4470 4, CLK_IGNORE_UNUSED, 0),
4471 GATE(CLK_SCLK_PIXELASYNCS_SCALERP, "sclk_pixelasyncs_scalerp",
4472 "mout_aclk_isp_400_user", ENABLE_SCLK_ISP,
4473 3, CLK_IGNORE_UNUSED, 0),
4474 GATE(CLK_SCLK_PIXELASYNCM_ISPD, "sclk_pixelasyncm_ispd",
4475 "mout_aclk_isp_400_user", ENABLE_SCLK_ISP,
4476 2, CLK_IGNORE_UNUSED, 0),
4477 GATE(CLK_SCLK_PIXELASYNCS_ISPC, "sclk_pixelasyncs_ispc",
4478 "mout_aclk_isp_400_user", ENABLE_SCLK_ISP,
4479 1, CLK_IGNORE_UNUSED, 0),
4480 GATE(CLK_SCLK_PIXELASYNCM_ISPC, "sclk_pixelasyncm_ispc",
4481 "mout_aclk_isp_400_user", ENABLE_SCLK_ISP,
4482 0, CLK_IGNORE_UNUSED, 0),
4483};
4484
4485static struct samsung_cmu_info isp_cmu_info __initdata = {
4486 .mux_clks = isp_mux_clks,
4487 .nr_mux_clks = ARRAY_SIZE(isp_mux_clks),
4488 .div_clks = isp_div_clks,
4489 .nr_div_clks = ARRAY_SIZE(isp_div_clks),
4490 .gate_clks = isp_gate_clks,
4491 .nr_gate_clks = ARRAY_SIZE(isp_gate_clks),
4492 .nr_clk_ids = ISP_NR_CLK,
4493 .clk_regs = isp_clk_regs,
4494 .nr_clk_regs = ARRAY_SIZE(isp_clk_regs),
4495};
4496
4497static void __init exynos5433_cmu_isp_init(struct device_node *np)
4498{
4499 samsung_cmu_register_one(np, &isp_cmu_info);
4500}
4501CLK_OF_DECLARE(exynos5433_cmu_isp, "samsung,exynos5433-cmu-isp",
4502 exynos5433_cmu_isp_init);
Chanwoo Choi6958f222015-02-03 09:13:55 +09004503
4504/*
4505 * Register offset definitions for CMU_CAM0
4506 */
4507#define MUX_SEL_CAM00 0x0200
4508#define MUX_SEL_CAM01 0x0204
4509#define MUX_SEL_CAM02 0x0208
4510#define MUX_SEL_CAM03 0x020c
4511#define MUX_SEL_CAM04 0x0210
4512#define MUX_ENABLE_CAM00 0x0300
4513#define MUX_ENABLE_CAM01 0x0304
4514#define MUX_ENABLE_CAM02 0x0308
4515#define MUX_ENABLE_CAM03 0x030c
4516#define MUX_ENABLE_CAM04 0x0310
4517#define MUX_STAT_CAM00 0x0400
4518#define MUX_STAT_CAM01 0x0404
4519#define MUX_STAT_CAM02 0x0408
4520#define MUX_STAT_CAM03 0x040c
4521#define MUX_STAT_CAM04 0x0410
4522#define MUX_IGNORE_CAM01 0x0504
4523#define DIV_CAM00 0x0600
4524#define DIV_CAM01 0x0604
4525#define DIV_CAM02 0x0608
4526#define DIV_CAM03 0x060c
4527#define DIV_STAT_CAM00 0x0700
4528#define DIV_STAT_CAM01 0x0704
4529#define DIV_STAT_CAM02 0x0708
4530#define DIV_STAT_CAM03 0x070c
4531#define ENABLE_ACLK_CAM00 0X0800
4532#define ENABLE_ACLK_CAM01 0X0804
4533#define ENABLE_ACLK_CAM02 0X0808
4534#define ENABLE_PCLK_CAM0 0X0900
4535#define ENABLE_SCLK_CAM0 0X0a00
4536#define ENABLE_IP_CAM00 0X0b00
4537#define ENABLE_IP_CAM01 0X0b04
4538#define ENABLE_IP_CAM02 0X0b08
4539#define ENABLE_IP_CAM03 0X0b0C
4540
4541static unsigned long cam0_clk_regs[] __initdata = {
4542 MUX_SEL_CAM00,
4543 MUX_SEL_CAM01,
4544 MUX_SEL_CAM02,
4545 MUX_SEL_CAM03,
4546 MUX_SEL_CAM04,
4547 MUX_ENABLE_CAM00,
4548 MUX_ENABLE_CAM01,
4549 MUX_ENABLE_CAM02,
4550 MUX_ENABLE_CAM03,
4551 MUX_ENABLE_CAM04,
4552 MUX_STAT_CAM00,
4553 MUX_STAT_CAM01,
4554 MUX_STAT_CAM02,
4555 MUX_STAT_CAM03,
4556 MUX_STAT_CAM04,
4557 MUX_IGNORE_CAM01,
4558 DIV_CAM00,
4559 DIV_CAM01,
4560 DIV_CAM02,
4561 DIV_CAM03,
4562 DIV_STAT_CAM00,
4563 DIV_STAT_CAM01,
4564 DIV_STAT_CAM02,
4565 DIV_STAT_CAM03,
4566 ENABLE_ACLK_CAM00,
4567 ENABLE_ACLK_CAM01,
4568 ENABLE_ACLK_CAM02,
4569 ENABLE_PCLK_CAM0,
4570 ENABLE_SCLK_CAM0,
4571 ENABLE_IP_CAM00,
4572 ENABLE_IP_CAM01,
4573 ENABLE_IP_CAM02,
4574 ENABLE_IP_CAM03,
4575};
4576PNAME(mout_aclk_cam0_333_user_p) = { "oscclk", "aclk_cam0_333", };
4577PNAME(mout_aclk_cam0_400_user_p) = { "oscclk", "aclk_cam0_400", };
4578PNAME(mout_aclk_cam0_552_user_p) = { "oscclk", "aclk_cam0_552", };
4579
4580PNAME(mout_phyclk_rxbyteclkhs0_s4_user_p) = { "oscclk",
4581 "phyclk_rxbyteclkhs0_s4_phy", };
4582PNAME(mout_phyclk_rxbyteclkhs0_s2a_user_p) = { "oscclk",
4583 "phyclk_rxbyteclkhs0_s2a_phy", };
4584
4585PNAME(mout_aclk_lite_d_b_p) = { "mout_aclk_lite_d_a",
4586 "mout_aclk_cam0_333_user", };
4587PNAME(mout_aclk_lite_d_a_p) = { "mout_aclk_cam0_552_user",
4588 "mout_aclk_cam0_400_user", };
4589PNAME(mout_aclk_lite_b_b_p) = { "mout_aclk_lite_b_a",
4590 "mout_aclk_cam0_333_user", };
4591PNAME(mout_aclk_lite_b_a_p) = { "mout_aclk_cam0_552_user",
4592 "mout_aclk_cam0_400_user", };
4593PNAME(mout_aclk_lite_a_b_p) = { "mout_aclk_lite_a_a",
4594 "mout_aclk_cam0_333_user", };
4595PNAME(mout_aclk_lite_a_a_p) = { "mout_aclk_cam0_552_user",
4596 "mout_aclk_cam0_400_user", };
4597PNAME(mout_aclk_cam0_400_p) = { "mout_aclk_cam0_400_user",
4598 "mout_aclk_cam0_333_user", };
4599
4600PNAME(mout_aclk_csis1_b_p) = { "mout_aclk_csis1_a",
4601 "mout_aclk_cam0_333_user" };
4602PNAME(mout_aclk_csis1_a_p) = { "mout_aclk_cam0_552_user",
4603 "mout_aclk_cam0_400_user", };
4604PNAME(mout_aclk_csis0_b_p) = { "mout_aclk_csis0_a",
4605 "mout_aclk_cam0_333_user", };
4606PNAME(mout_aclk_csis0_a_p) = { "mout_aclk_cam0_552_user",
4607 "mout_aclk-cam0_400_user", };
4608PNAME(mout_aclk_3aa1_b_p) = { "mout_aclk_3aa1_a",
4609 "mout_aclk_cam0_333_user", };
4610PNAME(mout_aclk_3aa1_a_p) = { "mout_aclk_cam0_552_user",
4611 "mout_aclk_cam0_400_user", };
4612PNAME(mout_aclk_3aa0_b_p) = { "mout_aclk_3aa0_a",
4613 "mout_aclk_cam0_333_user", };
4614PNAME(mout_aclk_3aa0_a_p) = { "mout_aclk_cam0_552_user",
4615 "mout_aclk_cam0_400_user", };
4616
4617PNAME(mout_sclk_lite_freecnt_c_p) = { "mout_sclk_lite_freecnt_b",
4618 "div_pclk_lite_d", };
4619PNAME(mout_sclk_lite_freecnt_b_p) = { "mout_sclk_lite_freecnt_a",
4620 "div_pclk_pixelasync_lite_c", };
4621PNAME(mout_sclk_lite_freecnt_a_p) = { "div_pclk_lite_a",
4622 "div_pclk_lite_b", };
4623PNAME(mout_sclk_pixelasync_lite_c_b_p) = { "mout_sclk_pixelasync_lite_c_a",
4624 "mout_aclk_cam0_333_user", };
4625PNAME(mout_sclk_pixelasync_lite_c_a_p) = { "mout_aclk_cam0_552_user",
4626 "mout_aclk_cam0_400_user", };
4627PNAME(mout_sclk_pixelasync_lite_c_init_b_p) = {
4628 "mout_sclk_pixelasync_lite_c_init_a",
4629 "mout_aclk_cam0_400_user", };
4630PNAME(mout_sclk_pixelasync_lite_c_init_a_p) = {
4631 "mout_aclk_cam0_552_user",
4632 "mout_aclk_cam0_400_user", };
4633
4634static struct samsung_fixed_rate_clock cam0_fixed_clks[] __initdata = {
4635 FRATE(CLK_PHYCLK_RXBYTEECLKHS0_S4_PHY, "phyclk_rxbyteclkhs0_s4_phy",
4636 NULL, CLK_IS_ROOT, 100000000),
4637 FRATE(CLK_PHYCLK_RXBYTEECLKHS0_S2A_PHY, "phyclk_rxbyteclkhs0_s2a_phy",
4638 NULL, CLK_IS_ROOT, 100000000),
4639};
4640
4641static struct samsung_mux_clock cam0_mux_clks[] __initdata = {
4642 /* MUX_SEL_CAM00 */
4643 MUX(CLK_MOUT_ACLK_CAM0_333_USER, "mout_aclk_cam0_333_user",
4644 mout_aclk_cam0_333_user_p, MUX_SEL_CAM00, 8, 1),
4645 MUX(CLK_MOUT_ACLK_CAM0_400_USER, "mout_aclk_cam0_400_user",
4646 mout_aclk_cam0_400_user_p, MUX_SEL_CAM00, 4, 1),
4647 MUX(CLK_MOUT_ACLK_CAM0_552_USER, "mout_aclk_cam0_552_user",
4648 mout_aclk_cam0_552_user_p, MUX_SEL_CAM00, 0, 1),
4649
4650 /* MUX_SEL_CAM01 */
4651 MUX(CLK_MOUT_PHYCLK_RXBYTECLKHS0_S4_USER,
4652 "mout_phyclk_rxbyteclkhs0_s4_user",
4653 mout_phyclk_rxbyteclkhs0_s4_user_p,
4654 MUX_SEL_CAM01, 4, 1),
4655 MUX(CLK_MOUT_PHYCLK_RXBYTECLKHS0_S2A_USER,
4656 "mout_phyclk_rxbyteclkhs0_s2a_user",
4657 mout_phyclk_rxbyteclkhs0_s2a_user_p,
4658 MUX_SEL_CAM01, 0, 1),
4659
4660 /* MUX_SEL_CAM02 */
4661 MUX(CLK_MOUT_ACLK_LITE_D_B, "mout_aclk_lite_d_b", mout_aclk_lite_d_b_p,
4662 MUX_SEL_CAM02, 24, 1),
4663 MUX(CLK_MOUT_ACLK_LITE_D_A, "mout_aclk_lite_d_a", mout_aclk_lite_d_a_p,
4664 MUX_SEL_CAM02, 20, 1),
4665 MUX(CLK_MOUT_ACLK_LITE_B_B, "mout_aclk_lite_b_b", mout_aclk_lite_b_b_p,
4666 MUX_SEL_CAM02, 16, 1),
4667 MUX(CLK_MOUT_ACLK_LITE_B_A, "mout_aclk_lite_b_a", mout_aclk_lite_b_a_p,
4668 MUX_SEL_CAM02, 12, 1),
4669 MUX(CLK_MOUT_ACLK_LITE_A_B, "mout_aclk_lite_a_b", mout_aclk_lite_a_b_p,
4670 MUX_SEL_CAM02, 8, 1),
4671 MUX(CLK_MOUT_ACLK_LITE_A_A, "mout_aclk_lite_a_a", mout_aclk_lite_a_a_p,
4672 MUX_SEL_CAM02, 4, 1),
4673 MUX(CLK_MOUT_ACLK_CAM0_400, "mout_aclk_cam0_400", mout_aclk_cam0_400_p,
4674 MUX_SEL_CAM02, 0, 1),
4675
4676 /* MUX_SEL_CAM03 */
4677 MUX(CLK_MOUT_ACLK_CSIS1_B, "mout_aclk_csis1_b", mout_aclk_csis1_b_p,
4678 MUX_SEL_CAM03, 28, 1),
4679 MUX(CLK_MOUT_ACLK_CSIS1_A, "mout_aclk_csis1_a", mout_aclk_csis1_a_p,
4680 MUX_SEL_CAM03, 24, 1),
4681 MUX(CLK_MOUT_ACLK_CSIS0_B, "mout_aclk_csis0_b", mout_aclk_csis0_b_p,
4682 MUX_SEL_CAM03, 20, 1),
4683 MUX(CLK_MOUT_ACLK_CSIS0_A, "mout_aclk_csis0_a", mout_aclk_csis0_a_p,
4684 MUX_SEL_CAM03, 16, 1),
4685 MUX(CLK_MOUT_ACLK_3AA1_B, "mout_aclk_3aa1_b", mout_aclk_3aa1_b_p,
4686 MUX_SEL_CAM03, 12, 1),
4687 MUX(CLK_MOUT_ACLK_3AA1_A, "mout_aclk_3aa1_a", mout_aclk_3aa1_a_p,
4688 MUX_SEL_CAM03, 8, 1),
4689 MUX(CLK_MOUT_ACLK_3AA0_B, "mout_aclk_3aa0_b", mout_aclk_3aa0_b_p,
4690 MUX_SEL_CAM03, 4, 1),
4691 MUX(CLK_MOUT_ACLK_3AA0_A, "mout_aclk_3aa0_a", mout_aclk_3aa0_a_p,
4692 MUX_SEL_CAM03, 0, 1),
4693
4694 /* MUX_SEL_CAM04 */
4695 MUX(CLK_MOUT_SCLK_LITE_FREECNT_C, "mout_sclk_lite_freecnt_c",
4696 mout_sclk_lite_freecnt_c_p, MUX_SEL_CAM04, 24, 1),
4697 MUX(CLK_MOUT_SCLK_LITE_FREECNT_B, "mout_sclk_lite_freecnt_b",
4698 mout_sclk_lite_freecnt_b_p, MUX_SEL_CAM04, 24, 1),
4699 MUX(CLK_MOUT_SCLK_LITE_FREECNT_A, "mout_sclk_lite_freecnt_a",
4700 mout_sclk_lite_freecnt_a_p, MUX_SEL_CAM04, 24, 1),
4701 MUX(CLK_MOUT_SCLK_PIXELASYNC_LITE_C_B, "mout_sclk_pixelasync_lite_c_b",
4702 mout_sclk_pixelasync_lite_c_b_p, MUX_SEL_CAM04, 24, 1),
4703 MUX(CLK_MOUT_SCLK_PIXELASYNC_LITE_C_A, "mout_sclk_pixelasync_lite_c_a",
4704 mout_sclk_pixelasync_lite_c_a_p, MUX_SEL_CAM04, 24, 1),
4705 MUX(CLK_MOUT_SCLK_PIXELASYNC_LITE_C_INIT_B,
4706 "mout_sclk_pixelasync_lite_c_init_b",
4707 mout_sclk_pixelasync_lite_c_init_b_p,
4708 MUX_SEL_CAM04, 24, 1),
4709 MUX(CLK_MOUT_SCLK_PIXELASYNC_LITE_C_INIT_A,
4710 "mout_sclk_pixelasync_lite_c_init_a",
4711 mout_sclk_pixelasync_lite_c_init_a_p,
4712 MUX_SEL_CAM04, 24, 1),
4713};
4714
4715static struct samsung_div_clock cam0_div_clks[] __initdata = {
4716 /* DIV_CAM00 */
4717 DIV(CLK_DIV_PCLK_CAM0_50, "div_pclk_cam0_50", "div_aclk_cam0_200",
4718 DIV_CAM00, 8, 2),
4719 DIV(CLK_DIV_ACLK_CAM0_200, "div_aclk_cam0_200", "mout_aclk_cam0_400",
4720 DIV_CAM00, 4, 3),
4721 DIV(CLK_DIV_ACLK_CAM0_BUS_400, "div_aclk_cam0_bus_400",
4722 "mout_aclk_cam0_400", DIV_CAM00, 0, 3),
4723
4724 /* DIV_CAM01 */
4725 DIV(CLK_DIV_PCLK_LITE_D, "div_pclk_lite_d", "div_aclk_lite_d",
4726 DIV_CAM01, 20, 2),
4727 DIV(CLK_DIV_ACLK_LITE_D, "div_aclk_lite_d", "mout_aclk_lite_d_b",
4728 DIV_CAM01, 16, 3),
4729 DIV(CLK_DIV_PCLK_LITE_B, "div_pclk_lite_b", "div_aclk_lite_b",
4730 DIV_CAM01, 12, 2),
4731 DIV(CLK_DIV_ACLK_LITE_B, "div_aclk_lite_b", "mout_aclk_lite_b_b",
4732 DIV_CAM01, 8, 3),
4733 DIV(CLK_DIV_PCLK_LITE_A, "div_pclk_lite_a", "div_aclk_lite_a",
4734 DIV_CAM01, 4, 2),
4735 DIV(CLK_DIV_ACLK_LITE_A, "div_aclk_lite_a", "mout_aclk_lite_a_b",
4736 DIV_CAM01, 0, 3),
4737
4738 /* DIV_CAM02 */
4739 DIV(CLK_DIV_ACLK_CSIS1, "div_aclk_csis1", "mout_aclk_csis1_b",
4740 DIV_CAM02, 20, 3),
4741 DIV(CLK_DIV_ACLK_CSIS0, "div_aclk_csis0", "mout_aclk_csis0_b",
4742 DIV_CAM02, 16, 3),
4743 DIV(CLK_DIV_PCLK_3AA1, "div_pclk_3aa1", "div_aclk_3aa1",
4744 DIV_CAM02, 12, 2),
4745 DIV(CLK_DIV_ACLK_3AA1, "div_aclk_3aa1", "mout_aclk_3aa1_b",
4746 DIV_CAM02, 8, 3),
4747 DIV(CLK_DIV_PCLK_3AA0, "div_pclk_3aa0", "div_aclk_3aa0",
4748 DIV_CAM02, 4, 2),
4749 DIV(CLK_DIV_ACLK_3AA0, "div_aclk_3aa0", "mout_aclk_3aa0_b",
4750 DIV_CAM02, 0, 3),
4751
4752 /* DIV_CAM03 */
4753 DIV(CLK_DIV_SCLK_PIXELASYNC_LITE_C, "div_sclk_pixelasync_lite_c",
4754 "mout_sclk_pixelasync_lite_c_b", DIV_CAM03, 8, 3),
4755 DIV(CLK_DIV_PCLK_PIXELASYNC_LITE_C, "div_pclk_pixelasync_lite_c",
4756 "div_sclk_pixelasync_lite_c_init", DIV_CAM03, 4, 2),
4757 DIV(CLK_DIV_SCLK_PIXELASYNC_LITE_C_INIT,
4758 "div_sclk_pixelasync_lite_c_init",
4759 "mout_sclk_pixelasync_lite_c_init_b", DIV_CAM03, 0, 3),
4760};
4761
4762static struct samsung_gate_clock cam0_gate_clks[] __initdata = {
4763 /* ENABLE_ACLK_CAM00 */
4764 GATE(CLK_ACLK_CSIS1, "aclk_csis1", "div_aclk_csis1", ENABLE_ACLK_CAM00,
4765 6, 0, 0),
4766 GATE(CLK_ACLK_CSIS0, "aclk_csis0", "div_aclk_csis0", ENABLE_ACLK_CAM00,
4767 5, 0, 0),
4768 GATE(CLK_ACLK_3AA1, "aclk_3aa1", "div_aclk_3aa1", ENABLE_ACLK_CAM00,
4769 4, 0, 0),
4770 GATE(CLK_ACLK_3AA0, "aclk_3aa0", "div_aclk_3aa0", ENABLE_ACLK_CAM00,
4771 3, 0, 0),
4772 GATE(CLK_ACLK_LITE_D, "aclk_lite_d", "div_aclk_lite_d",
4773 ENABLE_ACLK_CAM00, 2, 0, 0),
4774 GATE(CLK_ACLK_LITE_B, "aclk_lite_b", "div_aclk_lite_b",
4775 ENABLE_ACLK_CAM00, 1, 0, 0),
4776 GATE(CLK_ACLK_LITE_A, "aclk_lite_a", "div_aclk_lite_a",
4777 ENABLE_ACLK_CAM00, 0, 0, 0),
4778
4779 /* ENABLE_ACLK_CAM01 */
4780 GATE(CLK_ACLK_AHBSYNCDN, "aclk_ahbsyncdn", "div_aclk_cam0_200",
4781 ENABLE_ACLK_CAM01, 31, CLK_IGNORE_UNUSED, 0),
4782 GATE(CLK_ACLK_AXIUS_LITE_D, "aclk_axius_lite_d", "div_aclk_cam0_bus_400",
4783 ENABLE_ACLK_CAM01, 30, CLK_IGNORE_UNUSED, 0),
4784 GATE(CLK_ACLK_AXIUS_LITE_B, "aclk_axius_lite_b", "div_aclk_cam0_bus_400",
4785 ENABLE_ACLK_CAM01, 29, CLK_IGNORE_UNUSED, 0),
4786 GATE(CLK_ACLK_AXIUS_LITE_A, "aclk_axius_lite_a", "div_aclk_cam0_bus_400",
4787 ENABLE_ACLK_CAM01, 28, CLK_IGNORE_UNUSED, 0),
4788 GATE(CLK_ACLK_ASYNCAPBM_3AA1, "aclk_asyncapbm_3aa1", "div_pclk_3aa1",
4789 ENABLE_ACLK_CAM01, 27, CLK_IGNORE_UNUSED, 0),
4790 GATE(CLK_ACLK_ASYNCAPBS_3AA1, "aclk_asyncapbs_3aa1", "div_aclk_3aa1",
4791 ENABLE_ACLK_CAM01, 26, CLK_IGNORE_UNUSED, 0),
4792 GATE(CLK_ACLK_ASYNCAPBM_3AA0, "aclk_asyncapbm_3aa0", "div_pclk_3aa0",
4793 ENABLE_ACLK_CAM01, 25, CLK_IGNORE_UNUSED, 0),
4794 GATE(CLK_ACLK_ASYNCAPBS_3AA0, "aclk_asyncapbs_3aa0", "div_aclk_3aa0",
4795 ENABLE_ACLK_CAM01, 24, CLK_IGNORE_UNUSED, 0),
4796 GATE(CLK_ACLK_ASYNCAPBM_LITE_D, "aclk_asyncapbm_lite_d",
4797 "div_pclk_lite_d", ENABLE_ACLK_CAM01,
4798 23, CLK_IGNORE_UNUSED, 0),
4799 GATE(CLK_ACLK_ASYNCAPBS_LITE_D, "aclk_asyncapbs_lite_d",
4800 "div_aclk_cam0_200", ENABLE_ACLK_CAM01,
4801 22, CLK_IGNORE_UNUSED, 0),
4802 GATE(CLK_ACLK_ASYNCAPBM_LITE_B, "aclk_asyncapbm_lite_b",
4803 "div_pclk_lite_b", ENABLE_ACLK_CAM01,
4804 21, CLK_IGNORE_UNUSED, 0),
4805 GATE(CLK_ACLK_ASYNCAPBS_LITE_B, "aclk_asyncapbs_lite_b",
4806 "div_aclk_cam0_200", ENABLE_ACLK_CAM01,
4807 20, CLK_IGNORE_UNUSED, 0),
4808 GATE(CLK_ACLK_ASYNCAPBM_LITE_A, "aclk_asyncapbm_lite_a",
4809 "div_pclk_lite_a", ENABLE_ACLK_CAM01,
4810 19, CLK_IGNORE_UNUSED, 0),
4811 GATE(CLK_ACLK_ASYNCAPBS_LITE_A, "aclk_asyncapbs_lite_a",
4812 "div_aclk_cam0_200", ENABLE_ACLK_CAM01,
4813 18, CLK_IGNORE_UNUSED, 0),
4814 GATE(CLK_ACLK_ASYNCAXIM_ISP0P, "aclk_asyncaxim_isp0p",
4815 "div_aclk_cam0_200", ENABLE_ACLK_CAM01,
4816 17, CLK_IGNORE_UNUSED, 0),
4817 GATE(CLK_ACLK_ASYNCAXIM_3AA1, "aclk_asyncaxim_3aa1",
4818 "div_aclk_cam0_bus_400", ENABLE_ACLK_CAM01,
4819 16, CLK_IGNORE_UNUSED, 0),
4820 GATE(CLK_ACLK_ASYNCAXIS_3AA1, "aclk_asyncaxis_3aa1",
4821 "div_aclk_3aa1", ENABLE_ACLK_CAM01,
4822 15, CLK_IGNORE_UNUSED, 0),
4823 GATE(CLK_ACLK_ASYNCAXIM_3AA0, "aclk_asyncaxim_3aa0",
4824 "div_aclk_cam0_bus_400", ENABLE_ACLK_CAM01,
4825 14, CLK_IGNORE_UNUSED, 0),
4826 GATE(CLK_ACLK_ASYNCAXIS_3AA0, "aclk_asyncaxis_3aa0",
4827 "div_aclk_3aa0", ENABLE_ACLK_CAM01,
4828 13, CLK_IGNORE_UNUSED, 0),
4829 GATE(CLK_ACLK_ASYNCAXIM_LITE_D, "aclk_asyncaxim_lite_d",
4830 "div_aclk_cam0_bus_400", ENABLE_ACLK_CAM01,
4831 12, CLK_IGNORE_UNUSED, 0),
4832 GATE(CLK_ACLK_ASYNCAXIS_LITE_D, "aclk_asyncaxis_lite_d",
4833 "div_aclk_lite_d", ENABLE_ACLK_CAM01,
4834 11, CLK_IGNORE_UNUSED, 0),
4835 GATE(CLK_ACLK_ASYNCAXIM_LITE_B, "aclk_asyncaxim_lite_b",
4836 "div_aclk_cam0_bus_400", ENABLE_ACLK_CAM01,
4837 10, CLK_IGNORE_UNUSED, 0),
4838 GATE(CLK_ACLK_ASYNCAXIS_LITE_B, "aclk_asyncaxis_lite_b",
4839 "div_aclk_lite_b", ENABLE_ACLK_CAM01,
4840 9, CLK_IGNORE_UNUSED, 0),
4841 GATE(CLK_ACLK_ASYNCAXIM_LITE_A, "aclk_asyncaxim_lite_a",
4842 "div_aclk_cam0_bus_400", ENABLE_ACLK_CAM01,
4843 8, CLK_IGNORE_UNUSED, 0),
4844 GATE(CLK_ACLK_ASYNCAXIS_LITE_A, "aclk_asyncaxis_lite_a",
4845 "div_aclk_lite_a", ENABLE_ACLK_CAM01,
4846 7, CLK_IGNORE_UNUSED, 0),
4847 GATE(CLK_ACLK_AHB2APB_ISPSFRP, "aclk_ahb2apb_ispsfrp",
4848 "div_pclk_cam0_50", ENABLE_ACLK_CAM01,
4849 6, CLK_IGNORE_UNUSED, 0),
4850 GATE(CLK_ACLK_AXI2APB_ISP0P, "aclk_axi2apb_isp0p", "div_aclk_cam0_200",
4851 ENABLE_ACLK_CAM01, 5, CLK_IGNORE_UNUSED, 0),
4852 GATE(CLK_ACLK_AXI2AHB_ISP0P, "aclk_axi2ahb_isp0p", "div_aclk_cam0_200",
4853 ENABLE_ACLK_CAM01, 4, CLK_IGNORE_UNUSED, 0),
4854 GATE(CLK_ACLK_XIU_IS0X, "aclk_xiu_is0x", "div_aclk_cam0_200",
4855 ENABLE_ACLK_CAM01, 3, CLK_IGNORE_UNUSED, 0),
4856 GATE(CLK_ACLK_XIU_ISP0EX, "aclk_xiu_isp0ex", "div_aclk_cam0_bus_400",
4857 ENABLE_ACLK_CAM01, 2, CLK_IGNORE_UNUSED, 0),
4858 GATE(CLK_ACLK_CAM0NP_276, "aclk_cam0np_276", "div_aclk_cam0_200",
4859 ENABLE_ACLK_CAM01, 1, CLK_IGNORE_UNUSED, 0),
4860 GATE(CLK_ACLK_CAM0ND_400, "aclk_cam0nd_400", "div_aclk_cam0_bus_400",
4861 ENABLE_ACLK_CAM01, 0, CLK_IGNORE_UNUSED, 0),
4862
4863 /* ENABLE_ACLK_CAM02 */
4864 GATE(CLK_ACLK_SMMU_3AA1, "aclk_smmu_3aa1", "div_aclk_cam0_bus_400",
4865 ENABLE_ACLK_CAM02, 9, CLK_IGNORE_UNUSED, 0),
4866 GATE(CLK_ACLK_SMMU_3AA0, "aclk_smmu_3aa0", "div_aclk_cam0_bus_400",
4867 ENABLE_ACLK_CAM02, 8, CLK_IGNORE_UNUSED, 0),
4868 GATE(CLK_ACLK_SMMU_LITE_D, "aclk_smmu_lite_d", "div_aclk_cam0_bus_400",
4869 ENABLE_ACLK_CAM02, 7, CLK_IGNORE_UNUSED, 0),
4870 GATE(CLK_ACLK_SMMU_LITE_B, "aclk_smmu_lite_b", "div_aclk_cam0_bus_400",
4871 ENABLE_ACLK_CAM02, 6, CLK_IGNORE_UNUSED, 0),
4872 GATE(CLK_ACLK_SMMU_LITE_A, "aclk_smmu_lite_a", "div_aclk_cam0_bus_400",
4873 ENABLE_ACLK_CAM02, 5, CLK_IGNORE_UNUSED, 0),
4874 GATE(CLK_ACLK_BTS_3AA1, "aclk_bts_3aa1", "div_aclk_cam0_bus_400",
4875 ENABLE_ACLK_CAM02, 4, CLK_IGNORE_UNUSED, 0),
4876 GATE(CLK_ACLK_BTS_3AA0, "aclk_bts_3aa0", "div_aclk_cam0_bus_400",
4877 ENABLE_ACLK_CAM02, 3, CLK_IGNORE_UNUSED, 0),
4878 GATE(CLK_ACLK_BTS_LITE_D, "aclk_bts_lite_d", "div_aclk_cam0_bus_400",
4879 ENABLE_ACLK_CAM02, 2, CLK_IGNORE_UNUSED, 0),
4880 GATE(CLK_ACLK_BTS_LITE_B, "aclk_bts_lite_b", "div_aclk_cam0_bus_400",
4881 ENABLE_ACLK_CAM02, 1, CLK_IGNORE_UNUSED, 0),
4882 GATE(CLK_ACLK_BTS_LITE_A, "aclk_bts_lite_a", "div_aclk_cam0_bus_400",
4883 ENABLE_ACLK_CAM02, 0, CLK_IGNORE_UNUSED, 0),
4884
4885 /* ENABLE_PCLK_CAM0 */
4886 GATE(CLK_PCLK_SMMU_3AA1, "pclk_smmu_3aa1", "div_aclk_cam0_200",
4887 ENABLE_PCLK_CAM0, 25, CLK_IGNORE_UNUSED, 0),
4888 GATE(CLK_PCLK_SMMU_3AA0, "pclk_smmu_3aa0", "div_aclk_cam0_200",
4889 ENABLE_PCLK_CAM0, 24, CLK_IGNORE_UNUSED, 0),
4890 GATE(CLK_PCLK_SMMU_LITE_D, "pclk_smmu_lite_d", "div_aclk_cam0_200",
4891 ENABLE_PCLK_CAM0, 23, CLK_IGNORE_UNUSED, 0),
4892 GATE(CLK_PCLK_SMMU_LITE_B, "pclk_smmu_lite_b", "div_aclk_cam0_200",
4893 ENABLE_PCLK_CAM0, 22, CLK_IGNORE_UNUSED, 0),
4894 GATE(CLK_PCLK_SMMU_LITE_A, "pclk_smmu_lite_a", "div_aclk_cam0_200",
4895 ENABLE_PCLK_CAM0, 21, CLK_IGNORE_UNUSED, 0),
4896 GATE(CLK_PCLK_BTS_3AA1, "pclk_bts_3aa1", "div_pclk_cam0_50",
4897 ENABLE_PCLK_CAM0, 20, CLK_IGNORE_UNUSED, 0),
4898 GATE(CLK_PCLK_BTS_3AA0, "pclk_bts_3aa0", "div_pclk_cam0_50",
4899 ENABLE_PCLK_CAM0, 19, CLK_IGNORE_UNUSED, 0),
4900 GATE(CLK_PCLK_BTS_LITE_D, "pclk_bts_lite_d", "div_pclk_cam0_50",
4901 ENABLE_PCLK_CAM0, 18, CLK_IGNORE_UNUSED, 0),
4902 GATE(CLK_PCLK_BTS_LITE_B, "pclk_bts_lite_b", "div_pclk_cam0_50",
4903 ENABLE_PCLK_CAM0, 17, CLK_IGNORE_UNUSED, 0),
4904 GATE(CLK_PCLK_BTS_LITE_A, "pclk_bts_lite_a", "div_pclk_cam0_50",
4905 ENABLE_PCLK_CAM0, 16, CLK_IGNORE_UNUSED, 0),
4906 GATE(CLK_PCLK_ASYNCAXI_CAM1, "pclk_asyncaxi_cam1", "div_pclk_cam0_50",
4907 ENABLE_PCLK_CAM0, 15, CLK_IGNORE_UNUSED, 0),
4908 GATE(CLK_PCLK_ASYNCAXI_3AA1, "pclk_asyncaxi_3aa1", "div_pclk_cam0_50",
4909 ENABLE_PCLK_CAM0, 14, CLK_IGNORE_UNUSED, 0),
4910 GATE(CLK_PCLK_ASYNCAXI_3AA0, "pclk_asyncaxi_3aa0", "div_pclk_cam0_50",
4911 ENABLE_PCLK_CAM0, 13, CLK_IGNORE_UNUSED, 0),
4912 GATE(CLK_PCLK_ASYNCAXI_LITE_D, "pclk_asyncaxi_lite_d",
4913 "div_pclk_cam0_50", ENABLE_PCLK_CAM0,
4914 12, CLK_IGNORE_UNUSED, 0),
4915 GATE(CLK_PCLK_ASYNCAXI_LITE_B, "pclk_asyncaxi_lite_b",
4916 "div_pclk_cam0_50", ENABLE_PCLK_CAM0,
4917 11, CLK_IGNORE_UNUSED, 0),
4918 GATE(CLK_PCLK_ASYNCAXI_LITE_A, "pclk_asyncaxi_lite_a",
4919 "div_pclk_cam0_50", ENABLE_PCLK_CAM0,
4920 10, CLK_IGNORE_UNUSED, 0),
4921 GATE(CLK_PCLK_PMU_CAM0, "pclk_pmu_cam0", "div_pclk_cam0_50",
4922 ENABLE_PCLK_CAM0, 9, CLK_IGNORE_UNUSED, 0),
4923 GATE(CLK_PCLK_SYSREG_CAM0, "pclk_sysreg_cam0", "div_pclk_cam0_50",
4924 ENABLE_PCLK_CAM0, 8, CLK_IGNORE_UNUSED, 0),
4925 GATE(CLK_PCLK_CMU_CAM0_LOCAL, "pclk_cmu_cam0_local",
4926 "div_aclk_cam0_200", ENABLE_PCLK_CAM0,
4927 7, CLK_IGNORE_UNUSED, 0),
4928 GATE(CLK_PCLK_CSIS1, "pclk_csis1", "div_aclk_cam0_200",
4929 ENABLE_PCLK_CAM0, 6, CLK_IGNORE_UNUSED, 0),
4930 GATE(CLK_PCLK_CSIS0, "pclk_csis0", "div_aclk_cam0_200",
4931 ENABLE_PCLK_CAM0, 5, CLK_IGNORE_UNUSED, 0),
4932 GATE(CLK_PCLK_3AA1, "pclk_3aa1", "div_pclk_3aa1",
4933 ENABLE_PCLK_CAM0, 4, CLK_IGNORE_UNUSED, 0),
4934 GATE(CLK_PCLK_3AA0, "pclk_3aa0", "div_pclk_3aa0",
4935 ENABLE_PCLK_CAM0, 3, CLK_IGNORE_UNUSED, 0),
4936 GATE(CLK_PCLK_LITE_D, "pclk_lite_d", "div_pclk_lite_d",
4937 ENABLE_PCLK_CAM0, 2, CLK_IGNORE_UNUSED, 0),
4938 GATE(CLK_PCLK_LITE_B, "pclk_lite_b", "div_pclk_lite_b",
4939 ENABLE_PCLK_CAM0, 1, CLK_IGNORE_UNUSED, 0),
4940 GATE(CLK_PCLK_LITE_A, "pclk_lite_a", "div_pclk_lite_a",
4941 ENABLE_PCLK_CAM0, 0, CLK_IGNORE_UNUSED, 0),
4942
4943 /* ENABLE_SCLK_CAM0 */
4944 GATE(CLK_PHYCLK_RXBYTECLKHS0_S4, "phyclk_rxbyteclkhs0_s4",
4945 "mout_phyclk_rxbyteclkhs0_s4_user",
4946 ENABLE_SCLK_CAM0, 8, 0, 0),
4947 GATE(CLK_PHYCLK_RXBYTECLKHS0_S2A, "phyclk_rxbyteclkhs0_s2a",
4948 "mout_phyclk_rxbyteclkhs0_s2a_user",
4949 ENABLE_SCLK_CAM0, 7, 0, 0),
4950 GATE(CLK_SCLK_LITE_FREECNT, "sclk_lite_freecnt",
4951 "mout_sclk_lite_freecnt_c", ENABLE_SCLK_CAM0, 6, 0, 0),
4952 GATE(CLK_SCLK_PIXELASYNCM_3AA1, "sclk_pixelasycm_3aa1",
4953 "div_aclk_3aa1", ENABLE_SCLK_CAM0, 5, 0, 0),
4954 GATE(CLK_SCLK_PIXELASYNCM_3AA0, "sclk_pixelasycm_3aa0",
4955 "div_aclk_3aa0", ENABLE_SCLK_CAM0, 4, 0, 0),
4956 GATE(CLK_SCLK_PIXELASYNCS_3AA0, "sclk_pixelasycs_3aa0",
4957 "div_aclk_3aa0", ENABLE_SCLK_CAM0, 3, 0, 0),
4958 GATE(CLK_SCLK_PIXELASYNCM_LITE_C, "sclk_pixelasyncm_lite_c",
4959 "div_sclk_pixelasync_lite_c",
4960 ENABLE_SCLK_CAM0, 2, 0, 0),
4961 GATE(CLK_SCLK_PIXELASYNCM_LITE_C_INIT, "sclk_pixelasyncm_lite_c_init",
4962 "div_sclk_pixelasync_lite_c_init",
4963 ENABLE_SCLK_CAM0, 1, 0, 0),
4964 GATE(CLK_SCLK_PIXELASYNCS_LITE_C_INIT, "sclk_pixelasyncs_lite_c_init",
4965 "div_sclk_pixelasync_lite_c",
4966 ENABLE_SCLK_CAM0, 0, 0, 0),
4967};
4968
4969static struct samsung_cmu_info cam0_cmu_info __initdata = {
4970 .mux_clks = cam0_mux_clks,
4971 .nr_mux_clks = ARRAY_SIZE(cam0_mux_clks),
4972 .div_clks = cam0_div_clks,
4973 .nr_div_clks = ARRAY_SIZE(cam0_div_clks),
4974 .gate_clks = cam0_gate_clks,
4975 .nr_gate_clks = ARRAY_SIZE(cam0_gate_clks),
4976 .fixed_clks = cam0_fixed_clks,
4977 .nr_fixed_clks = ARRAY_SIZE(cam0_fixed_clks),
4978 .nr_clk_ids = CAM0_NR_CLK,
4979 .clk_regs = cam0_clk_regs,
4980 .nr_clk_regs = ARRAY_SIZE(cam0_clk_regs),
4981};
4982
4983static void __init exynos5433_cmu_cam0_init(struct device_node *np)
4984{
4985 samsung_cmu_register_one(np, &cam0_cmu_info);
4986}
4987CLK_OF_DECLARE(exynos5433_cmu_cam0, "samsung,exynos5433-cmu-cam0",
4988 exynos5433_cmu_cam0_init);