blob: 137830611928115742e7f7842c7a03c99e5b506e [file] [log] [blame]
Mark Brown2159ad92012-10-11 11:54:02 +09001/*
2 * wm_adsp.c -- Wolfson ADSP support
3 *
4 * Copyright 2012 Wolfson Microelectronics plc
5 *
6 * Author: Mark Brown <broonie@opensource.wolfsonmicro.com>
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 */
12
13#include <linux/module.h>
14#include <linux/moduleparam.h>
15#include <linux/init.h>
16#include <linux/delay.h>
17#include <linux/firmware.h>
Mark Browncf17c832013-01-30 14:37:23 +080018#include <linux/list.h>
Mark Brown2159ad92012-10-11 11:54:02 +090019#include <linux/pm.h>
20#include <linux/pm_runtime.h>
21#include <linux/regmap.h>
Mark Brown973838a2012-11-28 17:20:32 +000022#include <linux/regulator/consumer.h>
Mark Brown2159ad92012-10-11 11:54:02 +090023#include <linux/slab.h>
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +010024#include <linux/workqueue.h>
Mark Brown2159ad92012-10-11 11:54:02 +090025#include <sound/core.h>
26#include <sound/pcm.h>
27#include <sound/pcm_params.h>
28#include <sound/soc.h>
29#include <sound/jack.h>
30#include <sound/initval.h>
31#include <sound/tlv.h>
32
33#include <linux/mfd/arizona/registers.h>
34
Mark Browndc914282013-02-18 19:09:23 +000035#include "arizona.h"
Mark Brown2159ad92012-10-11 11:54:02 +090036#include "wm_adsp.h"
37
38#define adsp_crit(_dsp, fmt, ...) \
39 dev_crit(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
40#define adsp_err(_dsp, fmt, ...) \
41 dev_err(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
42#define adsp_warn(_dsp, fmt, ...) \
43 dev_warn(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
44#define adsp_info(_dsp, fmt, ...) \
45 dev_info(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
46#define adsp_dbg(_dsp, fmt, ...) \
47 dev_dbg(_dsp->dev, "DSP%d: " fmt, _dsp->num, ##__VA_ARGS__)
48
49#define ADSP1_CONTROL_1 0x00
50#define ADSP1_CONTROL_2 0x02
51#define ADSP1_CONTROL_3 0x03
52#define ADSP1_CONTROL_4 0x04
53#define ADSP1_CONTROL_5 0x06
54#define ADSP1_CONTROL_6 0x07
55#define ADSP1_CONTROL_7 0x08
56#define ADSP1_CONTROL_8 0x09
57#define ADSP1_CONTROL_9 0x0A
58#define ADSP1_CONTROL_10 0x0B
59#define ADSP1_CONTROL_11 0x0C
60#define ADSP1_CONTROL_12 0x0D
61#define ADSP1_CONTROL_13 0x0F
62#define ADSP1_CONTROL_14 0x10
63#define ADSP1_CONTROL_15 0x11
64#define ADSP1_CONTROL_16 0x12
65#define ADSP1_CONTROL_17 0x13
66#define ADSP1_CONTROL_18 0x14
67#define ADSP1_CONTROL_19 0x16
68#define ADSP1_CONTROL_20 0x17
69#define ADSP1_CONTROL_21 0x18
70#define ADSP1_CONTROL_22 0x1A
71#define ADSP1_CONTROL_23 0x1B
72#define ADSP1_CONTROL_24 0x1C
73#define ADSP1_CONTROL_25 0x1E
74#define ADSP1_CONTROL_26 0x20
75#define ADSP1_CONTROL_27 0x21
76#define ADSP1_CONTROL_28 0x22
77#define ADSP1_CONTROL_29 0x23
78#define ADSP1_CONTROL_30 0x24
79#define ADSP1_CONTROL_31 0x26
80
81/*
82 * ADSP1 Control 19
83 */
84#define ADSP1_WDMA_BUFFER_LENGTH_MASK 0x00FF /* DSP1_WDMA_BUFFER_LENGTH - [7:0] */
85#define ADSP1_WDMA_BUFFER_LENGTH_SHIFT 0 /* DSP1_WDMA_BUFFER_LENGTH - [7:0] */
86#define ADSP1_WDMA_BUFFER_LENGTH_WIDTH 8 /* DSP1_WDMA_BUFFER_LENGTH - [7:0] */
87
88
89/*
90 * ADSP1 Control 30
91 */
92#define ADSP1_DBG_CLK_ENA 0x0008 /* DSP1_DBG_CLK_ENA */
93#define ADSP1_DBG_CLK_ENA_MASK 0x0008 /* DSP1_DBG_CLK_ENA */
94#define ADSP1_DBG_CLK_ENA_SHIFT 3 /* DSP1_DBG_CLK_ENA */
95#define ADSP1_DBG_CLK_ENA_WIDTH 1 /* DSP1_DBG_CLK_ENA */
96#define ADSP1_SYS_ENA 0x0004 /* DSP1_SYS_ENA */
97#define ADSP1_SYS_ENA_MASK 0x0004 /* DSP1_SYS_ENA */
98#define ADSP1_SYS_ENA_SHIFT 2 /* DSP1_SYS_ENA */
99#define ADSP1_SYS_ENA_WIDTH 1 /* DSP1_SYS_ENA */
100#define ADSP1_CORE_ENA 0x0002 /* DSP1_CORE_ENA */
101#define ADSP1_CORE_ENA_MASK 0x0002 /* DSP1_CORE_ENA */
102#define ADSP1_CORE_ENA_SHIFT 1 /* DSP1_CORE_ENA */
103#define ADSP1_CORE_ENA_WIDTH 1 /* DSP1_CORE_ENA */
104#define ADSP1_START 0x0001 /* DSP1_START */
105#define ADSP1_START_MASK 0x0001 /* DSP1_START */
106#define ADSP1_START_SHIFT 0 /* DSP1_START */
107#define ADSP1_START_WIDTH 1 /* DSP1_START */
108
Chris Rattray94e205b2013-01-18 08:43:09 +0000109/*
110 * ADSP1 Control 31
111 */
112#define ADSP1_CLK_SEL_MASK 0x0007 /* CLK_SEL_ENA */
113#define ADSP1_CLK_SEL_SHIFT 0 /* CLK_SEL_ENA */
114#define ADSP1_CLK_SEL_WIDTH 3 /* CLK_SEL_ENA */
115
Mark Brown2d30b572013-01-28 20:18:17 +0800116#define ADSP2_CONTROL 0x0
117#define ADSP2_CLOCKING 0x1
118#define ADSP2_STATUS1 0x4
119#define ADSP2_WDMA_CONFIG_1 0x30
120#define ADSP2_WDMA_CONFIG_2 0x31
121#define ADSP2_RDMA_CONFIG_1 0x34
Mark Brown2159ad92012-10-11 11:54:02 +0900122
123/*
124 * ADSP2 Control
125 */
126
127#define ADSP2_MEM_ENA 0x0010 /* DSP1_MEM_ENA */
128#define ADSP2_MEM_ENA_MASK 0x0010 /* DSP1_MEM_ENA */
129#define ADSP2_MEM_ENA_SHIFT 4 /* DSP1_MEM_ENA */
130#define ADSP2_MEM_ENA_WIDTH 1 /* DSP1_MEM_ENA */
131#define ADSP2_SYS_ENA 0x0004 /* DSP1_SYS_ENA */
132#define ADSP2_SYS_ENA_MASK 0x0004 /* DSP1_SYS_ENA */
133#define ADSP2_SYS_ENA_SHIFT 2 /* DSP1_SYS_ENA */
134#define ADSP2_SYS_ENA_WIDTH 1 /* DSP1_SYS_ENA */
135#define ADSP2_CORE_ENA 0x0002 /* DSP1_CORE_ENA */
136#define ADSP2_CORE_ENA_MASK 0x0002 /* DSP1_CORE_ENA */
137#define ADSP2_CORE_ENA_SHIFT 1 /* DSP1_CORE_ENA */
138#define ADSP2_CORE_ENA_WIDTH 1 /* DSP1_CORE_ENA */
139#define ADSP2_START 0x0001 /* DSP1_START */
140#define ADSP2_START_MASK 0x0001 /* DSP1_START */
141#define ADSP2_START_SHIFT 0 /* DSP1_START */
142#define ADSP2_START_WIDTH 1 /* DSP1_START */
143
144/*
Mark Brown973838a2012-11-28 17:20:32 +0000145 * ADSP2 clocking
146 */
147#define ADSP2_CLK_SEL_MASK 0x0007 /* CLK_SEL_ENA */
148#define ADSP2_CLK_SEL_SHIFT 0 /* CLK_SEL_ENA */
149#define ADSP2_CLK_SEL_WIDTH 3 /* CLK_SEL_ENA */
150
151/*
Mark Brown2159ad92012-10-11 11:54:02 +0900152 * ADSP2 Status 1
153 */
154#define ADSP2_RAM_RDY 0x0001
155#define ADSP2_RAM_RDY_MASK 0x0001
156#define ADSP2_RAM_RDY_SHIFT 0
157#define ADSP2_RAM_RDY_WIDTH 1
158
Mark Browncf17c832013-01-30 14:37:23 +0800159struct wm_adsp_buf {
160 struct list_head list;
161 void *buf;
162};
163
164static struct wm_adsp_buf *wm_adsp_buf_alloc(const void *src, size_t len,
165 struct list_head *list)
166{
167 struct wm_adsp_buf *buf = kzalloc(sizeof(*buf), GFP_KERNEL);
168
169 if (buf == NULL)
170 return NULL;
171
172 buf->buf = kmemdup(src, len, GFP_KERNEL | GFP_DMA);
173 if (!buf->buf) {
174 kfree(buf);
175 return NULL;
176 }
177
178 if (list)
179 list_add_tail(&buf->list, list);
180
181 return buf;
182}
183
184static void wm_adsp_buf_free(struct list_head *list)
185{
186 while (!list_empty(list)) {
187 struct wm_adsp_buf *buf = list_first_entry(list,
188 struct wm_adsp_buf,
189 list);
190 list_del(&buf->list);
191 kfree(buf->buf);
192 kfree(buf);
193 }
194}
195
Mark Brown36e8fe92013-01-25 17:47:48 +0800196#define WM_ADSP_NUM_FW 4
Mark Brown1023dbd2013-01-11 22:58:28 +0000197
Mark Browndd84f922013-03-08 15:25:58 +0800198#define WM_ADSP_FW_MBC_VSS 0
199#define WM_ADSP_FW_TX 1
200#define WM_ADSP_FW_TX_SPK 2
201#define WM_ADSP_FW_RX_ANC 3
202
Mark Brown1023dbd2013-01-11 22:58:28 +0000203static const char *wm_adsp_fw_text[WM_ADSP_NUM_FW] = {
Mark Browndd84f922013-03-08 15:25:58 +0800204 [WM_ADSP_FW_MBC_VSS] = "MBC/VSS",
205 [WM_ADSP_FW_TX] = "Tx",
206 [WM_ADSP_FW_TX_SPK] = "Tx Speaker",
207 [WM_ADSP_FW_RX_ANC] = "Rx ANC",
Mark Brown1023dbd2013-01-11 22:58:28 +0000208};
209
210static struct {
211 const char *file;
212} wm_adsp_fw[WM_ADSP_NUM_FW] = {
Mark Browndd84f922013-03-08 15:25:58 +0800213 [WM_ADSP_FW_MBC_VSS] = { .file = "mbc-vss" },
214 [WM_ADSP_FW_TX] = { .file = "tx" },
215 [WM_ADSP_FW_TX_SPK] = { .file = "tx-spk" },
216 [WM_ADSP_FW_RX_ANC] = { .file = "rx-anc" },
Mark Brown1023dbd2013-01-11 22:58:28 +0000217};
218
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100219struct wm_coeff_ctl_ops {
220 int (*xget)(struct snd_kcontrol *kcontrol,
221 struct snd_ctl_elem_value *ucontrol);
222 int (*xput)(struct snd_kcontrol *kcontrol,
223 struct snd_ctl_elem_value *ucontrol);
224 int (*xinfo)(struct snd_kcontrol *kcontrol,
225 struct snd_ctl_elem_info *uinfo);
226};
227
228struct wm_coeff {
229 struct device *dev;
230 struct list_head ctl_list;
231 struct regmap *regmap;
232};
233
234struct wm_coeff_ctl {
235 const char *name;
236 struct snd_card *card;
237 struct wm_adsp_alg_region region;
238 struct wm_coeff_ctl_ops ops;
239 struct wm_adsp *adsp;
240 void *private;
241 unsigned int enabled:1;
242 struct list_head list;
243 void *cache;
244 size_t len;
245 unsigned int dirty:1;
246 struct snd_kcontrol *kcontrol;
247};
248
Mark Brown1023dbd2013-01-11 22:58:28 +0000249static int wm_adsp_fw_get(struct snd_kcontrol *kcontrol,
250 struct snd_ctl_elem_value *ucontrol)
251{
252 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
253 struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
254 struct wm_adsp *adsp = snd_soc_codec_get_drvdata(codec);
255
256 ucontrol->value.integer.value[0] = adsp[e->shift_l].fw;
257
258 return 0;
259}
260
261static int wm_adsp_fw_put(struct snd_kcontrol *kcontrol,
262 struct snd_ctl_elem_value *ucontrol)
263{
264 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
265 struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
266 struct wm_adsp *adsp = snd_soc_codec_get_drvdata(codec);
267
268 if (ucontrol->value.integer.value[0] == adsp[e->shift_l].fw)
269 return 0;
270
271 if (ucontrol->value.integer.value[0] >= WM_ADSP_NUM_FW)
272 return -EINVAL;
273
274 if (adsp[e->shift_l].running)
275 return -EBUSY;
276
Mark Brown31522762013-01-30 20:11:01 +0800277 adsp[e->shift_l].fw = ucontrol->value.integer.value[0];
Mark Brown1023dbd2013-01-11 22:58:28 +0000278
279 return 0;
280}
281
282static const struct soc_enum wm_adsp_fw_enum[] = {
283 SOC_ENUM_SINGLE(0, 0, ARRAY_SIZE(wm_adsp_fw_text), wm_adsp_fw_text),
284 SOC_ENUM_SINGLE(0, 1, ARRAY_SIZE(wm_adsp_fw_text), wm_adsp_fw_text),
285 SOC_ENUM_SINGLE(0, 2, ARRAY_SIZE(wm_adsp_fw_text), wm_adsp_fw_text),
286 SOC_ENUM_SINGLE(0, 3, ARRAY_SIZE(wm_adsp_fw_text), wm_adsp_fw_text),
287};
288
Mark Brownb6ed61cf2013-03-29 18:00:24 +0000289const struct snd_kcontrol_new wm_adsp1_fw_controls[] = {
Mark Brown1023dbd2013-01-11 22:58:28 +0000290 SOC_ENUM_EXT("DSP1 Firmware", wm_adsp_fw_enum[0],
291 wm_adsp_fw_get, wm_adsp_fw_put),
292 SOC_ENUM_EXT("DSP2 Firmware", wm_adsp_fw_enum[1],
293 wm_adsp_fw_get, wm_adsp_fw_put),
294 SOC_ENUM_EXT("DSP3 Firmware", wm_adsp_fw_enum[2],
295 wm_adsp_fw_get, wm_adsp_fw_put),
Mark Brownb6ed61cf2013-03-29 18:00:24 +0000296};
297EXPORT_SYMBOL_GPL(wm_adsp1_fw_controls);
298
299#if IS_ENABLED(CONFIG_SND_SOC_ARIZONA)
300static const struct soc_enum wm_adsp2_rate_enum[] = {
Mark Browndc914282013-02-18 19:09:23 +0000301 SOC_VALUE_ENUM_SINGLE(ARIZONA_DSP1_CONTROL_1,
302 ARIZONA_DSP1_RATE_SHIFT, 0xf,
303 ARIZONA_RATE_ENUM_SIZE,
304 arizona_rate_text, arizona_rate_val),
305 SOC_VALUE_ENUM_SINGLE(ARIZONA_DSP2_CONTROL_1,
306 ARIZONA_DSP1_RATE_SHIFT, 0xf,
307 ARIZONA_RATE_ENUM_SIZE,
308 arizona_rate_text, arizona_rate_val),
309 SOC_VALUE_ENUM_SINGLE(ARIZONA_DSP3_CONTROL_1,
310 ARIZONA_DSP1_RATE_SHIFT, 0xf,
311 ARIZONA_RATE_ENUM_SIZE,
312 arizona_rate_text, arizona_rate_val),
313 SOC_VALUE_ENUM_SINGLE(ARIZONA_DSP3_CONTROL_1,
314 ARIZONA_DSP1_RATE_SHIFT, 0xf,
315 ARIZONA_RATE_ENUM_SIZE,
316 arizona_rate_text, arizona_rate_val),
317};
318
Mark Brownb6ed61cf2013-03-29 18:00:24 +0000319const struct snd_kcontrol_new wm_adsp2_fw_controls[] = {
Mark Brown1023dbd2013-01-11 22:58:28 +0000320 SOC_ENUM_EXT("DSP1 Firmware", wm_adsp_fw_enum[0],
321 wm_adsp_fw_get, wm_adsp_fw_put),
Mark Brownb6ed61cf2013-03-29 18:00:24 +0000322 SOC_ENUM("DSP1 Rate", wm_adsp2_rate_enum[0]),
Mark Brown1023dbd2013-01-11 22:58:28 +0000323 SOC_ENUM_EXT("DSP2 Firmware", wm_adsp_fw_enum[1],
324 wm_adsp_fw_get, wm_adsp_fw_put),
Mark Brownb6ed61cf2013-03-29 18:00:24 +0000325 SOC_ENUM("DSP2 Rate", wm_adsp2_rate_enum[1]),
Mark Brown1023dbd2013-01-11 22:58:28 +0000326 SOC_ENUM_EXT("DSP3 Firmware", wm_adsp_fw_enum[2],
327 wm_adsp_fw_get, wm_adsp_fw_put),
Mark Brownb6ed61cf2013-03-29 18:00:24 +0000328 SOC_ENUM("DSP3 Rate", wm_adsp2_rate_enum[2]),
Mark Brown1023dbd2013-01-11 22:58:28 +0000329 SOC_ENUM_EXT("DSP4 Firmware", wm_adsp_fw_enum[3],
330 wm_adsp_fw_get, wm_adsp_fw_put),
Mark Brownb6ed61cf2013-03-29 18:00:24 +0000331 SOC_ENUM("DSP4 Rate", wm_adsp2_rate_enum[3]),
Mark Brown1023dbd2013-01-11 22:58:28 +0000332};
Mark Brownb6ed61cf2013-03-29 18:00:24 +0000333EXPORT_SYMBOL_GPL(wm_adsp2_fw_controls);
334#endif
Mark Brown2159ad92012-10-11 11:54:02 +0900335
336static struct wm_adsp_region const *wm_adsp_find_region(struct wm_adsp *dsp,
337 int type)
338{
339 int i;
340
341 for (i = 0; i < dsp->num_mems; i++)
342 if (dsp->mem[i].type == type)
343 return &dsp->mem[i];
344
345 return NULL;
346}
347
Mark Brown45b9ee72013-01-08 16:02:06 +0000348static unsigned int wm_adsp_region_to_reg(struct wm_adsp_region const *region,
349 unsigned int offset)
350{
351 switch (region->type) {
352 case WMFW_ADSP1_PM:
353 return region->base + (offset * 3);
354 case WMFW_ADSP1_DM:
355 return region->base + (offset * 2);
356 case WMFW_ADSP2_XM:
357 return region->base + (offset * 2);
358 case WMFW_ADSP2_YM:
359 return region->base + (offset * 2);
360 case WMFW_ADSP1_ZM:
361 return region->base + (offset * 2);
362 default:
363 WARN_ON(NULL != "Unknown memory region type");
364 return offset;
365 }
366}
367
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100368static int wm_coeff_info(struct snd_kcontrol *kcontrol,
369 struct snd_ctl_elem_info *uinfo)
370{
371 struct wm_coeff_ctl *ctl = (struct wm_coeff_ctl *)kcontrol->private_value;
372
373 uinfo->type = SNDRV_CTL_ELEM_TYPE_BYTES;
374 uinfo->count = ctl->len;
375 return 0;
376}
377
378static int wm_coeff_write_control(struct snd_kcontrol *kcontrol,
379 const void *buf, size_t len)
380{
381 struct wm_coeff *wm_coeff= snd_kcontrol_chip(kcontrol);
382 struct wm_coeff_ctl *ctl = (struct wm_coeff_ctl *)kcontrol->private_value;
383 struct wm_adsp_alg_region *region = &ctl->region;
384 const struct wm_adsp_region *mem;
385 struct wm_adsp *adsp = ctl->adsp;
386 void *scratch;
387 int ret;
388 unsigned int reg;
389
390 mem = wm_adsp_find_region(adsp, region->type);
391 if (!mem) {
392 adsp_err(adsp, "No base for region %x\n",
393 region->type);
394 return -EINVAL;
395 }
396
397 reg = ctl->region.base;
398 reg = wm_adsp_region_to_reg(mem, reg);
399
400 scratch = kmemdup(buf, ctl->len, GFP_KERNEL | GFP_DMA);
401 if (!scratch)
402 return -ENOMEM;
403
404 ret = regmap_raw_write(wm_coeff->regmap, reg, scratch,
405 ctl->len);
406 if (ret) {
407 adsp_err(adsp, "Failed to write %zu bytes to %x\n",
408 ctl->len, reg);
409 kfree(scratch);
410 return ret;
411 }
412
413 kfree(scratch);
414
415 return 0;
416}
417
418static int wm_coeff_put(struct snd_kcontrol *kcontrol,
419 struct snd_ctl_elem_value *ucontrol)
420{
421 struct wm_coeff_ctl *ctl = (struct wm_coeff_ctl *)kcontrol->private_value;
422 char *p = ucontrol->value.bytes.data;
423
424 memcpy(ctl->cache, p, ctl->len);
425
426 if (!ctl->enabled) {
427 ctl->dirty = 1;
428 return 0;
429 }
430
431 return wm_coeff_write_control(kcontrol, p, ctl->len);
432}
433
434static int wm_coeff_read_control(struct snd_kcontrol *kcontrol,
435 void *buf, size_t len)
436{
437 struct wm_coeff *wm_coeff= snd_kcontrol_chip(kcontrol);
438 struct wm_coeff_ctl *ctl = (struct wm_coeff_ctl *)kcontrol->private_value;
439 struct wm_adsp_alg_region *region = &ctl->region;
440 const struct wm_adsp_region *mem;
441 struct wm_adsp *adsp = ctl->adsp;
442 void *scratch;
443 int ret;
444 unsigned int reg;
445
446 mem = wm_adsp_find_region(adsp, region->type);
447 if (!mem) {
448 adsp_err(adsp, "No base for region %x\n",
449 region->type);
450 return -EINVAL;
451 }
452
453 reg = ctl->region.base;
454 reg = wm_adsp_region_to_reg(mem, reg);
455
456 scratch = kmalloc(ctl->len, GFP_KERNEL | GFP_DMA);
457 if (!scratch)
458 return -ENOMEM;
459
460 ret = regmap_raw_read(wm_coeff->regmap, reg, scratch, ctl->len);
461 if (ret) {
462 adsp_err(adsp, "Failed to read %zu bytes from %x\n",
463 ctl->len, reg);
464 kfree(scratch);
465 return ret;
466 }
467
468 memcpy(buf, scratch, ctl->len);
469 kfree(scratch);
470
471 return 0;
472}
473
474static int wm_coeff_get(struct snd_kcontrol *kcontrol,
475 struct snd_ctl_elem_value *ucontrol)
476{
477 struct wm_coeff_ctl *ctl = (struct wm_coeff_ctl *)kcontrol->private_value;
478 char *p = ucontrol->value.bytes.data;
479
480 memcpy(p, ctl->cache, ctl->len);
481 return 0;
482}
483
484static int wm_coeff_add_kcontrol(struct wm_coeff *wm_coeff,
485 struct wm_coeff_ctl *ctl,
486 const struct snd_kcontrol_new *kctl)
487{
488 int ret;
489 struct snd_kcontrol *kcontrol;
490
491 kcontrol = snd_ctl_new1(kctl, wm_coeff);
492 ret = snd_ctl_add(ctl->card, kcontrol);
493 if (ret < 0) {
494 dev_err(wm_coeff->dev, "Failed to add %s: %d\n",
495 kctl->name, ret);
496 return ret;
497 }
498 ctl->kcontrol = kcontrol;
499 return 0;
500}
501
502struct wmfw_ctl_work {
503 struct wm_coeff *wm_coeff;
504 struct wm_coeff_ctl *ctl;
505 struct work_struct work;
506};
507
508static int wmfw_add_ctl(struct wm_coeff *wm_coeff,
509 struct wm_coeff_ctl *ctl)
510{
511 struct snd_kcontrol_new *kcontrol;
512 int ret;
513
514 if (!wm_coeff || !ctl || !ctl->name || !ctl->card)
515 return -EINVAL;
516
517 kcontrol = kzalloc(sizeof(*kcontrol), GFP_KERNEL);
518 if (!kcontrol)
519 return -ENOMEM;
520 kcontrol->iface = SNDRV_CTL_ELEM_IFACE_MIXER;
521
522 kcontrol->name = ctl->name;
523 kcontrol->info = wm_coeff_info;
524 kcontrol->get = wm_coeff_get;
525 kcontrol->put = wm_coeff_put;
526 kcontrol->private_value = (unsigned long)ctl;
527
528 ret = wm_coeff_add_kcontrol(wm_coeff,
529 ctl, kcontrol);
530 if (ret < 0)
531 goto err_kcontrol;
532
533 kfree(kcontrol);
534
535 list_add(&ctl->list, &wm_coeff->ctl_list);
536 return 0;
537
538err_kcontrol:
539 kfree(kcontrol);
540 return ret;
541}
542
Mark Brown2159ad92012-10-11 11:54:02 +0900543static int wm_adsp_load(struct wm_adsp *dsp)
544{
Mark Browncf17c832013-01-30 14:37:23 +0800545 LIST_HEAD(buf_list);
Mark Brown2159ad92012-10-11 11:54:02 +0900546 const struct firmware *firmware;
547 struct regmap *regmap = dsp->regmap;
548 unsigned int pos = 0;
549 const struct wmfw_header *header;
550 const struct wmfw_adsp1_sizes *adsp1_sizes;
551 const struct wmfw_adsp2_sizes *adsp2_sizes;
552 const struct wmfw_footer *footer;
553 const struct wmfw_region *region;
554 const struct wm_adsp_region *mem;
555 const char *region_name;
556 char *file, *text;
Mark Browncf17c832013-01-30 14:37:23 +0800557 struct wm_adsp_buf *buf;
Mark Brown2159ad92012-10-11 11:54:02 +0900558 unsigned int reg;
559 int regions = 0;
560 int ret, offset, type, sizes;
561
562 file = kzalloc(PAGE_SIZE, GFP_KERNEL);
563 if (file == NULL)
564 return -ENOMEM;
565
Mark Brown1023dbd2013-01-11 22:58:28 +0000566 snprintf(file, PAGE_SIZE, "%s-dsp%d-%s.wmfw", dsp->part, dsp->num,
567 wm_adsp_fw[dsp->fw].file);
Mark Brown2159ad92012-10-11 11:54:02 +0900568 file[PAGE_SIZE - 1] = '\0';
569
570 ret = request_firmware(&firmware, file, dsp->dev);
571 if (ret != 0) {
572 adsp_err(dsp, "Failed to request '%s'\n", file);
573 goto out;
574 }
575 ret = -EINVAL;
576
577 pos = sizeof(*header) + sizeof(*adsp1_sizes) + sizeof(*footer);
578 if (pos >= firmware->size) {
579 adsp_err(dsp, "%s: file too short, %zu bytes\n",
580 file, firmware->size);
581 goto out_fw;
582 }
583
584 header = (void*)&firmware->data[0];
585
586 if (memcmp(&header->magic[0], "WMFW", 4) != 0) {
587 adsp_err(dsp, "%s: invalid magic\n", file);
588 goto out_fw;
589 }
590
591 if (header->ver != 0) {
592 adsp_err(dsp, "%s: unknown file format %d\n",
593 file, header->ver);
594 goto out_fw;
595 }
596
597 if (header->core != dsp->type) {
598 adsp_err(dsp, "%s: invalid core %d != %d\n",
599 file, header->core, dsp->type);
600 goto out_fw;
601 }
602
603 switch (dsp->type) {
604 case WMFW_ADSP1:
605 pos = sizeof(*header) + sizeof(*adsp1_sizes) + sizeof(*footer);
606 adsp1_sizes = (void *)&(header[1]);
607 footer = (void *)&(adsp1_sizes[1]);
608 sizes = sizeof(*adsp1_sizes);
609
610 adsp_dbg(dsp, "%s: %d DM, %d PM, %d ZM\n",
611 file, le32_to_cpu(adsp1_sizes->dm),
612 le32_to_cpu(adsp1_sizes->pm),
613 le32_to_cpu(adsp1_sizes->zm));
614 break;
615
616 case WMFW_ADSP2:
617 pos = sizeof(*header) + sizeof(*adsp2_sizes) + sizeof(*footer);
618 adsp2_sizes = (void *)&(header[1]);
619 footer = (void *)&(adsp2_sizes[1]);
620 sizes = sizeof(*adsp2_sizes);
621
622 adsp_dbg(dsp, "%s: %d XM, %d YM %d PM, %d ZM\n",
623 file, le32_to_cpu(adsp2_sizes->xm),
624 le32_to_cpu(adsp2_sizes->ym),
625 le32_to_cpu(adsp2_sizes->pm),
626 le32_to_cpu(adsp2_sizes->zm));
627 break;
628
629 default:
630 BUG_ON(NULL == "Unknown DSP type");
631 goto out_fw;
632 }
633
634 if (le32_to_cpu(header->len) != sizeof(*header) +
635 sizes + sizeof(*footer)) {
636 adsp_err(dsp, "%s: unexpected header length %d\n",
637 file, le32_to_cpu(header->len));
638 goto out_fw;
639 }
640
641 adsp_dbg(dsp, "%s: timestamp %llu\n", file,
642 le64_to_cpu(footer->timestamp));
643
644 while (pos < firmware->size &&
645 pos - firmware->size > sizeof(*region)) {
646 region = (void *)&(firmware->data[pos]);
647 region_name = "Unknown";
648 reg = 0;
649 text = NULL;
650 offset = le32_to_cpu(region->offset) & 0xffffff;
651 type = be32_to_cpu(region->type) & 0xff;
652 mem = wm_adsp_find_region(dsp, type);
653
654 switch (type) {
655 case WMFW_NAME_TEXT:
656 region_name = "Firmware name";
657 text = kzalloc(le32_to_cpu(region->len) + 1,
658 GFP_KERNEL);
659 break;
660 case WMFW_INFO_TEXT:
661 region_name = "Information";
662 text = kzalloc(le32_to_cpu(region->len) + 1,
663 GFP_KERNEL);
664 break;
665 case WMFW_ABSOLUTE:
666 region_name = "Absolute";
667 reg = offset;
668 break;
669 case WMFW_ADSP1_PM:
670 BUG_ON(!mem);
671 region_name = "PM";
Mark Brown45b9ee72013-01-08 16:02:06 +0000672 reg = wm_adsp_region_to_reg(mem, offset);
Mark Brown2159ad92012-10-11 11:54:02 +0900673 break;
674 case WMFW_ADSP1_DM:
675 BUG_ON(!mem);
676 region_name = "DM";
Mark Brown45b9ee72013-01-08 16:02:06 +0000677 reg = wm_adsp_region_to_reg(mem, offset);
Mark Brown2159ad92012-10-11 11:54:02 +0900678 break;
679 case WMFW_ADSP2_XM:
680 BUG_ON(!mem);
681 region_name = "XM";
Mark Brown45b9ee72013-01-08 16:02:06 +0000682 reg = wm_adsp_region_to_reg(mem, offset);
Mark Brown2159ad92012-10-11 11:54:02 +0900683 break;
684 case WMFW_ADSP2_YM:
685 BUG_ON(!mem);
686 region_name = "YM";
Mark Brown45b9ee72013-01-08 16:02:06 +0000687 reg = wm_adsp_region_to_reg(mem, offset);
Mark Brown2159ad92012-10-11 11:54:02 +0900688 break;
689 case WMFW_ADSP1_ZM:
690 BUG_ON(!mem);
691 region_name = "ZM";
Mark Brown45b9ee72013-01-08 16:02:06 +0000692 reg = wm_adsp_region_to_reg(mem, offset);
Mark Brown2159ad92012-10-11 11:54:02 +0900693 break;
694 default:
695 adsp_warn(dsp,
696 "%s.%d: Unknown region type %x at %d(%x)\n",
697 file, regions, type, pos, pos);
698 break;
699 }
700
701 adsp_dbg(dsp, "%s.%d: %d bytes at %d in %s\n", file,
702 regions, le32_to_cpu(region->len), offset,
703 region_name);
704
705 if (text) {
706 memcpy(text, region->data, le32_to_cpu(region->len));
707 adsp_info(dsp, "%s: %s\n", file, text);
708 kfree(text);
709 }
710
711 if (reg) {
Mark Browncf17c832013-01-30 14:37:23 +0800712 buf = wm_adsp_buf_alloc(region->data,
713 le32_to_cpu(region->len),
714 &buf_list);
Mark Browna76fefa2013-01-07 19:03:17 +0000715 if (!buf) {
716 adsp_err(dsp, "Out of memory\n");
717 return -ENOMEM;
718 }
719
Mark Browncf17c832013-01-30 14:37:23 +0800720 ret = regmap_raw_write_async(regmap, reg, buf->buf,
721 le32_to_cpu(region->len));
Mark Brown2159ad92012-10-11 11:54:02 +0900722 if (ret != 0) {
723 adsp_err(dsp,
724 "%s.%d: Failed to write %d bytes at %d in %s: %d\n",
725 file, regions,
726 le32_to_cpu(region->len), offset,
727 region_name, ret);
728 goto out_fw;
729 }
730 }
731
732 pos += le32_to_cpu(region->len) + sizeof(*region);
733 regions++;
734 }
Mark Browncf17c832013-01-30 14:37:23 +0800735
736 ret = regmap_async_complete(regmap);
737 if (ret != 0) {
738 adsp_err(dsp, "Failed to complete async write: %d\n", ret);
739 goto out_fw;
740 }
741
Mark Brown2159ad92012-10-11 11:54:02 +0900742 if (pos > firmware->size)
743 adsp_warn(dsp, "%s.%d: %zu bytes at end of file\n",
744 file, regions, pos - firmware->size);
745
746out_fw:
Mark Browncf17c832013-01-30 14:37:23 +0800747 regmap_async_complete(regmap);
748 wm_adsp_buf_free(&buf_list);
Mark Brown2159ad92012-10-11 11:54:02 +0900749 release_firmware(firmware);
750out:
751 kfree(file);
752
753 return ret;
754}
755
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +0100756static int wm_coeff_init_control_caches(struct wm_coeff *wm_coeff)
757{
758 struct wm_coeff_ctl *ctl;
759 int ret;
760
761 list_for_each_entry(ctl, &wm_coeff->ctl_list,
762 list) {
763 if (!ctl->enabled || ctl->dirty)
764 continue;
765 ret = wm_coeff_read_control(ctl->kcontrol,
766 ctl->cache,
767 ctl->len);
768 if (ret < 0)
769 return ret;
770 }
771
772 return 0;
773}
774
775static int wm_coeff_sync_controls(struct wm_coeff *wm_coeff)
776{
777 struct wm_coeff_ctl *ctl;
778 int ret;
779
780 list_for_each_entry(ctl, &wm_coeff->ctl_list,
781 list) {
782 if (!ctl->enabled)
783 continue;
784 if (ctl->dirty) {
785 ret = wm_coeff_write_control(ctl->kcontrol,
786 ctl->cache,
787 ctl->len);
788 if (ret < 0)
789 return ret;
790 ctl->dirty = 0;
791 }
792 }
793
794 return 0;
795}
796
797static void wm_adsp_ctl_work(struct work_struct *work)
798{
799 struct wmfw_ctl_work *ctl_work = container_of(work,
800 struct wmfw_ctl_work,
801 work);
802
803 wmfw_add_ctl(ctl_work->wm_coeff, ctl_work->ctl);
804 kfree(ctl_work);
805}
806
807static int wm_adsp_create_control(struct snd_soc_codec *codec,
808 const struct wm_adsp_alg_region *region)
809
810{
811 struct wm_adsp *dsp = snd_soc_codec_get_drvdata(codec);
812 struct wm_coeff_ctl *ctl;
813 struct wmfw_ctl_work *ctl_work;
814 char *name;
815 char *region_name;
816 int ret;
817
818 name = kmalloc(PAGE_SIZE, GFP_KERNEL);
819 if (!name)
820 return -ENOMEM;
821
822 switch (region->type) {
823 case WMFW_ADSP1_PM:
824 region_name = "PM";
825 break;
826 case WMFW_ADSP1_DM:
827 region_name = "DM";
828 break;
829 case WMFW_ADSP2_XM:
830 region_name = "XM";
831 break;
832 case WMFW_ADSP2_YM:
833 region_name = "YM";
834 break;
835 case WMFW_ADSP1_ZM:
836 region_name = "ZM";
837 break;
838 default:
839 return -EINVAL;
840 }
841
842 snprintf(name, PAGE_SIZE, "DSP%d %s %x",
843 dsp->num, region_name, region->alg);
844
845 list_for_each_entry(ctl, &dsp->wm_coeff->ctl_list,
846 list) {
847 if (!strcmp(ctl->name, name)) {
848 if (!ctl->enabled)
849 ctl->enabled = 1;
850 return 0;
851 }
852 }
853
854 ctl = kzalloc(sizeof(*ctl), GFP_KERNEL);
855 if (!ctl) {
856 ret = -ENOMEM;
857 goto err_name;
858 }
859 ctl->region = *region;
860 ctl->name = kmemdup(name, strlen(name) + 1, GFP_KERNEL);
861 if (!ctl->name) {
862 ret = -ENOMEM;
863 goto err_ctl;
864 }
865 ctl->enabled = 1;
866 ctl->dirty = 0;
867 ctl->ops.xget = wm_coeff_get;
868 ctl->ops.xput = wm_coeff_put;
869 ctl->card = codec->card->snd_card;
870 ctl->adsp = dsp;
871
872 ctl->len = region->len;
873 ctl->cache = kzalloc(ctl->len, GFP_KERNEL);
874 if (!ctl->cache) {
875 ret = -ENOMEM;
876 goto err_ctl_name;
877 }
878
879 ctl_work = kzalloc(sizeof(*ctl_work), GFP_KERNEL);
880 if (!ctl_work) {
881 ret = -ENOMEM;
882 goto err_ctl_cache;
883 }
884
885 ctl_work->wm_coeff = dsp->wm_coeff;
886 ctl_work->ctl = ctl;
887 INIT_WORK(&ctl_work->work, wm_adsp_ctl_work);
888 schedule_work(&ctl_work->work);
889
890 kfree(name);
891
892 return 0;
893
894err_ctl_cache:
895 kfree(ctl->cache);
896err_ctl_name:
897 kfree(ctl->name);
898err_ctl:
899 kfree(ctl);
900err_name:
901 kfree(name);
902 return ret;
903}
904
905static int wm_adsp_setup_algs(struct wm_adsp *dsp, struct snd_soc_codec *codec)
Mark Browndb405172012-10-26 19:30:40 +0100906{
907 struct regmap *regmap = dsp->regmap;
908 struct wmfw_adsp1_id_hdr adsp1_id;
909 struct wmfw_adsp2_id_hdr adsp2_id;
910 struct wmfw_adsp1_alg_hdr *adsp1_alg;
911 struct wmfw_adsp2_alg_hdr *adsp2_alg;
Mark Brownd62f4bc2012-12-19 14:00:30 +0000912 void *alg, *buf;
Mark Brown471f4882013-01-08 16:09:31 +0000913 struct wm_adsp_alg_region *region;
Mark Browndb405172012-10-26 19:30:40 +0100914 const struct wm_adsp_region *mem;
915 unsigned int pos, term;
Mark Brownd62f4bc2012-12-19 14:00:30 +0000916 size_t algs, buf_size;
Mark Browndb405172012-10-26 19:30:40 +0100917 __be32 val;
918 int i, ret;
919
920 switch (dsp->type) {
921 case WMFW_ADSP1:
922 mem = wm_adsp_find_region(dsp, WMFW_ADSP1_DM);
923 break;
924 case WMFW_ADSP2:
925 mem = wm_adsp_find_region(dsp, WMFW_ADSP2_XM);
926 break;
927 default:
928 mem = NULL;
929 break;
930 }
931
932 if (mem == NULL) {
933 BUG_ON(mem != NULL);
934 return -EINVAL;
935 }
936
937 switch (dsp->type) {
938 case WMFW_ADSP1:
939 ret = regmap_raw_read(regmap, mem->base, &adsp1_id,
940 sizeof(adsp1_id));
941 if (ret != 0) {
942 adsp_err(dsp, "Failed to read algorithm info: %d\n",
943 ret);
944 return ret;
945 }
946
Mark Brownd62f4bc2012-12-19 14:00:30 +0000947 buf = &adsp1_id;
948 buf_size = sizeof(adsp1_id);
949
Mark Browndb405172012-10-26 19:30:40 +0100950 algs = be32_to_cpu(adsp1_id.algs);
Mark Brownf395a212013-03-05 22:39:54 +0800951 dsp->fw_id = be32_to_cpu(adsp1_id.fw.id);
Mark Browndb405172012-10-26 19:30:40 +0100952 adsp_info(dsp, "Firmware: %x v%d.%d.%d, %zu algorithms\n",
Mark Brownf395a212013-03-05 22:39:54 +0800953 dsp->fw_id,
Mark Browndb405172012-10-26 19:30:40 +0100954 (be32_to_cpu(adsp1_id.fw.ver) & 0xff0000) >> 16,
955 (be32_to_cpu(adsp1_id.fw.ver) & 0xff00) >> 8,
956 be32_to_cpu(adsp1_id.fw.ver) & 0xff,
957 algs);
958
Mark Brownac500092013-04-09 17:08:24 +0100959 region = kzalloc(sizeof(*region), GFP_KERNEL);
960 if (!region)
961 return -ENOMEM;
962 region->type = WMFW_ADSP1_ZM;
963 region->alg = be32_to_cpu(adsp1_id.fw.id);
964 region->base = be32_to_cpu(adsp1_id.zm);
965 list_add_tail(&region->list, &dsp->alg_regions);
966
967 region = kzalloc(sizeof(*region), GFP_KERNEL);
968 if (!region)
969 return -ENOMEM;
970 region->type = WMFW_ADSP1_DM;
971 region->alg = be32_to_cpu(adsp1_id.fw.id);
972 region->base = be32_to_cpu(adsp1_id.dm);
973 list_add_tail(&region->list, &dsp->alg_regions);
974
Mark Browndb405172012-10-26 19:30:40 +0100975 pos = sizeof(adsp1_id) / 2;
976 term = pos + ((sizeof(*adsp1_alg) * algs) / 2);
977 break;
978
979 case WMFW_ADSP2:
980 ret = regmap_raw_read(regmap, mem->base, &adsp2_id,
981 sizeof(adsp2_id));
982 if (ret != 0) {
983 adsp_err(dsp, "Failed to read algorithm info: %d\n",
984 ret);
985 return ret;
986 }
987
Mark Brownd62f4bc2012-12-19 14:00:30 +0000988 buf = &adsp2_id;
989 buf_size = sizeof(adsp2_id);
990
Mark Browndb405172012-10-26 19:30:40 +0100991 algs = be32_to_cpu(adsp2_id.algs);
Mark Brownf395a212013-03-05 22:39:54 +0800992 dsp->fw_id = be32_to_cpu(adsp2_id.fw.id);
Mark Browndb405172012-10-26 19:30:40 +0100993 adsp_info(dsp, "Firmware: %x v%d.%d.%d, %zu algorithms\n",
Mark Brownf395a212013-03-05 22:39:54 +0800994 dsp->fw_id,
Mark Browndb405172012-10-26 19:30:40 +0100995 (be32_to_cpu(adsp2_id.fw.ver) & 0xff0000) >> 16,
996 (be32_to_cpu(adsp2_id.fw.ver) & 0xff00) >> 8,
997 be32_to_cpu(adsp2_id.fw.ver) & 0xff,
998 algs);
999
Mark Brownac500092013-04-09 17:08:24 +01001000 region = kzalloc(sizeof(*region), GFP_KERNEL);
1001 if (!region)
1002 return -ENOMEM;
1003 region->type = WMFW_ADSP2_XM;
1004 region->alg = be32_to_cpu(adsp2_id.fw.id);
1005 region->base = be32_to_cpu(adsp2_id.xm);
1006 list_add_tail(&region->list, &dsp->alg_regions);
1007
1008 region = kzalloc(sizeof(*region), GFP_KERNEL);
1009 if (!region)
1010 return -ENOMEM;
1011 region->type = WMFW_ADSP2_YM;
1012 region->alg = be32_to_cpu(adsp2_id.fw.id);
1013 region->base = be32_to_cpu(adsp2_id.ym);
1014 list_add_tail(&region->list, &dsp->alg_regions);
1015
1016 region = kzalloc(sizeof(*region), GFP_KERNEL);
1017 if (!region)
1018 return -ENOMEM;
1019 region->type = WMFW_ADSP2_ZM;
1020 region->alg = be32_to_cpu(adsp2_id.fw.id);
1021 region->base = be32_to_cpu(adsp2_id.zm);
1022 list_add_tail(&region->list, &dsp->alg_regions);
1023
Mark Browndb405172012-10-26 19:30:40 +01001024 pos = sizeof(adsp2_id) / 2;
1025 term = pos + ((sizeof(*adsp2_alg) * algs) / 2);
1026 break;
1027
1028 default:
1029 BUG_ON(NULL == "Unknown DSP type");
1030 return -EINVAL;
1031 }
1032
1033 if (algs == 0) {
1034 adsp_err(dsp, "No algorithms\n");
1035 return -EINVAL;
1036 }
1037
Mark Brownd62f4bc2012-12-19 14:00:30 +00001038 if (algs > 1024) {
1039 adsp_err(dsp, "Algorithm count %zx excessive\n", algs);
1040 print_hex_dump_bytes(dev_name(dsp->dev), DUMP_PREFIX_OFFSET,
1041 buf, buf_size);
1042 return -EINVAL;
1043 }
1044
Mark Browndb405172012-10-26 19:30:40 +01001045 /* Read the terminator first to validate the length */
1046 ret = regmap_raw_read(regmap, mem->base + term, &val, sizeof(val));
1047 if (ret != 0) {
1048 adsp_err(dsp, "Failed to read algorithm list end: %d\n",
1049 ret);
1050 return ret;
1051 }
1052
1053 if (be32_to_cpu(val) != 0xbedead)
1054 adsp_warn(dsp, "Algorithm list end %x 0x%x != 0xbeadead\n",
1055 term, be32_to_cpu(val));
1056
Mark Brownf2a93e22013-01-20 22:17:30 +09001057 alg = kzalloc((term - pos) * 2, GFP_KERNEL | GFP_DMA);
Mark Browndb405172012-10-26 19:30:40 +01001058 if (!alg)
1059 return -ENOMEM;
1060
1061 ret = regmap_raw_read(regmap, mem->base + pos, alg, (term - pos) * 2);
1062 if (ret != 0) {
1063 adsp_err(dsp, "Failed to read algorithm list: %d\n",
1064 ret);
1065 goto out;
1066 }
1067
1068 adsp1_alg = alg;
1069 adsp2_alg = alg;
1070
1071 for (i = 0; i < algs; i++) {
1072 switch (dsp->type) {
1073 case WMFW_ADSP1:
Mark Brown471f4882013-01-08 16:09:31 +00001074 adsp_info(dsp, "%d: ID %x v%d.%d.%d DM@%x ZM@%x\n",
Mark Browndb405172012-10-26 19:30:40 +01001075 i, be32_to_cpu(adsp1_alg[i].alg.id),
1076 (be32_to_cpu(adsp1_alg[i].alg.ver) & 0xff0000) >> 16,
1077 (be32_to_cpu(adsp1_alg[i].alg.ver) & 0xff00) >> 8,
Mark Brown471f4882013-01-08 16:09:31 +00001078 be32_to_cpu(adsp1_alg[i].alg.ver) & 0xff,
1079 be32_to_cpu(adsp1_alg[i].dm),
1080 be32_to_cpu(adsp1_alg[i].zm));
1081
Mark Brown74808002013-01-26 00:29:51 +08001082 region = kzalloc(sizeof(*region), GFP_KERNEL);
1083 if (!region)
1084 return -ENOMEM;
1085 region->type = WMFW_ADSP1_DM;
1086 region->alg = be32_to_cpu(adsp1_alg[i].alg.id);
1087 region->base = be32_to_cpu(adsp1_alg[i].dm);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001088 region->len = 0;
Mark Brown74808002013-01-26 00:29:51 +08001089 list_add_tail(&region->list, &dsp->alg_regions);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001090 if (i + 1 < algs) {
1091 region->len = be32_to_cpu(adsp1_alg[i + 1].dm);
1092 region->len -= be32_to_cpu(adsp1_alg[i].dm);
1093 wm_adsp_create_control(codec, region);
1094 } else {
1095 adsp_warn(dsp, "Missing length info for region DM with ID %x\n",
1096 be32_to_cpu(adsp1_alg[i].alg.id));
1097 }
Mark Brown471f4882013-01-08 16:09:31 +00001098
Mark Brown74808002013-01-26 00:29:51 +08001099 region = kzalloc(sizeof(*region), GFP_KERNEL);
1100 if (!region)
1101 return -ENOMEM;
1102 region->type = WMFW_ADSP1_ZM;
1103 region->alg = be32_to_cpu(adsp1_alg[i].alg.id);
1104 region->base = be32_to_cpu(adsp1_alg[i].zm);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001105 region->len = 0;
Mark Brown74808002013-01-26 00:29:51 +08001106 list_add_tail(&region->list, &dsp->alg_regions);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001107 if (i + 1 < algs) {
1108 region->len = be32_to_cpu(adsp1_alg[i + 1].zm);
1109 region->len -= be32_to_cpu(adsp1_alg[i].zm);
1110 wm_adsp_create_control(codec, region);
1111 } else {
1112 adsp_warn(dsp, "Missing length info for region ZM with ID %x\n",
1113 be32_to_cpu(adsp1_alg[i].alg.id));
1114 }
Mark Browndb405172012-10-26 19:30:40 +01001115 break;
1116
1117 case WMFW_ADSP2:
Mark Brown471f4882013-01-08 16:09:31 +00001118 adsp_info(dsp,
1119 "%d: ID %x v%d.%d.%d XM@%x YM@%x ZM@%x\n",
Mark Browndb405172012-10-26 19:30:40 +01001120 i, be32_to_cpu(adsp2_alg[i].alg.id),
1121 (be32_to_cpu(adsp2_alg[i].alg.ver) & 0xff0000) >> 16,
1122 (be32_to_cpu(adsp2_alg[i].alg.ver) & 0xff00) >> 8,
Mark Brown471f4882013-01-08 16:09:31 +00001123 be32_to_cpu(adsp2_alg[i].alg.ver) & 0xff,
1124 be32_to_cpu(adsp2_alg[i].xm),
1125 be32_to_cpu(adsp2_alg[i].ym),
1126 be32_to_cpu(adsp2_alg[i].zm));
1127
Mark Brown74808002013-01-26 00:29:51 +08001128 region = kzalloc(sizeof(*region), GFP_KERNEL);
1129 if (!region)
1130 return -ENOMEM;
1131 region->type = WMFW_ADSP2_XM;
1132 region->alg = be32_to_cpu(adsp2_alg[i].alg.id);
1133 region->base = be32_to_cpu(adsp2_alg[i].xm);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001134 region->len = 0;
Mark Brown74808002013-01-26 00:29:51 +08001135 list_add_tail(&region->list, &dsp->alg_regions);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001136 if (i + 1 < algs) {
1137 region->len = be32_to_cpu(adsp2_alg[i + 1].xm);
1138 region->len -= be32_to_cpu(adsp2_alg[i].xm);
1139 wm_adsp_create_control(codec, region);
1140 } else {
1141 adsp_warn(dsp, "Missing length info for region XM with ID %x\n",
1142 be32_to_cpu(adsp2_alg[i].alg.id));
1143 }
Mark Brown471f4882013-01-08 16:09:31 +00001144
Mark Brown74808002013-01-26 00:29:51 +08001145 region = kzalloc(sizeof(*region), GFP_KERNEL);
1146 if (!region)
1147 return -ENOMEM;
1148 region->type = WMFW_ADSP2_YM;
1149 region->alg = be32_to_cpu(adsp2_alg[i].alg.id);
1150 region->base = be32_to_cpu(adsp2_alg[i].ym);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001151 region->len = 0;
Mark Brown74808002013-01-26 00:29:51 +08001152 list_add_tail(&region->list, &dsp->alg_regions);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001153 if (i + 1 < algs) {
1154 region->len = be32_to_cpu(adsp2_alg[i + 1].ym);
1155 region->len -= be32_to_cpu(adsp2_alg[i].ym);
1156 wm_adsp_create_control(codec, region);
1157 } else {
1158 adsp_warn(dsp, "Missing length info for region YM with ID %x\n",
1159 be32_to_cpu(adsp2_alg[i].alg.id));
1160 }
Mark Brown471f4882013-01-08 16:09:31 +00001161
Mark Brown74808002013-01-26 00:29:51 +08001162 region = kzalloc(sizeof(*region), GFP_KERNEL);
1163 if (!region)
1164 return -ENOMEM;
1165 region->type = WMFW_ADSP2_ZM;
1166 region->alg = be32_to_cpu(adsp2_alg[i].alg.id);
1167 region->base = be32_to_cpu(adsp2_alg[i].zm);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001168 region->len = 0;
Mark Brown74808002013-01-26 00:29:51 +08001169 list_add_tail(&region->list, &dsp->alg_regions);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001170 if (i + 1 < algs) {
1171 region->len = be32_to_cpu(adsp2_alg[i + 1].zm);
1172 region->len -= be32_to_cpu(adsp2_alg[i].zm);
1173 wm_adsp_create_control(codec, region);
1174 } else {
1175 adsp_warn(dsp, "Missing length info for region ZM with ID %x\n",
1176 be32_to_cpu(adsp2_alg[i].alg.id));
1177 }
Mark Browndb405172012-10-26 19:30:40 +01001178 break;
1179 }
1180 }
1181
1182out:
1183 kfree(alg);
1184 return ret;
1185}
1186
Mark Brown2159ad92012-10-11 11:54:02 +09001187static int wm_adsp_load_coeff(struct wm_adsp *dsp)
1188{
Mark Browncf17c832013-01-30 14:37:23 +08001189 LIST_HEAD(buf_list);
Mark Brown2159ad92012-10-11 11:54:02 +09001190 struct regmap *regmap = dsp->regmap;
1191 struct wmfw_coeff_hdr *hdr;
1192 struct wmfw_coeff_item *blk;
1193 const struct firmware *firmware;
Mark Brown471f4882013-01-08 16:09:31 +00001194 const struct wm_adsp_region *mem;
1195 struct wm_adsp_alg_region *alg_region;
Mark Brown2159ad92012-10-11 11:54:02 +09001196 const char *region_name;
1197 int ret, pos, blocks, type, offset, reg;
1198 char *file;
Mark Browncf17c832013-01-30 14:37:23 +08001199 struct wm_adsp_buf *buf;
Chris Rattraybdaacea2013-02-08 14:32:15 +00001200 int tmp;
Mark Brown2159ad92012-10-11 11:54:02 +09001201
1202 file = kzalloc(PAGE_SIZE, GFP_KERNEL);
1203 if (file == NULL)
1204 return -ENOMEM;
1205
Mark Brown1023dbd2013-01-11 22:58:28 +00001206 snprintf(file, PAGE_SIZE, "%s-dsp%d-%s.bin", dsp->part, dsp->num,
1207 wm_adsp_fw[dsp->fw].file);
Mark Brown2159ad92012-10-11 11:54:02 +09001208 file[PAGE_SIZE - 1] = '\0';
1209
1210 ret = request_firmware(&firmware, file, dsp->dev);
1211 if (ret != 0) {
1212 adsp_warn(dsp, "Failed to request '%s'\n", file);
1213 ret = 0;
1214 goto out;
1215 }
1216 ret = -EINVAL;
1217
1218 if (sizeof(*hdr) >= firmware->size) {
1219 adsp_err(dsp, "%s: file too short, %zu bytes\n",
1220 file, firmware->size);
1221 goto out_fw;
1222 }
1223
1224 hdr = (void*)&firmware->data[0];
1225 if (memcmp(hdr->magic, "WMDR", 4) != 0) {
1226 adsp_err(dsp, "%s: invalid magic\n", file);
Charles Keepaxa4cdbec2013-01-21 09:02:31 +00001227 goto out_fw;
Mark Brown2159ad92012-10-11 11:54:02 +09001228 }
1229
Mark Brownc7123262013-01-16 16:59:04 +09001230 switch (be32_to_cpu(hdr->rev) & 0xff) {
1231 case 1:
1232 break;
1233 default:
1234 adsp_err(dsp, "%s: Unsupported coefficient file format %d\n",
1235 file, be32_to_cpu(hdr->rev) & 0xff);
1236 ret = -EINVAL;
1237 goto out_fw;
1238 }
1239
Mark Brown2159ad92012-10-11 11:54:02 +09001240 adsp_dbg(dsp, "%s: v%d.%d.%d\n", file,
1241 (le32_to_cpu(hdr->ver) >> 16) & 0xff,
1242 (le32_to_cpu(hdr->ver) >> 8) & 0xff,
1243 le32_to_cpu(hdr->ver) & 0xff);
1244
1245 pos = le32_to_cpu(hdr->len);
1246
1247 blocks = 0;
1248 while (pos < firmware->size &&
1249 pos - firmware->size > sizeof(*blk)) {
1250 blk = (void*)(&firmware->data[pos]);
1251
Mark Brownc7123262013-01-16 16:59:04 +09001252 type = le16_to_cpu(blk->type);
1253 offset = le16_to_cpu(blk->offset);
Mark Brown2159ad92012-10-11 11:54:02 +09001254
1255 adsp_dbg(dsp, "%s.%d: %x v%d.%d.%d\n",
1256 file, blocks, le32_to_cpu(blk->id),
1257 (le32_to_cpu(blk->ver) >> 16) & 0xff,
1258 (le32_to_cpu(blk->ver) >> 8) & 0xff,
1259 le32_to_cpu(blk->ver) & 0xff);
1260 adsp_dbg(dsp, "%s.%d: %d bytes at 0x%x in %x\n",
1261 file, blocks, le32_to_cpu(blk->len), offset, type);
1262
1263 reg = 0;
1264 region_name = "Unknown";
1265 switch (type) {
Mark Brownc7123262013-01-16 16:59:04 +09001266 case (WMFW_NAME_TEXT << 8):
1267 case (WMFW_INFO_TEXT << 8):
Mark Brown2159ad92012-10-11 11:54:02 +09001268 break;
Mark Brownc7123262013-01-16 16:59:04 +09001269 case (WMFW_ABSOLUTE << 8):
Mark Brownf395a212013-03-05 22:39:54 +08001270 /*
1271 * Old files may use this for global
1272 * coefficients.
1273 */
1274 if (le32_to_cpu(blk->id) == dsp->fw_id &&
1275 offset == 0) {
1276 region_name = "global coefficients";
1277 mem = wm_adsp_find_region(dsp, type);
1278 if (!mem) {
1279 adsp_err(dsp, "No ZM\n");
1280 break;
1281 }
1282 reg = wm_adsp_region_to_reg(mem, 0);
1283
1284 } else {
1285 region_name = "register";
1286 reg = offset;
1287 }
Mark Brown2159ad92012-10-11 11:54:02 +09001288 break;
Mark Brown471f4882013-01-08 16:09:31 +00001289
1290 case WMFW_ADSP1_DM:
1291 case WMFW_ADSP1_ZM:
1292 case WMFW_ADSP2_XM:
1293 case WMFW_ADSP2_YM:
1294 adsp_dbg(dsp, "%s.%d: %d bytes in %x for %x\n",
1295 file, blocks, le32_to_cpu(blk->len),
1296 type, le32_to_cpu(blk->id));
1297
1298 mem = wm_adsp_find_region(dsp, type);
1299 if (!mem) {
1300 adsp_err(dsp, "No base for region %x\n", type);
1301 break;
1302 }
1303
1304 reg = 0;
1305 list_for_each_entry(alg_region,
1306 &dsp->alg_regions, list) {
1307 if (le32_to_cpu(blk->id) == alg_region->alg &&
1308 type == alg_region->type) {
Mark Brown338c5182013-01-24 00:35:48 +08001309 reg = alg_region->base;
Mark Brown471f4882013-01-08 16:09:31 +00001310 reg = wm_adsp_region_to_reg(mem,
1311 reg);
Mark Brown338c5182013-01-24 00:35:48 +08001312 reg += offset;
Mark Brown471f4882013-01-08 16:09:31 +00001313 }
1314 }
1315
1316 if (reg == 0)
1317 adsp_err(dsp, "No %x for algorithm %x\n",
1318 type, le32_to_cpu(blk->id));
1319 break;
1320
Mark Brown2159ad92012-10-11 11:54:02 +09001321 default:
Mark Brown25c62f7e2013-01-20 19:02:19 +09001322 adsp_err(dsp, "%s.%d: Unknown region type %x at %d\n",
1323 file, blocks, type, pos);
Mark Brown2159ad92012-10-11 11:54:02 +09001324 break;
1325 }
1326
1327 if (reg) {
Mark Browncf17c832013-01-30 14:37:23 +08001328 buf = wm_adsp_buf_alloc(blk->data,
1329 le32_to_cpu(blk->len),
1330 &buf_list);
Mark Browna76fefa2013-01-07 19:03:17 +00001331 if (!buf) {
1332 adsp_err(dsp, "Out of memory\n");
Wei Yongjunf4b82812013-03-12 00:23:15 +08001333 ret = -ENOMEM;
1334 goto out_fw;
Mark Browna76fefa2013-01-07 19:03:17 +00001335 }
1336
Mark Brown20da6d52013-01-12 19:58:17 +00001337 adsp_dbg(dsp, "%s.%d: Writing %d bytes at %x\n",
1338 file, blocks, le32_to_cpu(blk->len),
1339 reg);
Mark Browncf17c832013-01-30 14:37:23 +08001340 ret = regmap_raw_write_async(regmap, reg, buf->buf,
1341 le32_to_cpu(blk->len));
Mark Brown2159ad92012-10-11 11:54:02 +09001342 if (ret != 0) {
1343 adsp_err(dsp,
1344 "%s.%d: Failed to write to %x in %s\n",
1345 file, blocks, reg, region_name);
1346 }
1347 }
1348
Chris Rattraybdaacea2013-02-08 14:32:15 +00001349 tmp = le32_to_cpu(blk->len) % 4;
1350 if (tmp)
1351 pos += le32_to_cpu(blk->len) + (4 - tmp) + sizeof(*blk);
1352 else
1353 pos += le32_to_cpu(blk->len) + sizeof(*blk);
1354
Mark Brown2159ad92012-10-11 11:54:02 +09001355 blocks++;
1356 }
1357
Mark Browncf17c832013-01-30 14:37:23 +08001358 ret = regmap_async_complete(regmap);
1359 if (ret != 0)
1360 adsp_err(dsp, "Failed to complete async write: %d\n", ret);
1361
Mark Brown2159ad92012-10-11 11:54:02 +09001362 if (pos > firmware->size)
1363 adsp_warn(dsp, "%s.%d: %zu bytes at end of file\n",
1364 file, blocks, pos - firmware->size);
1365
1366out_fw:
1367 release_firmware(firmware);
Mark Browncf17c832013-01-30 14:37:23 +08001368 wm_adsp_buf_free(&buf_list);
Mark Brown2159ad92012-10-11 11:54:02 +09001369out:
1370 kfree(file);
Wei Yongjunf4b82812013-03-12 00:23:15 +08001371 return ret;
Mark Brown2159ad92012-10-11 11:54:02 +09001372}
1373
Mark Brown5e7a7a22013-01-16 10:03:56 +09001374int wm_adsp1_init(struct wm_adsp *adsp)
1375{
1376 INIT_LIST_HEAD(&adsp->alg_regions);
1377
1378 return 0;
1379}
1380EXPORT_SYMBOL_GPL(wm_adsp1_init);
1381
Mark Brown2159ad92012-10-11 11:54:02 +09001382int wm_adsp1_event(struct snd_soc_dapm_widget *w,
1383 struct snd_kcontrol *kcontrol,
1384 int event)
1385{
1386 struct snd_soc_codec *codec = w->codec;
1387 struct wm_adsp *dsps = snd_soc_codec_get_drvdata(codec);
1388 struct wm_adsp *dsp = &dsps[w->shift];
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001389 struct wm_coeff_ctl *ctl;
Mark Brown2159ad92012-10-11 11:54:02 +09001390 int ret;
Chris Rattray94e205b2013-01-18 08:43:09 +00001391 int val;
Mark Brown2159ad92012-10-11 11:54:02 +09001392
1393 switch (event) {
1394 case SND_SOC_DAPM_POST_PMU:
1395 regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
1396 ADSP1_SYS_ENA, ADSP1_SYS_ENA);
1397
Chris Rattray94e205b2013-01-18 08:43:09 +00001398 /*
1399 * For simplicity set the DSP clock rate to be the
1400 * SYSCLK rate rather than making it configurable.
1401 */
1402 if(dsp->sysclk_reg) {
1403 ret = regmap_read(dsp->regmap, dsp->sysclk_reg, &val);
1404 if (ret != 0) {
1405 adsp_err(dsp, "Failed to read SYSCLK state: %d\n",
1406 ret);
1407 return ret;
1408 }
1409
1410 val = (val & dsp->sysclk_mask)
1411 >> dsp->sysclk_shift;
1412
1413 ret = regmap_update_bits(dsp->regmap,
1414 dsp->base + ADSP1_CONTROL_31,
1415 ADSP1_CLK_SEL_MASK, val);
1416 if (ret != 0) {
1417 adsp_err(dsp, "Failed to set clock rate: %d\n",
1418 ret);
1419 return ret;
1420 }
1421 }
1422
Mark Brown2159ad92012-10-11 11:54:02 +09001423 ret = wm_adsp_load(dsp);
1424 if (ret != 0)
1425 goto err;
1426
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001427 ret = wm_adsp_setup_algs(dsp, codec);
Mark Browndb405172012-10-26 19:30:40 +01001428 if (ret != 0)
1429 goto err;
1430
Mark Brown2159ad92012-10-11 11:54:02 +09001431 ret = wm_adsp_load_coeff(dsp);
1432 if (ret != 0)
1433 goto err;
1434
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001435 /* Initialize caches for enabled and non-dirty controls */
1436 ret = wm_coeff_init_control_caches(dsp->wm_coeff);
1437 if (ret != 0)
1438 goto err;
1439
1440 /* Sync dirty controls */
1441 ret = wm_coeff_sync_controls(dsp->wm_coeff);
1442 if (ret != 0)
1443 goto err;
1444
Mark Brown2159ad92012-10-11 11:54:02 +09001445 /* Start the core running */
1446 regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
1447 ADSP1_CORE_ENA | ADSP1_START,
1448 ADSP1_CORE_ENA | ADSP1_START);
1449 break;
1450
1451 case SND_SOC_DAPM_PRE_PMD:
1452 /* Halt the core */
1453 regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
1454 ADSP1_CORE_ENA | ADSP1_START, 0);
1455
1456 regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_19,
1457 ADSP1_WDMA_BUFFER_LENGTH_MASK, 0);
1458
1459 regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
1460 ADSP1_SYS_ENA, 0);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001461
1462 list_for_each_entry(ctl, &dsp->wm_coeff->ctl_list,
1463 list) {
1464 ctl->enabled = 0;
1465 }
Mark Brown2159ad92012-10-11 11:54:02 +09001466 break;
1467
1468 default:
1469 break;
1470 }
1471
1472 return 0;
1473
1474err:
1475 regmap_update_bits(dsp->regmap, dsp->base + ADSP1_CONTROL_30,
1476 ADSP1_SYS_ENA, 0);
1477 return ret;
1478}
1479EXPORT_SYMBOL_GPL(wm_adsp1_event);
1480
1481static int wm_adsp2_ena(struct wm_adsp *dsp)
1482{
1483 unsigned int val;
1484 int ret, count;
1485
1486 ret = regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL,
1487 ADSP2_SYS_ENA, ADSP2_SYS_ENA);
1488 if (ret != 0)
1489 return ret;
1490
1491 /* Wait for the RAM to start, should be near instantaneous */
1492 count = 0;
1493 do {
1494 ret = regmap_read(dsp->regmap, dsp->base + ADSP2_STATUS1,
1495 &val);
1496 if (ret != 0)
1497 return ret;
1498 } while (!(val & ADSP2_RAM_RDY) && ++count < 10);
1499
1500 if (!(val & ADSP2_RAM_RDY)) {
1501 adsp_err(dsp, "Failed to start DSP RAM\n");
1502 return -EBUSY;
1503 }
1504
1505 adsp_dbg(dsp, "RAM ready after %d polls\n", count);
1506 adsp_info(dsp, "RAM ready after %d polls\n", count);
1507
1508 return 0;
1509}
1510
1511int wm_adsp2_event(struct snd_soc_dapm_widget *w,
1512 struct snd_kcontrol *kcontrol, int event)
1513{
1514 struct snd_soc_codec *codec = w->codec;
1515 struct wm_adsp *dsps = snd_soc_codec_get_drvdata(codec);
1516 struct wm_adsp *dsp = &dsps[w->shift];
Mark Brown471f4882013-01-08 16:09:31 +00001517 struct wm_adsp_alg_region *alg_region;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001518 struct wm_coeff_ctl *ctl;
Mark Brown973838a2012-11-28 17:20:32 +00001519 unsigned int val;
Mark Brown2159ad92012-10-11 11:54:02 +09001520 int ret;
1521
1522 switch (event) {
1523 case SND_SOC_DAPM_POST_PMU:
Mark Browndd49e2c2012-12-02 21:50:46 +09001524 /*
1525 * For simplicity set the DSP clock rate to be the
1526 * SYSCLK rate rather than making it configurable.
1527 */
1528 ret = regmap_read(dsp->regmap, ARIZONA_SYSTEM_CLOCK_1, &val);
1529 if (ret != 0) {
1530 adsp_err(dsp, "Failed to read SYSCLK state: %d\n",
1531 ret);
1532 return ret;
1533 }
1534 val = (val & ARIZONA_SYSCLK_FREQ_MASK)
1535 >> ARIZONA_SYSCLK_FREQ_SHIFT;
1536
1537 ret = regmap_update_bits(dsp->regmap,
1538 dsp->base + ADSP2_CLOCKING,
1539 ADSP2_CLK_SEL_MASK, val);
1540 if (ret != 0) {
1541 adsp_err(dsp, "Failed to set clock rate: %d\n",
1542 ret);
1543 return ret;
1544 }
1545
Mark Brown973838a2012-11-28 17:20:32 +00001546 if (dsp->dvfs) {
1547 ret = regmap_read(dsp->regmap,
1548 dsp->base + ADSP2_CLOCKING, &val);
1549 if (ret != 0) {
1550 dev_err(dsp->dev,
1551 "Failed to read clocking: %d\n", ret);
1552 return ret;
1553 }
1554
Mark Brown25c6fdb2012-11-29 15:16:10 +00001555 if ((val & ADSP2_CLK_SEL_MASK) >= 3) {
Mark Brown973838a2012-11-28 17:20:32 +00001556 ret = regulator_enable(dsp->dvfs);
1557 if (ret != 0) {
1558 dev_err(dsp->dev,
1559 "Failed to enable supply: %d\n",
1560 ret);
1561 return ret;
1562 }
1563
1564 ret = regulator_set_voltage(dsp->dvfs,
1565 1800000,
1566 1800000);
1567 if (ret != 0) {
1568 dev_err(dsp->dev,
1569 "Failed to raise supply: %d\n",
1570 ret);
1571 return ret;
1572 }
1573 }
1574 }
1575
Mark Brown2159ad92012-10-11 11:54:02 +09001576 ret = wm_adsp2_ena(dsp);
1577 if (ret != 0)
1578 return ret;
1579
1580 ret = wm_adsp_load(dsp);
1581 if (ret != 0)
1582 goto err;
1583
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001584 ret = wm_adsp_setup_algs(dsp, codec);
Mark Browndb405172012-10-26 19:30:40 +01001585 if (ret != 0)
1586 goto err;
1587
Mark Brown2159ad92012-10-11 11:54:02 +09001588 ret = wm_adsp_load_coeff(dsp);
1589 if (ret != 0)
1590 goto err;
1591
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001592 /* Initialize caches for enabled and non-dirty controls */
1593 ret = wm_coeff_init_control_caches(dsp->wm_coeff);
1594 if (ret != 0)
1595 goto err;
1596
1597 /* Sync dirty controls */
1598 ret = wm_coeff_sync_controls(dsp->wm_coeff);
1599 if (ret != 0)
1600 goto err;
1601
Mark Brown2159ad92012-10-11 11:54:02 +09001602 ret = regmap_update_bits(dsp->regmap,
1603 dsp->base + ADSP2_CONTROL,
Mark Browna7f9be72012-11-28 19:53:59 +00001604 ADSP2_CORE_ENA | ADSP2_START,
1605 ADSP2_CORE_ENA | ADSP2_START);
Mark Brown2159ad92012-10-11 11:54:02 +09001606 if (ret != 0)
1607 goto err;
Mark Brown1023dbd2013-01-11 22:58:28 +00001608
1609 dsp->running = true;
Mark Brown2159ad92012-10-11 11:54:02 +09001610 break;
1611
1612 case SND_SOC_DAPM_PRE_PMD:
Mark Brown1023dbd2013-01-11 22:58:28 +00001613 dsp->running = false;
1614
Mark Brown2159ad92012-10-11 11:54:02 +09001615 regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL,
Mark Browna7f9be72012-11-28 19:53:59 +00001616 ADSP2_SYS_ENA | ADSP2_CORE_ENA |
1617 ADSP2_START, 0);
Mark Brown973838a2012-11-28 17:20:32 +00001618
Mark Brown2d30b572013-01-28 20:18:17 +08001619 /* Make sure DMAs are quiesced */
1620 regmap_write(dsp->regmap, dsp->base + ADSP2_WDMA_CONFIG_1, 0);
1621 regmap_write(dsp->regmap, dsp->base + ADSP2_WDMA_CONFIG_2, 0);
1622 regmap_write(dsp->regmap, dsp->base + ADSP2_RDMA_CONFIG_1, 0);
1623
Mark Brown973838a2012-11-28 17:20:32 +00001624 if (dsp->dvfs) {
1625 ret = regulator_set_voltage(dsp->dvfs, 1200000,
1626 1800000);
1627 if (ret != 0)
1628 dev_warn(dsp->dev,
1629 "Failed to lower supply: %d\n",
1630 ret);
1631
1632 ret = regulator_disable(dsp->dvfs);
1633 if (ret != 0)
1634 dev_err(dsp->dev,
1635 "Failed to enable supply: %d\n",
1636 ret);
1637 }
Mark Brown471f4882013-01-08 16:09:31 +00001638
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001639 list_for_each_entry(ctl, &dsp->wm_coeff->ctl_list,
1640 list) {
1641 ctl->enabled = 0;
1642 }
1643
Mark Brown471f4882013-01-08 16:09:31 +00001644 while (!list_empty(&dsp->alg_regions)) {
1645 alg_region = list_first_entry(&dsp->alg_regions,
1646 struct wm_adsp_alg_region,
1647 list);
1648 list_del(&alg_region->list);
1649 kfree(alg_region);
1650 }
Mark Brown2159ad92012-10-11 11:54:02 +09001651 break;
1652
1653 default:
1654 break;
1655 }
1656
1657 return 0;
1658err:
1659 regmap_update_bits(dsp->regmap, dsp->base + ADSP2_CONTROL,
Mark Browna7f9be72012-11-28 19:53:59 +00001660 ADSP2_SYS_ENA | ADSP2_CORE_ENA | ADSP2_START, 0);
Mark Brown2159ad92012-10-11 11:54:02 +09001661 return ret;
1662}
1663EXPORT_SYMBOL_GPL(wm_adsp2_event);
Mark Brown973838a2012-11-28 17:20:32 +00001664
1665int wm_adsp2_init(struct wm_adsp *adsp, bool dvfs)
1666{
1667 int ret;
1668
Mark Brown10a2b662012-12-02 21:37:00 +09001669 /*
1670 * Disable the DSP memory by default when in reset for a small
1671 * power saving.
1672 */
1673 ret = regmap_update_bits(adsp->regmap, adsp->base + ADSP2_CONTROL,
1674 ADSP2_MEM_ENA, 0);
1675 if (ret != 0) {
1676 adsp_err(adsp, "Failed to clear memory retention: %d\n", ret);
1677 return ret;
1678 }
1679
Mark Brown471f4882013-01-08 16:09:31 +00001680 INIT_LIST_HEAD(&adsp->alg_regions);
1681
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001682 adsp->wm_coeff = kzalloc(sizeof(*adsp->wm_coeff),
1683 GFP_KERNEL);
1684 if (!adsp->wm_coeff)
1685 return -ENOMEM;
1686 adsp->wm_coeff->regmap = adsp->regmap;
1687 adsp->wm_coeff->dev = adsp->dev;
1688 INIT_LIST_HEAD(&adsp->wm_coeff->ctl_list);
1689
Mark Brown973838a2012-11-28 17:20:32 +00001690 if (dvfs) {
1691 adsp->dvfs = devm_regulator_get(adsp->dev, "DCVDD");
1692 if (IS_ERR(adsp->dvfs)) {
1693 ret = PTR_ERR(adsp->dvfs);
1694 dev_err(adsp->dev, "Failed to get DCVDD: %d\n", ret);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001695 goto out_coeff;
Mark Brown973838a2012-11-28 17:20:32 +00001696 }
1697
1698 ret = regulator_enable(adsp->dvfs);
1699 if (ret != 0) {
1700 dev_err(adsp->dev, "Failed to enable DCVDD: %d\n",
1701 ret);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001702 goto out_coeff;
Mark Brown973838a2012-11-28 17:20:32 +00001703 }
1704
1705 ret = regulator_set_voltage(adsp->dvfs, 1200000, 1800000);
1706 if (ret != 0) {
1707 dev_err(adsp->dev, "Failed to initialise DVFS: %d\n",
1708 ret);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001709 goto out_coeff;
Mark Brown973838a2012-11-28 17:20:32 +00001710 }
1711
1712 ret = regulator_disable(adsp->dvfs);
1713 if (ret != 0) {
1714 dev_err(adsp->dev, "Failed to disable DCVDD: %d\n",
1715 ret);
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001716 goto out_coeff;
Mark Brown973838a2012-11-28 17:20:32 +00001717 }
1718 }
1719
1720 return 0;
Dimitris Papastamos6ab2b7b2013-05-08 14:15:35 +01001721
1722out_coeff:
1723 kfree(adsp->wm_coeff);
1724 return ret;
Mark Brown973838a2012-11-28 17:20:32 +00001725}
1726EXPORT_SYMBOL_GPL(wm_adsp2_init);