Linas Vepstas | 172ca92 | 2005-11-03 18:50:04 -0600 | [diff] [blame] | 1 | /* |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2 | * Copyright (C) 2001 Dave Engebretsen & Todd Inglett IBM Corporation. |
Gavin Shan | cb3bc9d | 2012-02-27 20:03:51 +0000 | [diff] [blame] | 3 | * Copyright 2001-2012 IBM Corporation. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 4 | * |
| 5 | * This program is free software; you can redistribute it and/or modify |
| 6 | * it under the terms of the GNU General Public License as published by |
| 7 | * the Free Software Foundation; either version 2 of the License, or |
| 8 | * (at your option) any later version. |
Linas Vepstas | 172ca92 | 2005-11-03 18:50:04 -0600 | [diff] [blame] | 9 | * |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 10 | * This program is distributed in the hope that it will be useful, |
| 11 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 12 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 13 | * GNU General Public License for more details. |
Linas Vepstas | 172ca92 | 2005-11-03 18:50:04 -0600 | [diff] [blame] | 14 | * |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 15 | * You should have received a copy of the GNU General Public License |
| 16 | * along with this program; if not, write to the Free Software |
| 17 | * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA |
| 18 | */ |
| 19 | |
Benjamin Herrenschmidt | 8b8da35 | 2008-10-27 19:48:37 +0000 | [diff] [blame] | 20 | #ifndef _POWERPC_EEH_H |
| 21 | #define _POWERPC_EEH_H |
Arnd Bergmann | 88ced03 | 2005-12-16 22:43:46 +0100 | [diff] [blame] | 22 | #ifdef __KERNEL__ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 23 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 24 | #include <linux/init.h> |
| 25 | #include <linux/list.h> |
| 26 | #include <linux/string.h> |
Gavin Shan | 5a71978 | 2013-06-20 13:21:01 +0800 | [diff] [blame] | 27 | #include <linux/time.h> |
Gavin Shan | 05ec424 | 2014-06-10 11:41:55 +1000 | [diff] [blame] | 28 | #include <linux/atomic.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 29 | |
Gavin Shan | ed3e81f | 2015-03-26 16:42:07 +1100 | [diff] [blame] | 30 | #include <uapi/asm/eeh.h> |
| 31 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 32 | struct pci_dev; |
John Rose | 827c1a6 | 2006-02-24 11:34:23 -0600 | [diff] [blame] | 33 | struct pci_bus; |
Gavin Shan | e8e9b34 | 2015-03-17 16:15:05 +1100 | [diff] [blame] | 34 | struct pci_dn; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 35 | |
| 36 | #ifdef CONFIG_EEH |
| 37 | |
Gavin Shan | 8a5ad35 | 2014-04-24 18:00:17 +1000 | [diff] [blame] | 38 | /* EEH subsystem flags */ |
Gavin Shan | dc561fb | 2014-07-17 14:41:39 +1000 | [diff] [blame] | 39 | #define EEH_ENABLED 0x01 /* EEH enabled */ |
| 40 | #define EEH_FORCE_DISABLED 0x02 /* EEH disabled */ |
| 41 | #define EEH_PROBE_MODE_DEV 0x04 /* From PCI device */ |
| 42 | #define EEH_PROBE_MODE_DEVTREE 0x08 /* From device tree */ |
Gavin Shan | 2aa5cf9 | 2014-11-25 09:27:00 +1100 | [diff] [blame] | 43 | #define EEH_VALID_PE_ZERO 0x10 /* PE#0 is valid */ |
| 44 | #define EEH_ENABLE_IO_FOR_LOG 0x20 /* Enable IO for log */ |
| 45 | #define EEH_EARLY_DUMP_LOG 0x40 /* Dump log immediately */ |
Gavin Shan | 8a5ad35 | 2014-04-24 18:00:17 +1000 | [diff] [blame] | 46 | |
Gavin Shan | aa1e637 | 2012-02-27 20:03:53 +0000 | [diff] [blame] | 47 | /* |
Gavin Shan | 26833a5 | 2014-04-24 18:00:23 +1000 | [diff] [blame] | 48 | * Delay for PE reset, all in ms |
| 49 | * |
| 50 | * PCI specification has reset hold time of 100 milliseconds. |
| 51 | * We have 250 milliseconds here. The PCI bus settlement time |
| 52 | * is specified as 1.5 seconds and we have 1.8 seconds. |
| 53 | */ |
| 54 | #define EEH_PE_RST_HOLD_TIME 250 |
| 55 | #define EEH_PE_RST_SETTLE_TIME 1800 |
| 56 | |
| 57 | /* |
Gavin Shan | 968f968 | 2012-09-07 22:44:05 +0000 | [diff] [blame] | 58 | * The struct is used to trace PE related EEH functionality. |
| 59 | * In theory, there will have one instance of the struct to |
| 60 | * be created against particular PE. In nature, PEs corelate |
| 61 | * to each other. the struct has to reflect that hierarchy in |
| 62 | * order to easily pick up those affected PEs when one particular |
| 63 | * PE has EEH errors. |
| 64 | * |
| 65 | * Also, one particular PE might be composed of PCI device, PCI |
| 66 | * bus and its subordinate components. The struct also need ship |
| 67 | * the information. Further more, one particular PE is only meaingful |
| 68 | * in the corresponding PHB. Therefore, the root PEs should be created |
| 69 | * against existing PHBs in on-to-one fashion. |
| 70 | */ |
Gavin Shan | 5efc3ad | 2012-09-11 19:16:16 +0000 | [diff] [blame] | 71 | #define EEH_PE_INVALID (1 << 0) /* Invalid */ |
| 72 | #define EEH_PE_PHB (1 << 1) /* PHB PE */ |
| 73 | #define EEH_PE_DEVICE (1 << 2) /* Device PE */ |
| 74 | #define EEH_PE_BUS (1 << 3) /* Bus PE */ |
Gavin Shan | 968f968 | 2012-09-07 22:44:05 +0000 | [diff] [blame] | 75 | |
| 76 | #define EEH_PE_ISOLATED (1 << 0) /* Isolated PE */ |
| 77 | #define EEH_PE_RECOVERING (1 << 1) /* Recovering PE */ |
Gavin Shan | 8a6b371 | 2014-10-01 17:07:50 +1000 | [diff] [blame] | 78 | #define EEH_PE_CFG_BLOCKED (1 << 2) /* Block config access */ |
Gavin Shan | 28bf36f | 2014-11-14 10:47:29 +1100 | [diff] [blame] | 79 | #define EEH_PE_RESET (1 << 3) /* PE reset in progress */ |
Gavin Shan | 968f968 | 2012-09-07 22:44:05 +0000 | [diff] [blame] | 80 | |
Gavin Shan | 807a827 | 2013-07-24 10:24:55 +0800 | [diff] [blame] | 81 | #define EEH_PE_KEEP (1 << 8) /* Keep PE on hotplug */ |
Gavin Shan | b6541db | 2014-10-01 17:07:53 +1000 | [diff] [blame] | 82 | #define EEH_PE_CFG_RESTRICTED (1 << 9) /* Block config on error */ |
Gavin Shan | 432227e | 2014-12-11 14:28:55 +1100 | [diff] [blame] | 83 | #define EEH_PE_REMOVED (1 << 10) /* Removed permanently */ |
Gavin Shan | 807a827 | 2013-07-24 10:24:55 +0800 | [diff] [blame] | 84 | |
Gavin Shan | 968f968 | 2012-09-07 22:44:05 +0000 | [diff] [blame] | 85 | struct eeh_pe { |
| 86 | int type; /* PE type: PHB/Bus/Device */ |
| 87 | int state; /* PE EEH dependent mode */ |
| 88 | int config_addr; /* Traditional PCI address */ |
| 89 | int addr; /* PE configuration address */ |
| 90 | struct pci_controller *phb; /* Associated PHB */ |
Gavin Shan | 8cdb283 | 2013-06-20 13:20:55 +0800 | [diff] [blame] | 91 | struct pci_bus *bus; /* Top PCI bus for bus PE */ |
Gavin Shan | 968f968 | 2012-09-07 22:44:05 +0000 | [diff] [blame] | 92 | int check_count; /* Times of ignored error */ |
| 93 | int freeze_count; /* Times of froze up */ |
Gavin Shan | 5a71978 | 2013-06-20 13:21:01 +0800 | [diff] [blame] | 94 | struct timeval tstamp; /* Time on first-time freeze */ |
Gavin Shan | 968f968 | 2012-09-07 22:44:05 +0000 | [diff] [blame] | 95 | int false_positives; /* Times of reported #ff's */ |
Gavin Shan | 05ec424 | 2014-06-10 11:41:55 +1000 | [diff] [blame] | 96 | atomic_t pass_dev_cnt; /* Count of passed through devs */ |
Gavin Shan | 968f968 | 2012-09-07 22:44:05 +0000 | [diff] [blame] | 97 | struct eeh_pe *parent; /* Parent PE */ |
Gavin Shan | bb593c0 | 2014-07-17 14:41:43 +1000 | [diff] [blame] | 98 | void *data; /* PE auxillary data */ |
Gavin Shan | 968f968 | 2012-09-07 22:44:05 +0000 | [diff] [blame] | 99 | struct list_head child_list; /* Link PE to the child list */ |
| 100 | struct list_head edevs; /* Link list of EEH devices */ |
| 101 | struct list_head child; /* Child PEs */ |
| 102 | }; |
| 103 | |
Gavin Shan | 9feed42 | 2013-07-24 10:24:56 +0800 | [diff] [blame] | 104 | #define eeh_pe_for_each_dev(pe, edev, tmp) \ |
| 105 | list_for_each_entry_safe(edev, tmp, &pe->edevs, list) |
Gavin Shan | 5b66352 | 2012-09-07 22:44:12 +0000 | [diff] [blame] | 106 | |
Gavin Shan | 05ec424 | 2014-06-10 11:41:55 +1000 | [diff] [blame] | 107 | static inline bool eeh_pe_passed(struct eeh_pe *pe) |
| 108 | { |
| 109 | return pe ? !!atomic_read(&pe->pass_dev_cnt) : false; |
| 110 | } |
| 111 | |
Gavin Shan | 968f968 | 2012-09-07 22:44:05 +0000 | [diff] [blame] | 112 | /* |
Gavin Shan | eb740b5 | 2012-02-27 20:04:04 +0000 | [diff] [blame] | 113 | * The struct is used to trace EEH state for the associated |
| 114 | * PCI device node or PCI device. In future, it might |
| 115 | * represent PE as well so that the EEH device to form |
| 116 | * another tree except the currently existing tree of PCI |
| 117 | * buses and PCI devices |
| 118 | */ |
Gavin Shan | 4b83bd4 | 2013-07-24 10:24:59 +0800 | [diff] [blame] | 119 | #define EEH_DEV_BRIDGE (1 << 0) /* PCI bridge */ |
| 120 | #define EEH_DEV_ROOT_PORT (1 << 1) /* PCIe root port */ |
| 121 | #define EEH_DEV_DS_PORT (1 << 2) /* Downstream port */ |
| 122 | #define EEH_DEV_IRQ_DISABLED (1 << 3) /* Interrupt disabled */ |
| 123 | #define EEH_DEV_DISCONNECTED (1 << 4) /* Removing from PE */ |
Gavin Shan | eb740b5 | 2012-02-27 20:04:04 +0000 | [diff] [blame] | 124 | |
Gavin Shan | f26c7a0 | 2014-01-12 14:13:45 +0800 | [diff] [blame] | 125 | #define EEH_DEV_NO_HANDLER (1 << 8) /* No error handler */ |
| 126 | #define EEH_DEV_SYSFS (1 << 9) /* Sysfs created */ |
Gavin Shan | d2b0f6f | 2014-04-24 18:00:19 +1000 | [diff] [blame] | 127 | #define EEH_DEV_REMOVED (1 << 10) /* Removed permanently */ |
Gavin Shan | ab55d21 | 2013-07-24 10:25:01 +0800 | [diff] [blame] | 128 | |
Gavin Shan | eb740b5 | 2012-02-27 20:04:04 +0000 | [diff] [blame] | 129 | struct eeh_dev { |
| 130 | int mode; /* EEH mode */ |
| 131 | int class_code; /* Class code of the device */ |
| 132 | int config_addr; /* Config address */ |
| 133 | int pe_config_addr; /* PE config address */ |
Gavin Shan | eb740b5 | 2012-02-27 20:04:04 +0000 | [diff] [blame] | 134 | u32 config_space[16]; /* Saved PCI config space */ |
Gavin Shan | 2a18dfc | 2014-04-24 18:00:16 +1000 | [diff] [blame] | 135 | int pcix_cap; /* Saved PCIx capability */ |
| 136 | int pcie_cap; /* Saved PCIe capability */ |
| 137 | int aer_cap; /* Saved AER capability */ |
Gavin Shan | 968f968 | 2012-09-07 22:44:05 +0000 | [diff] [blame] | 138 | struct eeh_pe *pe; /* Associated PE */ |
| 139 | struct list_head list; /* Form link list in the PE */ |
Gavin Shan | eb740b5 | 2012-02-27 20:04:04 +0000 | [diff] [blame] | 140 | struct pci_controller *phb; /* Associated PHB */ |
Gavin Shan | e8e9b34 | 2015-03-17 16:15:05 +1100 | [diff] [blame] | 141 | struct pci_dn *pdn; /* Associated PCI device node */ |
Gavin Shan | eb740b5 | 2012-02-27 20:04:04 +0000 | [diff] [blame] | 142 | struct pci_dev *pdev; /* Associated PCI device */ |
Gavin Shan | f5c5771 | 2013-07-24 10:24:58 +0800 | [diff] [blame] | 143 | struct pci_bus *bus; /* PCI bus for partial hotplug */ |
Gavin Shan | eb740b5 | 2012-02-27 20:04:04 +0000 | [diff] [blame] | 144 | }; |
| 145 | |
Gavin Shan | e8e9b34 | 2015-03-17 16:15:05 +1100 | [diff] [blame] | 146 | static inline struct pci_dn *eeh_dev_to_pdn(struct eeh_dev *edev) |
| 147 | { |
| 148 | return edev ? edev->pdn : NULL; |
| 149 | } |
| 150 | |
Gavin Shan | eb740b5 | 2012-02-27 20:04:04 +0000 | [diff] [blame] | 151 | static inline struct pci_dev *eeh_dev_to_pci_dev(struct eeh_dev *edev) |
| 152 | { |
Gavin Shan | 2d5c121 | 2013-06-05 15:34:03 +0800 | [diff] [blame] | 153 | return edev ? edev->pdev : NULL; |
Gavin Shan | eb740b5 | 2012-02-27 20:04:04 +0000 | [diff] [blame] | 154 | } |
| 155 | |
Wei Yang | 2a58222 | 2014-09-17 10:48:26 +0800 | [diff] [blame] | 156 | static inline struct eeh_pe *eeh_dev_to_pe(struct eeh_dev* edev) |
| 157 | { |
| 158 | return edev ? edev->pe : NULL; |
| 159 | } |
| 160 | |
Gavin Shan | 7e4e786 | 2014-01-15 13:16:11 +0800 | [diff] [blame] | 161 | /* Return values from eeh_ops::next_error */ |
| 162 | enum { |
| 163 | EEH_NEXT_ERR_NONE = 0, |
| 164 | EEH_NEXT_ERR_INF, |
| 165 | EEH_NEXT_ERR_FROZEN_PE, |
| 166 | EEH_NEXT_ERR_FENCED_PHB, |
| 167 | EEH_NEXT_ERR_DEAD_PHB, |
| 168 | EEH_NEXT_ERR_DEAD_IOC |
| 169 | }; |
| 170 | |
Gavin Shan | eb740b5 | 2012-02-27 20:04:04 +0000 | [diff] [blame] | 171 | /* |
Gavin Shan | aa1e637 | 2012-02-27 20:03:53 +0000 | [diff] [blame] | 172 | * The struct is used to trace the registered EEH operation |
| 173 | * callback functions. Actually, those operation callback |
| 174 | * functions are heavily platform dependent. That means the |
| 175 | * platform should register its own EEH operation callback |
| 176 | * functions before any EEH further operations. |
| 177 | */ |
Gavin Shan | 8fb8f70 | 2012-02-27 20:03:55 +0000 | [diff] [blame] | 178 | #define EEH_OPT_DISABLE 0 /* EEH disable */ |
| 179 | #define EEH_OPT_ENABLE 1 /* EEH enable */ |
| 180 | #define EEH_OPT_THAW_MMIO 2 /* MMIO enable */ |
| 181 | #define EEH_OPT_THAW_DMA 3 /* DMA enable */ |
Gavin Shan | 0d5ee52 | 2014-09-30 12:38:52 +1000 | [diff] [blame] | 182 | #define EEH_OPT_FREEZE_PE 4 /* Freeze PE */ |
Gavin Shan | eb594a4 | 2012-02-27 20:03:57 +0000 | [diff] [blame] | 183 | #define EEH_STATE_UNAVAILABLE (1 << 0) /* State unavailable */ |
| 184 | #define EEH_STATE_NOT_SUPPORT (1 << 1) /* EEH not supported */ |
| 185 | #define EEH_STATE_RESET_ACTIVE (1 << 2) /* Active reset */ |
| 186 | #define EEH_STATE_MMIO_ACTIVE (1 << 3) /* Active MMIO */ |
| 187 | #define EEH_STATE_DMA_ACTIVE (1 << 4) /* Active DMA */ |
| 188 | #define EEH_STATE_MMIO_ENABLED (1 << 5) /* MMIO enabled */ |
| 189 | #define EEH_STATE_DMA_ENABLED (1 << 6) /* DMA enabled */ |
Gavin Shan | 2652481 | 2012-02-27 20:03:59 +0000 | [diff] [blame] | 190 | #define EEH_RESET_DEACTIVATE 0 /* Deactivate the PE reset */ |
| 191 | #define EEH_RESET_HOT 1 /* Hot reset */ |
| 192 | #define EEH_RESET_FUNDAMENTAL 3 /* Fundamental reset */ |
Gavin Shan | 8d63329 | 2012-02-27 20:04:00 +0000 | [diff] [blame] | 193 | #define EEH_LOG_TEMP 1 /* EEH temporary error log */ |
| 194 | #define EEH_LOG_PERM 2 /* EEH permanent error log */ |
Gavin Shan | eb594a4 | 2012-02-27 20:03:57 +0000 | [diff] [blame] | 195 | |
Gavin Shan | aa1e637 | 2012-02-27 20:03:53 +0000 | [diff] [blame] | 196 | struct eeh_ops { |
| 197 | char *name; |
| 198 | int (*init)(void); |
Gavin Shan | 21fd21f | 2013-06-20 13:20:57 +0800 | [diff] [blame] | 199 | int (*post_init)(void); |
Gavin Shan | ff57b45 | 2015-03-17 16:15:06 +1100 | [diff] [blame] | 200 | void* (*probe)(struct pci_dn *pdn, void *data); |
Gavin Shan | 371a395 | 2012-09-07 22:44:14 +0000 | [diff] [blame] | 201 | int (*set_option)(struct eeh_pe *pe, int option); |
| 202 | int (*get_pe_addr)(struct eeh_pe *pe); |
| 203 | int (*get_state)(struct eeh_pe *pe, int *state); |
| 204 | int (*reset)(struct eeh_pe *pe, int option); |
| 205 | int (*wait_state)(struct eeh_pe *pe, int max_wait); |
| 206 | int (*get_log)(struct eeh_pe *pe, int severity, char *drv_log, unsigned long len); |
| 207 | int (*configure_bridge)(struct eeh_pe *pe); |
Gavin Shan | 131c123 | 2014-09-30 12:38:56 +1000 | [diff] [blame] | 208 | int (*err_inject)(struct eeh_pe *pe, int type, int func, |
| 209 | unsigned long addr, unsigned long mask); |
Gavin Shan | 0bd7858 | 2015-03-17 16:15:07 +1100 | [diff] [blame] | 210 | int (*read_config)(struct pci_dn *pdn, int where, int size, u32 *val); |
| 211 | int (*write_config)(struct pci_dn *pdn, int where, int size, u32 val); |
Gavin Shan | 8a6b1bc | 2013-06-20 13:21:04 +0800 | [diff] [blame] | 212 | int (*next_error)(struct eeh_pe **pe); |
Gavin Shan | 0bd7858 | 2015-03-17 16:15:07 +1100 | [diff] [blame] | 213 | int (*restore_config)(struct pci_dn *pdn); |
Gavin Shan | aa1e637 | 2012-02-27 20:03:53 +0000 | [diff] [blame] | 214 | }; |
| 215 | |
Gavin Shan | 8a5ad35 | 2014-04-24 18:00:17 +1000 | [diff] [blame] | 216 | extern int eeh_subsystem_flags; |
Gavin Shan | 1b28f17 | 2014-12-11 14:28:56 +1100 | [diff] [blame] | 217 | extern int eeh_max_freezes; |
Gavin Shan | aa1e637 | 2012-02-27 20:03:53 +0000 | [diff] [blame] | 218 | extern struct eeh_ops *eeh_ops; |
Gavin Shan | 4907581 | 2013-06-20 13:21:03 +0800 | [diff] [blame] | 219 | extern raw_spinlock_t confirm_error_lock; |
Gavin Shan | d7bb886 | 2012-09-07 22:44:21 +0000 | [diff] [blame] | 220 | |
Gavin Shan | 05b1721 | 2014-07-17 14:41:38 +1000 | [diff] [blame] | 221 | static inline void eeh_add_flag(int flag) |
Gavin Shan | d7bb886 | 2012-09-07 22:44:21 +0000 | [diff] [blame] | 222 | { |
Gavin Shan | 8a5ad35 | 2014-04-24 18:00:17 +1000 | [diff] [blame] | 223 | eeh_subsystem_flags |= flag; |
Gavin Shan | d7bb886 | 2012-09-07 22:44:21 +0000 | [diff] [blame] | 224 | } |
| 225 | |
Gavin Shan | 05b1721 | 2014-07-17 14:41:38 +1000 | [diff] [blame] | 226 | static inline void eeh_clear_flag(int flag) |
Gavin Shan | d7bb886 | 2012-09-07 22:44:21 +0000 | [diff] [blame] | 227 | { |
Gavin Shan | 05b1721 | 2014-07-17 14:41:38 +1000 | [diff] [blame] | 228 | eeh_subsystem_flags &= ~flag; |
Gavin Shan | d7bb886 | 2012-09-07 22:44:21 +0000 | [diff] [blame] | 229 | } |
| 230 | |
Gavin Shan | 05b1721 | 2014-07-17 14:41:38 +1000 | [diff] [blame] | 231 | static inline bool eeh_has_flag(int flag) |
Gavin Shan | d7bb886 | 2012-09-07 22:44:21 +0000 | [diff] [blame] | 232 | { |
Gavin Shan | 05b1721 | 2014-07-17 14:41:38 +1000 | [diff] [blame] | 233 | return !!(eeh_subsystem_flags & flag); |
| 234 | } |
| 235 | |
| 236 | static inline bool eeh_enabled(void) |
| 237 | { |
| 238 | if (eeh_has_flag(EEH_FORCE_DISABLED) || |
| 239 | !eeh_has_flag(EEH_ENABLED)) |
| 240 | return false; |
| 241 | |
| 242 | return true; |
Gavin Shan | d7bb886 | 2012-09-07 22:44:21 +0000 | [diff] [blame] | 243 | } |
Gavin Shan | 646a849 | 2012-09-07 22:44:06 +0000 | [diff] [blame] | 244 | |
Gavin Shan | 4907581 | 2013-06-20 13:21:03 +0800 | [diff] [blame] | 245 | static inline void eeh_serialize_lock(unsigned long *flags) |
| 246 | { |
| 247 | raw_spin_lock_irqsave(&confirm_error_lock, *flags); |
| 248 | } |
| 249 | |
| 250 | static inline void eeh_serialize_unlock(unsigned long flags) |
| 251 | { |
| 252 | raw_spin_unlock_irqrestore(&confirm_error_lock, flags); |
| 253 | } |
| 254 | |
Gavin Shan | 22f4ab1 | 2012-09-07 22:44:08 +0000 | [diff] [blame] | 255 | typedef void *(*eeh_traverse_func)(void *data, void *flag); |
Gavin Shan | bb593c0 | 2014-07-17 14:41:43 +1000 | [diff] [blame] | 256 | void eeh_set_pe_aux_size(int size); |
Greg Kroah-Hartman | cad5cef | 2012-12-21 14:04:10 -0800 | [diff] [blame] | 257 | int eeh_phb_pe_create(struct pci_controller *phb); |
Gavin Shan | 9ff6743 | 2013-06-20 13:20:53 +0800 | [diff] [blame] | 258 | struct eeh_pe *eeh_phb_pe_get(struct pci_controller *phb); |
Gavin Shan | 0156680 | 2013-06-20 13:20:54 +0800 | [diff] [blame] | 259 | struct eeh_pe *eeh_pe_get(struct eeh_dev *edev); |
Gavin Shan | 9b84348 | 2012-09-07 22:44:09 +0000 | [diff] [blame] | 260 | int eeh_add_to_parent_pe(struct eeh_dev *edev); |
Gavin Shan | 807a827 | 2013-07-24 10:24:55 +0800 | [diff] [blame] | 261 | int eeh_rmv_from_parent_pe(struct eeh_dev *edev); |
Gavin Shan | 5a71978 | 2013-06-20 13:21:01 +0800 | [diff] [blame] | 262 | void eeh_pe_update_time_stamp(struct eeh_pe *pe); |
Gavin Shan | f5c5771 | 2013-07-24 10:24:58 +0800 | [diff] [blame] | 263 | void *eeh_pe_traverse(struct eeh_pe *root, |
| 264 | eeh_traverse_func fn, void *flag); |
Gavin Shan | 9e6d2cf | 2012-09-07 22:44:15 +0000 | [diff] [blame] | 265 | void *eeh_pe_dev_traverse(struct eeh_pe *root, |
| 266 | eeh_traverse_func fn, void *flag); |
| 267 | void eeh_pe_restore_bars(struct eeh_pe *pe); |
Gavin Shan | 357b2f3 | 2014-06-11 18:26:44 +1000 | [diff] [blame] | 268 | const char *eeh_pe_loc_get(struct eeh_pe *pe); |
Gavin Shan | 9b3c76f | 2012-09-07 22:44:19 +0000 | [diff] [blame] | 269 | struct pci_bus *eeh_pe_bus_get(struct eeh_pe *pe); |
Gavin Shan | 55037d1 | 2012-09-07 22:44:07 +0000 | [diff] [blame] | 270 | |
Gavin Shan | e8e9b34 | 2015-03-17 16:15:05 +1100 | [diff] [blame] | 271 | void *eeh_dev_init(struct pci_dn *pdn, void *data); |
Greg Kroah-Hartman | cad5cef | 2012-12-21 14:04:10 -0800 | [diff] [blame] | 272 | void eeh_dev_phb_init_dynamic(struct pci_controller *phb); |
Gavin Shan | eeb6361 | 2013-06-27 13:46:47 +0800 | [diff] [blame] | 273 | int eeh_init(void); |
Gavin Shan | aa1e637 | 2012-02-27 20:03:53 +0000 | [diff] [blame] | 274 | int __init eeh_ops_register(struct eeh_ops *ops); |
| 275 | int __exit eeh_ops_unregister(const char *name); |
Gavin Shan | 3e93805 | 2014-09-30 12:38:50 +1000 | [diff] [blame] | 276 | int eeh_check_failure(const volatile void __iomem *token); |
Gavin Shan | f8f7d63 | 2012-09-07 22:44:22 +0000 | [diff] [blame] | 277 | int eeh_dev_check_failure(struct eeh_dev *edev); |
Gavin Shan | eeb6361 | 2013-06-27 13:46:47 +0800 | [diff] [blame] | 278 | void eeh_addr_cache_build(void); |
Gavin Shan | ff57b45 | 2015-03-17 16:15:06 +1100 | [diff] [blame] | 279 | void eeh_add_device_early(struct pci_dn *); |
| 280 | void eeh_add_device_tree_early(struct pci_dn *); |
Gavin Shan | f285649 | 2013-07-24 10:24:52 +0800 | [diff] [blame] | 281 | void eeh_add_device_late(struct pci_dev *); |
John Rose | 827c1a6 | 2006-02-24 11:34:23 -0600 | [diff] [blame] | 282 | void eeh_add_device_tree_late(struct pci_bus *); |
Thadeu Lima de Souza Cascardo | 6a040ce | 2012-12-28 09:13:19 +0000 | [diff] [blame] | 283 | void eeh_add_sysfs_files(struct pci_bus *); |
Gavin Shan | 807a827 | 2013-07-24 10:24:55 +0800 | [diff] [blame] | 284 | void eeh_remove_device(struct pci_dev *); |
Gavin Shan | 4eeeff0 | 2014-09-30 12:39:01 +1000 | [diff] [blame] | 285 | int eeh_unfreeze_pe(struct eeh_pe *pe, bool sw_state); |
Gavin Shan | 5cfb20b | 2014-09-30 12:39:07 +1000 | [diff] [blame] | 286 | int eeh_pe_reset_and_recover(struct eeh_pe *pe); |
Gavin Shan | 212d16c | 2014-06-10 11:41:56 +1000 | [diff] [blame] | 287 | int eeh_dev_open(struct pci_dev *pdev); |
| 288 | void eeh_dev_release(struct pci_dev *pdev); |
| 289 | struct eeh_pe *eeh_iommu_group_to_pe(struct iommu_group *group); |
| 290 | int eeh_pe_set_option(struct eeh_pe *pe, int option); |
| 291 | int eeh_pe_get_state(struct eeh_pe *pe); |
| 292 | int eeh_pe_reset(struct eeh_pe *pe, int option); |
| 293 | int eeh_pe_configure(struct eeh_pe *pe); |
Gavin Shan | ec33d36 | 2015-03-26 16:42:08 +1100 | [diff] [blame] | 294 | int eeh_pe_inject_err(struct eeh_pe *pe, int type, int func, |
| 295 | unsigned long addr, unsigned long mask); |
Linas Vepstas | e2a296e | 2005-11-03 18:51:31 -0600 | [diff] [blame] | 296 | |
| 297 | /** |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 298 | * EEH_POSSIBLE_ERROR() -- test for possible MMIO failure. |
| 299 | * |
| 300 | * If this macro yields TRUE, the caller relays to eeh_check_failure() |
| 301 | * which does further tests out of line. |
| 302 | */ |
Gavin Shan | 2ec5a0a | 2014-02-12 15:24:55 +0800 | [diff] [blame] | 303 | #define EEH_POSSIBLE_ERROR(val, type) ((val) == (type)~0 && eeh_enabled()) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 304 | |
| 305 | /* |
| 306 | * Reads from a device which has been isolated by EEH will return |
| 307 | * all 1s. This macro gives an all-1s value of the given size (in |
| 308 | * bytes: 1, 2, or 4) for comparing with the result of a read. |
| 309 | */ |
| 310 | #define EEH_IO_ERROR_VALUE(size) (~0U >> ((4 - (size)) * 8)) |
| 311 | |
| 312 | #else /* !CONFIG_EEH */ |
Gavin Shan | eb740b5 | 2012-02-27 20:04:04 +0000 | [diff] [blame] | 313 | |
Gavin Shan | 2ec5a0a | 2014-02-12 15:24:55 +0800 | [diff] [blame] | 314 | static inline bool eeh_enabled(void) |
| 315 | { |
| 316 | return false; |
| 317 | } |
| 318 | |
Gavin Shan | 51fb5f5 | 2013-06-20 13:20:56 +0800 | [diff] [blame] | 319 | static inline int eeh_init(void) |
| 320 | { |
| 321 | return 0; |
| 322 | } |
| 323 | |
Gavin Shan | e8e9b34 | 2015-03-17 16:15:05 +1100 | [diff] [blame] | 324 | static inline void *eeh_dev_init(struct pci_dn *pdn, void *data) |
Gavin Shan | eb740b5 | 2012-02-27 20:04:04 +0000 | [diff] [blame] | 325 | { |
| 326 | return NULL; |
| 327 | } |
| 328 | |
| 329 | static inline void eeh_dev_phb_init_dynamic(struct pci_controller *phb) { } |
| 330 | |
Gavin Shan | 3e93805 | 2014-09-30 12:38:50 +1000 | [diff] [blame] | 331 | static inline int eeh_check_failure(const volatile void __iomem *token) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 332 | { |
Gavin Shan | 3e93805 | 2014-09-30 12:38:50 +1000 | [diff] [blame] | 333 | return 0; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 334 | } |
| 335 | |
Gavin Shan | f8f7d63 | 2012-09-07 22:44:22 +0000 | [diff] [blame] | 336 | #define eeh_dev_check_failure(x) (0) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 337 | |
Gavin Shan | 3ab96a0 | 2012-09-07 22:44:23 +0000 | [diff] [blame] | 338 | static inline void eeh_addr_cache_build(void) { } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 339 | |
Gavin Shan | ff57b45 | 2015-03-17 16:15:06 +1100 | [diff] [blame] | 340 | static inline void eeh_add_device_early(struct pci_dn *pdn) { } |
Gavin Shan | f285649 | 2013-07-24 10:24:52 +0800 | [diff] [blame] | 341 | |
Gavin Shan | ff57b45 | 2015-03-17 16:15:06 +1100 | [diff] [blame] | 342 | static inline void eeh_add_device_tree_early(struct pci_dn *pdn) { } |
Haren Myneni | 022930e | 2005-12-27 18:58:29 -0800 | [diff] [blame] | 343 | |
Gavin Shan | f285649 | 2013-07-24 10:24:52 +0800 | [diff] [blame] | 344 | static inline void eeh_add_device_late(struct pci_dev *dev) { } |
| 345 | |
John Rose | 827c1a6 | 2006-02-24 11:34:23 -0600 | [diff] [blame] | 346 | static inline void eeh_add_device_tree_late(struct pci_bus *bus) { } |
| 347 | |
Thadeu Lima de Souza Cascardo | 6a040ce | 2012-12-28 09:13:19 +0000 | [diff] [blame] | 348 | static inline void eeh_add_sysfs_files(struct pci_bus *bus) { } |
| 349 | |
Gavin Shan | 807a827 | 2013-07-24 10:24:55 +0800 | [diff] [blame] | 350 | static inline void eeh_remove_device(struct pci_dev *dev) { } |
Gavin Shan | 646a849 | 2012-09-07 22:44:06 +0000 | [diff] [blame] | 351 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 352 | #define EEH_POSSIBLE_ERROR(val, type) (0) |
| 353 | #define EEH_IO_ERROR_VALUE(size) (-1UL) |
| 354 | #endif /* CONFIG_EEH */ |
| 355 | |
Benjamin Herrenschmidt | 8b8da35 | 2008-10-27 19:48:37 +0000 | [diff] [blame] | 356 | #ifdef CONFIG_PPC64 |
Linas Vepstas | 172ca92 | 2005-11-03 18:50:04 -0600 | [diff] [blame] | 357 | /* |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 358 | * MMIO read/write operations with EEH support. |
| 359 | */ |
| 360 | static inline u8 eeh_readb(const volatile void __iomem *addr) |
| 361 | { |
| 362 | u8 val = in_8(addr); |
| 363 | if (EEH_POSSIBLE_ERROR(val, u8)) |
Gavin Shan | 3e93805 | 2014-09-30 12:38:50 +1000 | [diff] [blame] | 364 | eeh_check_failure(addr); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 365 | return val; |
| 366 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 367 | |
| 368 | static inline u16 eeh_readw(const volatile void __iomem *addr) |
| 369 | { |
| 370 | u16 val = in_le16(addr); |
| 371 | if (EEH_POSSIBLE_ERROR(val, u16)) |
Gavin Shan | 3e93805 | 2014-09-30 12:38:50 +1000 | [diff] [blame] | 372 | eeh_check_failure(addr); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 373 | return val; |
| 374 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 375 | |
| 376 | static inline u32 eeh_readl(const volatile void __iomem *addr) |
| 377 | { |
| 378 | u32 val = in_le32(addr); |
| 379 | if (EEH_POSSIBLE_ERROR(val, u32)) |
Gavin Shan | 3e93805 | 2014-09-30 12:38:50 +1000 | [diff] [blame] | 380 | eeh_check_failure(addr); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 381 | return val; |
| 382 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 383 | |
| 384 | static inline u64 eeh_readq(const volatile void __iomem *addr) |
| 385 | { |
| 386 | u64 val = in_le64(addr); |
| 387 | if (EEH_POSSIBLE_ERROR(val, u64)) |
Gavin Shan | 3e93805 | 2014-09-30 12:38:50 +1000 | [diff] [blame] | 388 | eeh_check_failure(addr); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 389 | return val; |
| 390 | } |
Benjamin Herrenschmidt | 4cb3cee | 2006-11-11 17:25:10 +1100 | [diff] [blame] | 391 | |
| 392 | static inline u16 eeh_readw_be(const volatile void __iomem *addr) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 393 | { |
Benjamin Herrenschmidt | 4cb3cee | 2006-11-11 17:25:10 +1100 | [diff] [blame] | 394 | u16 val = in_be16(addr); |
| 395 | if (EEH_POSSIBLE_ERROR(val, u16)) |
Gavin Shan | 3e93805 | 2014-09-30 12:38:50 +1000 | [diff] [blame] | 396 | eeh_check_failure(addr); |
Benjamin Herrenschmidt | 4cb3cee | 2006-11-11 17:25:10 +1100 | [diff] [blame] | 397 | return val; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 398 | } |
Benjamin Herrenschmidt | 4cb3cee | 2006-11-11 17:25:10 +1100 | [diff] [blame] | 399 | |
| 400 | static inline u32 eeh_readl_be(const volatile void __iomem *addr) |
| 401 | { |
| 402 | u32 val = in_be32(addr); |
| 403 | if (EEH_POSSIBLE_ERROR(val, u32)) |
Gavin Shan | 3e93805 | 2014-09-30 12:38:50 +1000 | [diff] [blame] | 404 | eeh_check_failure(addr); |
Benjamin Herrenschmidt | 4cb3cee | 2006-11-11 17:25:10 +1100 | [diff] [blame] | 405 | return val; |
| 406 | } |
| 407 | |
| 408 | static inline u64 eeh_readq_be(const volatile void __iomem *addr) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 409 | { |
| 410 | u64 val = in_be64(addr); |
| 411 | if (EEH_POSSIBLE_ERROR(val, u64)) |
Gavin Shan | 3e93805 | 2014-09-30 12:38:50 +1000 | [diff] [blame] | 412 | eeh_check_failure(addr); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 413 | return val; |
| 414 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 415 | |
Benjamin Herrenschmidt | 68a6435 | 2006-11-13 09:27:39 +1100 | [diff] [blame] | 416 | static inline void eeh_memcpy_fromio(void *dest, const |
| 417 | volatile void __iomem *src, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 418 | unsigned long n) |
| 419 | { |
Benjamin Herrenschmidt | 68a6435 | 2006-11-13 09:27:39 +1100 | [diff] [blame] | 420 | _memcpy_fromio(dest, src, n); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 421 | |
| 422 | /* Look for ffff's here at dest[n]. Assume that at least 4 bytes |
| 423 | * were copied. Check all four bytes. |
| 424 | */ |
Benjamin Herrenschmidt | 68a6435 | 2006-11-13 09:27:39 +1100 | [diff] [blame] | 425 | if (n >= 4 && EEH_POSSIBLE_ERROR(*((u32 *)(dest + n - 4)), u32)) |
Gavin Shan | 3e93805 | 2014-09-30 12:38:50 +1000 | [diff] [blame] | 426 | eeh_check_failure(src); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 427 | } |
| 428 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 429 | /* in-string eeh macros */ |
Benjamin Herrenschmidt | 4cb3cee | 2006-11-11 17:25:10 +1100 | [diff] [blame] | 430 | static inline void eeh_readsb(const volatile void __iomem *addr, void * buf, |
| 431 | int ns) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 432 | { |
Benjamin Herrenschmidt | 4cb3cee | 2006-11-11 17:25:10 +1100 | [diff] [blame] | 433 | _insb(addr, buf, ns); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 434 | if (EEH_POSSIBLE_ERROR((*(((u8*)buf)+ns-1)), u8)) |
Gavin Shan | 3e93805 | 2014-09-30 12:38:50 +1000 | [diff] [blame] | 435 | eeh_check_failure(addr); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 436 | } |
| 437 | |
Benjamin Herrenschmidt | 4cb3cee | 2006-11-11 17:25:10 +1100 | [diff] [blame] | 438 | static inline void eeh_readsw(const volatile void __iomem *addr, void * buf, |
| 439 | int ns) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 440 | { |
Benjamin Herrenschmidt | 4cb3cee | 2006-11-11 17:25:10 +1100 | [diff] [blame] | 441 | _insw(addr, buf, ns); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 442 | if (EEH_POSSIBLE_ERROR((*(((u16*)buf)+ns-1)), u16)) |
Gavin Shan | 3e93805 | 2014-09-30 12:38:50 +1000 | [diff] [blame] | 443 | eeh_check_failure(addr); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 444 | } |
| 445 | |
Benjamin Herrenschmidt | 4cb3cee | 2006-11-11 17:25:10 +1100 | [diff] [blame] | 446 | static inline void eeh_readsl(const volatile void __iomem *addr, void * buf, |
| 447 | int nl) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 448 | { |
Benjamin Herrenschmidt | 4cb3cee | 2006-11-11 17:25:10 +1100 | [diff] [blame] | 449 | _insl(addr, buf, nl); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 450 | if (EEH_POSSIBLE_ERROR((*(((u32*)buf)+nl-1)), u32)) |
Gavin Shan | 3e93805 | 2014-09-30 12:38:50 +1000 | [diff] [blame] | 451 | eeh_check_failure(addr); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 452 | } |
| 453 | |
Benjamin Herrenschmidt | 8b8da35 | 2008-10-27 19:48:37 +0000 | [diff] [blame] | 454 | #endif /* CONFIG_PPC64 */ |
Arnd Bergmann | 88ced03 | 2005-12-16 22:43:46 +0100 | [diff] [blame] | 455 | #endif /* __KERNEL__ */ |
Benjamin Herrenschmidt | 8b8da35 | 2008-10-27 19:48:37 +0000 | [diff] [blame] | 456 | #endif /* _POWERPC_EEH_H */ |