blob: 69272b9bdb69e827c171e5470ac0cb81e54e2972 [file] [log] [blame]
Michael Buesche4d6b792007-09-18 15:39:42 -04001/*
2
3 Broadcom B43 wireless driver
4
5 Copyright (c) 2005 Martin Langer <martin-langer@gmx.de>
Stefano Brivio1f21ad22007-11-06 22:49:20 +01006 Copyright (c) 2005 Stefano Brivio <stefano.brivio@polimi.it>
Michael Buesche4d6b792007-09-18 15:39:42 -04007 Copyright (c) 2005, 2006 Michael Buesch <mb@bu3sch.de>
8 Copyright (c) 2005 Danny van Dyk <kugelfang@gentoo.org>
9 Copyright (c) 2005 Andreas Jaggi <andreas.jaggi@waterwave.ch>
10
11 Some parts of the code in this file are derived from the ipw2200
12 driver Copyright(c) 2003 - 2004 Intel Corporation.
13
14 This program is free software; you can redistribute it and/or modify
15 it under the terms of the GNU General Public License as published by
16 the Free Software Foundation; either version 2 of the License, or
17 (at your option) any later version.
18
19 This program is distributed in the hope that it will be useful,
20 but WITHOUT ANY WARRANTY; without even the implied warranty of
21 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
22 GNU General Public License for more details.
23
24 You should have received a copy of the GNU General Public License
25 along with this program; see the file COPYING. If not, write to
26 the Free Software Foundation, Inc., 51 Franklin Steet, Fifth Floor,
27 Boston, MA 02110-1301, USA.
28
29*/
30
31#include <linux/delay.h>
32#include <linux/init.h>
33#include <linux/moduleparam.h>
34#include <linux/if_arp.h>
35#include <linux/etherdevice.h>
36#include <linux/version.h>
37#include <linux/firmware.h>
38#include <linux/wireless.h>
39#include <linux/workqueue.h>
40#include <linux/skbuff.h>
Andrew Morton96cf49a2008-02-04 22:27:19 -080041#include <linux/io.h>
Michael Buesche4d6b792007-09-18 15:39:42 -040042#include <linux/dma-mapping.h>
43#include <asm/unaligned.h>
44
45#include "b43.h"
46#include "main.h"
47#include "debugfs.h"
48#include "phy.h"
Michael Buesch7b584162008-04-03 18:01:12 +020049#include "nphy.h"
Michael Buesche4d6b792007-09-18 15:39:42 -040050#include "dma.h"
Michael Buesch5100d5a2008-03-29 21:01:16 +010051#include "pio.h"
Michael Buesche4d6b792007-09-18 15:39:42 -040052#include "sysfs.h"
53#include "xmit.h"
Michael Buesche4d6b792007-09-18 15:39:42 -040054#include "lo.h"
55#include "pcmcia.h"
56
57MODULE_DESCRIPTION("Broadcom B43 wireless driver");
58MODULE_AUTHOR("Martin Langer");
59MODULE_AUTHOR("Stefano Brivio");
60MODULE_AUTHOR("Michael Buesch");
61MODULE_LICENSE("GPL");
62
Michael Buesch9c7d99d2008-02-09 10:23:49 +010063MODULE_FIRMWARE(B43_SUPPORTED_FIRMWARE_ID);
64
Michael Buesche4d6b792007-09-18 15:39:42 -040065
66static int modparam_bad_frames_preempt;
67module_param_named(bad_frames_preempt, modparam_bad_frames_preempt, int, 0444);
68MODULE_PARM_DESC(bad_frames_preempt,
69 "enable(1) / disable(0) Bad Frames Preemption");
70
Michael Buesche4d6b792007-09-18 15:39:42 -040071static char modparam_fwpostfix[16];
72module_param_string(fwpostfix, modparam_fwpostfix, 16, 0444);
73MODULE_PARM_DESC(fwpostfix, "Postfix for the .fw files to load.");
74
Michael Buesche4d6b792007-09-18 15:39:42 -040075static int modparam_hwpctl;
76module_param_named(hwpctl, modparam_hwpctl, int, 0444);
77MODULE_PARM_DESC(hwpctl, "Enable hardware-side power control (default off)");
78
79static int modparam_nohwcrypt;
80module_param_named(nohwcrypt, modparam_nohwcrypt, int, 0444);
81MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption.");
82
Michael Buesche6f5b932008-03-05 21:18:49 +010083int b43_modparam_qos = 1;
84module_param_named(qos, b43_modparam_qos, int, 0444);
85MODULE_PARM_DESC(qos, "Enable QOS support (default on)");
86
Michael Buesch1855ba72008-04-18 20:51:41 +020087static int modparam_btcoex = 1;
88module_param_named(btcoex, modparam_btcoex, int, 0444);
89MODULE_PARM_DESC(btcoex, "Enable Bluetooth coexistance (default on)");
90
Michael Buesche6f5b932008-03-05 21:18:49 +010091
Michael Buesche4d6b792007-09-18 15:39:42 -040092static const struct ssb_device_id b43_ssb_tbl[] = {
93 SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 5),
94 SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 6),
95 SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 7),
96 SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 9),
97 SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 10),
Michael Bueschd5c71e42008-01-04 17:06:29 +010098 SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 11),
Larry Finger013978b2007-11-26 10:29:47 -060099 SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 13),
Michael Buesche4d6b792007-09-18 15:39:42 -0400100 SSB_DEVTABLE_END
101};
102
103MODULE_DEVICE_TABLE(ssb, b43_ssb_tbl);
104
105/* Channel and ratetables are shared for all devices.
106 * They can't be const, because ieee80211 puts some precalculated
107 * data in there. This data is the same for all devices, so we don't
108 * get concurrency issues */
109#define RATETAB_ENT(_rateid, _flags) \
Johannes Berg8318d782008-01-24 19:38:38 +0100110 { \
111 .bitrate = B43_RATE_TO_BASE100KBPS(_rateid), \
112 .hw_value = (_rateid), \
113 .flags = (_flags), \
Michael Buesche4d6b792007-09-18 15:39:42 -0400114 }
Johannes Berg8318d782008-01-24 19:38:38 +0100115
116/*
117 * NOTE: When changing this, sync with xmit.c's
118 * b43_plcp_get_bitrate_idx_* functions!
119 */
Michael Buesche4d6b792007-09-18 15:39:42 -0400120static struct ieee80211_rate __b43_ratetable[] = {
Johannes Berg8318d782008-01-24 19:38:38 +0100121 RATETAB_ENT(B43_CCK_RATE_1MB, 0),
122 RATETAB_ENT(B43_CCK_RATE_2MB, IEEE80211_RATE_SHORT_PREAMBLE),
123 RATETAB_ENT(B43_CCK_RATE_5MB, IEEE80211_RATE_SHORT_PREAMBLE),
124 RATETAB_ENT(B43_CCK_RATE_11MB, IEEE80211_RATE_SHORT_PREAMBLE),
125 RATETAB_ENT(B43_OFDM_RATE_6MB, 0),
126 RATETAB_ENT(B43_OFDM_RATE_9MB, 0),
127 RATETAB_ENT(B43_OFDM_RATE_12MB, 0),
128 RATETAB_ENT(B43_OFDM_RATE_18MB, 0),
129 RATETAB_ENT(B43_OFDM_RATE_24MB, 0),
130 RATETAB_ENT(B43_OFDM_RATE_36MB, 0),
131 RATETAB_ENT(B43_OFDM_RATE_48MB, 0),
132 RATETAB_ENT(B43_OFDM_RATE_54MB, 0),
Michael Buesche4d6b792007-09-18 15:39:42 -0400133};
134
135#define b43_a_ratetable (__b43_ratetable + 4)
136#define b43_a_ratetable_size 8
137#define b43_b_ratetable (__b43_ratetable + 0)
138#define b43_b_ratetable_size 4
139#define b43_g_ratetable (__b43_ratetable + 0)
140#define b43_g_ratetable_size 12
141
Michael Bueschbb1eeff2008-02-09 12:08:58 +0100142#define CHAN4G(_channel, _freq, _flags) { \
143 .band = IEEE80211_BAND_2GHZ, \
144 .center_freq = (_freq), \
145 .hw_value = (_channel), \
146 .flags = (_flags), \
147 .max_antenna_gain = 0, \
148 .max_power = 30, \
149}
Michael Buesch96c755a2008-01-06 00:09:46 +0100150static struct ieee80211_channel b43_2ghz_chantable[] = {
Michael Bueschbb1eeff2008-02-09 12:08:58 +0100151 CHAN4G(1, 2412, 0),
152 CHAN4G(2, 2417, 0),
153 CHAN4G(3, 2422, 0),
154 CHAN4G(4, 2427, 0),
155 CHAN4G(5, 2432, 0),
156 CHAN4G(6, 2437, 0),
157 CHAN4G(7, 2442, 0),
158 CHAN4G(8, 2447, 0),
159 CHAN4G(9, 2452, 0),
160 CHAN4G(10, 2457, 0),
161 CHAN4G(11, 2462, 0),
162 CHAN4G(12, 2467, 0),
163 CHAN4G(13, 2472, 0),
164 CHAN4G(14, 2484, 0),
165};
166#undef CHAN4G
167
168#define CHAN5G(_channel, _flags) { \
169 .band = IEEE80211_BAND_5GHZ, \
170 .center_freq = 5000 + (5 * (_channel)), \
171 .hw_value = (_channel), \
172 .flags = (_flags), \
173 .max_antenna_gain = 0, \
174 .max_power = 30, \
175}
176static struct ieee80211_channel b43_5ghz_nphy_chantable[] = {
177 CHAN5G(32, 0), CHAN5G(34, 0),
178 CHAN5G(36, 0), CHAN5G(38, 0),
179 CHAN5G(40, 0), CHAN5G(42, 0),
180 CHAN5G(44, 0), CHAN5G(46, 0),
181 CHAN5G(48, 0), CHAN5G(50, 0),
182 CHAN5G(52, 0), CHAN5G(54, 0),
183 CHAN5G(56, 0), CHAN5G(58, 0),
184 CHAN5G(60, 0), CHAN5G(62, 0),
185 CHAN5G(64, 0), CHAN5G(66, 0),
186 CHAN5G(68, 0), CHAN5G(70, 0),
187 CHAN5G(72, 0), CHAN5G(74, 0),
188 CHAN5G(76, 0), CHAN5G(78, 0),
189 CHAN5G(80, 0), CHAN5G(82, 0),
190 CHAN5G(84, 0), CHAN5G(86, 0),
191 CHAN5G(88, 0), CHAN5G(90, 0),
192 CHAN5G(92, 0), CHAN5G(94, 0),
193 CHAN5G(96, 0), CHAN5G(98, 0),
194 CHAN5G(100, 0), CHAN5G(102, 0),
195 CHAN5G(104, 0), CHAN5G(106, 0),
196 CHAN5G(108, 0), CHAN5G(110, 0),
197 CHAN5G(112, 0), CHAN5G(114, 0),
198 CHAN5G(116, 0), CHAN5G(118, 0),
199 CHAN5G(120, 0), CHAN5G(122, 0),
200 CHAN5G(124, 0), CHAN5G(126, 0),
201 CHAN5G(128, 0), CHAN5G(130, 0),
202 CHAN5G(132, 0), CHAN5G(134, 0),
203 CHAN5G(136, 0), CHAN5G(138, 0),
204 CHAN5G(140, 0), CHAN5G(142, 0),
205 CHAN5G(144, 0), CHAN5G(145, 0),
206 CHAN5G(146, 0), CHAN5G(147, 0),
207 CHAN5G(148, 0), CHAN5G(149, 0),
208 CHAN5G(150, 0), CHAN5G(151, 0),
209 CHAN5G(152, 0), CHAN5G(153, 0),
210 CHAN5G(154, 0), CHAN5G(155, 0),
211 CHAN5G(156, 0), CHAN5G(157, 0),
212 CHAN5G(158, 0), CHAN5G(159, 0),
213 CHAN5G(160, 0), CHAN5G(161, 0),
214 CHAN5G(162, 0), CHAN5G(163, 0),
215 CHAN5G(164, 0), CHAN5G(165, 0),
216 CHAN5G(166, 0), CHAN5G(168, 0),
217 CHAN5G(170, 0), CHAN5G(172, 0),
218 CHAN5G(174, 0), CHAN5G(176, 0),
219 CHAN5G(178, 0), CHAN5G(180, 0),
220 CHAN5G(182, 0), CHAN5G(184, 0),
221 CHAN5G(186, 0), CHAN5G(188, 0),
222 CHAN5G(190, 0), CHAN5G(192, 0),
223 CHAN5G(194, 0), CHAN5G(196, 0),
224 CHAN5G(198, 0), CHAN5G(200, 0),
225 CHAN5G(202, 0), CHAN5G(204, 0),
226 CHAN5G(206, 0), CHAN5G(208, 0),
227 CHAN5G(210, 0), CHAN5G(212, 0),
228 CHAN5G(214, 0), CHAN5G(216, 0),
229 CHAN5G(218, 0), CHAN5G(220, 0),
230 CHAN5G(222, 0), CHAN5G(224, 0),
231 CHAN5G(226, 0), CHAN5G(228, 0),
Michael Buesche4d6b792007-09-18 15:39:42 -0400232};
233
Michael Bueschbb1eeff2008-02-09 12:08:58 +0100234static struct ieee80211_channel b43_5ghz_aphy_chantable[] = {
235 CHAN5G(34, 0), CHAN5G(36, 0),
236 CHAN5G(38, 0), CHAN5G(40, 0),
237 CHAN5G(42, 0), CHAN5G(44, 0),
238 CHAN5G(46, 0), CHAN5G(48, 0),
239 CHAN5G(52, 0), CHAN5G(56, 0),
240 CHAN5G(60, 0), CHAN5G(64, 0),
241 CHAN5G(100, 0), CHAN5G(104, 0),
242 CHAN5G(108, 0), CHAN5G(112, 0),
243 CHAN5G(116, 0), CHAN5G(120, 0),
244 CHAN5G(124, 0), CHAN5G(128, 0),
245 CHAN5G(132, 0), CHAN5G(136, 0),
246 CHAN5G(140, 0), CHAN5G(149, 0),
247 CHAN5G(153, 0), CHAN5G(157, 0),
248 CHAN5G(161, 0), CHAN5G(165, 0),
249 CHAN5G(184, 0), CHAN5G(188, 0),
250 CHAN5G(192, 0), CHAN5G(196, 0),
251 CHAN5G(200, 0), CHAN5G(204, 0),
252 CHAN5G(208, 0), CHAN5G(212, 0),
253 CHAN5G(216, 0),
254};
255#undef CHAN5G
256
257static struct ieee80211_supported_band b43_band_5GHz_nphy = {
258 .band = IEEE80211_BAND_5GHZ,
259 .channels = b43_5ghz_nphy_chantable,
260 .n_channels = ARRAY_SIZE(b43_5ghz_nphy_chantable),
261 .bitrates = b43_a_ratetable,
262 .n_bitrates = b43_a_ratetable_size,
Michael Buesche4d6b792007-09-18 15:39:42 -0400263};
Johannes Berg8318d782008-01-24 19:38:38 +0100264
Michael Bueschbb1eeff2008-02-09 12:08:58 +0100265static struct ieee80211_supported_band b43_band_5GHz_aphy = {
266 .band = IEEE80211_BAND_5GHZ,
267 .channels = b43_5ghz_aphy_chantable,
268 .n_channels = ARRAY_SIZE(b43_5ghz_aphy_chantable),
269 .bitrates = b43_a_ratetable,
270 .n_bitrates = b43_a_ratetable_size,
Johannes Berg8318d782008-01-24 19:38:38 +0100271};
Michael Buesche4d6b792007-09-18 15:39:42 -0400272
Johannes Berg8318d782008-01-24 19:38:38 +0100273static struct ieee80211_supported_band b43_band_2GHz = {
Michael Bueschbb1eeff2008-02-09 12:08:58 +0100274 .band = IEEE80211_BAND_2GHZ,
275 .channels = b43_2ghz_chantable,
276 .n_channels = ARRAY_SIZE(b43_2ghz_chantable),
277 .bitrates = b43_g_ratetable,
278 .n_bitrates = b43_g_ratetable_size,
Johannes Berg8318d782008-01-24 19:38:38 +0100279};
280
Michael Buesche4d6b792007-09-18 15:39:42 -0400281static void b43_wireless_core_exit(struct b43_wldev *dev);
282static int b43_wireless_core_init(struct b43_wldev *dev);
283static void b43_wireless_core_stop(struct b43_wldev *dev);
284static int b43_wireless_core_start(struct b43_wldev *dev);
285
286static int b43_ratelimit(struct b43_wl *wl)
287{
288 if (!wl || !wl->current_dev)
289 return 1;
290 if (b43_status(wl->current_dev) < B43_STAT_STARTED)
291 return 1;
292 /* We are up and running.
293 * Ratelimit the messages to avoid DoS over the net. */
294 return net_ratelimit();
295}
296
297void b43info(struct b43_wl *wl, const char *fmt, ...)
298{
299 va_list args;
300
301 if (!b43_ratelimit(wl))
302 return;
303 va_start(args, fmt);
304 printk(KERN_INFO "b43-%s: ",
305 (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan");
306 vprintk(fmt, args);
307 va_end(args);
308}
309
310void b43err(struct b43_wl *wl, const char *fmt, ...)
311{
312 va_list args;
313
314 if (!b43_ratelimit(wl))
315 return;
316 va_start(args, fmt);
317 printk(KERN_ERR "b43-%s ERROR: ",
318 (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan");
319 vprintk(fmt, args);
320 va_end(args);
321}
322
323void b43warn(struct b43_wl *wl, const char *fmt, ...)
324{
325 va_list args;
326
327 if (!b43_ratelimit(wl))
328 return;
329 va_start(args, fmt);
330 printk(KERN_WARNING "b43-%s warning: ",
331 (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan");
332 vprintk(fmt, args);
333 va_end(args);
334}
335
336#if B43_DEBUG
337void b43dbg(struct b43_wl *wl, const char *fmt, ...)
338{
339 va_list args;
340
341 va_start(args, fmt);
342 printk(KERN_DEBUG "b43-%s debug: ",
343 (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan");
344 vprintk(fmt, args);
345 va_end(args);
346}
347#endif /* DEBUG */
348
349static void b43_ram_write(struct b43_wldev *dev, u16 offset, u32 val)
350{
351 u32 macctl;
352
353 B43_WARN_ON(offset % 4 != 0);
354
355 macctl = b43_read32(dev, B43_MMIO_MACCTL);
356 if (macctl & B43_MACCTL_BE)
357 val = swab32(val);
358
359 b43_write32(dev, B43_MMIO_RAM_CONTROL, offset);
360 mmiowb();
361 b43_write32(dev, B43_MMIO_RAM_DATA, val);
362}
363
Michael Buesch280d0e12007-12-26 18:26:17 +0100364static inline void b43_shm_control_word(struct b43_wldev *dev,
365 u16 routing, u16 offset)
Michael Buesche4d6b792007-09-18 15:39:42 -0400366{
367 u32 control;
368
369 /* "offset" is the WORD offset. */
Michael Buesche4d6b792007-09-18 15:39:42 -0400370 control = routing;
371 control <<= 16;
372 control |= offset;
373 b43_write32(dev, B43_MMIO_SHM_CONTROL, control);
374}
375
Michael Buesch6bbc3212008-06-19 19:33:51 +0200376u32 __b43_shm_read32(struct b43_wldev *dev, u16 routing, u16 offset)
Michael Buesche4d6b792007-09-18 15:39:42 -0400377{
378 u32 ret;
379
380 if (routing == B43_SHM_SHARED) {
381 B43_WARN_ON(offset & 0x0001);
382 if (offset & 0x0003) {
383 /* Unaligned access */
384 b43_shm_control_word(dev, routing, offset >> 2);
385 ret = b43_read16(dev, B43_MMIO_SHM_DATA_UNALIGNED);
386 ret <<= 16;
387 b43_shm_control_word(dev, routing, (offset >> 2) + 1);
388 ret |= b43_read16(dev, B43_MMIO_SHM_DATA);
389
Michael Buesch280d0e12007-12-26 18:26:17 +0100390 goto out;
Michael Buesche4d6b792007-09-18 15:39:42 -0400391 }
392 offset >>= 2;
393 }
394 b43_shm_control_word(dev, routing, offset);
395 ret = b43_read32(dev, B43_MMIO_SHM_DATA);
Michael Buesch280d0e12007-12-26 18:26:17 +0100396out:
Michael Buesch6bbc3212008-06-19 19:33:51 +0200397 return ret;
398}
399
400u32 b43_shm_read32(struct b43_wldev *dev, u16 routing, u16 offset)
401{
402 struct b43_wl *wl = dev->wl;
403 unsigned long flags;
404 u32 ret;
405
406 spin_lock_irqsave(&wl->shm_lock, flags);
407 ret = __b43_shm_read32(dev, routing, offset);
Michael Buesch280d0e12007-12-26 18:26:17 +0100408 spin_unlock_irqrestore(&wl->shm_lock, flags);
Michael Buesche4d6b792007-09-18 15:39:42 -0400409
410 return ret;
411}
412
Michael Buesch6bbc3212008-06-19 19:33:51 +0200413u16 __b43_shm_read16(struct b43_wldev *dev, u16 routing, u16 offset)
Michael Buesche4d6b792007-09-18 15:39:42 -0400414{
415 u16 ret;
416
417 if (routing == B43_SHM_SHARED) {
418 B43_WARN_ON(offset & 0x0001);
419 if (offset & 0x0003) {
420 /* Unaligned access */
421 b43_shm_control_word(dev, routing, offset >> 2);
422 ret = b43_read16(dev, B43_MMIO_SHM_DATA_UNALIGNED);
423
Michael Buesch280d0e12007-12-26 18:26:17 +0100424 goto out;
Michael Buesche4d6b792007-09-18 15:39:42 -0400425 }
426 offset >>= 2;
427 }
428 b43_shm_control_word(dev, routing, offset);
429 ret = b43_read16(dev, B43_MMIO_SHM_DATA);
Michael Buesch280d0e12007-12-26 18:26:17 +0100430out:
Michael Buesch6bbc3212008-06-19 19:33:51 +0200431 return ret;
432}
433
434u16 b43_shm_read16(struct b43_wldev *dev, u16 routing, u16 offset)
435{
436 struct b43_wl *wl = dev->wl;
437 unsigned long flags;
438 u16 ret;
439
440 spin_lock_irqsave(&wl->shm_lock, flags);
441 ret = __b43_shm_read16(dev, routing, offset);
Michael Buesch280d0e12007-12-26 18:26:17 +0100442 spin_unlock_irqrestore(&wl->shm_lock, flags);
Michael Buesche4d6b792007-09-18 15:39:42 -0400443
444 return ret;
445}
446
Michael Buesch6bbc3212008-06-19 19:33:51 +0200447void __b43_shm_write32(struct b43_wldev *dev, u16 routing, u16 offset, u32 value)
Michael Buesche4d6b792007-09-18 15:39:42 -0400448{
449 if (routing == B43_SHM_SHARED) {
450 B43_WARN_ON(offset & 0x0001);
451 if (offset & 0x0003) {
452 /* Unaligned access */
453 b43_shm_control_word(dev, routing, offset >> 2);
Michael Buesche4d6b792007-09-18 15:39:42 -0400454 b43_write16(dev, B43_MMIO_SHM_DATA_UNALIGNED,
455 (value >> 16) & 0xffff);
Michael Buesche4d6b792007-09-18 15:39:42 -0400456 b43_shm_control_word(dev, routing, (offset >> 2) + 1);
Michael Buesche4d6b792007-09-18 15:39:42 -0400457 b43_write16(dev, B43_MMIO_SHM_DATA, value & 0xffff);
Michael Buesch6bbc3212008-06-19 19:33:51 +0200458 return;
Michael Buesche4d6b792007-09-18 15:39:42 -0400459 }
460 offset >>= 2;
461 }
462 b43_shm_control_word(dev, routing, offset);
Michael Buesche4d6b792007-09-18 15:39:42 -0400463 b43_write32(dev, B43_MMIO_SHM_DATA, value);
Michael Buesch6bbc3212008-06-19 19:33:51 +0200464}
465
466void b43_shm_write32(struct b43_wldev *dev, u16 routing, u16 offset, u32 value)
467{
468 struct b43_wl *wl = dev->wl;
469 unsigned long flags;
470
471 spin_lock_irqsave(&wl->shm_lock, flags);
472 __b43_shm_write32(dev, routing, offset, value);
Michael Buesch280d0e12007-12-26 18:26:17 +0100473 spin_unlock_irqrestore(&wl->shm_lock, flags);
Michael Buesche4d6b792007-09-18 15:39:42 -0400474}
475
Michael Buesch6bbc3212008-06-19 19:33:51 +0200476void __b43_shm_write16(struct b43_wldev *dev, u16 routing, u16 offset, u16 value)
477{
478 if (routing == B43_SHM_SHARED) {
479 B43_WARN_ON(offset & 0x0001);
480 if (offset & 0x0003) {
481 /* Unaligned access */
482 b43_shm_control_word(dev, routing, offset >> 2);
483 b43_write16(dev, B43_MMIO_SHM_DATA_UNALIGNED, value);
484 return;
485 }
486 offset >>= 2;
487 }
488 b43_shm_control_word(dev, routing, offset);
489 b43_write16(dev, B43_MMIO_SHM_DATA, value);
490}
491
Michael Buesche4d6b792007-09-18 15:39:42 -0400492void b43_shm_write16(struct b43_wldev *dev, u16 routing, u16 offset, u16 value)
493{
Michael Buesch280d0e12007-12-26 18:26:17 +0100494 struct b43_wl *wl = dev->wl;
495 unsigned long flags;
496
497 spin_lock_irqsave(&wl->shm_lock, flags);
Michael Buesch6bbc3212008-06-19 19:33:51 +0200498 __b43_shm_write16(dev, routing, offset, value);
Michael Buesch280d0e12007-12-26 18:26:17 +0100499 spin_unlock_irqrestore(&wl->shm_lock, flags);
Michael Buesche4d6b792007-09-18 15:39:42 -0400500}
501
502/* Read HostFlags */
Michael Buesch35f0d352008-02-13 14:31:08 +0100503u64 b43_hf_read(struct b43_wldev * dev)
Michael Buesche4d6b792007-09-18 15:39:42 -0400504{
Michael Buesch35f0d352008-02-13 14:31:08 +0100505 u64 ret;
Michael Buesche4d6b792007-09-18 15:39:42 -0400506
507 ret = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFHI);
508 ret <<= 16;
Michael Buesch35f0d352008-02-13 14:31:08 +0100509 ret |= b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFMI);
510 ret <<= 16;
Michael Buesche4d6b792007-09-18 15:39:42 -0400511 ret |= b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFLO);
512
513 return ret;
514}
515
516/* Write HostFlags */
Michael Buesch35f0d352008-02-13 14:31:08 +0100517void b43_hf_write(struct b43_wldev *dev, u64 value)
Michael Buesche4d6b792007-09-18 15:39:42 -0400518{
Michael Buesch35f0d352008-02-13 14:31:08 +0100519 u16 lo, mi, hi;
520
521 lo = (value & 0x00000000FFFFULL);
522 mi = (value & 0x0000FFFF0000ULL) >> 16;
523 hi = (value & 0xFFFF00000000ULL) >> 32;
524 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFLO, lo);
525 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFMI, mi);
526 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFHI, hi);
Michael Buesche4d6b792007-09-18 15:39:42 -0400527}
528
529void b43_tsf_read(struct b43_wldev *dev, u64 * tsf)
530{
531 /* We need to be careful. As we read the TSF from multiple
532 * registers, we should take care of register overflows.
533 * In theory, the whole tsf read process should be atomic.
534 * We try to be atomic here, by restaring the read process,
535 * if any of the high registers changed (overflew).
536 */
537 if (dev->dev->id.revision >= 3) {
538 u32 low, high, high2;
539
540 do {
541 high = b43_read32(dev, B43_MMIO_REV3PLUS_TSF_HIGH);
542 low = b43_read32(dev, B43_MMIO_REV3PLUS_TSF_LOW);
543 high2 = b43_read32(dev, B43_MMIO_REV3PLUS_TSF_HIGH);
544 } while (unlikely(high != high2));
545
546 *tsf = high;
547 *tsf <<= 32;
548 *tsf |= low;
549 } else {
550 u64 tmp;
551 u16 v0, v1, v2, v3;
552 u16 test1, test2, test3;
553
554 do {
555 v3 = b43_read16(dev, B43_MMIO_TSF_3);
556 v2 = b43_read16(dev, B43_MMIO_TSF_2);
557 v1 = b43_read16(dev, B43_MMIO_TSF_1);
558 v0 = b43_read16(dev, B43_MMIO_TSF_0);
559
560 test3 = b43_read16(dev, B43_MMIO_TSF_3);
561 test2 = b43_read16(dev, B43_MMIO_TSF_2);
562 test1 = b43_read16(dev, B43_MMIO_TSF_1);
563 } while (v3 != test3 || v2 != test2 || v1 != test1);
564
565 *tsf = v3;
566 *tsf <<= 48;
567 tmp = v2;
568 tmp <<= 32;
569 *tsf |= tmp;
570 tmp = v1;
571 tmp <<= 16;
572 *tsf |= tmp;
573 *tsf |= v0;
574 }
575}
576
577static void b43_time_lock(struct b43_wldev *dev)
578{
579 u32 macctl;
580
581 macctl = b43_read32(dev, B43_MMIO_MACCTL);
582 macctl |= B43_MACCTL_TBTTHOLD;
583 b43_write32(dev, B43_MMIO_MACCTL, macctl);
584 /* Commit the write */
585 b43_read32(dev, B43_MMIO_MACCTL);
586}
587
588static void b43_time_unlock(struct b43_wldev *dev)
589{
590 u32 macctl;
591
592 macctl = b43_read32(dev, B43_MMIO_MACCTL);
593 macctl &= ~B43_MACCTL_TBTTHOLD;
594 b43_write32(dev, B43_MMIO_MACCTL, macctl);
595 /* Commit the write */
596 b43_read32(dev, B43_MMIO_MACCTL);
597}
598
599static void b43_tsf_write_locked(struct b43_wldev *dev, u64 tsf)
600{
601 /* Be careful with the in-progress timer.
602 * First zero out the low register, so we have a full
603 * register-overflow duration to complete the operation.
604 */
605 if (dev->dev->id.revision >= 3) {
606 u32 lo = (tsf & 0x00000000FFFFFFFFULL);
607 u32 hi = (tsf & 0xFFFFFFFF00000000ULL) >> 32;
608
609 b43_write32(dev, B43_MMIO_REV3PLUS_TSF_LOW, 0);
610 mmiowb();
611 b43_write32(dev, B43_MMIO_REV3PLUS_TSF_HIGH, hi);
612 mmiowb();
613 b43_write32(dev, B43_MMIO_REV3PLUS_TSF_LOW, lo);
614 } else {
615 u16 v0 = (tsf & 0x000000000000FFFFULL);
616 u16 v1 = (tsf & 0x00000000FFFF0000ULL) >> 16;
617 u16 v2 = (tsf & 0x0000FFFF00000000ULL) >> 32;
618 u16 v3 = (tsf & 0xFFFF000000000000ULL) >> 48;
619
620 b43_write16(dev, B43_MMIO_TSF_0, 0);
621 mmiowb();
622 b43_write16(dev, B43_MMIO_TSF_3, v3);
623 mmiowb();
624 b43_write16(dev, B43_MMIO_TSF_2, v2);
625 mmiowb();
626 b43_write16(dev, B43_MMIO_TSF_1, v1);
627 mmiowb();
628 b43_write16(dev, B43_MMIO_TSF_0, v0);
629 }
630}
631
632void b43_tsf_write(struct b43_wldev *dev, u64 tsf)
633{
634 b43_time_lock(dev);
635 b43_tsf_write_locked(dev, tsf);
636 b43_time_unlock(dev);
637}
638
639static
640void b43_macfilter_set(struct b43_wldev *dev, u16 offset, const u8 * mac)
641{
642 static const u8 zero_addr[ETH_ALEN] = { 0 };
643 u16 data;
644
645 if (!mac)
646 mac = zero_addr;
647
648 offset |= 0x0020;
649 b43_write16(dev, B43_MMIO_MACFILTER_CONTROL, offset);
650
651 data = mac[0];
652 data |= mac[1] << 8;
653 b43_write16(dev, B43_MMIO_MACFILTER_DATA, data);
654 data = mac[2];
655 data |= mac[3] << 8;
656 b43_write16(dev, B43_MMIO_MACFILTER_DATA, data);
657 data = mac[4];
658 data |= mac[5] << 8;
659 b43_write16(dev, B43_MMIO_MACFILTER_DATA, data);
660}
661
662static void b43_write_mac_bssid_templates(struct b43_wldev *dev)
663{
664 const u8 *mac;
665 const u8 *bssid;
666 u8 mac_bssid[ETH_ALEN * 2];
667 int i;
668 u32 tmp;
669
670 bssid = dev->wl->bssid;
671 mac = dev->wl->mac_addr;
672
673 b43_macfilter_set(dev, B43_MACFILTER_BSSID, bssid);
674
675 memcpy(mac_bssid, mac, ETH_ALEN);
676 memcpy(mac_bssid + ETH_ALEN, bssid, ETH_ALEN);
677
678 /* Write our MAC address and BSSID to template ram */
679 for (i = 0; i < ARRAY_SIZE(mac_bssid); i += sizeof(u32)) {
680 tmp = (u32) (mac_bssid[i + 0]);
681 tmp |= (u32) (mac_bssid[i + 1]) << 8;
682 tmp |= (u32) (mac_bssid[i + 2]) << 16;
683 tmp |= (u32) (mac_bssid[i + 3]) << 24;
684 b43_ram_write(dev, 0x20 + i, tmp);
685 }
686}
687
Johannes Berg4150c572007-09-17 01:29:23 -0400688static void b43_upload_card_macaddress(struct b43_wldev *dev)
Michael Buesche4d6b792007-09-18 15:39:42 -0400689{
Michael Buesche4d6b792007-09-18 15:39:42 -0400690 b43_write_mac_bssid_templates(dev);
Johannes Berg4150c572007-09-17 01:29:23 -0400691 b43_macfilter_set(dev, B43_MACFILTER_SELF, dev->wl->mac_addr);
Michael Buesche4d6b792007-09-18 15:39:42 -0400692}
693
694static void b43_set_slot_time(struct b43_wldev *dev, u16 slot_time)
695{
696 /* slot_time is in usec. */
697 if (dev->phy.type != B43_PHYTYPE_G)
698 return;
699 b43_write16(dev, 0x684, 510 + slot_time);
700 b43_shm_write16(dev, B43_SHM_SHARED, 0x0010, slot_time);
701}
702
703static void b43_short_slot_timing_enable(struct b43_wldev *dev)
704{
705 b43_set_slot_time(dev, 9);
706 dev->short_slot = 1;
707}
708
709static void b43_short_slot_timing_disable(struct b43_wldev *dev)
710{
711 b43_set_slot_time(dev, 20);
712 dev->short_slot = 0;
713}
714
715/* Enable a Generic IRQ. "mask" is the mask of which IRQs to enable.
716 * Returns the _previously_ enabled IRQ mask.
717 */
718static inline u32 b43_interrupt_enable(struct b43_wldev *dev, u32 mask)
719{
720 u32 old_mask;
721
722 old_mask = b43_read32(dev, B43_MMIO_GEN_IRQ_MASK);
723 b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, old_mask | mask);
724
725 return old_mask;
726}
727
728/* Disable a Generic IRQ. "mask" is the mask of which IRQs to disable.
729 * Returns the _previously_ enabled IRQ mask.
730 */
731static inline u32 b43_interrupt_disable(struct b43_wldev *dev, u32 mask)
732{
733 u32 old_mask;
734
735 old_mask = b43_read32(dev, B43_MMIO_GEN_IRQ_MASK);
736 b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, old_mask & ~mask);
737
738 return old_mask;
739}
740
741/* Synchronize IRQ top- and bottom-half.
742 * IRQs must be masked before calling this.
743 * This must not be called with the irq_lock held.
744 */
745static void b43_synchronize_irq(struct b43_wldev *dev)
746{
747 synchronize_irq(dev->dev->irq);
748 tasklet_kill(&dev->isr_tasklet);
749}
750
751/* DummyTransmission function, as documented on
752 * http://bcm-specs.sipsolutions.net/DummyTransmission
753 */
754void b43_dummy_transmission(struct b43_wldev *dev)
755{
Michael Buesch21a75d72008-04-25 19:29:08 +0200756 struct b43_wl *wl = dev->wl;
Michael Buesche4d6b792007-09-18 15:39:42 -0400757 struct b43_phy *phy = &dev->phy;
758 unsigned int i, max_loop;
759 u16 value;
760 u32 buffer[5] = {
761 0x00000000,
762 0x00D40000,
763 0x00000000,
764 0x01000000,
765 0x00000000,
766 };
767
768 switch (phy->type) {
769 case B43_PHYTYPE_A:
770 max_loop = 0x1E;
771 buffer[0] = 0x000201CC;
772 break;
773 case B43_PHYTYPE_B:
774 case B43_PHYTYPE_G:
775 max_loop = 0xFA;
776 buffer[0] = 0x000B846E;
777 break;
778 default:
779 B43_WARN_ON(1);
780 return;
781 }
782
Michael Buesch21a75d72008-04-25 19:29:08 +0200783 spin_lock_irq(&wl->irq_lock);
784 write_lock(&wl->tx_lock);
785
Michael Buesche4d6b792007-09-18 15:39:42 -0400786 for (i = 0; i < 5; i++)
787 b43_ram_write(dev, i * 4, buffer[i]);
788
789 /* Commit writes */
790 b43_read32(dev, B43_MMIO_MACCTL);
791
792 b43_write16(dev, 0x0568, 0x0000);
793 b43_write16(dev, 0x07C0, 0x0000);
794 value = ((phy->type == B43_PHYTYPE_A) ? 1 : 0);
795 b43_write16(dev, 0x050C, value);
796 b43_write16(dev, 0x0508, 0x0000);
797 b43_write16(dev, 0x050A, 0x0000);
798 b43_write16(dev, 0x054C, 0x0000);
799 b43_write16(dev, 0x056A, 0x0014);
800 b43_write16(dev, 0x0568, 0x0826);
801 b43_write16(dev, 0x0500, 0x0000);
802 b43_write16(dev, 0x0502, 0x0030);
803
804 if (phy->radio_ver == 0x2050 && phy->radio_rev <= 0x5)
805 b43_radio_write16(dev, 0x0051, 0x0017);
806 for (i = 0x00; i < max_loop; i++) {
807 value = b43_read16(dev, 0x050E);
808 if (value & 0x0080)
809 break;
810 udelay(10);
811 }
812 for (i = 0x00; i < 0x0A; i++) {
813 value = b43_read16(dev, 0x050E);
814 if (value & 0x0400)
815 break;
816 udelay(10);
817 }
818 for (i = 0x00; i < 0x0A; i++) {
819 value = b43_read16(dev, 0x0690);
820 if (!(value & 0x0100))
821 break;
822 udelay(10);
823 }
824 if (phy->radio_ver == 0x2050 && phy->radio_rev <= 0x5)
825 b43_radio_write16(dev, 0x0051, 0x0037);
Michael Buesch21a75d72008-04-25 19:29:08 +0200826
827 write_unlock(&wl->tx_lock);
828 spin_unlock_irq(&wl->irq_lock);
Michael Buesche4d6b792007-09-18 15:39:42 -0400829}
830
831static void key_write(struct b43_wldev *dev,
832 u8 index, u8 algorithm, const u8 * key)
833{
834 unsigned int i;
835 u32 offset;
836 u16 value;
837 u16 kidx;
838
839 /* Key index/algo block */
840 kidx = b43_kidx_to_fw(dev, index);
841 value = ((kidx << 4) | algorithm);
842 b43_shm_write16(dev, B43_SHM_SHARED,
843 B43_SHM_SH_KEYIDXBLOCK + (kidx * 2), value);
844
845 /* Write the key to the Key Table Pointer offset */
846 offset = dev->ktp + (index * B43_SEC_KEYSIZE);
847 for (i = 0; i < B43_SEC_KEYSIZE; i += 2) {
848 value = key[i];
849 value |= (u16) (key[i + 1]) << 8;
850 b43_shm_write16(dev, B43_SHM_SHARED, offset + i, value);
851 }
852}
853
854static void keymac_write(struct b43_wldev *dev, u8 index, const u8 * addr)
855{
856 u32 addrtmp[2] = { 0, 0, };
857 u8 per_sta_keys_start = 8;
858
859 if (b43_new_kidx_api(dev))
860 per_sta_keys_start = 4;
861
862 B43_WARN_ON(index < per_sta_keys_start);
863 /* We have two default TX keys and possibly two default RX keys.
864 * Physical mac 0 is mapped to physical key 4 or 8, depending
865 * on the firmware version.
866 * So we must adjust the index here.
867 */
868 index -= per_sta_keys_start;
869
870 if (addr) {
871 addrtmp[0] = addr[0];
872 addrtmp[0] |= ((u32) (addr[1]) << 8);
873 addrtmp[0] |= ((u32) (addr[2]) << 16);
874 addrtmp[0] |= ((u32) (addr[3]) << 24);
875 addrtmp[1] = addr[4];
876 addrtmp[1] |= ((u32) (addr[5]) << 8);
877 }
878
879 if (dev->dev->id.revision >= 5) {
880 /* Receive match transmitter address mechanism */
881 b43_shm_write32(dev, B43_SHM_RCMTA,
882 (index * 2) + 0, addrtmp[0]);
883 b43_shm_write16(dev, B43_SHM_RCMTA,
884 (index * 2) + 1, addrtmp[1]);
885 } else {
886 /* RXE (Receive Engine) and
887 * PSM (Programmable State Machine) mechanism
888 */
889 if (index < 8) {
890 /* TODO write to RCM 16, 19, 22 and 25 */
891 } else {
892 b43_shm_write32(dev, B43_SHM_SHARED,
893 B43_SHM_SH_PSM + (index * 6) + 0,
894 addrtmp[0]);
895 b43_shm_write16(dev, B43_SHM_SHARED,
896 B43_SHM_SH_PSM + (index * 6) + 4,
897 addrtmp[1]);
898 }
899 }
900}
901
902static void do_key_write(struct b43_wldev *dev,
903 u8 index, u8 algorithm,
904 const u8 * key, size_t key_len, const u8 * mac_addr)
905{
906 u8 buf[B43_SEC_KEYSIZE] = { 0, };
907 u8 per_sta_keys_start = 8;
908
909 if (b43_new_kidx_api(dev))
910 per_sta_keys_start = 4;
911
912 B43_WARN_ON(index >= dev->max_nr_keys);
913 B43_WARN_ON(key_len > B43_SEC_KEYSIZE);
914
915 if (index >= per_sta_keys_start)
916 keymac_write(dev, index, NULL); /* First zero out mac. */
917 if (key)
918 memcpy(buf, key, key_len);
919 key_write(dev, index, algorithm, buf);
920 if (index >= per_sta_keys_start)
921 keymac_write(dev, index, mac_addr);
922
923 dev->key[index].algorithm = algorithm;
924}
925
926static int b43_key_write(struct b43_wldev *dev,
927 int index, u8 algorithm,
928 const u8 * key, size_t key_len,
929 const u8 * mac_addr,
930 struct ieee80211_key_conf *keyconf)
931{
932 int i;
933 int sta_keys_start;
934
935 if (key_len > B43_SEC_KEYSIZE)
936 return -EINVAL;
937 for (i = 0; i < dev->max_nr_keys; i++) {
938 /* Check that we don't already have this key. */
939 B43_WARN_ON(dev->key[i].keyconf == keyconf);
940 }
941 if (index < 0) {
942 /* Either pairwise key or address is 00:00:00:00:00:00
943 * for transmit-only keys. Search the index. */
944 if (b43_new_kidx_api(dev))
945 sta_keys_start = 4;
946 else
947 sta_keys_start = 8;
948 for (i = sta_keys_start; i < dev->max_nr_keys; i++) {
949 if (!dev->key[i].keyconf) {
950 /* found empty */
951 index = i;
952 break;
953 }
954 }
955 if (index < 0) {
956 b43err(dev->wl, "Out of hardware key memory\n");
957 return -ENOSPC;
958 }
959 } else
960 B43_WARN_ON(index > 3);
961
962 do_key_write(dev, index, algorithm, key, key_len, mac_addr);
963 if ((index <= 3) && !b43_new_kidx_api(dev)) {
964 /* Default RX key */
965 B43_WARN_ON(mac_addr);
966 do_key_write(dev, index + 4, algorithm, key, key_len, NULL);
967 }
968 keyconf->hw_key_idx = index;
969 dev->key[index].keyconf = keyconf;
970
971 return 0;
972}
973
974static int b43_key_clear(struct b43_wldev *dev, int index)
975{
976 if (B43_WARN_ON((index < 0) || (index >= dev->max_nr_keys)))
977 return -EINVAL;
978 do_key_write(dev, index, B43_SEC_ALGO_NONE,
979 NULL, B43_SEC_KEYSIZE, NULL);
980 if ((index <= 3) && !b43_new_kidx_api(dev)) {
981 do_key_write(dev, index + 4, B43_SEC_ALGO_NONE,
982 NULL, B43_SEC_KEYSIZE, NULL);
983 }
984 dev->key[index].keyconf = NULL;
985
986 return 0;
987}
988
989static void b43_clear_keys(struct b43_wldev *dev)
990{
991 int i;
992
993 for (i = 0; i < dev->max_nr_keys; i++)
994 b43_key_clear(dev, i);
995}
996
997void b43_power_saving_ctl_bits(struct b43_wldev *dev, unsigned int ps_flags)
998{
999 u32 macctl;
1000 u16 ucstat;
1001 bool hwps;
1002 bool awake;
1003 int i;
1004
1005 B43_WARN_ON((ps_flags & B43_PS_ENABLED) &&
1006 (ps_flags & B43_PS_DISABLED));
1007 B43_WARN_ON((ps_flags & B43_PS_AWAKE) && (ps_flags & B43_PS_ASLEEP));
1008
1009 if (ps_flags & B43_PS_ENABLED) {
1010 hwps = 1;
1011 } else if (ps_flags & B43_PS_DISABLED) {
1012 hwps = 0;
1013 } else {
1014 //TODO: If powersave is not off and FIXME is not set and we are not in adhoc
1015 // and thus is not an AP and we are associated, set bit 25
1016 }
1017 if (ps_flags & B43_PS_AWAKE) {
1018 awake = 1;
1019 } else if (ps_flags & B43_PS_ASLEEP) {
1020 awake = 0;
1021 } else {
1022 //TODO: If the device is awake or this is an AP, or we are scanning, or FIXME,
1023 // or we are associated, or FIXME, or the latest PS-Poll packet sent was
1024 // successful, set bit26
1025 }
1026
1027/* FIXME: For now we force awake-on and hwps-off */
1028 hwps = 0;
1029 awake = 1;
1030
1031 macctl = b43_read32(dev, B43_MMIO_MACCTL);
1032 if (hwps)
1033 macctl |= B43_MACCTL_HWPS;
1034 else
1035 macctl &= ~B43_MACCTL_HWPS;
1036 if (awake)
1037 macctl |= B43_MACCTL_AWAKE;
1038 else
1039 macctl &= ~B43_MACCTL_AWAKE;
1040 b43_write32(dev, B43_MMIO_MACCTL, macctl);
1041 /* Commit write */
1042 b43_read32(dev, B43_MMIO_MACCTL);
1043 if (awake && dev->dev->id.revision >= 5) {
1044 /* Wait for the microcode to wake up. */
1045 for (i = 0; i < 100; i++) {
1046 ucstat = b43_shm_read16(dev, B43_SHM_SHARED,
1047 B43_SHM_SH_UCODESTAT);
1048 if (ucstat != B43_SHM_SH_UCODESTAT_SLEEP)
1049 break;
1050 udelay(10);
1051 }
1052 }
1053}
1054
1055/* Turn the Analog ON/OFF */
1056static void b43_switch_analog(struct b43_wldev *dev, int on)
1057{
Michael Buesch7b584162008-04-03 18:01:12 +02001058 switch (dev->phy.type) {
1059 case B43_PHYTYPE_A:
1060 case B43_PHYTYPE_G:
1061 b43_write16(dev, B43_MMIO_PHY0, on ? 0 : 0xF4);
1062 break;
1063 case B43_PHYTYPE_N:
1064 b43_phy_write(dev, B43_NPHY_AFECTL_OVER,
1065 on ? 0 : 0x7FFF);
1066 break;
1067 default:
1068 B43_WARN_ON(1);
1069 }
Michael Buesche4d6b792007-09-18 15:39:42 -04001070}
1071
1072void b43_wireless_core_reset(struct b43_wldev *dev, u32 flags)
1073{
1074 u32 tmslow;
1075 u32 macctl;
1076
1077 flags |= B43_TMSLOW_PHYCLKEN;
1078 flags |= B43_TMSLOW_PHYRESET;
1079 ssb_device_enable(dev->dev, flags);
1080 msleep(2); /* Wait for the PLL to turn on. */
1081
1082 /* Now take the PHY out of Reset again */
1083 tmslow = ssb_read32(dev->dev, SSB_TMSLOW);
1084 tmslow |= SSB_TMSLOW_FGC;
1085 tmslow &= ~B43_TMSLOW_PHYRESET;
1086 ssb_write32(dev->dev, SSB_TMSLOW, tmslow);
1087 ssb_read32(dev->dev, SSB_TMSLOW); /* flush */
1088 msleep(1);
1089 tmslow &= ~SSB_TMSLOW_FGC;
1090 ssb_write32(dev->dev, SSB_TMSLOW, tmslow);
1091 ssb_read32(dev->dev, SSB_TMSLOW); /* flush */
1092 msleep(1);
1093
1094 /* Turn Analog ON */
1095 b43_switch_analog(dev, 1);
1096
1097 macctl = b43_read32(dev, B43_MMIO_MACCTL);
1098 macctl &= ~B43_MACCTL_GMODE;
1099 if (flags & B43_TMSLOW_GMODE)
1100 macctl |= B43_MACCTL_GMODE;
1101 macctl |= B43_MACCTL_IHR_ENABLED;
1102 b43_write32(dev, B43_MMIO_MACCTL, macctl);
1103}
1104
1105static void handle_irq_transmit_status(struct b43_wldev *dev)
1106{
1107 u32 v0, v1;
1108 u16 tmp;
1109 struct b43_txstatus stat;
1110
1111 while (1) {
1112 v0 = b43_read32(dev, B43_MMIO_XMITSTAT_0);
1113 if (!(v0 & 0x00000001))
1114 break;
1115 v1 = b43_read32(dev, B43_MMIO_XMITSTAT_1);
1116
1117 stat.cookie = (v0 >> 16);
1118 stat.seq = (v1 & 0x0000FFFF);
1119 stat.phy_stat = ((v1 & 0x00FF0000) >> 16);
1120 tmp = (v0 & 0x0000FFFF);
1121 stat.frame_count = ((tmp & 0xF000) >> 12);
1122 stat.rts_count = ((tmp & 0x0F00) >> 8);
1123 stat.supp_reason = ((tmp & 0x001C) >> 2);
1124 stat.pm_indicated = !!(tmp & 0x0080);
1125 stat.intermediate = !!(tmp & 0x0040);
1126 stat.for_ampdu = !!(tmp & 0x0020);
1127 stat.acked = !!(tmp & 0x0002);
1128
1129 b43_handle_txstatus(dev, &stat);
1130 }
1131}
1132
1133static void drain_txstatus_queue(struct b43_wldev *dev)
1134{
1135 u32 dummy;
1136
1137 if (dev->dev->id.revision < 5)
1138 return;
1139 /* Read all entries from the microcode TXstatus FIFO
1140 * and throw them away.
1141 */
1142 while (1) {
1143 dummy = b43_read32(dev, B43_MMIO_XMITSTAT_0);
1144 if (!(dummy & 0x00000001))
1145 break;
1146 dummy = b43_read32(dev, B43_MMIO_XMITSTAT_1);
1147 }
1148}
1149
1150static u32 b43_jssi_read(struct b43_wldev *dev)
1151{
1152 u32 val = 0;
1153
1154 val = b43_shm_read16(dev, B43_SHM_SHARED, 0x08A);
1155 val <<= 16;
1156 val |= b43_shm_read16(dev, B43_SHM_SHARED, 0x088);
1157
1158 return val;
1159}
1160
1161static void b43_jssi_write(struct b43_wldev *dev, u32 jssi)
1162{
1163 b43_shm_write16(dev, B43_SHM_SHARED, 0x088, (jssi & 0x0000FFFF));
1164 b43_shm_write16(dev, B43_SHM_SHARED, 0x08A, (jssi & 0xFFFF0000) >> 16);
1165}
1166
1167static void b43_generate_noise_sample(struct b43_wldev *dev)
1168{
1169 b43_jssi_write(dev, 0x7F7F7F7F);
Michael Bueschaa6c7ae2007-12-26 16:26:36 +01001170 b43_write32(dev, B43_MMIO_MACCMD,
1171 b43_read32(dev, B43_MMIO_MACCMD) | B43_MACCMD_BGNOISE);
Michael Buesche4d6b792007-09-18 15:39:42 -04001172}
1173
1174static void b43_calculate_link_quality(struct b43_wldev *dev)
1175{
1176 /* Top half of Link Quality calculation. */
1177
1178 if (dev->noisecalc.calculation_running)
1179 return;
Michael Buesche4d6b792007-09-18 15:39:42 -04001180 dev->noisecalc.calculation_running = 1;
1181 dev->noisecalc.nr_samples = 0;
1182
1183 b43_generate_noise_sample(dev);
1184}
1185
1186static void handle_irq_noise(struct b43_wldev *dev)
1187{
1188 struct b43_phy *phy = &dev->phy;
1189 u16 tmp;
1190 u8 noise[4];
1191 u8 i, j;
1192 s32 average;
1193
1194 /* Bottom half of Link Quality calculation. */
1195
Michael Buesch98a3b2f2008-06-12 12:36:29 +02001196 /* Possible race condition: It might be possible that the user
1197 * changed to a different channel in the meantime since we
1198 * started the calculation. We ignore that fact, since it's
1199 * not really that much of a problem. The background noise is
1200 * an estimation only anyway. Slightly wrong results will get damped
1201 * by the averaging of the 8 sample rounds. Additionally the
1202 * value is shortlived. So it will be replaced by the next noise
1203 * calculation round soon. */
1204
Michael Buesche4d6b792007-09-18 15:39:42 -04001205 B43_WARN_ON(!dev->noisecalc.calculation_running);
Michael Buesch1a094042007-09-20 11:13:40 -07001206 *((__le32 *)noise) = cpu_to_le32(b43_jssi_read(dev));
Michael Buesche4d6b792007-09-18 15:39:42 -04001207 if (noise[0] == 0x7F || noise[1] == 0x7F ||
1208 noise[2] == 0x7F || noise[3] == 0x7F)
1209 goto generate_new;
1210
1211 /* Get the noise samples. */
1212 B43_WARN_ON(dev->noisecalc.nr_samples >= 8);
1213 i = dev->noisecalc.nr_samples;
Harvey Harrisoncdbf0842008-05-02 13:47:48 -07001214 noise[0] = clamp_val(noise[0], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
1215 noise[1] = clamp_val(noise[1], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
1216 noise[2] = clamp_val(noise[2], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
1217 noise[3] = clamp_val(noise[3], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
Michael Buesche4d6b792007-09-18 15:39:42 -04001218 dev->noisecalc.samples[i][0] = phy->nrssi_lt[noise[0]];
1219 dev->noisecalc.samples[i][1] = phy->nrssi_lt[noise[1]];
1220 dev->noisecalc.samples[i][2] = phy->nrssi_lt[noise[2]];
1221 dev->noisecalc.samples[i][3] = phy->nrssi_lt[noise[3]];
1222 dev->noisecalc.nr_samples++;
1223 if (dev->noisecalc.nr_samples == 8) {
1224 /* Calculate the Link Quality by the noise samples. */
1225 average = 0;
1226 for (i = 0; i < 8; i++) {
1227 for (j = 0; j < 4; j++)
1228 average += dev->noisecalc.samples[i][j];
1229 }
1230 average /= (8 * 4);
1231 average *= 125;
1232 average += 64;
1233 average /= 128;
1234 tmp = b43_shm_read16(dev, B43_SHM_SHARED, 0x40C);
1235 tmp = (tmp / 128) & 0x1F;
1236 if (tmp >= 8)
1237 average += 2;
1238 else
1239 average -= 25;
1240 if (tmp == 8)
1241 average -= 72;
1242 else
1243 average -= 48;
1244
1245 dev->stats.link_noise = average;
Michael Buesche4d6b792007-09-18 15:39:42 -04001246 dev->noisecalc.calculation_running = 0;
1247 return;
1248 }
Michael Buesch98a3b2f2008-06-12 12:36:29 +02001249generate_new:
Michael Buesche4d6b792007-09-18 15:39:42 -04001250 b43_generate_noise_sample(dev);
1251}
1252
1253static void handle_irq_tbtt_indication(struct b43_wldev *dev)
1254{
1255 if (b43_is_mode(dev->wl, IEEE80211_IF_TYPE_AP)) {
1256 ///TODO: PS TBTT
1257 } else {
1258 if (1 /*FIXME: the last PSpoll frame was sent successfully */ )
1259 b43_power_saving_ctl_bits(dev, 0);
1260 }
Michael Buesche4d6b792007-09-18 15:39:42 -04001261 if (b43_is_mode(dev->wl, IEEE80211_IF_TYPE_IBSS))
Michael Bueschaa6c7ae2007-12-26 16:26:36 +01001262 dev->dfq_valid = 1;
Michael Buesche4d6b792007-09-18 15:39:42 -04001263}
1264
1265static void handle_irq_atim_end(struct b43_wldev *dev)
1266{
Michael Bueschaa6c7ae2007-12-26 16:26:36 +01001267 if (dev->dfq_valid) {
1268 b43_write32(dev, B43_MMIO_MACCMD,
1269 b43_read32(dev, B43_MMIO_MACCMD)
1270 | B43_MACCMD_DFQ_VALID);
1271 dev->dfq_valid = 0;
1272 }
Michael Buesche4d6b792007-09-18 15:39:42 -04001273}
1274
1275static void handle_irq_pmq(struct b43_wldev *dev)
1276{
1277 u32 tmp;
1278
1279 //TODO: AP mode.
1280
1281 while (1) {
1282 tmp = b43_read32(dev, B43_MMIO_PS_STATUS);
1283 if (!(tmp & 0x00000008))
1284 break;
1285 }
1286 /* 16bit write is odd, but correct. */
1287 b43_write16(dev, B43_MMIO_PS_STATUS, 0x0002);
1288}
1289
1290static void b43_write_template_common(struct b43_wldev *dev,
1291 const u8 * data, u16 size,
1292 u16 ram_offset,
1293 u16 shm_size_offset, u8 rate)
1294{
1295 u32 i, tmp;
1296 struct b43_plcp_hdr4 plcp;
1297
1298 plcp.data = 0;
1299 b43_generate_plcp_hdr(&plcp, size + FCS_LEN, rate);
1300 b43_ram_write(dev, ram_offset, le32_to_cpu(plcp.data));
1301 ram_offset += sizeof(u32);
1302 /* The PLCP is 6 bytes long, but we only wrote 4 bytes, yet.
1303 * So leave the first two bytes of the next write blank.
1304 */
1305 tmp = (u32) (data[0]) << 16;
1306 tmp |= (u32) (data[1]) << 24;
1307 b43_ram_write(dev, ram_offset, tmp);
1308 ram_offset += sizeof(u32);
1309 for (i = 2; i < size; i += sizeof(u32)) {
1310 tmp = (u32) (data[i + 0]);
1311 if (i + 1 < size)
1312 tmp |= (u32) (data[i + 1]) << 8;
1313 if (i + 2 < size)
1314 tmp |= (u32) (data[i + 2]) << 16;
1315 if (i + 3 < size)
1316 tmp |= (u32) (data[i + 3]) << 24;
1317 b43_ram_write(dev, ram_offset + i - 2, tmp);
1318 }
1319 b43_shm_write16(dev, B43_SHM_SHARED, shm_size_offset,
1320 size + sizeof(struct b43_plcp_hdr6));
1321}
1322
Michael Buesch5042c502008-04-05 15:05:00 +02001323/* Check if the use of the antenna that ieee80211 told us to
1324 * use is possible. This will fall back to DEFAULT.
1325 * "antenna_nr" is the antenna identifier we got from ieee80211. */
1326u8 b43_ieee80211_antenna_sanitize(struct b43_wldev *dev,
1327 u8 antenna_nr)
1328{
1329 u8 antenna_mask;
1330
1331 if (antenna_nr == 0) {
1332 /* Zero means "use default antenna". That's always OK. */
1333 return 0;
1334 }
1335
1336 /* Get the mask of available antennas. */
1337 if (dev->phy.gmode)
1338 antenna_mask = dev->dev->bus->sprom.ant_available_bg;
1339 else
1340 antenna_mask = dev->dev->bus->sprom.ant_available_a;
1341
1342 if (!(antenna_mask & (1 << (antenna_nr - 1)))) {
1343 /* This antenna is not available. Fall back to default. */
1344 return 0;
1345 }
1346
1347 return antenna_nr;
1348}
1349
1350static int b43_antenna_from_ieee80211(struct b43_wldev *dev, u8 antenna)
1351{
1352 antenna = b43_ieee80211_antenna_sanitize(dev, antenna);
1353 switch (antenna) {
1354 case 0: /* default/diversity */
1355 return B43_ANTENNA_DEFAULT;
1356 case 1: /* Antenna 0 */
1357 return B43_ANTENNA0;
1358 case 2: /* Antenna 1 */
1359 return B43_ANTENNA1;
1360 case 3: /* Antenna 2 */
1361 return B43_ANTENNA2;
1362 case 4: /* Antenna 3 */
1363 return B43_ANTENNA3;
1364 default:
1365 return B43_ANTENNA_DEFAULT;
1366 }
1367}
1368
1369/* Convert a b43 antenna number value to the PHY TX control value. */
1370static u16 b43_antenna_to_phyctl(int antenna)
1371{
1372 switch (antenna) {
1373 case B43_ANTENNA0:
1374 return B43_TXH_PHY_ANT0;
1375 case B43_ANTENNA1:
1376 return B43_TXH_PHY_ANT1;
1377 case B43_ANTENNA2:
1378 return B43_TXH_PHY_ANT2;
1379 case B43_ANTENNA3:
1380 return B43_TXH_PHY_ANT3;
1381 case B43_ANTENNA_AUTO:
1382 return B43_TXH_PHY_ANT01AUTO;
1383 }
1384 B43_WARN_ON(1);
1385 return 0;
1386}
1387
Michael Buesche4d6b792007-09-18 15:39:42 -04001388static void b43_write_beacon_template(struct b43_wldev *dev,
1389 u16 ram_offset,
Michael Buesch5042c502008-04-05 15:05:00 +02001390 u16 shm_size_offset)
Michael Buesche4d6b792007-09-18 15:39:42 -04001391{
Michael Buesch47f76ca2007-12-27 22:15:11 +01001392 unsigned int i, len, variable_len;
Michael Buesche66fee62007-12-26 17:47:10 +01001393 const struct ieee80211_mgmt *bcn;
1394 const u8 *ie;
1395 bool tim_found = 0;
Michael Buesch5042c502008-04-05 15:05:00 +02001396 unsigned int rate;
1397 u16 ctl;
1398 int antenna;
Johannes Berge039fa42008-05-15 12:55:29 +02001399 struct ieee80211_tx_info *info = IEEE80211_SKB_CB(dev->wl->current_beacon);
Michael Buesche4d6b792007-09-18 15:39:42 -04001400
Michael Buesche66fee62007-12-26 17:47:10 +01001401 bcn = (const struct ieee80211_mgmt *)(dev->wl->current_beacon->data);
1402 len = min((size_t) dev->wl->current_beacon->len,
Michael Buesche4d6b792007-09-18 15:39:42 -04001403 0x200 - sizeof(struct b43_plcp_hdr6));
Johannes Berge039fa42008-05-15 12:55:29 +02001404 rate = ieee80211_get_tx_rate(dev->wl->hw, info)->hw_value;
Michael Buesche66fee62007-12-26 17:47:10 +01001405
1406 b43_write_template_common(dev, (const u8 *)bcn,
Michael Buesche4d6b792007-09-18 15:39:42 -04001407 len, ram_offset, shm_size_offset, rate);
Michael Buesche66fee62007-12-26 17:47:10 +01001408
Michael Buesch5042c502008-04-05 15:05:00 +02001409 /* Write the PHY TX control parameters. */
Johannes Berge039fa42008-05-15 12:55:29 +02001410 antenna = b43_antenna_from_ieee80211(dev, info->antenna_sel_tx);
Michael Buesch5042c502008-04-05 15:05:00 +02001411 antenna = b43_antenna_to_phyctl(antenna);
1412 ctl = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_BEACPHYCTL);
1413 /* We can't send beacons with short preamble. Would get PHY errors. */
1414 ctl &= ~B43_TXH_PHY_SHORTPRMBL;
1415 ctl &= ~B43_TXH_PHY_ANT;
1416 ctl &= ~B43_TXH_PHY_ENC;
1417 ctl |= antenna;
1418 if (b43_is_cck_rate(rate))
1419 ctl |= B43_TXH_PHY_ENC_CCK;
1420 else
1421 ctl |= B43_TXH_PHY_ENC_OFDM;
1422 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_BEACPHYCTL, ctl);
1423
Michael Buesche66fee62007-12-26 17:47:10 +01001424 /* Find the position of the TIM and the DTIM_period value
1425 * and write them to SHM. */
1426 ie = bcn->u.beacon.variable;
Michael Buesch47f76ca2007-12-27 22:15:11 +01001427 variable_len = len - offsetof(struct ieee80211_mgmt, u.beacon.variable);
1428 for (i = 0; i < variable_len - 2; ) {
Michael Buesche66fee62007-12-26 17:47:10 +01001429 uint8_t ie_id, ie_len;
1430
1431 ie_id = ie[i];
1432 ie_len = ie[i + 1];
1433 if (ie_id == 5) {
1434 u16 tim_position;
1435 u16 dtim_period;
1436 /* This is the TIM Information Element */
1437
1438 /* Check whether the ie_len is in the beacon data range. */
Michael Buesch47f76ca2007-12-27 22:15:11 +01001439 if (variable_len < ie_len + 2 + i)
Michael Buesche66fee62007-12-26 17:47:10 +01001440 break;
1441 /* A valid TIM is at least 4 bytes long. */
1442 if (ie_len < 4)
1443 break;
1444 tim_found = 1;
1445
1446 tim_position = sizeof(struct b43_plcp_hdr6);
1447 tim_position += offsetof(struct ieee80211_mgmt, u.beacon.variable);
1448 tim_position += i;
1449
1450 dtim_period = ie[i + 3];
1451
1452 b43_shm_write16(dev, B43_SHM_SHARED,
1453 B43_SHM_SH_TIMBPOS, tim_position);
1454 b43_shm_write16(dev, B43_SHM_SHARED,
1455 B43_SHM_SH_DTIMPER, dtim_period);
1456 break;
1457 }
1458 i += ie_len + 2;
1459 }
1460 if (!tim_found) {
Johannes Berg04dea132008-05-20 12:10:49 +02001461 /*
1462 * If ucode wants to modify TIM do it behind the beacon, this
1463 * will happen, for example, when doing mesh networking.
1464 */
1465 b43_shm_write16(dev, B43_SHM_SHARED,
1466 B43_SHM_SH_TIMBPOS,
1467 len + sizeof(struct b43_plcp_hdr6));
1468 b43_shm_write16(dev, B43_SHM_SHARED,
1469 B43_SHM_SH_DTIMPER, 0);
1470 }
1471 b43dbg(dev->wl, "Updated beacon template at 0x%x\n", ram_offset);
Michael Buesche4d6b792007-09-18 15:39:42 -04001472}
1473
1474static void b43_write_probe_resp_plcp(struct b43_wldev *dev,
Johannes Berg8318d782008-01-24 19:38:38 +01001475 u16 shm_offset, u16 size,
1476 struct ieee80211_rate *rate)
Michael Buesche4d6b792007-09-18 15:39:42 -04001477{
1478 struct b43_plcp_hdr4 plcp;
1479 u32 tmp;
1480 __le16 dur;
1481
1482 plcp.data = 0;
Johannes Berg8318d782008-01-24 19:38:38 +01001483 b43_generate_plcp_hdr(&plcp, size + FCS_LEN, rate->hw_value);
Michael Buesche4d6b792007-09-18 15:39:42 -04001484 dur = ieee80211_generic_frame_duration(dev->wl->hw,
Johannes Berg32bfd352007-12-19 01:31:26 +01001485 dev->wl->vif, size,
Johannes Berg8318d782008-01-24 19:38:38 +01001486 rate);
Michael Buesche4d6b792007-09-18 15:39:42 -04001487 /* Write PLCP in two parts and timing for packet transfer */
1488 tmp = le32_to_cpu(plcp.data);
1489 b43_shm_write16(dev, B43_SHM_SHARED, shm_offset, tmp & 0xFFFF);
1490 b43_shm_write16(dev, B43_SHM_SHARED, shm_offset + 2, tmp >> 16);
1491 b43_shm_write16(dev, B43_SHM_SHARED, shm_offset + 6, le16_to_cpu(dur));
1492}
1493
1494/* Instead of using custom probe response template, this function
1495 * just patches custom beacon template by:
1496 * 1) Changing packet type
1497 * 2) Patching duration field
1498 * 3) Stripping TIM
1499 */
Michael Buesche66fee62007-12-26 17:47:10 +01001500static const u8 * b43_generate_probe_resp(struct b43_wldev *dev,
Johannes Berg8318d782008-01-24 19:38:38 +01001501 u16 *dest_size,
1502 struct ieee80211_rate *rate)
Michael Buesche4d6b792007-09-18 15:39:42 -04001503{
1504 const u8 *src_data;
1505 u8 *dest_data;
1506 u16 src_size, elem_size, src_pos, dest_pos;
1507 __le16 dur;
1508 struct ieee80211_hdr *hdr;
Michael Buesche66fee62007-12-26 17:47:10 +01001509 size_t ie_start;
Michael Buesche4d6b792007-09-18 15:39:42 -04001510
Michael Buesche66fee62007-12-26 17:47:10 +01001511 src_size = dev->wl->current_beacon->len;
1512 src_data = (const u8 *)dev->wl->current_beacon->data;
Michael Buesche4d6b792007-09-18 15:39:42 -04001513
Michael Buesche66fee62007-12-26 17:47:10 +01001514 /* Get the start offset of the variable IEs in the packet. */
1515 ie_start = offsetof(struct ieee80211_mgmt, u.probe_resp.variable);
1516 B43_WARN_ON(ie_start != offsetof(struct ieee80211_mgmt, u.beacon.variable));
1517
1518 if (B43_WARN_ON(src_size < ie_start))
Michael Buesche4d6b792007-09-18 15:39:42 -04001519 return NULL;
Michael Buesche4d6b792007-09-18 15:39:42 -04001520
1521 dest_data = kmalloc(src_size, GFP_ATOMIC);
1522 if (unlikely(!dest_data))
1523 return NULL;
1524
Michael Buesche66fee62007-12-26 17:47:10 +01001525 /* Copy the static data and all Information Elements, except the TIM. */
1526 memcpy(dest_data, src_data, ie_start);
1527 src_pos = ie_start;
1528 dest_pos = ie_start;
1529 for ( ; src_pos < src_size - 2; src_pos += elem_size) {
Michael Buesche4d6b792007-09-18 15:39:42 -04001530 elem_size = src_data[src_pos + 1] + 2;
Michael Buesche66fee62007-12-26 17:47:10 +01001531 if (src_data[src_pos] == 5) {
1532 /* This is the TIM. */
1533 continue;
Michael Buesche4d6b792007-09-18 15:39:42 -04001534 }
Michael Buesche66fee62007-12-26 17:47:10 +01001535 memcpy(dest_data + dest_pos, src_data + src_pos,
1536 elem_size);
1537 dest_pos += elem_size;
Michael Buesche4d6b792007-09-18 15:39:42 -04001538 }
1539 *dest_size = dest_pos;
1540 hdr = (struct ieee80211_hdr *)dest_data;
1541
1542 /* Set the frame control. */
1543 hdr->frame_control = cpu_to_le16(IEEE80211_FTYPE_MGMT |
1544 IEEE80211_STYPE_PROBE_RESP);
1545 dur = ieee80211_generic_frame_duration(dev->wl->hw,
Johannes Berg32bfd352007-12-19 01:31:26 +01001546 dev->wl->vif, *dest_size,
Johannes Berg8318d782008-01-24 19:38:38 +01001547 rate);
Michael Buesche4d6b792007-09-18 15:39:42 -04001548 hdr->duration_id = dur;
1549
1550 return dest_data;
1551}
1552
1553static void b43_write_probe_resp_template(struct b43_wldev *dev,
1554 u16 ram_offset,
Johannes Berg8318d782008-01-24 19:38:38 +01001555 u16 shm_size_offset,
1556 struct ieee80211_rate *rate)
Michael Buesche4d6b792007-09-18 15:39:42 -04001557{
Michael Buesche66fee62007-12-26 17:47:10 +01001558 const u8 *probe_resp_data;
Michael Buesche4d6b792007-09-18 15:39:42 -04001559 u16 size;
1560
Michael Buesche66fee62007-12-26 17:47:10 +01001561 size = dev->wl->current_beacon->len;
Michael Buesche4d6b792007-09-18 15:39:42 -04001562 probe_resp_data = b43_generate_probe_resp(dev, &size, rate);
1563 if (unlikely(!probe_resp_data))
1564 return;
1565
1566 /* Looks like PLCP headers plus packet timings are stored for
1567 * all possible basic rates
1568 */
Johannes Berg8318d782008-01-24 19:38:38 +01001569 b43_write_probe_resp_plcp(dev, 0x31A, size, &b43_b_ratetable[0]);
1570 b43_write_probe_resp_plcp(dev, 0x32C, size, &b43_b_ratetable[1]);
1571 b43_write_probe_resp_plcp(dev, 0x33E, size, &b43_b_ratetable[2]);
1572 b43_write_probe_resp_plcp(dev, 0x350, size, &b43_b_ratetable[3]);
Michael Buesche4d6b792007-09-18 15:39:42 -04001573
1574 size = min((size_t) size, 0x200 - sizeof(struct b43_plcp_hdr6));
1575 b43_write_template_common(dev, probe_resp_data,
Johannes Berg8318d782008-01-24 19:38:38 +01001576 size, ram_offset, shm_size_offset,
1577 rate->hw_value);
Michael Buesche4d6b792007-09-18 15:39:42 -04001578 kfree(probe_resp_data);
1579}
1580
Michael Buesch6b4bec012008-05-20 12:16:28 +02001581static void b43_upload_beacon0(struct b43_wldev *dev)
1582{
1583 struct b43_wl *wl = dev->wl;
1584
1585 if (wl->beacon0_uploaded)
1586 return;
1587 b43_write_beacon_template(dev, 0x68, 0x18);
1588 /* FIXME: Probe resp upload doesn't really belong here,
1589 * but we don't use that feature anyway. */
1590 b43_write_probe_resp_template(dev, 0x268, 0x4A,
1591 &__b43_ratetable[3]);
1592 wl->beacon0_uploaded = 1;
1593}
1594
1595static void b43_upload_beacon1(struct b43_wldev *dev)
1596{
1597 struct b43_wl *wl = dev->wl;
1598
1599 if (wl->beacon1_uploaded)
1600 return;
1601 b43_write_beacon_template(dev, 0x468, 0x1A);
1602 wl->beacon1_uploaded = 1;
1603}
1604
Michael Bueschc97a4cc2008-04-05 15:02:09 +02001605static void handle_irq_beacon(struct b43_wldev *dev)
1606{
1607 struct b43_wl *wl = dev->wl;
1608 u32 cmd, beacon0_valid, beacon1_valid;
1609
Johannes Berg04dea132008-05-20 12:10:49 +02001610 if (!b43_is_mode(wl, IEEE80211_IF_TYPE_AP) &&
1611 !b43_is_mode(wl, IEEE80211_IF_TYPE_MESH_POINT))
Michael Bueschc97a4cc2008-04-05 15:02:09 +02001612 return;
1613
1614 /* This is the bottom half of the asynchronous beacon update. */
1615
1616 /* Ignore interrupt in the future. */
1617 dev->irq_savedstate &= ~B43_IRQ_BEACON;
1618
1619 cmd = b43_read32(dev, B43_MMIO_MACCMD);
1620 beacon0_valid = (cmd & B43_MACCMD_BEACON0_VALID);
1621 beacon1_valid = (cmd & B43_MACCMD_BEACON1_VALID);
1622
1623 /* Schedule interrupt manually, if busy. */
1624 if (beacon0_valid && beacon1_valid) {
1625 b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, B43_IRQ_BEACON);
1626 dev->irq_savedstate |= B43_IRQ_BEACON;
1627 return;
1628 }
1629
Michael Buesch6b4bec012008-05-20 12:16:28 +02001630 if (unlikely(wl->beacon_templates_virgin)) {
1631 /* We never uploaded a beacon before.
1632 * Upload both templates now, but only mark one valid. */
1633 wl->beacon_templates_virgin = 0;
1634 b43_upload_beacon0(dev);
1635 b43_upload_beacon1(dev);
Michael Bueschc97a4cc2008-04-05 15:02:09 +02001636 cmd = b43_read32(dev, B43_MMIO_MACCMD);
1637 cmd |= B43_MACCMD_BEACON0_VALID;
1638 b43_write32(dev, B43_MMIO_MACCMD, cmd);
Michael Buesch6b4bec012008-05-20 12:16:28 +02001639 } else {
1640 if (!beacon0_valid) {
1641 b43_upload_beacon0(dev);
1642 cmd = b43_read32(dev, B43_MMIO_MACCMD);
1643 cmd |= B43_MACCMD_BEACON0_VALID;
1644 b43_write32(dev, B43_MMIO_MACCMD, cmd);
1645 } else if (!beacon1_valid) {
1646 b43_upload_beacon1(dev);
1647 cmd = b43_read32(dev, B43_MMIO_MACCMD);
1648 cmd |= B43_MACCMD_BEACON1_VALID;
1649 b43_write32(dev, B43_MMIO_MACCMD, cmd);
Michael Bueschc97a4cc2008-04-05 15:02:09 +02001650 }
Michael Bueschc97a4cc2008-04-05 15:02:09 +02001651 }
1652}
1653
Michael Buescha82d9922008-04-04 21:40:06 +02001654static void b43_beacon_update_trigger_work(struct work_struct *work)
1655{
1656 struct b43_wl *wl = container_of(work, struct b43_wl,
1657 beacon_update_trigger);
1658 struct b43_wldev *dev;
1659
1660 mutex_lock(&wl->mutex);
1661 dev = wl->current_dev;
1662 if (likely(dev && (b43_status(dev) >= B43_STAT_INITIALIZED))) {
Michael Buescha82d9922008-04-04 21:40:06 +02001663 spin_lock_irq(&wl->irq_lock);
Michael Bueschc97a4cc2008-04-05 15:02:09 +02001664 /* update beacon right away or defer to irq */
1665 dev->irq_savedstate = b43_read32(dev, B43_MMIO_GEN_IRQ_MASK);
1666 handle_irq_beacon(dev);
1667 /* The handler might have updated the IRQ mask. */
1668 b43_write32(dev, B43_MMIO_GEN_IRQ_MASK,
1669 dev->irq_savedstate);
1670 mmiowb();
Michael Buescha82d9922008-04-04 21:40:06 +02001671 spin_unlock_irq(&wl->irq_lock);
1672 }
1673 mutex_unlock(&wl->mutex);
1674}
1675
Michael Bueschd4df6f12007-12-26 18:04:14 +01001676/* Asynchronously update the packet templates in template RAM.
1677 * Locking: Requires wl->irq_lock to be locked. */
Johannes Berge039fa42008-05-15 12:55:29 +02001678static void b43_update_templates(struct b43_wl *wl, struct sk_buff *beacon)
Michael Buesche4d6b792007-09-18 15:39:42 -04001679{
Michael Buesche66fee62007-12-26 17:47:10 +01001680 /* This is the top half of the ansynchronous beacon update.
1681 * The bottom half is the beacon IRQ.
1682 * Beacon update must be asynchronous to avoid sending an
1683 * invalid beacon. This can happen for example, if the firmware
1684 * transmits a beacon while we are updating it. */
Michael Buesche4d6b792007-09-18 15:39:42 -04001685
Michael Buesche66fee62007-12-26 17:47:10 +01001686 if (wl->current_beacon)
1687 dev_kfree_skb_any(wl->current_beacon);
1688 wl->current_beacon = beacon;
1689 wl->beacon0_uploaded = 0;
1690 wl->beacon1_uploaded = 0;
Michael Buescha82d9922008-04-04 21:40:06 +02001691 queue_work(wl->hw->workqueue, &wl->beacon_update_trigger);
Michael Buesche4d6b792007-09-18 15:39:42 -04001692}
1693
1694static void b43_set_ssid(struct b43_wldev *dev, const u8 * ssid, u8 ssid_len)
1695{
1696 u32 tmp;
1697 u16 i, len;
1698
1699 len = min((u16) ssid_len, (u16) 0x100);
1700 for (i = 0; i < len; i += sizeof(u32)) {
1701 tmp = (u32) (ssid[i + 0]);
1702 if (i + 1 < len)
1703 tmp |= (u32) (ssid[i + 1]) << 8;
1704 if (i + 2 < len)
1705 tmp |= (u32) (ssid[i + 2]) << 16;
1706 if (i + 3 < len)
1707 tmp |= (u32) (ssid[i + 3]) << 24;
1708 b43_shm_write32(dev, B43_SHM_SHARED, 0x380 + i, tmp);
1709 }
1710 b43_shm_write16(dev, B43_SHM_SHARED, 0x48, len);
1711}
1712
1713static void b43_set_beacon_int(struct b43_wldev *dev, u16 beacon_int)
1714{
1715 b43_time_lock(dev);
1716 if (dev->dev->id.revision >= 3) {
Michael Buescha82d9922008-04-04 21:40:06 +02001717 b43_write32(dev, B43_MMIO_TSF_CFP_REP, (beacon_int << 16));
1718 b43_write32(dev, B43_MMIO_TSF_CFP_START, (beacon_int << 10));
Michael Buesche4d6b792007-09-18 15:39:42 -04001719 } else {
1720 b43_write16(dev, 0x606, (beacon_int >> 6));
1721 b43_write16(dev, 0x610, beacon_int);
1722 }
1723 b43_time_unlock(dev);
Michael Buescha82d9922008-04-04 21:40:06 +02001724 b43dbg(dev->wl, "Set beacon interval to %u\n", beacon_int);
Michael Buesche4d6b792007-09-18 15:39:42 -04001725}
1726
Michael Bueschafa83e22008-05-19 23:51:37 +02001727static void b43_handle_firmware_panic(struct b43_wldev *dev)
1728{
1729 u16 reason;
1730
1731 /* Read the register that contains the reason code for the panic. */
1732 reason = b43_shm_read16(dev, B43_SHM_SCRATCH, B43_FWPANIC_REASON_REG);
1733 b43err(dev->wl, "Whoopsy, firmware panic! Reason: %u\n", reason);
1734
1735 switch (reason) {
1736 default:
1737 b43dbg(dev->wl, "The panic reason is unknown.\n");
1738 /* fallthrough */
1739 case B43_FWPANIC_DIE:
1740 /* Do not restart the controller or firmware.
1741 * The device is nonfunctional from now on.
1742 * Restarting would result in this panic to trigger again,
1743 * so we avoid that recursion. */
1744 break;
1745 case B43_FWPANIC_RESTART:
1746 b43_controller_restart(dev, "Microcode panic");
1747 break;
1748 }
1749}
1750
Michael Buesche4d6b792007-09-18 15:39:42 -04001751static void handle_irq_ucode_debug(struct b43_wldev *dev)
1752{
Michael Buesche48b0ee2008-05-17 22:44:35 +02001753 unsigned int i, cnt;
Michael Buesch53c06852008-05-20 00:24:36 +02001754 u16 reason, marker_id, marker_line;
Michael Buesche48b0ee2008-05-17 22:44:35 +02001755 __le16 *buf;
1756
1757 /* The proprietary firmware doesn't have this IRQ. */
1758 if (!dev->fw.opensource)
1759 return;
1760
Michael Bueschafa83e22008-05-19 23:51:37 +02001761 /* Read the register that contains the reason code for this IRQ. */
1762 reason = b43_shm_read16(dev, B43_SHM_SCRATCH, B43_DEBUGIRQ_REASON_REG);
1763
Michael Buesche48b0ee2008-05-17 22:44:35 +02001764 switch (reason) {
1765 case B43_DEBUGIRQ_PANIC:
Michael Bueschafa83e22008-05-19 23:51:37 +02001766 b43_handle_firmware_panic(dev);
Michael Buesche48b0ee2008-05-17 22:44:35 +02001767 break;
1768 case B43_DEBUGIRQ_DUMP_SHM:
1769 if (!B43_DEBUG)
1770 break; /* Only with driver debugging enabled. */
1771 buf = kmalloc(4096, GFP_ATOMIC);
1772 if (!buf) {
1773 b43dbg(dev->wl, "SHM-dump: Failed to allocate memory\n");
1774 goto out;
1775 }
1776 for (i = 0; i < 4096; i += 2) {
1777 u16 tmp = b43_shm_read16(dev, B43_SHM_SHARED, i);
1778 buf[i / 2] = cpu_to_le16(tmp);
1779 }
1780 b43info(dev->wl, "Shared memory dump:\n");
1781 print_hex_dump(KERN_INFO, "", DUMP_PREFIX_OFFSET,
1782 16, 2, buf, 4096, 1);
1783 kfree(buf);
1784 break;
1785 case B43_DEBUGIRQ_DUMP_REGS:
1786 if (!B43_DEBUG)
1787 break; /* Only with driver debugging enabled. */
1788 b43info(dev->wl, "Microcode register dump:\n");
1789 for (i = 0, cnt = 0; i < 64; i++) {
1790 u16 tmp = b43_shm_read16(dev, B43_SHM_SCRATCH, i);
1791 if (cnt == 0)
1792 printk(KERN_INFO);
1793 printk("r%02u: 0x%04X ", i, tmp);
1794 cnt++;
1795 if (cnt == 6) {
1796 printk("\n");
1797 cnt = 0;
1798 }
1799 }
1800 printk("\n");
1801 break;
Michael Buesch53c06852008-05-20 00:24:36 +02001802 case B43_DEBUGIRQ_MARKER:
1803 if (!B43_DEBUG)
1804 break; /* Only with driver debugging enabled. */
1805 marker_id = b43_shm_read16(dev, B43_SHM_SCRATCH,
1806 B43_MARKER_ID_REG);
1807 marker_line = b43_shm_read16(dev, B43_SHM_SCRATCH,
1808 B43_MARKER_LINE_REG);
1809 b43info(dev->wl, "The firmware just executed the MARKER(%u) "
1810 "at line number %u\n",
1811 marker_id, marker_line);
1812 break;
Michael Buesche48b0ee2008-05-17 22:44:35 +02001813 default:
1814 b43dbg(dev->wl, "Debug-IRQ triggered for unknown reason: %u\n",
1815 reason);
1816 }
1817out:
Michael Bueschafa83e22008-05-19 23:51:37 +02001818 /* Acknowledge the debug-IRQ, so the firmware can continue. */
1819 b43_shm_write16(dev, B43_SHM_SCRATCH,
1820 B43_DEBUGIRQ_REASON_REG, B43_DEBUGIRQ_ACK);
Michael Buesche4d6b792007-09-18 15:39:42 -04001821}
1822
1823/* Interrupt handler bottom-half */
1824static void b43_interrupt_tasklet(struct b43_wldev *dev)
1825{
1826 u32 reason;
1827 u32 dma_reason[ARRAY_SIZE(dev->dma_reason)];
1828 u32 merged_dma_reason = 0;
Michael Buesch21954c32007-09-27 15:31:40 +02001829 int i;
Michael Buesche4d6b792007-09-18 15:39:42 -04001830 unsigned long flags;
1831
1832 spin_lock_irqsave(&dev->wl->irq_lock, flags);
1833
1834 B43_WARN_ON(b43_status(dev) != B43_STAT_STARTED);
1835
1836 reason = dev->irq_reason;
1837 for (i = 0; i < ARRAY_SIZE(dma_reason); i++) {
1838 dma_reason[i] = dev->dma_reason[i];
1839 merged_dma_reason |= dma_reason[i];
1840 }
1841
1842 if (unlikely(reason & B43_IRQ_MAC_TXERR))
1843 b43err(dev->wl, "MAC transmission error\n");
1844
Stefano Brivio00e0b8c2007-11-25 11:10:33 +01001845 if (unlikely(reason & B43_IRQ_PHY_TXERR)) {
Michael Buesche4d6b792007-09-18 15:39:42 -04001846 b43err(dev->wl, "PHY transmission error\n");
Stefano Brivio00e0b8c2007-11-25 11:10:33 +01001847 rmb();
1848 if (unlikely(atomic_dec_and_test(&dev->phy.txerr_cnt))) {
1849 atomic_set(&dev->phy.txerr_cnt,
1850 B43_PHY_TX_BADNESS_LIMIT);
1851 b43err(dev->wl, "Too many PHY TX errors, "
1852 "restarting the controller\n");
1853 b43_controller_restart(dev, "PHY TX errors");
1854 }
1855 }
Michael Buesche4d6b792007-09-18 15:39:42 -04001856
1857 if (unlikely(merged_dma_reason & (B43_DMAIRQ_FATALMASK |
1858 B43_DMAIRQ_NONFATALMASK))) {
1859 if (merged_dma_reason & B43_DMAIRQ_FATALMASK) {
1860 b43err(dev->wl, "Fatal DMA error: "
1861 "0x%08X, 0x%08X, 0x%08X, "
1862 "0x%08X, 0x%08X, 0x%08X\n",
1863 dma_reason[0], dma_reason[1],
1864 dma_reason[2], dma_reason[3],
1865 dma_reason[4], dma_reason[5]);
1866 b43_controller_restart(dev, "DMA error");
1867 mmiowb();
1868 spin_unlock_irqrestore(&dev->wl->irq_lock, flags);
1869 return;
1870 }
1871 if (merged_dma_reason & B43_DMAIRQ_NONFATALMASK) {
1872 b43err(dev->wl, "DMA error: "
1873 "0x%08X, 0x%08X, 0x%08X, "
1874 "0x%08X, 0x%08X, 0x%08X\n",
1875 dma_reason[0], dma_reason[1],
1876 dma_reason[2], dma_reason[3],
1877 dma_reason[4], dma_reason[5]);
1878 }
1879 }
1880
1881 if (unlikely(reason & B43_IRQ_UCODE_DEBUG))
1882 handle_irq_ucode_debug(dev);
1883 if (reason & B43_IRQ_TBTT_INDI)
1884 handle_irq_tbtt_indication(dev);
1885 if (reason & B43_IRQ_ATIM_END)
1886 handle_irq_atim_end(dev);
1887 if (reason & B43_IRQ_BEACON)
1888 handle_irq_beacon(dev);
1889 if (reason & B43_IRQ_PMQ)
1890 handle_irq_pmq(dev);
Michael Buesch21954c32007-09-27 15:31:40 +02001891 if (reason & B43_IRQ_TXFIFO_FLUSH_OK)
1892 ;/* TODO */
1893 if (reason & B43_IRQ_NOISESAMPLE_OK)
Michael Buesche4d6b792007-09-18 15:39:42 -04001894 handle_irq_noise(dev);
1895
1896 /* Check the DMA reason registers for received data. */
Michael Buesch5100d5a2008-03-29 21:01:16 +01001897 if (dma_reason[0] & B43_DMAIRQ_RX_DONE) {
1898 if (b43_using_pio_transfers(dev))
1899 b43_pio_rx(dev->pio.rx_queue);
1900 else
1901 b43_dma_rx(dev->dma.rx_ring);
1902 }
Michael Buesche4d6b792007-09-18 15:39:42 -04001903 B43_WARN_ON(dma_reason[1] & B43_DMAIRQ_RX_DONE);
1904 B43_WARN_ON(dma_reason[2] & B43_DMAIRQ_RX_DONE);
Michael Bueschb27faf82008-03-06 16:32:46 +01001905 B43_WARN_ON(dma_reason[3] & B43_DMAIRQ_RX_DONE);
Michael Buesche4d6b792007-09-18 15:39:42 -04001906 B43_WARN_ON(dma_reason[4] & B43_DMAIRQ_RX_DONE);
1907 B43_WARN_ON(dma_reason[5] & B43_DMAIRQ_RX_DONE);
1908
Michael Buesch21954c32007-09-27 15:31:40 +02001909 if (reason & B43_IRQ_TX_OK)
Michael Buesche4d6b792007-09-18 15:39:42 -04001910 handle_irq_transmit_status(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04001911
Michael Buesche4d6b792007-09-18 15:39:42 -04001912 b43_interrupt_enable(dev, dev->irq_savedstate);
1913 mmiowb();
1914 spin_unlock_irqrestore(&dev->wl->irq_lock, flags);
1915}
1916
Michael Buesche4d6b792007-09-18 15:39:42 -04001917static void b43_interrupt_ack(struct b43_wldev *dev, u32 reason)
1918{
Michael Buesche4d6b792007-09-18 15:39:42 -04001919 b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, reason);
1920
1921 b43_write32(dev, B43_MMIO_DMA0_REASON, dev->dma_reason[0]);
1922 b43_write32(dev, B43_MMIO_DMA1_REASON, dev->dma_reason[1]);
1923 b43_write32(dev, B43_MMIO_DMA2_REASON, dev->dma_reason[2]);
1924 b43_write32(dev, B43_MMIO_DMA3_REASON, dev->dma_reason[3]);
1925 b43_write32(dev, B43_MMIO_DMA4_REASON, dev->dma_reason[4]);
1926 b43_write32(dev, B43_MMIO_DMA5_REASON, dev->dma_reason[5]);
1927}
1928
1929/* Interrupt handler top-half */
1930static irqreturn_t b43_interrupt_handler(int irq, void *dev_id)
1931{
1932 irqreturn_t ret = IRQ_NONE;
1933 struct b43_wldev *dev = dev_id;
1934 u32 reason;
1935
1936 if (!dev)
1937 return IRQ_NONE;
1938
1939 spin_lock(&dev->wl->irq_lock);
1940
1941 if (b43_status(dev) < B43_STAT_STARTED)
1942 goto out;
1943 reason = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
1944 if (reason == 0xffffffff) /* shared IRQ */
1945 goto out;
1946 ret = IRQ_HANDLED;
1947 reason &= b43_read32(dev, B43_MMIO_GEN_IRQ_MASK);
1948 if (!reason)
1949 goto out;
1950
1951 dev->dma_reason[0] = b43_read32(dev, B43_MMIO_DMA0_REASON)
1952 & 0x0001DC00;
1953 dev->dma_reason[1] = b43_read32(dev, B43_MMIO_DMA1_REASON)
1954 & 0x0000DC00;
1955 dev->dma_reason[2] = b43_read32(dev, B43_MMIO_DMA2_REASON)
1956 & 0x0000DC00;
1957 dev->dma_reason[3] = b43_read32(dev, B43_MMIO_DMA3_REASON)
1958 & 0x0001DC00;
1959 dev->dma_reason[4] = b43_read32(dev, B43_MMIO_DMA4_REASON)
1960 & 0x0000DC00;
1961 dev->dma_reason[5] = b43_read32(dev, B43_MMIO_DMA5_REASON)
1962 & 0x0000DC00;
1963
1964 b43_interrupt_ack(dev, reason);
1965 /* disable all IRQs. They are enabled again in the bottom half. */
1966 dev->irq_savedstate = b43_interrupt_disable(dev, B43_IRQ_ALL);
1967 /* save the reason code and call our bottom half. */
1968 dev->irq_reason = reason;
1969 tasklet_schedule(&dev->isr_tasklet);
1970 out:
1971 mmiowb();
1972 spin_unlock(&dev->wl->irq_lock);
1973
1974 return ret;
1975}
1976
Michael Buesch61cb5dd2008-01-21 19:55:09 +01001977static void do_release_fw(struct b43_firmware_file *fw)
1978{
1979 release_firmware(fw->data);
1980 fw->data = NULL;
1981 fw->filename = NULL;
1982}
1983
Michael Buesche4d6b792007-09-18 15:39:42 -04001984static void b43_release_firmware(struct b43_wldev *dev)
1985{
Michael Buesch61cb5dd2008-01-21 19:55:09 +01001986 do_release_fw(&dev->fw.ucode);
1987 do_release_fw(&dev->fw.pcm);
1988 do_release_fw(&dev->fw.initvals);
1989 do_release_fw(&dev->fw.initvals_band);
Michael Buesche4d6b792007-09-18 15:39:42 -04001990}
1991
Michael Buescheb189d8b2008-01-28 14:47:41 -08001992static void b43_print_fw_helptext(struct b43_wl *wl, bool error)
Michael Buesche4d6b792007-09-18 15:39:42 -04001993{
Michael Buescheb189d8b2008-01-28 14:47:41 -08001994 const char *text;
1995
1996 text = "You must go to "
Stefano Brivio354807e2007-11-19 20:21:31 +01001997 "http://linuxwireless.org/en/users/Drivers/b43#devicefirmware "
Michael Buescheb189d8b2008-01-28 14:47:41 -08001998 "and download the latest firmware (version 4).\n";
1999 if (error)
2000 b43err(wl, text);
2001 else
2002 b43warn(wl, text);
Michael Buesche4d6b792007-09-18 15:39:42 -04002003}
2004
2005static int do_request_fw(struct b43_wldev *dev,
2006 const char *name,
Michael Buesch68217832008-05-17 23:43:57 +02002007 struct b43_firmware_file *fw,
2008 bool silent)
Michael Buesche4d6b792007-09-18 15:39:42 -04002009{
Michael Buesch1a094042007-09-20 11:13:40 -07002010 char path[sizeof(modparam_fwpostfix) + 32];
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002011 const struct firmware *blob;
Michael Buesche4d6b792007-09-18 15:39:42 -04002012 struct b43_fw_header *hdr;
2013 u32 size;
2014 int err;
2015
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002016 if (!name) {
2017 /* Don't fetch anything. Free possibly cached firmware. */
2018 do_release_fw(fw);
Michael Buesche4d6b792007-09-18 15:39:42 -04002019 return 0;
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002020 }
2021 if (fw->filename) {
2022 if (strcmp(fw->filename, name) == 0)
2023 return 0; /* Already have this fw. */
2024 /* Free the cached firmware first. */
2025 do_release_fw(fw);
2026 }
Michael Buesche4d6b792007-09-18 15:39:42 -04002027
2028 snprintf(path, ARRAY_SIZE(path),
2029 "b43%s/%s.fw",
2030 modparam_fwpostfix, name);
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002031 err = request_firmware(&blob, path, dev->dev->dev);
Michael Buesch68217832008-05-17 23:43:57 +02002032 if (err == -ENOENT) {
2033 if (!silent) {
2034 b43err(dev->wl, "Firmware file \"%s\" not found\n",
2035 path);
2036 }
2037 return err;
2038 } else if (err) {
2039 b43err(dev->wl, "Firmware file \"%s\" request failed (err=%d)\n",
2040 path, err);
Michael Buesche4d6b792007-09-18 15:39:42 -04002041 return err;
2042 }
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002043 if (blob->size < sizeof(struct b43_fw_header))
Michael Buesche4d6b792007-09-18 15:39:42 -04002044 goto err_format;
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002045 hdr = (struct b43_fw_header *)(blob->data);
Michael Buesche4d6b792007-09-18 15:39:42 -04002046 switch (hdr->type) {
2047 case B43_FW_TYPE_UCODE:
2048 case B43_FW_TYPE_PCM:
2049 size = be32_to_cpu(hdr->size);
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002050 if (size != blob->size - sizeof(struct b43_fw_header))
Michael Buesche4d6b792007-09-18 15:39:42 -04002051 goto err_format;
2052 /* fallthrough */
2053 case B43_FW_TYPE_IV:
2054 if (hdr->ver != 1)
2055 goto err_format;
2056 break;
2057 default:
2058 goto err_format;
2059 }
2060
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002061 fw->data = blob;
2062 fw->filename = name;
2063
2064 return 0;
Michael Buesche4d6b792007-09-18 15:39:42 -04002065
2066err_format:
2067 b43err(dev->wl, "Firmware file \"%s\" format error.\n", path);
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002068 release_firmware(blob);
2069
Michael Buesche4d6b792007-09-18 15:39:42 -04002070 return -EPROTO;
2071}
2072
2073static int b43_request_firmware(struct b43_wldev *dev)
2074{
2075 struct b43_firmware *fw = &dev->fw;
2076 const u8 rev = dev->dev->id.revision;
2077 const char *filename;
2078 u32 tmshigh;
2079 int err;
2080
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002081 /* Get microcode */
Michael Buesche4d6b792007-09-18 15:39:42 -04002082 tmshigh = ssb_read32(dev->dev, SSB_TMSHIGH);
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002083 if ((rev >= 5) && (rev <= 10))
2084 filename = "ucode5";
2085 else if ((rev >= 11) && (rev <= 12))
2086 filename = "ucode11";
2087 else if (rev >= 13)
2088 filename = "ucode13";
2089 else
2090 goto err_no_ucode;
Michael Buesch68217832008-05-17 23:43:57 +02002091 err = do_request_fw(dev, filename, &fw->ucode, 0);
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002092 if (err)
2093 goto err_load;
2094
2095 /* Get PCM code */
2096 if ((rev >= 5) && (rev <= 10))
2097 filename = "pcm5";
2098 else if (rev >= 11)
2099 filename = NULL;
2100 else
2101 goto err_no_pcm;
Michael Buesch68217832008-05-17 23:43:57 +02002102 fw->pcm_request_failed = 0;
2103 err = do_request_fw(dev, filename, &fw->pcm, 1);
2104 if (err == -ENOENT) {
2105 /* We did not find a PCM file? Not fatal, but
2106 * core rev <= 10 must do without hwcrypto then. */
2107 fw->pcm_request_failed = 1;
2108 } else if (err)
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002109 goto err_load;
2110
2111 /* Get initvals */
2112 switch (dev->phy.type) {
2113 case B43_PHYTYPE_A:
2114 if ((rev >= 5) && (rev <= 10)) {
2115 if (tmshigh & B43_TMSHIGH_HAVE_2GHZ_PHY)
2116 filename = "a0g1initvals5";
2117 else
2118 filename = "a0g0initvals5";
2119 } else
2120 goto err_no_initvals;
2121 break;
2122 case B43_PHYTYPE_G:
Michael Buesche4d6b792007-09-18 15:39:42 -04002123 if ((rev >= 5) && (rev <= 10))
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002124 filename = "b0g0initvals5";
Michael Buesche4d6b792007-09-18 15:39:42 -04002125 else if (rev >= 13)
Larry.Finger@lwfinger.nete9304882008-05-15 14:07:36 -05002126 filename = "b0g0initvals13";
Michael Buesche4d6b792007-09-18 15:39:42 -04002127 else
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002128 goto err_no_initvals;
2129 break;
2130 case B43_PHYTYPE_N:
2131 if ((rev >= 11) && (rev <= 12))
2132 filename = "n0initvals11";
2133 else
2134 goto err_no_initvals;
2135 break;
2136 default:
2137 goto err_no_initvals;
Michael Buesche4d6b792007-09-18 15:39:42 -04002138 }
Michael Buesch68217832008-05-17 23:43:57 +02002139 err = do_request_fw(dev, filename, &fw->initvals, 0);
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002140 if (err)
2141 goto err_load;
2142
2143 /* Get bandswitch initvals */
2144 switch (dev->phy.type) {
2145 case B43_PHYTYPE_A:
2146 if ((rev >= 5) && (rev <= 10)) {
2147 if (tmshigh & B43_TMSHIGH_HAVE_2GHZ_PHY)
2148 filename = "a0g1bsinitvals5";
2149 else
2150 filename = "a0g0bsinitvals5";
2151 } else if (rev >= 11)
2152 filename = NULL;
2153 else
2154 goto err_no_initvals;
2155 break;
2156 case B43_PHYTYPE_G:
Michael Buesche4d6b792007-09-18 15:39:42 -04002157 if ((rev >= 5) && (rev <= 10))
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002158 filename = "b0g0bsinitvals5";
Michael Buesche4d6b792007-09-18 15:39:42 -04002159 else if (rev >= 11)
2160 filename = NULL;
2161 else
Michael Buesche4d6b792007-09-18 15:39:42 -04002162 goto err_no_initvals;
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002163 break;
2164 case B43_PHYTYPE_N:
2165 if ((rev >= 11) && (rev <= 12))
2166 filename = "n0bsinitvals11";
2167 else
Michael Buesche4d6b792007-09-18 15:39:42 -04002168 goto err_no_initvals;
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002169 break;
2170 default:
2171 goto err_no_initvals;
Michael Buesche4d6b792007-09-18 15:39:42 -04002172 }
Michael Buesch68217832008-05-17 23:43:57 +02002173 err = do_request_fw(dev, filename, &fw->initvals_band, 0);
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002174 if (err)
2175 goto err_load;
Michael Buesche4d6b792007-09-18 15:39:42 -04002176
2177 return 0;
2178
2179err_load:
Michael Buescheb189d8b2008-01-28 14:47:41 -08002180 b43_print_fw_helptext(dev->wl, 1);
Michael Buesche4d6b792007-09-18 15:39:42 -04002181 goto error;
2182
2183err_no_ucode:
2184 err = -ENODEV;
2185 b43err(dev->wl, "No microcode available for core rev %u\n", rev);
2186 goto error;
2187
2188err_no_pcm:
2189 err = -ENODEV;
2190 b43err(dev->wl, "No PCM available for core rev %u\n", rev);
2191 goto error;
2192
2193err_no_initvals:
2194 err = -ENODEV;
2195 b43err(dev->wl, "No Initial Values firmware file for PHY %u, "
2196 "core rev %u\n", dev->phy.type, rev);
2197 goto error;
2198
2199error:
2200 b43_release_firmware(dev);
2201 return err;
2202}
2203
2204static int b43_upload_microcode(struct b43_wldev *dev)
2205{
2206 const size_t hdr_len = sizeof(struct b43_fw_header);
2207 const __be32 *data;
2208 unsigned int i, len;
2209 u16 fwrev, fwpatch, fwdate, fwtime;
Michael Buesch1f7d87b2008-01-22 20:23:34 +01002210 u32 tmp, macctl;
Michael Buesche4d6b792007-09-18 15:39:42 -04002211 int err = 0;
2212
Michael Buesch1f7d87b2008-01-22 20:23:34 +01002213 /* Jump the microcode PSM to offset 0 */
2214 macctl = b43_read32(dev, B43_MMIO_MACCTL);
2215 B43_WARN_ON(macctl & B43_MACCTL_PSM_RUN);
2216 macctl |= B43_MACCTL_PSM_JMP0;
2217 b43_write32(dev, B43_MMIO_MACCTL, macctl);
2218 /* Zero out all microcode PSM registers and shared memory. */
2219 for (i = 0; i < 64; i++)
2220 b43_shm_write16(dev, B43_SHM_SCRATCH, i, 0);
2221 for (i = 0; i < 4096; i += 2)
2222 b43_shm_write16(dev, B43_SHM_SHARED, i, 0);
2223
Michael Buesche4d6b792007-09-18 15:39:42 -04002224 /* Upload Microcode. */
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002225 data = (__be32 *) (dev->fw.ucode.data->data + hdr_len);
2226 len = (dev->fw.ucode.data->size - hdr_len) / sizeof(__be32);
Michael Buesche4d6b792007-09-18 15:39:42 -04002227 b43_shm_control_word(dev, B43_SHM_UCODE | B43_SHM_AUTOINC_W, 0x0000);
2228 for (i = 0; i < len; i++) {
2229 b43_write32(dev, B43_MMIO_SHM_DATA, be32_to_cpu(data[i]));
2230 udelay(10);
2231 }
2232
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002233 if (dev->fw.pcm.data) {
Michael Buesche4d6b792007-09-18 15:39:42 -04002234 /* Upload PCM data. */
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002235 data = (__be32 *) (dev->fw.pcm.data->data + hdr_len);
2236 len = (dev->fw.pcm.data->size - hdr_len) / sizeof(__be32);
Michael Buesche4d6b792007-09-18 15:39:42 -04002237 b43_shm_control_word(dev, B43_SHM_HW, 0x01EA);
2238 b43_write32(dev, B43_MMIO_SHM_DATA, 0x00004000);
2239 /* No need for autoinc bit in SHM_HW */
2240 b43_shm_control_word(dev, B43_SHM_HW, 0x01EB);
2241 for (i = 0; i < len; i++) {
2242 b43_write32(dev, B43_MMIO_SHM_DATA, be32_to_cpu(data[i]));
2243 udelay(10);
2244 }
2245 }
2246
2247 b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, B43_IRQ_ALL);
Michael Buesch1f7d87b2008-01-22 20:23:34 +01002248
2249 /* Start the microcode PSM */
2250 macctl = b43_read32(dev, B43_MMIO_MACCTL);
2251 macctl &= ~B43_MACCTL_PSM_JMP0;
2252 macctl |= B43_MACCTL_PSM_RUN;
2253 b43_write32(dev, B43_MMIO_MACCTL, macctl);
Michael Buesche4d6b792007-09-18 15:39:42 -04002254
2255 /* Wait for the microcode to load and respond */
2256 i = 0;
2257 while (1) {
2258 tmp = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
2259 if (tmp == B43_IRQ_MAC_SUSPENDED)
2260 break;
2261 i++;
Michael Buesch1f7d87b2008-01-22 20:23:34 +01002262 if (i >= 20) {
Michael Buesche4d6b792007-09-18 15:39:42 -04002263 b43err(dev->wl, "Microcode not responding\n");
Michael Buescheb189d8b2008-01-28 14:47:41 -08002264 b43_print_fw_helptext(dev->wl, 1);
Michael Buesche4d6b792007-09-18 15:39:42 -04002265 err = -ENODEV;
Michael Buesch1f7d87b2008-01-22 20:23:34 +01002266 goto error;
Michael Buesche4d6b792007-09-18 15:39:42 -04002267 }
Michael Buesch1f7d87b2008-01-22 20:23:34 +01002268 msleep_interruptible(50);
2269 if (signal_pending(current)) {
2270 err = -EINTR;
2271 goto error;
2272 }
Michael Buesche4d6b792007-09-18 15:39:42 -04002273 }
2274 b43_read32(dev, B43_MMIO_GEN_IRQ_REASON); /* dummy read */
2275
2276 /* Get and check the revisions. */
2277 fwrev = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODEREV);
2278 fwpatch = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODEPATCH);
2279 fwdate = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODEDATE);
2280 fwtime = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODETIME);
2281
2282 if (fwrev <= 0x128) {
2283 b43err(dev->wl, "YOUR FIRMWARE IS TOO OLD. Firmware from "
2284 "binary drivers older than version 4.x is unsupported. "
2285 "You must upgrade your firmware files.\n");
Michael Buescheb189d8b2008-01-28 14:47:41 -08002286 b43_print_fw_helptext(dev->wl, 1);
Michael Buesche4d6b792007-09-18 15:39:42 -04002287 err = -EOPNOTSUPP;
Michael Buesch1f7d87b2008-01-22 20:23:34 +01002288 goto error;
Michael Buesche4d6b792007-09-18 15:39:42 -04002289 }
Michael Buesche4d6b792007-09-18 15:39:42 -04002290 dev->fw.rev = fwrev;
2291 dev->fw.patch = fwpatch;
Michael Buesche48b0ee2008-05-17 22:44:35 +02002292 dev->fw.opensource = (fwdate == 0xFFFF);
2293
2294 if (dev->fw.opensource) {
2295 /* Patchlevel info is encoded in the "time" field. */
2296 dev->fw.patch = fwtime;
Michael Buesch68217832008-05-17 23:43:57 +02002297 b43info(dev->wl, "Loading OpenSource firmware version %u.%u%s\n",
2298 dev->fw.rev, dev->fw.patch,
2299 dev->fw.pcm_request_failed ? " (Hardware crypto not supported)" : "");
Michael Buesche48b0ee2008-05-17 22:44:35 +02002300 } else {
2301 b43info(dev->wl, "Loading firmware version %u.%u "
2302 "(20%.2i-%.2i-%.2i %.2i:%.2i:%.2i)\n",
2303 fwrev, fwpatch,
2304 (fwdate >> 12) & 0xF, (fwdate >> 8) & 0xF, fwdate & 0xFF,
2305 (fwtime >> 11) & 0x1F, (fwtime >> 5) & 0x3F, fwtime & 0x1F);
Michael Buesch68217832008-05-17 23:43:57 +02002306 if (dev->fw.pcm_request_failed) {
2307 b43warn(dev->wl, "No \"pcm5.fw\" firmware file found. "
2308 "Hardware accelerated cryptography is disabled.\n");
2309 b43_print_fw_helptext(dev->wl, 0);
2310 }
Michael Buesche48b0ee2008-05-17 22:44:35 +02002311 }
Michael Buesche4d6b792007-09-18 15:39:42 -04002312
Michael Buescheb189d8b2008-01-28 14:47:41 -08002313 if (b43_is_old_txhdr_format(dev)) {
2314 b43warn(dev->wl, "You are using an old firmware image. "
2315 "Support for old firmware will be removed in July 2008.\n");
2316 b43_print_fw_helptext(dev->wl, 0);
2317 }
2318
Michael Buesch1f7d87b2008-01-22 20:23:34 +01002319 return 0;
2320
2321error:
2322 macctl = b43_read32(dev, B43_MMIO_MACCTL);
2323 macctl &= ~B43_MACCTL_PSM_RUN;
2324 macctl |= B43_MACCTL_PSM_JMP0;
2325 b43_write32(dev, B43_MMIO_MACCTL, macctl);
2326
Michael Buesche4d6b792007-09-18 15:39:42 -04002327 return err;
2328}
2329
2330static int b43_write_initvals(struct b43_wldev *dev,
2331 const struct b43_iv *ivals,
2332 size_t count,
2333 size_t array_size)
2334{
2335 const struct b43_iv *iv;
2336 u16 offset;
2337 size_t i;
2338 bool bit32;
2339
2340 BUILD_BUG_ON(sizeof(struct b43_iv) != 6);
2341 iv = ivals;
2342 for (i = 0; i < count; i++) {
2343 if (array_size < sizeof(iv->offset_size))
2344 goto err_format;
2345 array_size -= sizeof(iv->offset_size);
2346 offset = be16_to_cpu(iv->offset_size);
2347 bit32 = !!(offset & B43_IV_32BIT);
2348 offset &= B43_IV_OFFSET_MASK;
2349 if (offset >= 0x1000)
2350 goto err_format;
2351 if (bit32) {
2352 u32 value;
2353
2354 if (array_size < sizeof(iv->data.d32))
2355 goto err_format;
2356 array_size -= sizeof(iv->data.d32);
2357
Harvey Harrison533dd1b2008-04-29 01:03:36 -07002358 value = get_unaligned_be32(&iv->data.d32);
Michael Buesche4d6b792007-09-18 15:39:42 -04002359 b43_write32(dev, offset, value);
2360
2361 iv = (const struct b43_iv *)((const uint8_t *)iv +
2362 sizeof(__be16) +
2363 sizeof(__be32));
2364 } else {
2365 u16 value;
2366
2367 if (array_size < sizeof(iv->data.d16))
2368 goto err_format;
2369 array_size -= sizeof(iv->data.d16);
2370
2371 value = be16_to_cpu(iv->data.d16);
2372 b43_write16(dev, offset, value);
2373
2374 iv = (const struct b43_iv *)((const uint8_t *)iv +
2375 sizeof(__be16) +
2376 sizeof(__be16));
2377 }
2378 }
2379 if (array_size)
2380 goto err_format;
2381
2382 return 0;
2383
2384err_format:
2385 b43err(dev->wl, "Initial Values Firmware file-format error.\n");
Michael Buescheb189d8b2008-01-28 14:47:41 -08002386 b43_print_fw_helptext(dev->wl, 1);
Michael Buesche4d6b792007-09-18 15:39:42 -04002387
2388 return -EPROTO;
2389}
2390
2391static int b43_upload_initvals(struct b43_wldev *dev)
2392{
2393 const size_t hdr_len = sizeof(struct b43_fw_header);
2394 const struct b43_fw_header *hdr;
2395 struct b43_firmware *fw = &dev->fw;
2396 const struct b43_iv *ivals;
2397 size_t count;
2398 int err;
2399
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002400 hdr = (const struct b43_fw_header *)(fw->initvals.data->data);
2401 ivals = (const struct b43_iv *)(fw->initvals.data->data + hdr_len);
Michael Buesche4d6b792007-09-18 15:39:42 -04002402 count = be32_to_cpu(hdr->size);
2403 err = b43_write_initvals(dev, ivals, count,
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002404 fw->initvals.data->size - hdr_len);
Michael Buesche4d6b792007-09-18 15:39:42 -04002405 if (err)
2406 goto out;
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002407 if (fw->initvals_band.data) {
2408 hdr = (const struct b43_fw_header *)(fw->initvals_band.data->data);
2409 ivals = (const struct b43_iv *)(fw->initvals_band.data->data + hdr_len);
Michael Buesche4d6b792007-09-18 15:39:42 -04002410 count = be32_to_cpu(hdr->size);
2411 err = b43_write_initvals(dev, ivals, count,
Michael Buesch61cb5dd2008-01-21 19:55:09 +01002412 fw->initvals_band.data->size - hdr_len);
Michael Buesche4d6b792007-09-18 15:39:42 -04002413 if (err)
2414 goto out;
2415 }
2416out:
2417
2418 return err;
2419}
2420
2421/* Initialize the GPIOs
2422 * http://bcm-specs.sipsolutions.net/GPIO
2423 */
2424static int b43_gpio_init(struct b43_wldev *dev)
2425{
2426 struct ssb_bus *bus = dev->dev->bus;
2427 struct ssb_device *gpiodev, *pcidev = NULL;
2428 u32 mask, set;
2429
2430 b43_write32(dev, B43_MMIO_MACCTL, b43_read32(dev, B43_MMIO_MACCTL)
2431 & ~B43_MACCTL_GPOUTSMSK);
2432
Michael Buesche4d6b792007-09-18 15:39:42 -04002433 b43_write16(dev, B43_MMIO_GPIO_MASK, b43_read16(dev, B43_MMIO_GPIO_MASK)
2434 | 0x000F);
2435
2436 mask = 0x0000001F;
2437 set = 0x0000000F;
2438 if (dev->dev->bus->chip_id == 0x4301) {
2439 mask |= 0x0060;
2440 set |= 0x0060;
2441 }
2442 if (0 /* FIXME: conditional unknown */ ) {
2443 b43_write16(dev, B43_MMIO_GPIO_MASK,
2444 b43_read16(dev, B43_MMIO_GPIO_MASK)
2445 | 0x0100);
2446 mask |= 0x0180;
2447 set |= 0x0180;
2448 }
Larry Finger95de2842007-11-09 16:57:18 -06002449 if (dev->dev->bus->sprom.boardflags_lo & B43_BFL_PACTRL) {
Michael Buesche4d6b792007-09-18 15:39:42 -04002450 b43_write16(dev, B43_MMIO_GPIO_MASK,
2451 b43_read16(dev, B43_MMIO_GPIO_MASK)
2452 | 0x0200);
2453 mask |= 0x0200;
2454 set |= 0x0200;
2455 }
2456 if (dev->dev->id.revision >= 2)
2457 mask |= 0x0010; /* FIXME: This is redundant. */
2458
2459#ifdef CONFIG_SSB_DRIVER_PCICORE
2460 pcidev = bus->pcicore.dev;
2461#endif
2462 gpiodev = bus->chipco.dev ? : pcidev;
2463 if (!gpiodev)
2464 return 0;
2465 ssb_write32(gpiodev, B43_GPIO_CONTROL,
2466 (ssb_read32(gpiodev, B43_GPIO_CONTROL)
2467 & mask) | set);
2468
2469 return 0;
2470}
2471
2472/* Turn off all GPIO stuff. Call this on module unload, for example. */
2473static void b43_gpio_cleanup(struct b43_wldev *dev)
2474{
2475 struct ssb_bus *bus = dev->dev->bus;
2476 struct ssb_device *gpiodev, *pcidev = NULL;
2477
2478#ifdef CONFIG_SSB_DRIVER_PCICORE
2479 pcidev = bus->pcicore.dev;
2480#endif
2481 gpiodev = bus->chipco.dev ? : pcidev;
2482 if (!gpiodev)
2483 return;
2484 ssb_write32(gpiodev, B43_GPIO_CONTROL, 0);
2485}
2486
2487/* http://bcm-specs.sipsolutions.net/EnableMac */
Michael Bueschf5eda472008-04-20 16:03:32 +02002488void b43_mac_enable(struct b43_wldev *dev)
Michael Buesche4d6b792007-09-18 15:39:42 -04002489{
2490 dev->mac_suspended--;
2491 B43_WARN_ON(dev->mac_suspended < 0);
2492 if (dev->mac_suspended == 0) {
2493 b43_write32(dev, B43_MMIO_MACCTL,
2494 b43_read32(dev, B43_MMIO_MACCTL)
2495 | B43_MACCTL_ENABLED);
2496 b43_write32(dev, B43_MMIO_GEN_IRQ_REASON,
2497 B43_IRQ_MAC_SUSPENDED);
2498 /* Commit writes */
2499 b43_read32(dev, B43_MMIO_MACCTL);
2500 b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
2501 b43_power_saving_ctl_bits(dev, 0);
2502 }
2503}
2504
2505/* http://bcm-specs.sipsolutions.net/SuspendMAC */
Michael Bueschf5eda472008-04-20 16:03:32 +02002506void b43_mac_suspend(struct b43_wldev *dev)
Michael Buesche4d6b792007-09-18 15:39:42 -04002507{
2508 int i;
2509 u32 tmp;
2510
Michael Buesch05b64b32007-09-28 16:19:03 +02002511 might_sleep();
Michael Buesche4d6b792007-09-18 15:39:42 -04002512 B43_WARN_ON(dev->mac_suspended < 0);
Michael Buesch05b64b32007-09-28 16:19:03 +02002513
Michael Buesche4d6b792007-09-18 15:39:42 -04002514 if (dev->mac_suspended == 0) {
2515 b43_power_saving_ctl_bits(dev, B43_PS_AWAKE);
2516 b43_write32(dev, B43_MMIO_MACCTL,
2517 b43_read32(dev, B43_MMIO_MACCTL)
2518 & ~B43_MACCTL_ENABLED);
2519 /* force pci to flush the write */
2520 b43_read32(dev, B43_MMIO_MACCTL);
Michael Bueschba380012008-04-15 21:13:36 +02002521 for (i = 35; i; i--) {
2522 tmp = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
2523 if (tmp & B43_IRQ_MAC_SUSPENDED)
2524 goto out;
2525 udelay(10);
2526 }
2527 /* Hm, it seems this will take some time. Use msleep(). */
Michael Buesch05b64b32007-09-28 16:19:03 +02002528 for (i = 40; i; i--) {
Michael Buesche4d6b792007-09-18 15:39:42 -04002529 tmp = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
2530 if (tmp & B43_IRQ_MAC_SUSPENDED)
2531 goto out;
Michael Buesch05b64b32007-09-28 16:19:03 +02002532 msleep(1);
Michael Buesche4d6b792007-09-18 15:39:42 -04002533 }
2534 b43err(dev->wl, "MAC suspend failed\n");
2535 }
Michael Buesch05b64b32007-09-28 16:19:03 +02002536out:
Michael Buesche4d6b792007-09-18 15:39:42 -04002537 dev->mac_suspended++;
2538}
2539
2540static void b43_adjust_opmode(struct b43_wldev *dev)
2541{
2542 struct b43_wl *wl = dev->wl;
2543 u32 ctl;
2544 u16 cfp_pretbtt;
2545
2546 ctl = b43_read32(dev, B43_MMIO_MACCTL);
2547 /* Reset status to STA infrastructure mode. */
2548 ctl &= ~B43_MACCTL_AP;
2549 ctl &= ~B43_MACCTL_KEEP_CTL;
2550 ctl &= ~B43_MACCTL_KEEP_BADPLCP;
2551 ctl &= ~B43_MACCTL_KEEP_BAD;
2552 ctl &= ~B43_MACCTL_PROMISC;
Johannes Berg4150c572007-09-17 01:29:23 -04002553 ctl &= ~B43_MACCTL_BEACPROMISC;
Michael Buesche4d6b792007-09-18 15:39:42 -04002554 ctl |= B43_MACCTL_INFRA;
2555
Johannes Berg04dea132008-05-20 12:10:49 +02002556 if (b43_is_mode(wl, IEEE80211_IF_TYPE_AP) ||
2557 b43_is_mode(wl, IEEE80211_IF_TYPE_MESH_POINT))
Johannes Berg4150c572007-09-17 01:29:23 -04002558 ctl |= B43_MACCTL_AP;
2559 else if (b43_is_mode(wl, IEEE80211_IF_TYPE_IBSS))
2560 ctl &= ~B43_MACCTL_INFRA;
2561
2562 if (wl->filter_flags & FIF_CONTROL)
Michael Buesche4d6b792007-09-18 15:39:42 -04002563 ctl |= B43_MACCTL_KEEP_CTL;
Johannes Berg4150c572007-09-17 01:29:23 -04002564 if (wl->filter_flags & FIF_FCSFAIL)
2565 ctl |= B43_MACCTL_KEEP_BAD;
2566 if (wl->filter_flags & FIF_PLCPFAIL)
2567 ctl |= B43_MACCTL_KEEP_BADPLCP;
2568 if (wl->filter_flags & FIF_PROMISC_IN_BSS)
Michael Buesche4d6b792007-09-18 15:39:42 -04002569 ctl |= B43_MACCTL_PROMISC;
Johannes Berg4150c572007-09-17 01:29:23 -04002570 if (wl->filter_flags & FIF_BCN_PRBRESP_PROMISC)
2571 ctl |= B43_MACCTL_BEACPROMISC;
2572
Michael Buesche4d6b792007-09-18 15:39:42 -04002573 /* Workaround: On old hardware the HW-MAC-address-filter
2574 * doesn't work properly, so always run promisc in filter
2575 * it in software. */
2576 if (dev->dev->id.revision <= 4)
2577 ctl |= B43_MACCTL_PROMISC;
2578
2579 b43_write32(dev, B43_MMIO_MACCTL, ctl);
2580
2581 cfp_pretbtt = 2;
2582 if ((ctl & B43_MACCTL_INFRA) && !(ctl & B43_MACCTL_AP)) {
2583 if (dev->dev->bus->chip_id == 0x4306 &&
2584 dev->dev->bus->chip_rev == 3)
2585 cfp_pretbtt = 100;
2586 else
2587 cfp_pretbtt = 50;
2588 }
2589 b43_write16(dev, 0x612, cfp_pretbtt);
2590}
2591
2592static void b43_rate_memory_write(struct b43_wldev *dev, u16 rate, int is_ofdm)
2593{
2594 u16 offset;
2595
2596 if (is_ofdm) {
2597 offset = 0x480;
2598 offset += (b43_plcp_get_ratecode_ofdm(rate) & 0x000F) * 2;
2599 } else {
2600 offset = 0x4C0;
2601 offset += (b43_plcp_get_ratecode_cck(rate) & 0x000F) * 2;
2602 }
2603 b43_shm_write16(dev, B43_SHM_SHARED, offset + 0x20,
2604 b43_shm_read16(dev, B43_SHM_SHARED, offset));
2605}
2606
2607static void b43_rate_memory_init(struct b43_wldev *dev)
2608{
2609 switch (dev->phy.type) {
2610 case B43_PHYTYPE_A:
2611 case B43_PHYTYPE_G:
Michael Buesch53a6e232008-01-13 21:23:44 +01002612 case B43_PHYTYPE_N:
Michael Buesche4d6b792007-09-18 15:39:42 -04002613 b43_rate_memory_write(dev, B43_OFDM_RATE_6MB, 1);
2614 b43_rate_memory_write(dev, B43_OFDM_RATE_12MB, 1);
2615 b43_rate_memory_write(dev, B43_OFDM_RATE_18MB, 1);
2616 b43_rate_memory_write(dev, B43_OFDM_RATE_24MB, 1);
2617 b43_rate_memory_write(dev, B43_OFDM_RATE_36MB, 1);
2618 b43_rate_memory_write(dev, B43_OFDM_RATE_48MB, 1);
2619 b43_rate_memory_write(dev, B43_OFDM_RATE_54MB, 1);
2620 if (dev->phy.type == B43_PHYTYPE_A)
2621 break;
2622 /* fallthrough */
2623 case B43_PHYTYPE_B:
2624 b43_rate_memory_write(dev, B43_CCK_RATE_1MB, 0);
2625 b43_rate_memory_write(dev, B43_CCK_RATE_2MB, 0);
2626 b43_rate_memory_write(dev, B43_CCK_RATE_5MB, 0);
2627 b43_rate_memory_write(dev, B43_CCK_RATE_11MB, 0);
2628 break;
2629 default:
2630 B43_WARN_ON(1);
2631 }
2632}
2633
Michael Buesch5042c502008-04-05 15:05:00 +02002634/* Set the default values for the PHY TX Control Words. */
2635static void b43_set_phytxctl_defaults(struct b43_wldev *dev)
2636{
2637 u16 ctl = 0;
2638
2639 ctl |= B43_TXH_PHY_ENC_CCK;
2640 ctl |= B43_TXH_PHY_ANT01AUTO;
2641 ctl |= B43_TXH_PHY_TXPWR;
2642
2643 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_BEACPHYCTL, ctl);
2644 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_ACKCTSPHYCTL, ctl);
2645 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRPHYCTL, ctl);
2646}
2647
Michael Buesche4d6b792007-09-18 15:39:42 -04002648/* Set the TX-Antenna for management frames sent by firmware. */
2649static void b43_mgmtframe_txantenna(struct b43_wldev *dev, int antenna)
2650{
Michael Buesch5042c502008-04-05 15:05:00 +02002651 u16 ant;
Michael Buesche4d6b792007-09-18 15:39:42 -04002652 u16 tmp;
2653
Michael Buesch5042c502008-04-05 15:05:00 +02002654 ant = b43_antenna_to_phyctl(antenna);
Michael Buesche4d6b792007-09-18 15:39:42 -04002655
Michael Buesche4d6b792007-09-18 15:39:42 -04002656 /* For ACK/CTS */
2657 tmp = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_ACKCTSPHYCTL);
Michael Buescheb189d8b2008-01-28 14:47:41 -08002658 tmp = (tmp & ~B43_TXH_PHY_ANT) | ant;
Michael Buesche4d6b792007-09-18 15:39:42 -04002659 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_ACKCTSPHYCTL, tmp);
2660 /* For Probe Resposes */
2661 tmp = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_PRPHYCTL);
Michael Buescheb189d8b2008-01-28 14:47:41 -08002662 tmp = (tmp & ~B43_TXH_PHY_ANT) | ant;
Michael Buesche4d6b792007-09-18 15:39:42 -04002663 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRPHYCTL, tmp);
2664}
2665
2666/* This is the opposite of b43_chip_init() */
2667static void b43_chip_exit(struct b43_wldev *dev)
2668{
Michael Buesch8e9f7522007-09-27 21:35:34 +02002669 b43_radio_turn_off(dev, 1);
Michael Buesche4d6b792007-09-18 15:39:42 -04002670 b43_gpio_cleanup(dev);
Michael Bueschf5eda472008-04-20 16:03:32 +02002671 b43_lo_g_cleanup(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04002672 /* firmware is released later */
2673}
2674
2675/* Initialize the chip
2676 * http://bcm-specs.sipsolutions.net/ChipInit
2677 */
2678static int b43_chip_init(struct b43_wldev *dev)
2679{
2680 struct b43_phy *phy = &dev->phy;
2681 int err, tmp;
Michael Buesch1f7d87b2008-01-22 20:23:34 +01002682 u32 value32, macctl;
Michael Buesche4d6b792007-09-18 15:39:42 -04002683 u16 value16;
2684
Michael Buesch1f7d87b2008-01-22 20:23:34 +01002685 /* Initialize the MAC control */
2686 macctl = B43_MACCTL_IHR_ENABLED | B43_MACCTL_SHM_ENABLED;
2687 if (dev->phy.gmode)
2688 macctl |= B43_MACCTL_GMODE;
2689 macctl |= B43_MACCTL_INFRA;
2690 b43_write32(dev, B43_MMIO_MACCTL, macctl);
Michael Buesche4d6b792007-09-18 15:39:42 -04002691
2692 err = b43_request_firmware(dev);
2693 if (err)
2694 goto out;
2695 err = b43_upload_microcode(dev);
2696 if (err)
2697 goto out; /* firmware is released later */
2698
2699 err = b43_gpio_init(dev);
2700 if (err)
2701 goto out; /* firmware is released later */
Michael Buesch21954c32007-09-27 15:31:40 +02002702
Michael Buesche4d6b792007-09-18 15:39:42 -04002703 err = b43_upload_initvals(dev);
2704 if (err)
Larry Finger1a8d1222007-12-14 13:59:11 +01002705 goto err_gpio_clean;
Michael Buesche4d6b792007-09-18 15:39:42 -04002706 b43_radio_turn_on(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04002707
2708 b43_write16(dev, 0x03E6, 0x0000);
2709 err = b43_phy_init(dev);
2710 if (err)
2711 goto err_radio_off;
2712
2713 /* Select initial Interference Mitigation. */
2714 tmp = phy->interfmode;
2715 phy->interfmode = B43_INTERFMODE_NONE;
2716 b43_radio_set_interference_mitigation(dev, tmp);
2717
2718 b43_set_rx_antenna(dev, B43_ANTENNA_DEFAULT);
2719 b43_mgmtframe_txantenna(dev, B43_ANTENNA_DEFAULT);
2720
2721 if (phy->type == B43_PHYTYPE_B) {
2722 value16 = b43_read16(dev, 0x005E);
2723 value16 |= 0x0004;
2724 b43_write16(dev, 0x005E, value16);
2725 }
2726 b43_write32(dev, 0x0100, 0x01000000);
2727 if (dev->dev->id.revision < 5)
2728 b43_write32(dev, 0x010C, 0x01000000);
2729
2730 b43_write32(dev, B43_MMIO_MACCTL, b43_read32(dev, B43_MMIO_MACCTL)
2731 & ~B43_MACCTL_INFRA);
2732 b43_write32(dev, B43_MMIO_MACCTL, b43_read32(dev, B43_MMIO_MACCTL)
2733 | B43_MACCTL_INFRA);
Michael Buesche4d6b792007-09-18 15:39:42 -04002734
Michael Buesche4d6b792007-09-18 15:39:42 -04002735 /* Probe Response Timeout value */
2736 /* FIXME: Default to 0, has to be set by ioctl probably... :-/ */
2737 b43_shm_write16(dev, B43_SHM_SHARED, 0x0074, 0x0000);
2738
2739 /* Initially set the wireless operation mode. */
2740 b43_adjust_opmode(dev);
2741
2742 if (dev->dev->id.revision < 3) {
2743 b43_write16(dev, 0x060E, 0x0000);
2744 b43_write16(dev, 0x0610, 0x8000);
2745 b43_write16(dev, 0x0604, 0x0000);
2746 b43_write16(dev, 0x0606, 0x0200);
2747 } else {
2748 b43_write32(dev, 0x0188, 0x80000000);
2749 b43_write32(dev, 0x018C, 0x02000000);
2750 }
2751 b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, 0x00004000);
2752 b43_write32(dev, B43_MMIO_DMA0_IRQ_MASK, 0x0001DC00);
2753 b43_write32(dev, B43_MMIO_DMA1_IRQ_MASK, 0x0000DC00);
2754 b43_write32(dev, B43_MMIO_DMA2_IRQ_MASK, 0x0000DC00);
2755 b43_write32(dev, B43_MMIO_DMA3_IRQ_MASK, 0x0001DC00);
2756 b43_write32(dev, B43_MMIO_DMA4_IRQ_MASK, 0x0000DC00);
2757 b43_write32(dev, B43_MMIO_DMA5_IRQ_MASK, 0x0000DC00);
2758
2759 value32 = ssb_read32(dev->dev, SSB_TMSLOW);
2760 value32 |= 0x00100000;
2761 ssb_write32(dev->dev, SSB_TMSLOW, value32);
2762
2763 b43_write16(dev, B43_MMIO_POWERUP_DELAY,
2764 dev->dev->bus->chipco.fast_pwrup_delay);
2765
2766 err = 0;
2767 b43dbg(dev->wl, "Chip initialized\n");
Michael Buesch21954c32007-09-27 15:31:40 +02002768out:
Michael Buesche4d6b792007-09-18 15:39:42 -04002769 return err;
2770
Michael Buesch21954c32007-09-27 15:31:40 +02002771err_radio_off:
Michael Buesch8e9f7522007-09-27 21:35:34 +02002772 b43_radio_turn_off(dev, 1);
Larry Finger1a8d1222007-12-14 13:59:11 +01002773err_gpio_clean:
Michael Buesche4d6b792007-09-18 15:39:42 -04002774 b43_gpio_cleanup(dev);
Michael Buesch21954c32007-09-27 15:31:40 +02002775 return err;
Michael Buesche4d6b792007-09-18 15:39:42 -04002776}
2777
Michael Buesche4d6b792007-09-18 15:39:42 -04002778static void b43_periodic_every60sec(struct b43_wldev *dev)
2779{
2780 struct b43_phy *phy = &dev->phy;
2781
Michael Buesch53a6e232008-01-13 21:23:44 +01002782 if (phy->type != B43_PHYTYPE_G)
2783 return;
Larry Finger95de2842007-11-09 16:57:18 -06002784 if (dev->dev->bus->sprom.boardflags_lo & B43_BFL_RSSI) {
Michael Buesche4d6b792007-09-18 15:39:42 -04002785 b43_mac_suspend(dev);
2786 b43_calc_nrssi_slope(dev);
2787 if ((phy->radio_ver == 0x2050) && (phy->radio_rev == 8)) {
2788 u8 old_chan = phy->channel;
2789
2790 /* VCO Calibration */
2791 if (old_chan >= 8)
2792 b43_radio_selectchannel(dev, 1, 0);
2793 else
2794 b43_radio_selectchannel(dev, 13, 0);
2795 b43_radio_selectchannel(dev, old_chan, 0);
2796 }
2797 b43_mac_enable(dev);
2798 }
2799}
2800
2801static void b43_periodic_every30sec(struct b43_wldev *dev)
2802{
2803 /* Update device statistics. */
2804 b43_calculate_link_quality(dev);
2805}
2806
2807static void b43_periodic_every15sec(struct b43_wldev *dev)
2808{
2809 struct b43_phy *phy = &dev->phy;
2810
2811 if (phy->type == B43_PHYTYPE_G) {
2812 //TODO: update_aci_moving_average
2813 if (phy->aci_enable && phy->aci_wlan_automatic) {
2814 b43_mac_suspend(dev);
2815 if (!phy->aci_enable && 1 /*TODO: not scanning? */ ) {
2816 if (0 /*TODO: bunch of conditions */ ) {
2817 b43_radio_set_interference_mitigation
2818 (dev, B43_INTERFMODE_MANUALWLAN);
2819 }
2820 } else if (1 /*TODO*/) {
2821 /*
2822 if ((aci_average > 1000) && !(b43_radio_aci_scan(dev))) {
2823 b43_radio_set_interference_mitigation(dev,
2824 B43_INTERFMODE_NONE);
2825 }
2826 */
2827 }
2828 b43_mac_enable(dev);
2829 } else if (phy->interfmode == B43_INTERFMODE_NONWLAN &&
2830 phy->rev == 1) {
2831 //TODO: implement rev1 workaround
2832 }
2833 }
2834 b43_phy_xmitpower(dev); //FIXME: unless scanning?
Michael Bueschf5eda472008-04-20 16:03:32 +02002835 b43_lo_g_maintanance_work(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04002836 //TODO for APHY (temperature?)
Stefano Brivio00e0b8c2007-11-25 11:10:33 +01002837
2838 atomic_set(&phy->txerr_cnt, B43_PHY_TX_BADNESS_LIMIT);
2839 wmb();
Michael Buesche4d6b792007-09-18 15:39:42 -04002840}
2841
Michael Buesche4d6b792007-09-18 15:39:42 -04002842static void do_periodic_work(struct b43_wldev *dev)
2843{
2844 unsigned int state;
2845
2846 state = dev->periodic_state;
Michael Buesch42bb4cd2007-09-28 14:22:33 +02002847 if (state % 4 == 0)
Michael Buesche4d6b792007-09-18 15:39:42 -04002848 b43_periodic_every60sec(dev);
Michael Buesch42bb4cd2007-09-28 14:22:33 +02002849 if (state % 2 == 0)
Michael Buesche4d6b792007-09-18 15:39:42 -04002850 b43_periodic_every30sec(dev);
Michael Buesch42bb4cd2007-09-28 14:22:33 +02002851 b43_periodic_every15sec(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04002852}
2853
Michael Buesch05b64b32007-09-28 16:19:03 +02002854/* Periodic work locking policy:
2855 * The whole periodic work handler is protected by
2856 * wl->mutex. If another lock is needed somewhere in the
2857 * pwork callchain, it's aquired in-place, where it's needed.
Michael Buesche4d6b792007-09-18 15:39:42 -04002858 */
Michael Buesche4d6b792007-09-18 15:39:42 -04002859static void b43_periodic_work_handler(struct work_struct *work)
2860{
Michael Buesch05b64b32007-09-28 16:19:03 +02002861 struct b43_wldev *dev = container_of(work, struct b43_wldev,
2862 periodic_work.work);
2863 struct b43_wl *wl = dev->wl;
2864 unsigned long delay;
Michael Buesche4d6b792007-09-18 15:39:42 -04002865
Michael Buesch05b64b32007-09-28 16:19:03 +02002866 mutex_lock(&wl->mutex);
Michael Buesche4d6b792007-09-18 15:39:42 -04002867
2868 if (unlikely(b43_status(dev) != B43_STAT_STARTED))
2869 goto out;
2870 if (b43_debug(dev, B43_DBG_PWORK_STOP))
2871 goto out_requeue;
2872
Michael Buesch05b64b32007-09-28 16:19:03 +02002873 do_periodic_work(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04002874
Michael Buesche4d6b792007-09-18 15:39:42 -04002875 dev->periodic_state++;
Michael Buesch42bb4cd2007-09-28 14:22:33 +02002876out_requeue:
Michael Buesche4d6b792007-09-18 15:39:42 -04002877 if (b43_debug(dev, B43_DBG_PWORK_FAST))
2878 delay = msecs_to_jiffies(50);
2879 else
Anton Blanchard82cd6822007-10-15 00:42:23 -05002880 delay = round_jiffies_relative(HZ * 15);
Michael Buesch05b64b32007-09-28 16:19:03 +02002881 queue_delayed_work(wl->hw->workqueue, &dev->periodic_work, delay);
Michael Buesch42bb4cd2007-09-28 14:22:33 +02002882out:
Michael Buesch05b64b32007-09-28 16:19:03 +02002883 mutex_unlock(&wl->mutex);
Michael Buesche4d6b792007-09-18 15:39:42 -04002884}
2885
2886static void b43_periodic_tasks_setup(struct b43_wldev *dev)
2887{
2888 struct delayed_work *work = &dev->periodic_work;
2889
2890 dev->periodic_state = 0;
2891 INIT_DELAYED_WORK(work, b43_periodic_work_handler);
2892 queue_delayed_work(dev->wl->hw->workqueue, work, 0);
2893}
2894
Michael Bueschf3dd3fc2007-12-22 21:56:30 +01002895/* Check if communication with the device works correctly. */
Michael Buesche4d6b792007-09-18 15:39:42 -04002896static int b43_validate_chipaccess(struct b43_wldev *dev)
2897{
Michael Bueschf3dd3fc2007-12-22 21:56:30 +01002898 u32 v, backup;
Michael Buesche4d6b792007-09-18 15:39:42 -04002899
Michael Bueschf3dd3fc2007-12-22 21:56:30 +01002900 backup = b43_shm_read32(dev, B43_SHM_SHARED, 0);
2901
2902 /* Check for read/write and endianness problems. */
Michael Buesche4d6b792007-09-18 15:39:42 -04002903 b43_shm_write32(dev, B43_SHM_SHARED, 0, 0x55AAAA55);
2904 if (b43_shm_read32(dev, B43_SHM_SHARED, 0) != 0x55AAAA55)
2905 goto error;
Michael Bueschf3dd3fc2007-12-22 21:56:30 +01002906 b43_shm_write32(dev, B43_SHM_SHARED, 0, 0xAA5555AA);
2907 if (b43_shm_read32(dev, B43_SHM_SHARED, 0) != 0xAA5555AA)
Michael Buesche4d6b792007-09-18 15:39:42 -04002908 goto error;
2909
Michael Bueschf3dd3fc2007-12-22 21:56:30 +01002910 b43_shm_write32(dev, B43_SHM_SHARED, 0, backup);
2911
2912 if ((dev->dev->id.revision >= 3) && (dev->dev->id.revision <= 10)) {
2913 /* The 32bit register shadows the two 16bit registers
2914 * with update sideeffects. Validate this. */
2915 b43_write16(dev, B43_MMIO_TSF_CFP_START, 0xAAAA);
2916 b43_write32(dev, B43_MMIO_TSF_CFP_START, 0xCCCCBBBB);
2917 if (b43_read16(dev, B43_MMIO_TSF_CFP_START_LOW) != 0xBBBB)
2918 goto error;
2919 if (b43_read16(dev, B43_MMIO_TSF_CFP_START_HIGH) != 0xCCCC)
2920 goto error;
2921 }
2922 b43_write32(dev, B43_MMIO_TSF_CFP_START, 0);
2923
2924 v = b43_read32(dev, B43_MMIO_MACCTL);
2925 v |= B43_MACCTL_GMODE;
2926 if (v != (B43_MACCTL_GMODE | B43_MACCTL_IHR_ENABLED))
Michael Buesche4d6b792007-09-18 15:39:42 -04002927 goto error;
2928
2929 return 0;
Michael Bueschf3dd3fc2007-12-22 21:56:30 +01002930error:
Michael Buesche4d6b792007-09-18 15:39:42 -04002931 b43err(dev->wl, "Failed to validate the chipaccess\n");
2932 return -ENODEV;
2933}
2934
2935static void b43_security_init(struct b43_wldev *dev)
2936{
2937 dev->max_nr_keys = (dev->dev->id.revision >= 5) ? 58 : 20;
2938 B43_WARN_ON(dev->max_nr_keys > ARRAY_SIZE(dev->key));
2939 dev->ktp = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_KTP);
2940 /* KTP is a word address, but we address SHM bytewise.
2941 * So multiply by two.
2942 */
2943 dev->ktp *= 2;
2944 if (dev->dev->id.revision >= 5) {
2945 /* Number of RCMTA address slots */
2946 b43_write16(dev, B43_MMIO_RCMTA_COUNT, dev->max_nr_keys - 8);
2947 }
2948 b43_clear_keys(dev);
2949}
2950
2951static int b43_rng_read(struct hwrng *rng, u32 * data)
2952{
2953 struct b43_wl *wl = (struct b43_wl *)rng->priv;
2954 unsigned long flags;
2955
2956 /* Don't take wl->mutex here, as it could deadlock with
2957 * hwrng internal locking. It's not needed to take
2958 * wl->mutex here, anyway. */
2959
2960 spin_lock_irqsave(&wl->irq_lock, flags);
2961 *data = b43_read16(wl->current_dev, B43_MMIO_RNG);
2962 spin_unlock_irqrestore(&wl->irq_lock, flags);
2963
2964 return (sizeof(u16));
2965}
2966
Rafael J. Wysockib844eba2008-03-23 20:28:24 +01002967static void b43_rng_exit(struct b43_wl *wl)
Michael Buesche4d6b792007-09-18 15:39:42 -04002968{
2969 if (wl->rng_initialized)
Rafael J. Wysockib844eba2008-03-23 20:28:24 +01002970 hwrng_unregister(&wl->rng);
Michael Buesche4d6b792007-09-18 15:39:42 -04002971}
2972
2973static int b43_rng_init(struct b43_wl *wl)
2974{
2975 int err;
2976
2977 snprintf(wl->rng_name, ARRAY_SIZE(wl->rng_name),
2978 "%s_%s", KBUILD_MODNAME, wiphy_name(wl->hw->wiphy));
2979 wl->rng.name = wl->rng_name;
2980 wl->rng.data_read = b43_rng_read;
2981 wl->rng.priv = (unsigned long)wl;
2982 wl->rng_initialized = 1;
2983 err = hwrng_register(&wl->rng);
2984 if (err) {
2985 wl->rng_initialized = 0;
2986 b43err(wl, "Failed to register the random "
2987 "number generator (%d)\n", err);
2988 }
2989
2990 return err;
2991}
2992
Michael Buesch40faacc2007-10-28 16:29:32 +01002993static int b43_op_tx(struct ieee80211_hw *hw,
Johannes Berge039fa42008-05-15 12:55:29 +02002994 struct sk_buff *skb)
Michael Buesche4d6b792007-09-18 15:39:42 -04002995{
2996 struct b43_wl *wl = hw_to_b43_wl(hw);
2997 struct b43_wldev *dev = wl->current_dev;
Michael Buesch21a75d72008-04-25 19:29:08 +02002998 unsigned long flags;
2999 int err;
Michael Buesche4d6b792007-09-18 15:39:42 -04003000
Michael Buesch5100d5a2008-03-29 21:01:16 +01003001 if (unlikely(skb->len < 2 + 2 + 6)) {
3002 /* Too short, this can't be a valid frame. */
Michael Buesch21a75d72008-04-25 19:29:08 +02003003 dev_kfree_skb_any(skb);
3004 return NETDEV_TX_OK;
Michael Buesch5100d5a2008-03-29 21:01:16 +01003005 }
3006 B43_WARN_ON(skb_shinfo(skb)->nr_frags);
Michael Buesche4d6b792007-09-18 15:39:42 -04003007 if (unlikely(!dev))
Michael Buesch21a75d72008-04-25 19:29:08 +02003008 return NETDEV_TX_BUSY;
3009
3010 /* Transmissions on seperate queues can run concurrently. */
3011 read_lock_irqsave(&wl->tx_lock, flags);
3012
3013 err = -ENODEV;
3014 if (likely(b43_status(dev) >= B43_STAT_STARTED)) {
3015 if (b43_using_pio_transfers(dev))
Johannes Berge039fa42008-05-15 12:55:29 +02003016 err = b43_pio_tx(dev, skb);
Michael Buesch21a75d72008-04-25 19:29:08 +02003017 else
Johannes Berge039fa42008-05-15 12:55:29 +02003018 err = b43_dma_tx(dev, skb);
Michael Buesch21a75d72008-04-25 19:29:08 +02003019 }
3020
3021 read_unlock_irqrestore(&wl->tx_lock, flags);
3022
Michael Buesche4d6b792007-09-18 15:39:42 -04003023 if (unlikely(err))
3024 return NETDEV_TX_BUSY;
3025 return NETDEV_TX_OK;
3026}
3027
Michael Buesche6f5b932008-03-05 21:18:49 +01003028/* Locking: wl->irq_lock */
3029static void b43_qos_params_upload(struct b43_wldev *dev,
3030 const struct ieee80211_tx_queue_params *p,
3031 u16 shm_offset)
3032{
3033 u16 params[B43_NR_QOSPARAMS];
3034 int cw_min, cw_max, aifs, bslots, tmp;
3035 unsigned int i;
3036
3037 const u16 aCWmin = 0x0001;
3038 const u16 aCWmax = 0x03FF;
3039
3040 /* Calculate the default values for the parameters, if needed. */
3041 switch (shm_offset) {
3042 case B43_QOS_VOICE:
3043 aifs = (p->aifs == -1) ? 2 : p->aifs;
3044 cw_min = (p->cw_min == 0) ? ((aCWmin + 1) / 4 - 1) : p->cw_min;
3045 cw_max = (p->cw_max == 0) ? ((aCWmin + 1) / 2 - 1) : p->cw_max;
3046 break;
3047 case B43_QOS_VIDEO:
3048 aifs = (p->aifs == -1) ? 2 : p->aifs;
3049 cw_min = (p->cw_min == 0) ? ((aCWmin + 1) / 2 - 1) : p->cw_min;
3050 cw_max = (p->cw_max == 0) ? aCWmin : p->cw_max;
3051 break;
3052 case B43_QOS_BESTEFFORT:
3053 aifs = (p->aifs == -1) ? 3 : p->aifs;
3054 cw_min = (p->cw_min == 0) ? aCWmin : p->cw_min;
3055 cw_max = (p->cw_max == 0) ? aCWmax : p->cw_max;
3056 break;
3057 case B43_QOS_BACKGROUND:
3058 aifs = (p->aifs == -1) ? 7 : p->aifs;
3059 cw_min = (p->cw_min == 0) ? aCWmin : p->cw_min;
3060 cw_max = (p->cw_max == 0) ? aCWmax : p->cw_max;
3061 break;
3062 default:
3063 B43_WARN_ON(1);
3064 return;
3065 }
3066 if (cw_min <= 0)
3067 cw_min = aCWmin;
3068 if (cw_max <= 0)
3069 cw_max = aCWmin;
3070 bslots = b43_read16(dev, B43_MMIO_RNG) % cw_min;
3071
3072 memset(&params, 0, sizeof(params));
3073
3074 params[B43_QOSPARAM_TXOP] = p->txop * 32;
3075 params[B43_QOSPARAM_CWMIN] = cw_min;
3076 params[B43_QOSPARAM_CWMAX] = cw_max;
3077 params[B43_QOSPARAM_CWCUR] = cw_min;
3078 params[B43_QOSPARAM_AIFS] = aifs;
3079 params[B43_QOSPARAM_BSLOTS] = bslots;
3080 params[B43_QOSPARAM_REGGAP] = bslots + aifs;
3081
3082 for (i = 0; i < ARRAY_SIZE(params); i++) {
3083 if (i == B43_QOSPARAM_STATUS) {
3084 tmp = b43_shm_read16(dev, B43_SHM_SHARED,
3085 shm_offset + (i * 2));
3086 /* Mark the parameters as updated. */
3087 tmp |= 0x100;
3088 b43_shm_write16(dev, B43_SHM_SHARED,
3089 shm_offset + (i * 2),
3090 tmp);
3091 } else {
3092 b43_shm_write16(dev, B43_SHM_SHARED,
3093 shm_offset + (i * 2),
3094 params[i]);
3095 }
3096 }
3097}
3098
3099/* Update the QOS parameters in hardware. */
3100static void b43_qos_update(struct b43_wldev *dev)
3101{
3102 struct b43_wl *wl = dev->wl;
3103 struct b43_qos_params *params;
3104 unsigned long flags;
3105 unsigned int i;
3106
3107 /* Mapping of mac80211 queues to b43 SHM offsets. */
3108 static const u16 qos_shm_offsets[] = {
3109 [0] = B43_QOS_VOICE,
3110 [1] = B43_QOS_VIDEO,
3111 [2] = B43_QOS_BESTEFFORT,
3112 [3] = B43_QOS_BACKGROUND,
3113 };
3114 BUILD_BUG_ON(ARRAY_SIZE(qos_shm_offsets) != ARRAY_SIZE(wl->qos_params));
3115
3116 b43_mac_suspend(dev);
3117 spin_lock_irqsave(&wl->irq_lock, flags);
3118
3119 for (i = 0; i < ARRAY_SIZE(wl->qos_params); i++) {
3120 params = &(wl->qos_params[i]);
3121 if (params->need_hw_update) {
3122 b43_qos_params_upload(dev, &(params->p),
3123 qos_shm_offsets[i]);
3124 params->need_hw_update = 0;
3125 }
3126 }
3127
3128 spin_unlock_irqrestore(&wl->irq_lock, flags);
3129 b43_mac_enable(dev);
3130}
3131
3132static void b43_qos_clear(struct b43_wl *wl)
3133{
3134 struct b43_qos_params *params;
3135 unsigned int i;
3136
3137 for (i = 0; i < ARRAY_SIZE(wl->qos_params); i++) {
3138 params = &(wl->qos_params[i]);
3139
3140 memset(&(params->p), 0, sizeof(params->p));
3141 params->p.aifs = -1;
3142 params->need_hw_update = 1;
3143 }
3144}
3145
3146/* Initialize the core's QOS capabilities */
3147static void b43_qos_init(struct b43_wldev *dev)
3148{
3149 struct b43_wl *wl = dev->wl;
3150 unsigned int i;
3151
3152 /* Upload the current QOS parameters. */
3153 for (i = 0; i < ARRAY_SIZE(wl->qos_params); i++)
3154 wl->qos_params[i].need_hw_update = 1;
3155 b43_qos_update(dev);
3156
3157 /* Enable QOS support. */
3158 b43_hf_write(dev, b43_hf_read(dev) | B43_HF_EDCF);
3159 b43_write16(dev, B43_MMIO_IFSCTL,
3160 b43_read16(dev, B43_MMIO_IFSCTL)
3161 | B43_MMIO_IFSCTL_USE_EDCF);
3162}
3163
3164static void b43_qos_update_work(struct work_struct *work)
3165{
3166 struct b43_wl *wl = container_of(work, struct b43_wl, qos_update_work);
3167 struct b43_wldev *dev;
3168
3169 mutex_lock(&wl->mutex);
3170 dev = wl->current_dev;
3171 if (likely(dev && (b43_status(dev) >= B43_STAT_INITIALIZED)))
3172 b43_qos_update(dev);
3173 mutex_unlock(&wl->mutex);
3174}
3175
Johannes Berge100bb62008-04-30 18:51:21 +02003176static int b43_op_conf_tx(struct ieee80211_hw *hw, u16 _queue,
Michael Buesch40faacc2007-10-28 16:29:32 +01003177 const struct ieee80211_tx_queue_params *params)
Michael Buesche4d6b792007-09-18 15:39:42 -04003178{
Michael Buesche6f5b932008-03-05 21:18:49 +01003179 struct b43_wl *wl = hw_to_b43_wl(hw);
3180 unsigned long flags;
3181 unsigned int queue = (unsigned int)_queue;
3182 struct b43_qos_params *p;
3183
3184 if (queue >= ARRAY_SIZE(wl->qos_params)) {
3185 /* Queue not available or don't support setting
3186 * params on this queue. Return success to not
3187 * confuse mac80211. */
3188 return 0;
3189 }
3190
3191 spin_lock_irqsave(&wl->irq_lock, flags);
3192 p = &(wl->qos_params[queue]);
3193 memcpy(&(p->p), params, sizeof(p->p));
3194 p->need_hw_update = 1;
3195 spin_unlock_irqrestore(&wl->irq_lock, flags);
3196
3197 queue_work(hw->workqueue, &wl->qos_update_work);
3198
Michael Buesche4d6b792007-09-18 15:39:42 -04003199 return 0;
3200}
3201
Michael Buesch40faacc2007-10-28 16:29:32 +01003202static int b43_op_get_tx_stats(struct ieee80211_hw *hw,
3203 struct ieee80211_tx_queue_stats *stats)
Michael Buesche4d6b792007-09-18 15:39:42 -04003204{
3205 struct b43_wl *wl = hw_to_b43_wl(hw);
3206 struct b43_wldev *dev = wl->current_dev;
3207 unsigned long flags;
3208 int err = -ENODEV;
3209
3210 if (!dev)
3211 goto out;
3212 spin_lock_irqsave(&wl->irq_lock, flags);
3213 if (likely(b43_status(dev) >= B43_STAT_STARTED)) {
Michael Buesch5100d5a2008-03-29 21:01:16 +01003214 if (b43_using_pio_transfers(dev))
3215 b43_pio_get_tx_stats(dev, stats);
3216 else
3217 b43_dma_get_tx_stats(dev, stats);
Michael Buesche4d6b792007-09-18 15:39:42 -04003218 err = 0;
3219 }
3220 spin_unlock_irqrestore(&wl->irq_lock, flags);
Michael Buesch40faacc2007-10-28 16:29:32 +01003221out:
Michael Buesche4d6b792007-09-18 15:39:42 -04003222 return err;
3223}
3224
Michael Buesch40faacc2007-10-28 16:29:32 +01003225static int b43_op_get_stats(struct ieee80211_hw *hw,
3226 struct ieee80211_low_level_stats *stats)
Michael Buesche4d6b792007-09-18 15:39:42 -04003227{
3228 struct b43_wl *wl = hw_to_b43_wl(hw);
3229 unsigned long flags;
3230
3231 spin_lock_irqsave(&wl->irq_lock, flags);
3232 memcpy(stats, &wl->ieee_stats, sizeof(*stats));
3233 spin_unlock_irqrestore(&wl->irq_lock, flags);
3234
3235 return 0;
3236}
3237
Michael Buesche4d6b792007-09-18 15:39:42 -04003238static void b43_put_phy_into_reset(struct b43_wldev *dev)
3239{
3240 struct ssb_device *sdev = dev->dev;
3241 u32 tmslow;
3242
3243 tmslow = ssb_read32(sdev, SSB_TMSLOW);
3244 tmslow &= ~B43_TMSLOW_GMODE;
3245 tmslow |= B43_TMSLOW_PHYRESET;
3246 tmslow |= SSB_TMSLOW_FGC;
3247 ssb_write32(sdev, SSB_TMSLOW, tmslow);
3248 msleep(1);
3249
3250 tmslow = ssb_read32(sdev, SSB_TMSLOW);
3251 tmslow &= ~SSB_TMSLOW_FGC;
3252 tmslow |= B43_TMSLOW_PHYRESET;
3253 ssb_write32(sdev, SSB_TMSLOW, tmslow);
3254 msleep(1);
3255}
3256
Michael Bueschbb1eeff2008-02-09 12:08:58 +01003257static const char * band_to_string(enum ieee80211_band band)
Michael Buesche4d6b792007-09-18 15:39:42 -04003258{
Michael Bueschbb1eeff2008-02-09 12:08:58 +01003259 switch (band) {
3260 case IEEE80211_BAND_5GHZ:
3261 return "5";
3262 case IEEE80211_BAND_2GHZ:
3263 return "2.4";
3264 default:
3265 break;
3266 }
3267 B43_WARN_ON(1);
3268 return "";
3269}
3270
3271/* Expects wl->mutex locked */
3272static int b43_switch_band(struct b43_wl *wl, struct ieee80211_channel *chan)
3273{
3274 struct b43_wldev *up_dev = NULL;
Michael Buesche4d6b792007-09-18 15:39:42 -04003275 struct b43_wldev *down_dev;
Michael Bueschbb1eeff2008-02-09 12:08:58 +01003276 struct b43_wldev *d;
Michael Buesche4d6b792007-09-18 15:39:42 -04003277 int err;
Michael Bueschbb1eeff2008-02-09 12:08:58 +01003278 bool gmode;
Michael Buesche4d6b792007-09-18 15:39:42 -04003279 int prev_status;
3280
Michael Bueschbb1eeff2008-02-09 12:08:58 +01003281 /* Find a device and PHY which supports the band. */
3282 list_for_each_entry(d, &wl->devlist, list) {
3283 switch (chan->band) {
3284 case IEEE80211_BAND_5GHZ:
3285 if (d->phy.supports_5ghz) {
3286 up_dev = d;
3287 gmode = 0;
3288 }
3289 break;
3290 case IEEE80211_BAND_2GHZ:
3291 if (d->phy.supports_2ghz) {
3292 up_dev = d;
3293 gmode = 1;
3294 }
3295 break;
3296 default:
3297 B43_WARN_ON(1);
3298 return -EINVAL;
3299 }
3300 if (up_dev)
3301 break;
3302 }
3303 if (!up_dev) {
3304 b43err(wl, "Could not find a device for %s-GHz band operation\n",
3305 band_to_string(chan->band));
3306 return -ENODEV;
Michael Buesche4d6b792007-09-18 15:39:42 -04003307 }
3308 if ((up_dev == wl->current_dev) &&
3309 (!!wl->current_dev->phy.gmode == !!gmode)) {
3310 /* This device is already running. */
3311 return 0;
3312 }
Michael Bueschbb1eeff2008-02-09 12:08:58 +01003313 b43dbg(wl, "Switching to %s-GHz band\n",
3314 band_to_string(chan->band));
Michael Buesche4d6b792007-09-18 15:39:42 -04003315 down_dev = wl->current_dev;
3316
3317 prev_status = b43_status(down_dev);
3318 /* Shutdown the currently running core. */
3319 if (prev_status >= B43_STAT_STARTED)
3320 b43_wireless_core_stop(down_dev);
3321 if (prev_status >= B43_STAT_INITIALIZED)
3322 b43_wireless_core_exit(down_dev);
3323
3324 if (down_dev != up_dev) {
3325 /* We switch to a different core, so we put PHY into
3326 * RESET on the old core. */
3327 b43_put_phy_into_reset(down_dev);
3328 }
3329
3330 /* Now start the new core. */
3331 up_dev->phy.gmode = gmode;
3332 if (prev_status >= B43_STAT_INITIALIZED) {
3333 err = b43_wireless_core_init(up_dev);
3334 if (err) {
3335 b43err(wl, "Fatal: Could not initialize device for "
Michael Bueschbb1eeff2008-02-09 12:08:58 +01003336 "selected %s-GHz band\n",
3337 band_to_string(chan->band));
Michael Buesche4d6b792007-09-18 15:39:42 -04003338 goto init_failure;
3339 }
3340 }
3341 if (prev_status >= B43_STAT_STARTED) {
3342 err = b43_wireless_core_start(up_dev);
3343 if (err) {
3344 b43err(wl, "Fatal: Coult not start device for "
Michael Bueschbb1eeff2008-02-09 12:08:58 +01003345 "selected %s-GHz band\n",
3346 band_to_string(chan->band));
Michael Buesche4d6b792007-09-18 15:39:42 -04003347 b43_wireless_core_exit(up_dev);
3348 goto init_failure;
3349 }
3350 }
3351 B43_WARN_ON(b43_status(up_dev) != prev_status);
3352
3353 wl->current_dev = up_dev;
3354
3355 return 0;
Michael Bueschbb1eeff2008-02-09 12:08:58 +01003356init_failure:
Michael Buesche4d6b792007-09-18 15:39:42 -04003357 /* Whoops, failed to init the new core. No core is operating now. */
3358 wl->current_dev = NULL;
3359 return err;
3360}
3361
Michael Buesch40faacc2007-10-28 16:29:32 +01003362static int b43_op_config(struct ieee80211_hw *hw, struct ieee80211_conf *conf)
Michael Buesche4d6b792007-09-18 15:39:42 -04003363{
3364 struct b43_wl *wl = hw_to_b43_wl(hw);
3365 struct b43_wldev *dev;
3366 struct b43_phy *phy;
3367 unsigned long flags;
Michael Buesch9db1f6d2007-12-22 21:54:20 +01003368 int antenna;
Michael Buesche4d6b792007-09-18 15:39:42 -04003369 int err = 0;
3370 u32 savedirqs;
3371
Michael Buesche4d6b792007-09-18 15:39:42 -04003372 mutex_lock(&wl->mutex);
3373
Michael Bueschbb1eeff2008-02-09 12:08:58 +01003374 /* Switch the band (if necessary). This might change the active core. */
3375 err = b43_switch_band(wl, conf->channel);
Michael Buesche4d6b792007-09-18 15:39:42 -04003376 if (err)
3377 goto out_unlock_mutex;
3378 dev = wl->current_dev;
3379 phy = &dev->phy;
3380
3381 /* Disable IRQs while reconfiguring the device.
3382 * This makes it possible to drop the spinlock throughout
3383 * the reconfiguration process. */
3384 spin_lock_irqsave(&wl->irq_lock, flags);
3385 if (b43_status(dev) < B43_STAT_STARTED) {
3386 spin_unlock_irqrestore(&wl->irq_lock, flags);
3387 goto out_unlock_mutex;
3388 }
3389 savedirqs = b43_interrupt_disable(dev, B43_IRQ_ALL);
3390 spin_unlock_irqrestore(&wl->irq_lock, flags);
3391 b43_synchronize_irq(dev);
3392
3393 /* Switch to the requested channel.
3394 * The firmware takes care of races with the TX handler. */
Johannes Berg8318d782008-01-24 19:38:38 +01003395 if (conf->channel->hw_value != phy->channel)
3396 b43_radio_selectchannel(dev, conf->channel->hw_value, 0);
Michael Buesche4d6b792007-09-18 15:39:42 -04003397
3398 /* Enable/Disable ShortSlot timing. */
3399 if ((!!(conf->flags & IEEE80211_CONF_SHORT_SLOT_TIME)) !=
3400 dev->short_slot) {
3401 B43_WARN_ON(phy->type != B43_PHYTYPE_G);
3402 if (conf->flags & IEEE80211_CONF_SHORT_SLOT_TIME)
3403 b43_short_slot_timing_enable(dev);
3404 else
3405 b43_short_slot_timing_disable(dev);
3406 }
3407
Johannes Bergd42ce842007-11-23 14:50:51 +01003408 dev->wl->radiotap_enabled = !!(conf->flags & IEEE80211_CONF_RADIOTAP);
3409
Michael Buesche4d6b792007-09-18 15:39:42 -04003410 /* Adjust the desired TX power level. */
3411 if (conf->power_level != 0) {
3412 if (conf->power_level != phy->power_level) {
3413 phy->power_level = conf->power_level;
3414 b43_phy_xmitpower(dev);
3415 }
3416 }
3417
3418 /* Antennas for RX and management frame TX. */
Michael Buesch9db1f6d2007-12-22 21:54:20 +01003419 antenna = b43_antenna_from_ieee80211(dev, conf->antenna_sel_tx);
3420 b43_mgmtframe_txantenna(dev, antenna);
3421 antenna = b43_antenna_from_ieee80211(dev, conf->antenna_sel_rx);
3422 b43_set_rx_antenna(dev, antenna);
Michael Buesche4d6b792007-09-18 15:39:42 -04003423
Johannes Berg04dea132008-05-20 12:10:49 +02003424 /* Update templates for AP/mesh mode. */
3425 if (b43_is_mode(wl, IEEE80211_IF_TYPE_AP) ||
3426 b43_is_mode(wl, IEEE80211_IF_TYPE_MESH_POINT))
Michael Buesche4d6b792007-09-18 15:39:42 -04003427 b43_set_beacon_int(dev, conf->beacon_int);
3428
Michael Bueschfda9abc2007-09-20 22:14:18 +02003429 if (!!conf->radio_enabled != phy->radio_on) {
3430 if (conf->radio_enabled) {
3431 b43_radio_turn_on(dev);
3432 b43info(dev->wl, "Radio turned on by software\n");
3433 if (!dev->radio_hw_enable) {
3434 b43info(dev->wl, "The hardware RF-kill button "
3435 "still turns the radio physically off. "
3436 "Press the button to turn it on.\n");
3437 }
3438 } else {
Michael Buesch8e9f7522007-09-27 21:35:34 +02003439 b43_radio_turn_off(dev, 0);
Michael Bueschfda9abc2007-09-20 22:14:18 +02003440 b43info(dev->wl, "Radio turned off by software\n");
3441 }
3442 }
3443
Michael Buesche4d6b792007-09-18 15:39:42 -04003444 spin_lock_irqsave(&wl->irq_lock, flags);
3445 b43_interrupt_enable(dev, savedirqs);
3446 mmiowb();
3447 spin_unlock_irqrestore(&wl->irq_lock, flags);
3448 out_unlock_mutex:
3449 mutex_unlock(&wl->mutex);
3450
3451 return err;
3452}
3453
Michael Buesch40faacc2007-10-28 16:29:32 +01003454static int b43_op_set_key(struct ieee80211_hw *hw, enum set_key_cmd cmd,
Johannes Berg4150c572007-09-17 01:29:23 -04003455 const u8 *local_addr, const u8 *addr,
3456 struct ieee80211_key_conf *key)
Michael Buesche4d6b792007-09-18 15:39:42 -04003457{
3458 struct b43_wl *wl = hw_to_b43_wl(hw);
Michael Bueschc6dfc9a2007-10-28 15:59:58 +01003459 struct b43_wldev *dev;
Michael Buesche4d6b792007-09-18 15:39:42 -04003460 unsigned long flags;
3461 u8 algorithm;
3462 u8 index;
Michael Bueschc6dfc9a2007-10-28 15:59:58 +01003463 int err;
Joe Perches0795af52007-10-03 17:59:30 -07003464 DECLARE_MAC_BUF(mac);
Michael Buesche4d6b792007-09-18 15:39:42 -04003465
3466 if (modparam_nohwcrypt)
3467 return -ENOSPC; /* User disabled HW-crypto */
3468
Michael Bueschc6dfc9a2007-10-28 15:59:58 +01003469 mutex_lock(&wl->mutex);
3470 spin_lock_irqsave(&wl->irq_lock, flags);
3471
3472 dev = wl->current_dev;
3473 err = -ENODEV;
3474 if (!dev || b43_status(dev) < B43_STAT_INITIALIZED)
3475 goto out_unlock;
3476
Michael Buesch68217832008-05-17 23:43:57 +02003477 if (dev->fw.pcm_request_failed) {
3478 /* We don't have firmware for the crypto engine.
3479 * Must use software-crypto. */
3480 err = -EOPNOTSUPP;
3481 goto out_unlock;
3482 }
3483
Michael Bueschc6dfc9a2007-10-28 15:59:58 +01003484 err = -EINVAL;
Michael Buesche4d6b792007-09-18 15:39:42 -04003485 switch (key->alg) {
Michael Buesche4d6b792007-09-18 15:39:42 -04003486 case ALG_WEP:
3487 if (key->keylen == 5)
3488 algorithm = B43_SEC_ALGO_WEP40;
3489 else
3490 algorithm = B43_SEC_ALGO_WEP104;
3491 break;
3492 case ALG_TKIP:
3493 algorithm = B43_SEC_ALGO_TKIP;
3494 break;
3495 case ALG_CCMP:
3496 algorithm = B43_SEC_ALGO_AES;
3497 break;
3498 default:
3499 B43_WARN_ON(1);
Michael Buesche4d6b792007-09-18 15:39:42 -04003500 goto out_unlock;
3501 }
Michael Bueschc6dfc9a2007-10-28 15:59:58 +01003502 index = (u8) (key->keyidx);
3503 if (index > 3)
3504 goto out_unlock;
Michael Buesche4d6b792007-09-18 15:39:42 -04003505
3506 switch (cmd) {
3507 case SET_KEY:
3508 if (algorithm == B43_SEC_ALGO_TKIP) {
3509 /* FIXME: No TKIP hardware encryption for now. */
3510 err = -EOPNOTSUPP;
3511 goto out_unlock;
3512 }
3513
3514 if (is_broadcast_ether_addr(addr)) {
3515 /* addr is FF:FF:FF:FF:FF:FF for default keys */
3516 err = b43_key_write(dev, index, algorithm,
3517 key->key, key->keylen, NULL, key);
3518 } else {
3519 /*
3520 * either pairwise key or address is 00:00:00:00:00:00
3521 * for transmit-only keys
3522 */
3523 err = b43_key_write(dev, -1, algorithm,
3524 key->key, key->keylen, addr, key);
3525 }
3526 if (err)
3527 goto out_unlock;
3528
3529 if (algorithm == B43_SEC_ALGO_WEP40 ||
3530 algorithm == B43_SEC_ALGO_WEP104) {
3531 b43_hf_write(dev, b43_hf_read(dev) | B43_HF_USEDEFKEYS);
3532 } else {
3533 b43_hf_write(dev,
3534 b43_hf_read(dev) & ~B43_HF_USEDEFKEYS);
3535 }
3536 key->flags |= IEEE80211_KEY_FLAG_GENERATE_IV;
3537 break;
3538 case DISABLE_KEY: {
3539 err = b43_key_clear(dev, key->hw_key_idx);
3540 if (err)
3541 goto out_unlock;
3542 break;
3543 }
3544 default:
3545 B43_WARN_ON(1);
3546 }
3547out_unlock:
3548 spin_unlock_irqrestore(&wl->irq_lock, flags);
3549 mutex_unlock(&wl->mutex);
Michael Buesche4d6b792007-09-18 15:39:42 -04003550 if (!err) {
3551 b43dbg(wl, "%s hardware based encryption for keyidx: %d, "
Joe Perches0795af52007-10-03 17:59:30 -07003552 "mac: %s\n",
Michael Buesche4d6b792007-09-18 15:39:42 -04003553 cmd == SET_KEY ? "Using" : "Disabling", key->keyidx,
Joe Perches0795af52007-10-03 17:59:30 -07003554 print_mac(mac, addr));
Michael Buesche4d6b792007-09-18 15:39:42 -04003555 }
3556 return err;
3557}
3558
Michael Buesch40faacc2007-10-28 16:29:32 +01003559static void b43_op_configure_filter(struct ieee80211_hw *hw,
3560 unsigned int changed, unsigned int *fflags,
3561 int mc_count, struct dev_addr_list *mc_list)
Michael Buesche4d6b792007-09-18 15:39:42 -04003562{
3563 struct b43_wl *wl = hw_to_b43_wl(hw);
3564 struct b43_wldev *dev = wl->current_dev;
3565 unsigned long flags;
3566
Johannes Berg4150c572007-09-17 01:29:23 -04003567 if (!dev) {
3568 *fflags = 0;
Michael Buesche4d6b792007-09-18 15:39:42 -04003569 return;
Michael Buesche4d6b792007-09-18 15:39:42 -04003570 }
Johannes Berg4150c572007-09-17 01:29:23 -04003571
3572 spin_lock_irqsave(&wl->irq_lock, flags);
3573 *fflags &= FIF_PROMISC_IN_BSS |
3574 FIF_ALLMULTI |
3575 FIF_FCSFAIL |
3576 FIF_PLCPFAIL |
3577 FIF_CONTROL |
3578 FIF_OTHER_BSS |
3579 FIF_BCN_PRBRESP_PROMISC;
3580
3581 changed &= FIF_PROMISC_IN_BSS |
3582 FIF_ALLMULTI |
3583 FIF_FCSFAIL |
3584 FIF_PLCPFAIL |
3585 FIF_CONTROL |
3586 FIF_OTHER_BSS |
3587 FIF_BCN_PRBRESP_PROMISC;
3588
3589 wl->filter_flags = *fflags;
3590
3591 if (changed && b43_status(dev) >= B43_STAT_INITIALIZED)
3592 b43_adjust_opmode(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04003593 spin_unlock_irqrestore(&wl->irq_lock, flags);
3594}
3595
Michael Buesch40faacc2007-10-28 16:29:32 +01003596static int b43_op_config_interface(struct ieee80211_hw *hw,
Johannes Berg32bfd352007-12-19 01:31:26 +01003597 struct ieee80211_vif *vif,
Michael Buesch40faacc2007-10-28 16:29:32 +01003598 struct ieee80211_if_conf *conf)
Michael Buesche4d6b792007-09-18 15:39:42 -04003599{
3600 struct b43_wl *wl = hw_to_b43_wl(hw);
3601 struct b43_wldev *dev = wl->current_dev;
3602 unsigned long flags;
3603
3604 if (!dev)
3605 return -ENODEV;
3606 mutex_lock(&wl->mutex);
3607 spin_lock_irqsave(&wl->irq_lock, flags);
Johannes Berg32bfd352007-12-19 01:31:26 +01003608 B43_WARN_ON(wl->vif != vif);
Johannes Berg4150c572007-09-17 01:29:23 -04003609 if (conf->bssid)
3610 memcpy(wl->bssid, conf->bssid, ETH_ALEN);
3611 else
3612 memset(wl->bssid, 0, ETH_ALEN);
3613 if (b43_status(dev) >= B43_STAT_INITIALIZED) {
Johannes Berg04dea132008-05-20 12:10:49 +02003614 if (b43_is_mode(wl, IEEE80211_IF_TYPE_AP) ||
3615 b43_is_mode(wl, IEEE80211_IF_TYPE_MESH_POINT)) {
3616 B43_WARN_ON(conf->type != wl->if_type);
Johannes Berg4150c572007-09-17 01:29:23 -04003617 b43_set_ssid(dev, conf->ssid, conf->ssid_len);
Johannes Berge039fa42008-05-15 12:55:29 +02003618 if (conf->beacon)
3619 b43_update_templates(wl, conf->beacon);
Michael Buesche4d6b792007-09-18 15:39:42 -04003620 }
Johannes Berg4150c572007-09-17 01:29:23 -04003621 b43_write_mac_bssid_templates(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04003622 }
3623 spin_unlock_irqrestore(&wl->irq_lock, flags);
3624 mutex_unlock(&wl->mutex);
3625
3626 return 0;
3627}
3628
3629/* Locking: wl->mutex */
3630static void b43_wireless_core_stop(struct b43_wldev *dev)
3631{
3632 struct b43_wl *wl = dev->wl;
3633 unsigned long flags;
3634
3635 if (b43_status(dev) < B43_STAT_STARTED)
3636 return;
Stefano Brivioa19d12d2007-11-07 18:16:11 +01003637
3638 /* Disable and sync interrupts. We must do this before than
3639 * setting the status to INITIALIZED, as the interrupt handler
3640 * won't care about IRQs then. */
3641 spin_lock_irqsave(&wl->irq_lock, flags);
3642 dev->irq_savedstate = b43_interrupt_disable(dev, B43_IRQ_ALL);
3643 b43_read32(dev, B43_MMIO_GEN_IRQ_MASK); /* flush */
3644 spin_unlock_irqrestore(&wl->irq_lock, flags);
3645 b43_synchronize_irq(dev);
3646
Michael Buesch21a75d72008-04-25 19:29:08 +02003647 write_lock_irqsave(&wl->tx_lock, flags);
Michael Buesche4d6b792007-09-18 15:39:42 -04003648 b43_set_status(dev, B43_STAT_INITIALIZED);
Michael Buesch21a75d72008-04-25 19:29:08 +02003649 write_unlock_irqrestore(&wl->tx_lock, flags);
Michael Buesche4d6b792007-09-18 15:39:42 -04003650
Michael Buesch5100d5a2008-03-29 21:01:16 +01003651 b43_pio_stop(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04003652 mutex_unlock(&wl->mutex);
3653 /* Must unlock as it would otherwise deadlock. No races here.
3654 * Cancel the possibly running self-rearming periodic work. */
3655 cancel_delayed_work_sync(&dev->periodic_work);
3656 mutex_lock(&wl->mutex);
3657
Michael Buesche4d6b792007-09-18 15:39:42 -04003658 b43_mac_suspend(dev);
3659 free_irq(dev->dev->irq, dev);
3660 b43dbg(wl, "Wireless interface stopped\n");
3661}
3662
3663/* Locking: wl->mutex */
3664static int b43_wireless_core_start(struct b43_wldev *dev)
3665{
3666 int err;
3667
3668 B43_WARN_ON(b43_status(dev) != B43_STAT_INITIALIZED);
3669
3670 drain_txstatus_queue(dev);
3671 err = request_irq(dev->dev->irq, b43_interrupt_handler,
3672 IRQF_SHARED, KBUILD_MODNAME, dev);
3673 if (err) {
3674 b43err(dev->wl, "Cannot request IRQ-%d\n", dev->dev->irq);
3675 goto out;
3676 }
3677
3678 /* We are ready to run. */
3679 b43_set_status(dev, B43_STAT_STARTED);
3680
3681 /* Start data flow (TX/RX). */
3682 b43_mac_enable(dev);
3683 b43_interrupt_enable(dev, dev->irq_savedstate);
Michael Buesche4d6b792007-09-18 15:39:42 -04003684
3685 /* Start maintainance work */
3686 b43_periodic_tasks_setup(dev);
3687
3688 b43dbg(dev->wl, "Wireless interface started\n");
3689 out:
3690 return err;
3691}
3692
3693/* Get PHY and RADIO versioning numbers */
3694static int b43_phy_versioning(struct b43_wldev *dev)
3695{
3696 struct b43_phy *phy = &dev->phy;
3697 u32 tmp;
3698 u8 analog_type;
3699 u8 phy_type;
3700 u8 phy_rev;
3701 u16 radio_manuf;
3702 u16 radio_ver;
3703 u16 radio_rev;
3704 int unsupported = 0;
3705
3706 /* Get PHY versioning */
3707 tmp = b43_read16(dev, B43_MMIO_PHY_VER);
3708 analog_type = (tmp & B43_PHYVER_ANALOG) >> B43_PHYVER_ANALOG_SHIFT;
3709 phy_type = (tmp & B43_PHYVER_TYPE) >> B43_PHYVER_TYPE_SHIFT;
3710 phy_rev = (tmp & B43_PHYVER_VERSION);
3711 switch (phy_type) {
3712 case B43_PHYTYPE_A:
3713 if (phy_rev >= 4)
3714 unsupported = 1;
3715 break;
3716 case B43_PHYTYPE_B:
3717 if (phy_rev != 2 && phy_rev != 4 && phy_rev != 6
3718 && phy_rev != 7)
3719 unsupported = 1;
3720 break;
3721 case B43_PHYTYPE_G:
Larry Finger013978b2007-11-26 10:29:47 -06003722 if (phy_rev > 9)
Michael Buesche4d6b792007-09-18 15:39:42 -04003723 unsupported = 1;
3724 break;
Michael Bueschd5c71e42008-01-04 17:06:29 +01003725#ifdef CONFIG_B43_NPHY
3726 case B43_PHYTYPE_N:
3727 if (phy_rev > 1)
3728 unsupported = 1;
3729 break;
3730#endif
Michael Buesche4d6b792007-09-18 15:39:42 -04003731 default:
3732 unsupported = 1;
3733 };
3734 if (unsupported) {
3735 b43err(dev->wl, "FOUND UNSUPPORTED PHY "
3736 "(Analog %u, Type %u, Revision %u)\n",
3737 analog_type, phy_type, phy_rev);
3738 return -EOPNOTSUPP;
3739 }
3740 b43dbg(dev->wl, "Found PHY: Analog %u, Type %u, Revision %u\n",
3741 analog_type, phy_type, phy_rev);
3742
3743 /* Get RADIO versioning */
3744 if (dev->dev->bus->chip_id == 0x4317) {
3745 if (dev->dev->bus->chip_rev == 0)
3746 tmp = 0x3205017F;
3747 else if (dev->dev->bus->chip_rev == 1)
3748 tmp = 0x4205017F;
3749 else
3750 tmp = 0x5205017F;
3751 } else {
3752 b43_write16(dev, B43_MMIO_RADIO_CONTROL, B43_RADIOCTL_ID);
Michael Buesch243dcfc2008-01-13 14:12:44 +01003753 tmp = b43_read16(dev, B43_MMIO_RADIO_DATA_LOW);
Michael Buesche4d6b792007-09-18 15:39:42 -04003754 b43_write16(dev, B43_MMIO_RADIO_CONTROL, B43_RADIOCTL_ID);
Michael Buesch243dcfc2008-01-13 14:12:44 +01003755 tmp |= (u32)b43_read16(dev, B43_MMIO_RADIO_DATA_HIGH) << 16;
Michael Buesche4d6b792007-09-18 15:39:42 -04003756 }
3757 radio_manuf = (tmp & 0x00000FFF);
3758 radio_ver = (tmp & 0x0FFFF000) >> 12;
3759 radio_rev = (tmp & 0xF0000000) >> 28;
Michael Buesch96c755a2008-01-06 00:09:46 +01003760 if (radio_manuf != 0x17F /* Broadcom */)
3761 unsupported = 1;
Michael Buesche4d6b792007-09-18 15:39:42 -04003762 switch (phy_type) {
3763 case B43_PHYTYPE_A:
3764 if (radio_ver != 0x2060)
3765 unsupported = 1;
3766 if (radio_rev != 1)
3767 unsupported = 1;
3768 if (radio_manuf != 0x17F)
3769 unsupported = 1;
3770 break;
3771 case B43_PHYTYPE_B:
3772 if ((radio_ver & 0xFFF0) != 0x2050)
3773 unsupported = 1;
3774 break;
3775 case B43_PHYTYPE_G:
3776 if (radio_ver != 0x2050)
3777 unsupported = 1;
3778 break;
Michael Buesch96c755a2008-01-06 00:09:46 +01003779 case B43_PHYTYPE_N:
Michael Buesch243dcfc2008-01-13 14:12:44 +01003780 if (radio_ver != 0x2055)
Michael Buesch96c755a2008-01-06 00:09:46 +01003781 unsupported = 1;
3782 break;
Michael Buesche4d6b792007-09-18 15:39:42 -04003783 default:
3784 B43_WARN_ON(1);
3785 }
3786 if (unsupported) {
3787 b43err(dev->wl, "FOUND UNSUPPORTED RADIO "
3788 "(Manuf 0x%X, Version 0x%X, Revision %u)\n",
3789 radio_manuf, radio_ver, radio_rev);
3790 return -EOPNOTSUPP;
3791 }
3792 b43dbg(dev->wl, "Found Radio: Manuf 0x%X, Version 0x%X, Revision %u\n",
3793 radio_manuf, radio_ver, radio_rev);
3794
3795 phy->radio_manuf = radio_manuf;
3796 phy->radio_ver = radio_ver;
3797 phy->radio_rev = radio_rev;
3798
3799 phy->analog = analog_type;
3800 phy->type = phy_type;
3801 phy->rev = phy_rev;
3802
3803 return 0;
3804}
3805
3806static void setup_struct_phy_for_init(struct b43_wldev *dev,
3807 struct b43_phy *phy)
3808{
3809 struct b43_txpower_lo_control *lo;
3810 int i;
3811
3812 memset(phy->minlowsig, 0xFF, sizeof(phy->minlowsig));
3813 memset(phy->minlowsigpos, 0, sizeof(phy->minlowsigpos));
3814
Michael Buesche4d6b792007-09-18 15:39:42 -04003815 phy->aci_enable = 0;
3816 phy->aci_wlan_automatic = 0;
3817 phy->aci_hw_rssi = 0;
3818
Michael Bueschfda9abc2007-09-20 22:14:18 +02003819 phy->radio_off_context.valid = 0;
3820
Michael Buesche4d6b792007-09-18 15:39:42 -04003821 lo = phy->lo_control;
3822 if (lo) {
3823 memset(lo, 0, sizeof(*(phy->lo_control)));
Michael Buesche4d6b792007-09-18 15:39:42 -04003824 lo->tx_bias = 0xFF;
Michael Bueschf5eda472008-04-20 16:03:32 +02003825 INIT_LIST_HEAD(&lo->calib_list);
Michael Buesche4d6b792007-09-18 15:39:42 -04003826 }
3827 phy->max_lb_gain = 0;
3828 phy->trsw_rx_gain = 0;
3829 phy->txpwr_offset = 0;
3830
3831 /* NRSSI */
3832 phy->nrssislope = 0;
3833 for (i = 0; i < ARRAY_SIZE(phy->nrssi); i++)
3834 phy->nrssi[i] = -1000;
3835 for (i = 0; i < ARRAY_SIZE(phy->nrssi_lt); i++)
3836 phy->nrssi_lt[i] = i;
3837
3838 phy->lofcal = 0xFFFF;
3839 phy->initval = 0xFFFF;
3840
Michael Buesche4d6b792007-09-18 15:39:42 -04003841 phy->interfmode = B43_INTERFMODE_NONE;
3842 phy->channel = 0xFF;
3843
3844 phy->hardware_power_control = !!modparam_hwpctl;
Michael Buesch8ed7fc42007-12-09 22:34:59 +01003845
3846 /* PHY TX errors counter. */
3847 atomic_set(&phy->txerr_cnt, B43_PHY_TX_BADNESS_LIMIT);
3848
3849 /* OFDM-table address caching. */
3850 phy->ofdmtab_addr_direction = B43_OFDMTAB_DIRECTION_UNKNOWN;
Michael Buesche4d6b792007-09-18 15:39:42 -04003851}
3852
3853static void setup_struct_wldev_for_init(struct b43_wldev *dev)
3854{
Michael Bueschaa6c7ae2007-12-26 16:26:36 +01003855 dev->dfq_valid = 0;
3856
Michael Buesch6a724d62007-09-20 22:12:58 +02003857 /* Assume the radio is enabled. If it's not enabled, the state will
3858 * immediately get fixed on the first periodic work run. */
3859 dev->radio_hw_enable = 1;
Michael Buesche4d6b792007-09-18 15:39:42 -04003860
3861 /* Stats */
3862 memset(&dev->stats, 0, sizeof(dev->stats));
3863
3864 setup_struct_phy_for_init(dev, &dev->phy);
3865
3866 /* IRQ related flags */
3867 dev->irq_reason = 0;
3868 memset(dev->dma_reason, 0, sizeof(dev->dma_reason));
3869 dev->irq_savedstate = B43_IRQ_MASKTEMPLATE;
3870
3871 dev->mac_suspended = 1;
3872
3873 /* Noise calculation context */
3874 memset(&dev->noisecalc, 0, sizeof(dev->noisecalc));
3875}
3876
3877static void b43_bluetooth_coext_enable(struct b43_wldev *dev)
3878{
3879 struct ssb_sprom *sprom = &dev->dev->bus->sprom;
Michael Buescha259d6a2008-04-18 21:06:37 +02003880 u64 hf;
Michael Buesche4d6b792007-09-18 15:39:42 -04003881
Michael Buesch1855ba72008-04-18 20:51:41 +02003882 if (!modparam_btcoex)
3883 return;
Larry Finger95de2842007-11-09 16:57:18 -06003884 if (!(sprom->boardflags_lo & B43_BFL_BTCOEXIST))
Michael Buesche4d6b792007-09-18 15:39:42 -04003885 return;
3886 if (dev->phy.type != B43_PHYTYPE_B && !dev->phy.gmode)
3887 return;
3888
3889 hf = b43_hf_read(dev);
Larry Finger95de2842007-11-09 16:57:18 -06003890 if (sprom->boardflags_lo & B43_BFL_BTCMOD)
Michael Buesche4d6b792007-09-18 15:39:42 -04003891 hf |= B43_HF_BTCOEXALT;
3892 else
3893 hf |= B43_HF_BTCOEX;
3894 b43_hf_write(dev, hf);
Michael Buesche4d6b792007-09-18 15:39:42 -04003895}
3896
3897static void b43_bluetooth_coext_disable(struct b43_wldev *dev)
Michael Buesch1855ba72008-04-18 20:51:41 +02003898{
3899 if (!modparam_btcoex)
3900 return;
3901 //TODO
Michael Buesche4d6b792007-09-18 15:39:42 -04003902}
3903
3904static void b43_imcfglo_timeouts_workaround(struct b43_wldev *dev)
3905{
3906#ifdef CONFIG_SSB_DRIVER_PCICORE
3907 struct ssb_bus *bus = dev->dev->bus;
3908 u32 tmp;
3909
3910 if (bus->pcicore.dev &&
3911 bus->pcicore.dev->id.coreid == SSB_DEV_PCI &&
3912 bus->pcicore.dev->id.revision <= 5) {
3913 /* IMCFGLO timeouts workaround. */
3914 tmp = ssb_read32(dev->dev, SSB_IMCFGLO);
3915 tmp &= ~SSB_IMCFGLO_REQTO;
3916 tmp &= ~SSB_IMCFGLO_SERTO;
3917 switch (bus->bustype) {
3918 case SSB_BUSTYPE_PCI:
3919 case SSB_BUSTYPE_PCMCIA:
3920 tmp |= 0x32;
3921 break;
3922 case SSB_BUSTYPE_SSB:
3923 tmp |= 0x53;
3924 break;
3925 }
3926 ssb_write32(dev->dev, SSB_IMCFGLO, tmp);
3927 }
3928#endif /* CONFIG_SSB_DRIVER_PCICORE */
3929}
3930
Michael Buesch74cfdba2007-10-28 16:19:44 +01003931/* Write the short and long frame retry limit values. */
3932static void b43_set_retry_limits(struct b43_wldev *dev,
3933 unsigned int short_retry,
3934 unsigned int long_retry)
3935{
3936 /* The retry limit is a 4-bit counter. Enforce this to avoid overflowing
3937 * the chip-internal counter. */
3938 short_retry = min(short_retry, (unsigned int)0xF);
3939 long_retry = min(long_retry, (unsigned int)0xF);
3940
3941 b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_SRLIMIT,
3942 short_retry);
3943 b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_LRLIMIT,
3944 long_retry);
3945}
3946
Michael Bueschd59f7202008-04-03 18:56:19 +02003947static void b43_set_synth_pu_delay(struct b43_wldev *dev, bool idle)
3948{
3949 u16 pu_delay;
3950
3951 /* The time value is in microseconds. */
3952 if (dev->phy.type == B43_PHYTYPE_A)
3953 pu_delay = 3700;
3954 else
3955 pu_delay = 1050;
Michael Buesch8cf6a312008-04-05 15:19:36 +02003956 if (b43_is_mode(dev->wl, IEEE80211_IF_TYPE_IBSS) || idle)
Michael Bueschd59f7202008-04-03 18:56:19 +02003957 pu_delay = 500;
3958 if ((dev->phy.radio_ver == 0x2050) && (dev->phy.radio_rev == 8))
3959 pu_delay = max(pu_delay, (u16)2400);
3960
3961 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_SPUWKUP, pu_delay);
3962}
3963
3964/* Set the TSF CFP pre-TargetBeaconTransmissionTime. */
3965static void b43_set_pretbtt(struct b43_wldev *dev)
3966{
3967 u16 pretbtt;
3968
3969 /* The time value is in microseconds. */
Michael Buesch8cf6a312008-04-05 15:19:36 +02003970 if (b43_is_mode(dev->wl, IEEE80211_IF_TYPE_IBSS)) {
Michael Bueschd59f7202008-04-03 18:56:19 +02003971 pretbtt = 2;
3972 } else {
3973 if (dev->phy.type == B43_PHYTYPE_A)
3974 pretbtt = 120;
3975 else
3976 pretbtt = 250;
3977 }
3978 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRETBTT, pretbtt);
3979 b43_write16(dev, B43_MMIO_TSF_CFP_PRETBTT, pretbtt);
3980}
3981
Michael Buesche4d6b792007-09-18 15:39:42 -04003982/* Shutdown a wireless core */
3983/* Locking: wl->mutex */
3984static void b43_wireless_core_exit(struct b43_wldev *dev)
3985{
3986 struct b43_phy *phy = &dev->phy;
Michael Buesch1f7d87b2008-01-22 20:23:34 +01003987 u32 macctl;
Michael Buesche4d6b792007-09-18 15:39:42 -04003988
3989 B43_WARN_ON(b43_status(dev) > B43_STAT_INITIALIZED);
3990 if (b43_status(dev) != B43_STAT_INITIALIZED)
3991 return;
3992 b43_set_status(dev, B43_STAT_UNINIT);
3993
Michael Buesch1f7d87b2008-01-22 20:23:34 +01003994 /* Stop the microcode PSM. */
3995 macctl = b43_read32(dev, B43_MMIO_MACCTL);
3996 macctl &= ~B43_MACCTL_PSM_RUN;
3997 macctl |= B43_MACCTL_PSM_JMP0;
3998 b43_write32(dev, B43_MMIO_MACCTL, macctl);
3999
Rafael J. Wysocki3506e0c2008-02-04 22:30:15 -08004000 if (!dev->suspend_in_progress) {
4001 b43_leds_exit(dev);
Rafael J. Wysockib844eba2008-03-23 20:28:24 +01004002 b43_rng_exit(dev->wl);
Rafael J. Wysocki3506e0c2008-02-04 22:30:15 -08004003 }
Michael Buesche4d6b792007-09-18 15:39:42 -04004004 b43_dma_free(dev);
Michael Buesch5100d5a2008-03-29 21:01:16 +01004005 b43_pio_free(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04004006 b43_chip_exit(dev);
Michael Buesch8e9f7522007-09-27 21:35:34 +02004007 b43_radio_turn_off(dev, 1);
Michael Buesche4d6b792007-09-18 15:39:42 -04004008 b43_switch_analog(dev, 0);
4009 if (phy->dyn_tssi_tbl)
4010 kfree(phy->tssi2dbm);
4011 kfree(phy->lo_control);
4012 phy->lo_control = NULL;
Michael Buesche66fee62007-12-26 17:47:10 +01004013 if (dev->wl->current_beacon) {
4014 dev_kfree_skb_any(dev->wl->current_beacon);
4015 dev->wl->current_beacon = NULL;
4016 }
4017
Michael Buesche4d6b792007-09-18 15:39:42 -04004018 ssb_device_disable(dev->dev, 0);
4019 ssb_bus_may_powerdown(dev->dev->bus);
4020}
4021
4022/* Initialize a wireless core */
4023static int b43_wireless_core_init(struct b43_wldev *dev)
4024{
4025 struct b43_wl *wl = dev->wl;
4026 struct ssb_bus *bus = dev->dev->bus;
4027 struct ssb_sprom *sprom = &bus->sprom;
4028 struct b43_phy *phy = &dev->phy;
4029 int err;
Michael Buescha259d6a2008-04-18 21:06:37 +02004030 u64 hf;
4031 u32 tmp;
Michael Buesche4d6b792007-09-18 15:39:42 -04004032
4033 B43_WARN_ON(b43_status(dev) != B43_STAT_UNINIT);
4034
4035 err = ssb_bus_powerup(bus, 0);
4036 if (err)
4037 goto out;
4038 if (!ssb_device_is_enabled(dev->dev)) {
4039 tmp = phy->gmode ? B43_TMSLOW_GMODE : 0;
4040 b43_wireless_core_reset(dev, tmp);
4041 }
4042
4043 if ((phy->type == B43_PHYTYPE_B) || (phy->type == B43_PHYTYPE_G)) {
4044 phy->lo_control =
4045 kzalloc(sizeof(*(phy->lo_control)), GFP_KERNEL);
4046 if (!phy->lo_control) {
4047 err = -ENOMEM;
4048 goto err_busdown;
4049 }
4050 }
4051 setup_struct_wldev_for_init(dev);
4052
4053 err = b43_phy_init_tssi2dbm_table(dev);
4054 if (err)
4055 goto err_kfree_lo_control;
4056
4057 /* Enable IRQ routing to this device. */
4058 ssb_pcicore_dev_irqvecs_enable(&bus->pcicore, dev->dev);
4059
4060 b43_imcfglo_timeouts_workaround(dev);
4061 b43_bluetooth_coext_disable(dev);
4062 b43_phy_early_init(dev);
4063 err = b43_chip_init(dev);
4064 if (err)
4065 goto err_kfree_tssitbl;
4066 b43_shm_write16(dev, B43_SHM_SHARED,
4067 B43_SHM_SH_WLCOREREV, dev->dev->id.revision);
4068 hf = b43_hf_read(dev);
4069 if (phy->type == B43_PHYTYPE_G) {
4070 hf |= B43_HF_SYMW;
4071 if (phy->rev == 1)
4072 hf |= B43_HF_GDCW;
Larry Finger95de2842007-11-09 16:57:18 -06004073 if (sprom->boardflags_lo & B43_BFL_PACTRL)
Michael Buesche4d6b792007-09-18 15:39:42 -04004074 hf |= B43_HF_OFDMPABOOST;
4075 } else if (phy->type == B43_PHYTYPE_B) {
4076 hf |= B43_HF_SYMW;
4077 if (phy->rev >= 2 && phy->radio_ver == 0x2050)
4078 hf &= ~B43_HF_GDCW;
4079 }
4080 b43_hf_write(dev, hf);
4081
Michael Buesch74cfdba2007-10-28 16:19:44 +01004082 b43_set_retry_limits(dev, B43_DEFAULT_SHORT_RETRY_LIMIT,
4083 B43_DEFAULT_LONG_RETRY_LIMIT);
Michael Buesche4d6b792007-09-18 15:39:42 -04004084 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_SFFBLIM, 3);
4085 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_LFFBLIM, 2);
4086
4087 /* Disable sending probe responses from firmware.
4088 * Setting the MaxTime to one usec will always trigger
4089 * a timeout, so we never send any probe resp.
4090 * A timeout of zero is infinite. */
4091 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRMAXTIME, 1);
4092
4093 b43_rate_memory_init(dev);
Michael Buesch5042c502008-04-05 15:05:00 +02004094 b43_set_phytxctl_defaults(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04004095
4096 /* Minimum Contention Window */
4097 if (phy->type == B43_PHYTYPE_B) {
4098 b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_MINCONT, 0x1F);
4099 } else {
4100 b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_MINCONT, 0xF);
4101 }
4102 /* Maximum Contention Window */
4103 b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_MAXCONT, 0x3FF);
4104
Michael Buesch5100d5a2008-03-29 21:01:16 +01004105 if ((dev->dev->bus->bustype == SSB_BUSTYPE_PCMCIA) || B43_FORCE_PIO) {
4106 dev->__using_pio_transfers = 1;
4107 err = b43_pio_init(dev);
4108 } else {
4109 dev->__using_pio_transfers = 0;
4110 err = b43_dma_init(dev);
4111 }
Michael Buesche4d6b792007-09-18 15:39:42 -04004112 if (err)
4113 goto err_chip_exit;
Michael Buesch03b29772007-12-26 14:41:30 +01004114 b43_qos_init(dev);
Michael Bueschd59f7202008-04-03 18:56:19 +02004115 b43_set_synth_pu_delay(dev, 1);
Michael Buesche4d6b792007-09-18 15:39:42 -04004116 b43_bluetooth_coext_enable(dev);
4117
4118 ssb_bus_powerup(bus, 1); /* Enable dynamic PCTL */
Johannes Berg4150c572007-09-17 01:29:23 -04004119 b43_upload_card_macaddress(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04004120 b43_security_init(dev);
Rafael J. Wysocki3506e0c2008-02-04 22:30:15 -08004121 if (!dev->suspend_in_progress)
4122 b43_rng_init(wl);
Michael Buesche4d6b792007-09-18 15:39:42 -04004123
4124 b43_set_status(dev, B43_STAT_INITIALIZED);
4125
Rafael J. Wysocki3506e0c2008-02-04 22:30:15 -08004126 if (!dev->suspend_in_progress)
4127 b43_leds_init(dev);
Larry Finger1a8d1222007-12-14 13:59:11 +01004128out:
Michael Buesche4d6b792007-09-18 15:39:42 -04004129 return err;
4130
4131 err_chip_exit:
4132 b43_chip_exit(dev);
4133 err_kfree_tssitbl:
4134 if (phy->dyn_tssi_tbl)
4135 kfree(phy->tssi2dbm);
4136 err_kfree_lo_control:
4137 kfree(phy->lo_control);
4138 phy->lo_control = NULL;
4139 err_busdown:
4140 ssb_bus_may_powerdown(bus);
4141 B43_WARN_ON(b43_status(dev) != B43_STAT_UNINIT);
4142 return err;
4143}
4144
Michael Buesch40faacc2007-10-28 16:29:32 +01004145static int b43_op_add_interface(struct ieee80211_hw *hw,
4146 struct ieee80211_if_init_conf *conf)
Michael Buesche4d6b792007-09-18 15:39:42 -04004147{
4148 struct b43_wl *wl = hw_to_b43_wl(hw);
4149 struct b43_wldev *dev;
4150 unsigned long flags;
4151 int err = -EOPNOTSUPP;
Johannes Berg4150c572007-09-17 01:29:23 -04004152
4153 /* TODO: allow WDS/AP devices to coexist */
4154
4155 if (conf->type != IEEE80211_IF_TYPE_AP &&
Johannes Berg04dea132008-05-20 12:10:49 +02004156 conf->type != IEEE80211_IF_TYPE_MESH_POINT &&
Johannes Berg4150c572007-09-17 01:29:23 -04004157 conf->type != IEEE80211_IF_TYPE_STA &&
4158 conf->type != IEEE80211_IF_TYPE_WDS &&
4159 conf->type != IEEE80211_IF_TYPE_IBSS)
4160 return -EOPNOTSUPP;
Michael Buesche4d6b792007-09-18 15:39:42 -04004161
4162 mutex_lock(&wl->mutex);
Johannes Berg4150c572007-09-17 01:29:23 -04004163 if (wl->operating)
Michael Buesche4d6b792007-09-18 15:39:42 -04004164 goto out_mutex_unlock;
4165
4166 b43dbg(wl, "Adding Interface type %d\n", conf->type);
4167
4168 dev = wl->current_dev;
Johannes Berg4150c572007-09-17 01:29:23 -04004169 wl->operating = 1;
Johannes Berg32bfd352007-12-19 01:31:26 +01004170 wl->vif = conf->vif;
Johannes Berg4150c572007-09-17 01:29:23 -04004171 wl->if_type = conf->type;
4172 memcpy(wl->mac_addr, conf->mac_addr, ETH_ALEN);
Michael Buesche4d6b792007-09-18 15:39:42 -04004173
4174 spin_lock_irqsave(&wl->irq_lock, flags);
Michael Buesche4d6b792007-09-18 15:39:42 -04004175 b43_adjust_opmode(dev);
Michael Bueschd59f7202008-04-03 18:56:19 +02004176 b43_set_pretbtt(dev);
4177 b43_set_synth_pu_delay(dev, 0);
Johannes Berg4150c572007-09-17 01:29:23 -04004178 b43_upload_card_macaddress(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04004179 spin_unlock_irqrestore(&wl->irq_lock, flags);
4180
4181 err = 0;
Johannes Berg4150c572007-09-17 01:29:23 -04004182 out_mutex_unlock:
Michael Buesche4d6b792007-09-18 15:39:42 -04004183 mutex_unlock(&wl->mutex);
4184
4185 return err;
4186}
4187
Michael Buesch40faacc2007-10-28 16:29:32 +01004188static void b43_op_remove_interface(struct ieee80211_hw *hw,
4189 struct ieee80211_if_init_conf *conf)
Michael Buesche4d6b792007-09-18 15:39:42 -04004190{
4191 struct b43_wl *wl = hw_to_b43_wl(hw);
Johannes Berg4150c572007-09-17 01:29:23 -04004192 struct b43_wldev *dev = wl->current_dev;
Michael Buesche4d6b792007-09-18 15:39:42 -04004193 unsigned long flags;
4194
4195 b43dbg(wl, "Removing Interface type %d\n", conf->type);
4196
4197 mutex_lock(&wl->mutex);
Johannes Berg4150c572007-09-17 01:29:23 -04004198
4199 B43_WARN_ON(!wl->operating);
Johannes Berg32bfd352007-12-19 01:31:26 +01004200 B43_WARN_ON(wl->vif != conf->vif);
4201 wl->vif = NULL;
Johannes Berg4150c572007-09-17 01:29:23 -04004202
4203 wl->operating = 0;
4204
4205 spin_lock_irqsave(&wl->irq_lock, flags);
4206 b43_adjust_opmode(dev);
4207 memset(wl->mac_addr, 0, ETH_ALEN);
4208 b43_upload_card_macaddress(dev);
4209 spin_unlock_irqrestore(&wl->irq_lock, flags);
4210
4211 mutex_unlock(&wl->mutex);
4212}
4213
Michael Buesch40faacc2007-10-28 16:29:32 +01004214static int b43_op_start(struct ieee80211_hw *hw)
Johannes Berg4150c572007-09-17 01:29:23 -04004215{
4216 struct b43_wl *wl = hw_to_b43_wl(hw);
4217 struct b43_wldev *dev = wl->current_dev;
4218 int did_init = 0;
WANG Cong923403b2007-10-16 14:29:38 -07004219 int err = 0;
Michael Buesch1946a2c2008-01-23 12:02:35 +01004220 bool do_rfkill_exit = 0;
Johannes Berg4150c572007-09-17 01:29:23 -04004221
Michael Buesch7be1bb62008-01-23 21:10:56 +01004222 /* Kill all old instance specific information to make sure
4223 * the card won't use it in the short timeframe between start
4224 * and mac80211 reconfiguring it. */
4225 memset(wl->bssid, 0, ETH_ALEN);
4226 memset(wl->mac_addr, 0, ETH_ALEN);
4227 wl->filter_flags = 0;
4228 wl->radiotap_enabled = 0;
Michael Buesche6f5b932008-03-05 21:18:49 +01004229 b43_qos_clear(wl);
Michael Buesch6b4bec012008-05-20 12:16:28 +02004230 wl->beacon0_uploaded = 0;
4231 wl->beacon1_uploaded = 0;
4232 wl->beacon_templates_virgin = 1;
Michael Buesch7be1bb62008-01-23 21:10:56 +01004233
Larry Finger1a8d1222007-12-14 13:59:11 +01004234 /* First register RFkill.
4235 * LEDs that are registered later depend on it. */
4236 b43_rfkill_init(dev);
4237
Johannes Berg4150c572007-09-17 01:29:23 -04004238 mutex_lock(&wl->mutex);
4239
4240 if (b43_status(dev) < B43_STAT_INITIALIZED) {
4241 err = b43_wireless_core_init(dev);
Michael Buesch1946a2c2008-01-23 12:02:35 +01004242 if (err) {
4243 do_rfkill_exit = 1;
Johannes Berg4150c572007-09-17 01:29:23 -04004244 goto out_mutex_unlock;
Michael Buesch1946a2c2008-01-23 12:02:35 +01004245 }
Johannes Berg4150c572007-09-17 01:29:23 -04004246 did_init = 1;
Michael Buesche4d6b792007-09-18 15:39:42 -04004247 }
4248
Johannes Berg4150c572007-09-17 01:29:23 -04004249 if (b43_status(dev) < B43_STAT_STARTED) {
4250 err = b43_wireless_core_start(dev);
4251 if (err) {
4252 if (did_init)
4253 b43_wireless_core_exit(dev);
Michael Buesch1946a2c2008-01-23 12:02:35 +01004254 do_rfkill_exit = 1;
Johannes Berg4150c572007-09-17 01:29:23 -04004255 goto out_mutex_unlock;
4256 }
Michael Buesche4d6b792007-09-18 15:39:42 -04004257 }
Johannes Berg4150c572007-09-17 01:29:23 -04004258
4259 out_mutex_unlock:
4260 mutex_unlock(&wl->mutex);
4261
Michael Buesch1946a2c2008-01-23 12:02:35 +01004262 if (do_rfkill_exit)
4263 b43_rfkill_exit(dev);
4264
Johannes Berg4150c572007-09-17 01:29:23 -04004265 return err;
4266}
4267
Michael Buesch40faacc2007-10-28 16:29:32 +01004268static void b43_op_stop(struct ieee80211_hw *hw)
Johannes Berg4150c572007-09-17 01:29:23 -04004269{
4270 struct b43_wl *wl = hw_to_b43_wl(hw);
4271 struct b43_wldev *dev = wl->current_dev;
4272
Larry Finger1a8d1222007-12-14 13:59:11 +01004273 b43_rfkill_exit(dev);
Michael Buesche6f5b932008-03-05 21:18:49 +01004274 cancel_work_sync(&(wl->qos_update_work));
Michael Buescha82d9922008-04-04 21:40:06 +02004275 cancel_work_sync(&(wl->beacon_update_trigger));
Larry Finger1a8d1222007-12-14 13:59:11 +01004276
Johannes Berg4150c572007-09-17 01:29:23 -04004277 mutex_lock(&wl->mutex);
4278 if (b43_status(dev) >= B43_STAT_STARTED)
4279 b43_wireless_core_stop(dev);
4280 b43_wireless_core_exit(dev);
Michael Buesche4d6b792007-09-18 15:39:42 -04004281 mutex_unlock(&wl->mutex);
4282}
4283
Michael Buesch74cfdba2007-10-28 16:19:44 +01004284static int b43_op_set_retry_limit(struct ieee80211_hw *hw,
4285 u32 short_retry_limit, u32 long_retry_limit)
4286{
4287 struct b43_wl *wl = hw_to_b43_wl(hw);
4288 struct b43_wldev *dev;
4289 int err = 0;
4290
4291 mutex_lock(&wl->mutex);
4292 dev = wl->current_dev;
4293 if (unlikely(!dev || (b43_status(dev) < B43_STAT_INITIALIZED))) {
4294 err = -ENODEV;
4295 goto out_unlock;
4296 }
4297 b43_set_retry_limits(dev, short_retry_limit, long_retry_limit);
4298out_unlock:
4299 mutex_unlock(&wl->mutex);
4300
4301 return err;
4302}
4303
Michael Buesche66fee62007-12-26 17:47:10 +01004304static int b43_op_beacon_set_tim(struct ieee80211_hw *hw, int aid, int set)
4305{
4306 struct b43_wl *wl = hw_to_b43_wl(hw);
4307 struct sk_buff *beacon;
Michael Bueschd4df6f12007-12-26 18:04:14 +01004308 unsigned long flags;
Michael Buesche66fee62007-12-26 17:47:10 +01004309
4310 /* We could modify the existing beacon and set the aid bit in
4311 * the TIM field, but that would probably require resizing and
4312 * moving of data within the beacon template.
4313 * Simply request a new beacon and let mac80211 do the hard work. */
Johannes Berge039fa42008-05-15 12:55:29 +02004314 beacon = ieee80211_beacon_get(hw, wl->vif);
Michael Buesche66fee62007-12-26 17:47:10 +01004315 if (unlikely(!beacon))
4316 return -ENOMEM;
Michael Bueschd4df6f12007-12-26 18:04:14 +01004317 spin_lock_irqsave(&wl->irq_lock, flags);
Johannes Berge039fa42008-05-15 12:55:29 +02004318 b43_update_templates(wl, beacon);
Michael Bueschd4df6f12007-12-26 18:04:14 +01004319 spin_unlock_irqrestore(&wl->irq_lock, flags);
Michael Buesche66fee62007-12-26 17:47:10 +01004320
4321 return 0;
4322}
4323
4324static int b43_op_ibss_beacon_update(struct ieee80211_hw *hw,
Johannes Berge039fa42008-05-15 12:55:29 +02004325 struct sk_buff *beacon)
Michael Buesche66fee62007-12-26 17:47:10 +01004326{
4327 struct b43_wl *wl = hw_to_b43_wl(hw);
Michael Bueschd4df6f12007-12-26 18:04:14 +01004328 unsigned long flags;
Michael Buesche66fee62007-12-26 17:47:10 +01004329
Michael Bueschd4df6f12007-12-26 18:04:14 +01004330 spin_lock_irqsave(&wl->irq_lock, flags);
Johannes Berge039fa42008-05-15 12:55:29 +02004331 b43_update_templates(wl, beacon);
Michael Bueschd4df6f12007-12-26 18:04:14 +01004332 spin_unlock_irqrestore(&wl->irq_lock, flags);
Michael Buesche66fee62007-12-26 17:47:10 +01004333
4334 return 0;
4335}
4336
Johannes Berg38968d02008-02-25 16:27:50 +01004337static void b43_op_sta_notify(struct ieee80211_hw *hw,
4338 struct ieee80211_vif *vif,
4339 enum sta_notify_cmd notify_cmd,
4340 const u8 *addr)
4341{
4342 struct b43_wl *wl = hw_to_b43_wl(hw);
4343
4344 B43_WARN_ON(!vif || wl->vif != vif);
4345}
4346
Michael Buesche4d6b792007-09-18 15:39:42 -04004347static const struct ieee80211_ops b43_hw_ops = {
Michael Buesch40faacc2007-10-28 16:29:32 +01004348 .tx = b43_op_tx,
4349 .conf_tx = b43_op_conf_tx,
4350 .add_interface = b43_op_add_interface,
4351 .remove_interface = b43_op_remove_interface,
4352 .config = b43_op_config,
4353 .config_interface = b43_op_config_interface,
4354 .configure_filter = b43_op_configure_filter,
4355 .set_key = b43_op_set_key,
4356 .get_stats = b43_op_get_stats,
4357 .get_tx_stats = b43_op_get_tx_stats,
4358 .start = b43_op_start,
4359 .stop = b43_op_stop,
Michael Buesch74cfdba2007-10-28 16:19:44 +01004360 .set_retry_limit = b43_op_set_retry_limit,
Michael Buesche66fee62007-12-26 17:47:10 +01004361 .set_tim = b43_op_beacon_set_tim,
4362 .beacon_update = b43_op_ibss_beacon_update,
Johannes Berg38968d02008-02-25 16:27:50 +01004363 .sta_notify = b43_op_sta_notify,
Michael Buesche4d6b792007-09-18 15:39:42 -04004364};
4365
4366/* Hard-reset the chip. Do not call this directly.
4367 * Use b43_controller_restart()
4368 */
4369static void b43_chip_reset(struct work_struct *work)
4370{
4371 struct b43_wldev *dev =
4372 container_of(work, struct b43_wldev, restart_work);
4373 struct b43_wl *wl = dev->wl;
4374 int err = 0;
4375 int prev_status;
4376
4377 mutex_lock(&wl->mutex);
4378
4379 prev_status = b43_status(dev);
4380 /* Bring the device down... */
4381 if (prev_status >= B43_STAT_STARTED)
4382 b43_wireless_core_stop(dev);
4383 if (prev_status >= B43_STAT_INITIALIZED)
4384 b43_wireless_core_exit(dev);
4385
4386 /* ...and up again. */
4387 if (prev_status >= B43_STAT_INITIALIZED) {
4388 err = b43_wireless_core_init(dev);
4389 if (err)
4390 goto out;
4391 }
4392 if (prev_status >= B43_STAT_STARTED) {
4393 err = b43_wireless_core_start(dev);
4394 if (err) {
4395 b43_wireless_core_exit(dev);
4396 goto out;
4397 }
4398 }
Michael Buesch3bf0a322008-05-22 16:32:16 +02004399out:
4400 if (err)
4401 wl->current_dev = NULL; /* Failed to init the dev. */
Michael Buesche4d6b792007-09-18 15:39:42 -04004402 mutex_unlock(&wl->mutex);
4403 if (err)
4404 b43err(wl, "Controller restart FAILED\n");
4405 else
4406 b43info(wl, "Controller restarted\n");
4407}
4408
Michael Bueschbb1eeff2008-02-09 12:08:58 +01004409static int b43_setup_bands(struct b43_wldev *dev,
Michael Buesch96c755a2008-01-06 00:09:46 +01004410 bool have_2ghz_phy, bool have_5ghz_phy)
Michael Buesche4d6b792007-09-18 15:39:42 -04004411{
4412 struct ieee80211_hw *hw = dev->wl->hw;
Michael Buesche4d6b792007-09-18 15:39:42 -04004413
Michael Bueschbb1eeff2008-02-09 12:08:58 +01004414 if (have_2ghz_phy)
4415 hw->wiphy->bands[IEEE80211_BAND_2GHZ] = &b43_band_2GHz;
4416 if (dev->phy.type == B43_PHYTYPE_N) {
4417 if (have_5ghz_phy)
4418 hw->wiphy->bands[IEEE80211_BAND_5GHZ] = &b43_band_5GHz_nphy;
4419 } else {
4420 if (have_5ghz_phy)
4421 hw->wiphy->bands[IEEE80211_BAND_5GHZ] = &b43_band_5GHz_aphy;
4422 }
Michael Buesche4d6b792007-09-18 15:39:42 -04004423
Michael Bueschbb1eeff2008-02-09 12:08:58 +01004424 dev->phy.supports_2ghz = have_2ghz_phy;
4425 dev->phy.supports_5ghz = have_5ghz_phy;
Michael Buesche4d6b792007-09-18 15:39:42 -04004426
4427 return 0;
4428}
4429
4430static void b43_wireless_core_detach(struct b43_wldev *dev)
4431{
4432 /* We release firmware that late to not be required to re-request
4433 * is all the time when we reinit the core. */
4434 b43_release_firmware(dev);
4435}
4436
4437static int b43_wireless_core_attach(struct b43_wldev *dev)
4438{
4439 struct b43_wl *wl = dev->wl;
4440 struct ssb_bus *bus = dev->dev->bus;
4441 struct pci_dev *pdev = bus->host_pci;
4442 int err;
Michael Buesch96c755a2008-01-06 00:09:46 +01004443 bool have_2ghz_phy = 0, have_5ghz_phy = 0;
Michael Buesche4d6b792007-09-18 15:39:42 -04004444 u32 tmp;
4445
4446 /* Do NOT do any device initialization here.
4447 * Do it in wireless_core_init() instead.
4448 * This function is for gathering basic information about the HW, only.
4449 * Also some structs may be set up here. But most likely you want to have
4450 * that in core_init(), too.
4451 */
4452
4453 err = ssb_bus_powerup(bus, 0);
4454 if (err) {
4455 b43err(wl, "Bus powerup failed\n");
4456 goto out;
4457 }
4458 /* Get the PHY type. */
4459 if (dev->dev->id.revision >= 5) {
4460 u32 tmshigh;
4461
4462 tmshigh = ssb_read32(dev->dev, SSB_TMSHIGH);
Michael Buesch96c755a2008-01-06 00:09:46 +01004463 have_2ghz_phy = !!(tmshigh & B43_TMSHIGH_HAVE_2GHZ_PHY);
4464 have_5ghz_phy = !!(tmshigh & B43_TMSHIGH_HAVE_5GHZ_PHY);
Michael Buesche4d6b792007-09-18 15:39:42 -04004465 } else
Michael Buesch96c755a2008-01-06 00:09:46 +01004466 B43_WARN_ON(1);
Michael Buesche4d6b792007-09-18 15:39:42 -04004467
Michael Buesch96c755a2008-01-06 00:09:46 +01004468 dev->phy.gmode = have_2ghz_phy;
Michael Buesche4d6b792007-09-18 15:39:42 -04004469 tmp = dev->phy.gmode ? B43_TMSLOW_GMODE : 0;
4470 b43_wireless_core_reset(dev, tmp);
4471
4472 err = b43_phy_versioning(dev);
4473 if (err)
Michael Buesch21954c32007-09-27 15:31:40 +02004474 goto err_powerdown;
Michael Buesche4d6b792007-09-18 15:39:42 -04004475 /* Check if this device supports multiband. */
4476 if (!pdev ||
4477 (pdev->device != 0x4312 &&
4478 pdev->device != 0x4319 && pdev->device != 0x4324)) {
4479 /* No multiband support. */
Michael Buesch96c755a2008-01-06 00:09:46 +01004480 have_2ghz_phy = 0;
4481 have_5ghz_phy = 0;
Michael Buesche4d6b792007-09-18 15:39:42 -04004482 switch (dev->phy.type) {
4483 case B43_PHYTYPE_A:
Michael Buesch96c755a2008-01-06 00:09:46 +01004484 have_5ghz_phy = 1;
Michael Buesche4d6b792007-09-18 15:39:42 -04004485 break;
4486 case B43_PHYTYPE_G:
Michael Buesch96c755a2008-01-06 00:09:46 +01004487 case B43_PHYTYPE_N:
4488 have_2ghz_phy = 1;
Michael Buesche4d6b792007-09-18 15:39:42 -04004489 break;
4490 default:
4491 B43_WARN_ON(1);
4492 }
4493 }
Michael Buesch96c755a2008-01-06 00:09:46 +01004494 if (dev->phy.type == B43_PHYTYPE_A) {
4495 /* FIXME */
4496 b43err(wl, "IEEE 802.11a devices are unsupported\n");
4497 err = -EOPNOTSUPP;
4498 goto err_powerdown;
4499 }
Michael Buesch2e35af12008-04-27 19:06:18 +02004500 if (1 /* disable A-PHY */) {
4501 /* FIXME: For now we disable the A-PHY on multi-PHY devices. */
4502 if (dev->phy.type != B43_PHYTYPE_N) {
4503 have_2ghz_phy = 1;
4504 have_5ghz_phy = 0;
4505 }
4506 }
4507
Michael Buesch96c755a2008-01-06 00:09:46 +01004508 dev->phy.gmode = have_2ghz_phy;
Michael Buesche4d6b792007-09-18 15:39:42 -04004509 tmp = dev->phy.gmode ? B43_TMSLOW_GMODE : 0;
4510 b43_wireless_core_reset(dev, tmp);
4511
4512 err = b43_validate_chipaccess(dev);
4513 if (err)
Michael Buesch21954c32007-09-27 15:31:40 +02004514 goto err_powerdown;
Michael Bueschbb1eeff2008-02-09 12:08:58 +01004515 err = b43_setup_bands(dev, have_2ghz_phy, have_5ghz_phy);
Michael Buesche4d6b792007-09-18 15:39:42 -04004516 if (err)
Michael Buesch21954c32007-09-27 15:31:40 +02004517 goto err_powerdown;
Michael Buesche4d6b792007-09-18 15:39:42 -04004518
4519 /* Now set some default "current_dev" */
4520 if (!wl->current_dev)
4521 wl->current_dev = dev;
4522 INIT_WORK(&dev->restart_work, b43_chip_reset);
4523
Michael Buesch8e9f7522007-09-27 21:35:34 +02004524 b43_radio_turn_off(dev, 1);
Michael Buesche4d6b792007-09-18 15:39:42 -04004525 b43_switch_analog(dev, 0);
4526 ssb_device_disable(dev->dev, 0);
4527 ssb_bus_may_powerdown(bus);
4528
4529out:
4530 return err;
4531
Michael Buesche4d6b792007-09-18 15:39:42 -04004532err_powerdown:
4533 ssb_bus_may_powerdown(bus);
4534 return err;
4535}
4536
4537static void b43_one_core_detach(struct ssb_device *dev)
4538{
4539 struct b43_wldev *wldev;
4540 struct b43_wl *wl;
4541
Michael Buesch3bf0a322008-05-22 16:32:16 +02004542 /* Do not cancel ieee80211-workqueue based work here.
4543 * See comment in b43_remove(). */
4544
Michael Buesche4d6b792007-09-18 15:39:42 -04004545 wldev = ssb_get_drvdata(dev);
4546 wl = wldev->wl;
Michael Buesche4d6b792007-09-18 15:39:42 -04004547 b43_debugfs_remove_device(wldev);
4548 b43_wireless_core_detach(wldev);
4549 list_del(&wldev->list);
4550 wl->nr_devs--;
4551 ssb_set_drvdata(dev, NULL);
4552 kfree(wldev);
4553}
4554
4555static int b43_one_core_attach(struct ssb_device *dev, struct b43_wl *wl)
4556{
4557 struct b43_wldev *wldev;
4558 struct pci_dev *pdev;
4559 int err = -ENOMEM;
4560
4561 if (!list_empty(&wl->devlist)) {
4562 /* We are not the first core on this chip. */
4563 pdev = dev->bus->host_pci;
4564 /* Only special chips support more than one wireless
4565 * core, although some of the other chips have more than
4566 * one wireless core as well. Check for this and
4567 * bail out early.
4568 */
4569 if (!pdev ||
4570 ((pdev->device != 0x4321) &&
4571 (pdev->device != 0x4313) && (pdev->device != 0x431A))) {
4572 b43dbg(wl, "Ignoring unconnected 802.11 core\n");
4573 return -ENODEV;
4574 }
4575 }
4576
4577 wldev = kzalloc(sizeof(*wldev), GFP_KERNEL);
4578 if (!wldev)
4579 goto out;
4580
4581 wldev->dev = dev;
4582 wldev->wl = wl;
4583 b43_set_status(wldev, B43_STAT_UNINIT);
4584 wldev->bad_frames_preempt = modparam_bad_frames_preempt;
4585 tasklet_init(&wldev->isr_tasklet,
4586 (void (*)(unsigned long))b43_interrupt_tasklet,
4587 (unsigned long)wldev);
Michael Buesche4d6b792007-09-18 15:39:42 -04004588 INIT_LIST_HEAD(&wldev->list);
4589
4590 err = b43_wireless_core_attach(wldev);
4591 if (err)
4592 goto err_kfree_wldev;
4593
4594 list_add(&wldev->list, &wl->devlist);
4595 wl->nr_devs++;
4596 ssb_set_drvdata(dev, wldev);
4597 b43_debugfs_add_device(wldev);
4598
4599 out:
4600 return err;
4601
4602 err_kfree_wldev:
4603 kfree(wldev);
4604 return err;
4605}
4606
Michael Buesch9fc38452008-04-19 16:53:00 +02004607#define IS_PDEV(pdev, _vendor, _device, _subvendor, _subdevice) ( \
4608 (pdev->vendor == PCI_VENDOR_ID_##_vendor) && \
4609 (pdev->device == _device) && \
4610 (pdev->subsystem_vendor == PCI_VENDOR_ID_##_subvendor) && \
4611 (pdev->subsystem_device == _subdevice) )
4612
Michael Buesche4d6b792007-09-18 15:39:42 -04004613static void b43_sprom_fixup(struct ssb_bus *bus)
4614{
Michael Buesch1855ba72008-04-18 20:51:41 +02004615 struct pci_dev *pdev;
4616
Michael Buesche4d6b792007-09-18 15:39:42 -04004617 /* boardflags workarounds */
4618 if (bus->boardinfo.vendor == SSB_BOARDVENDOR_DELL &&
4619 bus->chip_id == 0x4301 && bus->boardinfo.rev == 0x74)
Larry Finger95de2842007-11-09 16:57:18 -06004620 bus->sprom.boardflags_lo |= B43_BFL_BTCOEXIST;
Michael Buesche4d6b792007-09-18 15:39:42 -04004621 if (bus->boardinfo.vendor == PCI_VENDOR_ID_APPLE &&
4622 bus->boardinfo.type == 0x4E && bus->boardinfo.rev > 0x40)
Larry Finger95de2842007-11-09 16:57:18 -06004623 bus->sprom.boardflags_lo |= B43_BFL_PACTRL;
Michael Buesch1855ba72008-04-18 20:51:41 +02004624 if (bus->bustype == SSB_BUSTYPE_PCI) {
4625 pdev = bus->host_pci;
Michael Buesch9fc38452008-04-19 16:53:00 +02004626 if (IS_PDEV(pdev, BROADCOM, 0x4318, ASUSTEK, 0x100F) ||
4627 IS_PDEV(pdev, BROADCOM, 0x4320, LINKSYS, 0x0015) ||
4628 IS_PDEV(pdev, BROADCOM, 0x4320, LINKSYS, 0x0013))
Michael Buesch1855ba72008-04-18 20:51:41 +02004629 bus->sprom.boardflags_lo &= ~B43_BFL_BTCOEXIST;
4630 }
Michael Buesche4d6b792007-09-18 15:39:42 -04004631}
4632
4633static void b43_wireless_exit(struct ssb_device *dev, struct b43_wl *wl)
4634{
4635 struct ieee80211_hw *hw = wl->hw;
4636
4637 ssb_set_devtypedata(dev, NULL);
4638 ieee80211_free_hw(hw);
4639}
4640
4641static int b43_wireless_init(struct ssb_device *dev)
4642{
4643 struct ssb_sprom *sprom = &dev->bus->sprom;
4644 struct ieee80211_hw *hw;
4645 struct b43_wl *wl;
4646 int err = -ENOMEM;
4647
4648 b43_sprom_fixup(dev->bus);
4649
4650 hw = ieee80211_alloc_hw(sizeof(*wl), &b43_hw_ops);
4651 if (!hw) {
4652 b43err(NULL, "Could not allocate ieee80211 device\n");
4653 goto out;
4654 }
4655
4656 /* fill hw info */
Johannes Bergd8be11e2007-11-24 15:06:33 +01004657 hw->flags = IEEE80211_HW_HOST_GEN_BEACON_TEMPLATE |
Bruno Randolf566bfe52008-05-08 19:15:40 +02004658 IEEE80211_HW_RX_INCLUDES_FCS |
4659 IEEE80211_HW_SIGNAL_DBM |
4660 IEEE80211_HW_NOISE_DBM;
4661
Michael Buesche6f5b932008-03-05 21:18:49 +01004662 hw->queues = b43_modparam_qos ? 4 : 1;
Michael Buesche4d6b792007-09-18 15:39:42 -04004663 SET_IEEE80211_DEV(hw, dev->dev);
Larry Finger95de2842007-11-09 16:57:18 -06004664 if (is_valid_ether_addr(sprom->et1mac))
4665 SET_IEEE80211_PERM_ADDR(hw, sprom->et1mac);
Michael Buesche4d6b792007-09-18 15:39:42 -04004666 else
Larry Finger95de2842007-11-09 16:57:18 -06004667 SET_IEEE80211_PERM_ADDR(hw, sprom->il0mac);
Michael Buesche4d6b792007-09-18 15:39:42 -04004668
4669 /* Get and initialize struct b43_wl */
4670 wl = hw_to_b43_wl(hw);
4671 memset(wl, 0, sizeof(*wl));
4672 wl->hw = hw;
4673 spin_lock_init(&wl->irq_lock);
Michael Buesch21a75d72008-04-25 19:29:08 +02004674 rwlock_init(&wl->tx_lock);
Michael Buesche4d6b792007-09-18 15:39:42 -04004675 spin_lock_init(&wl->leds_lock);
Michael Buesch280d0e12007-12-26 18:26:17 +01004676 spin_lock_init(&wl->shm_lock);
Michael Buesche4d6b792007-09-18 15:39:42 -04004677 mutex_init(&wl->mutex);
4678 INIT_LIST_HEAD(&wl->devlist);
Michael Buesche6f5b932008-03-05 21:18:49 +01004679 INIT_WORK(&wl->qos_update_work, b43_qos_update_work);
Michael Buescha82d9922008-04-04 21:40:06 +02004680 INIT_WORK(&wl->beacon_update_trigger, b43_beacon_update_trigger_work);
Michael Buesche4d6b792007-09-18 15:39:42 -04004681
4682 ssb_set_devtypedata(dev, wl);
4683 b43info(wl, "Broadcom %04X WLAN found\n", dev->bus->chip_id);
4684 err = 0;
4685 out:
4686 return err;
4687}
4688
4689static int b43_probe(struct ssb_device *dev, const struct ssb_device_id *id)
4690{
4691 struct b43_wl *wl;
4692 int err;
4693 int first = 0;
4694
4695 wl = ssb_get_devtypedata(dev);
4696 if (!wl) {
4697 /* Probing the first core. Must setup common struct b43_wl */
4698 first = 1;
4699 err = b43_wireless_init(dev);
4700 if (err)
4701 goto out;
4702 wl = ssb_get_devtypedata(dev);
4703 B43_WARN_ON(!wl);
4704 }
4705 err = b43_one_core_attach(dev, wl);
4706 if (err)
4707 goto err_wireless_exit;
4708
4709 if (first) {
4710 err = ieee80211_register_hw(wl->hw);
4711 if (err)
4712 goto err_one_core_detach;
4713 }
4714
4715 out:
4716 return err;
4717
4718 err_one_core_detach:
4719 b43_one_core_detach(dev);
4720 err_wireless_exit:
4721 if (first)
4722 b43_wireless_exit(dev, wl);
4723 return err;
4724}
4725
4726static void b43_remove(struct ssb_device *dev)
4727{
4728 struct b43_wl *wl = ssb_get_devtypedata(dev);
4729 struct b43_wldev *wldev = ssb_get_drvdata(dev);
4730
Michael Buesch3bf0a322008-05-22 16:32:16 +02004731 /* We must cancel any work here before unregistering from ieee80211,
4732 * as the ieee80211 unreg will destroy the workqueue. */
4733 cancel_work_sync(&wldev->restart_work);
4734
Michael Buesche4d6b792007-09-18 15:39:42 -04004735 B43_WARN_ON(!wl);
4736 if (wl->current_dev == wldev)
4737 ieee80211_unregister_hw(wl->hw);
4738
4739 b43_one_core_detach(dev);
4740
4741 if (list_empty(&wl->devlist)) {
4742 /* Last core on the chip unregistered.
4743 * We can destroy common struct b43_wl.
4744 */
4745 b43_wireless_exit(dev, wl);
4746 }
4747}
4748
4749/* Perform a hardware reset. This can be called from any context. */
4750void b43_controller_restart(struct b43_wldev *dev, const char *reason)
4751{
4752 /* Must avoid requeueing, if we are in shutdown. */
4753 if (b43_status(dev) < B43_STAT_INITIALIZED)
4754 return;
4755 b43info(dev->wl, "Controller RESET (%s) ...\n", reason);
4756 queue_work(dev->wl->hw->workqueue, &dev->restart_work);
4757}
4758
4759#ifdef CONFIG_PM
4760
4761static int b43_suspend(struct ssb_device *dev, pm_message_t state)
4762{
4763 struct b43_wldev *wldev = ssb_get_drvdata(dev);
4764 struct b43_wl *wl = wldev->wl;
4765
4766 b43dbg(wl, "Suspending...\n");
4767
4768 mutex_lock(&wl->mutex);
Rafael J. Wysocki3506e0c2008-02-04 22:30:15 -08004769 wldev->suspend_in_progress = true;
Michael Buesche4d6b792007-09-18 15:39:42 -04004770 wldev->suspend_init_status = b43_status(wldev);
4771 if (wldev->suspend_init_status >= B43_STAT_STARTED)
4772 b43_wireless_core_stop(wldev);
4773 if (wldev->suspend_init_status >= B43_STAT_INITIALIZED)
4774 b43_wireless_core_exit(wldev);
4775 mutex_unlock(&wl->mutex);
4776
4777 b43dbg(wl, "Device suspended.\n");
4778
4779 return 0;
4780}
4781
4782static int b43_resume(struct ssb_device *dev)
4783{
4784 struct b43_wldev *wldev = ssb_get_drvdata(dev);
4785 struct b43_wl *wl = wldev->wl;
4786 int err = 0;
4787
4788 b43dbg(wl, "Resuming...\n");
4789
4790 mutex_lock(&wl->mutex);
4791 if (wldev->suspend_init_status >= B43_STAT_INITIALIZED) {
4792 err = b43_wireless_core_init(wldev);
4793 if (err) {
4794 b43err(wl, "Resume failed at core init\n");
4795 goto out;
4796 }
4797 }
4798 if (wldev->suspend_init_status >= B43_STAT_STARTED) {
4799 err = b43_wireless_core_start(wldev);
4800 if (err) {
Rafael J. Wysocki3506e0c2008-02-04 22:30:15 -08004801 b43_leds_exit(wldev);
Rafael J. Wysockib844eba2008-03-23 20:28:24 +01004802 b43_rng_exit(wldev->wl);
Michael Buesche4d6b792007-09-18 15:39:42 -04004803 b43_wireless_core_exit(wldev);
4804 b43err(wl, "Resume failed at core start\n");
4805 goto out;
4806 }
4807 }
Michael Buesche4d6b792007-09-18 15:39:42 -04004808 b43dbg(wl, "Device resumed.\n");
Rafael J. Wysocki3506e0c2008-02-04 22:30:15 -08004809 out:
4810 wldev->suspend_in_progress = false;
4811 mutex_unlock(&wl->mutex);
Michael Buesche4d6b792007-09-18 15:39:42 -04004812 return err;
4813}
4814
4815#else /* CONFIG_PM */
4816# define b43_suspend NULL
4817# define b43_resume NULL
4818#endif /* CONFIG_PM */
4819
4820static struct ssb_driver b43_ssb_driver = {
4821 .name = KBUILD_MODNAME,
4822 .id_table = b43_ssb_tbl,
4823 .probe = b43_probe,
4824 .remove = b43_remove,
4825 .suspend = b43_suspend,
4826 .resume = b43_resume,
4827};
4828
Michael Buesch26bc7832008-02-09 00:18:35 +01004829static void b43_print_driverinfo(void)
4830{
4831 const char *feat_pci = "", *feat_pcmcia = "", *feat_nphy = "",
4832 *feat_leds = "", *feat_rfkill = "";
4833
4834#ifdef CONFIG_B43_PCI_AUTOSELECT
4835 feat_pci = "P";
4836#endif
4837#ifdef CONFIG_B43_PCMCIA
4838 feat_pcmcia = "M";
4839#endif
4840#ifdef CONFIG_B43_NPHY
4841 feat_nphy = "N";
4842#endif
4843#ifdef CONFIG_B43_LEDS
4844 feat_leds = "L";
4845#endif
4846#ifdef CONFIG_B43_RFKILL
4847 feat_rfkill = "R";
4848#endif
4849 printk(KERN_INFO "Broadcom 43xx driver loaded "
4850 "[ Features: %s%s%s%s%s, Firmware-ID: "
4851 B43_SUPPORTED_FIRMWARE_ID " ]\n",
4852 feat_pci, feat_pcmcia, feat_nphy,
4853 feat_leds, feat_rfkill);
4854}
4855
Michael Buesche4d6b792007-09-18 15:39:42 -04004856static int __init b43_init(void)
4857{
4858 int err;
4859
4860 b43_debugfs_init();
4861 err = b43_pcmcia_init();
4862 if (err)
4863 goto err_dfs_exit;
4864 err = ssb_driver_register(&b43_ssb_driver);
4865 if (err)
4866 goto err_pcmcia_exit;
Michael Buesch26bc7832008-02-09 00:18:35 +01004867 b43_print_driverinfo();
Michael Buesche4d6b792007-09-18 15:39:42 -04004868
4869 return err;
4870
4871err_pcmcia_exit:
4872 b43_pcmcia_exit();
4873err_dfs_exit:
4874 b43_debugfs_exit();
4875 return err;
4876}
4877
4878static void __exit b43_exit(void)
4879{
4880 ssb_driver_unregister(&b43_ssb_driver);
4881 b43_pcmcia_exit();
4882 b43_debugfs_exit();
4883}
4884
4885module_init(b43_init)
4886module_exit(b43_exit)