blob: abc5f56f29fe1c96c3dc585af30f662c138c1cd7 [file] [log] [blame]
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001/*
Gertjan van Wingerde9c9a0d12009-11-08 16:39:55 +01002 Copyright (C) 2004 - 2009 Ivo van Doorn <IvDoorn@gmail.com>
Ivo van Doorn95ea3622007-09-25 17:57:13 -07003 <http://rt2x00.serialmonkey.com>
4
5 This program is free software; you can redistribute it and/or modify
6 it under the terms of the GNU General Public License as published by
7 the Free Software Foundation; either version 2 of the License, or
8 (at your option) any later version.
9
10 This program is distributed in the hope that it will be useful,
11 but WITHOUT ANY WARRANTY; without even the implied warranty of
12 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 GNU General Public License for more details.
14
15 You should have received a copy of the GNU General Public License
Jeff Kirshera05b8c52013-12-06 03:32:11 -080016 along with this program; if not, see <http://www.gnu.org/licenses/>.
Ivo van Doorn95ea3622007-09-25 17:57:13 -070017 */
18
19/*
20 Module: rt2500pci
21 Abstract: rt2500pci device specific routines.
22 Supported chipsets: RT2560.
23 */
24
Ivo van Doorn95ea3622007-09-25 17:57:13 -070025#include <linux/delay.h>
26#include <linux/etherdevice.h>
Ivo van Doorn95ea3622007-09-25 17:57:13 -070027#include <linux/kernel.h>
28#include <linux/module.h>
29#include <linux/pci.h>
30#include <linux/eeprom_93cx6.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090031#include <linux/slab.h>
Ivo van Doorn95ea3622007-09-25 17:57:13 -070032
33#include "rt2x00.h"
Gabor Juhos69a2bac2013-03-29 15:52:27 +010034#include "rt2x00mmio.h"
Ivo van Doorn95ea3622007-09-25 17:57:13 -070035#include "rt2x00pci.h"
36#include "rt2500pci.h"
37
38/*
39 * Register access.
40 * All access to the CSR registers will go through the methods
Gabor Juhosc5171232013-04-05 08:27:02 +020041 * rt2x00mmio_register_read and rt2x00mmio_register_write.
Ivo van Doorn95ea3622007-09-25 17:57:13 -070042 * BBP and RF register require indirect register access,
43 * and use the CSR registers BBPCSR and RFCSR to achieve this.
44 * These indirect registers work with busy bits,
45 * and we will try maximal REGISTER_BUSY_COUNT times to access
46 * the register while taking a REGISTER_BUSY_DELAY us delay
47 * between each attampt. When the busy bit is still set at that time,
48 * the access attempt is considered to have failed,
49 * and we will print an error.
50 */
Ivo van Doornc9c3b1a2008-11-10 19:41:40 +010051#define WAIT_FOR_BBP(__dev, __reg) \
Gabor Juhosc5171232013-04-05 08:27:02 +020052 rt2x00mmio_regbusy_read((__dev), BBPCSR, BBPCSR_BUSY, (__reg))
Ivo van Doornc9c3b1a2008-11-10 19:41:40 +010053#define WAIT_FOR_RF(__dev, __reg) \
Gabor Juhosc5171232013-04-05 08:27:02 +020054 rt2x00mmio_regbusy_read((__dev), RFCSR, RFCSR_BUSY, (__reg))
Ivo van Doorn95ea3622007-09-25 17:57:13 -070055
Adam Baker0e14f6d2007-10-27 13:41:25 +020056static void rt2500pci_bbp_write(struct rt2x00_dev *rt2x00dev,
Ivo van Doorn95ea3622007-09-25 17:57:13 -070057 const unsigned int word, const u8 value)
58{
59 u32 reg;
60
Ivo van Doorn8ff48a82008-11-09 23:40:46 +010061 mutex_lock(&rt2x00dev->csr_mutex);
62
Ivo van Doorn95ea3622007-09-25 17:57:13 -070063 /*
Ivo van Doornc9c3b1a2008-11-10 19:41:40 +010064 * Wait until the BBP becomes available, afterwards we
65 * can safely write the new data into the register.
Ivo van Doorn95ea3622007-09-25 17:57:13 -070066 */
Ivo van Doornc9c3b1a2008-11-10 19:41:40 +010067 if (WAIT_FOR_BBP(rt2x00dev, &reg)) {
68 reg = 0;
69 rt2x00_set_field32(&reg, BBPCSR_VALUE, value);
70 rt2x00_set_field32(&reg, BBPCSR_REGNUM, word);
71 rt2x00_set_field32(&reg, BBPCSR_BUSY, 1);
72 rt2x00_set_field32(&reg, BBPCSR_WRITE_CONTROL, 1);
Ivo van Doorn95ea3622007-09-25 17:57:13 -070073
Gabor Juhosc5171232013-04-05 08:27:02 +020074 rt2x00mmio_register_write(rt2x00dev, BBPCSR, reg);
Ivo van Doornc9c3b1a2008-11-10 19:41:40 +010075 }
Ivo van Doorn8ff48a82008-11-09 23:40:46 +010076
77 mutex_unlock(&rt2x00dev->csr_mutex);
Ivo van Doorn95ea3622007-09-25 17:57:13 -070078}
79
Adam Baker0e14f6d2007-10-27 13:41:25 +020080static void rt2500pci_bbp_read(struct rt2x00_dev *rt2x00dev,
Ivo van Doorn95ea3622007-09-25 17:57:13 -070081 const unsigned int word, u8 *value)
82{
83 u32 reg;
84
Ivo van Doorn8ff48a82008-11-09 23:40:46 +010085 mutex_lock(&rt2x00dev->csr_mutex);
86
Ivo van Doorn95ea3622007-09-25 17:57:13 -070087 /*
Ivo van Doornc9c3b1a2008-11-10 19:41:40 +010088 * Wait until the BBP becomes available, afterwards we
89 * can safely write the read request into the register.
90 * After the data has been written, we wait until hardware
91 * returns the correct value, if at any time the register
92 * doesn't become available in time, reg will be 0xffffffff
93 * which means we return 0xff to the caller.
Ivo van Doorn95ea3622007-09-25 17:57:13 -070094 */
Ivo van Doornc9c3b1a2008-11-10 19:41:40 +010095 if (WAIT_FOR_BBP(rt2x00dev, &reg)) {
96 reg = 0;
97 rt2x00_set_field32(&reg, BBPCSR_REGNUM, word);
98 rt2x00_set_field32(&reg, BBPCSR_BUSY, 1);
99 rt2x00_set_field32(&reg, BBPCSR_WRITE_CONTROL, 0);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700100
Gabor Juhosc5171232013-04-05 08:27:02 +0200101 rt2x00mmio_register_write(rt2x00dev, BBPCSR, reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700102
Ivo van Doornc9c3b1a2008-11-10 19:41:40 +0100103 WAIT_FOR_BBP(rt2x00dev, &reg);
104 }
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700105
106 *value = rt2x00_get_field32(reg, BBPCSR_VALUE);
Ivo van Doorn8ff48a82008-11-09 23:40:46 +0100107
108 mutex_unlock(&rt2x00dev->csr_mutex);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700109}
110
Adam Baker0e14f6d2007-10-27 13:41:25 +0200111static void rt2500pci_rf_write(struct rt2x00_dev *rt2x00dev,
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700112 const unsigned int word, const u32 value)
113{
114 u32 reg;
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700115
Ivo van Doorn8ff48a82008-11-09 23:40:46 +0100116 mutex_lock(&rt2x00dev->csr_mutex);
117
Ivo van Doornc9c3b1a2008-11-10 19:41:40 +0100118 /*
119 * Wait until the RF becomes available, afterwards we
120 * can safely write the new data into the register.
121 */
122 if (WAIT_FOR_RF(rt2x00dev, &reg)) {
123 reg = 0;
124 rt2x00_set_field32(&reg, RFCSR_VALUE, value);
125 rt2x00_set_field32(&reg, RFCSR_NUMBER_OF_BITS, 20);
126 rt2x00_set_field32(&reg, RFCSR_IF_SELECT, 0);
127 rt2x00_set_field32(&reg, RFCSR_BUSY, 1);
128
Gabor Juhosc5171232013-04-05 08:27:02 +0200129 rt2x00mmio_register_write(rt2x00dev, RFCSR, reg);
Ivo van Doornc9c3b1a2008-11-10 19:41:40 +0100130 rt2x00_rf_write(rt2x00dev, word, value);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700131 }
132
Ivo van Doorn8ff48a82008-11-09 23:40:46 +0100133 mutex_unlock(&rt2x00dev->csr_mutex);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700134}
135
136static void rt2500pci_eepromregister_read(struct eeprom_93cx6 *eeprom)
137{
138 struct rt2x00_dev *rt2x00dev = eeprom->data;
139 u32 reg;
140
Gabor Juhosc5171232013-04-05 08:27:02 +0200141 rt2x00mmio_register_read(rt2x00dev, CSR21, &reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700142
143 eeprom->reg_data_in = !!rt2x00_get_field32(reg, CSR21_EEPROM_DATA_IN);
144 eeprom->reg_data_out = !!rt2x00_get_field32(reg, CSR21_EEPROM_DATA_OUT);
145 eeprom->reg_data_clock =
146 !!rt2x00_get_field32(reg, CSR21_EEPROM_DATA_CLOCK);
147 eeprom->reg_chip_select =
148 !!rt2x00_get_field32(reg, CSR21_EEPROM_CHIP_SELECT);
149}
150
151static void rt2500pci_eepromregister_write(struct eeprom_93cx6 *eeprom)
152{
153 struct rt2x00_dev *rt2x00dev = eeprom->data;
154 u32 reg = 0;
155
156 rt2x00_set_field32(&reg, CSR21_EEPROM_DATA_IN, !!eeprom->reg_data_in);
157 rt2x00_set_field32(&reg, CSR21_EEPROM_DATA_OUT, !!eeprom->reg_data_out);
158 rt2x00_set_field32(&reg, CSR21_EEPROM_DATA_CLOCK,
159 !!eeprom->reg_data_clock);
160 rt2x00_set_field32(&reg, CSR21_EEPROM_CHIP_SELECT,
161 !!eeprom->reg_chip_select);
162
Gabor Juhosc5171232013-04-05 08:27:02 +0200163 rt2x00mmio_register_write(rt2x00dev, CSR21, reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700164}
165
166#ifdef CONFIG_RT2X00_LIB_DEBUGFS
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700167static const struct rt2x00debug rt2500pci_rt2x00debug = {
168 .owner = THIS_MODULE,
169 .csr = {
Gabor Juhosc5171232013-04-05 08:27:02 +0200170 .read = rt2x00mmio_register_read,
171 .write = rt2x00mmio_register_write,
Ivo van Doorn743b97c2008-10-29 19:41:03 +0100172 .flags = RT2X00DEBUGFS_OFFSET,
173 .word_base = CSR_REG_BASE,
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700174 .word_size = sizeof(u32),
175 .word_count = CSR_REG_SIZE / sizeof(u32),
176 },
177 .eeprom = {
178 .read = rt2x00_eeprom_read,
179 .write = rt2x00_eeprom_write,
Ivo van Doorn743b97c2008-10-29 19:41:03 +0100180 .word_base = EEPROM_BASE,
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700181 .word_size = sizeof(u16),
182 .word_count = EEPROM_SIZE / sizeof(u16),
183 },
184 .bbp = {
185 .read = rt2500pci_bbp_read,
186 .write = rt2500pci_bbp_write,
Ivo van Doorn743b97c2008-10-29 19:41:03 +0100187 .word_base = BBP_BASE,
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700188 .word_size = sizeof(u8),
189 .word_count = BBP_SIZE / sizeof(u8),
190 },
191 .rf = {
192 .read = rt2x00_rf_read,
193 .write = rt2500pci_rf_write,
Ivo van Doorn743b97c2008-10-29 19:41:03 +0100194 .word_base = RF_BASE,
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700195 .word_size = sizeof(u32),
196 .word_count = RF_SIZE / sizeof(u32),
197 },
198};
199#endif /* CONFIG_RT2X00_LIB_DEBUGFS */
200
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700201static int rt2500pci_rfkill_poll(struct rt2x00_dev *rt2x00dev)
202{
203 u32 reg;
204
Gabor Juhosc5171232013-04-05 08:27:02 +0200205 rt2x00mmio_register_read(rt2x00dev, GPIOCSR, &reg);
Gertjan van Wingerde99bdf512012-08-31 19:22:13 +0200206 return rt2x00_get_field32(reg, GPIOCSR_VAL0);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700207}
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700208
Ivo van Doorn771fd562008-09-08 19:07:15 +0200209#ifdef CONFIG_RT2X00_LIB_LEDS
Ivo van Doorna2e1d522008-03-31 15:53:44 +0200210static void rt2500pci_brightness_set(struct led_classdev *led_cdev,
Ivo van Doorna9450b72008-02-03 15:53:40 +0100211 enum led_brightness brightness)
212{
213 struct rt2x00_led *led =
214 container_of(led_cdev, struct rt2x00_led, led_dev);
215 unsigned int enabled = brightness != LED_OFF;
Ivo van Doorna9450b72008-02-03 15:53:40 +0100216 u32 reg;
217
Gabor Juhosc5171232013-04-05 08:27:02 +0200218 rt2x00mmio_register_read(led->rt2x00dev, LEDCSR, &reg);
Ivo van Doorna9450b72008-02-03 15:53:40 +0100219
Ivo van Doorna2e1d522008-03-31 15:53:44 +0200220 if (led->type == LED_TYPE_RADIO || led->type == LED_TYPE_ASSOC)
Ivo van Doorna9450b72008-02-03 15:53:40 +0100221 rt2x00_set_field32(&reg, LEDCSR_LINK, enabled);
Ivo van Doorna2e1d522008-03-31 15:53:44 +0200222 else if (led->type == LED_TYPE_ACTIVITY)
223 rt2x00_set_field32(&reg, LEDCSR_ACTIVITY, enabled);
Ivo van Doorna9450b72008-02-03 15:53:40 +0100224
Gabor Juhosc5171232013-04-05 08:27:02 +0200225 rt2x00mmio_register_write(led->rt2x00dev, LEDCSR, reg);
Ivo van Doorna9450b72008-02-03 15:53:40 +0100226}
Ivo van Doorna2e1d522008-03-31 15:53:44 +0200227
228static int rt2500pci_blink_set(struct led_classdev *led_cdev,
229 unsigned long *delay_on,
230 unsigned long *delay_off)
231{
232 struct rt2x00_led *led =
233 container_of(led_cdev, struct rt2x00_led, led_dev);
234 u32 reg;
235
Gabor Juhosc5171232013-04-05 08:27:02 +0200236 rt2x00mmio_register_read(led->rt2x00dev, LEDCSR, &reg);
Ivo van Doorna2e1d522008-03-31 15:53:44 +0200237 rt2x00_set_field32(&reg, LEDCSR_ON_PERIOD, *delay_on);
238 rt2x00_set_field32(&reg, LEDCSR_OFF_PERIOD, *delay_off);
Gabor Juhosc5171232013-04-05 08:27:02 +0200239 rt2x00mmio_register_write(led->rt2x00dev, LEDCSR, reg);
Ivo van Doorna2e1d522008-03-31 15:53:44 +0200240
241 return 0;
242}
Ivo van Doorn475433b2008-06-03 20:30:01 +0200243
244static void rt2500pci_init_led(struct rt2x00_dev *rt2x00dev,
245 struct rt2x00_led *led,
246 enum led_type type)
247{
248 led->rt2x00dev = rt2x00dev;
249 led->type = type;
250 led->led_dev.brightness_set = rt2500pci_brightness_set;
251 led->led_dev.blink_set = rt2500pci_blink_set;
252 led->flags = LED_INITIALIZED;
253}
Ivo van Doorn771fd562008-09-08 19:07:15 +0200254#endif /* CONFIG_RT2X00_LIB_LEDS */
Ivo van Doorna9450b72008-02-03 15:53:40 +0100255
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700256/*
257 * Configuration handlers.
258 */
Ivo van Doorn3a643d22008-03-25 14:13:18 +0100259static void rt2500pci_config_filter(struct rt2x00_dev *rt2x00dev,
260 const unsigned int filter_flags)
261{
262 u32 reg;
263
264 /*
265 * Start configuration steps.
266 * Note that the version error will always be dropped
267 * and broadcast frames will always be accepted since
268 * there is no filter for it at this time.
269 */
Gabor Juhosc5171232013-04-05 08:27:02 +0200270 rt2x00mmio_register_read(rt2x00dev, RXCSR0, &reg);
Ivo van Doorn3a643d22008-03-25 14:13:18 +0100271 rt2x00_set_field32(&reg, RXCSR0_DROP_CRC,
272 !(filter_flags & FIF_FCSFAIL));
273 rt2x00_set_field32(&reg, RXCSR0_DROP_PHYSICAL,
274 !(filter_flags & FIF_PLCPFAIL));
275 rt2x00_set_field32(&reg, RXCSR0_DROP_CONTROL,
276 !(filter_flags & FIF_CONTROL));
277 rt2x00_set_field32(&reg, RXCSR0_DROP_NOT_TO_ME,
278 !(filter_flags & FIF_PROMISC_IN_BSS));
279 rt2x00_set_field32(&reg, RXCSR0_DROP_TODS,
Ivo van Doorne0b005f2008-03-31 15:24:53 +0200280 !(filter_flags & FIF_PROMISC_IN_BSS) &&
281 !rt2x00dev->intf_ap_count);
Ivo van Doorn3a643d22008-03-25 14:13:18 +0100282 rt2x00_set_field32(&reg, RXCSR0_DROP_VERSION_ERROR, 1);
283 rt2x00_set_field32(&reg, RXCSR0_DROP_MCAST,
284 !(filter_flags & FIF_ALLMULTI));
285 rt2x00_set_field32(&reg, RXCSR0_DROP_BCAST, 0);
Gabor Juhosc5171232013-04-05 08:27:02 +0200286 rt2x00mmio_register_write(rt2x00dev, RXCSR0, reg);
Ivo van Doorn3a643d22008-03-25 14:13:18 +0100287}
288
Ivo van Doorn6bb40dd2008-02-03 15:49:59 +0100289static void rt2500pci_config_intf(struct rt2x00_dev *rt2x00dev,
290 struct rt2x00_intf *intf,
291 struct rt2x00intf_conf *conf,
292 const unsigned int flags)
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700293{
Gertjan van Wingerdea2440832011-03-03 19:46:55 +0100294 struct data_queue *queue = rt2x00dev->bcn;
Ivo van Doorn6bb40dd2008-02-03 15:49:59 +0100295 unsigned int bcn_preload;
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700296 u32 reg;
297
Ivo van Doorn6bb40dd2008-02-03 15:49:59 +0100298 if (flags & CONFIG_UPDATE_TYPE) {
Ivo van Doorn6bb40dd2008-02-03 15:49:59 +0100299 /*
300 * Enable beacon config
301 */
Ivo van Doornbad13632008-11-09 20:47:00 +0100302 bcn_preload = PREAMBLE + GET_DURATION(IEEE80211_HEADER, 20);
Gabor Juhosc5171232013-04-05 08:27:02 +0200303 rt2x00mmio_register_read(rt2x00dev, BCNCSR1, &reg);
Ivo van Doorn6bb40dd2008-02-03 15:49:59 +0100304 rt2x00_set_field32(&reg, BCNCSR1_PRELOAD, bcn_preload);
305 rt2x00_set_field32(&reg, BCNCSR1_BEACON_CWMIN, queue->cw_min);
Gabor Juhosc5171232013-04-05 08:27:02 +0200306 rt2x00mmio_register_write(rt2x00dev, BCNCSR1, reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700307
Ivo van Doorn6bb40dd2008-02-03 15:49:59 +0100308 /*
309 * Enable synchronisation.
310 */
Gabor Juhosc5171232013-04-05 08:27:02 +0200311 rt2x00mmio_register_read(rt2x00dev, CSR14, &reg);
Ivo van Doorn6bb40dd2008-02-03 15:49:59 +0100312 rt2x00_set_field32(&reg, CSR14_TSF_SYNC, conf->sync);
Gabor Juhosc5171232013-04-05 08:27:02 +0200313 rt2x00mmio_register_write(rt2x00dev, CSR14, reg);
Ivo van Doorn6bb40dd2008-02-03 15:49:59 +0100314 }
315
316 if (flags & CONFIG_UPDATE_MAC)
Gabor Juhosc5171232013-04-05 08:27:02 +0200317 rt2x00mmio_register_multiwrite(rt2x00dev, CSR3,
Ivo van Doorn6bb40dd2008-02-03 15:49:59 +0100318 conf->mac, sizeof(conf->mac));
319
320 if (flags & CONFIG_UPDATE_BSSID)
Gabor Juhosc5171232013-04-05 08:27:02 +0200321 rt2x00mmio_register_multiwrite(rt2x00dev, CSR5,
Ivo van Doorn6bb40dd2008-02-03 15:49:59 +0100322 conf->bssid, sizeof(conf->bssid));
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700323}
324
Ivo van Doorn3a643d22008-03-25 14:13:18 +0100325static void rt2500pci_config_erp(struct rt2x00_dev *rt2x00dev,
Helmut Schaa02044642010-09-08 20:56:32 +0200326 struct rt2x00lib_erp *erp,
327 u32 changed)
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700328{
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200329 int preamble_mask;
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700330 u32 reg;
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700331
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200332 /*
333 * When short preamble is enabled, we should set bit 0x08
334 */
Helmut Schaa02044642010-09-08 20:56:32 +0200335 if (changed & BSS_CHANGED_ERP_PREAMBLE) {
336 preamble_mask = erp->short_preamble << 3;
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700337
Gabor Juhosc5171232013-04-05 08:27:02 +0200338 rt2x00mmio_register_read(rt2x00dev, TXCSR1, &reg);
Helmut Schaa02044642010-09-08 20:56:32 +0200339 rt2x00_set_field32(&reg, TXCSR1_ACK_TIMEOUT, 0x162);
340 rt2x00_set_field32(&reg, TXCSR1_ACK_CONSUME_TIME, 0xa2);
341 rt2x00_set_field32(&reg, TXCSR1_TSF_OFFSET, IEEE80211_HEADER);
342 rt2x00_set_field32(&reg, TXCSR1_AUTORESPONDER, 1);
Gabor Juhosc5171232013-04-05 08:27:02 +0200343 rt2x00mmio_register_write(rt2x00dev, TXCSR1, reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700344
Gabor Juhosc5171232013-04-05 08:27:02 +0200345 rt2x00mmio_register_read(rt2x00dev, ARCSR2, &reg);
Helmut Schaa02044642010-09-08 20:56:32 +0200346 rt2x00_set_field32(&reg, ARCSR2_SIGNAL, 0x00);
347 rt2x00_set_field32(&reg, ARCSR2_SERVICE, 0x04);
348 rt2x00_set_field32(&reg, ARCSR2_LENGTH,
349 GET_DURATION(ACK_SIZE, 10));
Gabor Juhosc5171232013-04-05 08:27:02 +0200350 rt2x00mmio_register_write(rt2x00dev, ARCSR2, reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700351
Gabor Juhosc5171232013-04-05 08:27:02 +0200352 rt2x00mmio_register_read(rt2x00dev, ARCSR3, &reg);
Helmut Schaa02044642010-09-08 20:56:32 +0200353 rt2x00_set_field32(&reg, ARCSR3_SIGNAL, 0x01 | preamble_mask);
354 rt2x00_set_field32(&reg, ARCSR3_SERVICE, 0x04);
355 rt2x00_set_field32(&reg, ARCSR2_LENGTH,
356 GET_DURATION(ACK_SIZE, 20));
Gabor Juhosc5171232013-04-05 08:27:02 +0200357 rt2x00mmio_register_write(rt2x00dev, ARCSR3, reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700358
Gabor Juhosc5171232013-04-05 08:27:02 +0200359 rt2x00mmio_register_read(rt2x00dev, ARCSR4, &reg);
Helmut Schaa02044642010-09-08 20:56:32 +0200360 rt2x00_set_field32(&reg, ARCSR4_SIGNAL, 0x02 | preamble_mask);
361 rt2x00_set_field32(&reg, ARCSR4_SERVICE, 0x04);
362 rt2x00_set_field32(&reg, ARCSR2_LENGTH,
363 GET_DURATION(ACK_SIZE, 55));
Gabor Juhosc5171232013-04-05 08:27:02 +0200364 rt2x00mmio_register_write(rt2x00dev, ARCSR4, reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700365
Gabor Juhosc5171232013-04-05 08:27:02 +0200366 rt2x00mmio_register_read(rt2x00dev, ARCSR5, &reg);
Helmut Schaa02044642010-09-08 20:56:32 +0200367 rt2x00_set_field32(&reg, ARCSR5_SIGNAL, 0x03 | preamble_mask);
368 rt2x00_set_field32(&reg, ARCSR5_SERVICE, 0x84);
369 rt2x00_set_field32(&reg, ARCSR2_LENGTH,
370 GET_DURATION(ACK_SIZE, 110));
Gabor Juhosc5171232013-04-05 08:27:02 +0200371 rt2x00mmio_register_write(rt2x00dev, ARCSR5, reg);
Helmut Schaa02044642010-09-08 20:56:32 +0200372 }
Ivo van Doorne4ea1c42008-10-29 17:17:57 +0100373
Helmut Schaa02044642010-09-08 20:56:32 +0200374 if (changed & BSS_CHANGED_BASIC_RATES)
Gabor Juhosc5171232013-04-05 08:27:02 +0200375 rt2x00mmio_register_write(rt2x00dev, ARCSR1, erp->basic_rates);
Ivo van Doorne4ea1c42008-10-29 17:17:57 +0100376
Helmut Schaa02044642010-09-08 20:56:32 +0200377 if (changed & BSS_CHANGED_ERP_SLOT) {
Gabor Juhosc5171232013-04-05 08:27:02 +0200378 rt2x00mmio_register_read(rt2x00dev, CSR11, &reg);
Helmut Schaa02044642010-09-08 20:56:32 +0200379 rt2x00_set_field32(&reg, CSR11_SLOT_TIME, erp->slot_time);
Gabor Juhosc5171232013-04-05 08:27:02 +0200380 rt2x00mmio_register_write(rt2x00dev, CSR11, reg);
Ivo van Doorne4ea1c42008-10-29 17:17:57 +0100381
Gabor Juhosc5171232013-04-05 08:27:02 +0200382 rt2x00mmio_register_read(rt2x00dev, CSR18, &reg);
Helmut Schaa02044642010-09-08 20:56:32 +0200383 rt2x00_set_field32(&reg, CSR18_SIFS, erp->sifs);
384 rt2x00_set_field32(&reg, CSR18_PIFS, erp->pifs);
Gabor Juhosc5171232013-04-05 08:27:02 +0200385 rt2x00mmio_register_write(rt2x00dev, CSR18, reg);
Ivo van Doorn8a566af2009-05-21 19:16:46 +0200386
Gabor Juhosc5171232013-04-05 08:27:02 +0200387 rt2x00mmio_register_read(rt2x00dev, CSR19, &reg);
Helmut Schaa02044642010-09-08 20:56:32 +0200388 rt2x00_set_field32(&reg, CSR19_DIFS, erp->difs);
389 rt2x00_set_field32(&reg, CSR19_EIFS, erp->eifs);
Gabor Juhosc5171232013-04-05 08:27:02 +0200390 rt2x00mmio_register_write(rt2x00dev, CSR19, reg);
Helmut Schaa02044642010-09-08 20:56:32 +0200391 }
Ivo van Doorne4ea1c42008-10-29 17:17:57 +0100392
Helmut Schaa02044642010-09-08 20:56:32 +0200393 if (changed & BSS_CHANGED_BEACON_INT) {
Gabor Juhosc5171232013-04-05 08:27:02 +0200394 rt2x00mmio_register_read(rt2x00dev, CSR12, &reg);
Helmut Schaa02044642010-09-08 20:56:32 +0200395 rt2x00_set_field32(&reg, CSR12_BEACON_INTERVAL,
396 erp->beacon_int * 16);
397 rt2x00_set_field32(&reg, CSR12_CFP_MAX_DURATION,
398 erp->beacon_int * 16);
Gabor Juhosc5171232013-04-05 08:27:02 +0200399 rt2x00mmio_register_write(rt2x00dev, CSR12, reg);
Helmut Schaa02044642010-09-08 20:56:32 +0200400 }
401
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700402}
403
Ivo van Doorne4ea1c42008-10-29 17:17:57 +0100404static void rt2500pci_config_ant(struct rt2x00_dev *rt2x00dev,
405 struct antenna_setup *ant)
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700406{
Ivo van Doorne4ea1c42008-10-29 17:17:57 +0100407 u32 reg;
408 u8 r14;
409 u8 r2;
410
411 /*
412 * We should never come here because rt2x00lib is supposed
413 * to catch this and send us the correct antenna explicitely.
414 */
415 BUG_ON(ant->rx == ANTENNA_SW_DIVERSITY ||
416 ant->tx == ANTENNA_SW_DIVERSITY);
417
Gabor Juhosc5171232013-04-05 08:27:02 +0200418 rt2x00mmio_register_read(rt2x00dev, BBPCSR1, &reg);
Ivo van Doorne4ea1c42008-10-29 17:17:57 +0100419 rt2500pci_bbp_read(rt2x00dev, 14, &r14);
420 rt2500pci_bbp_read(rt2x00dev, 2, &r2);
421
422 /*
423 * Configure the TX antenna.
424 */
425 switch (ant->tx) {
426 case ANTENNA_A:
427 rt2x00_set_field8(&r2, BBP_R2_TX_ANTENNA, 0);
428 rt2x00_set_field32(&reg, BBPCSR1_CCK, 0);
429 rt2x00_set_field32(&reg, BBPCSR1_OFDM, 0);
430 break;
431 case ANTENNA_B:
432 default:
433 rt2x00_set_field8(&r2, BBP_R2_TX_ANTENNA, 2);
434 rt2x00_set_field32(&reg, BBPCSR1_CCK, 2);
435 rt2x00_set_field32(&reg, BBPCSR1_OFDM, 2);
436 break;
437 }
438
439 /*
440 * Configure the RX antenna.
441 */
442 switch (ant->rx) {
443 case ANTENNA_A:
444 rt2x00_set_field8(&r14, BBP_R14_RX_ANTENNA, 0);
445 break;
446 case ANTENNA_B:
447 default:
448 rt2x00_set_field8(&r14, BBP_R14_RX_ANTENNA, 2);
449 break;
450 }
451
452 /*
453 * RT2525E and RT5222 need to flip TX I/Q
454 */
Gertjan van Wingerde5122d892009-12-23 00:03:25 +0100455 if (rt2x00_rf(rt2x00dev, RF2525E) || rt2x00_rf(rt2x00dev, RF5222)) {
Ivo van Doorne4ea1c42008-10-29 17:17:57 +0100456 rt2x00_set_field8(&r2, BBP_R2_TX_IQ_FLIP, 1);
457 rt2x00_set_field32(&reg, BBPCSR1_CCK_FLIP, 1);
458 rt2x00_set_field32(&reg, BBPCSR1_OFDM_FLIP, 1);
459
460 /*
461 * RT2525E does not need RX I/Q Flip.
462 */
Gertjan van Wingerde5122d892009-12-23 00:03:25 +0100463 if (rt2x00_rf(rt2x00dev, RF2525E))
Ivo van Doorne4ea1c42008-10-29 17:17:57 +0100464 rt2x00_set_field8(&r14, BBP_R14_RX_IQ_FLIP, 0);
465 } else {
466 rt2x00_set_field32(&reg, BBPCSR1_CCK_FLIP, 0);
467 rt2x00_set_field32(&reg, BBPCSR1_OFDM_FLIP, 0);
468 }
469
Gabor Juhosc5171232013-04-05 08:27:02 +0200470 rt2x00mmio_register_write(rt2x00dev, BBPCSR1, reg);
Ivo van Doorne4ea1c42008-10-29 17:17:57 +0100471 rt2500pci_bbp_write(rt2x00dev, 14, r14);
472 rt2500pci_bbp_write(rt2x00dev, 2, r2);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700473}
474
475static void rt2500pci_config_channel(struct rt2x00_dev *rt2x00dev,
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200476 struct rf_channel *rf, const int txpower)
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700477{
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700478 u8 r70;
479
480 /*
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700481 * Set TXpower.
482 */
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200483 rt2x00_set_field32(&rf->rf3, RF3_TXPOWER, TXPOWER_TO_DEV(txpower));
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700484
485 /*
486 * Switch on tuning bits.
487 * For RT2523 devices we do not need to update the R1 register.
488 */
Gertjan van Wingerde5122d892009-12-23 00:03:25 +0100489 if (!rt2x00_rf(rt2x00dev, RF2523))
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200490 rt2x00_set_field32(&rf->rf1, RF1_TUNER, 1);
491 rt2x00_set_field32(&rf->rf3, RF3_TUNER, 1);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700492
493 /*
494 * For RT2525 we should first set the channel to half band higher.
495 */
Gertjan van Wingerde5122d892009-12-23 00:03:25 +0100496 if (rt2x00_rf(rt2x00dev, RF2525)) {
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700497 static const u32 vals[] = {
498 0x00080cbe, 0x00080d02, 0x00080d06, 0x00080d0a,
499 0x00080d0e, 0x00080d12, 0x00080d16, 0x00080d1a,
500 0x00080d1e, 0x00080d22, 0x00080d26, 0x00080d2a,
501 0x00080d2e, 0x00080d3a
502 };
503
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200504 rt2500pci_rf_write(rt2x00dev, 1, rf->rf1);
505 rt2500pci_rf_write(rt2x00dev, 2, vals[rf->channel - 1]);
506 rt2500pci_rf_write(rt2x00dev, 3, rf->rf3);
507 if (rf->rf4)
508 rt2500pci_rf_write(rt2x00dev, 4, rf->rf4);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700509 }
510
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200511 rt2500pci_rf_write(rt2x00dev, 1, rf->rf1);
512 rt2500pci_rf_write(rt2x00dev, 2, rf->rf2);
513 rt2500pci_rf_write(rt2x00dev, 3, rf->rf3);
514 if (rf->rf4)
515 rt2500pci_rf_write(rt2x00dev, 4, rf->rf4);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700516
517 /*
518 * Channel 14 requires the Japan filter bit to be set.
519 */
520 r70 = 0x46;
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200521 rt2x00_set_field8(&r70, BBP_R70_JAPAN_FILTER, rf->channel == 14);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700522 rt2500pci_bbp_write(rt2x00dev, 70, r70);
523
524 msleep(1);
525
526 /*
527 * Switch off tuning bits.
528 * For RT2523 devices we do not need to update the R1 register.
529 */
Gertjan van Wingerde5122d892009-12-23 00:03:25 +0100530 if (!rt2x00_rf(rt2x00dev, RF2523)) {
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200531 rt2x00_set_field32(&rf->rf1, RF1_TUNER, 0);
532 rt2500pci_rf_write(rt2x00dev, 1, rf->rf1);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700533 }
534
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200535 rt2x00_set_field32(&rf->rf3, RF3_TUNER, 0);
536 rt2500pci_rf_write(rt2x00dev, 3, rf->rf3);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700537
538 /*
539 * Clear false CRC during channel switch.
540 */
Gabor Juhosc5171232013-04-05 08:27:02 +0200541 rt2x00mmio_register_read(rt2x00dev, CNT0, &rf->rf1);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700542}
543
544static void rt2500pci_config_txpower(struct rt2x00_dev *rt2x00dev,
545 const int txpower)
546{
547 u32 rf3;
548
549 rt2x00_rf_read(rt2x00dev, 3, &rf3);
550 rt2x00_set_field32(&rf3, RF3_TXPOWER, TXPOWER_TO_DEV(txpower));
551 rt2500pci_rf_write(rt2x00dev, 3, rf3);
552}
553
Ivo van Doorne4ea1c42008-10-29 17:17:57 +0100554static void rt2500pci_config_retry_limit(struct rt2x00_dev *rt2x00dev,
555 struct rt2x00lib_conf *libconf)
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700556{
557 u32 reg;
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700558
Gabor Juhosc5171232013-04-05 08:27:02 +0200559 rt2x00mmio_register_read(rt2x00dev, CSR11, &reg);
Ivo van Doorne4ea1c42008-10-29 17:17:57 +0100560 rt2x00_set_field32(&reg, CSR11_LONG_RETRY,
561 libconf->conf->long_frame_max_tx_count);
562 rt2x00_set_field32(&reg, CSR11_SHORT_RETRY,
563 libconf->conf->short_frame_max_tx_count);
Gabor Juhosc5171232013-04-05 08:27:02 +0200564 rt2x00mmio_register_write(rt2x00dev, CSR11, reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700565}
566
Ivo van Doorn7d7f19c2008-12-20 10:52:42 +0100567static void rt2500pci_config_ps(struct rt2x00_dev *rt2x00dev,
568 struct rt2x00lib_conf *libconf)
569{
570 enum dev_state state =
571 (libconf->conf->flags & IEEE80211_CONF_PS) ?
572 STATE_SLEEP : STATE_AWAKE;
573 u32 reg;
574
575 if (state == STATE_SLEEP) {
Gabor Juhosc5171232013-04-05 08:27:02 +0200576 rt2x00mmio_register_read(rt2x00dev, CSR20, &reg);
Ivo van Doorn7d7f19c2008-12-20 10:52:42 +0100577 rt2x00_set_field32(&reg, CSR20_DELAY_AFTER_TBCN,
Ivo van Doorn6b347bf2009-05-23 21:09:28 +0200578 (rt2x00dev->beacon_int - 20) * 16);
Ivo van Doorn7d7f19c2008-12-20 10:52:42 +0100579 rt2x00_set_field32(&reg, CSR20_TBCN_BEFORE_WAKEUP,
580 libconf->conf->listen_interval - 1);
581
582 /* We must first disable autowake before it can be enabled */
583 rt2x00_set_field32(&reg, CSR20_AUTOWAKE, 0);
Gabor Juhosc5171232013-04-05 08:27:02 +0200584 rt2x00mmio_register_write(rt2x00dev, CSR20, reg);
Ivo van Doorn7d7f19c2008-12-20 10:52:42 +0100585
586 rt2x00_set_field32(&reg, CSR20_AUTOWAKE, 1);
Gabor Juhosc5171232013-04-05 08:27:02 +0200587 rt2x00mmio_register_write(rt2x00dev, CSR20, reg);
Gertjan van Wingerde57318582010-03-30 23:50:23 +0200588 } else {
Gabor Juhosc5171232013-04-05 08:27:02 +0200589 rt2x00mmio_register_read(rt2x00dev, CSR20, &reg);
Gertjan van Wingerde57318582010-03-30 23:50:23 +0200590 rt2x00_set_field32(&reg, CSR20_AUTOWAKE, 0);
Gabor Juhosc5171232013-04-05 08:27:02 +0200591 rt2x00mmio_register_write(rt2x00dev, CSR20, reg);
Ivo van Doorn7d7f19c2008-12-20 10:52:42 +0100592 }
593
594 rt2x00dev->ops->lib->set_device_state(rt2x00dev, state);
595}
596
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700597static void rt2500pci_config(struct rt2x00_dev *rt2x00dev,
Ivo van Doorn6bb40dd2008-02-03 15:49:59 +0100598 struct rt2x00lib_conf *libconf,
599 const unsigned int flags)
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700600{
Ivo van Doorne4ea1c42008-10-29 17:17:57 +0100601 if (flags & IEEE80211_CONF_CHANGE_CHANNEL)
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200602 rt2500pci_config_channel(rt2x00dev, &libconf->rf,
603 libconf->conf->power_level);
Ivo van Doorne4ea1c42008-10-29 17:17:57 +0100604 if ((flags & IEEE80211_CONF_CHANGE_POWER) &&
605 !(flags & IEEE80211_CONF_CHANGE_CHANNEL))
Ivo van Doorn5c58ee52007-10-06 13:34:52 +0200606 rt2500pci_config_txpower(rt2x00dev,
607 libconf->conf->power_level);
Ivo van Doorne4ea1c42008-10-29 17:17:57 +0100608 if (flags & IEEE80211_CONF_CHANGE_RETRY_LIMITS)
609 rt2500pci_config_retry_limit(rt2x00dev, libconf);
Ivo van Doorn7d7f19c2008-12-20 10:52:42 +0100610 if (flags & IEEE80211_CONF_CHANGE_PS)
611 rt2500pci_config_ps(rt2x00dev, libconf);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700612}
613
614/*
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700615 * Link tuning
616 */
Ivo van Doornebcf26d2007-10-13 16:26:12 +0200617static void rt2500pci_link_stats(struct rt2x00_dev *rt2x00dev,
618 struct link_qual *qual)
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700619{
620 u32 reg;
621
622 /*
623 * Update FCS error count from register.
624 */
Gabor Juhosc5171232013-04-05 08:27:02 +0200625 rt2x00mmio_register_read(rt2x00dev, CNT0, &reg);
Ivo van Doornebcf26d2007-10-13 16:26:12 +0200626 qual->rx_failed = rt2x00_get_field32(reg, CNT0_FCS_ERROR);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700627
628 /*
629 * Update False CCA count from register.
630 */
Gabor Juhosc5171232013-04-05 08:27:02 +0200631 rt2x00mmio_register_read(rt2x00dev, CNT3, &reg);
Ivo van Doornebcf26d2007-10-13 16:26:12 +0200632 qual->false_cca = rt2x00_get_field32(reg, CNT3_FALSE_CCA);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700633}
634
Ivo van Doorn5352ff62008-12-20 10:54:54 +0100635static inline void rt2500pci_set_vgc(struct rt2x00_dev *rt2x00dev,
636 struct link_qual *qual, u8 vgc_level)
Ivo van Doorneb20b4e2008-12-20 10:54:22 +0100637{
Ivo van Doorn5352ff62008-12-20 10:54:54 +0100638 if (qual->vgc_level_reg != vgc_level) {
Ivo van Doorneb20b4e2008-12-20 10:54:22 +0100639 rt2500pci_bbp_write(rt2x00dev, 17, vgc_level);
Ivo van Doorn223dcc22010-07-11 12:25:17 +0200640 qual->vgc_level = vgc_level;
Ivo van Doorn5352ff62008-12-20 10:54:54 +0100641 qual->vgc_level_reg = vgc_level;
Ivo van Doorneb20b4e2008-12-20 10:54:22 +0100642 }
643}
644
Ivo van Doorn5352ff62008-12-20 10:54:54 +0100645static void rt2500pci_reset_tuner(struct rt2x00_dev *rt2x00dev,
646 struct link_qual *qual)
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700647{
Ivo van Doorn5352ff62008-12-20 10:54:54 +0100648 rt2500pci_set_vgc(rt2x00dev, qual, 0x48);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700649}
650
Ivo van Doorn5352ff62008-12-20 10:54:54 +0100651static void rt2500pci_link_tuner(struct rt2x00_dev *rt2x00dev,
652 struct link_qual *qual, const u32 count)
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700653{
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700654 /*
655 * To prevent collisions with MAC ASIC on chipsets
656 * up to version C the link tuning should halt after 20
Ivo van Doorn6bb40dd2008-02-03 15:49:59 +0100657 * seconds while being associated.
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700658 */
Gertjan van Wingerde5122d892009-12-23 00:03:25 +0100659 if (rt2x00_rev(rt2x00dev) < RT2560_VERSION_D &&
Ivo van Doorn5352ff62008-12-20 10:54:54 +0100660 rt2x00dev->intf_associated && count > 20)
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700661 return;
662
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700663 /*
664 * Chipset versions C and lower should directly continue
Ivo van Doorn6bb40dd2008-02-03 15:49:59 +0100665 * to the dynamic CCA tuning. Chipset version D and higher
666 * should go straight to dynamic CCA tuning when they
667 * are not associated.
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700668 */
Gertjan van Wingerde5122d892009-12-23 00:03:25 +0100669 if (rt2x00_rev(rt2x00dev) < RT2560_VERSION_D ||
Ivo van Doorn6bb40dd2008-02-03 15:49:59 +0100670 !rt2x00dev->intf_associated)
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700671 goto dynamic_cca_tune;
672
673 /*
674 * A too low RSSI will cause too much false CCA which will
675 * then corrupt the R17 tuning. To remidy this the tuning should
676 * be stopped (While making sure the R17 value will not exceed limits)
677 */
Ivo van Doorn5352ff62008-12-20 10:54:54 +0100678 if (qual->rssi < -80 && count > 20) {
679 if (qual->vgc_level_reg >= 0x41)
680 rt2500pci_set_vgc(rt2x00dev, qual, qual->vgc_level);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700681 return;
682 }
683
684 /*
685 * Special big-R17 for short distance
686 */
Ivo van Doorn5352ff62008-12-20 10:54:54 +0100687 if (qual->rssi >= -58) {
688 rt2500pci_set_vgc(rt2x00dev, qual, 0x50);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700689 return;
690 }
691
692 /*
693 * Special mid-R17 for middle distance
694 */
Ivo van Doorn5352ff62008-12-20 10:54:54 +0100695 if (qual->rssi >= -74) {
696 rt2500pci_set_vgc(rt2x00dev, qual, 0x41);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700697 return;
698 }
699
700 /*
701 * Leave short or middle distance condition, restore r17
702 * to the dynamic tuning range.
703 */
Ivo van Doorn5352ff62008-12-20 10:54:54 +0100704 if (qual->vgc_level_reg >= 0x41) {
705 rt2500pci_set_vgc(rt2x00dev, qual, qual->vgc_level);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700706 return;
707 }
708
709dynamic_cca_tune:
710
711 /*
712 * R17 is inside the dynamic tuning range,
713 * start tuning the link based on the false cca counter.
714 */
Ivo van Doorn223dcc22010-07-11 12:25:17 +0200715 if (qual->false_cca > 512 && qual->vgc_level_reg < 0x40)
Ivo van Doorn5352ff62008-12-20 10:54:54 +0100716 rt2500pci_set_vgc(rt2x00dev, qual, ++qual->vgc_level_reg);
Ivo van Doorn223dcc22010-07-11 12:25:17 +0200717 else if (qual->false_cca < 100 && qual->vgc_level_reg > 0x32)
Ivo van Doorn5352ff62008-12-20 10:54:54 +0100718 rt2500pci_set_vgc(rt2x00dev, qual, --qual->vgc_level_reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700719}
720
721/*
Ivo van Doorn5450b7e2010-12-13 12:34:22 +0100722 * Queue handlers.
723 */
724static void rt2500pci_start_queue(struct data_queue *queue)
725{
726 struct rt2x00_dev *rt2x00dev = queue->rt2x00dev;
727 u32 reg;
728
729 switch (queue->qid) {
730 case QID_RX:
Gabor Juhosc5171232013-04-05 08:27:02 +0200731 rt2x00mmio_register_read(rt2x00dev, RXCSR0, &reg);
Ivo van Doorn5450b7e2010-12-13 12:34:22 +0100732 rt2x00_set_field32(&reg, RXCSR0_DISABLE_RX, 0);
Gabor Juhosc5171232013-04-05 08:27:02 +0200733 rt2x00mmio_register_write(rt2x00dev, RXCSR0, reg);
Ivo van Doorn5450b7e2010-12-13 12:34:22 +0100734 break;
735 case QID_BEACON:
Gabor Juhosc5171232013-04-05 08:27:02 +0200736 rt2x00mmio_register_read(rt2x00dev, CSR14, &reg);
Ivo van Doorn5450b7e2010-12-13 12:34:22 +0100737 rt2x00_set_field32(&reg, CSR14_TSF_COUNT, 1);
738 rt2x00_set_field32(&reg, CSR14_TBCN, 1);
739 rt2x00_set_field32(&reg, CSR14_BEACON_GEN, 1);
Gabor Juhosc5171232013-04-05 08:27:02 +0200740 rt2x00mmio_register_write(rt2x00dev, CSR14, reg);
Ivo van Doorn5450b7e2010-12-13 12:34:22 +0100741 break;
742 default:
743 break;
744 }
745}
746
747static void rt2500pci_kick_queue(struct data_queue *queue)
748{
749 struct rt2x00_dev *rt2x00dev = queue->rt2x00dev;
750 u32 reg;
751
752 switch (queue->qid) {
Ivo van Doornf615e9a2010-12-13 12:36:38 +0100753 case QID_AC_VO:
Gabor Juhosc5171232013-04-05 08:27:02 +0200754 rt2x00mmio_register_read(rt2x00dev, TXCSR0, &reg);
Ivo van Doorn5450b7e2010-12-13 12:34:22 +0100755 rt2x00_set_field32(&reg, TXCSR0_KICK_PRIO, 1);
Gabor Juhosc5171232013-04-05 08:27:02 +0200756 rt2x00mmio_register_write(rt2x00dev, TXCSR0, reg);
Ivo van Doorn5450b7e2010-12-13 12:34:22 +0100757 break;
Ivo van Doornf615e9a2010-12-13 12:36:38 +0100758 case QID_AC_VI:
Gabor Juhosc5171232013-04-05 08:27:02 +0200759 rt2x00mmio_register_read(rt2x00dev, TXCSR0, &reg);
Ivo van Doorn5450b7e2010-12-13 12:34:22 +0100760 rt2x00_set_field32(&reg, TXCSR0_KICK_TX, 1);
Gabor Juhosc5171232013-04-05 08:27:02 +0200761 rt2x00mmio_register_write(rt2x00dev, TXCSR0, reg);
Ivo van Doorn5450b7e2010-12-13 12:34:22 +0100762 break;
763 case QID_ATIM:
Gabor Juhosc5171232013-04-05 08:27:02 +0200764 rt2x00mmio_register_read(rt2x00dev, TXCSR0, &reg);
Ivo van Doorn5450b7e2010-12-13 12:34:22 +0100765 rt2x00_set_field32(&reg, TXCSR0_KICK_ATIM, 1);
Gabor Juhosc5171232013-04-05 08:27:02 +0200766 rt2x00mmio_register_write(rt2x00dev, TXCSR0, reg);
Ivo van Doorn5450b7e2010-12-13 12:34:22 +0100767 break;
768 default:
769 break;
770 }
771}
772
773static void rt2500pci_stop_queue(struct data_queue *queue)
774{
775 struct rt2x00_dev *rt2x00dev = queue->rt2x00dev;
776 u32 reg;
777
778 switch (queue->qid) {
Ivo van Doornf615e9a2010-12-13 12:36:38 +0100779 case QID_AC_VO:
780 case QID_AC_VI:
Ivo van Doorn5450b7e2010-12-13 12:34:22 +0100781 case QID_ATIM:
Gabor Juhosc5171232013-04-05 08:27:02 +0200782 rt2x00mmio_register_read(rt2x00dev, TXCSR0, &reg);
Ivo van Doorn5450b7e2010-12-13 12:34:22 +0100783 rt2x00_set_field32(&reg, TXCSR0_ABORT, 1);
Gabor Juhosc5171232013-04-05 08:27:02 +0200784 rt2x00mmio_register_write(rt2x00dev, TXCSR0, reg);
Ivo van Doorn5450b7e2010-12-13 12:34:22 +0100785 break;
786 case QID_RX:
Gabor Juhosc5171232013-04-05 08:27:02 +0200787 rt2x00mmio_register_read(rt2x00dev, RXCSR0, &reg);
Ivo van Doorn5450b7e2010-12-13 12:34:22 +0100788 rt2x00_set_field32(&reg, RXCSR0_DISABLE_RX, 1);
Gabor Juhosc5171232013-04-05 08:27:02 +0200789 rt2x00mmio_register_write(rt2x00dev, RXCSR0, reg);
Ivo van Doorn5450b7e2010-12-13 12:34:22 +0100790 break;
791 case QID_BEACON:
Gabor Juhosc5171232013-04-05 08:27:02 +0200792 rt2x00mmio_register_read(rt2x00dev, CSR14, &reg);
Ivo van Doorn5450b7e2010-12-13 12:34:22 +0100793 rt2x00_set_field32(&reg, CSR14_TSF_COUNT, 0);
794 rt2x00_set_field32(&reg, CSR14_TBCN, 0);
795 rt2x00_set_field32(&reg, CSR14_BEACON_GEN, 0);
Gabor Juhosc5171232013-04-05 08:27:02 +0200796 rt2x00mmio_register_write(rt2x00dev, CSR14, reg);
Helmut Schaa16222a02011-01-30 13:19:37 +0100797
798 /*
799 * Wait for possibly running tbtt tasklets.
800 */
Helmut Schaaabc11992011-08-06 13:13:48 +0200801 tasklet_kill(&rt2x00dev->tbtt_tasklet);
Ivo van Doorn5450b7e2010-12-13 12:34:22 +0100802 break;
803 default:
804 break;
805 }
806}
807
808/*
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700809 * Initialization functions.
810 */
Ivo van Doorn798b7ad2008-11-08 15:25:33 +0100811static bool rt2500pci_get_entry_state(struct queue_entry *entry)
812{
Gabor Juhosc5171232013-04-05 08:27:02 +0200813 struct queue_entry_priv_mmio *entry_priv = entry->priv_data;
Ivo van Doorn798b7ad2008-11-08 15:25:33 +0100814 u32 word;
815
816 if (entry->queue->qid == QID_RX) {
817 rt2x00_desc_read(entry_priv->desc, 0, &word);
818
819 return rt2x00_get_field32(word, RXD_W0_OWNER_NIC);
820 } else {
821 rt2x00_desc_read(entry_priv->desc, 0, &word);
822
823 return (rt2x00_get_field32(word, TXD_W0_OWNER_NIC) ||
824 rt2x00_get_field32(word, TXD_W0_VALID));
825 }
826}
827
828static void rt2500pci_clear_entry(struct queue_entry *entry)
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700829{
Gabor Juhosc5171232013-04-05 08:27:02 +0200830 struct queue_entry_priv_mmio *entry_priv = entry->priv_data;
Gertjan van Wingerdec4da0042008-06-16 19:56:31 +0200831 struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700832 u32 word;
833
Ivo van Doorn798b7ad2008-11-08 15:25:33 +0100834 if (entry->queue->qid == QID_RX) {
835 rt2x00_desc_read(entry_priv->desc, 1, &word);
836 rt2x00_set_field32(&word, RXD_W1_BUFFER_ADDRESS, skbdesc->skb_dma);
837 rt2x00_desc_write(entry_priv->desc, 1, word);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700838
Ivo van Doorn798b7ad2008-11-08 15:25:33 +0100839 rt2x00_desc_read(entry_priv->desc, 0, &word);
840 rt2x00_set_field32(&word, RXD_W0_OWNER_NIC, 1);
841 rt2x00_desc_write(entry_priv->desc, 0, word);
842 } else {
843 rt2x00_desc_read(entry_priv->desc, 0, &word);
844 rt2x00_set_field32(&word, TXD_W0_VALID, 0);
845 rt2x00_set_field32(&word, TXD_W0_OWNER_NIC, 0);
846 rt2x00_desc_write(entry_priv->desc, 0, word);
847 }
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700848}
849
Ivo van Doorn181d6902008-02-05 16:42:23 -0500850static int rt2500pci_init_queues(struct rt2x00_dev *rt2x00dev)
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700851{
Gabor Juhosc5171232013-04-05 08:27:02 +0200852 struct queue_entry_priv_mmio *entry_priv;
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700853 u32 reg;
854
855 /*
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700856 * Initialize registers.
857 */
Gabor Juhosc5171232013-04-05 08:27:02 +0200858 rt2x00mmio_register_read(rt2x00dev, TXCSR2, &reg);
Ivo van Doorn181d6902008-02-05 16:42:23 -0500859 rt2x00_set_field32(&reg, TXCSR2_TXD_SIZE, rt2x00dev->tx[0].desc_size);
860 rt2x00_set_field32(&reg, TXCSR2_NUM_TXD, rt2x00dev->tx[1].limit);
Gertjan van Wingerdee74df4a2011-03-03 19:46:09 +0100861 rt2x00_set_field32(&reg, TXCSR2_NUM_ATIM, rt2x00dev->atim->limit);
Ivo van Doorn181d6902008-02-05 16:42:23 -0500862 rt2x00_set_field32(&reg, TXCSR2_NUM_PRIO, rt2x00dev->tx[0].limit);
Gabor Juhosc5171232013-04-05 08:27:02 +0200863 rt2x00mmio_register_write(rt2x00dev, TXCSR2, reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700864
Ivo van Doornb8be63f2008-05-10 13:46:03 +0200865 entry_priv = rt2x00dev->tx[1].entries[0].priv_data;
Gabor Juhosc5171232013-04-05 08:27:02 +0200866 rt2x00mmio_register_read(rt2x00dev, TXCSR3, &reg);
Ivo van Doorn30b3a232008-02-17 17:33:24 +0100867 rt2x00_set_field32(&reg, TXCSR3_TX_RING_REGISTER,
Ivo van Doornb8be63f2008-05-10 13:46:03 +0200868 entry_priv->desc_dma);
Gabor Juhosc5171232013-04-05 08:27:02 +0200869 rt2x00mmio_register_write(rt2x00dev, TXCSR3, reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700870
Ivo van Doornb8be63f2008-05-10 13:46:03 +0200871 entry_priv = rt2x00dev->tx[0].entries[0].priv_data;
Gabor Juhosc5171232013-04-05 08:27:02 +0200872 rt2x00mmio_register_read(rt2x00dev, TXCSR5, &reg);
Ivo van Doorn30b3a232008-02-17 17:33:24 +0100873 rt2x00_set_field32(&reg, TXCSR5_PRIO_RING_REGISTER,
Ivo van Doornb8be63f2008-05-10 13:46:03 +0200874 entry_priv->desc_dma);
Gabor Juhosc5171232013-04-05 08:27:02 +0200875 rt2x00mmio_register_write(rt2x00dev, TXCSR5, reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700876
Gertjan van Wingerdee74df4a2011-03-03 19:46:09 +0100877 entry_priv = rt2x00dev->atim->entries[0].priv_data;
Gabor Juhosc5171232013-04-05 08:27:02 +0200878 rt2x00mmio_register_read(rt2x00dev, TXCSR4, &reg);
Ivo van Doorn30b3a232008-02-17 17:33:24 +0100879 rt2x00_set_field32(&reg, TXCSR4_ATIM_RING_REGISTER,
Ivo van Doornb8be63f2008-05-10 13:46:03 +0200880 entry_priv->desc_dma);
Gabor Juhosc5171232013-04-05 08:27:02 +0200881 rt2x00mmio_register_write(rt2x00dev, TXCSR4, reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700882
Gertjan van Wingerdee74df4a2011-03-03 19:46:09 +0100883 entry_priv = rt2x00dev->bcn->entries[0].priv_data;
Gabor Juhosc5171232013-04-05 08:27:02 +0200884 rt2x00mmio_register_read(rt2x00dev, TXCSR6, &reg);
Ivo van Doorn30b3a232008-02-17 17:33:24 +0100885 rt2x00_set_field32(&reg, TXCSR6_BEACON_RING_REGISTER,
Ivo van Doornb8be63f2008-05-10 13:46:03 +0200886 entry_priv->desc_dma);
Gabor Juhosc5171232013-04-05 08:27:02 +0200887 rt2x00mmio_register_write(rt2x00dev, TXCSR6, reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700888
Gabor Juhosc5171232013-04-05 08:27:02 +0200889 rt2x00mmio_register_read(rt2x00dev, RXCSR1, &reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700890 rt2x00_set_field32(&reg, RXCSR1_RXD_SIZE, rt2x00dev->rx->desc_size);
Ivo van Doorn181d6902008-02-05 16:42:23 -0500891 rt2x00_set_field32(&reg, RXCSR1_NUM_RXD, rt2x00dev->rx->limit);
Gabor Juhosc5171232013-04-05 08:27:02 +0200892 rt2x00mmio_register_write(rt2x00dev, RXCSR1, reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700893
Ivo van Doornb8be63f2008-05-10 13:46:03 +0200894 entry_priv = rt2x00dev->rx->entries[0].priv_data;
Gabor Juhosc5171232013-04-05 08:27:02 +0200895 rt2x00mmio_register_read(rt2x00dev, RXCSR2, &reg);
Ivo van Doornb8be63f2008-05-10 13:46:03 +0200896 rt2x00_set_field32(&reg, RXCSR2_RX_RING_REGISTER,
897 entry_priv->desc_dma);
Gabor Juhosc5171232013-04-05 08:27:02 +0200898 rt2x00mmio_register_write(rt2x00dev, RXCSR2, reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700899
900 return 0;
901}
902
903static int rt2500pci_init_registers(struct rt2x00_dev *rt2x00dev)
904{
905 u32 reg;
906
Gabor Juhosc5171232013-04-05 08:27:02 +0200907 rt2x00mmio_register_write(rt2x00dev, PSCSR0, 0x00020002);
908 rt2x00mmio_register_write(rt2x00dev, PSCSR1, 0x00000002);
909 rt2x00mmio_register_write(rt2x00dev, PSCSR2, 0x00020002);
910 rt2x00mmio_register_write(rt2x00dev, PSCSR3, 0x00000002);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700911
Gabor Juhosc5171232013-04-05 08:27:02 +0200912 rt2x00mmio_register_read(rt2x00dev, TIMECSR, &reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700913 rt2x00_set_field32(&reg, TIMECSR_US_COUNT, 33);
914 rt2x00_set_field32(&reg, TIMECSR_US_64_COUNT, 63);
915 rt2x00_set_field32(&reg, TIMECSR_BEACON_EXPECT, 0);
Gabor Juhosc5171232013-04-05 08:27:02 +0200916 rt2x00mmio_register_write(rt2x00dev, TIMECSR, reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700917
Gabor Juhosc5171232013-04-05 08:27:02 +0200918 rt2x00mmio_register_read(rt2x00dev, CSR9, &reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700919 rt2x00_set_field32(&reg, CSR9_MAX_FRAME_UNIT,
920 rt2x00dev->rx->data_size / 128);
Gabor Juhosc5171232013-04-05 08:27:02 +0200921 rt2x00mmio_register_write(rt2x00dev, CSR9, reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700922
923 /*
924 * Always use CWmin and CWmax set in descriptor.
925 */
Gabor Juhosc5171232013-04-05 08:27:02 +0200926 rt2x00mmio_register_read(rt2x00dev, CSR11, &reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700927 rt2x00_set_field32(&reg, CSR11_CW_SELECT, 0);
Gabor Juhosc5171232013-04-05 08:27:02 +0200928 rt2x00mmio_register_write(rt2x00dev, CSR11, reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700929
Gabor Juhosc5171232013-04-05 08:27:02 +0200930 rt2x00mmio_register_read(rt2x00dev, CSR14, &reg);
Ivo van Doorn1f909162008-07-08 13:45:20 +0200931 rt2x00_set_field32(&reg, CSR14_TSF_COUNT, 0);
932 rt2x00_set_field32(&reg, CSR14_TSF_SYNC, 0);
933 rt2x00_set_field32(&reg, CSR14_TBCN, 0);
934 rt2x00_set_field32(&reg, CSR14_TCFP, 0);
935 rt2x00_set_field32(&reg, CSR14_TATIMW, 0);
936 rt2x00_set_field32(&reg, CSR14_BEACON_GEN, 0);
937 rt2x00_set_field32(&reg, CSR14_CFP_COUNT_PRELOAD, 0);
938 rt2x00_set_field32(&reg, CSR14_TBCM_PRELOAD, 0);
Gabor Juhosc5171232013-04-05 08:27:02 +0200939 rt2x00mmio_register_write(rt2x00dev, CSR14, reg);
Ivo van Doorn1f909162008-07-08 13:45:20 +0200940
Gabor Juhosc5171232013-04-05 08:27:02 +0200941 rt2x00mmio_register_write(rt2x00dev, CNT3, 0);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700942
Gabor Juhosc5171232013-04-05 08:27:02 +0200943 rt2x00mmio_register_read(rt2x00dev, TXCSR8, &reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700944 rt2x00_set_field32(&reg, TXCSR8_BBP_ID0, 10);
945 rt2x00_set_field32(&reg, TXCSR8_BBP_ID0_VALID, 1);
946 rt2x00_set_field32(&reg, TXCSR8_BBP_ID1, 11);
947 rt2x00_set_field32(&reg, TXCSR8_BBP_ID1_VALID, 1);
948 rt2x00_set_field32(&reg, TXCSR8_BBP_ID2, 13);
949 rt2x00_set_field32(&reg, TXCSR8_BBP_ID2_VALID, 1);
950 rt2x00_set_field32(&reg, TXCSR8_BBP_ID3, 12);
951 rt2x00_set_field32(&reg, TXCSR8_BBP_ID3_VALID, 1);
Gabor Juhosc5171232013-04-05 08:27:02 +0200952 rt2x00mmio_register_write(rt2x00dev, TXCSR8, reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700953
Gabor Juhosc5171232013-04-05 08:27:02 +0200954 rt2x00mmio_register_read(rt2x00dev, ARTCSR0, &reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700955 rt2x00_set_field32(&reg, ARTCSR0_ACK_CTS_1MBS, 112);
956 rt2x00_set_field32(&reg, ARTCSR0_ACK_CTS_2MBS, 56);
957 rt2x00_set_field32(&reg, ARTCSR0_ACK_CTS_5_5MBS, 20);
958 rt2x00_set_field32(&reg, ARTCSR0_ACK_CTS_11MBS, 10);
Gabor Juhosc5171232013-04-05 08:27:02 +0200959 rt2x00mmio_register_write(rt2x00dev, ARTCSR0, reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700960
Gabor Juhosc5171232013-04-05 08:27:02 +0200961 rt2x00mmio_register_read(rt2x00dev, ARTCSR1, &reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700962 rt2x00_set_field32(&reg, ARTCSR1_ACK_CTS_6MBS, 45);
963 rt2x00_set_field32(&reg, ARTCSR1_ACK_CTS_9MBS, 37);
964 rt2x00_set_field32(&reg, ARTCSR1_ACK_CTS_12MBS, 33);
965 rt2x00_set_field32(&reg, ARTCSR1_ACK_CTS_18MBS, 29);
Gabor Juhosc5171232013-04-05 08:27:02 +0200966 rt2x00mmio_register_write(rt2x00dev, ARTCSR1, reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700967
Gabor Juhosc5171232013-04-05 08:27:02 +0200968 rt2x00mmio_register_read(rt2x00dev, ARTCSR2, &reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700969 rt2x00_set_field32(&reg, ARTCSR2_ACK_CTS_24MBS, 29);
970 rt2x00_set_field32(&reg, ARTCSR2_ACK_CTS_36MBS, 25);
971 rt2x00_set_field32(&reg, ARTCSR2_ACK_CTS_48MBS, 25);
972 rt2x00_set_field32(&reg, ARTCSR2_ACK_CTS_54MBS, 25);
Gabor Juhosc5171232013-04-05 08:27:02 +0200973 rt2x00mmio_register_write(rt2x00dev, ARTCSR2, reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700974
Gabor Juhosc5171232013-04-05 08:27:02 +0200975 rt2x00mmio_register_read(rt2x00dev, RXCSR3, &reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700976 rt2x00_set_field32(&reg, RXCSR3_BBP_ID0, 47); /* CCK Signal */
977 rt2x00_set_field32(&reg, RXCSR3_BBP_ID0_VALID, 1);
978 rt2x00_set_field32(&reg, RXCSR3_BBP_ID1, 51); /* Rssi */
979 rt2x00_set_field32(&reg, RXCSR3_BBP_ID1_VALID, 1);
980 rt2x00_set_field32(&reg, RXCSR3_BBP_ID2, 42); /* OFDM Rate */
981 rt2x00_set_field32(&reg, RXCSR3_BBP_ID2_VALID, 1);
982 rt2x00_set_field32(&reg, RXCSR3_BBP_ID3, 51); /* RSSI */
983 rt2x00_set_field32(&reg, RXCSR3_BBP_ID3_VALID, 1);
Gabor Juhosc5171232013-04-05 08:27:02 +0200984 rt2x00mmio_register_write(rt2x00dev, RXCSR3, reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700985
Gabor Juhosc5171232013-04-05 08:27:02 +0200986 rt2x00mmio_register_read(rt2x00dev, PCICSR, &reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700987 rt2x00_set_field32(&reg, PCICSR_BIG_ENDIAN, 0);
988 rt2x00_set_field32(&reg, PCICSR_RX_TRESHOLD, 0);
989 rt2x00_set_field32(&reg, PCICSR_TX_TRESHOLD, 3);
990 rt2x00_set_field32(&reg, PCICSR_BURST_LENTH, 1);
991 rt2x00_set_field32(&reg, PCICSR_ENABLE_CLK, 1);
992 rt2x00_set_field32(&reg, PCICSR_READ_MULTIPLE, 1);
993 rt2x00_set_field32(&reg, PCICSR_WRITE_INVALID, 1);
Gabor Juhosc5171232013-04-05 08:27:02 +0200994 rt2x00mmio_register_write(rt2x00dev, PCICSR, reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700995
Gabor Juhosc5171232013-04-05 08:27:02 +0200996 rt2x00mmio_register_write(rt2x00dev, PWRCSR0, 0x3f3b3100);
Ivo van Doorn95ea3622007-09-25 17:57:13 -0700997
Gabor Juhosc5171232013-04-05 08:27:02 +0200998 rt2x00mmio_register_write(rt2x00dev, GPIOCSR, 0x0000ff00);
999 rt2x00mmio_register_write(rt2x00dev, TESTCSR, 0x000000f0);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001000
1001 if (rt2x00dev->ops->lib->set_device_state(rt2x00dev, STATE_AWAKE))
1002 return -EBUSY;
1003
Gabor Juhosc5171232013-04-05 08:27:02 +02001004 rt2x00mmio_register_write(rt2x00dev, MACCSR0, 0x00213223);
1005 rt2x00mmio_register_write(rt2x00dev, MACCSR1, 0x00235518);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001006
Gabor Juhosc5171232013-04-05 08:27:02 +02001007 rt2x00mmio_register_read(rt2x00dev, MACCSR2, &reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001008 rt2x00_set_field32(&reg, MACCSR2_DELAY, 64);
Gabor Juhosc5171232013-04-05 08:27:02 +02001009 rt2x00mmio_register_write(rt2x00dev, MACCSR2, reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001010
Gabor Juhosc5171232013-04-05 08:27:02 +02001011 rt2x00mmio_register_read(rt2x00dev, RALINKCSR, &reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001012 rt2x00_set_field32(&reg, RALINKCSR_AR_BBP_DATA0, 17);
1013 rt2x00_set_field32(&reg, RALINKCSR_AR_BBP_ID0, 26);
1014 rt2x00_set_field32(&reg, RALINKCSR_AR_BBP_VALID0, 1);
1015 rt2x00_set_field32(&reg, RALINKCSR_AR_BBP_DATA1, 0);
1016 rt2x00_set_field32(&reg, RALINKCSR_AR_BBP_ID1, 26);
1017 rt2x00_set_field32(&reg, RALINKCSR_AR_BBP_VALID1, 1);
Gabor Juhosc5171232013-04-05 08:27:02 +02001018 rt2x00mmio_register_write(rt2x00dev, RALINKCSR, reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001019
Gabor Juhosc5171232013-04-05 08:27:02 +02001020 rt2x00mmio_register_write(rt2x00dev, BBPCSR1, 0x82188200);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001021
Gabor Juhosc5171232013-04-05 08:27:02 +02001022 rt2x00mmio_register_write(rt2x00dev, TXACKCSR0, 0x00000020);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001023
Gabor Juhosc5171232013-04-05 08:27:02 +02001024 rt2x00mmio_register_read(rt2x00dev, CSR1, &reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001025 rt2x00_set_field32(&reg, CSR1_SOFT_RESET, 1);
1026 rt2x00_set_field32(&reg, CSR1_BBP_RESET, 0);
1027 rt2x00_set_field32(&reg, CSR1_HOST_READY, 0);
Gabor Juhosc5171232013-04-05 08:27:02 +02001028 rt2x00mmio_register_write(rt2x00dev, CSR1, reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001029
Gabor Juhosc5171232013-04-05 08:27:02 +02001030 rt2x00mmio_register_read(rt2x00dev, CSR1, &reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001031 rt2x00_set_field32(&reg, CSR1_SOFT_RESET, 0);
1032 rt2x00_set_field32(&reg, CSR1_HOST_READY, 1);
Gabor Juhosc5171232013-04-05 08:27:02 +02001033 rt2x00mmio_register_write(rt2x00dev, CSR1, reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001034
1035 /*
1036 * We must clear the FCS and FIFO error count.
1037 * These registers are cleared on read,
1038 * so we may pass a useless variable to store the value.
1039 */
Gabor Juhosc5171232013-04-05 08:27:02 +02001040 rt2x00mmio_register_read(rt2x00dev, CNT0, &reg);
1041 rt2x00mmio_register_read(rt2x00dev, CNT4, &reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001042
1043 return 0;
1044}
1045
Ivo van Doorn2b08da32008-06-03 18:58:56 +02001046static int rt2500pci_wait_bbp_ready(struct rt2x00_dev *rt2x00dev)
1047{
1048 unsigned int i;
1049 u8 value;
1050
1051 for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
1052 rt2500pci_bbp_read(rt2x00dev, 0, &value);
1053 if ((value != 0xff) && (value != 0x00))
1054 return 0;
1055 udelay(REGISTER_BUSY_DELAY);
1056 }
1057
Joe Perchesec9c4982013-04-19 08:33:40 -07001058 rt2x00_err(rt2x00dev, "BBP register access failed, aborting\n");
Ivo van Doorn2b08da32008-06-03 18:58:56 +02001059 return -EACCES;
1060}
1061
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001062static int rt2500pci_init_bbp(struct rt2x00_dev *rt2x00dev)
1063{
1064 unsigned int i;
1065 u16 eeprom;
1066 u8 reg_id;
1067 u8 value;
1068
Ivo van Doorn2b08da32008-06-03 18:58:56 +02001069 if (unlikely(rt2500pci_wait_bbp_ready(rt2x00dev)))
1070 return -EACCES;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001071
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001072 rt2500pci_bbp_write(rt2x00dev, 3, 0x02);
1073 rt2500pci_bbp_write(rt2x00dev, 4, 0x19);
1074 rt2500pci_bbp_write(rt2x00dev, 14, 0x1c);
1075 rt2500pci_bbp_write(rt2x00dev, 15, 0x30);
1076 rt2500pci_bbp_write(rt2x00dev, 16, 0xac);
1077 rt2500pci_bbp_write(rt2x00dev, 18, 0x18);
1078 rt2500pci_bbp_write(rt2x00dev, 19, 0xff);
1079 rt2500pci_bbp_write(rt2x00dev, 20, 0x1e);
1080 rt2500pci_bbp_write(rt2x00dev, 21, 0x08);
1081 rt2500pci_bbp_write(rt2x00dev, 22, 0x08);
1082 rt2500pci_bbp_write(rt2x00dev, 23, 0x08);
1083 rt2500pci_bbp_write(rt2x00dev, 24, 0x70);
1084 rt2500pci_bbp_write(rt2x00dev, 25, 0x40);
1085 rt2500pci_bbp_write(rt2x00dev, 26, 0x08);
1086 rt2500pci_bbp_write(rt2x00dev, 27, 0x23);
1087 rt2500pci_bbp_write(rt2x00dev, 30, 0x10);
1088 rt2500pci_bbp_write(rt2x00dev, 31, 0x2b);
1089 rt2500pci_bbp_write(rt2x00dev, 32, 0xb9);
1090 rt2500pci_bbp_write(rt2x00dev, 34, 0x12);
1091 rt2500pci_bbp_write(rt2x00dev, 35, 0x50);
1092 rt2500pci_bbp_write(rt2x00dev, 39, 0xc4);
1093 rt2500pci_bbp_write(rt2x00dev, 40, 0x02);
1094 rt2500pci_bbp_write(rt2x00dev, 41, 0x60);
1095 rt2500pci_bbp_write(rt2x00dev, 53, 0x10);
1096 rt2500pci_bbp_write(rt2x00dev, 54, 0x18);
1097 rt2500pci_bbp_write(rt2x00dev, 56, 0x08);
1098 rt2500pci_bbp_write(rt2x00dev, 57, 0x10);
1099 rt2500pci_bbp_write(rt2x00dev, 58, 0x08);
1100 rt2500pci_bbp_write(rt2x00dev, 61, 0x6d);
1101 rt2500pci_bbp_write(rt2x00dev, 62, 0x10);
1102
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001103 for (i = 0; i < EEPROM_BBP_SIZE; i++) {
1104 rt2x00_eeprom_read(rt2x00dev, EEPROM_BBP_START + i, &eeprom);
1105
1106 if (eeprom != 0xffff && eeprom != 0x0000) {
1107 reg_id = rt2x00_get_field16(eeprom, EEPROM_BBP_REG_ID);
1108 value = rt2x00_get_field16(eeprom, EEPROM_BBP_VALUE);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001109 rt2500pci_bbp_write(rt2x00dev, reg_id, value);
1110 }
1111 }
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001112
1113 return 0;
1114}
1115
1116/*
1117 * Device state switch handlers.
1118 */
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001119static void rt2500pci_toggle_irq(struct rt2x00_dev *rt2x00dev,
1120 enum dev_state state)
1121{
Helmut Schaab5509112011-01-30 13:20:52 +01001122 int mask = (state == STATE_RADIO_IRQ_OFF);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001123 u32 reg;
Helmut Schaa16222a02011-01-30 13:19:37 +01001124 unsigned long flags;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001125
1126 /*
1127 * When interrupts are being enabled, the interrupt registers
1128 * should clear the register to assure a clean state.
1129 */
1130 if (state == STATE_RADIO_IRQ_ON) {
Gabor Juhosc5171232013-04-05 08:27:02 +02001131 rt2x00mmio_register_read(rt2x00dev, CSR7, &reg);
1132 rt2x00mmio_register_write(rt2x00dev, CSR7, reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001133 }
1134
1135 /*
1136 * Only toggle the interrupts bits we are going to use.
1137 * Non-checked interrupt bits are disabled by default.
1138 */
Helmut Schaa16222a02011-01-30 13:19:37 +01001139 spin_lock_irqsave(&rt2x00dev->irqmask_lock, flags);
1140
Gabor Juhosc5171232013-04-05 08:27:02 +02001141 rt2x00mmio_register_read(rt2x00dev, CSR8, &reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001142 rt2x00_set_field32(&reg, CSR8_TBCN_EXPIRE, mask);
1143 rt2x00_set_field32(&reg, CSR8_TXDONE_TXRING, mask);
1144 rt2x00_set_field32(&reg, CSR8_TXDONE_ATIMRING, mask);
1145 rt2x00_set_field32(&reg, CSR8_TXDONE_PRIORING, mask);
1146 rt2x00_set_field32(&reg, CSR8_RXDONE, mask);
Gabor Juhosc5171232013-04-05 08:27:02 +02001147 rt2x00mmio_register_write(rt2x00dev, CSR8, reg);
Helmut Schaa16222a02011-01-30 13:19:37 +01001148
1149 spin_unlock_irqrestore(&rt2x00dev->irqmask_lock, flags);
1150
1151 if (state == STATE_RADIO_IRQ_OFF) {
1152 /*
1153 * Ensure that all tasklets are finished.
1154 */
Helmut Schaaabc11992011-08-06 13:13:48 +02001155 tasklet_kill(&rt2x00dev->txstatus_tasklet);
1156 tasklet_kill(&rt2x00dev->rxdone_tasklet);
1157 tasklet_kill(&rt2x00dev->tbtt_tasklet);
Helmut Schaa16222a02011-01-30 13:19:37 +01001158 }
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001159}
1160
1161static int rt2500pci_enable_radio(struct rt2x00_dev *rt2x00dev)
1162{
1163 /*
1164 * Initialize all registers.
1165 */
Ivo van Doorn2b08da32008-06-03 18:58:56 +02001166 if (unlikely(rt2500pci_init_queues(rt2x00dev) ||
1167 rt2500pci_init_registers(rt2x00dev) ||
1168 rt2500pci_init_bbp(rt2x00dev)))
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001169 return -EIO;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001170
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001171 return 0;
1172}
1173
1174static void rt2500pci_disable_radio(struct rt2x00_dev *rt2x00dev)
1175{
Ivo van Doorna2c9b652009-01-28 00:32:33 +01001176 /*
1177 * Disable power
1178 */
Gabor Juhosc5171232013-04-05 08:27:02 +02001179 rt2x00mmio_register_write(rt2x00dev, PWRCSR0, 0);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001180}
1181
1182static int rt2500pci_set_state(struct rt2x00_dev *rt2x00dev,
1183 enum dev_state state)
1184{
Gertjan van Wingerde9655a6e2010-05-13 21:16:03 +02001185 u32 reg, reg2;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001186 unsigned int i;
1187 char put_to_sleep;
1188 char bbp_state;
1189 char rf_state;
1190
1191 put_to_sleep = (state != STATE_AWAKE);
1192
Gabor Juhosc5171232013-04-05 08:27:02 +02001193 rt2x00mmio_register_read(rt2x00dev, PWRCSR1, &reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001194 rt2x00_set_field32(&reg, PWRCSR1_SET_STATE, 1);
1195 rt2x00_set_field32(&reg, PWRCSR1_BBP_DESIRE_STATE, state);
1196 rt2x00_set_field32(&reg, PWRCSR1_RF_DESIRE_STATE, state);
1197 rt2x00_set_field32(&reg, PWRCSR1_PUT_TO_SLEEP, put_to_sleep);
Gabor Juhosc5171232013-04-05 08:27:02 +02001198 rt2x00mmio_register_write(rt2x00dev, PWRCSR1, reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001199
1200 /*
1201 * Device is not guaranteed to be in the requested state yet.
1202 * We must wait until the register indicates that the
1203 * device has entered the correct state.
1204 */
1205 for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
Gabor Juhosc5171232013-04-05 08:27:02 +02001206 rt2x00mmio_register_read(rt2x00dev, PWRCSR1, &reg2);
Gertjan van Wingerde9655a6e2010-05-13 21:16:03 +02001207 bbp_state = rt2x00_get_field32(reg2, PWRCSR1_BBP_CURR_STATE);
1208 rf_state = rt2x00_get_field32(reg2, PWRCSR1_RF_CURR_STATE);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001209 if (bbp_state == state && rf_state == state)
1210 return 0;
Gabor Juhosc5171232013-04-05 08:27:02 +02001211 rt2x00mmio_register_write(rt2x00dev, PWRCSR1, reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001212 msleep(10);
1213 }
1214
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001215 return -EBUSY;
1216}
1217
1218static int rt2500pci_set_device_state(struct rt2x00_dev *rt2x00dev,
1219 enum dev_state state)
1220{
1221 int retval = 0;
1222
1223 switch (state) {
1224 case STATE_RADIO_ON:
1225 retval = rt2500pci_enable_radio(rt2x00dev);
1226 break;
1227 case STATE_RADIO_OFF:
1228 rt2500pci_disable_radio(rt2x00dev);
1229 break;
Ivo van Doorn2b08da32008-06-03 18:58:56 +02001230 case STATE_RADIO_IRQ_ON:
1231 case STATE_RADIO_IRQ_OFF:
1232 rt2500pci_toggle_irq(rt2x00dev, state);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001233 break;
1234 case STATE_DEEP_SLEEP:
1235 case STATE_SLEEP:
1236 case STATE_STANDBY:
1237 case STATE_AWAKE:
1238 retval = rt2500pci_set_state(rt2x00dev, state);
1239 break;
1240 default:
1241 retval = -ENOTSUPP;
1242 break;
1243 }
1244
Ivo van Doorn2b08da32008-06-03 18:58:56 +02001245 if (unlikely(retval))
Joe Perchesec9c4982013-04-19 08:33:40 -07001246 rt2x00_err(rt2x00dev, "Device failed to enter state %d (%d)\n",
1247 state, retval);
Ivo van Doorn2b08da32008-06-03 18:58:56 +02001248
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001249 return retval;
1250}
1251
1252/*
1253 * TX descriptor initialization
1254 */
Ivo van Doorn93331452010-08-23 19:53:39 +02001255static void rt2500pci_write_tx_desc(struct queue_entry *entry,
Ivo van Doorn61486e02008-05-10 13:42:31 +02001256 struct txentry_desc *txdesc)
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001257{
Ivo van Doorn93331452010-08-23 19:53:39 +02001258 struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb);
Gabor Juhosc5171232013-04-05 08:27:02 +02001259 struct queue_entry_priv_mmio *entry_priv = entry->priv_data;
Gertjan van Wingerde85b7a8b2010-05-11 23:51:40 +02001260 __le32 *txd = entry_priv->desc;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001261 u32 word;
1262
1263 /*
1264 * Start writing the descriptor words.
1265 */
Gertjan van Wingerde85b7a8b2010-05-11 23:51:40 +02001266 rt2x00_desc_read(txd, 1, &word);
Gertjan van Wingerdec4da0042008-06-16 19:56:31 +02001267 rt2x00_set_field32(&word, TXD_W1_BUFFER_ADDRESS, skbdesc->skb_dma);
Gertjan van Wingerde85b7a8b2010-05-11 23:51:40 +02001268 rt2x00_desc_write(txd, 1, word);
Gertjan van Wingerde4de36fe2008-05-10 13:44:14 +02001269
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001270 rt2x00_desc_read(txd, 2, &word);
1271 rt2x00_set_field32(&word, TXD_W2_IV_OFFSET, IEEE80211_HEADER);
Helmut Schaa2b23cda2010-11-04 20:38:15 +01001272 rt2x00_set_field32(&word, TXD_W2_AIFS, entry->queue->aifs);
1273 rt2x00_set_field32(&word, TXD_W2_CWMIN, entry->queue->cw_min);
1274 rt2x00_set_field32(&word, TXD_W2_CWMAX, entry->queue->cw_max);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001275 rt2x00_desc_write(txd, 2, word);
1276
1277 rt2x00_desc_read(txd, 3, &word);
Helmut Schaa26a1d072011-03-03 19:42:35 +01001278 rt2x00_set_field32(&word, TXD_W3_PLCP_SIGNAL, txdesc->u.plcp.signal);
1279 rt2x00_set_field32(&word, TXD_W3_PLCP_SERVICE, txdesc->u.plcp.service);
1280 rt2x00_set_field32(&word, TXD_W3_PLCP_LENGTH_LOW,
1281 txdesc->u.plcp.length_low);
1282 rt2x00_set_field32(&word, TXD_W3_PLCP_LENGTH_HIGH,
1283 txdesc->u.plcp.length_high);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001284 rt2x00_desc_write(txd, 3, word);
1285
1286 rt2x00_desc_read(txd, 10, &word);
1287 rt2x00_set_field32(&word, TXD_W10_RTS,
Ivo van Doorn181d6902008-02-05 16:42:23 -05001288 test_bit(ENTRY_TXD_RTS_FRAME, &txdesc->flags));
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001289 rt2x00_desc_write(txd, 10, word);
1290
Gertjan van Wingerdee01f1ec2010-05-11 23:51:39 +02001291 /*
1292 * Writing TXD word 0 must the last to prevent a race condition with
1293 * the device, whereby the device may take hold of the TXD before we
1294 * finished updating it.
1295 */
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001296 rt2x00_desc_read(txd, 0, &word);
1297 rt2x00_set_field32(&word, TXD_W0_OWNER_NIC, 1);
1298 rt2x00_set_field32(&word, TXD_W0_VALID, 1);
1299 rt2x00_set_field32(&word, TXD_W0_MORE_FRAG,
Ivo van Doorn181d6902008-02-05 16:42:23 -05001300 test_bit(ENTRY_TXD_MORE_FRAG, &txdesc->flags));
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001301 rt2x00_set_field32(&word, TXD_W0_ACK,
Ivo van Doorn181d6902008-02-05 16:42:23 -05001302 test_bit(ENTRY_TXD_ACK, &txdesc->flags));
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001303 rt2x00_set_field32(&word, TXD_W0_TIMESTAMP,
Ivo van Doorn181d6902008-02-05 16:42:23 -05001304 test_bit(ENTRY_TXD_REQ_TIMESTAMP, &txdesc->flags));
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001305 rt2x00_set_field32(&word, TXD_W0_OFDM,
Ivo van Doorn076f9582008-12-20 10:59:02 +01001306 (txdesc->rate_mode == RATE_MODE_OFDM));
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001307 rt2x00_set_field32(&word, TXD_W0_CIPHER_OWNER, 1);
Helmut Schaa25177942011-03-03 19:43:25 +01001308 rt2x00_set_field32(&word, TXD_W0_IFS, txdesc->u.plcp.ifs);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001309 rt2x00_set_field32(&word, TXD_W0_RETRY_MODE,
Ivo van Doorn61486e02008-05-10 13:42:31 +02001310 test_bit(ENTRY_TXD_RETRY_MODE, &txdesc->flags));
Gertjan van Wingerdedf624ca2010-05-03 22:43:05 +02001311 rt2x00_set_field32(&word, TXD_W0_DATABYTE_COUNT, txdesc->length);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001312 rt2x00_set_field32(&word, TXD_W0_CIPHER_ALG, CIPHER_NONE);
1313 rt2x00_desc_write(txd, 0, word);
Gertjan van Wingerde85b7a8b2010-05-11 23:51:40 +02001314
1315 /*
1316 * Register descriptor details in skb frame descriptor.
1317 */
1318 skbdesc->desc = txd;
1319 skbdesc->desc_len = TXD_DESC_SIZE;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001320}
1321
1322/*
1323 * TX data initialization
1324 */
Gertjan van Wingerdef224f4e2010-05-08 23:40:25 +02001325static void rt2500pci_write_beacon(struct queue_entry *entry,
1326 struct txentry_desc *txdesc)
Ivo van Doornbd88a782008-07-09 15:12:44 +02001327{
1328 struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
Ivo van Doornbd88a782008-07-09 15:12:44 +02001329 u32 reg;
1330
1331 /*
1332 * Disable beaconing while we are reloading the beacon data,
1333 * otherwise we might be sending out invalid data.
1334 */
Gabor Juhosc5171232013-04-05 08:27:02 +02001335 rt2x00mmio_register_read(rt2x00dev, CSR14, &reg);
Ivo van Doornbd88a782008-07-09 15:12:44 +02001336 rt2x00_set_field32(&reg, CSR14_BEACON_GEN, 0);
Gabor Juhosc5171232013-04-05 08:27:02 +02001337 rt2x00mmio_register_write(rt2x00dev, CSR14, reg);
Ivo van Doornbd88a782008-07-09 15:12:44 +02001338
Stanislaw Gruszka4ea545d2013-02-13 14:27:05 +01001339 if (rt2x00queue_map_txskb(entry)) {
Joe Perchesec9c4982013-04-19 08:33:40 -07001340 rt2x00_err(rt2x00dev, "Fail to map beacon, aborting\n");
Stanislaw Gruszka4ea545d2013-02-13 14:27:05 +01001341 goto out;
1342 }
Ivo van Doornbd88a782008-07-09 15:12:44 +02001343
Gertjan van Wingerde5c3b6852010-06-03 10:51:41 +02001344 /*
1345 * Write the TX descriptor for the beacon.
1346 */
Ivo van Doorn93331452010-08-23 19:53:39 +02001347 rt2500pci_write_tx_desc(entry, txdesc);
Gertjan van Wingerde5c3b6852010-06-03 10:51:41 +02001348
1349 /*
1350 * Dump beacon to userspace through debugfs.
1351 */
1352 rt2x00debug_dump_frame(rt2x00dev, DUMP_FRAME_BEACON, entry->skb);
Stanislaw Gruszka4ea545d2013-02-13 14:27:05 +01001353out:
Gertjan van Wingerded61cb262010-05-08 23:40:24 +02001354 /*
1355 * Enable beaconing again.
1356 */
Gertjan van Wingerded61cb262010-05-08 23:40:24 +02001357 rt2x00_set_field32(&reg, CSR14_BEACON_GEN, 1);
Gabor Juhosc5171232013-04-05 08:27:02 +02001358 rt2x00mmio_register_write(rt2x00dev, CSR14, reg);
Ivo van Doornbd88a782008-07-09 15:12:44 +02001359}
1360
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001361/*
1362 * RX control handlers
1363 */
Ivo van Doorn181d6902008-02-05 16:42:23 -05001364static void rt2500pci_fill_rxdone(struct queue_entry *entry,
1365 struct rxdone_entry_desc *rxdesc)
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001366{
Gabor Juhosc5171232013-04-05 08:27:02 +02001367 struct queue_entry_priv_mmio *entry_priv = entry->priv_data;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001368 u32 word0;
1369 u32 word2;
1370
Ivo van Doornb8be63f2008-05-10 13:46:03 +02001371 rt2x00_desc_read(entry_priv->desc, 0, &word0);
1372 rt2x00_desc_read(entry_priv->desc, 2, &word2);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001373
Johannes Berg4150c572007-09-17 01:29:23 -04001374 if (rt2x00_get_field32(word0, RXD_W0_CRC_ERROR))
Ivo van Doorn181d6902008-02-05 16:42:23 -05001375 rxdesc->flags |= RX_FLAG_FAILED_FCS_CRC;
Johannes Berg4150c572007-09-17 01:29:23 -04001376 if (rt2x00_get_field32(word0, RXD_W0_PHYSICAL_ERROR))
Ivo van Doorn181d6902008-02-05 16:42:23 -05001377 rxdesc->flags |= RX_FLAG_FAILED_PLCP_CRC;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001378
Ivo van Doorn89993892008-03-09 22:49:04 +01001379 /*
1380 * Obtain the status about this packet.
1381 * When frame was received with an OFDM bitrate,
1382 * the signal is the PLCP value. If it was received with
1383 * a CCK bitrate the signal is the rate in 100kbit/s.
1384 */
Ivo van Doorn181d6902008-02-05 16:42:23 -05001385 rxdesc->signal = rt2x00_get_field32(word2, RXD_W2_SIGNAL);
1386 rxdesc->rssi = rt2x00_get_field32(word2, RXD_W2_RSSI) -
1387 entry->queue->rt2x00dev->rssi_offset;
Ivo van Doorn181d6902008-02-05 16:42:23 -05001388 rxdesc->size = rt2x00_get_field32(word0, RXD_W0_DATABYTE_COUNT);
Ivo van Doorn19d30e02008-03-15 21:38:07 +01001389
Ivo van Doorn19d30e02008-03-15 21:38:07 +01001390 if (rt2x00_get_field32(word0, RXD_W0_OFDM))
1391 rxdesc->dev_flags |= RXDONE_SIGNAL_PLCP;
Ivo van Doorn6c6aa3c2008-08-29 21:07:16 +02001392 else
1393 rxdesc->dev_flags |= RXDONE_SIGNAL_BITRATE;
Ivo van Doorn19d30e02008-03-15 21:38:07 +01001394 if (rt2x00_get_field32(word0, RXD_W0_MY_BSS))
1395 rxdesc->dev_flags |= RXDONE_MY_BSS;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001396}
1397
1398/*
1399 * Interrupt functions.
1400 */
Ivo van Doorn181d6902008-02-05 16:42:23 -05001401static void rt2500pci_txdone(struct rt2x00_dev *rt2x00dev,
Ivo van Doorne58c6ac2008-04-21 19:00:47 +02001402 const enum data_queue_qid queue_idx)
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001403{
Gertjan van Wingerde61c6e482011-03-03 19:46:29 +01001404 struct data_queue *queue = rt2x00queue_get_tx_queue(rt2x00dev, queue_idx);
Gabor Juhosc5171232013-04-05 08:27:02 +02001405 struct queue_entry_priv_mmio *entry_priv;
Ivo van Doorn181d6902008-02-05 16:42:23 -05001406 struct queue_entry *entry;
1407 struct txdone_entry_desc txdesc;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001408 u32 word;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001409
Ivo van Doorn181d6902008-02-05 16:42:23 -05001410 while (!rt2x00queue_empty(queue)) {
1411 entry = rt2x00queue_get_entry(queue, Q_INDEX_DONE);
Ivo van Doornb8be63f2008-05-10 13:46:03 +02001412 entry_priv = entry->priv_data;
1413 rt2x00_desc_read(entry_priv->desc, 0, &word);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001414
1415 if (rt2x00_get_field32(word, TXD_W0_OWNER_NIC) ||
1416 !rt2x00_get_field32(word, TXD_W0_VALID))
1417 break;
1418
1419 /*
1420 * Obtain the status about this packet.
1421 */
Ivo van Doornfb55f4d12008-05-10 13:42:06 +02001422 txdesc.flags = 0;
1423 switch (rt2x00_get_field32(word, TXD_W0_RESULT)) {
1424 case 0: /* Success */
1425 case 1: /* Success with retry */
1426 __set_bit(TXDONE_SUCCESS, &txdesc.flags);
1427 break;
1428 case 2: /* Failure, excessive retries */
1429 __set_bit(TXDONE_EXCESSIVE_RETRY, &txdesc.flags);
1430 /* Don't break, this is a failed frame! */
1431 default: /* Failure */
1432 __set_bit(TXDONE_FAILURE, &txdesc.flags);
1433 }
Ivo van Doorn181d6902008-02-05 16:42:23 -05001434 txdesc.retry = rt2x00_get_field32(word, TXD_W0_RETRY_COUNT);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001435
Gertjan van Wingerdee513a0b2010-06-29 21:41:40 +02001436 rt2x00lib_txdone(entry, &txdesc);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001437 }
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001438}
1439
Helmut Schaa7a5a6812011-04-18 15:31:31 +02001440static inline void rt2500pci_enable_interrupt(struct rt2x00_dev *rt2x00dev,
1441 struct rt2x00_field32 irq_field)
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001442{
Helmut Schaa16222a02011-01-30 13:19:37 +01001443 u32 reg;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001444
1445 /*
Helmut Schaa16222a02011-01-30 13:19:37 +01001446 * Enable a single interrupt. The interrupt mask register
1447 * access needs locking.
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001448 */
Helmut Schaa0aa13b22011-03-03 19:45:16 +01001449 spin_lock_irq(&rt2x00dev->irqmask_lock);
Helmut Schaa16222a02011-01-30 13:19:37 +01001450
Gabor Juhosc5171232013-04-05 08:27:02 +02001451 rt2x00mmio_register_read(rt2x00dev, CSR8, &reg);
Helmut Schaa16222a02011-01-30 13:19:37 +01001452 rt2x00_set_field32(&reg, irq_field, 0);
Gabor Juhosc5171232013-04-05 08:27:02 +02001453 rt2x00mmio_register_write(rt2x00dev, CSR8, reg);
Helmut Schaa16222a02011-01-30 13:19:37 +01001454
Helmut Schaa0aa13b22011-03-03 19:45:16 +01001455 spin_unlock_irq(&rt2x00dev->irqmask_lock);
Helmut Schaa16222a02011-01-30 13:19:37 +01001456}
1457
1458static void rt2500pci_txstatus_tasklet(unsigned long data)
1459{
1460 struct rt2x00_dev *rt2x00dev = (struct rt2x00_dev *)data;
1461 u32 reg;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001462
1463 /*
Helmut Schaa16222a02011-01-30 13:19:37 +01001464 * Handle all tx queues.
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001465 */
Helmut Schaa16222a02011-01-30 13:19:37 +01001466 rt2500pci_txdone(rt2x00dev, QID_ATIM);
1467 rt2500pci_txdone(rt2x00dev, QID_AC_VO);
1468 rt2500pci_txdone(rt2x00dev, QID_AC_VI);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001469
1470 /*
Helmut Schaa16222a02011-01-30 13:19:37 +01001471 * Enable all TXDONE interrupts again.
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001472 */
Helmut Schaaabc11992011-08-06 13:13:48 +02001473 if (test_bit(DEVICE_STATE_ENABLED_RADIO, &rt2x00dev->flags)) {
1474 spin_lock_irq(&rt2x00dev->irqmask_lock);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001475
Gabor Juhosc5171232013-04-05 08:27:02 +02001476 rt2x00mmio_register_read(rt2x00dev, CSR8, &reg);
Helmut Schaaabc11992011-08-06 13:13:48 +02001477 rt2x00_set_field32(&reg, CSR8_TXDONE_TXRING, 0);
1478 rt2x00_set_field32(&reg, CSR8_TXDONE_ATIMRING, 0);
1479 rt2x00_set_field32(&reg, CSR8_TXDONE_PRIORING, 0);
Gabor Juhosc5171232013-04-05 08:27:02 +02001480 rt2x00mmio_register_write(rt2x00dev, CSR8, reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001481
Helmut Schaaabc11992011-08-06 13:13:48 +02001482 spin_unlock_irq(&rt2x00dev->irqmask_lock);
1483 }
Helmut Schaa16222a02011-01-30 13:19:37 +01001484}
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001485
Helmut Schaa16222a02011-01-30 13:19:37 +01001486static void rt2500pci_tbtt_tasklet(unsigned long data)
1487{
1488 struct rt2x00_dev *rt2x00dev = (struct rt2x00_dev *)data;
1489 rt2x00lib_beacondone(rt2x00dev);
Helmut Schaaabc11992011-08-06 13:13:48 +02001490 if (test_bit(DEVICE_STATE_ENABLED_RADIO, &rt2x00dev->flags))
1491 rt2500pci_enable_interrupt(rt2x00dev, CSR8_TBCN_EXPIRE);
Helmut Schaa16222a02011-01-30 13:19:37 +01001492}
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001493
Helmut Schaa16222a02011-01-30 13:19:37 +01001494static void rt2500pci_rxdone_tasklet(unsigned long data)
1495{
1496 struct rt2x00_dev *rt2x00dev = (struct rt2x00_dev *)data;
Gabor Juhosc5171232013-04-05 08:27:02 +02001497 if (rt2x00mmio_rxdone(rt2x00dev))
Helmut Schaa16638932011-03-28 13:29:44 +02001498 tasklet_schedule(&rt2x00dev->rxdone_tasklet);
Helmut Schaaabc11992011-08-06 13:13:48 +02001499 else if (test_bit(DEVICE_STATE_ENABLED_RADIO, &rt2x00dev->flags))
Helmut Schaa16638932011-03-28 13:29:44 +02001500 rt2500pci_enable_interrupt(rt2x00dev, CSR8_RXDONE);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001501}
1502
Helmut Schaa78e256c2010-07-11 12:26:48 +02001503static irqreturn_t rt2500pci_interrupt(int irq, void *dev_instance)
1504{
1505 struct rt2x00_dev *rt2x00dev = dev_instance;
Helmut Schaa16222a02011-01-30 13:19:37 +01001506 u32 reg, mask;
Helmut Schaa78e256c2010-07-11 12:26:48 +02001507
1508 /*
1509 * Get the interrupt sources & saved to local variable.
1510 * Write register value back to clear pending interrupts.
1511 */
Gabor Juhosc5171232013-04-05 08:27:02 +02001512 rt2x00mmio_register_read(rt2x00dev, CSR7, &reg);
1513 rt2x00mmio_register_write(rt2x00dev, CSR7, reg);
Helmut Schaa78e256c2010-07-11 12:26:48 +02001514
1515 if (!reg)
1516 return IRQ_NONE;
1517
1518 if (!test_bit(DEVICE_STATE_ENABLED_RADIO, &rt2x00dev->flags))
1519 return IRQ_HANDLED;
1520
Helmut Schaa16222a02011-01-30 13:19:37 +01001521 mask = reg;
Helmut Schaa78e256c2010-07-11 12:26:48 +02001522
Helmut Schaa16222a02011-01-30 13:19:37 +01001523 /*
1524 * Schedule tasklets for interrupt handling.
1525 */
1526 if (rt2x00_get_field32(reg, CSR7_TBCN_EXPIRE))
1527 tasklet_hi_schedule(&rt2x00dev->tbtt_tasklet);
Helmut Schaa78e256c2010-07-11 12:26:48 +02001528
Helmut Schaa16222a02011-01-30 13:19:37 +01001529 if (rt2x00_get_field32(reg, CSR7_RXDONE))
1530 tasklet_schedule(&rt2x00dev->rxdone_tasklet);
1531
1532 if (rt2x00_get_field32(reg, CSR7_TXDONE_ATIMRING) ||
1533 rt2x00_get_field32(reg, CSR7_TXDONE_PRIORING) ||
1534 rt2x00_get_field32(reg, CSR7_TXDONE_TXRING)) {
1535 tasklet_schedule(&rt2x00dev->txstatus_tasklet);
1536 /*
1537 * Mask out all txdone interrupts.
1538 */
1539 rt2x00_set_field32(&mask, CSR8_TXDONE_TXRING, 1);
1540 rt2x00_set_field32(&mask, CSR8_TXDONE_ATIMRING, 1);
1541 rt2x00_set_field32(&mask, CSR8_TXDONE_PRIORING, 1);
1542 }
1543
1544 /*
1545 * Disable all interrupts for which a tasklet was scheduled right now,
1546 * the tasklet will reenable the appropriate interrupts.
1547 */
Helmut Schaa0aa13b22011-03-03 19:45:16 +01001548 spin_lock(&rt2x00dev->irqmask_lock);
Helmut Schaa16222a02011-01-30 13:19:37 +01001549
Gabor Juhosc5171232013-04-05 08:27:02 +02001550 rt2x00mmio_register_read(rt2x00dev, CSR8, &reg);
Helmut Schaa16222a02011-01-30 13:19:37 +01001551 reg |= mask;
Gabor Juhosc5171232013-04-05 08:27:02 +02001552 rt2x00mmio_register_write(rt2x00dev, CSR8, reg);
Helmut Schaa16222a02011-01-30 13:19:37 +01001553
Helmut Schaa0aa13b22011-03-03 19:45:16 +01001554 spin_unlock(&rt2x00dev->irqmask_lock);
Helmut Schaa16222a02011-01-30 13:19:37 +01001555
1556 return IRQ_HANDLED;
Helmut Schaa78e256c2010-07-11 12:26:48 +02001557}
1558
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001559/*
1560 * Device probe functions.
1561 */
1562static int rt2500pci_validate_eeprom(struct rt2x00_dev *rt2x00dev)
1563{
1564 struct eeprom_93cx6 eeprom;
1565 u32 reg;
1566 u16 word;
1567 u8 *mac;
1568
Gabor Juhosc5171232013-04-05 08:27:02 +02001569 rt2x00mmio_register_read(rt2x00dev, CSR21, &reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001570
1571 eeprom.data = rt2x00dev;
1572 eeprom.register_read = rt2500pci_eepromregister_read;
1573 eeprom.register_write = rt2500pci_eepromregister_write;
1574 eeprom.width = rt2x00_get_field32(reg, CSR21_TYPE_93C46) ?
1575 PCI_EEPROM_WIDTH_93C46 : PCI_EEPROM_WIDTH_93C66;
1576 eeprom.reg_data_in = 0;
1577 eeprom.reg_data_out = 0;
1578 eeprom.reg_data_clock = 0;
1579 eeprom.reg_chip_select = 0;
1580
1581 eeprom_93cx6_multiread(&eeprom, EEPROM_BASE, rt2x00dev->eeprom,
1582 EEPROM_SIZE / sizeof(u16));
1583
1584 /*
1585 * Start validation of the data that has been read.
1586 */
1587 mac = rt2x00_eeprom_addr(rt2x00dev, EEPROM_MAC_ADDR_0);
1588 if (!is_valid_ether_addr(mac)) {
Joe Perchesf4f7f4142012-07-12 19:33:08 +00001589 eth_random_addr(mac);
Joe Perchesec9c4982013-04-19 08:33:40 -07001590 rt2x00_eeprom_dbg(rt2x00dev, "MAC: %pM\n", mac);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001591 }
1592
1593 rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &word);
1594 if (word == 0xffff) {
1595 rt2x00_set_field16(&word, EEPROM_ANTENNA_NUM, 2);
Ivo van Doorn362f3b62007-10-13 16:26:18 +02001596 rt2x00_set_field16(&word, EEPROM_ANTENNA_TX_DEFAULT,
1597 ANTENNA_SW_DIVERSITY);
1598 rt2x00_set_field16(&word, EEPROM_ANTENNA_RX_DEFAULT,
1599 ANTENNA_SW_DIVERSITY);
1600 rt2x00_set_field16(&word, EEPROM_ANTENNA_LED_MODE,
1601 LED_MODE_DEFAULT);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001602 rt2x00_set_field16(&word, EEPROM_ANTENNA_DYN_TXAGC, 0);
1603 rt2x00_set_field16(&word, EEPROM_ANTENNA_HARDWARE_RADIO, 0);
1604 rt2x00_set_field16(&word, EEPROM_ANTENNA_RF_TYPE, RF2522);
1605 rt2x00_eeprom_write(rt2x00dev, EEPROM_ANTENNA, word);
Joe Perchesec9c4982013-04-19 08:33:40 -07001606 rt2x00_eeprom_dbg(rt2x00dev, "Antenna: 0x%04x\n", word);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001607 }
1608
1609 rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC, &word);
1610 if (word == 0xffff) {
1611 rt2x00_set_field16(&word, EEPROM_NIC_CARDBUS_ACCEL, 0);
1612 rt2x00_set_field16(&word, EEPROM_NIC_DYN_BBP_TUNE, 0);
1613 rt2x00_set_field16(&word, EEPROM_NIC_CCK_TX_POWER, 0);
1614 rt2x00_eeprom_write(rt2x00dev, EEPROM_NIC, word);
Joe Perchesec9c4982013-04-19 08:33:40 -07001615 rt2x00_eeprom_dbg(rt2x00dev, "NIC: 0x%04x\n", word);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001616 }
1617
1618 rt2x00_eeprom_read(rt2x00dev, EEPROM_CALIBRATE_OFFSET, &word);
1619 if (word == 0xffff) {
1620 rt2x00_set_field16(&word, EEPROM_CALIBRATE_OFFSET_RSSI,
1621 DEFAULT_RSSI_OFFSET);
1622 rt2x00_eeprom_write(rt2x00dev, EEPROM_CALIBRATE_OFFSET, word);
Joe Perchesec9c4982013-04-19 08:33:40 -07001623 rt2x00_eeprom_dbg(rt2x00dev, "Calibrate offset: 0x%04x\n",
1624 word);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001625 }
1626
1627 return 0;
1628}
1629
1630static int rt2500pci_init_eeprom(struct rt2x00_dev *rt2x00dev)
1631{
1632 u32 reg;
1633 u16 value;
1634 u16 eeprom;
1635
1636 /*
1637 * Read EEPROM word for configuration.
1638 */
1639 rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &eeprom);
1640
1641 /*
1642 * Identify RF chipset.
1643 */
1644 value = rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RF_TYPE);
Gabor Juhosc5171232013-04-05 08:27:02 +02001645 rt2x00mmio_register_read(rt2x00dev, CSR0, &reg);
Gertjan van Wingerde49e721e2010-02-13 20:55:49 +01001646 rt2x00_set_chip(rt2x00dev, RT2560, value,
1647 rt2x00_get_field32(reg, CSR0_REVISION));
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001648
Gertjan van Wingerde5122d892009-12-23 00:03:25 +01001649 if (!rt2x00_rf(rt2x00dev, RF2522) &&
1650 !rt2x00_rf(rt2x00dev, RF2523) &&
1651 !rt2x00_rf(rt2x00dev, RF2524) &&
1652 !rt2x00_rf(rt2x00dev, RF2525) &&
1653 !rt2x00_rf(rt2x00dev, RF2525E) &&
1654 !rt2x00_rf(rt2x00dev, RF5222)) {
Joe Perchesec9c4982013-04-19 08:33:40 -07001655 rt2x00_err(rt2x00dev, "Invalid RF chipset detected\n");
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001656 return -ENODEV;
1657 }
1658
1659 /*
1660 * Identify default antenna configuration.
1661 */
Ivo van Doornaddc81bd2007-10-13 16:26:23 +02001662 rt2x00dev->default_ant.tx =
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001663 rt2x00_get_field16(eeprom, EEPROM_ANTENNA_TX_DEFAULT);
Ivo van Doornaddc81bd2007-10-13 16:26:23 +02001664 rt2x00dev->default_ant.rx =
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001665 rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RX_DEFAULT);
1666
1667 /*
1668 * Store led mode, for correct led behaviour.
1669 */
Ivo van Doorn771fd562008-09-08 19:07:15 +02001670#ifdef CONFIG_RT2X00_LIB_LEDS
Ivo van Doorna9450b72008-02-03 15:53:40 +01001671 value = rt2x00_get_field16(eeprom, EEPROM_ANTENNA_LED_MODE);
1672
Ivo van Doorn475433b2008-06-03 20:30:01 +02001673 rt2500pci_init_led(rt2x00dev, &rt2x00dev->led_radio, LED_TYPE_RADIO);
Ivo van Doorn3d3e4512009-01-17 20:44:08 +01001674 if (value == LED_MODE_TXRX_ACTIVITY ||
1675 value == LED_MODE_DEFAULT ||
1676 value == LED_MODE_ASUS)
Ivo van Doorn475433b2008-06-03 20:30:01 +02001677 rt2500pci_init_led(rt2x00dev, &rt2x00dev->led_qual,
1678 LED_TYPE_ACTIVITY);
Ivo van Doorn771fd562008-09-08 19:07:15 +02001679#endif /* CONFIG_RT2X00_LIB_LEDS */
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001680
1681 /*
1682 * Detect if this device has an hardware controlled radio.
1683 */
1684 if (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_HARDWARE_RADIO))
Ivo van Doorn7dab73b2011-04-18 15:27:06 +02001685 __set_bit(CAPABILITY_HW_BUTTON, &rt2x00dev->cap_flags);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001686
1687 /*
1688 * Check if the BBP tuning should be enabled.
1689 */
1690 rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC, &eeprom);
Ivo van Doorn27df2a92010-07-11 12:24:22 +02001691 if (!rt2x00_get_field16(eeprom, EEPROM_NIC_DYN_BBP_TUNE))
Ivo van Doorn7dab73b2011-04-18 15:27:06 +02001692 __set_bit(CAPABILITY_LINK_TUNING, &rt2x00dev->cap_flags);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001693
1694 /*
1695 * Read the RSSI <-> dBm offset information.
1696 */
1697 rt2x00_eeprom_read(rt2x00dev, EEPROM_CALIBRATE_OFFSET, &eeprom);
1698 rt2x00dev->rssi_offset =
1699 rt2x00_get_field16(eeprom, EEPROM_CALIBRATE_OFFSET_RSSI);
1700
1701 return 0;
1702}
1703
1704/*
1705 * RF value list for RF2522
1706 * Supports: 2.4 GHz
1707 */
1708static const struct rf_channel rf_vals_bg_2522[] = {
1709 { 1, 0x00002050, 0x000c1fda, 0x00000101, 0 },
1710 { 2, 0x00002050, 0x000c1fee, 0x00000101, 0 },
1711 { 3, 0x00002050, 0x000c2002, 0x00000101, 0 },
1712 { 4, 0x00002050, 0x000c2016, 0x00000101, 0 },
1713 { 5, 0x00002050, 0x000c202a, 0x00000101, 0 },
1714 { 6, 0x00002050, 0x000c203e, 0x00000101, 0 },
1715 { 7, 0x00002050, 0x000c2052, 0x00000101, 0 },
1716 { 8, 0x00002050, 0x000c2066, 0x00000101, 0 },
1717 { 9, 0x00002050, 0x000c207a, 0x00000101, 0 },
1718 { 10, 0x00002050, 0x000c208e, 0x00000101, 0 },
1719 { 11, 0x00002050, 0x000c20a2, 0x00000101, 0 },
1720 { 12, 0x00002050, 0x000c20b6, 0x00000101, 0 },
1721 { 13, 0x00002050, 0x000c20ca, 0x00000101, 0 },
1722 { 14, 0x00002050, 0x000c20fa, 0x00000101, 0 },
1723};
1724
1725/*
1726 * RF value list for RF2523
1727 * Supports: 2.4 GHz
1728 */
1729static const struct rf_channel rf_vals_bg_2523[] = {
1730 { 1, 0x00022010, 0x00000c9e, 0x000e0111, 0x00000a1b },
1731 { 2, 0x00022010, 0x00000ca2, 0x000e0111, 0x00000a1b },
1732 { 3, 0x00022010, 0x00000ca6, 0x000e0111, 0x00000a1b },
1733 { 4, 0x00022010, 0x00000caa, 0x000e0111, 0x00000a1b },
1734 { 5, 0x00022010, 0x00000cae, 0x000e0111, 0x00000a1b },
1735 { 6, 0x00022010, 0x00000cb2, 0x000e0111, 0x00000a1b },
1736 { 7, 0x00022010, 0x00000cb6, 0x000e0111, 0x00000a1b },
1737 { 8, 0x00022010, 0x00000cba, 0x000e0111, 0x00000a1b },
1738 { 9, 0x00022010, 0x00000cbe, 0x000e0111, 0x00000a1b },
1739 { 10, 0x00022010, 0x00000d02, 0x000e0111, 0x00000a1b },
1740 { 11, 0x00022010, 0x00000d06, 0x000e0111, 0x00000a1b },
1741 { 12, 0x00022010, 0x00000d0a, 0x000e0111, 0x00000a1b },
1742 { 13, 0x00022010, 0x00000d0e, 0x000e0111, 0x00000a1b },
1743 { 14, 0x00022010, 0x00000d1a, 0x000e0111, 0x00000a03 },
1744};
1745
1746/*
1747 * RF value list for RF2524
1748 * Supports: 2.4 GHz
1749 */
1750static const struct rf_channel rf_vals_bg_2524[] = {
1751 { 1, 0x00032020, 0x00000c9e, 0x00000101, 0x00000a1b },
1752 { 2, 0x00032020, 0x00000ca2, 0x00000101, 0x00000a1b },
1753 { 3, 0x00032020, 0x00000ca6, 0x00000101, 0x00000a1b },
1754 { 4, 0x00032020, 0x00000caa, 0x00000101, 0x00000a1b },
1755 { 5, 0x00032020, 0x00000cae, 0x00000101, 0x00000a1b },
1756 { 6, 0x00032020, 0x00000cb2, 0x00000101, 0x00000a1b },
1757 { 7, 0x00032020, 0x00000cb6, 0x00000101, 0x00000a1b },
1758 { 8, 0x00032020, 0x00000cba, 0x00000101, 0x00000a1b },
1759 { 9, 0x00032020, 0x00000cbe, 0x00000101, 0x00000a1b },
1760 { 10, 0x00032020, 0x00000d02, 0x00000101, 0x00000a1b },
1761 { 11, 0x00032020, 0x00000d06, 0x00000101, 0x00000a1b },
1762 { 12, 0x00032020, 0x00000d0a, 0x00000101, 0x00000a1b },
1763 { 13, 0x00032020, 0x00000d0e, 0x00000101, 0x00000a1b },
1764 { 14, 0x00032020, 0x00000d1a, 0x00000101, 0x00000a03 },
1765};
1766
1767/*
1768 * RF value list for RF2525
1769 * Supports: 2.4 GHz
1770 */
1771static const struct rf_channel rf_vals_bg_2525[] = {
1772 { 1, 0x00022020, 0x00080c9e, 0x00060111, 0x00000a1b },
1773 { 2, 0x00022020, 0x00080ca2, 0x00060111, 0x00000a1b },
1774 { 3, 0x00022020, 0x00080ca6, 0x00060111, 0x00000a1b },
1775 { 4, 0x00022020, 0x00080caa, 0x00060111, 0x00000a1b },
1776 { 5, 0x00022020, 0x00080cae, 0x00060111, 0x00000a1b },
1777 { 6, 0x00022020, 0x00080cb2, 0x00060111, 0x00000a1b },
1778 { 7, 0x00022020, 0x00080cb6, 0x00060111, 0x00000a1b },
1779 { 8, 0x00022020, 0x00080cba, 0x00060111, 0x00000a1b },
1780 { 9, 0x00022020, 0x00080cbe, 0x00060111, 0x00000a1b },
1781 { 10, 0x00022020, 0x00080d02, 0x00060111, 0x00000a1b },
1782 { 11, 0x00022020, 0x00080d06, 0x00060111, 0x00000a1b },
1783 { 12, 0x00022020, 0x00080d0a, 0x00060111, 0x00000a1b },
1784 { 13, 0x00022020, 0x00080d0e, 0x00060111, 0x00000a1b },
1785 { 14, 0x00022020, 0x00080d1a, 0x00060111, 0x00000a03 },
1786};
1787
1788/*
1789 * RF value list for RF2525e
1790 * Supports: 2.4 GHz
1791 */
1792static const struct rf_channel rf_vals_bg_2525e[] = {
1793 { 1, 0x00022020, 0x00081136, 0x00060111, 0x00000a0b },
1794 { 2, 0x00022020, 0x0008113a, 0x00060111, 0x00000a0b },
1795 { 3, 0x00022020, 0x0008113e, 0x00060111, 0x00000a0b },
1796 { 4, 0x00022020, 0x00081182, 0x00060111, 0x00000a0b },
1797 { 5, 0x00022020, 0x00081186, 0x00060111, 0x00000a0b },
1798 { 6, 0x00022020, 0x0008118a, 0x00060111, 0x00000a0b },
1799 { 7, 0x00022020, 0x0008118e, 0x00060111, 0x00000a0b },
1800 { 8, 0x00022020, 0x00081192, 0x00060111, 0x00000a0b },
1801 { 9, 0x00022020, 0x00081196, 0x00060111, 0x00000a0b },
1802 { 10, 0x00022020, 0x0008119a, 0x00060111, 0x00000a0b },
1803 { 11, 0x00022020, 0x0008119e, 0x00060111, 0x00000a0b },
1804 { 12, 0x00022020, 0x000811a2, 0x00060111, 0x00000a0b },
1805 { 13, 0x00022020, 0x000811a6, 0x00060111, 0x00000a0b },
1806 { 14, 0x00022020, 0x000811ae, 0x00060111, 0x00000a1b },
1807};
1808
1809/*
1810 * RF value list for RF5222
1811 * Supports: 2.4 GHz & 5.2 GHz
1812 */
1813static const struct rf_channel rf_vals_5222[] = {
1814 { 1, 0x00022020, 0x00001136, 0x00000101, 0x00000a0b },
1815 { 2, 0x00022020, 0x0000113a, 0x00000101, 0x00000a0b },
1816 { 3, 0x00022020, 0x0000113e, 0x00000101, 0x00000a0b },
1817 { 4, 0x00022020, 0x00001182, 0x00000101, 0x00000a0b },
1818 { 5, 0x00022020, 0x00001186, 0x00000101, 0x00000a0b },
1819 { 6, 0x00022020, 0x0000118a, 0x00000101, 0x00000a0b },
1820 { 7, 0x00022020, 0x0000118e, 0x00000101, 0x00000a0b },
1821 { 8, 0x00022020, 0x00001192, 0x00000101, 0x00000a0b },
1822 { 9, 0x00022020, 0x00001196, 0x00000101, 0x00000a0b },
1823 { 10, 0x00022020, 0x0000119a, 0x00000101, 0x00000a0b },
1824 { 11, 0x00022020, 0x0000119e, 0x00000101, 0x00000a0b },
1825 { 12, 0x00022020, 0x000011a2, 0x00000101, 0x00000a0b },
1826 { 13, 0x00022020, 0x000011a6, 0x00000101, 0x00000a0b },
1827 { 14, 0x00022020, 0x000011ae, 0x00000101, 0x00000a1b },
1828
1829 /* 802.11 UNI / HyperLan 2 */
1830 { 36, 0x00022010, 0x00018896, 0x00000101, 0x00000a1f },
1831 { 40, 0x00022010, 0x0001889a, 0x00000101, 0x00000a1f },
1832 { 44, 0x00022010, 0x0001889e, 0x00000101, 0x00000a1f },
1833 { 48, 0x00022010, 0x000188a2, 0x00000101, 0x00000a1f },
1834 { 52, 0x00022010, 0x000188a6, 0x00000101, 0x00000a1f },
1835 { 66, 0x00022010, 0x000188aa, 0x00000101, 0x00000a1f },
1836 { 60, 0x00022010, 0x000188ae, 0x00000101, 0x00000a1f },
1837 { 64, 0x00022010, 0x000188b2, 0x00000101, 0x00000a1f },
1838
1839 /* 802.11 HyperLan 2 */
1840 { 100, 0x00022010, 0x00008802, 0x00000101, 0x00000a0f },
1841 { 104, 0x00022010, 0x00008806, 0x00000101, 0x00000a0f },
1842 { 108, 0x00022010, 0x0000880a, 0x00000101, 0x00000a0f },
1843 { 112, 0x00022010, 0x0000880e, 0x00000101, 0x00000a0f },
1844 { 116, 0x00022010, 0x00008812, 0x00000101, 0x00000a0f },
1845 { 120, 0x00022010, 0x00008816, 0x00000101, 0x00000a0f },
1846 { 124, 0x00022010, 0x0000881a, 0x00000101, 0x00000a0f },
1847 { 128, 0x00022010, 0x0000881e, 0x00000101, 0x00000a0f },
1848 { 132, 0x00022010, 0x00008822, 0x00000101, 0x00000a0f },
1849 { 136, 0x00022010, 0x00008826, 0x00000101, 0x00000a0f },
1850
1851 /* 802.11 UNII */
1852 { 140, 0x00022010, 0x0000882a, 0x00000101, 0x00000a0f },
1853 { 149, 0x00022020, 0x000090a6, 0x00000101, 0x00000a07 },
1854 { 153, 0x00022020, 0x000090ae, 0x00000101, 0x00000a07 },
1855 { 157, 0x00022020, 0x000090b6, 0x00000101, 0x00000a07 },
1856 { 161, 0x00022020, 0x000090be, 0x00000101, 0x00000a07 },
1857};
1858
Ivo van Doorn8c5e7a52008-08-04 16:38:47 +02001859static int rt2500pci_probe_hw_mode(struct rt2x00_dev *rt2x00dev)
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001860{
1861 struct hw_mode_spec *spec = &rt2x00dev->spec;
Ivo van Doorn8c5e7a52008-08-04 16:38:47 +02001862 struct channel_info *info;
1863 char *tx_power;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001864 unsigned int i;
1865
1866 /*
1867 * Initialize all hw fields.
1868 */
Bruno Randolf566bfe52008-05-08 19:15:40 +02001869 rt2x00dev->hw->flags = IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING |
Johannes Berg4be8c382009-01-07 18:28:20 +01001870 IEEE80211_HW_SIGNAL_DBM |
1871 IEEE80211_HW_SUPPORTS_PS |
1872 IEEE80211_HW_PS_NULLFUNC_STACK;
Bruno Randolf566bfe52008-05-08 19:15:40 +02001873
Gertjan van Wingerde14a3bf82008-06-16 19:55:43 +02001874 SET_IEEE80211_DEV(rt2x00dev->hw, rt2x00dev->dev);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001875 SET_IEEE80211_PERM_ADDR(rt2x00dev->hw,
1876 rt2x00_eeprom_addr(rt2x00dev,
1877 EEPROM_MAC_ADDR_0));
1878
1879 /*
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001880 * Initialize hw_mode information.
1881 */
Ivo van Doorn31562e82008-02-17 17:35:05 +01001882 spec->supported_bands = SUPPORT_BAND_2GHZ;
1883 spec->supported_rates = SUPPORT_RATE_CCK | SUPPORT_RATE_OFDM;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001884
Gertjan van Wingerde5122d892009-12-23 00:03:25 +01001885 if (rt2x00_rf(rt2x00dev, RF2522)) {
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001886 spec->num_channels = ARRAY_SIZE(rf_vals_bg_2522);
1887 spec->channels = rf_vals_bg_2522;
Gertjan van Wingerde5122d892009-12-23 00:03:25 +01001888 } else if (rt2x00_rf(rt2x00dev, RF2523)) {
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001889 spec->num_channels = ARRAY_SIZE(rf_vals_bg_2523);
1890 spec->channels = rf_vals_bg_2523;
Gertjan van Wingerde5122d892009-12-23 00:03:25 +01001891 } else if (rt2x00_rf(rt2x00dev, RF2524)) {
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001892 spec->num_channels = ARRAY_SIZE(rf_vals_bg_2524);
1893 spec->channels = rf_vals_bg_2524;
Gertjan van Wingerde5122d892009-12-23 00:03:25 +01001894 } else if (rt2x00_rf(rt2x00dev, RF2525)) {
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001895 spec->num_channels = ARRAY_SIZE(rf_vals_bg_2525);
1896 spec->channels = rf_vals_bg_2525;
Gertjan van Wingerde5122d892009-12-23 00:03:25 +01001897 } else if (rt2x00_rf(rt2x00dev, RF2525E)) {
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001898 spec->num_channels = ARRAY_SIZE(rf_vals_bg_2525e);
1899 spec->channels = rf_vals_bg_2525e;
Gertjan van Wingerde5122d892009-12-23 00:03:25 +01001900 } else if (rt2x00_rf(rt2x00dev, RF5222)) {
Ivo van Doorn31562e82008-02-17 17:35:05 +01001901 spec->supported_bands |= SUPPORT_BAND_5GHZ;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001902 spec->num_channels = ARRAY_SIZE(rf_vals_5222);
1903 spec->channels = rf_vals_5222;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001904 }
Ivo van Doorn8c5e7a52008-08-04 16:38:47 +02001905
1906 /*
1907 * Create channel information array
1908 */
Joe Perchesbaeb2ff2010-08-11 07:02:48 +00001909 info = kcalloc(spec->num_channels, sizeof(*info), GFP_KERNEL);
Ivo van Doorn8c5e7a52008-08-04 16:38:47 +02001910 if (!info)
1911 return -ENOMEM;
1912
1913 spec->channels_info = info;
1914
1915 tx_power = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_START);
Ivo van Doorn8d1331b2010-08-23 19:56:07 +02001916 for (i = 0; i < 14; i++) {
1917 info[i].max_power = MAX_TXPOWER;
1918 info[i].default_power1 = TXPOWER_FROM_DEV(tx_power[i]);
1919 }
Ivo van Doorn8c5e7a52008-08-04 16:38:47 +02001920
1921 if (spec->num_channels > 14) {
Ivo van Doorn8d1331b2010-08-23 19:56:07 +02001922 for (i = 14; i < spec->num_channels; i++) {
1923 info[i].max_power = MAX_TXPOWER;
1924 info[i].default_power1 = DEFAULT_TXPOWER;
1925 }
Ivo van Doorn8c5e7a52008-08-04 16:38:47 +02001926 }
1927
1928 return 0;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001929}
1930
1931static int rt2500pci_probe_hw(struct rt2x00_dev *rt2x00dev)
1932{
1933 int retval;
Gertjan van Wingerdea396e102012-08-31 19:22:11 +02001934 u32 reg;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001935
1936 /*
1937 * Allocate eeprom data.
1938 */
1939 retval = rt2500pci_validate_eeprom(rt2x00dev);
1940 if (retval)
1941 return retval;
1942
1943 retval = rt2500pci_init_eeprom(rt2x00dev);
1944 if (retval)
1945 return retval;
1946
1947 /*
Gertjan van Wingerdea396e102012-08-31 19:22:11 +02001948 * Enable rfkill polling by setting GPIO direction of the
1949 * rfkill switch GPIO pin correctly.
1950 */
Gabor Juhosc5171232013-04-05 08:27:02 +02001951 rt2x00mmio_register_read(rt2x00dev, GPIOCSR, &reg);
Gertjan van Wingerdea396e102012-08-31 19:22:11 +02001952 rt2x00_set_field32(&reg, GPIOCSR_DIR0, 1);
Gabor Juhosc5171232013-04-05 08:27:02 +02001953 rt2x00mmio_register_write(rt2x00dev, GPIOCSR, reg);
Gertjan van Wingerdea396e102012-08-31 19:22:11 +02001954
1955 /*
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001956 * Initialize hw specifications.
1957 */
Ivo van Doorn8c5e7a52008-08-04 16:38:47 +02001958 retval = rt2500pci_probe_hw_mode(rt2x00dev);
1959 if (retval)
1960 return retval;
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001961
1962 /*
Gertjan van Wingerdec4da0042008-06-16 19:56:31 +02001963 * This device requires the atim queue and DMA-mapped skbs.
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001964 */
Ivo van Doorn7dab73b2011-04-18 15:27:06 +02001965 __set_bit(REQUIRE_ATIM_QUEUE, &rt2x00dev->cap_flags);
1966 __set_bit(REQUIRE_DMA, &rt2x00dev->cap_flags);
1967 __set_bit(REQUIRE_SW_SEQNO, &rt2x00dev->cap_flags);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001968
1969 /*
1970 * Set the rssi offset.
1971 */
1972 rt2x00dev->rssi_offset = DEFAULT_RSSI_OFFSET;
1973
1974 return 0;
1975}
1976
1977/*
1978 * IEEE80211 stack callback functions.
1979 */
Eliad Peller37a41b42011-09-21 14:06:11 +03001980static u64 rt2500pci_get_tsf(struct ieee80211_hw *hw,
1981 struct ieee80211_vif *vif)
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001982{
1983 struct rt2x00_dev *rt2x00dev = hw->priv;
1984 u64 tsf;
1985 u32 reg;
1986
Gabor Juhosc5171232013-04-05 08:27:02 +02001987 rt2x00mmio_register_read(rt2x00dev, CSR17, &reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001988 tsf = (u64) rt2x00_get_field32(reg, CSR17_HIGH_TSFTIMER) << 32;
Gabor Juhosc5171232013-04-05 08:27:02 +02001989 rt2x00mmio_register_read(rt2x00dev, CSR16, &reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001990 tsf |= rt2x00_get_field32(reg, CSR16_LOW_TSFTIMER);
1991
1992 return tsf;
1993}
1994
Ivo van Doorn95ea3622007-09-25 17:57:13 -07001995static int rt2500pci_tx_last_beacon(struct ieee80211_hw *hw)
1996{
1997 struct rt2x00_dev *rt2x00dev = hw->priv;
1998 u32 reg;
1999
Gabor Juhosc5171232013-04-05 08:27:02 +02002000 rt2x00mmio_register_read(rt2x00dev, CSR15, &reg);
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002001 return rt2x00_get_field32(reg, CSR15_BEACON_SENT);
2002}
2003
2004static const struct ieee80211_ops rt2500pci_mac80211_ops = {
2005 .tx = rt2x00mac_tx,
Johannes Berg4150c572007-09-17 01:29:23 -04002006 .start = rt2x00mac_start,
2007 .stop = rt2x00mac_stop,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002008 .add_interface = rt2x00mac_add_interface,
2009 .remove_interface = rt2x00mac_remove_interface,
2010 .config = rt2x00mac_config,
Ivo van Doorn3a643d22008-03-25 14:13:18 +01002011 .configure_filter = rt2x00mac_configure_filter,
Ivo van Doornd8147f92010-07-11 12:24:47 +02002012 .sw_scan_start = rt2x00mac_sw_scan_start,
2013 .sw_scan_complete = rt2x00mac_sw_scan_complete,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002014 .get_stats = rt2x00mac_get_stats,
Johannes Berg471b3ef2007-12-28 14:32:58 +01002015 .bss_info_changed = rt2x00mac_bss_info_changed,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002016 .conf_tx = rt2x00mac_conf_tx,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002017 .get_tsf = rt2500pci_get_tsf,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002018 .tx_last_beacon = rt2500pci_tx_last_beacon,
Ivo van Doorne47a5cd2009-07-01 15:17:35 +02002019 .rfkill_poll = rt2x00mac_rfkill_poll,
Ivo van Doornf44df182010-11-04 20:40:11 +01002020 .flush = rt2x00mac_flush,
Ivo van Doorn0ed7b3c2011-04-18 15:35:12 +02002021 .set_antenna = rt2x00mac_set_antenna,
2022 .get_antenna = rt2x00mac_get_antenna,
Ivo van Doorne7dee442011-04-18 15:34:41 +02002023 .get_ringparam = rt2x00mac_get_ringparam,
Gertjan van Wingerde5f0dd292011-07-06 23:00:21 +02002024 .tx_frames_pending = rt2x00mac_tx_frames_pending,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002025};
2026
2027static const struct rt2x00lib_ops rt2500pci_rt2x00_ops = {
2028 .irq_handler = rt2500pci_interrupt,
Helmut Schaa16222a02011-01-30 13:19:37 +01002029 .txstatus_tasklet = rt2500pci_txstatus_tasklet,
2030 .tbtt_tasklet = rt2500pci_tbtt_tasklet,
2031 .rxdone_tasklet = rt2500pci_rxdone_tasklet,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002032 .probe_hw = rt2500pci_probe_hw,
Gabor Juhosc5171232013-04-05 08:27:02 +02002033 .initialize = rt2x00mmio_initialize,
2034 .uninitialize = rt2x00mmio_uninitialize,
Ivo van Doorn798b7ad2008-11-08 15:25:33 +01002035 .get_entry_state = rt2500pci_get_entry_state,
2036 .clear_entry = rt2500pci_clear_entry,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002037 .set_device_state = rt2500pci_set_device_state,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002038 .rfkill_poll = rt2500pci_rfkill_poll,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002039 .link_stats = rt2500pci_link_stats,
2040 .reset_tuner = rt2500pci_reset_tuner,
2041 .link_tuner = rt2500pci_link_tuner,
Ivo van Doorndbba3062010-12-13 12:34:54 +01002042 .start_queue = rt2500pci_start_queue,
2043 .kick_queue = rt2500pci_kick_queue,
2044 .stop_queue = rt2500pci_stop_queue,
Gabor Juhosc5171232013-04-05 08:27:02 +02002045 .flush_queue = rt2x00mmio_flush_queue,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002046 .write_tx_desc = rt2500pci_write_tx_desc,
Ivo van Doornbd88a782008-07-09 15:12:44 +02002047 .write_beacon = rt2500pci_write_beacon,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002048 .fill_rxdone = rt2500pci_fill_rxdone,
Ivo van Doorn3a643d22008-03-25 14:13:18 +01002049 .config_filter = rt2500pci_config_filter,
Ivo van Doorn6bb40dd2008-02-03 15:49:59 +01002050 .config_intf = rt2500pci_config_intf,
Ivo van Doorn72810372008-03-09 22:46:18 +01002051 .config_erp = rt2500pci_config_erp,
Ivo van Doorne4ea1c42008-10-29 17:17:57 +01002052 .config_ant = rt2500pci_config_ant,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002053 .config = rt2500pci_config,
2054};
2055
Gabor Juhos7c030822013-06-04 13:40:47 +02002056static void rt2500pci_queue_init(struct data_queue *queue)
2057{
2058 switch (queue->qid) {
2059 case QID_RX:
2060 queue->limit = 32;
2061 queue->data_size = DATA_FRAME_SIZE;
2062 queue->desc_size = RXD_DESC_SIZE;
2063 queue->priv_size = sizeof(struct queue_entry_priv_mmio);
2064 break;
Ivo van Doorn181d6902008-02-05 16:42:23 -05002065
Gabor Juhos7c030822013-06-04 13:40:47 +02002066 case QID_AC_VO:
2067 case QID_AC_VI:
2068 case QID_AC_BE:
2069 case QID_AC_BK:
2070 queue->limit = 32;
2071 queue->data_size = DATA_FRAME_SIZE;
2072 queue->desc_size = TXD_DESC_SIZE;
2073 queue->priv_size = sizeof(struct queue_entry_priv_mmio);
2074 break;
Ivo van Doorn181d6902008-02-05 16:42:23 -05002075
Gabor Juhos7c030822013-06-04 13:40:47 +02002076 case QID_BEACON:
2077 queue->limit = 1;
2078 queue->data_size = MGMT_FRAME_SIZE;
2079 queue->desc_size = TXD_DESC_SIZE;
2080 queue->priv_size = sizeof(struct queue_entry_priv_mmio);
2081 break;
Ivo van Doorn181d6902008-02-05 16:42:23 -05002082
Gabor Juhos7c030822013-06-04 13:40:47 +02002083 case QID_ATIM:
2084 queue->limit = 8;
2085 queue->data_size = DATA_FRAME_SIZE;
2086 queue->desc_size = TXD_DESC_SIZE;
2087 queue->priv_size = sizeof(struct queue_entry_priv_mmio);
2088 break;
2089
2090 default:
2091 BUG();
2092 break;
2093 }
2094}
Ivo van Doorn181d6902008-02-05 16:42:23 -05002095
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002096static const struct rt2x00_ops rt2500pci_ops = {
Gertjan van Wingerde04d03622009-11-23 22:44:51 +01002097 .name = KBUILD_MODNAME,
Gertjan van Wingerde04d03622009-11-23 22:44:51 +01002098 .max_ap_intf = 1,
2099 .eeprom_size = EEPROM_SIZE,
2100 .rf_size = RF_SIZE,
2101 .tx_queues = NUM_TX_QUEUES,
Gabor Juhos7c030822013-06-04 13:40:47 +02002102 .queue_init = rt2500pci_queue_init,
Gertjan van Wingerde04d03622009-11-23 22:44:51 +01002103 .lib = &rt2500pci_rt2x00_ops,
2104 .hw = &rt2500pci_mac80211_ops,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002105#ifdef CONFIG_RT2X00_LIB_DEBUGFS
Gertjan van Wingerde04d03622009-11-23 22:44:51 +01002106 .debugfs = &rt2500pci_rt2x00debug,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002107#endif /* CONFIG_RT2X00_LIB_DEBUGFS */
2108};
2109
2110/*
2111 * RT2500pci module information.
2112 */
Alexey Dobriyana3aa1882010-01-07 11:58:11 +00002113static DEFINE_PCI_DEVICE_TABLE(rt2500pci_device_table) = {
Gertjan van Wingerdee01ae272011-04-18 15:32:13 +02002114 { PCI_DEVICE(0x1814, 0x0201) },
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002115 { 0, }
2116};
2117
2118MODULE_AUTHOR(DRV_PROJECT);
2119MODULE_VERSION(DRV_VERSION);
2120MODULE_DESCRIPTION("Ralink RT2500 PCI & PCMCIA Wireless LAN driver.");
2121MODULE_SUPPORTED_DEVICE("Ralink RT2560 PCI & PCMCIA chipset based cards");
2122MODULE_DEVICE_TABLE(pci, rt2500pci_device_table);
2123MODULE_LICENSE("GPL");
2124
Gertjan van Wingerdee01ae272011-04-18 15:32:13 +02002125static int rt2500pci_probe(struct pci_dev *pci_dev,
2126 const struct pci_device_id *id)
2127{
2128 return rt2x00pci_probe(pci_dev, &rt2500pci_ops);
2129}
2130
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002131static struct pci_driver rt2500pci_driver = {
Ivo van Doorn23601572007-11-27 21:47:34 +01002132 .name = KBUILD_MODNAME,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002133 .id_table = rt2500pci_device_table,
Gertjan van Wingerdee01ae272011-04-18 15:32:13 +02002134 .probe = rt2500pci_probe,
Bill Pemberton69202352012-12-03 09:56:39 -05002135 .remove = rt2x00pci_remove,
Ivo van Doorn95ea3622007-09-25 17:57:13 -07002136 .suspend = rt2x00pci_suspend,
2137 .resume = rt2x00pci_resume,
2138};
2139
Axel Lin5b0a3b72012-04-14 10:38:36 +08002140module_pci_driver(rt2500pci_driver);