blob: 4c8407df175bea5378683f71c900beb6cc3e9c57 [file] [log] [blame]
Alex Deucher8cc1a532013-04-09 12:41:24 -04001/*
2 * Copyright 2012 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 * Authors: Alex Deucher
23 */
24#include <linux/firmware.h>
25#include <linux/platform_device.h>
26#include <linux/slab.h>
27#include <linux/module.h>
28#include "drmP.h"
29#include "radeon.h"
Alex Deucher6f2043c2013-04-09 12:43:41 -040030#include "radeon_asic.h"
Alex Deucher8cc1a532013-04-09 12:41:24 -040031#include "cikd.h"
32#include "atom.h"
Alex Deucher841cf442012-12-18 21:47:44 -050033#include "cik_blit_shaders.h"
Alex Deucher8cc1a532013-04-09 12:41:24 -040034
Alex Deucher02c81322012-12-18 21:43:07 -050035/* GFX */
36#define CIK_PFP_UCODE_SIZE 2144
37#define CIK_ME_UCODE_SIZE 2144
38#define CIK_CE_UCODE_SIZE 2144
39/* compute */
40#define CIK_MEC_UCODE_SIZE 4192
41/* interrupts */
42#define BONAIRE_RLC_UCODE_SIZE 2048
43#define KB_RLC_UCODE_SIZE 2560
44#define KV_RLC_UCODE_SIZE 2560
45/* gddr controller */
46#define CIK_MC_UCODE_SIZE 7866
Alex Deucher21a93e12013-04-09 12:47:11 -040047/* sdma */
48#define CIK_SDMA_UCODE_SIZE 1050
49#define CIK_SDMA_UCODE_VERSION 64
Alex Deucher02c81322012-12-18 21:43:07 -050050
51MODULE_FIRMWARE("radeon/BONAIRE_pfp.bin");
52MODULE_FIRMWARE("radeon/BONAIRE_me.bin");
53MODULE_FIRMWARE("radeon/BONAIRE_ce.bin");
54MODULE_FIRMWARE("radeon/BONAIRE_mec.bin");
55MODULE_FIRMWARE("radeon/BONAIRE_mc.bin");
56MODULE_FIRMWARE("radeon/BONAIRE_rlc.bin");
Alex Deucher21a93e12013-04-09 12:47:11 -040057MODULE_FIRMWARE("radeon/BONAIRE_sdma.bin");
Alex Deucher02c81322012-12-18 21:43:07 -050058MODULE_FIRMWARE("radeon/KAVERI_pfp.bin");
59MODULE_FIRMWARE("radeon/KAVERI_me.bin");
60MODULE_FIRMWARE("radeon/KAVERI_ce.bin");
61MODULE_FIRMWARE("radeon/KAVERI_mec.bin");
62MODULE_FIRMWARE("radeon/KAVERI_rlc.bin");
Alex Deucher21a93e12013-04-09 12:47:11 -040063MODULE_FIRMWARE("radeon/KAVERI_sdma.bin");
Alex Deucher02c81322012-12-18 21:43:07 -050064MODULE_FIRMWARE("radeon/KABINI_pfp.bin");
65MODULE_FIRMWARE("radeon/KABINI_me.bin");
66MODULE_FIRMWARE("radeon/KABINI_ce.bin");
67MODULE_FIRMWARE("radeon/KABINI_mec.bin");
68MODULE_FIRMWARE("radeon/KABINI_rlc.bin");
Alex Deucher21a93e12013-04-09 12:47:11 -040069MODULE_FIRMWARE("radeon/KABINI_sdma.bin");
Alex Deucher02c81322012-12-18 21:43:07 -050070
Alex Deuchera59781b2012-11-09 10:45:57 -050071extern int r600_ih_ring_alloc(struct radeon_device *rdev);
72extern void r600_ih_ring_fini(struct radeon_device *rdev);
Alex Deucher6f2043c2013-04-09 12:43:41 -040073extern void evergreen_mc_stop(struct radeon_device *rdev, struct evergreen_mc_save *save);
74extern void evergreen_mc_resume(struct radeon_device *rdev, struct evergreen_mc_save *save);
Alex Deuchercc066712013-04-09 12:59:51 -040075extern bool evergreen_is_display_hung(struct radeon_device *rdev);
Alex Deucher1c491652013-04-09 12:45:26 -040076extern void si_vram_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
Alex Deucher7bf94a22012-08-17 11:48:29 -040077extern void si_rlc_fini(struct radeon_device *rdev);
78extern int si_rlc_init(struct radeon_device *rdev);
Alex Deuchercc066712013-04-09 12:59:51 -040079static void cik_rlc_stop(struct radeon_device *rdev);
Alex Deucher6f2043c2013-04-09 12:43:41 -040080
Alex Deucher6e2c3c02013-04-03 19:28:32 -040081/*
82 * Indirect registers accessor
83 */
84u32 cik_pciep_rreg(struct radeon_device *rdev, u32 reg)
85{
86 u32 r;
87
88 WREG32(PCIE_INDEX, reg);
89 (void)RREG32(PCIE_INDEX);
90 r = RREG32(PCIE_DATA);
91 return r;
92}
93
94void cik_pciep_wreg(struct radeon_device *rdev, u32 reg, u32 v)
95{
96 WREG32(PCIE_INDEX, reg);
97 (void)RREG32(PCIE_INDEX);
98 WREG32(PCIE_DATA, v);
99 (void)RREG32(PCIE_DATA);
100}
101
Alex Deucher2c679122013-04-09 13:32:18 -0400102/**
103 * cik_get_xclk - get the xclk
104 *
105 * @rdev: radeon_device pointer
106 *
107 * Returns the reference clock used by the gfx engine
108 * (CIK).
109 */
110u32 cik_get_xclk(struct radeon_device *rdev)
111{
112 u32 reference_clock = rdev->clock.spll.reference_freq;
113
114 if (rdev->flags & RADEON_IS_IGP) {
115 if (RREG32_SMC(GENERAL_PWRMGT) & GPU_COUNTER_CLK)
116 return reference_clock / 2;
117 } else {
118 if (RREG32_SMC(CG_CLKPIN_CNTL) & XTALIN_DIVIDE)
119 return reference_clock / 4;
120 }
121 return reference_clock;
122}
123
Alex Deucherbc8273f2012-06-29 19:44:04 -0400124#define BONAIRE_IO_MC_REGS_SIZE 36
125
126static const u32 bonaire_io_mc_regs[BONAIRE_IO_MC_REGS_SIZE][2] =
127{
128 {0x00000070, 0x04400000},
129 {0x00000071, 0x80c01803},
130 {0x00000072, 0x00004004},
131 {0x00000073, 0x00000100},
132 {0x00000074, 0x00ff0000},
133 {0x00000075, 0x34000000},
134 {0x00000076, 0x08000014},
135 {0x00000077, 0x00cc08ec},
136 {0x00000078, 0x00000400},
137 {0x00000079, 0x00000000},
138 {0x0000007a, 0x04090000},
139 {0x0000007c, 0x00000000},
140 {0x0000007e, 0x4408a8e8},
141 {0x0000007f, 0x00000304},
142 {0x00000080, 0x00000000},
143 {0x00000082, 0x00000001},
144 {0x00000083, 0x00000002},
145 {0x00000084, 0xf3e4f400},
146 {0x00000085, 0x052024e3},
147 {0x00000087, 0x00000000},
148 {0x00000088, 0x01000000},
149 {0x0000008a, 0x1c0a0000},
150 {0x0000008b, 0xff010000},
151 {0x0000008d, 0xffffefff},
152 {0x0000008e, 0xfff3efff},
153 {0x0000008f, 0xfff3efbf},
154 {0x00000092, 0xf7ffffff},
155 {0x00000093, 0xffffff7f},
156 {0x00000095, 0x00101101},
157 {0x00000096, 0x00000fff},
158 {0x00000097, 0x00116fff},
159 {0x00000098, 0x60010000},
160 {0x00000099, 0x10010000},
161 {0x0000009a, 0x00006000},
162 {0x0000009b, 0x00001000},
163 {0x0000009f, 0x00b48000}
164};
165
166/* ucode loading */
167/**
168 * ci_mc_load_microcode - load MC ucode into the hw
169 *
170 * @rdev: radeon_device pointer
171 *
172 * Load the GDDR MC ucode into the hw (CIK).
173 * Returns 0 on success, error on failure.
174 */
175static int ci_mc_load_microcode(struct radeon_device *rdev)
176{
177 const __be32 *fw_data;
178 u32 running, blackout = 0;
179 u32 *io_mc_regs;
180 int i, ucode_size, regs_size;
181
182 if (!rdev->mc_fw)
183 return -EINVAL;
184
185 switch (rdev->family) {
186 case CHIP_BONAIRE:
187 default:
188 io_mc_regs = (u32 *)&bonaire_io_mc_regs;
189 ucode_size = CIK_MC_UCODE_SIZE;
190 regs_size = BONAIRE_IO_MC_REGS_SIZE;
191 break;
192 }
193
194 running = RREG32(MC_SEQ_SUP_CNTL) & RUN_MASK;
195
196 if (running == 0) {
197 if (running) {
198 blackout = RREG32(MC_SHARED_BLACKOUT_CNTL);
199 WREG32(MC_SHARED_BLACKOUT_CNTL, blackout | 1);
200 }
201
202 /* reset the engine and set to writable */
203 WREG32(MC_SEQ_SUP_CNTL, 0x00000008);
204 WREG32(MC_SEQ_SUP_CNTL, 0x00000010);
205
206 /* load mc io regs */
207 for (i = 0; i < regs_size; i++) {
208 WREG32(MC_SEQ_IO_DEBUG_INDEX, io_mc_regs[(i << 1)]);
209 WREG32(MC_SEQ_IO_DEBUG_DATA, io_mc_regs[(i << 1) + 1]);
210 }
211 /* load the MC ucode */
212 fw_data = (const __be32 *)rdev->mc_fw->data;
213 for (i = 0; i < ucode_size; i++)
214 WREG32(MC_SEQ_SUP_PGM, be32_to_cpup(fw_data++));
215
216 /* put the engine back into the active state */
217 WREG32(MC_SEQ_SUP_CNTL, 0x00000008);
218 WREG32(MC_SEQ_SUP_CNTL, 0x00000004);
219 WREG32(MC_SEQ_SUP_CNTL, 0x00000001);
220
221 /* wait for training to complete */
222 for (i = 0; i < rdev->usec_timeout; i++) {
223 if (RREG32(MC_SEQ_TRAIN_WAKEUP_CNTL) & TRAIN_DONE_D0)
224 break;
225 udelay(1);
226 }
227 for (i = 0; i < rdev->usec_timeout; i++) {
228 if (RREG32(MC_SEQ_TRAIN_WAKEUP_CNTL) & TRAIN_DONE_D1)
229 break;
230 udelay(1);
231 }
232
233 if (running)
234 WREG32(MC_SHARED_BLACKOUT_CNTL, blackout);
235 }
236
237 return 0;
238}
239
Alex Deucher02c81322012-12-18 21:43:07 -0500240/**
241 * cik_init_microcode - load ucode images from disk
242 *
243 * @rdev: radeon_device pointer
244 *
245 * Use the firmware interface to load the ucode images into
246 * the driver (not loaded into hw).
247 * Returns 0 on success, error on failure.
248 */
249static int cik_init_microcode(struct radeon_device *rdev)
250{
251 struct platform_device *pdev;
252 const char *chip_name;
253 size_t pfp_req_size, me_req_size, ce_req_size,
Alex Deucher21a93e12013-04-09 12:47:11 -0400254 mec_req_size, rlc_req_size, mc_req_size,
255 sdma_req_size;
Alex Deucher02c81322012-12-18 21:43:07 -0500256 char fw_name[30];
257 int err;
258
259 DRM_DEBUG("\n");
260
261 pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0);
262 err = IS_ERR(pdev);
263 if (err) {
264 printk(KERN_ERR "radeon_cp: Failed to register firmware\n");
265 return -EINVAL;
266 }
267
268 switch (rdev->family) {
269 case CHIP_BONAIRE:
270 chip_name = "BONAIRE";
271 pfp_req_size = CIK_PFP_UCODE_SIZE * 4;
272 me_req_size = CIK_ME_UCODE_SIZE * 4;
273 ce_req_size = CIK_CE_UCODE_SIZE * 4;
274 mec_req_size = CIK_MEC_UCODE_SIZE * 4;
275 rlc_req_size = BONAIRE_RLC_UCODE_SIZE * 4;
276 mc_req_size = CIK_MC_UCODE_SIZE * 4;
Alex Deucher21a93e12013-04-09 12:47:11 -0400277 sdma_req_size = CIK_SDMA_UCODE_SIZE * 4;
Alex Deucher02c81322012-12-18 21:43:07 -0500278 break;
279 case CHIP_KAVERI:
280 chip_name = "KAVERI";
281 pfp_req_size = CIK_PFP_UCODE_SIZE * 4;
282 me_req_size = CIK_ME_UCODE_SIZE * 4;
283 ce_req_size = CIK_CE_UCODE_SIZE * 4;
284 mec_req_size = CIK_MEC_UCODE_SIZE * 4;
285 rlc_req_size = KV_RLC_UCODE_SIZE * 4;
Alex Deucher21a93e12013-04-09 12:47:11 -0400286 sdma_req_size = CIK_SDMA_UCODE_SIZE * 4;
Alex Deucher02c81322012-12-18 21:43:07 -0500287 break;
288 case CHIP_KABINI:
289 chip_name = "KABINI";
290 pfp_req_size = CIK_PFP_UCODE_SIZE * 4;
291 me_req_size = CIK_ME_UCODE_SIZE * 4;
292 ce_req_size = CIK_CE_UCODE_SIZE * 4;
293 mec_req_size = CIK_MEC_UCODE_SIZE * 4;
294 rlc_req_size = KB_RLC_UCODE_SIZE * 4;
Alex Deucher21a93e12013-04-09 12:47:11 -0400295 sdma_req_size = CIK_SDMA_UCODE_SIZE * 4;
Alex Deucher02c81322012-12-18 21:43:07 -0500296 break;
297 default: BUG();
298 }
299
300 DRM_INFO("Loading %s Microcode\n", chip_name);
301
302 snprintf(fw_name, sizeof(fw_name), "radeon/%s_pfp.bin", chip_name);
303 err = request_firmware(&rdev->pfp_fw, fw_name, &pdev->dev);
304 if (err)
305 goto out;
306 if (rdev->pfp_fw->size != pfp_req_size) {
307 printk(KERN_ERR
308 "cik_cp: Bogus length %zu in firmware \"%s\"\n",
309 rdev->pfp_fw->size, fw_name);
310 err = -EINVAL;
311 goto out;
312 }
313
314 snprintf(fw_name, sizeof(fw_name), "radeon/%s_me.bin", chip_name);
315 err = request_firmware(&rdev->me_fw, fw_name, &pdev->dev);
316 if (err)
317 goto out;
318 if (rdev->me_fw->size != me_req_size) {
319 printk(KERN_ERR
320 "cik_cp: Bogus length %zu in firmware \"%s\"\n",
321 rdev->me_fw->size, fw_name);
322 err = -EINVAL;
323 }
324
325 snprintf(fw_name, sizeof(fw_name), "radeon/%s_ce.bin", chip_name);
326 err = request_firmware(&rdev->ce_fw, fw_name, &pdev->dev);
327 if (err)
328 goto out;
329 if (rdev->ce_fw->size != ce_req_size) {
330 printk(KERN_ERR
331 "cik_cp: Bogus length %zu in firmware \"%s\"\n",
332 rdev->ce_fw->size, fw_name);
333 err = -EINVAL;
334 }
335
336 snprintf(fw_name, sizeof(fw_name), "radeon/%s_mec.bin", chip_name);
337 err = request_firmware(&rdev->mec_fw, fw_name, &pdev->dev);
338 if (err)
339 goto out;
340 if (rdev->mec_fw->size != mec_req_size) {
341 printk(KERN_ERR
342 "cik_cp: Bogus length %zu in firmware \"%s\"\n",
343 rdev->mec_fw->size, fw_name);
344 err = -EINVAL;
345 }
346
347 snprintf(fw_name, sizeof(fw_name), "radeon/%s_rlc.bin", chip_name);
348 err = request_firmware(&rdev->rlc_fw, fw_name, &pdev->dev);
349 if (err)
350 goto out;
351 if (rdev->rlc_fw->size != rlc_req_size) {
352 printk(KERN_ERR
353 "cik_rlc: Bogus length %zu in firmware \"%s\"\n",
354 rdev->rlc_fw->size, fw_name);
355 err = -EINVAL;
356 }
357
Alex Deucher21a93e12013-04-09 12:47:11 -0400358 snprintf(fw_name, sizeof(fw_name), "radeon/%s_sdma.bin", chip_name);
359 err = request_firmware(&rdev->sdma_fw, fw_name, &pdev->dev);
360 if (err)
361 goto out;
362 if (rdev->sdma_fw->size != sdma_req_size) {
363 printk(KERN_ERR
364 "cik_sdma: Bogus length %zu in firmware \"%s\"\n",
365 rdev->sdma_fw->size, fw_name);
366 err = -EINVAL;
367 }
368
Alex Deucher02c81322012-12-18 21:43:07 -0500369 /* No MC ucode on APUs */
370 if (!(rdev->flags & RADEON_IS_IGP)) {
371 snprintf(fw_name, sizeof(fw_name), "radeon/%s_mc.bin", chip_name);
372 err = request_firmware(&rdev->mc_fw, fw_name, &pdev->dev);
373 if (err)
374 goto out;
375 if (rdev->mc_fw->size != mc_req_size) {
376 printk(KERN_ERR
377 "cik_mc: Bogus length %zu in firmware \"%s\"\n",
378 rdev->mc_fw->size, fw_name);
379 err = -EINVAL;
380 }
381 }
382
383out:
384 platform_device_unregister(pdev);
385
386 if (err) {
387 if (err != -EINVAL)
388 printk(KERN_ERR
389 "cik_cp: Failed to load firmware \"%s\"\n",
390 fw_name);
391 release_firmware(rdev->pfp_fw);
392 rdev->pfp_fw = NULL;
393 release_firmware(rdev->me_fw);
394 rdev->me_fw = NULL;
395 release_firmware(rdev->ce_fw);
396 rdev->ce_fw = NULL;
397 release_firmware(rdev->rlc_fw);
398 rdev->rlc_fw = NULL;
399 release_firmware(rdev->mc_fw);
400 rdev->mc_fw = NULL;
401 }
402 return err;
403}
404
Alex Deucher8cc1a532013-04-09 12:41:24 -0400405/*
406 * Core functions
407 */
408/**
409 * cik_tiling_mode_table_init - init the hw tiling table
410 *
411 * @rdev: radeon_device pointer
412 *
413 * Starting with SI, the tiling setup is done globally in a
414 * set of 32 tiling modes. Rather than selecting each set of
415 * parameters per surface as on older asics, we just select
416 * which index in the tiling table we want to use, and the
417 * surface uses those parameters (CIK).
418 */
419static void cik_tiling_mode_table_init(struct radeon_device *rdev)
420{
421 const u32 num_tile_mode_states = 32;
422 const u32 num_secondary_tile_mode_states = 16;
423 u32 reg_offset, gb_tile_moden, split_equal_to_row_size;
424 u32 num_pipe_configs;
425 u32 num_rbs = rdev->config.cik.max_backends_per_se *
426 rdev->config.cik.max_shader_engines;
427
428 switch (rdev->config.cik.mem_row_size_in_kb) {
429 case 1:
430 split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_1KB;
431 break;
432 case 2:
433 default:
434 split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_2KB;
435 break;
436 case 4:
437 split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_4KB;
438 break;
439 }
440
441 num_pipe_configs = rdev->config.cik.max_tile_pipes;
442 if (num_pipe_configs > 8)
443 num_pipe_configs = 8; /* ??? */
444
445 if (num_pipe_configs == 8) {
446 for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++) {
447 switch (reg_offset) {
448 case 0:
449 gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
450 MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
451 PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
452 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B));
453 break;
454 case 1:
455 gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
456 MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
457 PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
458 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B));
459 break;
460 case 2:
461 gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
462 MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
463 PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
464 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
465 break;
466 case 3:
467 gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
468 MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
469 PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
470 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B));
471 break;
472 case 4:
473 gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
474 MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
475 PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
476 TILE_SPLIT(split_equal_to_row_size));
477 break;
478 case 5:
479 gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
480 MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
481 break;
482 case 6:
483 gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
484 MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
485 PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
486 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
487 break;
488 case 7:
489 gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
490 MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
491 PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
492 TILE_SPLIT(split_equal_to_row_size));
493 break;
494 case 8:
495 gb_tile_moden = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
496 PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16));
497 break;
498 case 9:
499 gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
500 MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING));
501 break;
502 case 10:
503 gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
504 MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
505 PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
506 SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
507 break;
508 case 11:
509 gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
510 MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
511 PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
512 SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
513 break;
514 case 12:
515 gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
516 MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
517 PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
518 SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
519 break;
520 case 13:
521 gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
522 MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING));
523 break;
524 case 14:
525 gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
526 MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
527 PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
528 SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
529 break;
530 case 16:
531 gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
532 MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
533 PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
534 SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
535 break;
536 case 17:
537 gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
538 MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
539 PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
540 SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
541 break;
542 case 27:
543 gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
544 MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING));
545 break;
546 case 28:
547 gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
548 MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
549 PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
550 SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
551 break;
552 case 29:
553 gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
554 MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
555 PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
556 SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
557 break;
558 case 30:
559 gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
560 MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
561 PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
562 SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
563 break;
564 default:
565 gb_tile_moden = 0;
566 break;
567 }
568 WREG32(GB_TILE_MODE0 + (reg_offset * 4), gb_tile_moden);
569 }
570 for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++) {
571 switch (reg_offset) {
572 case 0:
573 gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
574 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
575 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
576 NUM_BANKS(ADDR_SURF_16_BANK));
577 break;
578 case 1:
579 gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
580 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
581 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
582 NUM_BANKS(ADDR_SURF_16_BANK));
583 break;
584 case 2:
585 gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
586 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
587 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
588 NUM_BANKS(ADDR_SURF_16_BANK));
589 break;
590 case 3:
591 gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
592 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
593 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
594 NUM_BANKS(ADDR_SURF_16_BANK));
595 break;
596 case 4:
597 gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
598 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
599 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
600 NUM_BANKS(ADDR_SURF_8_BANK));
601 break;
602 case 5:
603 gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
604 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
605 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
606 NUM_BANKS(ADDR_SURF_4_BANK));
607 break;
608 case 6:
609 gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
610 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
611 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
612 NUM_BANKS(ADDR_SURF_2_BANK));
613 break;
614 case 8:
615 gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
616 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
617 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
618 NUM_BANKS(ADDR_SURF_16_BANK));
619 break;
620 case 9:
621 gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
622 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
623 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
624 NUM_BANKS(ADDR_SURF_16_BANK));
625 break;
626 case 10:
627 gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
628 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
629 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
630 NUM_BANKS(ADDR_SURF_16_BANK));
631 break;
632 case 11:
633 gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
634 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
635 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
636 NUM_BANKS(ADDR_SURF_16_BANK));
637 break;
638 case 12:
639 gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
640 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
641 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
642 NUM_BANKS(ADDR_SURF_8_BANK));
643 break;
644 case 13:
645 gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
646 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
647 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
648 NUM_BANKS(ADDR_SURF_4_BANK));
649 break;
650 case 14:
651 gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
652 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
653 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
654 NUM_BANKS(ADDR_SURF_2_BANK));
655 break;
656 default:
657 gb_tile_moden = 0;
658 break;
659 }
660 WREG32(GB_MACROTILE_MODE0 + (reg_offset * 4), gb_tile_moden);
661 }
662 } else if (num_pipe_configs == 4) {
663 if (num_rbs == 4) {
664 for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++) {
665 switch (reg_offset) {
666 case 0:
667 gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
668 MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
669 PIPE_CONFIG(ADDR_SURF_P4_16x16) |
670 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B));
671 break;
672 case 1:
673 gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
674 MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
675 PIPE_CONFIG(ADDR_SURF_P4_16x16) |
676 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B));
677 break;
678 case 2:
679 gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
680 MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
681 PIPE_CONFIG(ADDR_SURF_P4_16x16) |
682 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
683 break;
684 case 3:
685 gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
686 MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
687 PIPE_CONFIG(ADDR_SURF_P4_16x16) |
688 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B));
689 break;
690 case 4:
691 gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
692 MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
693 PIPE_CONFIG(ADDR_SURF_P4_16x16) |
694 TILE_SPLIT(split_equal_to_row_size));
695 break;
696 case 5:
697 gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
698 MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
699 break;
700 case 6:
701 gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
702 MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
703 PIPE_CONFIG(ADDR_SURF_P4_16x16) |
704 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
705 break;
706 case 7:
707 gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
708 MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
709 PIPE_CONFIG(ADDR_SURF_P4_16x16) |
710 TILE_SPLIT(split_equal_to_row_size));
711 break;
712 case 8:
713 gb_tile_moden = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
714 PIPE_CONFIG(ADDR_SURF_P4_16x16));
715 break;
716 case 9:
717 gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
718 MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING));
719 break;
720 case 10:
721 gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
722 MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
723 PIPE_CONFIG(ADDR_SURF_P4_16x16) |
724 SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
725 break;
726 case 11:
727 gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
728 MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
729 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
730 SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
731 break;
732 case 12:
733 gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
734 MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
735 PIPE_CONFIG(ADDR_SURF_P4_16x16) |
736 SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
737 break;
738 case 13:
739 gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
740 MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING));
741 break;
742 case 14:
743 gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
744 MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
745 PIPE_CONFIG(ADDR_SURF_P4_16x16) |
746 SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
747 break;
748 case 16:
749 gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
750 MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
751 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
752 SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
753 break;
754 case 17:
755 gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
756 MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
757 PIPE_CONFIG(ADDR_SURF_P4_16x16) |
758 SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
759 break;
760 case 27:
761 gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
762 MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING));
763 break;
764 case 28:
765 gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
766 MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
767 PIPE_CONFIG(ADDR_SURF_P4_16x16) |
768 SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
769 break;
770 case 29:
771 gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
772 MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
773 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
774 SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
775 break;
776 case 30:
777 gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
778 MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
779 PIPE_CONFIG(ADDR_SURF_P4_16x16) |
780 SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
781 break;
782 default:
783 gb_tile_moden = 0;
784 break;
785 }
786 WREG32(GB_TILE_MODE0 + (reg_offset * 4), gb_tile_moden);
787 }
788 } else if (num_rbs < 4) {
789 for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++) {
790 switch (reg_offset) {
791 case 0:
792 gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
793 MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
794 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
795 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B));
796 break;
797 case 1:
798 gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
799 MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
800 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
801 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B));
802 break;
803 case 2:
804 gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
805 MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
806 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
807 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
808 break;
809 case 3:
810 gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
811 MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
812 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
813 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B));
814 break;
815 case 4:
816 gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
817 MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
818 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
819 TILE_SPLIT(split_equal_to_row_size));
820 break;
821 case 5:
822 gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
823 MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
824 break;
825 case 6:
826 gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
827 MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
828 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
829 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
830 break;
831 case 7:
832 gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
833 MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
834 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
835 TILE_SPLIT(split_equal_to_row_size));
836 break;
837 case 8:
838 gb_tile_moden = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
839 PIPE_CONFIG(ADDR_SURF_P4_8x16));
840 break;
841 case 9:
842 gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
843 MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING));
844 break;
845 case 10:
846 gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
847 MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
848 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
849 SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
850 break;
851 case 11:
852 gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
853 MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
854 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
855 SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
856 break;
857 case 12:
858 gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
859 MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
860 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
861 SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
862 break;
863 case 13:
864 gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
865 MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING));
866 break;
867 case 14:
868 gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
869 MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
870 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
871 SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
872 break;
873 case 16:
874 gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
875 MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
876 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
877 SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
878 break;
879 case 17:
880 gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
881 MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
882 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
883 SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
884 break;
885 case 27:
886 gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
887 MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING));
888 break;
889 case 28:
890 gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
891 MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
892 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
893 SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
894 break;
895 case 29:
896 gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
897 MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
898 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
899 SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
900 break;
901 case 30:
902 gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
903 MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
904 PIPE_CONFIG(ADDR_SURF_P4_8x16) |
905 SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
906 break;
907 default:
908 gb_tile_moden = 0;
909 break;
910 }
911 WREG32(GB_TILE_MODE0 + (reg_offset * 4), gb_tile_moden);
912 }
913 }
914 for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++) {
915 switch (reg_offset) {
916 case 0:
917 gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
918 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
919 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
920 NUM_BANKS(ADDR_SURF_16_BANK));
921 break;
922 case 1:
923 gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
924 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
925 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
926 NUM_BANKS(ADDR_SURF_16_BANK));
927 break;
928 case 2:
929 gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
930 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
931 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
932 NUM_BANKS(ADDR_SURF_16_BANK));
933 break;
934 case 3:
935 gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
936 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
937 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
938 NUM_BANKS(ADDR_SURF_16_BANK));
939 break;
940 case 4:
941 gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
942 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
943 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
944 NUM_BANKS(ADDR_SURF_16_BANK));
945 break;
946 case 5:
947 gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
948 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
949 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
950 NUM_BANKS(ADDR_SURF_8_BANK));
951 break;
952 case 6:
953 gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
954 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
955 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
956 NUM_BANKS(ADDR_SURF_4_BANK));
957 break;
958 case 8:
959 gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
960 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
961 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
962 NUM_BANKS(ADDR_SURF_16_BANK));
963 break;
964 case 9:
965 gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
966 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
967 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
968 NUM_BANKS(ADDR_SURF_16_BANK));
969 break;
970 case 10:
971 gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
972 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
973 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
974 NUM_BANKS(ADDR_SURF_16_BANK));
975 break;
976 case 11:
977 gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
978 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
979 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
980 NUM_BANKS(ADDR_SURF_16_BANK));
981 break;
982 case 12:
983 gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
984 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
985 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
986 NUM_BANKS(ADDR_SURF_16_BANK));
987 break;
988 case 13:
989 gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
990 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
991 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
992 NUM_BANKS(ADDR_SURF_8_BANK));
993 break;
994 case 14:
995 gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
996 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
997 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
998 NUM_BANKS(ADDR_SURF_4_BANK));
999 break;
1000 default:
1001 gb_tile_moden = 0;
1002 break;
1003 }
1004 WREG32(GB_MACROTILE_MODE0 + (reg_offset * 4), gb_tile_moden);
1005 }
1006 } else if (num_pipe_configs == 2) {
1007 for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++) {
1008 switch (reg_offset) {
1009 case 0:
1010 gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1011 MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
1012 PIPE_CONFIG(ADDR_SURF_P2) |
1013 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B));
1014 break;
1015 case 1:
1016 gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1017 MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
1018 PIPE_CONFIG(ADDR_SURF_P2) |
1019 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B));
1020 break;
1021 case 2:
1022 gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1023 MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
1024 PIPE_CONFIG(ADDR_SURF_P2) |
1025 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
1026 break;
1027 case 3:
1028 gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1029 MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
1030 PIPE_CONFIG(ADDR_SURF_P2) |
1031 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B));
1032 break;
1033 case 4:
1034 gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1035 MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
1036 PIPE_CONFIG(ADDR_SURF_P2) |
1037 TILE_SPLIT(split_equal_to_row_size));
1038 break;
1039 case 5:
1040 gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
1041 MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
1042 break;
1043 case 6:
1044 gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
1045 MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
1046 PIPE_CONFIG(ADDR_SURF_P2) |
1047 TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
1048 break;
1049 case 7:
1050 gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
1051 MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
1052 PIPE_CONFIG(ADDR_SURF_P2) |
1053 TILE_SPLIT(split_equal_to_row_size));
1054 break;
1055 case 8:
1056 gb_tile_moden = ARRAY_MODE(ARRAY_LINEAR_ALIGNED);
1057 break;
1058 case 9:
1059 gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
1060 MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING));
1061 break;
1062 case 10:
1063 gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1064 MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
1065 PIPE_CONFIG(ADDR_SURF_P2) |
1066 SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
1067 break;
1068 case 11:
1069 gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
1070 MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
1071 PIPE_CONFIG(ADDR_SURF_P2) |
1072 SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
1073 break;
1074 case 12:
1075 gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
1076 MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
1077 PIPE_CONFIG(ADDR_SURF_P2) |
1078 SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
1079 break;
1080 case 13:
1081 gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
1082 MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING));
1083 break;
1084 case 14:
1085 gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
1086 MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
1087 PIPE_CONFIG(ADDR_SURF_P2) |
1088 SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
1089 break;
1090 case 16:
1091 gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
1092 MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
1093 PIPE_CONFIG(ADDR_SURF_P2) |
1094 SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
1095 break;
1096 case 17:
1097 gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
1098 MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
1099 PIPE_CONFIG(ADDR_SURF_P2) |
1100 SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
1101 break;
1102 case 27:
1103 gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
1104 MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING));
1105 break;
1106 case 28:
1107 gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
1108 MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
1109 PIPE_CONFIG(ADDR_SURF_P2) |
1110 SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
1111 break;
1112 case 29:
1113 gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
1114 MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
1115 PIPE_CONFIG(ADDR_SURF_P2) |
1116 SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
1117 break;
1118 case 30:
1119 gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
1120 MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
1121 PIPE_CONFIG(ADDR_SURF_P2) |
1122 SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
1123 break;
1124 default:
1125 gb_tile_moden = 0;
1126 break;
1127 }
1128 WREG32(GB_TILE_MODE0 + (reg_offset * 4), gb_tile_moden);
1129 }
1130 for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++) {
1131 switch (reg_offset) {
1132 case 0:
1133 gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
1134 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
1135 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
1136 NUM_BANKS(ADDR_SURF_16_BANK));
1137 break;
1138 case 1:
1139 gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
1140 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
1141 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
1142 NUM_BANKS(ADDR_SURF_16_BANK));
1143 break;
1144 case 2:
1145 gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1146 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
1147 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
1148 NUM_BANKS(ADDR_SURF_16_BANK));
1149 break;
1150 case 3:
1151 gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1152 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
1153 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
1154 NUM_BANKS(ADDR_SURF_16_BANK));
1155 break;
1156 case 4:
1157 gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1158 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
1159 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
1160 NUM_BANKS(ADDR_SURF_16_BANK));
1161 break;
1162 case 5:
1163 gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1164 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
1165 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
1166 NUM_BANKS(ADDR_SURF_16_BANK));
1167 break;
1168 case 6:
1169 gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1170 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
1171 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
1172 NUM_BANKS(ADDR_SURF_8_BANK));
1173 break;
1174 case 8:
1175 gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
1176 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
1177 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
1178 NUM_BANKS(ADDR_SURF_16_BANK));
1179 break;
1180 case 9:
1181 gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
1182 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
1183 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
1184 NUM_BANKS(ADDR_SURF_16_BANK));
1185 break;
1186 case 10:
1187 gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
1188 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
1189 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
1190 NUM_BANKS(ADDR_SURF_16_BANK));
1191 break;
1192 case 11:
1193 gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
1194 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
1195 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
1196 NUM_BANKS(ADDR_SURF_16_BANK));
1197 break;
1198 case 12:
1199 gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1200 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
1201 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
1202 NUM_BANKS(ADDR_SURF_16_BANK));
1203 break;
1204 case 13:
1205 gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1206 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
1207 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
1208 NUM_BANKS(ADDR_SURF_16_BANK));
1209 break;
1210 case 14:
1211 gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
1212 BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
1213 MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
1214 NUM_BANKS(ADDR_SURF_8_BANK));
1215 break;
1216 default:
1217 gb_tile_moden = 0;
1218 break;
1219 }
1220 WREG32(GB_MACROTILE_MODE0 + (reg_offset * 4), gb_tile_moden);
1221 }
1222 } else
1223 DRM_ERROR("unknown num pipe config: 0x%x\n", num_pipe_configs);
1224}
1225
1226/**
1227 * cik_select_se_sh - select which SE, SH to address
1228 *
1229 * @rdev: radeon_device pointer
1230 * @se_num: shader engine to address
1231 * @sh_num: sh block to address
1232 *
1233 * Select which SE, SH combinations to address. Certain
1234 * registers are instanced per SE or SH. 0xffffffff means
1235 * broadcast to all SEs or SHs (CIK).
1236 */
1237static void cik_select_se_sh(struct radeon_device *rdev,
1238 u32 se_num, u32 sh_num)
1239{
1240 u32 data = INSTANCE_BROADCAST_WRITES;
1241
1242 if ((se_num == 0xffffffff) && (sh_num == 0xffffffff))
1243 data = SH_BROADCAST_WRITES | SE_BROADCAST_WRITES;
1244 else if (se_num == 0xffffffff)
1245 data |= SE_BROADCAST_WRITES | SH_INDEX(sh_num);
1246 else if (sh_num == 0xffffffff)
1247 data |= SH_BROADCAST_WRITES | SE_INDEX(se_num);
1248 else
1249 data |= SH_INDEX(sh_num) | SE_INDEX(se_num);
1250 WREG32(GRBM_GFX_INDEX, data);
1251}
1252
1253/**
1254 * cik_create_bitmask - create a bitmask
1255 *
1256 * @bit_width: length of the mask
1257 *
1258 * create a variable length bit mask (CIK).
1259 * Returns the bitmask.
1260 */
1261static u32 cik_create_bitmask(u32 bit_width)
1262{
1263 u32 i, mask = 0;
1264
1265 for (i = 0; i < bit_width; i++) {
1266 mask <<= 1;
1267 mask |= 1;
1268 }
1269 return mask;
1270}
1271
1272/**
1273 * cik_select_se_sh - select which SE, SH to address
1274 *
1275 * @rdev: radeon_device pointer
1276 * @max_rb_num: max RBs (render backends) for the asic
1277 * @se_num: number of SEs (shader engines) for the asic
1278 * @sh_per_se: number of SH blocks per SE for the asic
1279 *
1280 * Calculates the bitmask of disabled RBs (CIK).
1281 * Returns the disabled RB bitmask.
1282 */
1283static u32 cik_get_rb_disabled(struct radeon_device *rdev,
1284 u32 max_rb_num, u32 se_num,
1285 u32 sh_per_se)
1286{
1287 u32 data, mask;
1288
1289 data = RREG32(CC_RB_BACKEND_DISABLE);
1290 if (data & 1)
1291 data &= BACKEND_DISABLE_MASK;
1292 else
1293 data = 0;
1294 data |= RREG32(GC_USER_RB_BACKEND_DISABLE);
1295
1296 data >>= BACKEND_DISABLE_SHIFT;
1297
1298 mask = cik_create_bitmask(max_rb_num / se_num / sh_per_se);
1299
1300 return data & mask;
1301}
1302
1303/**
1304 * cik_setup_rb - setup the RBs on the asic
1305 *
1306 * @rdev: radeon_device pointer
1307 * @se_num: number of SEs (shader engines) for the asic
1308 * @sh_per_se: number of SH blocks per SE for the asic
1309 * @max_rb_num: max RBs (render backends) for the asic
1310 *
1311 * Configures per-SE/SH RB registers (CIK).
1312 */
1313static void cik_setup_rb(struct radeon_device *rdev,
1314 u32 se_num, u32 sh_per_se,
1315 u32 max_rb_num)
1316{
1317 int i, j;
1318 u32 data, mask;
1319 u32 disabled_rbs = 0;
1320 u32 enabled_rbs = 0;
1321
1322 for (i = 0; i < se_num; i++) {
1323 for (j = 0; j < sh_per_se; j++) {
1324 cik_select_se_sh(rdev, i, j);
1325 data = cik_get_rb_disabled(rdev, max_rb_num, se_num, sh_per_se);
1326 disabled_rbs |= data << ((i * sh_per_se + j) * CIK_RB_BITMAP_WIDTH_PER_SH);
1327 }
1328 }
1329 cik_select_se_sh(rdev, 0xffffffff, 0xffffffff);
1330
1331 mask = 1;
1332 for (i = 0; i < max_rb_num; i++) {
1333 if (!(disabled_rbs & mask))
1334 enabled_rbs |= mask;
1335 mask <<= 1;
1336 }
1337
1338 for (i = 0; i < se_num; i++) {
1339 cik_select_se_sh(rdev, i, 0xffffffff);
1340 data = 0;
1341 for (j = 0; j < sh_per_se; j++) {
1342 switch (enabled_rbs & 3) {
1343 case 1:
1344 data |= (RASTER_CONFIG_RB_MAP_0 << (i * sh_per_se + j) * 2);
1345 break;
1346 case 2:
1347 data |= (RASTER_CONFIG_RB_MAP_3 << (i * sh_per_se + j) * 2);
1348 break;
1349 case 3:
1350 default:
1351 data |= (RASTER_CONFIG_RB_MAP_2 << (i * sh_per_se + j) * 2);
1352 break;
1353 }
1354 enabled_rbs >>= 2;
1355 }
1356 WREG32(PA_SC_RASTER_CONFIG, data);
1357 }
1358 cik_select_se_sh(rdev, 0xffffffff, 0xffffffff);
1359}
1360
1361/**
1362 * cik_gpu_init - setup the 3D engine
1363 *
1364 * @rdev: radeon_device pointer
1365 *
1366 * Configures the 3D engine and tiling configuration
1367 * registers so that the 3D engine is usable.
1368 */
1369static void cik_gpu_init(struct radeon_device *rdev)
1370{
1371 u32 gb_addr_config = RREG32(GB_ADDR_CONFIG);
1372 u32 mc_shared_chmap, mc_arb_ramcfg;
1373 u32 hdp_host_path_cntl;
1374 u32 tmp;
1375 int i, j;
1376
1377 switch (rdev->family) {
1378 case CHIP_BONAIRE:
1379 rdev->config.cik.max_shader_engines = 2;
1380 rdev->config.cik.max_tile_pipes = 4;
1381 rdev->config.cik.max_cu_per_sh = 7;
1382 rdev->config.cik.max_sh_per_se = 1;
1383 rdev->config.cik.max_backends_per_se = 2;
1384 rdev->config.cik.max_texture_channel_caches = 4;
1385 rdev->config.cik.max_gprs = 256;
1386 rdev->config.cik.max_gs_threads = 32;
1387 rdev->config.cik.max_hw_contexts = 8;
1388
1389 rdev->config.cik.sc_prim_fifo_size_frontend = 0x20;
1390 rdev->config.cik.sc_prim_fifo_size_backend = 0x100;
1391 rdev->config.cik.sc_hiz_tile_fifo_size = 0x30;
1392 rdev->config.cik.sc_earlyz_tile_fifo_size = 0x130;
1393 gb_addr_config = BONAIRE_GB_ADDR_CONFIG_GOLDEN;
1394 break;
1395 case CHIP_KAVERI:
1396 /* TODO */
1397 break;
1398 case CHIP_KABINI:
1399 default:
1400 rdev->config.cik.max_shader_engines = 1;
1401 rdev->config.cik.max_tile_pipes = 2;
1402 rdev->config.cik.max_cu_per_sh = 2;
1403 rdev->config.cik.max_sh_per_se = 1;
1404 rdev->config.cik.max_backends_per_se = 1;
1405 rdev->config.cik.max_texture_channel_caches = 2;
1406 rdev->config.cik.max_gprs = 256;
1407 rdev->config.cik.max_gs_threads = 16;
1408 rdev->config.cik.max_hw_contexts = 8;
1409
1410 rdev->config.cik.sc_prim_fifo_size_frontend = 0x20;
1411 rdev->config.cik.sc_prim_fifo_size_backend = 0x100;
1412 rdev->config.cik.sc_hiz_tile_fifo_size = 0x30;
1413 rdev->config.cik.sc_earlyz_tile_fifo_size = 0x130;
1414 gb_addr_config = BONAIRE_GB_ADDR_CONFIG_GOLDEN;
1415 break;
1416 }
1417
1418 /* Initialize HDP */
1419 for (i = 0, j = 0; i < 32; i++, j += 0x18) {
1420 WREG32((0x2c14 + j), 0x00000000);
1421 WREG32((0x2c18 + j), 0x00000000);
1422 WREG32((0x2c1c + j), 0x00000000);
1423 WREG32((0x2c20 + j), 0x00000000);
1424 WREG32((0x2c24 + j), 0x00000000);
1425 }
1426
1427 WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
1428
1429 WREG32(BIF_FB_EN, FB_READ_EN | FB_WRITE_EN);
1430
1431 mc_shared_chmap = RREG32(MC_SHARED_CHMAP);
1432 mc_arb_ramcfg = RREG32(MC_ARB_RAMCFG);
1433
1434 rdev->config.cik.num_tile_pipes = rdev->config.cik.max_tile_pipes;
1435 rdev->config.cik.mem_max_burst_length_bytes = 256;
1436 tmp = (mc_arb_ramcfg & NOOFCOLS_MASK) >> NOOFCOLS_SHIFT;
1437 rdev->config.cik.mem_row_size_in_kb = (4 * (1 << (8 + tmp))) / 1024;
1438 if (rdev->config.cik.mem_row_size_in_kb > 4)
1439 rdev->config.cik.mem_row_size_in_kb = 4;
1440 /* XXX use MC settings? */
1441 rdev->config.cik.shader_engine_tile_size = 32;
1442 rdev->config.cik.num_gpus = 1;
1443 rdev->config.cik.multi_gpu_tile_size = 64;
1444
1445 /* fix up row size */
1446 gb_addr_config &= ~ROW_SIZE_MASK;
1447 switch (rdev->config.cik.mem_row_size_in_kb) {
1448 case 1:
1449 default:
1450 gb_addr_config |= ROW_SIZE(0);
1451 break;
1452 case 2:
1453 gb_addr_config |= ROW_SIZE(1);
1454 break;
1455 case 4:
1456 gb_addr_config |= ROW_SIZE(2);
1457 break;
1458 }
1459
1460 /* setup tiling info dword. gb_addr_config is not adequate since it does
1461 * not have bank info, so create a custom tiling dword.
1462 * bits 3:0 num_pipes
1463 * bits 7:4 num_banks
1464 * bits 11:8 group_size
1465 * bits 15:12 row_size
1466 */
1467 rdev->config.cik.tile_config = 0;
1468 switch (rdev->config.cik.num_tile_pipes) {
1469 case 1:
1470 rdev->config.cik.tile_config |= (0 << 0);
1471 break;
1472 case 2:
1473 rdev->config.cik.tile_config |= (1 << 0);
1474 break;
1475 case 4:
1476 rdev->config.cik.tile_config |= (2 << 0);
1477 break;
1478 case 8:
1479 default:
1480 /* XXX what about 12? */
1481 rdev->config.cik.tile_config |= (3 << 0);
1482 break;
1483 }
1484 if ((mc_arb_ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT)
1485 rdev->config.cik.tile_config |= 1 << 4;
1486 else
1487 rdev->config.cik.tile_config |= 0 << 4;
1488 rdev->config.cik.tile_config |=
1489 ((gb_addr_config & PIPE_INTERLEAVE_SIZE_MASK) >> PIPE_INTERLEAVE_SIZE_SHIFT) << 8;
1490 rdev->config.cik.tile_config |=
1491 ((gb_addr_config & ROW_SIZE_MASK) >> ROW_SIZE_SHIFT) << 12;
1492
1493 WREG32(GB_ADDR_CONFIG, gb_addr_config);
1494 WREG32(HDP_ADDR_CONFIG, gb_addr_config);
1495 WREG32(DMIF_ADDR_CALC, gb_addr_config);
Alex Deucher21a93e12013-04-09 12:47:11 -04001496 WREG32(SDMA0_TILING_CONFIG + SDMA0_REGISTER_OFFSET, gb_addr_config & 0x70);
1497 WREG32(SDMA0_TILING_CONFIG + SDMA1_REGISTER_OFFSET, gb_addr_config & 0x70);
Alex Deucher8cc1a532013-04-09 12:41:24 -04001498
1499 cik_tiling_mode_table_init(rdev);
1500
1501 cik_setup_rb(rdev, rdev->config.cik.max_shader_engines,
1502 rdev->config.cik.max_sh_per_se,
1503 rdev->config.cik.max_backends_per_se);
1504
1505 /* set HW defaults for 3D engine */
1506 WREG32(CP_MEQ_THRESHOLDS, MEQ1_START(0x30) | MEQ2_START(0x60));
1507
1508 WREG32(SX_DEBUG_1, 0x20);
1509
1510 WREG32(TA_CNTL_AUX, 0x00010000);
1511
1512 tmp = RREG32(SPI_CONFIG_CNTL);
1513 tmp |= 0x03000000;
1514 WREG32(SPI_CONFIG_CNTL, tmp);
1515
1516 WREG32(SQ_CONFIG, 1);
1517
1518 WREG32(DB_DEBUG, 0);
1519
1520 tmp = RREG32(DB_DEBUG2) & ~0xf00fffff;
1521 tmp |= 0x00000400;
1522 WREG32(DB_DEBUG2, tmp);
1523
1524 tmp = RREG32(DB_DEBUG3) & ~0x0002021c;
1525 tmp |= 0x00020200;
1526 WREG32(DB_DEBUG3, tmp);
1527
1528 tmp = RREG32(CB_HW_CONTROL) & ~0x00010000;
1529 tmp |= 0x00018208;
1530 WREG32(CB_HW_CONTROL, tmp);
1531
1532 WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(4));
1533
1534 WREG32(PA_SC_FIFO_SIZE, (SC_FRONTEND_PRIM_FIFO_SIZE(rdev->config.cik.sc_prim_fifo_size_frontend) |
1535 SC_BACKEND_PRIM_FIFO_SIZE(rdev->config.cik.sc_prim_fifo_size_backend) |
1536 SC_HIZ_TILE_FIFO_SIZE(rdev->config.cik.sc_hiz_tile_fifo_size) |
1537 SC_EARLYZ_TILE_FIFO_SIZE(rdev->config.cik.sc_earlyz_tile_fifo_size)));
1538
1539 WREG32(VGT_NUM_INSTANCES, 1);
1540
1541 WREG32(CP_PERFMON_CNTL, 0);
1542
1543 WREG32(SQ_CONFIG, 0);
1544
1545 WREG32(PA_SC_FORCE_EOV_MAX_CNTS, (FORCE_EOV_MAX_CLK_CNT(4095) |
1546 FORCE_EOV_MAX_REZ_CNT(255)));
1547
1548 WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(VC_AND_TC) |
1549 AUTO_INVLD_EN(ES_AND_GS_AUTO));
1550
1551 WREG32(VGT_GS_VERTEX_REUSE, 16);
1552 WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
1553
1554 tmp = RREG32(HDP_MISC_CNTL);
1555 tmp |= HDP_FLUSH_INVALIDATE_CACHE;
1556 WREG32(HDP_MISC_CNTL, tmp);
1557
1558 hdp_host_path_cntl = RREG32(HDP_HOST_PATH_CNTL);
1559 WREG32(HDP_HOST_PATH_CNTL, hdp_host_path_cntl);
1560
1561 WREG32(PA_CL_ENHANCE, CLIP_VTX_REORDER_ENA | NUM_CLIP_SEQ(3));
1562 WREG32(PA_SC_ENHANCE, ENABLE_PA_SC_OUT_OF_ORDER);
1563
1564 udelay(50);
1565}
1566
Alex Deucher841cf442012-12-18 21:47:44 -05001567/*
Alex Deucher2cae3bc2012-07-05 11:45:40 -04001568 * GPU scratch registers helpers function.
1569 */
1570/**
1571 * cik_scratch_init - setup driver info for CP scratch regs
1572 *
1573 * @rdev: radeon_device pointer
1574 *
1575 * Set up the number and offset of the CP scratch registers.
1576 * NOTE: use of CP scratch registers is a legacy inferface and
1577 * is not used by default on newer asics (r6xx+). On newer asics,
1578 * memory buffers are used for fences rather than scratch regs.
1579 */
1580static void cik_scratch_init(struct radeon_device *rdev)
1581{
1582 int i;
1583
1584 rdev->scratch.num_reg = 7;
1585 rdev->scratch.reg_base = SCRATCH_REG0;
1586 for (i = 0; i < rdev->scratch.num_reg; i++) {
1587 rdev->scratch.free[i] = true;
1588 rdev->scratch.reg[i] = rdev->scratch.reg_base + (i * 4);
1589 }
1590}
1591
1592/**
Alex Deucherfbc832c2012-07-20 14:41:35 -04001593 * cik_ring_test - basic gfx ring test
1594 *
1595 * @rdev: radeon_device pointer
1596 * @ring: radeon_ring structure holding ring information
1597 *
1598 * Allocate a scratch register and write to it using the gfx ring (CIK).
1599 * Provides a basic gfx ring test to verify that the ring is working.
1600 * Used by cik_cp_gfx_resume();
1601 * Returns 0 on success, error on failure.
1602 */
1603int cik_ring_test(struct radeon_device *rdev, struct radeon_ring *ring)
1604{
1605 uint32_t scratch;
1606 uint32_t tmp = 0;
1607 unsigned i;
1608 int r;
1609
1610 r = radeon_scratch_get(rdev, &scratch);
1611 if (r) {
1612 DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
1613 return r;
1614 }
1615 WREG32(scratch, 0xCAFEDEAD);
1616 r = radeon_ring_lock(rdev, ring, 3);
1617 if (r) {
1618 DRM_ERROR("radeon: cp failed to lock ring %d (%d).\n", ring->idx, r);
1619 radeon_scratch_free(rdev, scratch);
1620 return r;
1621 }
1622 radeon_ring_write(ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
1623 radeon_ring_write(ring, ((scratch - PACKET3_SET_UCONFIG_REG_START) >> 2));
1624 radeon_ring_write(ring, 0xDEADBEEF);
1625 radeon_ring_unlock_commit(rdev, ring);
1626 for (i = 0; i < rdev->usec_timeout; i++) {
1627 tmp = RREG32(scratch);
1628 if (tmp == 0xDEADBEEF)
1629 break;
1630 DRM_UDELAY(1);
1631 }
1632 if (i < rdev->usec_timeout) {
1633 DRM_INFO("ring test on %d succeeded in %d usecs\n", ring->idx, i);
1634 } else {
1635 DRM_ERROR("radeon: ring %d test failed (scratch(0x%04X)=0x%08X)\n",
1636 ring->idx, scratch, tmp);
1637 r = -EINVAL;
1638 }
1639 radeon_scratch_free(rdev, scratch);
1640 return r;
1641}
1642
1643/**
Alex Deucher2cae3bc2012-07-05 11:45:40 -04001644 * cik_fence_ring_emit - emit a fence on the gfx ring
1645 *
1646 * @rdev: radeon_device pointer
1647 * @fence: radeon fence object
1648 *
1649 * Emits a fence sequnce number on the gfx ring and flushes
1650 * GPU caches.
1651 */
1652void cik_fence_ring_emit(struct radeon_device *rdev,
1653 struct radeon_fence *fence)
1654{
1655 struct radeon_ring *ring = &rdev->ring[fence->ring];
1656 u64 addr = rdev->fence_drv[fence->ring].gpu_addr;
1657
1658 /* EVENT_WRITE_EOP - flush caches, send int */
1659 radeon_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
1660 radeon_ring_write(ring, (EOP_TCL1_ACTION_EN |
1661 EOP_TC_ACTION_EN |
1662 EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
1663 EVENT_INDEX(5)));
1664 radeon_ring_write(ring, addr & 0xfffffffc);
1665 radeon_ring_write(ring, (upper_32_bits(addr) & 0xffff) | DATA_SEL(1) | INT_SEL(2));
1666 radeon_ring_write(ring, fence->seq);
1667 radeon_ring_write(ring, 0);
1668 /* HDP flush */
1669 /* We should be using the new WAIT_REG_MEM special op packet here
1670 * but it causes the CP to hang
1671 */
1672 radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
1673 radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
1674 WRITE_DATA_DST_SEL(0)));
1675 radeon_ring_write(ring, HDP_MEM_COHERENCY_FLUSH_CNTL >> 2);
1676 radeon_ring_write(ring, 0);
1677 radeon_ring_write(ring, 0);
1678}
1679
1680void cik_semaphore_ring_emit(struct radeon_device *rdev,
1681 struct radeon_ring *ring,
1682 struct radeon_semaphore *semaphore,
1683 bool emit_wait)
1684{
1685 uint64_t addr = semaphore->gpu_addr;
1686 unsigned sel = emit_wait ? PACKET3_SEM_SEL_WAIT : PACKET3_SEM_SEL_SIGNAL;
1687
1688 radeon_ring_write(ring, PACKET3(PACKET3_MEM_SEMAPHORE, 1));
1689 radeon_ring_write(ring, addr & 0xffffffff);
1690 radeon_ring_write(ring, (upper_32_bits(addr) & 0xffff) | sel);
1691}
1692
1693/*
1694 * IB stuff
1695 */
1696/**
1697 * cik_ring_ib_execute - emit an IB (Indirect Buffer) on the gfx ring
1698 *
1699 * @rdev: radeon_device pointer
1700 * @ib: radeon indirect buffer object
1701 *
1702 * Emits an DE (drawing engine) or CE (constant engine) IB
1703 * on the gfx ring. IBs are usually generated by userspace
1704 * acceleration drivers and submitted to the kernel for
1705 * sheduling on the ring. This function schedules the IB
1706 * on the gfx ring for execution by the GPU.
1707 */
1708void cik_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
1709{
1710 struct radeon_ring *ring = &rdev->ring[ib->ring];
1711 u32 header, control = INDIRECT_BUFFER_VALID;
1712
1713 if (ib->is_const_ib) {
1714 /* set switch buffer packet before const IB */
1715 radeon_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
1716 radeon_ring_write(ring, 0);
1717
1718 header = PACKET3(PACKET3_INDIRECT_BUFFER_CONST, 2);
1719 } else {
1720 u32 next_rptr;
1721 if (ring->rptr_save_reg) {
1722 next_rptr = ring->wptr + 3 + 4;
1723 radeon_ring_write(ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
1724 radeon_ring_write(ring, ((ring->rptr_save_reg -
1725 PACKET3_SET_UCONFIG_REG_START) >> 2));
1726 radeon_ring_write(ring, next_rptr);
1727 } else if (rdev->wb.enabled) {
1728 next_rptr = ring->wptr + 5 + 4;
1729 radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
1730 radeon_ring_write(ring, WRITE_DATA_DST_SEL(1));
1731 radeon_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
1732 radeon_ring_write(ring, upper_32_bits(ring->next_rptr_gpu_addr) & 0xffffffff);
1733 radeon_ring_write(ring, next_rptr);
1734 }
1735
1736 header = PACKET3(PACKET3_INDIRECT_BUFFER, 2);
1737 }
1738
1739 control |= ib->length_dw |
1740 (ib->vm ? (ib->vm->id << 24) : 0);
1741
1742 radeon_ring_write(ring, header);
1743 radeon_ring_write(ring,
1744#ifdef __BIG_ENDIAN
1745 (2 << 0) |
1746#endif
1747 (ib->gpu_addr & 0xFFFFFFFC));
1748 radeon_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF);
1749 radeon_ring_write(ring, control);
1750}
1751
Alex Deucherfbc832c2012-07-20 14:41:35 -04001752/**
1753 * cik_ib_test - basic gfx ring IB test
1754 *
1755 * @rdev: radeon_device pointer
1756 * @ring: radeon_ring structure holding ring information
1757 *
1758 * Allocate an IB and execute it on the gfx ring (CIK).
1759 * Provides a basic gfx ring test to verify that IBs are working.
1760 * Returns 0 on success, error on failure.
1761 */
1762int cik_ib_test(struct radeon_device *rdev, struct radeon_ring *ring)
1763{
1764 struct radeon_ib ib;
1765 uint32_t scratch;
1766 uint32_t tmp = 0;
1767 unsigned i;
1768 int r;
1769
1770 r = radeon_scratch_get(rdev, &scratch);
1771 if (r) {
1772 DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
1773 return r;
1774 }
1775 WREG32(scratch, 0xCAFEDEAD);
1776 r = radeon_ib_get(rdev, ring->idx, &ib, NULL, 256);
1777 if (r) {
1778 DRM_ERROR("radeon: failed to get ib (%d).\n", r);
1779 return r;
1780 }
1781 ib.ptr[0] = PACKET3(PACKET3_SET_UCONFIG_REG, 1);
1782 ib.ptr[1] = ((scratch - PACKET3_SET_UCONFIG_REG_START) >> 2);
1783 ib.ptr[2] = 0xDEADBEEF;
1784 ib.length_dw = 3;
1785 r = radeon_ib_schedule(rdev, &ib, NULL);
1786 if (r) {
1787 radeon_scratch_free(rdev, scratch);
1788 radeon_ib_free(rdev, &ib);
1789 DRM_ERROR("radeon: failed to schedule ib (%d).\n", r);
1790 return r;
1791 }
1792 r = radeon_fence_wait(ib.fence, false);
1793 if (r) {
1794 DRM_ERROR("radeon: fence wait failed (%d).\n", r);
1795 return r;
1796 }
1797 for (i = 0; i < rdev->usec_timeout; i++) {
1798 tmp = RREG32(scratch);
1799 if (tmp == 0xDEADBEEF)
1800 break;
1801 DRM_UDELAY(1);
1802 }
1803 if (i < rdev->usec_timeout) {
1804 DRM_INFO("ib test on ring %d succeeded in %u usecs\n", ib.fence->ring, i);
1805 } else {
1806 DRM_ERROR("radeon: ib test failed (scratch(0x%04X)=0x%08X)\n",
1807 scratch, tmp);
1808 r = -EINVAL;
1809 }
1810 radeon_scratch_free(rdev, scratch);
1811 radeon_ib_free(rdev, &ib);
1812 return r;
1813}
1814
Alex Deucher2cae3bc2012-07-05 11:45:40 -04001815/*
Alex Deucher841cf442012-12-18 21:47:44 -05001816 * CP.
1817 * On CIK, gfx and compute now have independant command processors.
1818 *
1819 * GFX
1820 * Gfx consists of a single ring and can process both gfx jobs and
1821 * compute jobs. The gfx CP consists of three microengines (ME):
1822 * PFP - Pre-Fetch Parser
1823 * ME - Micro Engine
1824 * CE - Constant Engine
1825 * The PFP and ME make up what is considered the Drawing Engine (DE).
1826 * The CE is an asynchronous engine used for updating buffer desciptors
1827 * used by the DE so that they can be loaded into cache in parallel
1828 * while the DE is processing state update packets.
1829 *
1830 * Compute
1831 * The compute CP consists of two microengines (ME):
1832 * MEC1 - Compute MicroEngine 1
1833 * MEC2 - Compute MicroEngine 2
1834 * Each MEC supports 4 compute pipes and each pipe supports 8 queues.
1835 * The queues are exposed to userspace and are programmed directly
1836 * by the compute runtime.
1837 */
1838/**
1839 * cik_cp_gfx_enable - enable/disable the gfx CP MEs
1840 *
1841 * @rdev: radeon_device pointer
1842 * @enable: enable or disable the MEs
1843 *
1844 * Halts or unhalts the gfx MEs.
1845 */
1846static void cik_cp_gfx_enable(struct radeon_device *rdev, bool enable)
1847{
1848 if (enable)
1849 WREG32(CP_ME_CNTL, 0);
1850 else {
1851 WREG32(CP_ME_CNTL, (CP_ME_HALT | CP_PFP_HALT | CP_CE_HALT));
1852 rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
1853 }
1854 udelay(50);
1855}
1856
1857/**
1858 * cik_cp_gfx_load_microcode - load the gfx CP ME ucode
1859 *
1860 * @rdev: radeon_device pointer
1861 *
1862 * Loads the gfx PFP, ME, and CE ucode.
1863 * Returns 0 for success, -EINVAL if the ucode is not available.
1864 */
1865static int cik_cp_gfx_load_microcode(struct radeon_device *rdev)
1866{
1867 const __be32 *fw_data;
1868 int i;
1869
1870 if (!rdev->me_fw || !rdev->pfp_fw || !rdev->ce_fw)
1871 return -EINVAL;
1872
1873 cik_cp_gfx_enable(rdev, false);
1874
1875 /* PFP */
1876 fw_data = (const __be32 *)rdev->pfp_fw->data;
1877 WREG32(CP_PFP_UCODE_ADDR, 0);
1878 for (i = 0; i < CIK_PFP_UCODE_SIZE; i++)
1879 WREG32(CP_PFP_UCODE_DATA, be32_to_cpup(fw_data++));
1880 WREG32(CP_PFP_UCODE_ADDR, 0);
1881
1882 /* CE */
1883 fw_data = (const __be32 *)rdev->ce_fw->data;
1884 WREG32(CP_CE_UCODE_ADDR, 0);
1885 for (i = 0; i < CIK_CE_UCODE_SIZE; i++)
1886 WREG32(CP_CE_UCODE_DATA, be32_to_cpup(fw_data++));
1887 WREG32(CP_CE_UCODE_ADDR, 0);
1888
1889 /* ME */
1890 fw_data = (const __be32 *)rdev->me_fw->data;
1891 WREG32(CP_ME_RAM_WADDR, 0);
1892 for (i = 0; i < CIK_ME_UCODE_SIZE; i++)
1893 WREG32(CP_ME_RAM_DATA, be32_to_cpup(fw_data++));
1894 WREG32(CP_ME_RAM_WADDR, 0);
1895
1896 WREG32(CP_PFP_UCODE_ADDR, 0);
1897 WREG32(CP_CE_UCODE_ADDR, 0);
1898 WREG32(CP_ME_RAM_WADDR, 0);
1899 WREG32(CP_ME_RAM_RADDR, 0);
1900 return 0;
1901}
1902
1903/**
1904 * cik_cp_gfx_start - start the gfx ring
1905 *
1906 * @rdev: radeon_device pointer
1907 *
1908 * Enables the ring and loads the clear state context and other
1909 * packets required to init the ring.
1910 * Returns 0 for success, error for failure.
1911 */
1912static int cik_cp_gfx_start(struct radeon_device *rdev)
1913{
1914 struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
1915 int r, i;
1916
1917 /* init the CP */
1918 WREG32(CP_MAX_CONTEXT, rdev->config.cik.max_hw_contexts - 1);
1919 WREG32(CP_ENDIAN_SWAP, 0);
1920 WREG32(CP_DEVICE_ID, 1);
1921
1922 cik_cp_gfx_enable(rdev, true);
1923
1924 r = radeon_ring_lock(rdev, ring, cik_default_size + 17);
1925 if (r) {
1926 DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
1927 return r;
1928 }
1929
1930 /* init the CE partitions. CE only used for gfx on CIK */
1931 radeon_ring_write(ring, PACKET3(PACKET3_SET_BASE, 2));
1932 radeon_ring_write(ring, PACKET3_BASE_INDEX(CE_PARTITION_BASE));
1933 radeon_ring_write(ring, 0xc000);
1934 radeon_ring_write(ring, 0xc000);
1935
1936 /* setup clear context state */
1937 radeon_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
1938 radeon_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
1939
1940 radeon_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
1941 radeon_ring_write(ring, 0x80000000);
1942 radeon_ring_write(ring, 0x80000000);
1943
1944 for (i = 0; i < cik_default_size; i++)
1945 radeon_ring_write(ring, cik_default_state[i]);
1946
1947 radeon_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
1948 radeon_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
1949
1950 /* set clear context state */
1951 radeon_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
1952 radeon_ring_write(ring, 0);
1953
1954 radeon_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
1955 radeon_ring_write(ring, 0x00000316);
1956 radeon_ring_write(ring, 0x0000000e); /* VGT_VERTEX_REUSE_BLOCK_CNTL */
1957 radeon_ring_write(ring, 0x00000010); /* VGT_OUT_DEALLOC_CNTL */
1958
1959 radeon_ring_unlock_commit(rdev, ring);
1960
1961 return 0;
1962}
1963
1964/**
1965 * cik_cp_gfx_fini - stop the gfx ring
1966 *
1967 * @rdev: radeon_device pointer
1968 *
1969 * Stop the gfx ring and tear down the driver ring
1970 * info.
1971 */
1972static void cik_cp_gfx_fini(struct radeon_device *rdev)
1973{
1974 cik_cp_gfx_enable(rdev, false);
1975 radeon_ring_fini(rdev, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]);
1976}
1977
1978/**
1979 * cik_cp_gfx_resume - setup the gfx ring buffer registers
1980 *
1981 * @rdev: radeon_device pointer
1982 *
1983 * Program the location and size of the gfx ring buffer
1984 * and test it to make sure it's working.
1985 * Returns 0 for success, error for failure.
1986 */
1987static int cik_cp_gfx_resume(struct radeon_device *rdev)
1988{
1989 struct radeon_ring *ring;
1990 u32 tmp;
1991 u32 rb_bufsz;
1992 u64 rb_addr;
1993 int r;
1994
1995 WREG32(CP_SEM_WAIT_TIMER, 0x0);
1996 WREG32(CP_SEM_INCOMPLETE_TIMER_CNTL, 0x0);
1997
1998 /* Set the write pointer delay */
1999 WREG32(CP_RB_WPTR_DELAY, 0);
2000
2001 /* set the RB to use vmid 0 */
2002 WREG32(CP_RB_VMID, 0);
2003
2004 WREG32(SCRATCH_ADDR, ((rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET) >> 8) & 0xFFFFFFFF);
2005
2006 /* ring 0 - compute and gfx */
2007 /* Set ring buffer size */
2008 ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
2009 rb_bufsz = drm_order(ring->ring_size / 8);
2010 tmp = (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
2011#ifdef __BIG_ENDIAN
2012 tmp |= BUF_SWAP_32BIT;
2013#endif
2014 WREG32(CP_RB0_CNTL, tmp);
2015
2016 /* Initialize the ring buffer's read and write pointers */
2017 WREG32(CP_RB0_CNTL, tmp | RB_RPTR_WR_ENA);
2018 ring->wptr = 0;
2019 WREG32(CP_RB0_WPTR, ring->wptr);
2020
2021 /* set the wb address wether it's enabled or not */
2022 WREG32(CP_RB0_RPTR_ADDR, (rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFFFFFFFC);
2023 WREG32(CP_RB0_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFF);
2024
2025 /* scratch register shadowing is no longer supported */
2026 WREG32(SCRATCH_UMSK, 0);
2027
2028 if (!rdev->wb.enabled)
2029 tmp |= RB_NO_UPDATE;
2030
2031 mdelay(1);
2032 WREG32(CP_RB0_CNTL, tmp);
2033
2034 rb_addr = ring->gpu_addr >> 8;
2035 WREG32(CP_RB0_BASE, rb_addr);
2036 WREG32(CP_RB0_BASE_HI, upper_32_bits(rb_addr));
2037
2038 ring->rptr = RREG32(CP_RB0_RPTR);
2039
2040 /* start the ring */
2041 cik_cp_gfx_start(rdev);
2042 rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = true;
2043 r = radeon_ring_test(rdev, RADEON_RING_TYPE_GFX_INDEX, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]);
2044 if (r) {
2045 rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
2046 return r;
2047 }
2048 return 0;
2049}
2050
2051/**
2052 * cik_cp_compute_enable - enable/disable the compute CP MEs
2053 *
2054 * @rdev: radeon_device pointer
2055 * @enable: enable or disable the MEs
2056 *
2057 * Halts or unhalts the compute MEs.
2058 */
2059static void cik_cp_compute_enable(struct radeon_device *rdev, bool enable)
2060{
2061 if (enable)
2062 WREG32(CP_MEC_CNTL, 0);
2063 else
2064 WREG32(CP_MEC_CNTL, (MEC_ME1_HALT | MEC_ME2_HALT));
2065 udelay(50);
2066}
2067
2068/**
2069 * cik_cp_compute_load_microcode - load the compute CP ME ucode
2070 *
2071 * @rdev: radeon_device pointer
2072 *
2073 * Loads the compute MEC1&2 ucode.
2074 * Returns 0 for success, -EINVAL if the ucode is not available.
2075 */
2076static int cik_cp_compute_load_microcode(struct radeon_device *rdev)
2077{
2078 const __be32 *fw_data;
2079 int i;
2080
2081 if (!rdev->mec_fw)
2082 return -EINVAL;
2083
2084 cik_cp_compute_enable(rdev, false);
2085
2086 /* MEC1 */
2087 fw_data = (const __be32 *)rdev->mec_fw->data;
2088 WREG32(CP_MEC_ME1_UCODE_ADDR, 0);
2089 for (i = 0; i < CIK_MEC_UCODE_SIZE; i++)
2090 WREG32(CP_MEC_ME1_UCODE_DATA, be32_to_cpup(fw_data++));
2091 WREG32(CP_MEC_ME1_UCODE_ADDR, 0);
2092
2093 if (rdev->family == CHIP_KAVERI) {
2094 /* MEC2 */
2095 fw_data = (const __be32 *)rdev->mec_fw->data;
2096 WREG32(CP_MEC_ME2_UCODE_ADDR, 0);
2097 for (i = 0; i < CIK_MEC_UCODE_SIZE; i++)
2098 WREG32(CP_MEC_ME2_UCODE_DATA, be32_to_cpup(fw_data++));
2099 WREG32(CP_MEC_ME2_UCODE_ADDR, 0);
2100 }
2101
2102 return 0;
2103}
2104
2105/**
2106 * cik_cp_compute_start - start the compute queues
2107 *
2108 * @rdev: radeon_device pointer
2109 *
2110 * Enable the compute queues.
2111 * Returns 0 for success, error for failure.
2112 */
2113static int cik_cp_compute_start(struct radeon_device *rdev)
2114{
2115 //todo
2116 return 0;
2117}
2118
2119/**
2120 * cik_cp_compute_fini - stop the compute queues
2121 *
2122 * @rdev: radeon_device pointer
2123 *
2124 * Stop the compute queues and tear down the driver queue
2125 * info.
2126 */
2127static void cik_cp_compute_fini(struct radeon_device *rdev)
2128{
2129 cik_cp_compute_enable(rdev, false);
2130 //todo
2131}
2132
2133/**
2134 * cik_cp_compute_resume - setup the compute queue registers
2135 *
2136 * @rdev: radeon_device pointer
2137 *
2138 * Program the compute queues and test them to make sure they
2139 * are working.
2140 * Returns 0 for success, error for failure.
2141 */
2142static int cik_cp_compute_resume(struct radeon_device *rdev)
2143{
2144 int r;
2145
2146 //todo
2147 r = cik_cp_compute_start(rdev);
2148 if (r)
2149 return r;
2150 return 0;
2151}
2152
2153/* XXX temporary wrappers to handle both compute and gfx */
2154/* XXX */
2155static void cik_cp_enable(struct radeon_device *rdev, bool enable)
2156{
2157 cik_cp_gfx_enable(rdev, enable);
2158 cik_cp_compute_enable(rdev, enable);
2159}
2160
2161/* XXX */
2162static int cik_cp_load_microcode(struct radeon_device *rdev)
2163{
2164 int r;
2165
2166 r = cik_cp_gfx_load_microcode(rdev);
2167 if (r)
2168 return r;
2169 r = cik_cp_compute_load_microcode(rdev);
2170 if (r)
2171 return r;
2172
2173 return 0;
2174}
2175
2176/* XXX */
2177static void cik_cp_fini(struct radeon_device *rdev)
2178{
2179 cik_cp_gfx_fini(rdev);
2180 cik_cp_compute_fini(rdev);
2181}
2182
2183/* XXX */
2184static int cik_cp_resume(struct radeon_device *rdev)
2185{
2186 int r;
2187
2188 /* Reset all cp blocks */
2189 WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
2190 RREG32(GRBM_SOFT_RESET);
2191 mdelay(15);
2192 WREG32(GRBM_SOFT_RESET, 0);
2193 RREG32(GRBM_SOFT_RESET);
2194
2195 r = cik_cp_load_microcode(rdev);
2196 if (r)
2197 return r;
2198
2199 r = cik_cp_gfx_resume(rdev);
2200 if (r)
2201 return r;
2202 r = cik_cp_compute_resume(rdev);
2203 if (r)
2204 return r;
2205
2206 return 0;
2207}
2208
Alex Deucher21a93e12013-04-09 12:47:11 -04002209/*
2210 * sDMA - System DMA
2211 * Starting with CIK, the GPU has new asynchronous
2212 * DMA engines. These engines are used for compute
2213 * and gfx. There are two DMA engines (SDMA0, SDMA1)
2214 * and each one supports 1 ring buffer used for gfx
2215 * and 2 queues used for compute.
2216 *
2217 * The programming model is very similar to the CP
2218 * (ring buffer, IBs, etc.), but sDMA has it's own
2219 * packet format that is different from the PM4 format
2220 * used by the CP. sDMA supports copying data, writing
2221 * embedded data, solid fills, and a number of other
2222 * things. It also has support for tiling/detiling of
2223 * buffers.
2224 */
2225/**
2226 * cik_sdma_ring_ib_execute - Schedule an IB on the DMA engine
2227 *
2228 * @rdev: radeon_device pointer
2229 * @ib: IB object to schedule
2230 *
2231 * Schedule an IB in the DMA ring (CIK).
2232 */
2233void cik_sdma_ring_ib_execute(struct radeon_device *rdev,
2234 struct radeon_ib *ib)
2235{
2236 struct radeon_ring *ring = &rdev->ring[ib->ring];
2237 u32 extra_bits = (ib->vm ? ib->vm->id : 0) & 0xf;
2238
2239 if (rdev->wb.enabled) {
2240 u32 next_rptr = ring->wptr + 5;
2241 while ((next_rptr & 7) != 4)
2242 next_rptr++;
2243 next_rptr += 4;
2244 radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_WRITE, SDMA_WRITE_SUB_OPCODE_LINEAR, 0));
2245 radeon_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
2246 radeon_ring_write(ring, upper_32_bits(ring->next_rptr_gpu_addr) & 0xffffffff);
2247 radeon_ring_write(ring, 1); /* number of DWs to follow */
2248 radeon_ring_write(ring, next_rptr);
2249 }
2250
2251 /* IB packet must end on a 8 DW boundary */
2252 while ((ring->wptr & 7) != 4)
2253 radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_NOP, 0, 0));
2254 radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_INDIRECT_BUFFER, 0, extra_bits));
2255 radeon_ring_write(ring, ib->gpu_addr & 0xffffffe0); /* base must be 32 byte aligned */
2256 radeon_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xffffffff);
2257 radeon_ring_write(ring, ib->length_dw);
2258
2259}
2260
2261/**
2262 * cik_sdma_fence_ring_emit - emit a fence on the DMA ring
2263 *
2264 * @rdev: radeon_device pointer
2265 * @fence: radeon fence object
2266 *
2267 * Add a DMA fence packet to the ring to write
2268 * the fence seq number and DMA trap packet to generate
2269 * an interrupt if needed (CIK).
2270 */
2271void cik_sdma_fence_ring_emit(struct radeon_device *rdev,
2272 struct radeon_fence *fence)
2273{
2274 struct radeon_ring *ring = &rdev->ring[fence->ring];
2275 u64 addr = rdev->fence_drv[fence->ring].gpu_addr;
2276 u32 extra_bits = (SDMA_POLL_REG_MEM_EXTRA_OP(1) |
2277 SDMA_POLL_REG_MEM_EXTRA_FUNC(3)); /* == */
2278 u32 ref_and_mask;
2279
2280 if (fence->ring == R600_RING_TYPE_DMA_INDEX)
2281 ref_and_mask = SDMA0;
2282 else
2283 ref_and_mask = SDMA1;
2284
2285 /* write the fence */
2286 radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_FENCE, 0, 0));
2287 radeon_ring_write(ring, addr & 0xffffffff);
2288 radeon_ring_write(ring, upper_32_bits(addr) & 0xffffffff);
2289 radeon_ring_write(ring, fence->seq);
2290 /* generate an interrupt */
2291 radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_TRAP, 0, 0));
2292 /* flush HDP */
2293 radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_POLL_REG_MEM, 0, extra_bits));
2294 radeon_ring_write(ring, GPU_HDP_FLUSH_DONE);
2295 radeon_ring_write(ring, GPU_HDP_FLUSH_REQ);
2296 radeon_ring_write(ring, ref_and_mask); /* REFERENCE */
2297 radeon_ring_write(ring, ref_and_mask); /* MASK */
2298 radeon_ring_write(ring, (4 << 16) | 10); /* RETRY_COUNT, POLL_INTERVAL */
2299}
2300
2301/**
2302 * cik_sdma_semaphore_ring_emit - emit a semaphore on the dma ring
2303 *
2304 * @rdev: radeon_device pointer
2305 * @ring: radeon_ring structure holding ring information
2306 * @semaphore: radeon semaphore object
2307 * @emit_wait: wait or signal semaphore
2308 *
2309 * Add a DMA semaphore packet to the ring wait on or signal
2310 * other rings (CIK).
2311 */
2312void cik_sdma_semaphore_ring_emit(struct radeon_device *rdev,
2313 struct radeon_ring *ring,
2314 struct radeon_semaphore *semaphore,
2315 bool emit_wait)
2316{
2317 u64 addr = semaphore->gpu_addr;
2318 u32 extra_bits = emit_wait ? 0 : SDMA_SEMAPHORE_EXTRA_S;
2319
2320 radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SEMAPHORE, 0, extra_bits));
2321 radeon_ring_write(ring, addr & 0xfffffff8);
2322 radeon_ring_write(ring, upper_32_bits(addr) & 0xffffffff);
2323}
2324
2325/**
2326 * cik_sdma_gfx_stop - stop the gfx async dma engines
2327 *
2328 * @rdev: radeon_device pointer
2329 *
2330 * Stop the gfx async dma ring buffers (CIK).
2331 */
2332static void cik_sdma_gfx_stop(struct radeon_device *rdev)
2333{
2334 u32 rb_cntl, reg_offset;
2335 int i;
2336
2337 radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
2338
2339 for (i = 0; i < 2; i++) {
2340 if (i == 0)
2341 reg_offset = SDMA0_REGISTER_OFFSET;
2342 else
2343 reg_offset = SDMA1_REGISTER_OFFSET;
2344 rb_cntl = RREG32(SDMA0_GFX_RB_CNTL + reg_offset);
2345 rb_cntl &= ~SDMA_RB_ENABLE;
2346 WREG32(SDMA0_GFX_RB_CNTL + reg_offset, rb_cntl);
2347 WREG32(SDMA0_GFX_IB_CNTL + reg_offset, 0);
2348 }
2349}
2350
2351/**
2352 * cik_sdma_rlc_stop - stop the compute async dma engines
2353 *
2354 * @rdev: radeon_device pointer
2355 *
2356 * Stop the compute async dma queues (CIK).
2357 */
2358static void cik_sdma_rlc_stop(struct radeon_device *rdev)
2359{
2360 /* XXX todo */
2361}
2362
2363/**
2364 * cik_sdma_enable - stop the async dma engines
2365 *
2366 * @rdev: radeon_device pointer
2367 * @enable: enable/disable the DMA MEs.
2368 *
2369 * Halt or unhalt the async dma engines (CIK).
2370 */
2371static void cik_sdma_enable(struct radeon_device *rdev, bool enable)
2372{
2373 u32 me_cntl, reg_offset;
2374 int i;
2375
2376 for (i = 0; i < 2; i++) {
2377 if (i == 0)
2378 reg_offset = SDMA0_REGISTER_OFFSET;
2379 else
2380 reg_offset = SDMA1_REGISTER_OFFSET;
2381 me_cntl = RREG32(SDMA0_ME_CNTL + reg_offset);
2382 if (enable)
2383 me_cntl &= ~SDMA_HALT;
2384 else
2385 me_cntl |= SDMA_HALT;
2386 WREG32(SDMA0_ME_CNTL + reg_offset, me_cntl);
2387 }
2388}
2389
2390/**
2391 * cik_sdma_gfx_resume - setup and start the async dma engines
2392 *
2393 * @rdev: radeon_device pointer
2394 *
2395 * Set up the gfx DMA ring buffers and enable them (CIK).
2396 * Returns 0 for success, error for failure.
2397 */
2398static int cik_sdma_gfx_resume(struct radeon_device *rdev)
2399{
2400 struct radeon_ring *ring;
2401 u32 rb_cntl, ib_cntl;
2402 u32 rb_bufsz;
2403 u32 reg_offset, wb_offset;
2404 int i, r;
2405
2406 for (i = 0; i < 2; i++) {
2407 if (i == 0) {
2408 ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX];
2409 reg_offset = SDMA0_REGISTER_OFFSET;
2410 wb_offset = R600_WB_DMA_RPTR_OFFSET;
2411 } else {
2412 ring = &rdev->ring[CAYMAN_RING_TYPE_DMA1_INDEX];
2413 reg_offset = SDMA1_REGISTER_OFFSET;
2414 wb_offset = CAYMAN_WB_DMA1_RPTR_OFFSET;
2415 }
2416
2417 WREG32(SDMA0_SEM_INCOMPLETE_TIMER_CNTL + reg_offset, 0);
2418 WREG32(SDMA0_SEM_WAIT_FAIL_TIMER_CNTL + reg_offset, 0);
2419
2420 /* Set ring buffer size in dwords */
2421 rb_bufsz = drm_order(ring->ring_size / 4);
2422 rb_cntl = rb_bufsz << 1;
2423#ifdef __BIG_ENDIAN
2424 rb_cntl |= SDMA_RB_SWAP_ENABLE | SDMA_RPTR_WRITEBACK_SWAP_ENABLE;
2425#endif
2426 WREG32(SDMA0_GFX_RB_CNTL + reg_offset, rb_cntl);
2427
2428 /* Initialize the ring buffer's read and write pointers */
2429 WREG32(SDMA0_GFX_RB_RPTR + reg_offset, 0);
2430 WREG32(SDMA0_GFX_RB_WPTR + reg_offset, 0);
2431
2432 /* set the wb address whether it's enabled or not */
2433 WREG32(SDMA0_GFX_RB_RPTR_ADDR_HI + reg_offset,
2434 upper_32_bits(rdev->wb.gpu_addr + wb_offset) & 0xFFFFFFFF);
2435 WREG32(SDMA0_GFX_RB_RPTR_ADDR_LO + reg_offset,
2436 ((rdev->wb.gpu_addr + wb_offset) & 0xFFFFFFFC));
2437
2438 if (rdev->wb.enabled)
2439 rb_cntl |= SDMA_RPTR_WRITEBACK_ENABLE;
2440
2441 WREG32(SDMA0_GFX_RB_BASE + reg_offset, ring->gpu_addr >> 8);
2442 WREG32(SDMA0_GFX_RB_BASE_HI + reg_offset, ring->gpu_addr >> 40);
2443
2444 ring->wptr = 0;
2445 WREG32(SDMA0_GFX_RB_WPTR + reg_offset, ring->wptr << 2);
2446
2447 ring->rptr = RREG32(SDMA0_GFX_RB_RPTR + reg_offset) >> 2;
2448
2449 /* enable DMA RB */
2450 WREG32(SDMA0_GFX_RB_CNTL + reg_offset, rb_cntl | SDMA_RB_ENABLE);
2451
2452 ib_cntl = SDMA_IB_ENABLE;
2453#ifdef __BIG_ENDIAN
2454 ib_cntl |= SDMA_IB_SWAP_ENABLE;
2455#endif
2456 /* enable DMA IBs */
2457 WREG32(SDMA0_GFX_IB_CNTL + reg_offset, ib_cntl);
2458
2459 ring->ready = true;
2460
2461 r = radeon_ring_test(rdev, ring->idx, ring);
2462 if (r) {
2463 ring->ready = false;
2464 return r;
2465 }
2466 }
2467
2468 radeon_ttm_set_active_vram_size(rdev, rdev->mc.real_vram_size);
2469
2470 return 0;
2471}
2472
2473/**
2474 * cik_sdma_rlc_resume - setup and start the async dma engines
2475 *
2476 * @rdev: radeon_device pointer
2477 *
2478 * Set up the compute DMA queues and enable them (CIK).
2479 * Returns 0 for success, error for failure.
2480 */
2481static int cik_sdma_rlc_resume(struct radeon_device *rdev)
2482{
2483 /* XXX todo */
2484 return 0;
2485}
2486
2487/**
2488 * cik_sdma_load_microcode - load the sDMA ME ucode
2489 *
2490 * @rdev: radeon_device pointer
2491 *
2492 * Loads the sDMA0/1 ucode.
2493 * Returns 0 for success, -EINVAL if the ucode is not available.
2494 */
2495static int cik_sdma_load_microcode(struct radeon_device *rdev)
2496{
2497 const __be32 *fw_data;
2498 int i;
2499
2500 if (!rdev->sdma_fw)
2501 return -EINVAL;
2502
2503 /* stop the gfx rings and rlc compute queues */
2504 cik_sdma_gfx_stop(rdev);
2505 cik_sdma_rlc_stop(rdev);
2506
2507 /* halt the MEs */
2508 cik_sdma_enable(rdev, false);
2509
2510 /* sdma0 */
2511 fw_data = (const __be32 *)rdev->sdma_fw->data;
2512 WREG32(SDMA0_UCODE_ADDR + SDMA0_REGISTER_OFFSET, 0);
2513 for (i = 0; i < CIK_SDMA_UCODE_SIZE; i++)
2514 WREG32(SDMA0_UCODE_DATA + SDMA0_REGISTER_OFFSET, be32_to_cpup(fw_data++));
2515 WREG32(SDMA0_UCODE_DATA + SDMA0_REGISTER_OFFSET, CIK_SDMA_UCODE_VERSION);
2516
2517 /* sdma1 */
2518 fw_data = (const __be32 *)rdev->sdma_fw->data;
2519 WREG32(SDMA0_UCODE_ADDR + SDMA1_REGISTER_OFFSET, 0);
2520 for (i = 0; i < CIK_SDMA_UCODE_SIZE; i++)
2521 WREG32(SDMA0_UCODE_DATA + SDMA1_REGISTER_OFFSET, be32_to_cpup(fw_data++));
2522 WREG32(SDMA0_UCODE_DATA + SDMA1_REGISTER_OFFSET, CIK_SDMA_UCODE_VERSION);
2523
2524 WREG32(SDMA0_UCODE_ADDR + SDMA0_REGISTER_OFFSET, 0);
2525 WREG32(SDMA0_UCODE_ADDR + SDMA1_REGISTER_OFFSET, 0);
2526 return 0;
2527}
2528
2529/**
2530 * cik_sdma_resume - setup and start the async dma engines
2531 *
2532 * @rdev: radeon_device pointer
2533 *
2534 * Set up the DMA engines and enable them (CIK).
2535 * Returns 0 for success, error for failure.
2536 */
2537static int cik_sdma_resume(struct radeon_device *rdev)
2538{
2539 int r;
2540
2541 /* Reset dma */
2542 WREG32(SRBM_SOFT_RESET, SOFT_RESET_SDMA | SOFT_RESET_SDMA1);
2543 RREG32(SRBM_SOFT_RESET);
2544 udelay(50);
2545 WREG32(SRBM_SOFT_RESET, 0);
2546 RREG32(SRBM_SOFT_RESET);
2547
2548 r = cik_sdma_load_microcode(rdev);
2549 if (r)
2550 return r;
2551
2552 /* unhalt the MEs */
2553 cik_sdma_enable(rdev, true);
2554
2555 /* start the gfx rings and rlc compute queues */
2556 r = cik_sdma_gfx_resume(rdev);
2557 if (r)
2558 return r;
2559 r = cik_sdma_rlc_resume(rdev);
2560 if (r)
2561 return r;
2562
2563 return 0;
2564}
2565
2566/**
2567 * cik_sdma_fini - tear down the async dma engines
2568 *
2569 * @rdev: radeon_device pointer
2570 *
2571 * Stop the async dma engines and free the rings (CIK).
2572 */
2573static void cik_sdma_fini(struct radeon_device *rdev)
2574{
2575 /* stop the gfx rings and rlc compute queues */
2576 cik_sdma_gfx_stop(rdev);
2577 cik_sdma_rlc_stop(rdev);
2578 /* halt the MEs */
2579 cik_sdma_enable(rdev, false);
2580 radeon_ring_fini(rdev, &rdev->ring[R600_RING_TYPE_DMA_INDEX]);
2581 radeon_ring_fini(rdev, &rdev->ring[CAYMAN_RING_TYPE_DMA1_INDEX]);
2582 /* XXX - compute dma queue tear down */
2583}
2584
2585/**
2586 * cik_copy_dma - copy pages using the DMA engine
2587 *
2588 * @rdev: radeon_device pointer
2589 * @src_offset: src GPU address
2590 * @dst_offset: dst GPU address
2591 * @num_gpu_pages: number of GPU pages to xfer
2592 * @fence: radeon fence object
2593 *
2594 * Copy GPU paging using the DMA engine (CIK).
2595 * Used by the radeon ttm implementation to move pages if
2596 * registered as the asic copy callback.
2597 */
2598int cik_copy_dma(struct radeon_device *rdev,
2599 uint64_t src_offset, uint64_t dst_offset,
2600 unsigned num_gpu_pages,
2601 struct radeon_fence **fence)
2602{
2603 struct radeon_semaphore *sem = NULL;
2604 int ring_index = rdev->asic->copy.dma_ring_index;
2605 struct radeon_ring *ring = &rdev->ring[ring_index];
2606 u32 size_in_bytes, cur_size_in_bytes;
2607 int i, num_loops;
2608 int r = 0;
2609
2610 r = radeon_semaphore_create(rdev, &sem);
2611 if (r) {
2612 DRM_ERROR("radeon: moving bo (%d).\n", r);
2613 return r;
2614 }
2615
2616 size_in_bytes = (num_gpu_pages << RADEON_GPU_PAGE_SHIFT);
2617 num_loops = DIV_ROUND_UP(size_in_bytes, 0x1fffff);
2618 r = radeon_ring_lock(rdev, ring, num_loops * 7 + 14);
2619 if (r) {
2620 DRM_ERROR("radeon: moving bo (%d).\n", r);
2621 radeon_semaphore_free(rdev, &sem, NULL);
2622 return r;
2623 }
2624
2625 if (radeon_fence_need_sync(*fence, ring->idx)) {
2626 radeon_semaphore_sync_rings(rdev, sem, (*fence)->ring,
2627 ring->idx);
2628 radeon_fence_note_sync(*fence, ring->idx);
2629 } else {
2630 radeon_semaphore_free(rdev, &sem, NULL);
2631 }
2632
2633 for (i = 0; i < num_loops; i++) {
2634 cur_size_in_bytes = size_in_bytes;
2635 if (cur_size_in_bytes > 0x1fffff)
2636 cur_size_in_bytes = 0x1fffff;
2637 size_in_bytes -= cur_size_in_bytes;
2638 radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_COPY, SDMA_COPY_SUB_OPCODE_LINEAR, 0));
2639 radeon_ring_write(ring, cur_size_in_bytes);
2640 radeon_ring_write(ring, 0); /* src/dst endian swap */
2641 radeon_ring_write(ring, src_offset & 0xffffffff);
2642 radeon_ring_write(ring, upper_32_bits(src_offset) & 0xffffffff);
2643 radeon_ring_write(ring, dst_offset & 0xfffffffc);
2644 radeon_ring_write(ring, upper_32_bits(dst_offset) & 0xffffffff);
2645 src_offset += cur_size_in_bytes;
2646 dst_offset += cur_size_in_bytes;
2647 }
2648
2649 r = radeon_fence_emit(rdev, fence, ring->idx);
2650 if (r) {
2651 radeon_ring_unlock_undo(rdev, ring);
2652 return r;
2653 }
2654
2655 radeon_ring_unlock_commit(rdev, ring);
2656 radeon_semaphore_free(rdev, &sem, *fence);
2657
2658 return r;
2659}
2660
2661/**
2662 * cik_sdma_ring_test - simple async dma engine test
2663 *
2664 * @rdev: radeon_device pointer
2665 * @ring: radeon_ring structure holding ring information
2666 *
2667 * Test the DMA engine by writing using it to write an
2668 * value to memory. (CIK).
2669 * Returns 0 for success, error for failure.
2670 */
2671int cik_sdma_ring_test(struct radeon_device *rdev,
2672 struct radeon_ring *ring)
2673{
2674 unsigned i;
2675 int r;
2676 void __iomem *ptr = (void *)rdev->vram_scratch.ptr;
2677 u32 tmp;
2678
2679 if (!ptr) {
2680 DRM_ERROR("invalid vram scratch pointer\n");
2681 return -EINVAL;
2682 }
2683
2684 tmp = 0xCAFEDEAD;
2685 writel(tmp, ptr);
2686
2687 r = radeon_ring_lock(rdev, ring, 4);
2688 if (r) {
2689 DRM_ERROR("radeon: dma failed to lock ring %d (%d).\n", ring->idx, r);
2690 return r;
2691 }
2692 radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_WRITE, SDMA_WRITE_SUB_OPCODE_LINEAR, 0));
2693 radeon_ring_write(ring, rdev->vram_scratch.gpu_addr & 0xfffffffc);
2694 radeon_ring_write(ring, upper_32_bits(rdev->vram_scratch.gpu_addr) & 0xffffffff);
2695 radeon_ring_write(ring, 1); /* number of DWs to follow */
2696 radeon_ring_write(ring, 0xDEADBEEF);
2697 radeon_ring_unlock_commit(rdev, ring);
2698
2699 for (i = 0; i < rdev->usec_timeout; i++) {
2700 tmp = readl(ptr);
2701 if (tmp == 0xDEADBEEF)
2702 break;
2703 DRM_UDELAY(1);
2704 }
2705
2706 if (i < rdev->usec_timeout) {
2707 DRM_INFO("ring test on %d succeeded in %d usecs\n", ring->idx, i);
2708 } else {
2709 DRM_ERROR("radeon: ring %d test failed (0x%08X)\n",
2710 ring->idx, tmp);
2711 r = -EINVAL;
2712 }
2713 return r;
2714}
2715
2716/**
2717 * cik_sdma_ib_test - test an IB on the DMA engine
2718 *
2719 * @rdev: radeon_device pointer
2720 * @ring: radeon_ring structure holding ring information
2721 *
2722 * Test a simple IB in the DMA ring (CIK).
2723 * Returns 0 on success, error on failure.
2724 */
2725int cik_sdma_ib_test(struct radeon_device *rdev, struct radeon_ring *ring)
2726{
2727 struct radeon_ib ib;
2728 unsigned i;
2729 int r;
2730 void __iomem *ptr = (void *)rdev->vram_scratch.ptr;
2731 u32 tmp = 0;
2732
2733 if (!ptr) {
2734 DRM_ERROR("invalid vram scratch pointer\n");
2735 return -EINVAL;
2736 }
2737
2738 tmp = 0xCAFEDEAD;
2739 writel(tmp, ptr);
2740
2741 r = radeon_ib_get(rdev, ring->idx, &ib, NULL, 256);
2742 if (r) {
2743 DRM_ERROR("radeon: failed to get ib (%d).\n", r);
2744 return r;
2745 }
2746
2747 ib.ptr[0] = SDMA_PACKET(SDMA_OPCODE_WRITE, SDMA_WRITE_SUB_OPCODE_LINEAR, 0);
2748 ib.ptr[1] = rdev->vram_scratch.gpu_addr & 0xfffffffc;
2749 ib.ptr[2] = upper_32_bits(rdev->vram_scratch.gpu_addr) & 0xffffffff;
2750 ib.ptr[3] = 1;
2751 ib.ptr[4] = 0xDEADBEEF;
2752 ib.length_dw = 5;
2753
2754 r = radeon_ib_schedule(rdev, &ib, NULL);
2755 if (r) {
2756 radeon_ib_free(rdev, &ib);
2757 DRM_ERROR("radeon: failed to schedule ib (%d).\n", r);
2758 return r;
2759 }
2760 r = radeon_fence_wait(ib.fence, false);
2761 if (r) {
2762 DRM_ERROR("radeon: fence wait failed (%d).\n", r);
2763 return r;
2764 }
2765 for (i = 0; i < rdev->usec_timeout; i++) {
2766 tmp = readl(ptr);
2767 if (tmp == 0xDEADBEEF)
2768 break;
2769 DRM_UDELAY(1);
2770 }
2771 if (i < rdev->usec_timeout) {
2772 DRM_INFO("ib test on ring %d succeeded in %u usecs\n", ib.fence->ring, i);
2773 } else {
2774 DRM_ERROR("radeon: ib test failed (0x%08X)\n", tmp);
2775 r = -EINVAL;
2776 }
2777 radeon_ib_free(rdev, &ib);
2778 return r;
2779}
2780
Alex Deuchercc066712013-04-09 12:59:51 -04002781
2782static void cik_print_gpu_status_regs(struct radeon_device *rdev)
2783{
2784 dev_info(rdev->dev, " GRBM_STATUS=0x%08X\n",
2785 RREG32(GRBM_STATUS));
2786 dev_info(rdev->dev, " GRBM_STATUS2=0x%08X\n",
2787 RREG32(GRBM_STATUS2));
2788 dev_info(rdev->dev, " GRBM_STATUS_SE0=0x%08X\n",
2789 RREG32(GRBM_STATUS_SE0));
2790 dev_info(rdev->dev, " GRBM_STATUS_SE1=0x%08X\n",
2791 RREG32(GRBM_STATUS_SE1));
2792 dev_info(rdev->dev, " GRBM_STATUS_SE2=0x%08X\n",
2793 RREG32(GRBM_STATUS_SE2));
2794 dev_info(rdev->dev, " GRBM_STATUS_SE3=0x%08X\n",
2795 RREG32(GRBM_STATUS_SE3));
2796 dev_info(rdev->dev, " SRBM_STATUS=0x%08X\n",
2797 RREG32(SRBM_STATUS));
2798 dev_info(rdev->dev, " SRBM_STATUS2=0x%08X\n",
2799 RREG32(SRBM_STATUS2));
2800 dev_info(rdev->dev, " SDMA0_STATUS_REG = 0x%08X\n",
2801 RREG32(SDMA0_STATUS_REG + SDMA0_REGISTER_OFFSET));
2802 dev_info(rdev->dev, " SDMA1_STATUS_REG = 0x%08X\n",
2803 RREG32(SDMA0_STATUS_REG + SDMA1_REGISTER_OFFSET));
2804}
2805
Alex Deucher6f2043c2013-04-09 12:43:41 -04002806/**
Alex Deuchercc066712013-04-09 12:59:51 -04002807 * cik_gpu_check_soft_reset - check which blocks are busy
2808 *
2809 * @rdev: radeon_device pointer
2810 *
2811 * Check which blocks are busy and return the relevant reset
2812 * mask to be used by cik_gpu_soft_reset().
2813 * Returns a mask of the blocks to be reset.
2814 */
2815static u32 cik_gpu_check_soft_reset(struct radeon_device *rdev)
2816{
2817 u32 reset_mask = 0;
2818 u32 tmp;
2819
2820 /* GRBM_STATUS */
2821 tmp = RREG32(GRBM_STATUS);
2822 if (tmp & (PA_BUSY | SC_BUSY |
2823 BCI_BUSY | SX_BUSY |
2824 TA_BUSY | VGT_BUSY |
2825 DB_BUSY | CB_BUSY |
2826 GDS_BUSY | SPI_BUSY |
2827 IA_BUSY | IA_BUSY_NO_DMA))
2828 reset_mask |= RADEON_RESET_GFX;
2829
2830 if (tmp & (CP_BUSY | CP_COHERENCY_BUSY))
2831 reset_mask |= RADEON_RESET_CP;
2832
2833 /* GRBM_STATUS2 */
2834 tmp = RREG32(GRBM_STATUS2);
2835 if (tmp & RLC_BUSY)
2836 reset_mask |= RADEON_RESET_RLC;
2837
2838 /* SDMA0_STATUS_REG */
2839 tmp = RREG32(SDMA0_STATUS_REG + SDMA0_REGISTER_OFFSET);
2840 if (!(tmp & SDMA_IDLE))
2841 reset_mask |= RADEON_RESET_DMA;
2842
2843 /* SDMA1_STATUS_REG */
2844 tmp = RREG32(SDMA0_STATUS_REG + SDMA1_REGISTER_OFFSET);
2845 if (!(tmp & SDMA_IDLE))
2846 reset_mask |= RADEON_RESET_DMA1;
2847
2848 /* SRBM_STATUS2 */
2849 tmp = RREG32(SRBM_STATUS2);
2850 if (tmp & SDMA_BUSY)
2851 reset_mask |= RADEON_RESET_DMA;
2852
2853 if (tmp & SDMA1_BUSY)
2854 reset_mask |= RADEON_RESET_DMA1;
2855
2856 /* SRBM_STATUS */
2857 tmp = RREG32(SRBM_STATUS);
2858
2859 if (tmp & IH_BUSY)
2860 reset_mask |= RADEON_RESET_IH;
2861
2862 if (tmp & SEM_BUSY)
2863 reset_mask |= RADEON_RESET_SEM;
2864
2865 if (tmp & GRBM_RQ_PENDING)
2866 reset_mask |= RADEON_RESET_GRBM;
2867
2868 if (tmp & VMC_BUSY)
2869 reset_mask |= RADEON_RESET_VMC;
2870
2871 if (tmp & (MCB_BUSY | MCB_NON_DISPLAY_BUSY |
2872 MCC_BUSY | MCD_BUSY))
2873 reset_mask |= RADEON_RESET_MC;
2874
2875 if (evergreen_is_display_hung(rdev))
2876 reset_mask |= RADEON_RESET_DISPLAY;
2877
2878 /* Skip MC reset as it's mostly likely not hung, just busy */
2879 if (reset_mask & RADEON_RESET_MC) {
2880 DRM_DEBUG("MC busy: 0x%08X, clearing.\n", reset_mask);
2881 reset_mask &= ~RADEON_RESET_MC;
2882 }
2883
2884 return reset_mask;
2885}
2886
2887/**
2888 * cik_gpu_soft_reset - soft reset GPU
2889 *
2890 * @rdev: radeon_device pointer
2891 * @reset_mask: mask of which blocks to reset
2892 *
2893 * Soft reset the blocks specified in @reset_mask.
2894 */
2895static void cik_gpu_soft_reset(struct radeon_device *rdev, u32 reset_mask)
2896{
2897 struct evergreen_mc_save save;
2898 u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
2899 u32 tmp;
2900
2901 if (reset_mask == 0)
2902 return;
2903
2904 dev_info(rdev->dev, "GPU softreset: 0x%08X\n", reset_mask);
2905
2906 cik_print_gpu_status_regs(rdev);
2907 dev_info(rdev->dev, " VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x%08X\n",
2908 RREG32(VM_CONTEXT1_PROTECTION_FAULT_ADDR));
2909 dev_info(rdev->dev, " VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x%08X\n",
2910 RREG32(VM_CONTEXT1_PROTECTION_FAULT_STATUS));
2911
2912 /* stop the rlc */
2913 cik_rlc_stop(rdev);
2914
2915 /* Disable GFX parsing/prefetching */
2916 WREG32(CP_ME_CNTL, CP_ME_HALT | CP_PFP_HALT | CP_CE_HALT);
2917
2918 /* Disable MEC parsing/prefetching */
2919 WREG32(CP_MEC_CNTL, MEC_ME1_HALT | MEC_ME2_HALT);
2920
2921 if (reset_mask & RADEON_RESET_DMA) {
2922 /* sdma0 */
2923 tmp = RREG32(SDMA0_ME_CNTL + SDMA0_REGISTER_OFFSET);
2924 tmp |= SDMA_HALT;
2925 WREG32(SDMA0_ME_CNTL + SDMA0_REGISTER_OFFSET, tmp);
2926 }
2927 if (reset_mask & RADEON_RESET_DMA1) {
2928 /* sdma1 */
2929 tmp = RREG32(SDMA0_ME_CNTL + SDMA1_REGISTER_OFFSET);
2930 tmp |= SDMA_HALT;
2931 WREG32(SDMA0_ME_CNTL + SDMA1_REGISTER_OFFSET, tmp);
2932 }
2933
2934 evergreen_mc_stop(rdev, &save);
2935 if (evergreen_mc_wait_for_idle(rdev)) {
2936 dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
2937 }
2938
2939 if (reset_mask & (RADEON_RESET_GFX | RADEON_RESET_COMPUTE | RADEON_RESET_CP))
2940 grbm_soft_reset = SOFT_RESET_CP | SOFT_RESET_GFX;
2941
2942 if (reset_mask & RADEON_RESET_CP) {
2943 grbm_soft_reset |= SOFT_RESET_CP;
2944
2945 srbm_soft_reset |= SOFT_RESET_GRBM;
2946 }
2947
2948 if (reset_mask & RADEON_RESET_DMA)
2949 srbm_soft_reset |= SOFT_RESET_SDMA;
2950
2951 if (reset_mask & RADEON_RESET_DMA1)
2952 srbm_soft_reset |= SOFT_RESET_SDMA1;
2953
2954 if (reset_mask & RADEON_RESET_DISPLAY)
2955 srbm_soft_reset |= SOFT_RESET_DC;
2956
2957 if (reset_mask & RADEON_RESET_RLC)
2958 grbm_soft_reset |= SOFT_RESET_RLC;
2959
2960 if (reset_mask & RADEON_RESET_SEM)
2961 srbm_soft_reset |= SOFT_RESET_SEM;
2962
2963 if (reset_mask & RADEON_RESET_IH)
2964 srbm_soft_reset |= SOFT_RESET_IH;
2965
2966 if (reset_mask & RADEON_RESET_GRBM)
2967 srbm_soft_reset |= SOFT_RESET_GRBM;
2968
2969 if (reset_mask & RADEON_RESET_VMC)
2970 srbm_soft_reset |= SOFT_RESET_VMC;
2971
2972 if (!(rdev->flags & RADEON_IS_IGP)) {
2973 if (reset_mask & RADEON_RESET_MC)
2974 srbm_soft_reset |= SOFT_RESET_MC;
2975 }
2976
2977 if (grbm_soft_reset) {
2978 tmp = RREG32(GRBM_SOFT_RESET);
2979 tmp |= grbm_soft_reset;
2980 dev_info(rdev->dev, "GRBM_SOFT_RESET=0x%08X\n", tmp);
2981 WREG32(GRBM_SOFT_RESET, tmp);
2982 tmp = RREG32(GRBM_SOFT_RESET);
2983
2984 udelay(50);
2985
2986 tmp &= ~grbm_soft_reset;
2987 WREG32(GRBM_SOFT_RESET, tmp);
2988 tmp = RREG32(GRBM_SOFT_RESET);
2989 }
2990
2991 if (srbm_soft_reset) {
2992 tmp = RREG32(SRBM_SOFT_RESET);
2993 tmp |= srbm_soft_reset;
2994 dev_info(rdev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
2995 WREG32(SRBM_SOFT_RESET, tmp);
2996 tmp = RREG32(SRBM_SOFT_RESET);
2997
2998 udelay(50);
2999
3000 tmp &= ~srbm_soft_reset;
3001 WREG32(SRBM_SOFT_RESET, tmp);
3002 tmp = RREG32(SRBM_SOFT_RESET);
3003 }
3004
3005 /* Wait a little for things to settle down */
3006 udelay(50);
3007
3008 evergreen_mc_resume(rdev, &save);
3009 udelay(50);
3010
3011 cik_print_gpu_status_regs(rdev);
3012}
3013
3014/**
3015 * cik_asic_reset - soft reset GPU
3016 *
3017 * @rdev: radeon_device pointer
3018 *
3019 * Look up which blocks are hung and attempt
3020 * to reset them.
3021 * Returns 0 for success.
3022 */
3023int cik_asic_reset(struct radeon_device *rdev)
3024{
3025 u32 reset_mask;
3026
3027 reset_mask = cik_gpu_check_soft_reset(rdev);
3028
3029 if (reset_mask)
3030 r600_set_bios_scratch_engine_hung(rdev, true);
3031
3032 cik_gpu_soft_reset(rdev, reset_mask);
3033
3034 reset_mask = cik_gpu_check_soft_reset(rdev);
3035
3036 if (!reset_mask)
3037 r600_set_bios_scratch_engine_hung(rdev, false);
3038
3039 return 0;
3040}
3041
3042/**
3043 * cik_gfx_is_lockup - check if the 3D engine is locked up
Alex Deucher6f2043c2013-04-09 12:43:41 -04003044 *
3045 * @rdev: radeon_device pointer
3046 * @ring: radeon_ring structure holding ring information
3047 *
3048 * Check if the 3D engine is locked up (CIK).
3049 * Returns true if the engine is locked, false if not.
3050 */
Alex Deuchercc066712013-04-09 12:59:51 -04003051bool cik_gfx_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
Alex Deucher6f2043c2013-04-09 12:43:41 -04003052{
Alex Deuchercc066712013-04-09 12:59:51 -04003053 u32 reset_mask = cik_gpu_check_soft_reset(rdev);
Alex Deucher6f2043c2013-04-09 12:43:41 -04003054
Alex Deuchercc066712013-04-09 12:59:51 -04003055 if (!(reset_mask & (RADEON_RESET_GFX |
3056 RADEON_RESET_COMPUTE |
3057 RADEON_RESET_CP))) {
Alex Deucher6f2043c2013-04-09 12:43:41 -04003058 radeon_ring_lockup_update(ring);
3059 return false;
3060 }
3061 /* force CP activities */
3062 radeon_ring_force_activity(rdev, ring);
3063 return radeon_ring_test_lockup(rdev, ring);
3064}
3065
3066/**
Alex Deucher21a93e12013-04-09 12:47:11 -04003067 * cik_sdma_is_lockup - Check if the DMA engine is locked up
3068 *
3069 * @rdev: radeon_device pointer
3070 * @ring: radeon_ring structure holding ring information
3071 *
3072 * Check if the async DMA engine is locked up (CIK).
3073 * Returns true if the engine appears to be locked up, false if not.
3074 */
3075bool cik_sdma_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
3076{
Alex Deuchercc066712013-04-09 12:59:51 -04003077 u32 reset_mask = cik_gpu_check_soft_reset(rdev);
3078 u32 mask;
Alex Deucher21a93e12013-04-09 12:47:11 -04003079
3080 if (ring->idx == R600_RING_TYPE_DMA_INDEX)
Alex Deuchercc066712013-04-09 12:59:51 -04003081 mask = RADEON_RESET_DMA;
Alex Deucher21a93e12013-04-09 12:47:11 -04003082 else
Alex Deuchercc066712013-04-09 12:59:51 -04003083 mask = RADEON_RESET_DMA1;
3084
3085 if (!(reset_mask & mask)) {
Alex Deucher21a93e12013-04-09 12:47:11 -04003086 radeon_ring_lockup_update(ring);
3087 return false;
3088 }
3089 /* force ring activities */
3090 radeon_ring_force_activity(rdev, ring);
3091 return radeon_ring_test_lockup(rdev, ring);
3092}
3093
Alex Deucher1c491652013-04-09 12:45:26 -04003094/* MC */
3095/**
3096 * cik_mc_program - program the GPU memory controller
3097 *
3098 * @rdev: radeon_device pointer
3099 *
3100 * Set the location of vram, gart, and AGP in the GPU's
3101 * physical address space (CIK).
3102 */
3103static void cik_mc_program(struct radeon_device *rdev)
3104{
3105 struct evergreen_mc_save save;
3106 u32 tmp;
3107 int i, j;
3108
3109 /* Initialize HDP */
3110 for (i = 0, j = 0; i < 32; i++, j += 0x18) {
3111 WREG32((0x2c14 + j), 0x00000000);
3112 WREG32((0x2c18 + j), 0x00000000);
3113 WREG32((0x2c1c + j), 0x00000000);
3114 WREG32((0x2c20 + j), 0x00000000);
3115 WREG32((0x2c24 + j), 0x00000000);
3116 }
3117 WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
3118
3119 evergreen_mc_stop(rdev, &save);
3120 if (radeon_mc_wait_for_idle(rdev)) {
3121 dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
3122 }
3123 /* Lockout access through VGA aperture*/
3124 WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
3125 /* Update configuration */
3126 WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
3127 rdev->mc.vram_start >> 12);
3128 WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
3129 rdev->mc.vram_end >> 12);
3130 WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR,
3131 rdev->vram_scratch.gpu_addr >> 12);
3132 tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
3133 tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
3134 WREG32(MC_VM_FB_LOCATION, tmp);
3135 /* XXX double check these! */
3136 WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
3137 WREG32(HDP_NONSURFACE_INFO, (2 << 7) | (1 << 30));
3138 WREG32(HDP_NONSURFACE_SIZE, 0x3FFFFFFF);
3139 WREG32(MC_VM_AGP_BASE, 0);
3140 WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
3141 WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
3142 if (radeon_mc_wait_for_idle(rdev)) {
3143 dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
3144 }
3145 evergreen_mc_resume(rdev, &save);
3146 /* we need to own VRAM, so turn off the VGA renderer here
3147 * to stop it overwriting our objects */
3148 rv515_vga_render_disable(rdev);
3149}
3150
3151/**
3152 * cik_mc_init - initialize the memory controller driver params
3153 *
3154 * @rdev: radeon_device pointer
3155 *
3156 * Look up the amount of vram, vram width, and decide how to place
3157 * vram and gart within the GPU's physical address space (CIK).
3158 * Returns 0 for success.
3159 */
3160static int cik_mc_init(struct radeon_device *rdev)
3161{
3162 u32 tmp;
3163 int chansize, numchan;
3164
3165 /* Get VRAM informations */
3166 rdev->mc.vram_is_ddr = true;
3167 tmp = RREG32(MC_ARB_RAMCFG);
3168 if (tmp & CHANSIZE_MASK) {
3169 chansize = 64;
3170 } else {
3171 chansize = 32;
3172 }
3173 tmp = RREG32(MC_SHARED_CHMAP);
3174 switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
3175 case 0:
3176 default:
3177 numchan = 1;
3178 break;
3179 case 1:
3180 numchan = 2;
3181 break;
3182 case 2:
3183 numchan = 4;
3184 break;
3185 case 3:
3186 numchan = 8;
3187 break;
3188 case 4:
3189 numchan = 3;
3190 break;
3191 case 5:
3192 numchan = 6;
3193 break;
3194 case 6:
3195 numchan = 10;
3196 break;
3197 case 7:
3198 numchan = 12;
3199 break;
3200 case 8:
3201 numchan = 16;
3202 break;
3203 }
3204 rdev->mc.vram_width = numchan * chansize;
3205 /* Could aper size report 0 ? */
3206 rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
3207 rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
3208 /* size in MB on si */
3209 rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE) * 1024 * 1024;
3210 rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE) * 1024 * 1024;
3211 rdev->mc.visible_vram_size = rdev->mc.aper_size;
3212 si_vram_gtt_location(rdev, &rdev->mc);
3213 radeon_update_bandwidth_info(rdev);
3214
3215 return 0;
3216}
3217
3218/*
3219 * GART
3220 * VMID 0 is the physical GPU addresses as used by the kernel.
3221 * VMIDs 1-15 are used for userspace clients and are handled
3222 * by the radeon vm/hsa code.
3223 */
3224/**
3225 * cik_pcie_gart_tlb_flush - gart tlb flush callback
3226 *
3227 * @rdev: radeon_device pointer
3228 *
3229 * Flush the TLB for the VMID 0 page table (CIK).
3230 */
3231void cik_pcie_gart_tlb_flush(struct radeon_device *rdev)
3232{
3233 /* flush hdp cache */
3234 WREG32(HDP_MEM_COHERENCY_FLUSH_CNTL, 0);
3235
3236 /* bits 0-15 are the VM contexts0-15 */
3237 WREG32(VM_INVALIDATE_REQUEST, 0x1);
3238}
3239
3240/**
3241 * cik_pcie_gart_enable - gart enable
3242 *
3243 * @rdev: radeon_device pointer
3244 *
3245 * This sets up the TLBs, programs the page tables for VMID0,
3246 * sets up the hw for VMIDs 1-15 which are allocated on
3247 * demand, and sets up the global locations for the LDS, GDS,
3248 * and GPUVM for FSA64 clients (CIK).
3249 * Returns 0 for success, errors for failure.
3250 */
3251static int cik_pcie_gart_enable(struct radeon_device *rdev)
3252{
3253 int r, i;
3254
3255 if (rdev->gart.robj == NULL) {
3256 dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
3257 return -EINVAL;
3258 }
3259 r = radeon_gart_table_vram_pin(rdev);
3260 if (r)
3261 return r;
3262 radeon_gart_restore(rdev);
3263 /* Setup TLB control */
3264 WREG32(MC_VM_MX_L1_TLB_CNTL,
3265 (0xA << 7) |
3266 ENABLE_L1_TLB |
3267 SYSTEM_ACCESS_MODE_NOT_IN_SYS |
3268 ENABLE_ADVANCED_DRIVER_MODEL |
3269 SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU);
3270 /* Setup L2 cache */
3271 WREG32(VM_L2_CNTL, ENABLE_L2_CACHE |
3272 ENABLE_L2_FRAGMENT_PROCESSING |
3273 ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
3274 ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE |
3275 EFFECTIVE_L2_QUEUE_SIZE(7) |
3276 CONTEXT1_IDENTITY_ACCESS_MODE(1));
3277 WREG32(VM_L2_CNTL2, INVALIDATE_ALL_L1_TLBS | INVALIDATE_L2_CACHE);
3278 WREG32(VM_L2_CNTL3, L2_CACHE_BIGK_ASSOCIATIVITY |
3279 L2_CACHE_BIGK_FRAGMENT_SIZE(6));
3280 /* setup context0 */
3281 WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
3282 WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
3283 WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
3284 WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
3285 (u32)(rdev->dummy_page.addr >> 12));
3286 WREG32(VM_CONTEXT0_CNTL2, 0);
3287 WREG32(VM_CONTEXT0_CNTL, (ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
3288 RANGE_PROTECTION_FAULT_ENABLE_DEFAULT));
3289
3290 WREG32(0x15D4, 0);
3291 WREG32(0x15D8, 0);
3292 WREG32(0x15DC, 0);
3293
3294 /* empty context1-15 */
3295 /* FIXME start with 4G, once using 2 level pt switch to full
3296 * vm size space
3297 */
3298 /* set vm size, must be a multiple of 4 */
3299 WREG32(VM_CONTEXT1_PAGE_TABLE_START_ADDR, 0);
3300 WREG32(VM_CONTEXT1_PAGE_TABLE_END_ADDR, rdev->vm_manager.max_pfn);
3301 for (i = 1; i < 16; i++) {
3302 if (i < 8)
3303 WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR + (i << 2),
3304 rdev->gart.table_addr >> 12);
3305 else
3306 WREG32(VM_CONTEXT8_PAGE_TABLE_BASE_ADDR + ((i - 8) << 2),
3307 rdev->gart.table_addr >> 12);
3308 }
3309
3310 /* enable context1-15 */
3311 WREG32(VM_CONTEXT1_PROTECTION_FAULT_DEFAULT_ADDR,
3312 (u32)(rdev->dummy_page.addr >> 12));
Alex Deuchera00024b2012-09-18 16:06:01 -04003313 WREG32(VM_CONTEXT1_CNTL2, 4);
Alex Deucher1c491652013-04-09 12:45:26 -04003314 WREG32(VM_CONTEXT1_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(1) |
Alex Deuchera00024b2012-09-18 16:06:01 -04003315 RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT |
3316 RANGE_PROTECTION_FAULT_ENABLE_DEFAULT |
3317 DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT |
3318 DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT |
3319 PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT |
3320 PDE0_PROTECTION_FAULT_ENABLE_DEFAULT |
3321 VALID_PROTECTION_FAULT_ENABLE_INTERRUPT |
3322 VALID_PROTECTION_FAULT_ENABLE_DEFAULT |
3323 READ_PROTECTION_FAULT_ENABLE_INTERRUPT |
3324 READ_PROTECTION_FAULT_ENABLE_DEFAULT |
3325 WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT |
3326 WRITE_PROTECTION_FAULT_ENABLE_DEFAULT);
Alex Deucher1c491652013-04-09 12:45:26 -04003327
3328 /* TC cache setup ??? */
3329 WREG32(TC_CFG_L1_LOAD_POLICY0, 0);
3330 WREG32(TC_CFG_L1_LOAD_POLICY1, 0);
3331 WREG32(TC_CFG_L1_STORE_POLICY, 0);
3332
3333 WREG32(TC_CFG_L2_LOAD_POLICY0, 0);
3334 WREG32(TC_CFG_L2_LOAD_POLICY1, 0);
3335 WREG32(TC_CFG_L2_STORE_POLICY0, 0);
3336 WREG32(TC_CFG_L2_STORE_POLICY1, 0);
3337 WREG32(TC_CFG_L2_ATOMIC_POLICY, 0);
3338
3339 WREG32(TC_CFG_L1_VOLATILE, 0);
3340 WREG32(TC_CFG_L2_VOLATILE, 0);
3341
3342 if (rdev->family == CHIP_KAVERI) {
3343 u32 tmp = RREG32(CHUB_CONTROL);
3344 tmp &= ~BYPASS_VM;
3345 WREG32(CHUB_CONTROL, tmp);
3346 }
3347
3348 /* XXX SH_MEM regs */
3349 /* where to put LDS, scratch, GPUVM in FSA64 space */
3350 for (i = 0; i < 16; i++) {
3351 WREG32(SRBM_GFX_CNTL, VMID(i));
Alex Deucher21a93e12013-04-09 12:47:11 -04003352 /* CP and shaders */
Alex Deucher1c491652013-04-09 12:45:26 -04003353 WREG32(SH_MEM_CONFIG, 0);
3354 WREG32(SH_MEM_APE1_BASE, 1);
3355 WREG32(SH_MEM_APE1_LIMIT, 0);
3356 WREG32(SH_MEM_BASES, 0);
Alex Deucher21a93e12013-04-09 12:47:11 -04003357 /* SDMA GFX */
3358 WREG32(SDMA0_GFX_VIRTUAL_ADDR + SDMA0_REGISTER_OFFSET, 0);
3359 WREG32(SDMA0_GFX_APE1_CNTL + SDMA0_REGISTER_OFFSET, 0);
3360 WREG32(SDMA0_GFX_VIRTUAL_ADDR + SDMA1_REGISTER_OFFSET, 0);
3361 WREG32(SDMA0_GFX_APE1_CNTL + SDMA1_REGISTER_OFFSET, 0);
3362 /* XXX SDMA RLC - todo */
Alex Deucher1c491652013-04-09 12:45:26 -04003363 }
3364 WREG32(SRBM_GFX_CNTL, 0);
3365
3366 cik_pcie_gart_tlb_flush(rdev);
3367 DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
3368 (unsigned)(rdev->mc.gtt_size >> 20),
3369 (unsigned long long)rdev->gart.table_addr);
3370 rdev->gart.ready = true;
3371 return 0;
3372}
3373
3374/**
3375 * cik_pcie_gart_disable - gart disable
3376 *
3377 * @rdev: radeon_device pointer
3378 *
3379 * This disables all VM page table (CIK).
3380 */
3381static void cik_pcie_gart_disable(struct radeon_device *rdev)
3382{
3383 /* Disable all tables */
3384 WREG32(VM_CONTEXT0_CNTL, 0);
3385 WREG32(VM_CONTEXT1_CNTL, 0);
3386 /* Setup TLB control */
3387 WREG32(MC_VM_MX_L1_TLB_CNTL, SYSTEM_ACCESS_MODE_NOT_IN_SYS |
3388 SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU);
3389 /* Setup L2 cache */
3390 WREG32(VM_L2_CNTL,
3391 ENABLE_L2_FRAGMENT_PROCESSING |
3392 ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
3393 ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE |
3394 EFFECTIVE_L2_QUEUE_SIZE(7) |
3395 CONTEXT1_IDENTITY_ACCESS_MODE(1));
3396 WREG32(VM_L2_CNTL2, 0);
3397 WREG32(VM_L2_CNTL3, L2_CACHE_BIGK_ASSOCIATIVITY |
3398 L2_CACHE_BIGK_FRAGMENT_SIZE(6));
3399 radeon_gart_table_vram_unpin(rdev);
3400}
3401
3402/**
3403 * cik_pcie_gart_fini - vm fini callback
3404 *
3405 * @rdev: radeon_device pointer
3406 *
3407 * Tears down the driver GART/VM setup (CIK).
3408 */
3409static void cik_pcie_gart_fini(struct radeon_device *rdev)
3410{
3411 cik_pcie_gart_disable(rdev);
3412 radeon_gart_table_vram_free(rdev);
3413 radeon_gart_fini(rdev);
3414}
3415
3416/* vm parser */
3417/**
3418 * cik_ib_parse - vm ib_parse callback
3419 *
3420 * @rdev: radeon_device pointer
3421 * @ib: indirect buffer pointer
3422 *
3423 * CIK uses hw IB checking so this is a nop (CIK).
3424 */
3425int cik_ib_parse(struct radeon_device *rdev, struct radeon_ib *ib)
3426{
3427 return 0;
3428}
3429
3430/*
3431 * vm
3432 * VMID 0 is the physical GPU addresses as used by the kernel.
3433 * VMIDs 1-15 are used for userspace clients and are handled
3434 * by the radeon vm/hsa code.
3435 */
3436/**
3437 * cik_vm_init - cik vm init callback
3438 *
3439 * @rdev: radeon_device pointer
3440 *
3441 * Inits cik specific vm parameters (number of VMs, base of vram for
3442 * VMIDs 1-15) (CIK).
3443 * Returns 0 for success.
3444 */
3445int cik_vm_init(struct radeon_device *rdev)
3446{
3447 /* number of VMs */
3448 rdev->vm_manager.nvm = 16;
3449 /* base offset of vram pages */
3450 if (rdev->flags & RADEON_IS_IGP) {
3451 u64 tmp = RREG32(MC_VM_FB_OFFSET);
3452 tmp <<= 22;
3453 rdev->vm_manager.vram_base_offset = tmp;
3454 } else
3455 rdev->vm_manager.vram_base_offset = 0;
3456
3457 return 0;
3458}
3459
3460/**
3461 * cik_vm_fini - cik vm fini callback
3462 *
3463 * @rdev: radeon_device pointer
3464 *
3465 * Tear down any asic specific VM setup (CIK).
3466 */
3467void cik_vm_fini(struct radeon_device *rdev)
3468{
3469}
3470
Alex Deucherf96ab482012-08-31 10:37:47 -04003471/**
3472 * cik_vm_flush - cik vm flush using the CP
3473 *
3474 * @rdev: radeon_device pointer
3475 *
3476 * Update the page table base and flush the VM TLB
3477 * using the CP (CIK).
3478 */
3479void cik_vm_flush(struct radeon_device *rdev, int ridx, struct radeon_vm *vm)
3480{
3481 struct radeon_ring *ring = &rdev->ring[ridx];
3482
3483 if (vm == NULL)
3484 return;
3485
3486 radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
3487 radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
3488 WRITE_DATA_DST_SEL(0)));
3489 if (vm->id < 8) {
3490 radeon_ring_write(ring,
3491 (VM_CONTEXT0_PAGE_TABLE_BASE_ADDR + (vm->id << 2)) >> 2);
3492 } else {
3493 radeon_ring_write(ring,
3494 (VM_CONTEXT8_PAGE_TABLE_BASE_ADDR + ((vm->id - 8) << 2)) >> 2);
3495 }
3496 radeon_ring_write(ring, 0);
3497 radeon_ring_write(ring, vm->pd_gpu_addr >> 12);
3498
3499 /* update SH_MEM_* regs */
3500 radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
3501 radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
3502 WRITE_DATA_DST_SEL(0)));
3503 radeon_ring_write(ring, SRBM_GFX_CNTL >> 2);
3504 radeon_ring_write(ring, 0);
3505 radeon_ring_write(ring, VMID(vm->id));
3506
3507 radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 6));
3508 radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
3509 WRITE_DATA_DST_SEL(0)));
3510 radeon_ring_write(ring, SH_MEM_BASES >> 2);
3511 radeon_ring_write(ring, 0);
3512
3513 radeon_ring_write(ring, 0); /* SH_MEM_BASES */
3514 radeon_ring_write(ring, 0); /* SH_MEM_CONFIG */
3515 radeon_ring_write(ring, 1); /* SH_MEM_APE1_BASE */
3516 radeon_ring_write(ring, 0); /* SH_MEM_APE1_LIMIT */
3517
3518 radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
3519 radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
3520 WRITE_DATA_DST_SEL(0)));
3521 radeon_ring_write(ring, SRBM_GFX_CNTL >> 2);
3522 radeon_ring_write(ring, 0);
3523 radeon_ring_write(ring, VMID(0));
3524
3525 /* HDP flush */
3526 /* We should be using the WAIT_REG_MEM packet here like in
3527 * cik_fence_ring_emit(), but it causes the CP to hang in this
3528 * context...
3529 */
3530 radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
3531 radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
3532 WRITE_DATA_DST_SEL(0)));
3533 radeon_ring_write(ring, HDP_MEM_COHERENCY_FLUSH_CNTL >> 2);
3534 radeon_ring_write(ring, 0);
3535 radeon_ring_write(ring, 0);
3536
3537 /* bits 0-15 are the VM contexts0-15 */
3538 radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
3539 radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
3540 WRITE_DATA_DST_SEL(0)));
3541 radeon_ring_write(ring, VM_INVALIDATE_REQUEST >> 2);
3542 radeon_ring_write(ring, 0);
3543 radeon_ring_write(ring, 1 << vm->id);
3544
3545 /* sync PFP to ME, otherwise we might get invalid PFP reads */
3546 radeon_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
3547 radeon_ring_write(ring, 0x0);
3548}
3549
Alex Deucher605de6b2012-10-22 13:04:03 -04003550/**
Alex Deucherd0e092d2012-08-31 11:00:53 -04003551 * cik_vm_set_page - update the page tables using sDMA
3552 *
3553 * @rdev: radeon_device pointer
3554 * @ib: indirect buffer to fill with commands
3555 * @pe: addr of the page entry
3556 * @addr: dst addr to write into pe
3557 * @count: number of page entries to update
3558 * @incr: increase next addr by incr bytes
3559 * @flags: access flags
3560 *
3561 * Update the page tables using CP or sDMA (CIK).
3562 */
3563void cik_vm_set_page(struct radeon_device *rdev,
3564 struct radeon_ib *ib,
3565 uint64_t pe,
3566 uint64_t addr, unsigned count,
3567 uint32_t incr, uint32_t flags)
3568{
3569 uint32_t r600_flags = cayman_vm_page_flags(rdev, flags);
3570 uint64_t value;
3571 unsigned ndw;
3572
3573 if (rdev->asic->vm.pt_ring_index == RADEON_RING_TYPE_GFX_INDEX) {
3574 /* CP */
3575 while (count) {
3576 ndw = 2 + count * 2;
3577 if (ndw > 0x3FFE)
3578 ndw = 0x3FFE;
3579
3580 ib->ptr[ib->length_dw++] = PACKET3(PACKET3_WRITE_DATA, ndw);
3581 ib->ptr[ib->length_dw++] = (WRITE_DATA_ENGINE_SEL(0) |
3582 WRITE_DATA_DST_SEL(1));
3583 ib->ptr[ib->length_dw++] = pe;
3584 ib->ptr[ib->length_dw++] = upper_32_bits(pe);
3585 for (; ndw > 2; ndw -= 2, --count, pe += 8) {
3586 if (flags & RADEON_VM_PAGE_SYSTEM) {
3587 value = radeon_vm_map_gart(rdev, addr);
3588 value &= 0xFFFFFFFFFFFFF000ULL;
3589 } else if (flags & RADEON_VM_PAGE_VALID) {
3590 value = addr;
3591 } else {
3592 value = 0;
3593 }
3594 addr += incr;
3595 value |= r600_flags;
3596 ib->ptr[ib->length_dw++] = value;
3597 ib->ptr[ib->length_dw++] = upper_32_bits(value);
3598 }
3599 }
3600 } else {
3601 /* DMA */
3602 if (flags & RADEON_VM_PAGE_SYSTEM) {
3603 while (count) {
3604 ndw = count * 2;
3605 if (ndw > 0xFFFFE)
3606 ndw = 0xFFFFE;
3607
3608 /* for non-physically contiguous pages (system) */
3609 ib->ptr[ib->length_dw++] = SDMA_PACKET(SDMA_OPCODE_WRITE, SDMA_WRITE_SUB_OPCODE_LINEAR, 0);
3610 ib->ptr[ib->length_dw++] = pe;
3611 ib->ptr[ib->length_dw++] = upper_32_bits(pe);
3612 ib->ptr[ib->length_dw++] = ndw;
3613 for (; ndw > 0; ndw -= 2, --count, pe += 8) {
3614 if (flags & RADEON_VM_PAGE_SYSTEM) {
3615 value = radeon_vm_map_gart(rdev, addr);
3616 value &= 0xFFFFFFFFFFFFF000ULL;
3617 } else if (flags & RADEON_VM_PAGE_VALID) {
3618 value = addr;
3619 } else {
3620 value = 0;
3621 }
3622 addr += incr;
3623 value |= r600_flags;
3624 ib->ptr[ib->length_dw++] = value;
3625 ib->ptr[ib->length_dw++] = upper_32_bits(value);
3626 }
3627 }
3628 } else {
3629 while (count) {
3630 ndw = count;
3631 if (ndw > 0x7FFFF)
3632 ndw = 0x7FFFF;
3633
3634 if (flags & RADEON_VM_PAGE_VALID)
3635 value = addr;
3636 else
3637 value = 0;
3638 /* for physically contiguous pages (vram) */
3639 ib->ptr[ib->length_dw++] = SDMA_PACKET(SDMA_OPCODE_GENERATE_PTE_PDE, 0, 0);
3640 ib->ptr[ib->length_dw++] = pe; /* dst addr */
3641 ib->ptr[ib->length_dw++] = upper_32_bits(pe);
3642 ib->ptr[ib->length_dw++] = r600_flags; /* mask */
3643 ib->ptr[ib->length_dw++] = 0;
3644 ib->ptr[ib->length_dw++] = value; /* value */
3645 ib->ptr[ib->length_dw++] = upper_32_bits(value);
3646 ib->ptr[ib->length_dw++] = incr; /* increment size */
3647 ib->ptr[ib->length_dw++] = 0;
3648 ib->ptr[ib->length_dw++] = ndw; /* number of entries */
3649 pe += ndw * 8;
3650 addr += ndw * incr;
3651 count -= ndw;
3652 }
3653 }
3654 while (ib->length_dw & 0x7)
3655 ib->ptr[ib->length_dw++] = SDMA_PACKET(SDMA_OPCODE_NOP, 0, 0);
3656 }
3657}
3658
3659/**
Alex Deucher605de6b2012-10-22 13:04:03 -04003660 * cik_dma_vm_flush - cik vm flush using sDMA
3661 *
3662 * @rdev: radeon_device pointer
3663 *
3664 * Update the page table base and flush the VM TLB
3665 * using sDMA (CIK).
3666 */
3667void cik_dma_vm_flush(struct radeon_device *rdev, int ridx, struct radeon_vm *vm)
3668{
3669 struct radeon_ring *ring = &rdev->ring[ridx];
3670 u32 extra_bits = (SDMA_POLL_REG_MEM_EXTRA_OP(1) |
3671 SDMA_POLL_REG_MEM_EXTRA_FUNC(3)); /* == */
3672 u32 ref_and_mask;
3673
3674 if (vm == NULL)
3675 return;
3676
3677 if (ridx == R600_RING_TYPE_DMA_INDEX)
3678 ref_and_mask = SDMA0;
3679 else
3680 ref_and_mask = SDMA1;
3681
3682 radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SRBM_WRITE, 0, 0xf000));
3683 if (vm->id < 8) {
3684 radeon_ring_write(ring, (VM_CONTEXT0_PAGE_TABLE_BASE_ADDR + (vm->id << 2)) >> 2);
3685 } else {
3686 radeon_ring_write(ring, (VM_CONTEXT8_PAGE_TABLE_BASE_ADDR + ((vm->id - 8) << 2)) >> 2);
3687 }
3688 radeon_ring_write(ring, vm->pd_gpu_addr >> 12);
3689
3690 /* update SH_MEM_* regs */
3691 radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SRBM_WRITE, 0, 0xf000));
3692 radeon_ring_write(ring, SRBM_GFX_CNTL >> 2);
3693 radeon_ring_write(ring, VMID(vm->id));
3694
3695 radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SRBM_WRITE, 0, 0xf000));
3696 radeon_ring_write(ring, SH_MEM_BASES >> 2);
3697 radeon_ring_write(ring, 0);
3698
3699 radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SRBM_WRITE, 0, 0xf000));
3700 radeon_ring_write(ring, SH_MEM_CONFIG >> 2);
3701 radeon_ring_write(ring, 0);
3702
3703 radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SRBM_WRITE, 0, 0xf000));
3704 radeon_ring_write(ring, SH_MEM_APE1_BASE >> 2);
3705 radeon_ring_write(ring, 1);
3706
3707 radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SRBM_WRITE, 0, 0xf000));
3708 radeon_ring_write(ring, SH_MEM_APE1_LIMIT >> 2);
3709 radeon_ring_write(ring, 0);
3710
3711 radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SRBM_WRITE, 0, 0xf000));
3712 radeon_ring_write(ring, SRBM_GFX_CNTL >> 2);
3713 radeon_ring_write(ring, VMID(0));
3714
3715 /* flush HDP */
3716 radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_POLL_REG_MEM, 0, extra_bits));
3717 radeon_ring_write(ring, GPU_HDP_FLUSH_DONE);
3718 radeon_ring_write(ring, GPU_HDP_FLUSH_REQ);
3719 radeon_ring_write(ring, ref_and_mask); /* REFERENCE */
3720 radeon_ring_write(ring, ref_and_mask); /* MASK */
3721 radeon_ring_write(ring, (4 << 16) | 10); /* RETRY_COUNT, POLL_INTERVAL */
3722
3723 /* flush TLB */
3724 radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SRBM_WRITE, 0, 0xf000));
3725 radeon_ring_write(ring, VM_INVALIDATE_REQUEST >> 2);
3726 radeon_ring_write(ring, 1 << vm->id);
3727}
3728
Alex Deucherf6796ca2012-11-09 10:44:08 -05003729/*
3730 * RLC
3731 * The RLC is a multi-purpose microengine that handles a
3732 * variety of functions, the most important of which is
3733 * the interrupt controller.
3734 */
3735/**
3736 * cik_rlc_stop - stop the RLC ME
3737 *
3738 * @rdev: radeon_device pointer
3739 *
3740 * Halt the RLC ME (MicroEngine) (CIK).
3741 */
3742static void cik_rlc_stop(struct radeon_device *rdev)
3743{
3744 int i, j, k;
3745 u32 mask, tmp;
3746
3747 tmp = RREG32(CP_INT_CNTL_RING0);
3748 tmp &= ~(CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
3749 WREG32(CP_INT_CNTL_RING0, tmp);
3750
3751 RREG32(CB_CGTT_SCLK_CTRL);
3752 RREG32(CB_CGTT_SCLK_CTRL);
3753 RREG32(CB_CGTT_SCLK_CTRL);
3754 RREG32(CB_CGTT_SCLK_CTRL);
3755
3756 tmp = RREG32(RLC_CGCG_CGLS_CTRL) & 0xfffffffc;
3757 WREG32(RLC_CGCG_CGLS_CTRL, tmp);
3758
3759 WREG32(RLC_CNTL, 0);
3760
3761 for (i = 0; i < rdev->config.cik.max_shader_engines; i++) {
3762 for (j = 0; j < rdev->config.cik.max_sh_per_se; j++) {
3763 cik_select_se_sh(rdev, i, j);
3764 for (k = 0; k < rdev->usec_timeout; k++) {
3765 if (RREG32(RLC_SERDES_CU_MASTER_BUSY) == 0)
3766 break;
3767 udelay(1);
3768 }
3769 }
3770 }
3771 cik_select_se_sh(rdev, 0xffffffff, 0xffffffff);
3772
3773 mask = SE_MASTER_BUSY_MASK | GC_MASTER_BUSY | TC0_MASTER_BUSY | TC1_MASTER_BUSY;
3774 for (k = 0; k < rdev->usec_timeout; k++) {
3775 if ((RREG32(RLC_SERDES_NONCU_MASTER_BUSY) & mask) == 0)
3776 break;
3777 udelay(1);
3778 }
3779}
3780
3781/**
3782 * cik_rlc_start - start the RLC ME
3783 *
3784 * @rdev: radeon_device pointer
3785 *
3786 * Unhalt the RLC ME (MicroEngine) (CIK).
3787 */
3788static void cik_rlc_start(struct radeon_device *rdev)
3789{
3790 u32 tmp;
3791
3792 WREG32(RLC_CNTL, RLC_ENABLE);
3793
3794 tmp = RREG32(CP_INT_CNTL_RING0);
3795 tmp |= (CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
3796 WREG32(CP_INT_CNTL_RING0, tmp);
3797
3798 udelay(50);
3799}
3800
3801/**
3802 * cik_rlc_resume - setup the RLC hw
3803 *
3804 * @rdev: radeon_device pointer
3805 *
3806 * Initialize the RLC registers, load the ucode,
3807 * and start the RLC (CIK).
3808 * Returns 0 for success, -EINVAL if the ucode is not available.
3809 */
3810static int cik_rlc_resume(struct radeon_device *rdev)
3811{
3812 u32 i, size;
3813 u32 clear_state_info[3];
3814 const __be32 *fw_data;
3815
3816 if (!rdev->rlc_fw)
3817 return -EINVAL;
3818
3819 switch (rdev->family) {
3820 case CHIP_BONAIRE:
3821 default:
3822 size = BONAIRE_RLC_UCODE_SIZE;
3823 break;
3824 case CHIP_KAVERI:
3825 size = KV_RLC_UCODE_SIZE;
3826 break;
3827 case CHIP_KABINI:
3828 size = KB_RLC_UCODE_SIZE;
3829 break;
3830 }
3831
3832 cik_rlc_stop(rdev);
3833
3834 WREG32(GRBM_SOFT_RESET, SOFT_RESET_RLC);
3835 RREG32(GRBM_SOFT_RESET);
3836 udelay(50);
3837 WREG32(GRBM_SOFT_RESET, 0);
3838 RREG32(GRBM_SOFT_RESET);
3839 udelay(50);
3840
3841 WREG32(RLC_LB_CNTR_INIT, 0);
3842 WREG32(RLC_LB_CNTR_MAX, 0x00008000);
3843
3844 cik_select_se_sh(rdev, 0xffffffff, 0xffffffff);
3845 WREG32(RLC_LB_INIT_CU_MASK, 0xffffffff);
3846 WREG32(RLC_LB_PARAMS, 0x00600408);
3847 WREG32(RLC_LB_CNTL, 0x80000004);
3848
3849 WREG32(RLC_MC_CNTL, 0);
3850 WREG32(RLC_UCODE_CNTL, 0);
3851
3852 fw_data = (const __be32 *)rdev->rlc_fw->data;
3853 WREG32(RLC_GPM_UCODE_ADDR, 0);
3854 for (i = 0; i < size; i++)
3855 WREG32(RLC_GPM_UCODE_DATA, be32_to_cpup(fw_data++));
3856 WREG32(RLC_GPM_UCODE_ADDR, 0);
3857
3858 /* XXX */
3859 clear_state_info[0] = 0;//upper_32_bits(rdev->rlc.save_restore_gpu_addr);
3860 clear_state_info[1] = 0;//rdev->rlc.save_restore_gpu_addr;
3861 clear_state_info[2] = 0;//cik_default_size;
3862 WREG32(RLC_GPM_SCRATCH_ADDR, 0x3d);
3863 for (i = 0; i < 3; i++)
3864 WREG32(RLC_GPM_SCRATCH_DATA, clear_state_info[i]);
3865 WREG32(RLC_DRIVER_DMA_STATUS, 0);
3866
3867 cik_rlc_start(rdev);
3868
3869 return 0;
3870}
Alex Deuchera59781b2012-11-09 10:45:57 -05003871
3872/*
3873 * Interrupts
3874 * Starting with r6xx, interrupts are handled via a ring buffer.
3875 * Ring buffers are areas of GPU accessible memory that the GPU
3876 * writes interrupt vectors into and the host reads vectors out of.
3877 * There is a rptr (read pointer) that determines where the
3878 * host is currently reading, and a wptr (write pointer)
3879 * which determines where the GPU has written. When the
3880 * pointers are equal, the ring is idle. When the GPU
3881 * writes vectors to the ring buffer, it increments the
3882 * wptr. When there is an interrupt, the host then starts
3883 * fetching commands and processing them until the pointers are
3884 * equal again at which point it updates the rptr.
3885 */
3886
3887/**
3888 * cik_enable_interrupts - Enable the interrupt ring buffer
3889 *
3890 * @rdev: radeon_device pointer
3891 *
3892 * Enable the interrupt ring buffer (CIK).
3893 */
3894static void cik_enable_interrupts(struct radeon_device *rdev)
3895{
3896 u32 ih_cntl = RREG32(IH_CNTL);
3897 u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
3898
3899 ih_cntl |= ENABLE_INTR;
3900 ih_rb_cntl |= IH_RB_ENABLE;
3901 WREG32(IH_CNTL, ih_cntl);
3902 WREG32(IH_RB_CNTL, ih_rb_cntl);
3903 rdev->ih.enabled = true;
3904}
3905
3906/**
3907 * cik_disable_interrupts - Disable the interrupt ring buffer
3908 *
3909 * @rdev: radeon_device pointer
3910 *
3911 * Disable the interrupt ring buffer (CIK).
3912 */
3913static void cik_disable_interrupts(struct radeon_device *rdev)
3914{
3915 u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
3916 u32 ih_cntl = RREG32(IH_CNTL);
3917
3918 ih_rb_cntl &= ~IH_RB_ENABLE;
3919 ih_cntl &= ~ENABLE_INTR;
3920 WREG32(IH_RB_CNTL, ih_rb_cntl);
3921 WREG32(IH_CNTL, ih_cntl);
3922 /* set rptr, wptr to 0 */
3923 WREG32(IH_RB_RPTR, 0);
3924 WREG32(IH_RB_WPTR, 0);
3925 rdev->ih.enabled = false;
3926 rdev->ih.rptr = 0;
3927}
3928
3929/**
3930 * cik_disable_interrupt_state - Disable all interrupt sources
3931 *
3932 * @rdev: radeon_device pointer
3933 *
3934 * Clear all interrupt enable bits used by the driver (CIK).
3935 */
3936static void cik_disable_interrupt_state(struct radeon_device *rdev)
3937{
3938 u32 tmp;
3939
3940 /* gfx ring */
3941 WREG32(CP_INT_CNTL_RING0, CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
Alex Deucher21a93e12013-04-09 12:47:11 -04003942 /* sdma */
3943 tmp = RREG32(SDMA0_CNTL + SDMA0_REGISTER_OFFSET) & ~TRAP_ENABLE;
3944 WREG32(SDMA0_CNTL + SDMA0_REGISTER_OFFSET, tmp);
3945 tmp = RREG32(SDMA0_CNTL + SDMA1_REGISTER_OFFSET) & ~TRAP_ENABLE;
3946 WREG32(SDMA0_CNTL + SDMA1_REGISTER_OFFSET, tmp);
Alex Deuchera59781b2012-11-09 10:45:57 -05003947 /* compute queues */
3948 WREG32(CP_ME1_PIPE0_INT_CNTL, 0);
3949 WREG32(CP_ME1_PIPE1_INT_CNTL, 0);
3950 WREG32(CP_ME1_PIPE2_INT_CNTL, 0);
3951 WREG32(CP_ME1_PIPE3_INT_CNTL, 0);
3952 WREG32(CP_ME2_PIPE0_INT_CNTL, 0);
3953 WREG32(CP_ME2_PIPE1_INT_CNTL, 0);
3954 WREG32(CP_ME2_PIPE2_INT_CNTL, 0);
3955 WREG32(CP_ME2_PIPE3_INT_CNTL, 0);
3956 /* grbm */
3957 WREG32(GRBM_INT_CNTL, 0);
3958 /* vline/vblank, etc. */
3959 WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
3960 WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
3961 if (rdev->num_crtc >= 4) {
3962 WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
3963 WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
3964 }
3965 if (rdev->num_crtc >= 6) {
3966 WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
3967 WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
3968 }
3969
3970 /* dac hotplug */
3971 WREG32(DAC_AUTODETECT_INT_CONTROL, 0);
3972
3973 /* digital hotplug */
3974 tmp = RREG32(DC_HPD1_INT_CONTROL) & DC_HPDx_INT_POLARITY;
3975 WREG32(DC_HPD1_INT_CONTROL, tmp);
3976 tmp = RREG32(DC_HPD2_INT_CONTROL) & DC_HPDx_INT_POLARITY;
3977 WREG32(DC_HPD2_INT_CONTROL, tmp);
3978 tmp = RREG32(DC_HPD3_INT_CONTROL) & DC_HPDx_INT_POLARITY;
3979 WREG32(DC_HPD3_INT_CONTROL, tmp);
3980 tmp = RREG32(DC_HPD4_INT_CONTROL) & DC_HPDx_INT_POLARITY;
3981 WREG32(DC_HPD4_INT_CONTROL, tmp);
3982 tmp = RREG32(DC_HPD5_INT_CONTROL) & DC_HPDx_INT_POLARITY;
3983 WREG32(DC_HPD5_INT_CONTROL, tmp);
3984 tmp = RREG32(DC_HPD6_INT_CONTROL) & DC_HPDx_INT_POLARITY;
3985 WREG32(DC_HPD6_INT_CONTROL, tmp);
3986
3987}
3988
3989/**
3990 * cik_irq_init - init and enable the interrupt ring
3991 *
3992 * @rdev: radeon_device pointer
3993 *
3994 * Allocate a ring buffer for the interrupt controller,
3995 * enable the RLC, disable interrupts, enable the IH
3996 * ring buffer and enable it (CIK).
3997 * Called at device load and reume.
3998 * Returns 0 for success, errors for failure.
3999 */
4000static int cik_irq_init(struct radeon_device *rdev)
4001{
4002 int ret = 0;
4003 int rb_bufsz;
4004 u32 interrupt_cntl, ih_cntl, ih_rb_cntl;
4005
4006 /* allocate ring */
4007 ret = r600_ih_ring_alloc(rdev);
4008 if (ret)
4009 return ret;
4010
4011 /* disable irqs */
4012 cik_disable_interrupts(rdev);
4013
4014 /* init rlc */
4015 ret = cik_rlc_resume(rdev);
4016 if (ret) {
4017 r600_ih_ring_fini(rdev);
4018 return ret;
4019 }
4020
4021 /* setup interrupt control */
4022 /* XXX this should actually be a bus address, not an MC address. same on older asics */
4023 WREG32(INTERRUPT_CNTL2, rdev->ih.gpu_addr >> 8);
4024 interrupt_cntl = RREG32(INTERRUPT_CNTL);
4025 /* IH_DUMMY_RD_OVERRIDE=0 - dummy read disabled with msi, enabled without msi
4026 * IH_DUMMY_RD_OVERRIDE=1 - dummy read controlled by IH_DUMMY_RD_EN
4027 */
4028 interrupt_cntl &= ~IH_DUMMY_RD_OVERRIDE;
4029 /* IH_REQ_NONSNOOP_EN=1 if ring is in non-cacheable memory, e.g., vram */
4030 interrupt_cntl &= ~IH_REQ_NONSNOOP_EN;
4031 WREG32(INTERRUPT_CNTL, interrupt_cntl);
4032
4033 WREG32(IH_RB_BASE, rdev->ih.gpu_addr >> 8);
4034 rb_bufsz = drm_order(rdev->ih.ring_size / 4);
4035
4036 ih_rb_cntl = (IH_WPTR_OVERFLOW_ENABLE |
4037 IH_WPTR_OVERFLOW_CLEAR |
4038 (rb_bufsz << 1));
4039
4040 if (rdev->wb.enabled)
4041 ih_rb_cntl |= IH_WPTR_WRITEBACK_ENABLE;
4042
4043 /* set the writeback address whether it's enabled or not */
4044 WREG32(IH_RB_WPTR_ADDR_LO, (rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFFFFFFFC);
4045 WREG32(IH_RB_WPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFF);
4046
4047 WREG32(IH_RB_CNTL, ih_rb_cntl);
4048
4049 /* set rptr, wptr to 0 */
4050 WREG32(IH_RB_RPTR, 0);
4051 WREG32(IH_RB_WPTR, 0);
4052
4053 /* Default settings for IH_CNTL (disabled at first) */
4054 ih_cntl = MC_WRREQ_CREDIT(0x10) | MC_WR_CLEAN_CNT(0x10) | MC_VMID(0);
4055 /* RPTR_REARM only works if msi's are enabled */
4056 if (rdev->msi_enabled)
4057 ih_cntl |= RPTR_REARM;
4058 WREG32(IH_CNTL, ih_cntl);
4059
4060 /* force the active interrupt state to all disabled */
4061 cik_disable_interrupt_state(rdev);
4062
4063 pci_set_master(rdev->pdev);
4064
4065 /* enable irqs */
4066 cik_enable_interrupts(rdev);
4067
4068 return ret;
4069}
4070
4071/**
4072 * cik_irq_set - enable/disable interrupt sources
4073 *
4074 * @rdev: radeon_device pointer
4075 *
4076 * Enable interrupt sources on the GPU (vblanks, hpd,
4077 * etc.) (CIK).
4078 * Returns 0 for success, errors for failure.
4079 */
4080int cik_irq_set(struct radeon_device *rdev)
4081{
4082 u32 cp_int_cntl = CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE |
4083 PRIV_INSTR_INT_ENABLE | PRIV_REG_INT_ENABLE;
4084 u32 crtc1 = 0, crtc2 = 0, crtc3 = 0, crtc4 = 0, crtc5 = 0, crtc6 = 0;
4085 u32 hpd1, hpd2, hpd3, hpd4, hpd5, hpd6;
4086 u32 grbm_int_cntl = 0;
Alex Deucher21a93e12013-04-09 12:47:11 -04004087 u32 dma_cntl, dma_cntl1;
Alex Deuchera59781b2012-11-09 10:45:57 -05004088
4089 if (!rdev->irq.installed) {
4090 WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
4091 return -EINVAL;
4092 }
4093 /* don't enable anything if the ih is disabled */
4094 if (!rdev->ih.enabled) {
4095 cik_disable_interrupts(rdev);
4096 /* force the active interrupt state to all disabled */
4097 cik_disable_interrupt_state(rdev);
4098 return 0;
4099 }
4100
4101 hpd1 = RREG32(DC_HPD1_INT_CONTROL) & ~DC_HPDx_INT_EN;
4102 hpd2 = RREG32(DC_HPD2_INT_CONTROL) & ~DC_HPDx_INT_EN;
4103 hpd3 = RREG32(DC_HPD3_INT_CONTROL) & ~DC_HPDx_INT_EN;
4104 hpd4 = RREG32(DC_HPD4_INT_CONTROL) & ~DC_HPDx_INT_EN;
4105 hpd5 = RREG32(DC_HPD5_INT_CONTROL) & ~DC_HPDx_INT_EN;
4106 hpd6 = RREG32(DC_HPD6_INT_CONTROL) & ~DC_HPDx_INT_EN;
4107
Alex Deucher21a93e12013-04-09 12:47:11 -04004108 dma_cntl = RREG32(SDMA0_CNTL + SDMA0_REGISTER_OFFSET) & ~TRAP_ENABLE;
4109 dma_cntl1 = RREG32(SDMA0_CNTL + SDMA1_REGISTER_OFFSET) & ~TRAP_ENABLE;
4110
Alex Deuchera59781b2012-11-09 10:45:57 -05004111 /* enable CP interrupts on all rings */
4112 if (atomic_read(&rdev->irq.ring_int[RADEON_RING_TYPE_GFX_INDEX])) {
4113 DRM_DEBUG("cik_irq_set: sw int gfx\n");
4114 cp_int_cntl |= TIME_STAMP_INT_ENABLE;
4115 }
4116 /* TODO: compute queues! */
4117 /* CP_ME[1-2]_PIPE[0-3]_INT_CNTL */
4118
Alex Deucher21a93e12013-04-09 12:47:11 -04004119 if (atomic_read(&rdev->irq.ring_int[R600_RING_TYPE_DMA_INDEX])) {
4120 DRM_DEBUG("cik_irq_set: sw int dma\n");
4121 dma_cntl |= TRAP_ENABLE;
4122 }
4123
4124 if (atomic_read(&rdev->irq.ring_int[CAYMAN_RING_TYPE_DMA1_INDEX])) {
4125 DRM_DEBUG("cik_irq_set: sw int dma1\n");
4126 dma_cntl1 |= TRAP_ENABLE;
4127 }
4128
Alex Deuchera59781b2012-11-09 10:45:57 -05004129 if (rdev->irq.crtc_vblank_int[0] ||
4130 atomic_read(&rdev->irq.pflip[0])) {
4131 DRM_DEBUG("cik_irq_set: vblank 0\n");
4132 crtc1 |= VBLANK_INTERRUPT_MASK;
4133 }
4134 if (rdev->irq.crtc_vblank_int[1] ||
4135 atomic_read(&rdev->irq.pflip[1])) {
4136 DRM_DEBUG("cik_irq_set: vblank 1\n");
4137 crtc2 |= VBLANK_INTERRUPT_MASK;
4138 }
4139 if (rdev->irq.crtc_vblank_int[2] ||
4140 atomic_read(&rdev->irq.pflip[2])) {
4141 DRM_DEBUG("cik_irq_set: vblank 2\n");
4142 crtc3 |= VBLANK_INTERRUPT_MASK;
4143 }
4144 if (rdev->irq.crtc_vblank_int[3] ||
4145 atomic_read(&rdev->irq.pflip[3])) {
4146 DRM_DEBUG("cik_irq_set: vblank 3\n");
4147 crtc4 |= VBLANK_INTERRUPT_MASK;
4148 }
4149 if (rdev->irq.crtc_vblank_int[4] ||
4150 atomic_read(&rdev->irq.pflip[4])) {
4151 DRM_DEBUG("cik_irq_set: vblank 4\n");
4152 crtc5 |= VBLANK_INTERRUPT_MASK;
4153 }
4154 if (rdev->irq.crtc_vblank_int[5] ||
4155 atomic_read(&rdev->irq.pflip[5])) {
4156 DRM_DEBUG("cik_irq_set: vblank 5\n");
4157 crtc6 |= VBLANK_INTERRUPT_MASK;
4158 }
4159 if (rdev->irq.hpd[0]) {
4160 DRM_DEBUG("cik_irq_set: hpd 1\n");
4161 hpd1 |= DC_HPDx_INT_EN;
4162 }
4163 if (rdev->irq.hpd[1]) {
4164 DRM_DEBUG("cik_irq_set: hpd 2\n");
4165 hpd2 |= DC_HPDx_INT_EN;
4166 }
4167 if (rdev->irq.hpd[2]) {
4168 DRM_DEBUG("cik_irq_set: hpd 3\n");
4169 hpd3 |= DC_HPDx_INT_EN;
4170 }
4171 if (rdev->irq.hpd[3]) {
4172 DRM_DEBUG("cik_irq_set: hpd 4\n");
4173 hpd4 |= DC_HPDx_INT_EN;
4174 }
4175 if (rdev->irq.hpd[4]) {
4176 DRM_DEBUG("cik_irq_set: hpd 5\n");
4177 hpd5 |= DC_HPDx_INT_EN;
4178 }
4179 if (rdev->irq.hpd[5]) {
4180 DRM_DEBUG("cik_irq_set: hpd 6\n");
4181 hpd6 |= DC_HPDx_INT_EN;
4182 }
4183
4184 WREG32(CP_INT_CNTL_RING0, cp_int_cntl);
4185
Alex Deucher21a93e12013-04-09 12:47:11 -04004186 WREG32(SDMA0_CNTL + SDMA0_REGISTER_OFFSET, dma_cntl);
4187 WREG32(SDMA0_CNTL + SDMA1_REGISTER_OFFSET, dma_cntl1);
4188
Alex Deuchera59781b2012-11-09 10:45:57 -05004189 WREG32(GRBM_INT_CNTL, grbm_int_cntl);
4190
4191 WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC0_REGISTER_OFFSET, crtc1);
4192 WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC1_REGISTER_OFFSET, crtc2);
4193 if (rdev->num_crtc >= 4) {
4194 WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC2_REGISTER_OFFSET, crtc3);
4195 WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC3_REGISTER_OFFSET, crtc4);
4196 }
4197 if (rdev->num_crtc >= 6) {
4198 WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC4_REGISTER_OFFSET, crtc5);
4199 WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC5_REGISTER_OFFSET, crtc6);
4200 }
4201
4202 WREG32(DC_HPD1_INT_CONTROL, hpd1);
4203 WREG32(DC_HPD2_INT_CONTROL, hpd2);
4204 WREG32(DC_HPD3_INT_CONTROL, hpd3);
4205 WREG32(DC_HPD4_INT_CONTROL, hpd4);
4206 WREG32(DC_HPD5_INT_CONTROL, hpd5);
4207 WREG32(DC_HPD6_INT_CONTROL, hpd6);
4208
4209 return 0;
4210}
4211
4212/**
4213 * cik_irq_ack - ack interrupt sources
4214 *
4215 * @rdev: radeon_device pointer
4216 *
4217 * Ack interrupt sources on the GPU (vblanks, hpd,
4218 * etc.) (CIK). Certain interrupts sources are sw
4219 * generated and do not require an explicit ack.
4220 */
4221static inline void cik_irq_ack(struct radeon_device *rdev)
4222{
4223 u32 tmp;
4224
4225 rdev->irq.stat_regs.cik.disp_int = RREG32(DISP_INTERRUPT_STATUS);
4226 rdev->irq.stat_regs.cik.disp_int_cont = RREG32(DISP_INTERRUPT_STATUS_CONTINUE);
4227 rdev->irq.stat_regs.cik.disp_int_cont2 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE2);
4228 rdev->irq.stat_regs.cik.disp_int_cont3 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE3);
4229 rdev->irq.stat_regs.cik.disp_int_cont4 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE4);
4230 rdev->irq.stat_regs.cik.disp_int_cont5 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE5);
4231 rdev->irq.stat_regs.cik.disp_int_cont6 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE6);
4232
4233 if (rdev->irq.stat_regs.cik.disp_int & LB_D1_VBLANK_INTERRUPT)
4234 WREG32(LB_VBLANK_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, VBLANK_ACK);
4235 if (rdev->irq.stat_regs.cik.disp_int & LB_D1_VLINE_INTERRUPT)
4236 WREG32(LB_VLINE_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, VLINE_ACK);
4237 if (rdev->irq.stat_regs.cik.disp_int_cont & LB_D2_VBLANK_INTERRUPT)
4238 WREG32(LB_VBLANK_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, VBLANK_ACK);
4239 if (rdev->irq.stat_regs.cik.disp_int_cont & LB_D2_VLINE_INTERRUPT)
4240 WREG32(LB_VLINE_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, VLINE_ACK);
4241
4242 if (rdev->num_crtc >= 4) {
4243 if (rdev->irq.stat_regs.cik.disp_int_cont2 & LB_D3_VBLANK_INTERRUPT)
4244 WREG32(LB_VBLANK_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, VBLANK_ACK);
4245 if (rdev->irq.stat_regs.cik.disp_int_cont2 & LB_D3_VLINE_INTERRUPT)
4246 WREG32(LB_VLINE_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, VLINE_ACK);
4247 if (rdev->irq.stat_regs.cik.disp_int_cont3 & LB_D4_VBLANK_INTERRUPT)
4248 WREG32(LB_VBLANK_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, VBLANK_ACK);
4249 if (rdev->irq.stat_regs.cik.disp_int_cont3 & LB_D4_VLINE_INTERRUPT)
4250 WREG32(LB_VLINE_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, VLINE_ACK);
4251 }
4252
4253 if (rdev->num_crtc >= 6) {
4254 if (rdev->irq.stat_regs.cik.disp_int_cont4 & LB_D5_VBLANK_INTERRUPT)
4255 WREG32(LB_VBLANK_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, VBLANK_ACK);
4256 if (rdev->irq.stat_regs.cik.disp_int_cont4 & LB_D5_VLINE_INTERRUPT)
4257 WREG32(LB_VLINE_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, VLINE_ACK);
4258 if (rdev->irq.stat_regs.cik.disp_int_cont5 & LB_D6_VBLANK_INTERRUPT)
4259 WREG32(LB_VBLANK_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, VBLANK_ACK);
4260 if (rdev->irq.stat_regs.cik.disp_int_cont5 & LB_D6_VLINE_INTERRUPT)
4261 WREG32(LB_VLINE_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, VLINE_ACK);
4262 }
4263
4264 if (rdev->irq.stat_regs.cik.disp_int & DC_HPD1_INTERRUPT) {
4265 tmp = RREG32(DC_HPD1_INT_CONTROL);
4266 tmp |= DC_HPDx_INT_ACK;
4267 WREG32(DC_HPD1_INT_CONTROL, tmp);
4268 }
4269 if (rdev->irq.stat_regs.cik.disp_int_cont & DC_HPD2_INTERRUPT) {
4270 tmp = RREG32(DC_HPD2_INT_CONTROL);
4271 tmp |= DC_HPDx_INT_ACK;
4272 WREG32(DC_HPD2_INT_CONTROL, tmp);
4273 }
4274 if (rdev->irq.stat_regs.cik.disp_int_cont2 & DC_HPD3_INTERRUPT) {
4275 tmp = RREG32(DC_HPD3_INT_CONTROL);
4276 tmp |= DC_HPDx_INT_ACK;
4277 WREG32(DC_HPD3_INT_CONTROL, tmp);
4278 }
4279 if (rdev->irq.stat_regs.cik.disp_int_cont3 & DC_HPD4_INTERRUPT) {
4280 tmp = RREG32(DC_HPD4_INT_CONTROL);
4281 tmp |= DC_HPDx_INT_ACK;
4282 WREG32(DC_HPD4_INT_CONTROL, tmp);
4283 }
4284 if (rdev->irq.stat_regs.cik.disp_int_cont4 & DC_HPD5_INTERRUPT) {
4285 tmp = RREG32(DC_HPD5_INT_CONTROL);
4286 tmp |= DC_HPDx_INT_ACK;
4287 WREG32(DC_HPD5_INT_CONTROL, tmp);
4288 }
4289 if (rdev->irq.stat_regs.cik.disp_int_cont5 & DC_HPD6_INTERRUPT) {
4290 tmp = RREG32(DC_HPD5_INT_CONTROL);
4291 tmp |= DC_HPDx_INT_ACK;
4292 WREG32(DC_HPD6_INT_CONTROL, tmp);
4293 }
4294}
4295
4296/**
4297 * cik_irq_disable - disable interrupts
4298 *
4299 * @rdev: radeon_device pointer
4300 *
4301 * Disable interrupts on the hw (CIK).
4302 */
4303static void cik_irq_disable(struct radeon_device *rdev)
4304{
4305 cik_disable_interrupts(rdev);
4306 /* Wait and acknowledge irq */
4307 mdelay(1);
4308 cik_irq_ack(rdev);
4309 cik_disable_interrupt_state(rdev);
4310}
4311
4312/**
4313 * cik_irq_disable - disable interrupts for suspend
4314 *
4315 * @rdev: radeon_device pointer
4316 *
4317 * Disable interrupts and stop the RLC (CIK).
4318 * Used for suspend.
4319 */
4320static void cik_irq_suspend(struct radeon_device *rdev)
4321{
4322 cik_irq_disable(rdev);
4323 cik_rlc_stop(rdev);
4324}
4325
4326/**
4327 * cik_irq_fini - tear down interrupt support
4328 *
4329 * @rdev: radeon_device pointer
4330 *
4331 * Disable interrupts on the hw and free the IH ring
4332 * buffer (CIK).
4333 * Used for driver unload.
4334 */
4335static void cik_irq_fini(struct radeon_device *rdev)
4336{
4337 cik_irq_suspend(rdev);
4338 r600_ih_ring_fini(rdev);
4339}
4340
4341/**
4342 * cik_get_ih_wptr - get the IH ring buffer wptr
4343 *
4344 * @rdev: radeon_device pointer
4345 *
4346 * Get the IH ring buffer wptr from either the register
4347 * or the writeback memory buffer (CIK). Also check for
4348 * ring buffer overflow and deal with it.
4349 * Used by cik_irq_process().
4350 * Returns the value of the wptr.
4351 */
4352static inline u32 cik_get_ih_wptr(struct radeon_device *rdev)
4353{
4354 u32 wptr, tmp;
4355
4356 if (rdev->wb.enabled)
4357 wptr = le32_to_cpu(rdev->wb.wb[R600_WB_IH_WPTR_OFFSET/4]);
4358 else
4359 wptr = RREG32(IH_RB_WPTR);
4360
4361 if (wptr & RB_OVERFLOW) {
4362 /* When a ring buffer overflow happen start parsing interrupt
4363 * from the last not overwritten vector (wptr + 16). Hopefully
4364 * this should allow us to catchup.
4365 */
4366 dev_warn(rdev->dev, "IH ring buffer overflow (0x%08X, %d, %d)\n",
4367 wptr, rdev->ih.rptr, (wptr + 16) + rdev->ih.ptr_mask);
4368 rdev->ih.rptr = (wptr + 16) & rdev->ih.ptr_mask;
4369 tmp = RREG32(IH_RB_CNTL);
4370 tmp |= IH_WPTR_OVERFLOW_CLEAR;
4371 WREG32(IH_RB_CNTL, tmp);
4372 }
4373 return (wptr & rdev->ih.ptr_mask);
4374}
4375
4376/* CIK IV Ring
4377 * Each IV ring entry is 128 bits:
4378 * [7:0] - interrupt source id
4379 * [31:8] - reserved
4380 * [59:32] - interrupt source data
4381 * [63:60] - reserved
Alex Deucher21a93e12013-04-09 12:47:11 -04004382 * [71:64] - RINGID
4383 * CP:
4384 * ME_ID [1:0], PIPE_ID[1:0], QUEUE_ID[2:0]
Alex Deuchera59781b2012-11-09 10:45:57 -05004385 * QUEUE_ID - for compute, which of the 8 queues owned by the dispatcher
4386 * - for gfx, hw shader state (0=PS...5=LS, 6=CS)
4387 * ME_ID - 0 = gfx, 1 = first 4 CS pipes, 2 = second 4 CS pipes
4388 * PIPE_ID - ME0 0=3D
4389 * - ME1&2 compute dispatcher (4 pipes each)
Alex Deucher21a93e12013-04-09 12:47:11 -04004390 * SDMA:
4391 * INSTANCE_ID [1:0], QUEUE_ID[1:0]
4392 * INSTANCE_ID - 0 = sdma0, 1 = sdma1
4393 * QUEUE_ID - 0 = gfx, 1 = rlc0, 2 = rlc1
Alex Deuchera59781b2012-11-09 10:45:57 -05004394 * [79:72] - VMID
4395 * [95:80] - PASID
4396 * [127:96] - reserved
4397 */
4398/**
4399 * cik_irq_process - interrupt handler
4400 *
4401 * @rdev: radeon_device pointer
4402 *
4403 * Interrupt hander (CIK). Walk the IH ring,
4404 * ack interrupts and schedule work to handle
4405 * interrupt events.
4406 * Returns irq process return code.
4407 */
4408int cik_irq_process(struct radeon_device *rdev)
4409{
4410 u32 wptr;
4411 u32 rptr;
4412 u32 src_id, src_data, ring_id;
4413 u8 me_id, pipe_id, queue_id;
4414 u32 ring_index;
4415 bool queue_hotplug = false;
4416 bool queue_reset = false;
4417
4418 if (!rdev->ih.enabled || rdev->shutdown)
4419 return IRQ_NONE;
4420
4421 wptr = cik_get_ih_wptr(rdev);
4422
4423restart_ih:
4424 /* is somebody else already processing irqs? */
4425 if (atomic_xchg(&rdev->ih.lock, 1))
4426 return IRQ_NONE;
4427
4428 rptr = rdev->ih.rptr;
4429 DRM_DEBUG("cik_irq_process start: rptr %d, wptr %d\n", rptr, wptr);
4430
4431 /* Order reading of wptr vs. reading of IH ring data */
4432 rmb();
4433
4434 /* display interrupts */
4435 cik_irq_ack(rdev);
4436
4437 while (rptr != wptr) {
4438 /* wptr/rptr are in bytes! */
4439 ring_index = rptr / 4;
4440 src_id = le32_to_cpu(rdev->ih.ring[ring_index]) & 0xff;
4441 src_data = le32_to_cpu(rdev->ih.ring[ring_index + 1]) & 0xfffffff;
4442 ring_id = le32_to_cpu(rdev->ih.ring[ring_index + 2]) & 0xff;
Alex Deuchera59781b2012-11-09 10:45:57 -05004443
4444 switch (src_id) {
4445 case 1: /* D1 vblank/vline */
4446 switch (src_data) {
4447 case 0: /* D1 vblank */
4448 if (rdev->irq.stat_regs.cik.disp_int & LB_D1_VBLANK_INTERRUPT) {
4449 if (rdev->irq.crtc_vblank_int[0]) {
4450 drm_handle_vblank(rdev->ddev, 0);
4451 rdev->pm.vblank_sync = true;
4452 wake_up(&rdev->irq.vblank_queue);
4453 }
4454 if (atomic_read(&rdev->irq.pflip[0]))
4455 radeon_crtc_handle_flip(rdev, 0);
4456 rdev->irq.stat_regs.cik.disp_int &= ~LB_D1_VBLANK_INTERRUPT;
4457 DRM_DEBUG("IH: D1 vblank\n");
4458 }
4459 break;
4460 case 1: /* D1 vline */
4461 if (rdev->irq.stat_regs.cik.disp_int & LB_D1_VLINE_INTERRUPT) {
4462 rdev->irq.stat_regs.cik.disp_int &= ~LB_D1_VLINE_INTERRUPT;
4463 DRM_DEBUG("IH: D1 vline\n");
4464 }
4465 break;
4466 default:
4467 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
4468 break;
4469 }
4470 break;
4471 case 2: /* D2 vblank/vline */
4472 switch (src_data) {
4473 case 0: /* D2 vblank */
4474 if (rdev->irq.stat_regs.cik.disp_int_cont & LB_D2_VBLANK_INTERRUPT) {
4475 if (rdev->irq.crtc_vblank_int[1]) {
4476 drm_handle_vblank(rdev->ddev, 1);
4477 rdev->pm.vblank_sync = true;
4478 wake_up(&rdev->irq.vblank_queue);
4479 }
4480 if (atomic_read(&rdev->irq.pflip[1]))
4481 radeon_crtc_handle_flip(rdev, 1);
4482 rdev->irq.stat_regs.cik.disp_int_cont &= ~LB_D2_VBLANK_INTERRUPT;
4483 DRM_DEBUG("IH: D2 vblank\n");
4484 }
4485 break;
4486 case 1: /* D2 vline */
4487 if (rdev->irq.stat_regs.cik.disp_int_cont & LB_D2_VLINE_INTERRUPT) {
4488 rdev->irq.stat_regs.cik.disp_int_cont &= ~LB_D2_VLINE_INTERRUPT;
4489 DRM_DEBUG("IH: D2 vline\n");
4490 }
4491 break;
4492 default:
4493 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
4494 break;
4495 }
4496 break;
4497 case 3: /* D3 vblank/vline */
4498 switch (src_data) {
4499 case 0: /* D3 vblank */
4500 if (rdev->irq.stat_regs.cik.disp_int_cont2 & LB_D3_VBLANK_INTERRUPT) {
4501 if (rdev->irq.crtc_vblank_int[2]) {
4502 drm_handle_vblank(rdev->ddev, 2);
4503 rdev->pm.vblank_sync = true;
4504 wake_up(&rdev->irq.vblank_queue);
4505 }
4506 if (atomic_read(&rdev->irq.pflip[2]))
4507 radeon_crtc_handle_flip(rdev, 2);
4508 rdev->irq.stat_regs.cik.disp_int_cont2 &= ~LB_D3_VBLANK_INTERRUPT;
4509 DRM_DEBUG("IH: D3 vblank\n");
4510 }
4511 break;
4512 case 1: /* D3 vline */
4513 if (rdev->irq.stat_regs.cik.disp_int_cont2 & LB_D3_VLINE_INTERRUPT) {
4514 rdev->irq.stat_regs.cik.disp_int_cont2 &= ~LB_D3_VLINE_INTERRUPT;
4515 DRM_DEBUG("IH: D3 vline\n");
4516 }
4517 break;
4518 default:
4519 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
4520 break;
4521 }
4522 break;
4523 case 4: /* D4 vblank/vline */
4524 switch (src_data) {
4525 case 0: /* D4 vblank */
4526 if (rdev->irq.stat_regs.cik.disp_int_cont3 & LB_D4_VBLANK_INTERRUPT) {
4527 if (rdev->irq.crtc_vblank_int[3]) {
4528 drm_handle_vblank(rdev->ddev, 3);
4529 rdev->pm.vblank_sync = true;
4530 wake_up(&rdev->irq.vblank_queue);
4531 }
4532 if (atomic_read(&rdev->irq.pflip[3]))
4533 radeon_crtc_handle_flip(rdev, 3);
4534 rdev->irq.stat_regs.cik.disp_int_cont3 &= ~LB_D4_VBLANK_INTERRUPT;
4535 DRM_DEBUG("IH: D4 vblank\n");
4536 }
4537 break;
4538 case 1: /* D4 vline */
4539 if (rdev->irq.stat_regs.cik.disp_int_cont3 & LB_D4_VLINE_INTERRUPT) {
4540 rdev->irq.stat_regs.cik.disp_int_cont3 &= ~LB_D4_VLINE_INTERRUPT;
4541 DRM_DEBUG("IH: D4 vline\n");
4542 }
4543 break;
4544 default:
4545 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
4546 break;
4547 }
4548 break;
4549 case 5: /* D5 vblank/vline */
4550 switch (src_data) {
4551 case 0: /* D5 vblank */
4552 if (rdev->irq.stat_regs.cik.disp_int_cont4 & LB_D5_VBLANK_INTERRUPT) {
4553 if (rdev->irq.crtc_vblank_int[4]) {
4554 drm_handle_vblank(rdev->ddev, 4);
4555 rdev->pm.vblank_sync = true;
4556 wake_up(&rdev->irq.vblank_queue);
4557 }
4558 if (atomic_read(&rdev->irq.pflip[4]))
4559 radeon_crtc_handle_flip(rdev, 4);
4560 rdev->irq.stat_regs.cik.disp_int_cont4 &= ~LB_D5_VBLANK_INTERRUPT;
4561 DRM_DEBUG("IH: D5 vblank\n");
4562 }
4563 break;
4564 case 1: /* D5 vline */
4565 if (rdev->irq.stat_regs.cik.disp_int_cont4 & LB_D5_VLINE_INTERRUPT) {
4566 rdev->irq.stat_regs.cik.disp_int_cont4 &= ~LB_D5_VLINE_INTERRUPT;
4567 DRM_DEBUG("IH: D5 vline\n");
4568 }
4569 break;
4570 default:
4571 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
4572 break;
4573 }
4574 break;
4575 case 6: /* D6 vblank/vline */
4576 switch (src_data) {
4577 case 0: /* D6 vblank */
4578 if (rdev->irq.stat_regs.cik.disp_int_cont5 & LB_D6_VBLANK_INTERRUPT) {
4579 if (rdev->irq.crtc_vblank_int[5]) {
4580 drm_handle_vblank(rdev->ddev, 5);
4581 rdev->pm.vblank_sync = true;
4582 wake_up(&rdev->irq.vblank_queue);
4583 }
4584 if (atomic_read(&rdev->irq.pflip[5]))
4585 radeon_crtc_handle_flip(rdev, 5);
4586 rdev->irq.stat_regs.cik.disp_int_cont5 &= ~LB_D6_VBLANK_INTERRUPT;
4587 DRM_DEBUG("IH: D6 vblank\n");
4588 }
4589 break;
4590 case 1: /* D6 vline */
4591 if (rdev->irq.stat_regs.cik.disp_int_cont5 & LB_D6_VLINE_INTERRUPT) {
4592 rdev->irq.stat_regs.cik.disp_int_cont5 &= ~LB_D6_VLINE_INTERRUPT;
4593 DRM_DEBUG("IH: D6 vline\n");
4594 }
4595 break;
4596 default:
4597 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
4598 break;
4599 }
4600 break;
4601 case 42: /* HPD hotplug */
4602 switch (src_data) {
4603 case 0:
4604 if (rdev->irq.stat_regs.cik.disp_int & DC_HPD1_INTERRUPT) {
4605 rdev->irq.stat_regs.cik.disp_int &= ~DC_HPD1_INTERRUPT;
4606 queue_hotplug = true;
4607 DRM_DEBUG("IH: HPD1\n");
4608 }
4609 break;
4610 case 1:
4611 if (rdev->irq.stat_regs.cik.disp_int_cont & DC_HPD2_INTERRUPT) {
4612 rdev->irq.stat_regs.cik.disp_int_cont &= ~DC_HPD2_INTERRUPT;
4613 queue_hotplug = true;
4614 DRM_DEBUG("IH: HPD2\n");
4615 }
4616 break;
4617 case 2:
4618 if (rdev->irq.stat_regs.cik.disp_int_cont2 & DC_HPD3_INTERRUPT) {
4619 rdev->irq.stat_regs.cik.disp_int_cont2 &= ~DC_HPD3_INTERRUPT;
4620 queue_hotplug = true;
4621 DRM_DEBUG("IH: HPD3\n");
4622 }
4623 break;
4624 case 3:
4625 if (rdev->irq.stat_regs.cik.disp_int_cont3 & DC_HPD4_INTERRUPT) {
4626 rdev->irq.stat_regs.cik.disp_int_cont3 &= ~DC_HPD4_INTERRUPT;
4627 queue_hotplug = true;
4628 DRM_DEBUG("IH: HPD4\n");
4629 }
4630 break;
4631 case 4:
4632 if (rdev->irq.stat_regs.cik.disp_int_cont4 & DC_HPD5_INTERRUPT) {
4633 rdev->irq.stat_regs.cik.disp_int_cont4 &= ~DC_HPD5_INTERRUPT;
4634 queue_hotplug = true;
4635 DRM_DEBUG("IH: HPD5\n");
4636 }
4637 break;
4638 case 5:
4639 if (rdev->irq.stat_regs.cik.disp_int_cont5 & DC_HPD6_INTERRUPT) {
4640 rdev->irq.stat_regs.cik.disp_int_cont5 &= ~DC_HPD6_INTERRUPT;
4641 queue_hotplug = true;
4642 DRM_DEBUG("IH: HPD6\n");
4643 }
4644 break;
4645 default:
4646 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
4647 break;
4648 }
4649 break;
Alex Deucher9d97c992012-09-06 14:24:48 -04004650 case 146:
4651 case 147:
4652 dev_err(rdev->dev, "GPU fault detected: %d 0x%08x\n", src_id, src_data);
4653 dev_err(rdev->dev, " VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x%08X\n",
4654 RREG32(VM_CONTEXT1_PROTECTION_FAULT_ADDR));
4655 dev_err(rdev->dev, " VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x%08X\n",
4656 RREG32(VM_CONTEXT1_PROTECTION_FAULT_STATUS));
4657 /* reset addr and status */
4658 WREG32_P(VM_CONTEXT1_CNTL2, 1, ~1);
4659 break;
Alex Deuchera59781b2012-11-09 10:45:57 -05004660 case 176: /* GFX RB CP_INT */
4661 case 177: /* GFX IB CP_INT */
4662 radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
4663 break;
4664 case 181: /* CP EOP event */
4665 DRM_DEBUG("IH: CP EOP\n");
Alex Deucher21a93e12013-04-09 12:47:11 -04004666 /* XXX check the bitfield order! */
4667 me_id = (ring_id & 0x60) >> 5;
4668 pipe_id = (ring_id & 0x18) >> 3;
4669 queue_id = (ring_id & 0x7) >> 0;
Alex Deuchera59781b2012-11-09 10:45:57 -05004670 switch (me_id) {
4671 case 0:
4672 radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
4673 break;
4674 case 1:
4675 /* XXX compute */
4676 break;
4677 case 2:
4678 /* XXX compute */
4679 break;
4680 }
4681 break;
4682 case 184: /* CP Privileged reg access */
4683 DRM_ERROR("Illegal register access in command stream\n");
4684 /* XXX check the bitfield order! */
4685 me_id = (ring_id & 0x60) >> 5;
4686 pipe_id = (ring_id & 0x18) >> 3;
4687 queue_id = (ring_id & 0x7) >> 0;
4688 switch (me_id) {
4689 case 0:
4690 /* This results in a full GPU reset, but all we need to do is soft
4691 * reset the CP for gfx
4692 */
4693 queue_reset = true;
4694 break;
4695 case 1:
4696 /* XXX compute */
4697 break;
4698 case 2:
4699 /* XXX compute */
4700 break;
4701 }
4702 break;
4703 case 185: /* CP Privileged inst */
4704 DRM_ERROR("Illegal instruction in command stream\n");
Alex Deucher21a93e12013-04-09 12:47:11 -04004705 /* XXX check the bitfield order! */
4706 me_id = (ring_id & 0x60) >> 5;
4707 pipe_id = (ring_id & 0x18) >> 3;
4708 queue_id = (ring_id & 0x7) >> 0;
Alex Deuchera59781b2012-11-09 10:45:57 -05004709 switch (me_id) {
4710 case 0:
4711 /* This results in a full GPU reset, but all we need to do is soft
4712 * reset the CP for gfx
4713 */
4714 queue_reset = true;
4715 break;
4716 case 1:
4717 /* XXX compute */
4718 break;
4719 case 2:
4720 /* XXX compute */
4721 break;
4722 }
4723 break;
Alex Deucher21a93e12013-04-09 12:47:11 -04004724 case 224: /* SDMA trap event */
4725 /* XXX check the bitfield order! */
4726 me_id = (ring_id & 0x3) >> 0;
4727 queue_id = (ring_id & 0xc) >> 2;
4728 DRM_DEBUG("IH: SDMA trap\n");
4729 switch (me_id) {
4730 case 0:
4731 switch (queue_id) {
4732 case 0:
4733 radeon_fence_process(rdev, R600_RING_TYPE_DMA_INDEX);
4734 break;
4735 case 1:
4736 /* XXX compute */
4737 break;
4738 case 2:
4739 /* XXX compute */
4740 break;
4741 }
4742 break;
4743 case 1:
4744 switch (queue_id) {
4745 case 0:
4746 radeon_fence_process(rdev, CAYMAN_RING_TYPE_DMA1_INDEX);
4747 break;
4748 case 1:
4749 /* XXX compute */
4750 break;
4751 case 2:
4752 /* XXX compute */
4753 break;
4754 }
4755 break;
4756 }
4757 break;
4758 case 241: /* SDMA Privileged inst */
4759 case 247: /* SDMA Privileged inst */
4760 DRM_ERROR("Illegal instruction in SDMA command stream\n");
4761 /* XXX check the bitfield order! */
4762 me_id = (ring_id & 0x3) >> 0;
4763 queue_id = (ring_id & 0xc) >> 2;
4764 switch (me_id) {
4765 case 0:
4766 switch (queue_id) {
4767 case 0:
4768 queue_reset = true;
4769 break;
4770 case 1:
4771 /* XXX compute */
4772 queue_reset = true;
4773 break;
4774 case 2:
4775 /* XXX compute */
4776 queue_reset = true;
4777 break;
4778 }
4779 break;
4780 case 1:
4781 switch (queue_id) {
4782 case 0:
4783 queue_reset = true;
4784 break;
4785 case 1:
4786 /* XXX compute */
4787 queue_reset = true;
4788 break;
4789 case 2:
4790 /* XXX compute */
4791 queue_reset = true;
4792 break;
4793 }
4794 break;
4795 }
4796 break;
Alex Deuchera59781b2012-11-09 10:45:57 -05004797 case 233: /* GUI IDLE */
4798 DRM_DEBUG("IH: GUI idle\n");
4799 break;
4800 default:
4801 DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
4802 break;
4803 }
4804
4805 /* wptr/rptr are in bytes! */
4806 rptr += 16;
4807 rptr &= rdev->ih.ptr_mask;
4808 }
4809 if (queue_hotplug)
4810 schedule_work(&rdev->hotplug_work);
4811 if (queue_reset)
4812 schedule_work(&rdev->reset_work);
4813 rdev->ih.rptr = rptr;
4814 WREG32(IH_RB_RPTR, rdev->ih.rptr);
4815 atomic_set(&rdev->ih.lock, 0);
4816
4817 /* make sure wptr hasn't changed while processing */
4818 wptr = cik_get_ih_wptr(rdev);
4819 if (wptr != rptr)
4820 goto restart_ih;
4821
4822 return IRQ_HANDLED;
4823}
Alex Deucher7bf94a22012-08-17 11:48:29 -04004824
4825/*
4826 * startup/shutdown callbacks
4827 */
4828/**
4829 * cik_startup - program the asic to a functional state
4830 *
4831 * @rdev: radeon_device pointer
4832 *
4833 * Programs the asic to a functional state (CIK).
4834 * Called by cik_init() and cik_resume().
4835 * Returns 0 for success, error for failure.
4836 */
4837static int cik_startup(struct radeon_device *rdev)
4838{
4839 struct radeon_ring *ring;
4840 int r;
4841
4842 if (rdev->flags & RADEON_IS_IGP) {
4843 if (!rdev->me_fw || !rdev->pfp_fw || !rdev->ce_fw ||
4844 !rdev->mec_fw || !rdev->sdma_fw || !rdev->rlc_fw) {
4845 r = cik_init_microcode(rdev);
4846 if (r) {
4847 DRM_ERROR("Failed to load firmware!\n");
4848 return r;
4849 }
4850 }
4851 } else {
4852 if (!rdev->me_fw || !rdev->pfp_fw || !rdev->ce_fw ||
4853 !rdev->mec_fw || !rdev->sdma_fw || !rdev->rlc_fw ||
4854 !rdev->mc_fw) {
4855 r = cik_init_microcode(rdev);
4856 if (r) {
4857 DRM_ERROR("Failed to load firmware!\n");
4858 return r;
4859 }
4860 }
4861
4862 r = ci_mc_load_microcode(rdev);
4863 if (r) {
4864 DRM_ERROR("Failed to load MC firmware!\n");
4865 return r;
4866 }
4867 }
4868
4869 r = r600_vram_scratch_init(rdev);
4870 if (r)
4871 return r;
4872
4873 cik_mc_program(rdev);
4874 r = cik_pcie_gart_enable(rdev);
4875 if (r)
4876 return r;
4877 cik_gpu_init(rdev);
4878
4879 /* allocate rlc buffers */
4880 r = si_rlc_init(rdev);
4881 if (r) {
4882 DRM_ERROR("Failed to init rlc BOs!\n");
4883 return r;
4884 }
4885
4886 /* allocate wb buffer */
4887 r = radeon_wb_init(rdev);
4888 if (r)
4889 return r;
4890
4891 r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
4892 if (r) {
4893 dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
4894 return r;
4895 }
4896
4897 r = radeon_fence_driver_start_ring(rdev, R600_RING_TYPE_DMA_INDEX);
4898 if (r) {
4899 dev_err(rdev->dev, "failed initializing DMA fences (%d).\n", r);
4900 return r;
4901 }
4902
4903 r = radeon_fence_driver_start_ring(rdev, CAYMAN_RING_TYPE_DMA1_INDEX);
4904 if (r) {
4905 dev_err(rdev->dev, "failed initializing DMA fences (%d).\n", r);
4906 return r;
4907 }
4908
4909 /* Enable IRQ */
4910 if (!rdev->irq.installed) {
4911 r = radeon_irq_kms_init(rdev);
4912 if (r)
4913 return r;
4914 }
4915
4916 r = cik_irq_init(rdev);
4917 if (r) {
4918 DRM_ERROR("radeon: IH init failed (%d).\n", r);
4919 radeon_irq_kms_fini(rdev);
4920 return r;
4921 }
4922 cik_irq_set(rdev);
4923
4924 ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
4925 r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP_RPTR_OFFSET,
4926 CP_RB0_RPTR, CP_RB0_WPTR,
4927 0, 0xfffff, RADEON_CP_PACKET2);
4928 if (r)
4929 return r;
4930
4931 ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX];
4932 r = radeon_ring_init(rdev, ring, ring->ring_size, R600_WB_DMA_RPTR_OFFSET,
4933 SDMA0_GFX_RB_RPTR + SDMA0_REGISTER_OFFSET,
4934 SDMA0_GFX_RB_WPTR + SDMA0_REGISTER_OFFSET,
4935 2, 0xfffffffc, SDMA_PACKET(SDMA_OPCODE_NOP, 0, 0));
4936 if (r)
4937 return r;
4938
4939 ring = &rdev->ring[CAYMAN_RING_TYPE_DMA1_INDEX];
4940 r = radeon_ring_init(rdev, ring, ring->ring_size, CAYMAN_WB_DMA1_RPTR_OFFSET,
4941 SDMA0_GFX_RB_RPTR + SDMA1_REGISTER_OFFSET,
4942 SDMA0_GFX_RB_WPTR + SDMA1_REGISTER_OFFSET,
4943 2, 0xfffffffc, SDMA_PACKET(SDMA_OPCODE_NOP, 0, 0));
4944 if (r)
4945 return r;
4946
4947 r = cik_cp_resume(rdev);
4948 if (r)
4949 return r;
4950
4951 r = cik_sdma_resume(rdev);
4952 if (r)
4953 return r;
4954
4955 r = radeon_ib_pool_init(rdev);
4956 if (r) {
4957 dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
4958 return r;
4959 }
4960
4961 r = radeon_vm_manager_init(rdev);
4962 if (r) {
4963 dev_err(rdev->dev, "vm manager initialization failed (%d).\n", r);
4964 return r;
4965 }
4966
4967 return 0;
4968}
4969
4970/**
4971 * cik_resume - resume the asic to a functional state
4972 *
4973 * @rdev: radeon_device pointer
4974 *
4975 * Programs the asic to a functional state (CIK).
4976 * Called at resume.
4977 * Returns 0 for success, error for failure.
4978 */
4979int cik_resume(struct radeon_device *rdev)
4980{
4981 int r;
4982
4983 /* post card */
4984 atom_asic_init(rdev->mode_info.atom_context);
4985
4986 rdev->accel_working = true;
4987 r = cik_startup(rdev);
4988 if (r) {
4989 DRM_ERROR("cik startup failed on resume\n");
4990 rdev->accel_working = false;
4991 return r;
4992 }
4993
4994 return r;
4995
4996}
4997
4998/**
4999 * cik_suspend - suspend the asic
5000 *
5001 * @rdev: radeon_device pointer
5002 *
5003 * Bring the chip into a state suitable for suspend (CIK).
5004 * Called at suspend.
5005 * Returns 0 for success.
5006 */
5007int cik_suspend(struct radeon_device *rdev)
5008{
5009 radeon_vm_manager_fini(rdev);
5010 cik_cp_enable(rdev, false);
5011 cik_sdma_enable(rdev, false);
5012 cik_irq_suspend(rdev);
5013 radeon_wb_disable(rdev);
5014 cik_pcie_gart_disable(rdev);
5015 return 0;
5016}
5017
5018/* Plan is to move initialization in that function and use
5019 * helper function so that radeon_device_init pretty much
5020 * do nothing more than calling asic specific function. This
5021 * should also allow to remove a bunch of callback function
5022 * like vram_info.
5023 */
5024/**
5025 * cik_init - asic specific driver and hw init
5026 *
5027 * @rdev: radeon_device pointer
5028 *
5029 * Setup asic specific driver variables and program the hw
5030 * to a functional state (CIK).
5031 * Called at driver startup.
5032 * Returns 0 for success, errors for failure.
5033 */
5034int cik_init(struct radeon_device *rdev)
5035{
5036 struct radeon_ring *ring;
5037 int r;
5038
5039 /* Read BIOS */
5040 if (!radeon_get_bios(rdev)) {
5041 if (ASIC_IS_AVIVO(rdev))
5042 return -EINVAL;
5043 }
5044 /* Must be an ATOMBIOS */
5045 if (!rdev->is_atom_bios) {
5046 dev_err(rdev->dev, "Expecting atombios for cayman GPU\n");
5047 return -EINVAL;
5048 }
5049 r = radeon_atombios_init(rdev);
5050 if (r)
5051 return r;
5052
5053 /* Post card if necessary */
5054 if (!radeon_card_posted(rdev)) {
5055 if (!rdev->bios) {
5056 dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
5057 return -EINVAL;
5058 }
5059 DRM_INFO("GPU not posted. posting now...\n");
5060 atom_asic_init(rdev->mode_info.atom_context);
5061 }
5062 /* Initialize scratch registers */
5063 cik_scratch_init(rdev);
5064 /* Initialize surface registers */
5065 radeon_surface_init(rdev);
5066 /* Initialize clocks */
5067 radeon_get_clock_info(rdev->ddev);
5068
5069 /* Fence driver */
5070 r = radeon_fence_driver_init(rdev);
5071 if (r)
5072 return r;
5073
5074 /* initialize memory controller */
5075 r = cik_mc_init(rdev);
5076 if (r)
5077 return r;
5078 /* Memory manager */
5079 r = radeon_bo_init(rdev);
5080 if (r)
5081 return r;
5082
5083 ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
5084 ring->ring_obj = NULL;
5085 r600_ring_init(rdev, ring, 1024 * 1024);
5086
5087 ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX];
5088 ring->ring_obj = NULL;
5089 r600_ring_init(rdev, ring, 256 * 1024);
5090
5091 ring = &rdev->ring[CAYMAN_RING_TYPE_DMA1_INDEX];
5092 ring->ring_obj = NULL;
5093 r600_ring_init(rdev, ring, 256 * 1024);
5094
5095 rdev->ih.ring_obj = NULL;
5096 r600_ih_ring_init(rdev, 64 * 1024);
5097
5098 r = r600_pcie_gart_init(rdev);
5099 if (r)
5100 return r;
5101
5102 rdev->accel_working = true;
5103 r = cik_startup(rdev);
5104 if (r) {
5105 dev_err(rdev->dev, "disabling GPU acceleration\n");
5106 cik_cp_fini(rdev);
5107 cik_sdma_fini(rdev);
5108 cik_irq_fini(rdev);
5109 si_rlc_fini(rdev);
5110 radeon_wb_fini(rdev);
5111 radeon_ib_pool_fini(rdev);
5112 radeon_vm_manager_fini(rdev);
5113 radeon_irq_kms_fini(rdev);
5114 cik_pcie_gart_fini(rdev);
5115 rdev->accel_working = false;
5116 }
5117
5118 /* Don't start up if the MC ucode is missing.
5119 * The default clocks and voltages before the MC ucode
5120 * is loaded are not suffient for advanced operations.
5121 */
5122 if (!rdev->mc_fw && !(rdev->flags & RADEON_IS_IGP)) {
5123 DRM_ERROR("radeon: MC ucode required for NI+.\n");
5124 return -EINVAL;
5125 }
5126
5127 return 0;
5128}
5129
5130/**
5131 * cik_fini - asic specific driver and hw fini
5132 *
5133 * @rdev: radeon_device pointer
5134 *
5135 * Tear down the asic specific driver variables and program the hw
5136 * to an idle state (CIK).
5137 * Called at driver unload.
5138 */
5139void cik_fini(struct radeon_device *rdev)
5140{
5141 cik_cp_fini(rdev);
5142 cik_sdma_fini(rdev);
5143 cik_irq_fini(rdev);
5144 si_rlc_fini(rdev);
5145 radeon_wb_fini(rdev);
5146 radeon_vm_manager_fini(rdev);
5147 radeon_ib_pool_fini(rdev);
5148 radeon_irq_kms_fini(rdev);
5149 cik_pcie_gart_fini(rdev);
5150 r600_vram_scratch_fini(rdev);
5151 radeon_gem_fini(rdev);
5152 radeon_fence_driver_fini(rdev);
5153 radeon_bo_fini(rdev);
5154 radeon_atombios_fini(rdev);
5155 kfree(rdev->bios);
5156 rdev->bios = NULL;
5157}
Alex Deuchercd84a272012-07-20 17:13:13 -04005158
5159/* display watermark setup */
5160/**
5161 * dce8_line_buffer_adjust - Set up the line buffer
5162 *
5163 * @rdev: radeon_device pointer
5164 * @radeon_crtc: the selected display controller
5165 * @mode: the current display mode on the selected display
5166 * controller
5167 *
5168 * Setup up the line buffer allocation for
5169 * the selected display controller (CIK).
5170 * Returns the line buffer size in pixels.
5171 */
5172static u32 dce8_line_buffer_adjust(struct radeon_device *rdev,
5173 struct radeon_crtc *radeon_crtc,
5174 struct drm_display_mode *mode)
5175{
5176 u32 tmp;
5177
5178 /*
5179 * Line Buffer Setup
5180 * There are 6 line buffers, one for each display controllers.
5181 * There are 3 partitions per LB. Select the number of partitions
5182 * to enable based on the display width. For display widths larger
5183 * than 4096, you need use to use 2 display controllers and combine
5184 * them using the stereo blender.
5185 */
5186 if (radeon_crtc->base.enabled && mode) {
5187 if (mode->crtc_hdisplay < 1920)
5188 tmp = 1;
5189 else if (mode->crtc_hdisplay < 2560)
5190 tmp = 2;
5191 else if (mode->crtc_hdisplay < 4096)
5192 tmp = 0;
5193 else {
5194 DRM_DEBUG_KMS("Mode too big for LB!\n");
5195 tmp = 0;
5196 }
5197 } else
5198 tmp = 1;
5199
5200 WREG32(LB_MEMORY_CTRL + radeon_crtc->crtc_offset,
5201 LB_MEMORY_CONFIG(tmp) | LB_MEMORY_SIZE(0x6B0));
5202
5203 if (radeon_crtc->base.enabled && mode) {
5204 switch (tmp) {
5205 case 0:
5206 default:
5207 return 4096 * 2;
5208 case 1:
5209 return 1920 * 2;
5210 case 2:
5211 return 2560 * 2;
5212 }
5213 }
5214
5215 /* controller not enabled, so no lb used */
5216 return 0;
5217}
5218
5219/**
5220 * cik_get_number_of_dram_channels - get the number of dram channels
5221 *
5222 * @rdev: radeon_device pointer
5223 *
5224 * Look up the number of video ram channels (CIK).
5225 * Used for display watermark bandwidth calculations
5226 * Returns the number of dram channels
5227 */
5228static u32 cik_get_number_of_dram_channels(struct radeon_device *rdev)
5229{
5230 u32 tmp = RREG32(MC_SHARED_CHMAP);
5231
5232 switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
5233 case 0:
5234 default:
5235 return 1;
5236 case 1:
5237 return 2;
5238 case 2:
5239 return 4;
5240 case 3:
5241 return 8;
5242 case 4:
5243 return 3;
5244 case 5:
5245 return 6;
5246 case 6:
5247 return 10;
5248 case 7:
5249 return 12;
5250 case 8:
5251 return 16;
5252 }
5253}
5254
5255struct dce8_wm_params {
5256 u32 dram_channels; /* number of dram channels */
5257 u32 yclk; /* bandwidth per dram data pin in kHz */
5258 u32 sclk; /* engine clock in kHz */
5259 u32 disp_clk; /* display clock in kHz */
5260 u32 src_width; /* viewport width */
5261 u32 active_time; /* active display time in ns */
5262 u32 blank_time; /* blank time in ns */
5263 bool interlaced; /* mode is interlaced */
5264 fixed20_12 vsc; /* vertical scale ratio */
5265 u32 num_heads; /* number of active crtcs */
5266 u32 bytes_per_pixel; /* bytes per pixel display + overlay */
5267 u32 lb_size; /* line buffer allocated to pipe */
5268 u32 vtaps; /* vertical scaler taps */
5269};
5270
5271/**
5272 * dce8_dram_bandwidth - get the dram bandwidth
5273 *
5274 * @wm: watermark calculation data
5275 *
5276 * Calculate the raw dram bandwidth (CIK).
5277 * Used for display watermark bandwidth calculations
5278 * Returns the dram bandwidth in MBytes/s
5279 */
5280static u32 dce8_dram_bandwidth(struct dce8_wm_params *wm)
5281{
5282 /* Calculate raw DRAM Bandwidth */
5283 fixed20_12 dram_efficiency; /* 0.7 */
5284 fixed20_12 yclk, dram_channels, bandwidth;
5285 fixed20_12 a;
5286
5287 a.full = dfixed_const(1000);
5288 yclk.full = dfixed_const(wm->yclk);
5289 yclk.full = dfixed_div(yclk, a);
5290 dram_channels.full = dfixed_const(wm->dram_channels * 4);
5291 a.full = dfixed_const(10);
5292 dram_efficiency.full = dfixed_const(7);
5293 dram_efficiency.full = dfixed_div(dram_efficiency, a);
5294 bandwidth.full = dfixed_mul(dram_channels, yclk);
5295 bandwidth.full = dfixed_mul(bandwidth, dram_efficiency);
5296
5297 return dfixed_trunc(bandwidth);
5298}
5299
5300/**
5301 * dce8_dram_bandwidth_for_display - get the dram bandwidth for display
5302 *
5303 * @wm: watermark calculation data
5304 *
5305 * Calculate the dram bandwidth used for display (CIK).
5306 * Used for display watermark bandwidth calculations
5307 * Returns the dram bandwidth for display in MBytes/s
5308 */
5309static u32 dce8_dram_bandwidth_for_display(struct dce8_wm_params *wm)
5310{
5311 /* Calculate DRAM Bandwidth and the part allocated to display. */
5312 fixed20_12 disp_dram_allocation; /* 0.3 to 0.7 */
5313 fixed20_12 yclk, dram_channels, bandwidth;
5314 fixed20_12 a;
5315
5316 a.full = dfixed_const(1000);
5317 yclk.full = dfixed_const(wm->yclk);
5318 yclk.full = dfixed_div(yclk, a);
5319 dram_channels.full = dfixed_const(wm->dram_channels * 4);
5320 a.full = dfixed_const(10);
5321 disp_dram_allocation.full = dfixed_const(3); /* XXX worse case value 0.3 */
5322 disp_dram_allocation.full = dfixed_div(disp_dram_allocation, a);
5323 bandwidth.full = dfixed_mul(dram_channels, yclk);
5324 bandwidth.full = dfixed_mul(bandwidth, disp_dram_allocation);
5325
5326 return dfixed_trunc(bandwidth);
5327}
5328
5329/**
5330 * dce8_data_return_bandwidth - get the data return bandwidth
5331 *
5332 * @wm: watermark calculation data
5333 *
5334 * Calculate the data return bandwidth used for display (CIK).
5335 * Used for display watermark bandwidth calculations
5336 * Returns the data return bandwidth in MBytes/s
5337 */
5338static u32 dce8_data_return_bandwidth(struct dce8_wm_params *wm)
5339{
5340 /* Calculate the display Data return Bandwidth */
5341 fixed20_12 return_efficiency; /* 0.8 */
5342 fixed20_12 sclk, bandwidth;
5343 fixed20_12 a;
5344
5345 a.full = dfixed_const(1000);
5346 sclk.full = dfixed_const(wm->sclk);
5347 sclk.full = dfixed_div(sclk, a);
5348 a.full = dfixed_const(10);
5349 return_efficiency.full = dfixed_const(8);
5350 return_efficiency.full = dfixed_div(return_efficiency, a);
5351 a.full = dfixed_const(32);
5352 bandwidth.full = dfixed_mul(a, sclk);
5353 bandwidth.full = dfixed_mul(bandwidth, return_efficiency);
5354
5355 return dfixed_trunc(bandwidth);
5356}
5357
5358/**
5359 * dce8_dmif_request_bandwidth - get the dmif bandwidth
5360 *
5361 * @wm: watermark calculation data
5362 *
5363 * Calculate the dmif bandwidth used for display (CIK).
5364 * Used for display watermark bandwidth calculations
5365 * Returns the dmif bandwidth in MBytes/s
5366 */
5367static u32 dce8_dmif_request_bandwidth(struct dce8_wm_params *wm)
5368{
5369 /* Calculate the DMIF Request Bandwidth */
5370 fixed20_12 disp_clk_request_efficiency; /* 0.8 */
5371 fixed20_12 disp_clk, bandwidth;
5372 fixed20_12 a, b;
5373
5374 a.full = dfixed_const(1000);
5375 disp_clk.full = dfixed_const(wm->disp_clk);
5376 disp_clk.full = dfixed_div(disp_clk, a);
5377 a.full = dfixed_const(32);
5378 b.full = dfixed_mul(a, disp_clk);
5379
5380 a.full = dfixed_const(10);
5381 disp_clk_request_efficiency.full = dfixed_const(8);
5382 disp_clk_request_efficiency.full = dfixed_div(disp_clk_request_efficiency, a);
5383
5384 bandwidth.full = dfixed_mul(b, disp_clk_request_efficiency);
5385
5386 return dfixed_trunc(bandwidth);
5387}
5388
5389/**
5390 * dce8_available_bandwidth - get the min available bandwidth
5391 *
5392 * @wm: watermark calculation data
5393 *
5394 * Calculate the min available bandwidth used for display (CIK).
5395 * Used for display watermark bandwidth calculations
5396 * Returns the min available bandwidth in MBytes/s
5397 */
5398static u32 dce8_available_bandwidth(struct dce8_wm_params *wm)
5399{
5400 /* Calculate the Available bandwidth. Display can use this temporarily but not in average. */
5401 u32 dram_bandwidth = dce8_dram_bandwidth(wm);
5402 u32 data_return_bandwidth = dce8_data_return_bandwidth(wm);
5403 u32 dmif_req_bandwidth = dce8_dmif_request_bandwidth(wm);
5404
5405 return min(dram_bandwidth, min(data_return_bandwidth, dmif_req_bandwidth));
5406}
5407
5408/**
5409 * dce8_average_bandwidth - get the average available bandwidth
5410 *
5411 * @wm: watermark calculation data
5412 *
5413 * Calculate the average available bandwidth used for display (CIK).
5414 * Used for display watermark bandwidth calculations
5415 * Returns the average available bandwidth in MBytes/s
5416 */
5417static u32 dce8_average_bandwidth(struct dce8_wm_params *wm)
5418{
5419 /* Calculate the display mode Average Bandwidth
5420 * DisplayMode should contain the source and destination dimensions,
5421 * timing, etc.
5422 */
5423 fixed20_12 bpp;
5424 fixed20_12 line_time;
5425 fixed20_12 src_width;
5426 fixed20_12 bandwidth;
5427 fixed20_12 a;
5428
5429 a.full = dfixed_const(1000);
5430 line_time.full = dfixed_const(wm->active_time + wm->blank_time);
5431 line_time.full = dfixed_div(line_time, a);
5432 bpp.full = dfixed_const(wm->bytes_per_pixel);
5433 src_width.full = dfixed_const(wm->src_width);
5434 bandwidth.full = dfixed_mul(src_width, bpp);
5435 bandwidth.full = dfixed_mul(bandwidth, wm->vsc);
5436 bandwidth.full = dfixed_div(bandwidth, line_time);
5437
5438 return dfixed_trunc(bandwidth);
5439}
5440
5441/**
5442 * dce8_latency_watermark - get the latency watermark
5443 *
5444 * @wm: watermark calculation data
5445 *
5446 * Calculate the latency watermark (CIK).
5447 * Used for display watermark bandwidth calculations
5448 * Returns the latency watermark in ns
5449 */
5450static u32 dce8_latency_watermark(struct dce8_wm_params *wm)
5451{
5452 /* First calculate the latency in ns */
5453 u32 mc_latency = 2000; /* 2000 ns. */
5454 u32 available_bandwidth = dce8_available_bandwidth(wm);
5455 u32 worst_chunk_return_time = (512 * 8 * 1000) / available_bandwidth;
5456 u32 cursor_line_pair_return_time = (128 * 4 * 1000) / available_bandwidth;
5457 u32 dc_latency = 40000000 / wm->disp_clk; /* dc pipe latency */
5458 u32 other_heads_data_return_time = ((wm->num_heads + 1) * worst_chunk_return_time) +
5459 (wm->num_heads * cursor_line_pair_return_time);
5460 u32 latency = mc_latency + other_heads_data_return_time + dc_latency;
5461 u32 max_src_lines_per_dst_line, lb_fill_bw, line_fill_time;
5462 u32 tmp, dmif_size = 12288;
5463 fixed20_12 a, b, c;
5464
5465 if (wm->num_heads == 0)
5466 return 0;
5467
5468 a.full = dfixed_const(2);
5469 b.full = dfixed_const(1);
5470 if ((wm->vsc.full > a.full) ||
5471 ((wm->vsc.full > b.full) && (wm->vtaps >= 3)) ||
5472 (wm->vtaps >= 5) ||
5473 ((wm->vsc.full >= a.full) && wm->interlaced))
5474 max_src_lines_per_dst_line = 4;
5475 else
5476 max_src_lines_per_dst_line = 2;
5477
5478 a.full = dfixed_const(available_bandwidth);
5479 b.full = dfixed_const(wm->num_heads);
5480 a.full = dfixed_div(a, b);
5481
5482 b.full = dfixed_const(mc_latency + 512);
5483 c.full = dfixed_const(wm->disp_clk);
5484 b.full = dfixed_div(b, c);
5485
5486 c.full = dfixed_const(dmif_size);
5487 b.full = dfixed_div(c, b);
5488
5489 tmp = min(dfixed_trunc(a), dfixed_trunc(b));
5490
5491 b.full = dfixed_const(1000);
5492 c.full = dfixed_const(wm->disp_clk);
5493 b.full = dfixed_div(c, b);
5494 c.full = dfixed_const(wm->bytes_per_pixel);
5495 b.full = dfixed_mul(b, c);
5496
5497 lb_fill_bw = min(tmp, dfixed_trunc(b));
5498
5499 a.full = dfixed_const(max_src_lines_per_dst_line * wm->src_width * wm->bytes_per_pixel);
5500 b.full = dfixed_const(1000);
5501 c.full = dfixed_const(lb_fill_bw);
5502 b.full = dfixed_div(c, b);
5503 a.full = dfixed_div(a, b);
5504 line_fill_time = dfixed_trunc(a);
5505
5506 if (line_fill_time < wm->active_time)
5507 return latency;
5508 else
5509 return latency + (line_fill_time - wm->active_time);
5510
5511}
5512
5513/**
5514 * dce8_average_bandwidth_vs_dram_bandwidth_for_display - check
5515 * average and available dram bandwidth
5516 *
5517 * @wm: watermark calculation data
5518 *
5519 * Check if the display average bandwidth fits in the display
5520 * dram bandwidth (CIK).
5521 * Used for display watermark bandwidth calculations
5522 * Returns true if the display fits, false if not.
5523 */
5524static bool dce8_average_bandwidth_vs_dram_bandwidth_for_display(struct dce8_wm_params *wm)
5525{
5526 if (dce8_average_bandwidth(wm) <=
5527 (dce8_dram_bandwidth_for_display(wm) / wm->num_heads))
5528 return true;
5529 else
5530 return false;
5531}
5532
5533/**
5534 * dce8_average_bandwidth_vs_available_bandwidth - check
5535 * average and available bandwidth
5536 *
5537 * @wm: watermark calculation data
5538 *
5539 * Check if the display average bandwidth fits in the display
5540 * available bandwidth (CIK).
5541 * Used for display watermark bandwidth calculations
5542 * Returns true if the display fits, false if not.
5543 */
5544static bool dce8_average_bandwidth_vs_available_bandwidth(struct dce8_wm_params *wm)
5545{
5546 if (dce8_average_bandwidth(wm) <=
5547 (dce8_available_bandwidth(wm) / wm->num_heads))
5548 return true;
5549 else
5550 return false;
5551}
5552
5553/**
5554 * dce8_check_latency_hiding - check latency hiding
5555 *
5556 * @wm: watermark calculation data
5557 *
5558 * Check latency hiding (CIK).
5559 * Used for display watermark bandwidth calculations
5560 * Returns true if the display fits, false if not.
5561 */
5562static bool dce8_check_latency_hiding(struct dce8_wm_params *wm)
5563{
5564 u32 lb_partitions = wm->lb_size / wm->src_width;
5565 u32 line_time = wm->active_time + wm->blank_time;
5566 u32 latency_tolerant_lines;
5567 u32 latency_hiding;
5568 fixed20_12 a;
5569
5570 a.full = dfixed_const(1);
5571 if (wm->vsc.full > a.full)
5572 latency_tolerant_lines = 1;
5573 else {
5574 if (lb_partitions <= (wm->vtaps + 1))
5575 latency_tolerant_lines = 1;
5576 else
5577 latency_tolerant_lines = 2;
5578 }
5579
5580 latency_hiding = (latency_tolerant_lines * line_time + wm->blank_time);
5581
5582 if (dce8_latency_watermark(wm) <= latency_hiding)
5583 return true;
5584 else
5585 return false;
5586}
5587
5588/**
5589 * dce8_program_watermarks - program display watermarks
5590 *
5591 * @rdev: radeon_device pointer
5592 * @radeon_crtc: the selected display controller
5593 * @lb_size: line buffer size
5594 * @num_heads: number of display controllers in use
5595 *
5596 * Calculate and program the display watermarks for the
5597 * selected display controller (CIK).
5598 */
5599static void dce8_program_watermarks(struct radeon_device *rdev,
5600 struct radeon_crtc *radeon_crtc,
5601 u32 lb_size, u32 num_heads)
5602{
5603 struct drm_display_mode *mode = &radeon_crtc->base.mode;
5604 struct dce8_wm_params wm;
5605 u32 pixel_period;
5606 u32 line_time = 0;
5607 u32 latency_watermark_a = 0, latency_watermark_b = 0;
5608 u32 tmp, wm_mask;
5609
5610 if (radeon_crtc->base.enabled && num_heads && mode) {
5611 pixel_period = 1000000 / (u32)mode->clock;
5612 line_time = min((u32)mode->crtc_htotal * pixel_period, (u32)65535);
5613
5614 wm.yclk = rdev->pm.current_mclk * 10;
5615 wm.sclk = rdev->pm.current_sclk * 10;
5616 wm.disp_clk = mode->clock;
5617 wm.src_width = mode->crtc_hdisplay;
5618 wm.active_time = mode->crtc_hdisplay * pixel_period;
5619 wm.blank_time = line_time - wm.active_time;
5620 wm.interlaced = false;
5621 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
5622 wm.interlaced = true;
5623 wm.vsc = radeon_crtc->vsc;
5624 wm.vtaps = 1;
5625 if (radeon_crtc->rmx_type != RMX_OFF)
5626 wm.vtaps = 2;
5627 wm.bytes_per_pixel = 4; /* XXX: get this from fb config */
5628 wm.lb_size = lb_size;
5629 wm.dram_channels = cik_get_number_of_dram_channels(rdev);
5630 wm.num_heads = num_heads;
5631
5632 /* set for high clocks */
5633 latency_watermark_a = min(dce8_latency_watermark(&wm), (u32)65535);
5634 /* set for low clocks */
5635 /* wm.yclk = low clk; wm.sclk = low clk */
5636 latency_watermark_b = min(dce8_latency_watermark(&wm), (u32)65535);
5637
5638 /* possibly force display priority to high */
5639 /* should really do this at mode validation time... */
5640 if (!dce8_average_bandwidth_vs_dram_bandwidth_for_display(&wm) ||
5641 !dce8_average_bandwidth_vs_available_bandwidth(&wm) ||
5642 !dce8_check_latency_hiding(&wm) ||
5643 (rdev->disp_priority == 2)) {
5644 DRM_DEBUG_KMS("force priority to high\n");
5645 }
5646 }
5647
5648 /* select wm A */
5649 wm_mask = RREG32(DPG_WATERMARK_MASK_CONTROL + radeon_crtc->crtc_offset);
5650 tmp = wm_mask;
5651 tmp &= ~LATENCY_WATERMARK_MASK(3);
5652 tmp |= LATENCY_WATERMARK_MASK(1);
5653 WREG32(DPG_WATERMARK_MASK_CONTROL + radeon_crtc->crtc_offset, tmp);
5654 WREG32(DPG_PIPE_LATENCY_CONTROL + radeon_crtc->crtc_offset,
5655 (LATENCY_LOW_WATERMARK(latency_watermark_a) |
5656 LATENCY_HIGH_WATERMARK(line_time)));
5657 /* select wm B */
5658 tmp = RREG32(DPG_WATERMARK_MASK_CONTROL + radeon_crtc->crtc_offset);
5659 tmp &= ~LATENCY_WATERMARK_MASK(3);
5660 tmp |= LATENCY_WATERMARK_MASK(2);
5661 WREG32(DPG_WATERMARK_MASK_CONTROL + radeon_crtc->crtc_offset, tmp);
5662 WREG32(DPG_PIPE_LATENCY_CONTROL + radeon_crtc->crtc_offset,
5663 (LATENCY_LOW_WATERMARK(latency_watermark_b) |
5664 LATENCY_HIGH_WATERMARK(line_time)));
5665 /* restore original selection */
5666 WREG32(DPG_WATERMARK_MASK_CONTROL + radeon_crtc->crtc_offset, wm_mask);
5667}
5668
5669/**
5670 * dce8_bandwidth_update - program display watermarks
5671 *
5672 * @rdev: radeon_device pointer
5673 *
5674 * Calculate and program the display watermarks and line
5675 * buffer allocation (CIK).
5676 */
5677void dce8_bandwidth_update(struct radeon_device *rdev)
5678{
5679 struct drm_display_mode *mode = NULL;
5680 u32 num_heads = 0, lb_size;
5681 int i;
5682
5683 radeon_update_display_priority(rdev);
5684
5685 for (i = 0; i < rdev->num_crtc; i++) {
5686 if (rdev->mode_info.crtcs[i]->base.enabled)
5687 num_heads++;
5688 }
5689 for (i = 0; i < rdev->num_crtc; i++) {
5690 mode = &rdev->mode_info.crtcs[i]->base.mode;
5691 lb_size = dce8_line_buffer_adjust(rdev, rdev->mode_info.crtcs[i], mode);
5692 dce8_program_watermarks(rdev, rdev->mode_info.crtcs[i], lb_size, num_heads);
5693 }
5694}
Alex Deucher44fa3462012-12-18 22:17:00 -05005695
5696/**
5697 * cik_get_gpu_clock_counter - return GPU clock counter snapshot
5698 *
5699 * @rdev: radeon_device pointer
5700 *
5701 * Fetches a GPU clock counter snapshot (SI).
5702 * Returns the 64 bit clock counter snapshot.
5703 */
5704uint64_t cik_get_gpu_clock_counter(struct radeon_device *rdev)
5705{
5706 uint64_t clock;
5707
5708 mutex_lock(&rdev->gpu_clock_mutex);
5709 WREG32(RLC_CAPTURE_GPU_CLOCK_COUNT, 1);
5710 clock = (uint64_t)RREG32(RLC_GPU_CLOCK_COUNT_LSB) |
5711 ((uint64_t)RREG32(RLC_GPU_CLOCK_COUNT_MSB) << 32ULL);
5712 mutex_unlock(&rdev->gpu_clock_mutex);
5713 return clock;
5714}
5715