blob: e75d8e8cf4d2ddcf505bfdec8cc06ed4037372b2 [file] [log] [blame]
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001/*
Luis R. Rodriguezb3950e62010-04-15 17:39:03 -04002 * Copyright (c) 2008-2010 Atheros Communications Inc.
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
17#include <linux/io.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090018#include <linux/slab.h>
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070019#include <asm/unaligned.h>
20
Luis R. Rodriguezaf03abe2009-09-09 02:33:11 -070021#include "hw.h"
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -040022#include "hw-ops.h"
Luis R. Rodriguezcfe8cba2009-09-13 23:39:31 -070023#include "rc.h"
Luis R. Rodriguezb622a722010-04-15 17:39:28 -040024#include "ar9003_mac.h"
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070025
Sujithcbe61d82009-02-09 13:27:12 +053026static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070027
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -040028MODULE_AUTHOR("Atheros Communications");
29MODULE_DESCRIPTION("Support for Atheros 802.11n wireless LAN cards.");
30MODULE_SUPPORTED_DEVICE("Atheros 802.11n WLAN cards");
31MODULE_LICENSE("Dual BSD/GPL");
32
33static int __init ath9k_init(void)
34{
35 return 0;
36}
37module_init(ath9k_init);
38
39static void __exit ath9k_exit(void)
40{
41 return;
42}
43module_exit(ath9k_exit);
44
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -040045/* Private hardware callbacks */
46
47static void ath9k_hw_init_cal_settings(struct ath_hw *ah)
48{
49 ath9k_hw_private_ops(ah)->init_cal_settings(ah);
50}
51
52static void ath9k_hw_init_mode_regs(struct ath_hw *ah)
53{
54 ath9k_hw_private_ops(ah)->init_mode_regs(ah);
55}
56
57static bool ath9k_hw_macversion_supported(struct ath_hw *ah)
58{
59 struct ath_hw_private_ops *priv_ops = ath9k_hw_private_ops(ah);
60
61 return priv_ops->macversion_supported(ah->hw_version.macVersion);
62}
63
Luis R. Rodriguez64773962010-04-15 17:38:17 -040064static u32 ath9k_hw_compute_pll_control(struct ath_hw *ah,
65 struct ath9k_channel *chan)
66{
67 return ath9k_hw_private_ops(ah)->compute_pll_control(ah, chan);
68}
69
Luis R. Rodriguez991312d2010-04-15 17:39:05 -040070static void ath9k_hw_init_mode_gain_regs(struct ath_hw *ah)
71{
72 if (!ath9k_hw_private_ops(ah)->init_mode_gain_regs)
73 return;
74
75 ath9k_hw_private_ops(ah)->init_mode_gain_regs(ah);
76}
77
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -040078static void ath9k_hw_ani_cache_ini_regs(struct ath_hw *ah)
79{
80 /* You will not have this callback if using the old ANI */
81 if (!ath9k_hw_private_ops(ah)->ani_cache_ini_regs)
82 return;
83
84 ath9k_hw_private_ops(ah)->ani_cache_ini_regs(ah);
85}
86
Sujithf1dc5602008-10-29 10:16:30 +053087/********************/
88/* Helper Functions */
89/********************/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070090
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020091static void ath9k_hw_set_clockrate(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +053092{
Luis R. Rodriguezb002a4a2009-09-13 00:03:27 -070093 struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020094 struct ath_common *common = ath9k_hw_common(ah);
95 unsigned int clockrate;
Sujithcbe61d82009-02-09 13:27:12 +053096
Sujith2660b812009-02-09 13:27:26 +053097 if (!ah->curchan) /* should really check for CCK instead */
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020098 clockrate = ATH9K_CLOCK_RATE_CCK;
99 else if (conf->channel->band == IEEE80211_BAND_2GHZ)
100 clockrate = ATH9K_CLOCK_RATE_2GHZ_OFDM;
101 else if (ah->caps.hw_caps & ATH9K_HW_CAP_FASTCLOCK)
102 clockrate = ATH9K_CLOCK_FAST_RATE_5GHZ_OFDM;
Vasanthakumar Thiagarajane5553722010-04-26 15:04:33 -0400103 else
Felix Fietkaudfdac8a2010-10-08 22:13:51 +0200104 clockrate = ATH9K_CLOCK_RATE_5GHZ_OFDM;
105
106 if (conf_is_ht40(conf))
107 clockrate *= 2;
108
109 common->clockrate = clockrate;
Sujithf1dc5602008-10-29 10:16:30 +0530110}
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700111
Sujithcbe61d82009-02-09 13:27:12 +0530112static u32 ath9k_hw_mac_to_clks(struct ath_hw *ah, u32 usecs)
Sujithf1dc5602008-10-29 10:16:30 +0530113{
Felix Fietkaudfdac8a2010-10-08 22:13:51 +0200114 struct ath_common *common = ath9k_hw_common(ah);
Sujithcbe61d82009-02-09 13:27:12 +0530115
Felix Fietkaudfdac8a2010-10-08 22:13:51 +0200116 return usecs * common->clockrate;
Sujithf1dc5602008-10-29 10:16:30 +0530117}
118
Sujith0caa7b12009-02-16 13:23:20 +0530119bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700120{
121 int i;
122
Sujith0caa7b12009-02-16 13:23:20 +0530123 BUG_ON(timeout < AH_TIME_QUANTUM);
124
125 for (i = 0; i < (timeout / AH_TIME_QUANTUM); i++) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700126 if ((REG_READ(ah, reg) & mask) == val)
127 return true;
128
129 udelay(AH_TIME_QUANTUM);
130 }
Sujith04bd4632008-11-28 22:18:05 +0530131
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700132 ath_print(ath9k_hw_common(ah), ATH_DBG_ANY,
133 "timeout (%d us) on reg 0x%x: 0x%08x & 0x%08x != 0x%08x\n",
134 timeout, reg, REG_READ(ah, reg), mask, val);
Sujithf1dc5602008-10-29 10:16:30 +0530135
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700136 return false;
137}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -0400138EXPORT_SYMBOL(ath9k_hw_wait);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700139
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700140u32 ath9k_hw_reverse_bits(u32 val, u32 n)
141{
142 u32 retval;
143 int i;
144
145 for (i = 0, retval = 0; i < n; i++) {
146 retval = (retval << 1) | (val & 1);
147 val >>= 1;
148 }
149 return retval;
150}
151
Sujithcbe61d82009-02-09 13:27:12 +0530152bool ath9k_get_channel_edges(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +0530153 u16 flags, u16 *low,
154 u16 *high)
155{
Sujith2660b812009-02-09 13:27:26 +0530156 struct ath9k_hw_capabilities *pCap = &ah->caps;
Sujithf1dc5602008-10-29 10:16:30 +0530157
158 if (flags & CHANNEL_5GHZ) {
159 *low = pCap->low_5ghz_chan;
160 *high = pCap->high_5ghz_chan;
161 return true;
162 }
163 if ((flags & CHANNEL_2GHZ)) {
164 *low = pCap->low_2ghz_chan;
165 *high = pCap->high_2ghz_chan;
166 return true;
167 }
168 return false;
169}
170
Sujithcbe61d82009-02-09 13:27:12 +0530171u16 ath9k_hw_computetxtime(struct ath_hw *ah,
Felix Fietkau545750d2009-11-23 22:21:01 +0100172 u8 phy, int kbps,
Sujithf1dc5602008-10-29 10:16:30 +0530173 u32 frameLen, u16 rateix,
174 bool shortPreamble)
175{
176 u32 bitsPerSymbol, numBits, numSymbols, phyTime, txTime;
Sujithf1dc5602008-10-29 10:16:30 +0530177
178 if (kbps == 0)
179 return 0;
180
Felix Fietkau545750d2009-11-23 22:21:01 +0100181 switch (phy) {
Sujith46d14a52008-11-18 09:08:13 +0530182 case WLAN_RC_PHY_CCK:
Sujithf1dc5602008-10-29 10:16:30 +0530183 phyTime = CCK_PREAMBLE_BITS + CCK_PLCP_BITS;
Felix Fietkau545750d2009-11-23 22:21:01 +0100184 if (shortPreamble)
Sujithf1dc5602008-10-29 10:16:30 +0530185 phyTime >>= 1;
186 numBits = frameLen << 3;
187 txTime = CCK_SIFS_TIME + phyTime + ((numBits * 1000) / kbps);
188 break;
Sujith46d14a52008-11-18 09:08:13 +0530189 case WLAN_RC_PHY_OFDM:
Sujith2660b812009-02-09 13:27:26 +0530190 if (ah->curchan && IS_CHAN_QUARTER_RATE(ah->curchan)) {
Sujithf1dc5602008-10-29 10:16:30 +0530191 bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME_QUARTER) / 1000;
192 numBits = OFDM_PLCP_BITS + (frameLen << 3);
193 numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
194 txTime = OFDM_SIFS_TIME_QUARTER
195 + OFDM_PREAMBLE_TIME_QUARTER
196 + (numSymbols * OFDM_SYMBOL_TIME_QUARTER);
Sujith2660b812009-02-09 13:27:26 +0530197 } else if (ah->curchan &&
198 IS_CHAN_HALF_RATE(ah->curchan)) {
Sujithf1dc5602008-10-29 10:16:30 +0530199 bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME_HALF) / 1000;
200 numBits = OFDM_PLCP_BITS + (frameLen << 3);
201 numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
202 txTime = OFDM_SIFS_TIME_HALF +
203 OFDM_PREAMBLE_TIME_HALF
204 + (numSymbols * OFDM_SYMBOL_TIME_HALF);
205 } else {
206 bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME) / 1000;
207 numBits = OFDM_PLCP_BITS + (frameLen << 3);
208 numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
209 txTime = OFDM_SIFS_TIME + OFDM_PREAMBLE_TIME
210 + (numSymbols * OFDM_SYMBOL_TIME);
211 }
212 break;
213 default:
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700214 ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
Felix Fietkau545750d2009-11-23 22:21:01 +0100215 "Unknown phy %u (rate ix %u)\n", phy, rateix);
Sujithf1dc5602008-10-29 10:16:30 +0530216 txTime = 0;
217 break;
218 }
219
220 return txTime;
221}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -0400222EXPORT_SYMBOL(ath9k_hw_computetxtime);
Sujithf1dc5602008-10-29 10:16:30 +0530223
Sujithcbe61d82009-02-09 13:27:12 +0530224void ath9k_hw_get_channel_centers(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +0530225 struct ath9k_channel *chan,
226 struct chan_centers *centers)
227{
228 int8_t extoff;
Sujithf1dc5602008-10-29 10:16:30 +0530229
230 if (!IS_CHAN_HT40(chan)) {
231 centers->ctl_center = centers->ext_center =
232 centers->synth_center = chan->channel;
233 return;
234 }
235
236 if ((chan->chanmode == CHANNEL_A_HT40PLUS) ||
237 (chan->chanmode == CHANNEL_G_HT40PLUS)) {
238 centers->synth_center =
239 chan->channel + HT40_CHANNEL_CENTER_SHIFT;
240 extoff = 1;
241 } else {
242 centers->synth_center =
243 chan->channel - HT40_CHANNEL_CENTER_SHIFT;
244 extoff = -1;
245 }
246
247 centers->ctl_center =
248 centers->synth_center - (extoff * HT40_CHANNEL_CENTER_SHIFT);
Luis R. Rodriguez64200142009-09-13 22:05:04 -0700249 /* 25 MHz spacing is supported by hw but not on upper layers */
Sujithf1dc5602008-10-29 10:16:30 +0530250 centers->ext_center =
Luis R. Rodriguez64200142009-09-13 22:05:04 -0700251 centers->synth_center + (extoff * HT40_CHANNEL_CENTER_SHIFT);
Sujithf1dc5602008-10-29 10:16:30 +0530252}
253
254/******************/
255/* Chip Revisions */
256/******************/
257
Sujithcbe61d82009-02-09 13:27:12 +0530258static void ath9k_hw_read_revisions(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530259{
260 u32 val;
261
262 val = REG_READ(ah, AR_SREV) & AR_SREV_ID;
263
264 if (val == 0xFF) {
265 val = REG_READ(ah, AR_SREV);
Sujithd535a422009-02-09 13:27:06 +0530266 ah->hw_version.macVersion =
267 (val & AR_SREV_VERSION2) >> AR_SREV_TYPE2_S;
268 ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
Sujith2660b812009-02-09 13:27:26 +0530269 ah->is_pciexpress = (val & AR_SREV_TYPE2_HOST_MODE) ? 0 : 1;
Sujithf1dc5602008-10-29 10:16:30 +0530270 } else {
271 if (!AR_SREV_9100(ah))
Sujithd535a422009-02-09 13:27:06 +0530272 ah->hw_version.macVersion = MS(val, AR_SREV_VERSION);
Sujithf1dc5602008-10-29 10:16:30 +0530273
Sujithd535a422009-02-09 13:27:06 +0530274 ah->hw_version.macRev = val & AR_SREV_REVISION;
Sujithf1dc5602008-10-29 10:16:30 +0530275
Sujithd535a422009-02-09 13:27:06 +0530276 if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCIE)
Sujith2660b812009-02-09 13:27:26 +0530277 ah->is_pciexpress = true;
Sujithf1dc5602008-10-29 10:16:30 +0530278 }
279}
280
Sujithf1dc5602008-10-29 10:16:30 +0530281/************************************/
282/* HW Attach, Detach, Init Routines */
283/************************************/
284
Sujithcbe61d82009-02-09 13:27:12 +0530285static void ath9k_hw_disablepcie(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530286{
Sujithfeed0292009-01-29 11:37:35 +0530287 if (AR_SREV_9100(ah))
Sujithf1dc5602008-10-29 10:16:30 +0530288 return;
289
Sujith7d0d0df2010-04-16 11:53:57 +0530290 ENABLE_REGWRITE_BUFFER(ah);
291
Sujithf1dc5602008-10-29 10:16:30 +0530292 REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00);
293 REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
294 REG_WRITE(ah, AR_PCIE_SERDES, 0x28000029);
295 REG_WRITE(ah, AR_PCIE_SERDES, 0x57160824);
296 REG_WRITE(ah, AR_PCIE_SERDES, 0x25980579);
297 REG_WRITE(ah, AR_PCIE_SERDES, 0x00000000);
298 REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
299 REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
300 REG_WRITE(ah, AR_PCIE_SERDES, 0x000e1007);
301
302 REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
Sujith7d0d0df2010-04-16 11:53:57 +0530303
304 REGWRITE_BUFFER_FLUSH(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530305}
306
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400307/* This should work for all families including legacy */
Sujithcbe61d82009-02-09 13:27:12 +0530308static bool ath9k_hw_chip_test(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530309{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700310 struct ath_common *common = ath9k_hw_common(ah);
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400311 u32 regAddr[2] = { AR_STA_ID0 };
Sujithf1dc5602008-10-29 10:16:30 +0530312 u32 regHold[2];
313 u32 patternData[4] = { 0x55555555,
314 0xaaaaaaaa,
315 0x66666666,
316 0x99999999 };
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400317 int i, j, loop_max;
Sujithf1dc5602008-10-29 10:16:30 +0530318
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400319 if (!AR_SREV_9300_20_OR_LATER(ah)) {
320 loop_max = 2;
321 regAddr[1] = AR_PHY_BASE + (8 << 2);
322 } else
323 loop_max = 1;
324
325 for (i = 0; i < loop_max; i++) {
Sujithf1dc5602008-10-29 10:16:30 +0530326 u32 addr = regAddr[i];
327 u32 wrData, rdData;
328
329 regHold[i] = REG_READ(ah, addr);
330 for (j = 0; j < 0x100; j++) {
331 wrData = (j << 16) | j;
332 REG_WRITE(ah, addr, wrData);
333 rdData = REG_READ(ah, addr);
334 if (rdData != wrData) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700335 ath_print(common, ATH_DBG_FATAL,
336 "address test failed "
337 "addr: 0x%08x - wr:0x%08x != "
338 "rd:0x%08x\n",
339 addr, wrData, rdData);
Sujithf1dc5602008-10-29 10:16:30 +0530340 return false;
341 }
342 }
343 for (j = 0; j < 4; j++) {
344 wrData = patternData[j];
345 REG_WRITE(ah, addr, wrData);
346 rdData = REG_READ(ah, addr);
347 if (wrData != rdData) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700348 ath_print(common, ATH_DBG_FATAL,
349 "address test failed "
350 "addr: 0x%08x - wr:0x%08x != "
351 "rd:0x%08x\n",
352 addr, wrData, rdData);
Sujithf1dc5602008-10-29 10:16:30 +0530353 return false;
354 }
355 }
356 REG_WRITE(ah, regAddr[i], regHold[i]);
357 }
358 udelay(100);
Sujithcbe61d82009-02-09 13:27:12 +0530359
Sujithf1dc5602008-10-29 10:16:30 +0530360 return true;
361}
362
Luis R. Rodriguezb8b0f372009-08-03 12:24:43 -0700363static void ath9k_hw_init_config(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700364{
365 int i;
366
Sujith2660b812009-02-09 13:27:26 +0530367 ah->config.dma_beacon_response_time = 2;
368 ah->config.sw_beacon_response_time = 10;
369 ah->config.additional_swba_backoff = 0;
370 ah->config.ack_6mb = 0x0;
371 ah->config.cwm_ignore_extcca = 0;
372 ah->config.pcie_powersave_enable = 0;
Sujith2660b812009-02-09 13:27:26 +0530373 ah->config.pcie_clock_req = 0;
Sujith2660b812009-02-09 13:27:26 +0530374 ah->config.pcie_waen = 0;
375 ah->config.analog_shiftreg = 1;
Luis R. Rodriguez03c72512010-06-12 00:33:46 -0400376 ah->config.enable_ani = true;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700377
378 for (i = 0; i < AR_EEPROM_MODAL_SPURS; i++) {
Sujith2660b812009-02-09 13:27:26 +0530379 ah->config.spurchans[i][0] = AR_NO_SPUR;
380 ah->config.spurchans[i][1] = AR_NO_SPUR;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700381 }
382
Luis R. Rodriguez5ffaf8a2010-02-02 11:58:33 -0500383 if (ah->hw_version.devid != AR2427_DEVID_PCIE)
384 ah->config.ht_enable = 1;
385 else
386 ah->config.ht_enable = 0;
387
Sujith0ce024c2009-12-14 14:57:00 +0530388 ah->config.rx_intr_mitigation = true;
Luis R. Rodriguez6a0ec302010-06-21 18:38:49 -0400389 ah->config.pcieSerDesWrite = true;
Luis R. Rodriguez61584252009-03-12 18:18:49 -0400390
391 /*
392 * We need this for PCI devices only (Cardbus, PCI, miniPCI)
393 * _and_ if on non-uniprocessor systems (Multiprocessor/HT).
394 * This means we use it for all AR5416 devices, and the few
395 * minor PCI AR9280 devices out there.
396 *
397 * Serialization is required because these devices do not handle
398 * well the case of two concurrent reads/writes due to the latency
399 * involved. During one read/write another read/write can be issued
400 * on another CPU while the previous read/write may still be working
401 * on our hardware, if we hit this case the hardware poops in a loop.
402 * We prevent this by serializing reads and writes.
403 *
404 * This issue is not present on PCI-Express devices or pre-AR5416
405 * devices (legacy, 802.11abg).
406 */
407 if (num_possible_cpus() > 1)
David S. Miller2d6a5e92009-03-17 15:01:30 -0700408 ah->config.serialize_regmode = SER_REG_MODE_AUTO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700409}
410
Luis R. Rodriguez50aca252009-08-03 12:24:42 -0700411static void ath9k_hw_init_defaults(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700412{
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -0700413 struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
414
415 regulatory->country_code = CTRY_DEFAULT;
416 regulatory->power_limit = MAX_RATE_POWER;
417 regulatory->tp_scale = ATH9K_TP_SCALE_MAX;
418
Sujithd535a422009-02-09 13:27:06 +0530419 ah->hw_version.magic = AR5416_MAGIC;
Sujithd535a422009-02-09 13:27:06 +0530420 ah->hw_version.subvendorid = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700421
422 ah->ah_flags = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700423 if (!AR_SREV_9100(ah))
424 ah->ah_flags = AH_USE_EEPROM;
425
Sujith2660b812009-02-09 13:27:26 +0530426 ah->atim_window = 0;
Felix Fietkau16f24112010-06-12 17:22:32 +0200427 ah->sta_id1_defaults =
428 AR_STA_ID1_CRPT_MIC_ENABLE |
429 AR_STA_ID1_MCAST_KSRCH;
Sujith2660b812009-02-09 13:27:26 +0530430 ah->beacon_interval = 100;
431 ah->enable_32kHz_clock = DONT_USE_32KHZ;
432 ah->slottime = (u32) -1;
Sujith2660b812009-02-09 13:27:26 +0530433 ah->globaltxtimeout = (u32) -1;
Gabor Juhoscbdec972009-07-24 17:27:22 +0200434 ah->power_mode = ATH9K_PM_UNDEFINED;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700435}
436
Sujithcbe61d82009-02-09 13:27:12 +0530437static int ath9k_hw_init_macaddr(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700438{
Luis R. Rodriguez15107182009-09-10 09:22:37 -0700439 struct ath_common *common = ath9k_hw_common(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530440 u32 sum;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700441 int i;
Sujithf1dc5602008-10-29 10:16:30 +0530442 u16 eeval;
Luis R. Rodriguez49101672010-04-15 17:39:13 -0400443 u32 EEP_MAC[] = { EEP_MAC_LSW, EEP_MAC_MID, EEP_MAC_MSW };
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700444
Sujithf1dc5602008-10-29 10:16:30 +0530445 sum = 0;
446 for (i = 0; i < 3; i++) {
Luis R. Rodriguez49101672010-04-15 17:39:13 -0400447 eeval = ah->eep_ops->get_eeprom(ah, EEP_MAC[i]);
Sujithf1dc5602008-10-29 10:16:30 +0530448 sum += eeval;
Luis R. Rodriguez15107182009-09-10 09:22:37 -0700449 common->macaddr[2 * i] = eeval >> 8;
450 common->macaddr[2 * i + 1] = eeval & 0xff;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700451 }
Sujithd8baa932009-03-30 15:28:25 +0530452 if (sum == 0 || sum == 0xffff * 3)
Sujithf1dc5602008-10-29 10:16:30 +0530453 return -EADDRNOTAVAIL;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700454
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700455 return 0;
456}
457
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700458static int ath9k_hw_post_init(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700459{
460 int ecode;
461
Sujith527d4852010-03-17 14:25:16 +0530462 if (!AR_SREV_9271(ah)) {
463 if (!ath9k_hw_chip_test(ah))
464 return -ENODEV;
465 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700466
Luis R. Rodriguezebd5a142010-04-15 17:39:18 -0400467 if (!AR_SREV_9300_20_OR_LATER(ah)) {
468 ecode = ar9002_hw_rf_claim(ah);
469 if (ecode != 0)
470 return ecode;
471 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700472
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700473 ecode = ath9k_hw_eeprom_init(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700474 if (ecode != 0)
475 return ecode;
Sujith7d01b222009-03-13 08:55:55 +0530476
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700477 ath_print(ath9k_hw_common(ah), ATH_DBG_CONFIG,
478 "Eeprom VER: %d, REV: %d\n",
479 ah->eep_ops->get_eeprom_ver(ah),
480 ah->eep_ops->get_eeprom_rev(ah));
Sujith7d01b222009-03-13 08:55:55 +0530481
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400482 ecode = ath9k_hw_rf_alloc_ext_banks(ah);
483 if (ecode) {
484 ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
485 "Failed allocating banks for "
486 "external radio\n");
487 return ecode;
Luis R. Rodriguez574d6b12009-10-19 02:33:37 -0400488 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700489
490 if (!AR_SREV_9100(ah)) {
491 ath9k_hw_ani_setup(ah);
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700492 ath9k_hw_ani_init(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700493 }
Sujithf1dc5602008-10-29 10:16:30 +0530494
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700495 return 0;
496}
497
Luis R. Rodriguez8525f282010-04-15 17:38:19 -0400498static void ath9k_hw_attach_ops(struct ath_hw *ah)
Luis R. Rodriguezee2bb462009-08-03 12:24:39 -0700499{
Luis R. Rodriguez8525f282010-04-15 17:38:19 -0400500 if (AR_SREV_9300_20_OR_LATER(ah))
501 ar9003_hw_attach_ops(ah);
502 else
503 ar9002_hw_attach_ops(ah);
Luis R. Rodriguezee2bb462009-08-03 12:24:39 -0700504}
505
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400506/* Called for all hardware families */
507static int __ath9k_hw_init(struct ath_hw *ah)
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700508{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700509 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700510 int r = 0;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700511
Luis R. Rodriguezbab1f622010-04-15 17:38:20 -0400512 if (ah->hw_version.devid == AR5416_AR9100_DEVID)
513 ah->hw_version.macVersion = AR_SREV_VERSION_9100;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700514
515 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700516 ath_print(common, ATH_DBG_FATAL,
517 "Couldn't reset chip\n");
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700518 return -EIO;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700519 }
520
Luis R. Rodriguezbab1f622010-04-15 17:38:20 -0400521 ath9k_hw_init_defaults(ah);
522 ath9k_hw_init_config(ah);
523
Luis R. Rodriguez8525f282010-04-15 17:38:19 -0400524 ath9k_hw_attach_ops(ah);
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400525
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -0700526 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE)) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700527 ath_print(common, ATH_DBG_FATAL, "Couldn't wakeup chip\n");
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700528 return -EIO;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700529 }
530
531 if (ah->config.serialize_regmode == SER_REG_MODE_AUTO) {
532 if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCI ||
John W. Linville4c85ab12010-07-28 10:06:35 -0400533 ((AR_SREV_9160(ah) || AR_SREV_9280(ah)) &&
534 !ah->is_pciexpress)) {
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700535 ah->config.serialize_regmode =
536 SER_REG_MODE_ON;
537 } else {
538 ah->config.serialize_regmode =
539 SER_REG_MODE_OFF;
540 }
541 }
542
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700543 ath_print(common, ATH_DBG_RESET, "serialize_regmode is %d\n",
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700544 ah->config.serialize_regmode);
545
Luis R. Rodriguezf4709fd2009-11-24 21:37:57 -0500546 if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
547 ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD >> 1;
548 else
549 ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD;
550
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400551 if (!ath9k_hw_macversion_supported(ah)) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700552 ath_print(common, ATH_DBG_FATAL,
553 "Mac Chip Rev 0x%02x.%x is not supported by "
554 "this driver\n", ah->hw_version.macVersion,
555 ah->hw_version.macRev);
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700556 return -EOPNOTSUPP;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700557 }
558
Luis R. Rodriguez0df13da2010-04-15 17:38:59 -0400559 if (AR_SREV_9271(ah) || AR_SREV_9100(ah))
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400560 ah->is_pciexpress = false;
561
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700562 ah->hw_version.phyRev = REG_READ(ah, AR_PHY_CHIP_ID);
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700563 ath9k_hw_init_cal_settings(ah);
564
565 ah->ani_function = ATH9K_ANI_ALL;
Felix Fietkau7a370812010-09-22 12:34:52 +0200566 if (AR_SREV_9280_20_OR_LATER(ah) && !AR_SREV_9300_20_OR_LATER(ah))
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700567 ah->ani_function &= ~ATH9K_ANI_NOISE_IMMUNITY_LEVEL;
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400568 if (!AR_SREV_9300_20_OR_LATER(ah))
569 ah->ani_function &= ~ATH9K_ANI_MRC_CCK;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700570
571 ath9k_hw_init_mode_regs(ah);
572
Luis R. Rodriguez5efa3a62010-05-07 18:23:22 -0400573 /*
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -0400574 * Read back AR_WA into a permanent copy and set bits 14 and 17.
575 * We need to do this to avoid RMW of this register. We cannot
576 * read the reg when chip is asleep.
577 */
578 ah->WARegVal = REG_READ(ah, AR_WA);
579 ah->WARegVal |= (AR_WA_D3_L1_DISABLE |
580 AR_WA_ASPM_TIMER_BASED_DISABLE);
581
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700582 if (ah->is_pciexpress)
Vivek Natarajan93b1b372009-09-17 09:24:58 +0530583 ath9k_hw_configpcipowersave(ah, 0, 0);
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700584 else
585 ath9k_hw_disablepcie(ah);
586
Luis R. Rodriguezd8f492b2010-04-15 17:39:04 -0400587 if (!AR_SREV_9300_20_OR_LATER(ah))
588 ar9002_hw_cck_chan14_spread(ah);
Sujith193cd452009-09-18 15:04:07 +0530589
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700590 r = ath9k_hw_post_init(ah);
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700591 if (r)
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700592 return r;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700593
594 ath9k_hw_init_mode_gain_regs(ah);
Gabor Juhosa9a29ce2009-11-27 12:01:35 +0100595 r = ath9k_hw_fill_cap_info(ah);
596 if (r)
597 return r;
598
Luis R. Rodriguez4f3acf82009-08-03 12:24:36 -0700599 r = ath9k_hw_init_macaddr(ah);
600 if (r) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700601 ath_print(common, ATH_DBG_FATAL,
602 "Failed to initialize MAC address\n");
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700603 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700604 }
605
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400606 if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
Sujith2660b812009-02-09 13:27:26 +0530607 ah->tx_trig_level = (AR_FTRIG_256B >> AR_FTRIG_S);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700608 else
Sujith2660b812009-02-09 13:27:26 +0530609 ah->tx_trig_level = (AR_FTRIG_512B >> AR_FTRIG_S);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700610
Luis R. Rodriguezaea702b2010-05-13 13:33:43 -0400611 ah->bb_watchdog_timeout_ms = 25;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700612
Luis R. Rodriguez211f5852009-10-06 21:19:07 -0400613 common->state = ATH_HW_INITIALIZED;
614
Luis R. Rodriguez4f3acf82009-08-03 12:24:36 -0700615 return 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700616}
617
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400618int ath9k_hw_init(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530619{
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400620 int ret;
621 struct ath_common *common = ath9k_hw_common(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530622
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400623 /* These are all the AR5008/AR9001/AR9002 hardware family of chipsets */
624 switch (ah->hw_version.devid) {
625 case AR5416_DEVID_PCI:
626 case AR5416_DEVID_PCIE:
627 case AR5416_AR9100_DEVID:
628 case AR9160_DEVID_PCI:
629 case AR9280_DEVID_PCI:
630 case AR9280_DEVID_PCIE:
631 case AR9285_DEVID_PCIE:
Senthil Balasubramaniandb3cc532010-04-15 17:38:18 -0400632 case AR9287_DEVID_PCI:
633 case AR9287_DEVID_PCIE:
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400634 case AR2427_DEVID_PCIE:
Senthil Balasubramaniandb3cc532010-04-15 17:38:18 -0400635 case AR9300_DEVID_PCIE:
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400636 break;
637 default:
638 if (common->bus_ops->ath_bus_type == ATH_USB)
639 break;
640 ath_print(common, ATH_DBG_FATAL,
641 "Hardware device ID 0x%04x not supported\n",
642 ah->hw_version.devid);
643 return -EOPNOTSUPP;
644 }
Sujithf1dc5602008-10-29 10:16:30 +0530645
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400646 ret = __ath9k_hw_init(ah);
647 if (ret) {
648 ath_print(common, ATH_DBG_FATAL,
649 "Unable to initialize hardware; "
650 "initialization status: %d\n", ret);
651 return ret;
652 }
Sujithf1dc5602008-10-29 10:16:30 +0530653
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400654 return 0;
Sujithf1dc5602008-10-29 10:16:30 +0530655}
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400656EXPORT_SYMBOL(ath9k_hw_init);
Sujithf1dc5602008-10-29 10:16:30 +0530657
Sujithcbe61d82009-02-09 13:27:12 +0530658static void ath9k_hw_init_qos(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530659{
Sujith7d0d0df2010-04-16 11:53:57 +0530660 ENABLE_REGWRITE_BUFFER(ah);
661
Sujithf1dc5602008-10-29 10:16:30 +0530662 REG_WRITE(ah, AR_MIC_QOS_CONTROL, 0x100aa);
663 REG_WRITE(ah, AR_MIC_QOS_SELECT, 0x3210);
664
665 REG_WRITE(ah, AR_QOS_NO_ACK,
666 SM(2, AR_QOS_NO_ACK_TWO_BIT) |
667 SM(5, AR_QOS_NO_ACK_BIT_OFF) |
668 SM(0, AR_QOS_NO_ACK_BYTE_OFF));
669
670 REG_WRITE(ah, AR_TXOP_X, AR_TXOP_X_VAL);
671 REG_WRITE(ah, AR_TXOP_0_3, 0xFFFFFFFF);
672 REG_WRITE(ah, AR_TXOP_4_7, 0xFFFFFFFF);
673 REG_WRITE(ah, AR_TXOP_8_11, 0xFFFFFFFF);
674 REG_WRITE(ah, AR_TXOP_12_15, 0xFFFFFFFF);
Sujith7d0d0df2010-04-16 11:53:57 +0530675
676 REGWRITE_BUFFER_FLUSH(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530677}
678
Sujithcbe61d82009-02-09 13:27:12 +0530679static void ath9k_hw_init_pll(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +0530680 struct ath9k_channel *chan)
681{
Luis R. Rodriguez64773962010-04-15 17:38:17 -0400682 u32 pll = ath9k_hw_compute_pll_control(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +0530683
Gabor Juhosd03a66c2009-01-14 20:17:09 +0100684 REG_WRITE(ah, AR_RTC_PLL_CONTROL, pll);
Sujithf1dc5602008-10-29 10:16:30 +0530685
Luis R. Rodriguezc75724d2009-10-19 02:33:34 -0400686 /* Switch the core clock for ar9271 to 117Mhz */
687 if (AR_SREV_9271(ah)) {
Sujith25e2ab12010-03-17 14:25:22 +0530688 udelay(500);
689 REG_WRITE(ah, 0x50040, 0x304);
Luis R. Rodriguezc75724d2009-10-19 02:33:34 -0400690 }
691
Sujithf1dc5602008-10-29 10:16:30 +0530692 udelay(RTC_PLL_SETTLE_DELAY);
693
694 REG_WRITE(ah, AR_RTC_SLEEP_CLK, AR_RTC_FORCE_DERIVED_CLK);
695}
696
Sujithcbe61d82009-02-09 13:27:12 +0530697static void ath9k_hw_init_interrupt_masks(struct ath_hw *ah,
Colin McCabed97809d2008-12-01 13:38:55 -0800698 enum nl80211_iftype opmode)
Sujithf1dc5602008-10-29 10:16:30 +0530699{
Pavel Roskin152d5302010-03-31 18:05:37 -0400700 u32 imr_reg = AR_IMR_TXERR |
Sujithf1dc5602008-10-29 10:16:30 +0530701 AR_IMR_TXURN |
702 AR_IMR_RXERR |
703 AR_IMR_RXORN |
704 AR_IMR_BCNMISC;
705
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400706 if (AR_SREV_9300_20_OR_LATER(ah)) {
707 imr_reg |= AR_IMR_RXOK_HP;
708 if (ah->config.rx_intr_mitigation)
709 imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
710 else
711 imr_reg |= AR_IMR_RXOK_LP;
Sujithf1dc5602008-10-29 10:16:30 +0530712
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400713 } else {
714 if (ah->config.rx_intr_mitigation)
715 imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
716 else
717 imr_reg |= AR_IMR_RXOK;
718 }
719
720 if (ah->config.tx_intr_mitigation)
721 imr_reg |= AR_IMR_TXINTM | AR_IMR_TXMINTR;
722 else
723 imr_reg |= AR_IMR_TXOK;
Sujithf1dc5602008-10-29 10:16:30 +0530724
Colin McCabed97809d2008-12-01 13:38:55 -0800725 if (opmode == NL80211_IFTYPE_AP)
Pavel Roskin152d5302010-03-31 18:05:37 -0400726 imr_reg |= AR_IMR_MIB;
Sujithf1dc5602008-10-29 10:16:30 +0530727
Sujith7d0d0df2010-04-16 11:53:57 +0530728 ENABLE_REGWRITE_BUFFER(ah);
729
Pavel Roskin152d5302010-03-31 18:05:37 -0400730 REG_WRITE(ah, AR_IMR, imr_reg);
Pavel Roskin74bad5c2010-02-23 18:15:27 -0500731 ah->imrs2_reg |= AR_IMR_S2_GTT;
732 REG_WRITE(ah, AR_IMR_S2, ah->imrs2_reg);
Sujithf1dc5602008-10-29 10:16:30 +0530733
734 if (!AR_SREV_9100(ah)) {
735 REG_WRITE(ah, AR_INTR_SYNC_CAUSE, 0xFFFFFFFF);
736 REG_WRITE(ah, AR_INTR_SYNC_ENABLE, AR_INTR_SYNC_DEFAULT);
737 REG_WRITE(ah, AR_INTR_SYNC_MASK, 0);
738 }
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400739
Sujith7d0d0df2010-04-16 11:53:57 +0530740 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +0530741
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400742 if (AR_SREV_9300_20_OR_LATER(ah)) {
743 REG_WRITE(ah, AR_INTR_PRIO_ASYNC_ENABLE, 0);
744 REG_WRITE(ah, AR_INTR_PRIO_ASYNC_MASK, 0);
745 REG_WRITE(ah, AR_INTR_PRIO_SYNC_ENABLE, 0);
746 REG_WRITE(ah, AR_INTR_PRIO_SYNC_MASK, 0);
747 }
Sujithf1dc5602008-10-29 10:16:30 +0530748}
749
Felix Fietkau0005baf2010-01-15 02:33:40 +0100750static void ath9k_hw_setslottime(struct ath_hw *ah, u32 us)
Sujithf1dc5602008-10-29 10:16:30 +0530751{
Felix Fietkau0005baf2010-01-15 02:33:40 +0100752 u32 val = ath9k_hw_mac_to_clks(ah, us);
753 val = min(val, (u32) 0xFFFF);
754 REG_WRITE(ah, AR_D_GBL_IFS_SLOT, val);
Sujithf1dc5602008-10-29 10:16:30 +0530755}
756
Felix Fietkau0005baf2010-01-15 02:33:40 +0100757static void ath9k_hw_set_ack_timeout(struct ath_hw *ah, u32 us)
Sujithf1dc5602008-10-29 10:16:30 +0530758{
Felix Fietkau0005baf2010-01-15 02:33:40 +0100759 u32 val = ath9k_hw_mac_to_clks(ah, us);
760 val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_ACK));
761 REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_ACK, val);
762}
763
764static void ath9k_hw_set_cts_timeout(struct ath_hw *ah, u32 us)
765{
766 u32 val = ath9k_hw_mac_to_clks(ah, us);
767 val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_CTS));
768 REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_CTS, val);
Sujithf1dc5602008-10-29 10:16:30 +0530769}
770
Sujithcbe61d82009-02-09 13:27:12 +0530771static bool ath9k_hw_set_global_txtimeout(struct ath_hw *ah, u32 tu)
Sujithf1dc5602008-10-29 10:16:30 +0530772{
Sujithf1dc5602008-10-29 10:16:30 +0530773 if (tu > 0xFFFF) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700774 ath_print(ath9k_hw_common(ah), ATH_DBG_XMIT,
775 "bad global tx timeout %u\n", tu);
Sujith2660b812009-02-09 13:27:26 +0530776 ah->globaltxtimeout = (u32) -1;
Sujithf1dc5602008-10-29 10:16:30 +0530777 return false;
778 } else {
779 REG_RMW_FIELD(ah, AR_GTXTO, AR_GTXTO_TIMEOUT_LIMIT, tu);
Sujith2660b812009-02-09 13:27:26 +0530780 ah->globaltxtimeout = tu;
Sujithf1dc5602008-10-29 10:16:30 +0530781 return true;
782 }
783}
784
Felix Fietkau0005baf2010-01-15 02:33:40 +0100785void ath9k_hw_init_global_settings(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530786{
Felix Fietkau0005baf2010-01-15 02:33:40 +0100787 struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
788 int acktimeout;
Felix Fietkaue239d852010-01-15 02:34:58 +0100789 int slottime;
Felix Fietkau0005baf2010-01-15 02:33:40 +0100790 int sifstime;
791
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700792 ath_print(ath9k_hw_common(ah), ATH_DBG_RESET, "ah->misc_mode 0x%x\n",
793 ah->misc_mode);
Sujithf1dc5602008-10-29 10:16:30 +0530794
Sujith2660b812009-02-09 13:27:26 +0530795 if (ah->misc_mode != 0)
Sujithf1dc5602008-10-29 10:16:30 +0530796 REG_WRITE(ah, AR_PCU_MISC,
Sujith2660b812009-02-09 13:27:26 +0530797 REG_READ(ah, AR_PCU_MISC) | ah->misc_mode);
Felix Fietkau0005baf2010-01-15 02:33:40 +0100798
799 if (conf->channel && conf->channel->band == IEEE80211_BAND_5GHZ)
800 sifstime = 16;
801 else
802 sifstime = 10;
803
Felix Fietkaue239d852010-01-15 02:34:58 +0100804 /* As defined by IEEE 802.11-2007 17.3.8.6 */
805 slottime = ah->slottime + 3 * ah->coverage_class;
806 acktimeout = slottime + sifstime;
Felix Fietkau42c45682010-02-11 18:07:19 +0100807
808 /*
809 * Workaround for early ACK timeouts, add an offset to match the
810 * initval's 64us ack timeout value.
811 * This was initially only meant to work around an issue with delayed
812 * BA frames in some implementations, but it has been found to fix ACK
813 * timeout issues in other cases as well.
814 */
815 if (conf->channel && conf->channel->band == IEEE80211_BAND_2GHZ)
816 acktimeout += 64 - sifstime - ah->slottime;
817
Felix Fietkaue239d852010-01-15 02:34:58 +0100818 ath9k_hw_setslottime(ah, slottime);
Felix Fietkau0005baf2010-01-15 02:33:40 +0100819 ath9k_hw_set_ack_timeout(ah, acktimeout);
820 ath9k_hw_set_cts_timeout(ah, acktimeout);
Sujith2660b812009-02-09 13:27:26 +0530821 if (ah->globaltxtimeout != (u32) -1)
822 ath9k_hw_set_global_txtimeout(ah, ah->globaltxtimeout);
Sujithf1dc5602008-10-29 10:16:30 +0530823}
Felix Fietkau0005baf2010-01-15 02:33:40 +0100824EXPORT_SYMBOL(ath9k_hw_init_global_settings);
Sujithf1dc5602008-10-29 10:16:30 +0530825
Sujith285f2dd2010-01-08 10:36:07 +0530826void ath9k_hw_deinit(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700827{
Luis R. Rodriguez211f5852009-10-06 21:19:07 -0400828 struct ath_common *common = ath9k_hw_common(ah);
829
Sujith736b3a22010-03-17 14:25:24 +0530830 if (common->state < ATH_HW_INITIALIZED)
Luis R. Rodriguez211f5852009-10-06 21:19:07 -0400831 goto free_hw;
832
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -0700833 ath9k_hw_setpower(ah, ATH9K_PM_FULL_SLEEP);
Luis R. Rodriguez211f5852009-10-06 21:19:07 -0400834
835free_hw:
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400836 ath9k_hw_rf_free_ext_banks(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700837}
Sujith285f2dd2010-01-08 10:36:07 +0530838EXPORT_SYMBOL(ath9k_hw_deinit);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700839
Sujithf1dc5602008-10-29 10:16:30 +0530840/*******/
841/* INI */
842/*******/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700843
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400844u32 ath9k_regd_get_ctl(struct ath_regulatory *reg, struct ath9k_channel *chan)
Bob Copeland3a702e42009-03-30 22:30:29 -0400845{
846 u32 ctl = ath_regd_get_band_ctl(reg, chan->chan->band);
847
848 if (IS_CHAN_B(chan))
849 ctl |= CTL_11B;
850 else if (IS_CHAN_G(chan))
851 ctl |= CTL_11G;
852 else
853 ctl |= CTL_11A;
854
855 return ctl;
856}
857
Sujithf1dc5602008-10-29 10:16:30 +0530858/****************************************/
859/* Reset and Channel Switching Routines */
860/****************************************/
861
Sujithcbe61d82009-02-09 13:27:12 +0530862static inline void ath9k_hw_set_dma(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530863{
Felix Fietkau57b32222010-04-15 17:39:22 -0400864 struct ath_common *common = ath9k_hw_common(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530865 u32 regval;
866
Sujith7d0d0df2010-04-16 11:53:57 +0530867 ENABLE_REGWRITE_BUFFER(ah);
868
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400869 /*
870 * set AHB_MODE not to do cacheline prefetches
871 */
Felix Fietkau57b32222010-04-15 17:39:22 -0400872 if (!AR_SREV_9300_20_OR_LATER(ah)) {
873 regval = REG_READ(ah, AR_AHB_MODE);
874 REG_WRITE(ah, AR_AHB_MODE, regval | AR_AHB_PREFETCH_RD_EN);
875 }
Sujithf1dc5602008-10-29 10:16:30 +0530876
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400877 /*
878 * let mac dma reads be in 128 byte chunks
879 */
Sujithf1dc5602008-10-29 10:16:30 +0530880 regval = REG_READ(ah, AR_TXCFG) & ~AR_TXCFG_DMASZ_MASK;
881 REG_WRITE(ah, AR_TXCFG, regval | AR_TXCFG_DMASZ_128B);
882
Sujith7d0d0df2010-04-16 11:53:57 +0530883 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +0530884
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400885 /*
886 * Restore TX Trigger Level to its pre-reset value.
887 * The initial value depends on whether aggregation is enabled, and is
888 * adjusted whenever underruns are detected.
889 */
Felix Fietkau57b32222010-04-15 17:39:22 -0400890 if (!AR_SREV_9300_20_OR_LATER(ah))
891 REG_RMW_FIELD(ah, AR_TXCFG, AR_FTRIG, ah->tx_trig_level);
Sujithf1dc5602008-10-29 10:16:30 +0530892
Sujith7d0d0df2010-04-16 11:53:57 +0530893 ENABLE_REGWRITE_BUFFER(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530894
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400895 /*
896 * let mac dma writes be in 128 byte chunks
897 */
Sujithf1dc5602008-10-29 10:16:30 +0530898 regval = REG_READ(ah, AR_RXCFG) & ~AR_RXCFG_DMASZ_MASK;
899 REG_WRITE(ah, AR_RXCFG, regval | AR_RXCFG_DMASZ_128B);
900
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400901 /*
902 * Setup receive FIFO threshold to hold off TX activities
903 */
Sujithf1dc5602008-10-29 10:16:30 +0530904 REG_WRITE(ah, AR_RXFIFO_CFG, 0x200);
905
Felix Fietkau57b32222010-04-15 17:39:22 -0400906 if (AR_SREV_9300_20_OR_LATER(ah)) {
907 REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_HP, 0x1);
908 REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_LP, 0x1);
909
910 ath9k_hw_set_rx_bufsize(ah, common->rx_bufsize -
911 ah->caps.rx_status_len);
912 }
913
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400914 /*
915 * reduce the number of usable entries in PCU TXBUF to avoid
916 * wrap around issues.
917 */
Sujithf1dc5602008-10-29 10:16:30 +0530918 if (AR_SREV_9285(ah)) {
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400919 /* For AR9285 the number of Fifos are reduced to half.
920 * So set the usable tx buf size also to half to
921 * avoid data/delimiter underruns
922 */
Sujithf1dc5602008-10-29 10:16:30 +0530923 REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
924 AR_9285_PCU_TXBUF_CTRL_USABLE_SIZE);
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400925 } else if (!AR_SREV_9271(ah)) {
Sujithf1dc5602008-10-29 10:16:30 +0530926 REG_WRITE(ah, AR_PCU_TXBUF_CTRL,
927 AR_PCU_TXBUF_CTRL_USABLE_SIZE);
928 }
Vasanthakumar Thiagarajan744d4022010-04-15 17:39:27 -0400929
Sujith7d0d0df2010-04-16 11:53:57 +0530930 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +0530931
Vasanthakumar Thiagarajan744d4022010-04-15 17:39:27 -0400932 if (AR_SREV_9300_20_OR_LATER(ah))
933 ath9k_hw_reset_txstatus_ring(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530934}
935
Sujithcbe61d82009-02-09 13:27:12 +0530936static void ath9k_hw_set_operating_mode(struct ath_hw *ah, int opmode)
Sujithf1dc5602008-10-29 10:16:30 +0530937{
938 u32 val;
939
940 val = REG_READ(ah, AR_STA_ID1);
941 val &= ~(AR_STA_ID1_STA_AP | AR_STA_ID1_ADHOC);
942 switch (opmode) {
Colin McCabed97809d2008-12-01 13:38:55 -0800943 case NL80211_IFTYPE_AP:
Sujithf1dc5602008-10-29 10:16:30 +0530944 REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_STA_AP
945 | AR_STA_ID1_KSRCH_MODE);
946 REG_CLR_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
947 break;
Colin McCabed97809d2008-12-01 13:38:55 -0800948 case NL80211_IFTYPE_ADHOC:
Pat Erley9cb54122009-03-20 22:59:59 -0400949 case NL80211_IFTYPE_MESH_POINT:
Sujithf1dc5602008-10-29 10:16:30 +0530950 REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_ADHOC
951 | AR_STA_ID1_KSRCH_MODE);
952 REG_SET_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
953 break;
Colin McCabed97809d2008-12-01 13:38:55 -0800954 case NL80211_IFTYPE_STATION:
955 case NL80211_IFTYPE_MONITOR:
Sujithf1dc5602008-10-29 10:16:30 +0530956 REG_WRITE(ah, AR_STA_ID1, val | AR_STA_ID1_KSRCH_MODE);
957 break;
958 }
959}
960
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400961void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah, u32 coef_scaled,
962 u32 *coef_mantissa, u32 *coef_exponent)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700963{
964 u32 coef_exp, coef_man;
965
966 for (coef_exp = 31; coef_exp > 0; coef_exp--)
967 if ((coef_scaled >> coef_exp) & 0x1)
968 break;
969
970 coef_exp = 14 - (coef_exp - COEF_SCALE_S);
971
972 coef_man = coef_scaled + (1 << (COEF_SCALE_S - coef_exp - 1));
973
974 *coef_mantissa = coef_man >> (COEF_SCALE_S - coef_exp);
975 *coef_exponent = coef_exp - 16;
976}
977
Sujithcbe61d82009-02-09 13:27:12 +0530978static bool ath9k_hw_set_reset(struct ath_hw *ah, int type)
Sujithf1dc5602008-10-29 10:16:30 +0530979{
980 u32 rst_flags;
981 u32 tmpReg;
982
Sujith70768492009-02-16 13:23:12 +0530983 if (AR_SREV_9100(ah)) {
984 u32 val = REG_READ(ah, AR_RTC_DERIVED_CLK);
985 val &= ~AR_RTC_DERIVED_CLK_PERIOD;
986 val |= SM(1, AR_RTC_DERIVED_CLK_PERIOD);
987 REG_WRITE(ah, AR_RTC_DERIVED_CLK, val);
988 (void)REG_READ(ah, AR_RTC_DERIVED_CLK);
989 }
990
Sujith7d0d0df2010-04-16 11:53:57 +0530991 ENABLE_REGWRITE_BUFFER(ah);
992
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -0400993 if (AR_SREV_9300_20_OR_LATER(ah)) {
994 REG_WRITE(ah, AR_WA, ah->WARegVal);
995 udelay(10);
996 }
997
Sujithf1dc5602008-10-29 10:16:30 +0530998 REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
999 AR_RTC_FORCE_WAKE_ON_INT);
1000
1001 if (AR_SREV_9100(ah)) {
1002 rst_flags = AR_RTC_RC_MAC_WARM | AR_RTC_RC_MAC_COLD |
1003 AR_RTC_RC_COLD_RESET | AR_RTC_RC_WARM_RESET;
1004 } else {
1005 tmpReg = REG_READ(ah, AR_INTR_SYNC_CAUSE);
1006 if (tmpReg &
1007 (AR_INTR_SYNC_LOCAL_TIMEOUT |
1008 AR_INTR_SYNC_RADM_CPL_TIMEOUT)) {
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001009 u32 val;
Sujithf1dc5602008-10-29 10:16:30 +05301010 REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0);
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001011
1012 val = AR_RC_HOSTIF;
1013 if (!AR_SREV_9300_20_OR_LATER(ah))
1014 val |= AR_RC_AHB;
1015 REG_WRITE(ah, AR_RC, val);
1016
1017 } else if (!AR_SREV_9300_20_OR_LATER(ah))
Sujithf1dc5602008-10-29 10:16:30 +05301018 REG_WRITE(ah, AR_RC, AR_RC_AHB);
Sujithf1dc5602008-10-29 10:16:30 +05301019
1020 rst_flags = AR_RTC_RC_MAC_WARM;
1021 if (type == ATH9K_RESET_COLD)
1022 rst_flags |= AR_RTC_RC_MAC_COLD;
1023 }
1024
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001025 REG_WRITE(ah, AR_RTC_RC, rst_flags);
Sujith7d0d0df2010-04-16 11:53:57 +05301026
1027 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301028
Sujithf1dc5602008-10-29 10:16:30 +05301029 udelay(50);
1030
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001031 REG_WRITE(ah, AR_RTC_RC, 0);
Sujith0caa7b12009-02-16 13:23:20 +05301032 if (!ath9k_hw_wait(ah, AR_RTC_RC, AR_RTC_RC_M, 0, AH_WAIT_TIMEOUT)) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001033 ath_print(ath9k_hw_common(ah), ATH_DBG_RESET,
1034 "RTC stuck in MAC reset\n");
Sujithf1dc5602008-10-29 10:16:30 +05301035 return false;
1036 }
1037
1038 if (!AR_SREV_9100(ah))
1039 REG_WRITE(ah, AR_RC, 0);
1040
Sujithf1dc5602008-10-29 10:16:30 +05301041 if (AR_SREV_9100(ah))
1042 udelay(50);
1043
1044 return true;
1045}
1046
Sujithcbe61d82009-02-09 13:27:12 +05301047static bool ath9k_hw_set_reset_power_on(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05301048{
Sujith7d0d0df2010-04-16 11:53:57 +05301049 ENABLE_REGWRITE_BUFFER(ah);
1050
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001051 if (AR_SREV_9300_20_OR_LATER(ah)) {
1052 REG_WRITE(ah, AR_WA, ah->WARegVal);
1053 udelay(10);
1054 }
1055
Sujithf1dc5602008-10-29 10:16:30 +05301056 REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
1057 AR_RTC_FORCE_WAKE_ON_INT);
1058
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001059 if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
Vasanthakumar Thiagarajan1c29ce62009-08-31 17:48:36 +05301060 REG_WRITE(ah, AR_RC, AR_RC_AHB);
1061
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001062 REG_WRITE(ah, AR_RTC_RESET, 0);
Luis R. Rodriguezee031112010-06-21 18:38:51 -04001063 udelay(2);
Vasanthakumar Thiagarajan1c29ce62009-08-31 17:48:36 +05301064
Sujith7d0d0df2010-04-16 11:53:57 +05301065 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301066
Senthil Balasubramanian84e21692010-04-15 17:38:30 -04001067 if (!AR_SREV_9300_20_OR_LATER(ah))
1068 udelay(2);
1069
1070 if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
Vasanthakumar Thiagarajan1c29ce62009-08-31 17:48:36 +05301071 REG_WRITE(ah, AR_RC, 0);
1072
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001073 REG_WRITE(ah, AR_RTC_RESET, 1);
Sujithf1dc5602008-10-29 10:16:30 +05301074
1075 if (!ath9k_hw_wait(ah,
1076 AR_RTC_STATUS,
1077 AR_RTC_STATUS_M,
Sujith0caa7b12009-02-16 13:23:20 +05301078 AR_RTC_STATUS_ON,
1079 AH_WAIT_TIMEOUT)) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001080 ath_print(ath9k_hw_common(ah), ATH_DBG_RESET,
1081 "RTC not waking up\n");
Sujithf1dc5602008-10-29 10:16:30 +05301082 return false;
1083 }
1084
1085 ath9k_hw_read_revisions(ah);
1086
1087 return ath9k_hw_set_reset(ah, ATH9K_RESET_WARM);
1088}
1089
Sujithcbe61d82009-02-09 13:27:12 +05301090static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type)
Sujithf1dc5602008-10-29 10:16:30 +05301091{
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001092 if (AR_SREV_9300_20_OR_LATER(ah)) {
1093 REG_WRITE(ah, AR_WA, ah->WARegVal);
1094 udelay(10);
1095 }
1096
Sujithf1dc5602008-10-29 10:16:30 +05301097 REG_WRITE(ah, AR_RTC_FORCE_WAKE,
1098 AR_RTC_FORCE_WAKE_EN | AR_RTC_FORCE_WAKE_ON_INT);
1099
1100 switch (type) {
1101 case ATH9K_RESET_POWER_ON:
1102 return ath9k_hw_set_reset_power_on(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301103 case ATH9K_RESET_WARM:
1104 case ATH9K_RESET_COLD:
1105 return ath9k_hw_set_reset(ah, type);
Sujithf1dc5602008-10-29 10:16:30 +05301106 default:
1107 return false;
1108 }
1109}
1110
Sujithcbe61d82009-02-09 13:27:12 +05301111static bool ath9k_hw_chip_reset(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05301112 struct ath9k_channel *chan)
1113{
Vivek Natarajan42abfbe2009-09-17 09:27:59 +05301114 if (AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL)) {
Senthil Balasubramanian8bd1d072009-02-12 13:57:03 +05301115 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON))
1116 return false;
1117 } else if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
Sujithf1dc5602008-10-29 10:16:30 +05301118 return false;
1119
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07001120 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
Sujithf1dc5602008-10-29 10:16:30 +05301121 return false;
1122
Sujith2660b812009-02-09 13:27:26 +05301123 ah->chip_fullsleep = false;
Sujithf1dc5602008-10-29 10:16:30 +05301124 ath9k_hw_init_pll(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301125 ath9k_hw_set_rfmode(ah, chan);
1126
1127 return true;
1128}
1129
Sujithcbe61d82009-02-09 13:27:12 +05301130static bool ath9k_hw_channel_change(struct ath_hw *ah,
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07001131 struct ath9k_channel *chan)
Sujithf1dc5602008-10-29 10:16:30 +05301132{
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07001133 struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001134 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08001135 struct ieee80211_channel *channel = chan->chan;
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001136 u32 qnum;
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001137 int r;
Sujithf1dc5602008-10-29 10:16:30 +05301138
1139 for (qnum = 0; qnum < AR_NUM_QCU; qnum++) {
1140 if (ath9k_hw_numtxpending(ah, qnum)) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001141 ath_print(common, ATH_DBG_QUEUE,
1142 "Transmit frames pending on "
1143 "queue %d\n", qnum);
Sujithf1dc5602008-10-29 10:16:30 +05301144 return false;
1145 }
1146 }
1147
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001148 if (!ath9k_hw_rfbus_req(ah)) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001149 ath_print(common, ATH_DBG_FATAL,
1150 "Could not kill baseband RX\n");
Sujithf1dc5602008-10-29 10:16:30 +05301151 return false;
1152 }
1153
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001154 ath9k_hw_set_channel_regs(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301155
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001156 r = ath9k_hw_rf_set_freq(ah, chan);
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001157 if (r) {
1158 ath_print(common, ATH_DBG_FATAL,
1159 "Failed to set channel\n");
1160 return false;
Sujithf1dc5602008-10-29 10:16:30 +05301161 }
Felix Fietkaudfdac8a2010-10-08 22:13:51 +02001162 ath9k_hw_set_clockrate(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301163
Vasanthakumar Thiagarajan8fbff4b2009-05-08 17:54:51 -07001164 ah->eep_ops->set_txpower(ah, chan,
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07001165 ath9k_regd_get_ctl(regulatory, chan),
Sujithf74df6f2009-02-09 13:27:24 +05301166 channel->max_antenna_gain * 2,
1167 channel->max_power * 2,
1168 min((u32) MAX_RATE_POWER,
Felix Fietkaude40f312010-10-20 03:08:53 +02001169 (u32) regulatory->power_limit), false);
Sujithf1dc5602008-10-29 10:16:30 +05301170
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001171 ath9k_hw_rfbus_done(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301172
1173 if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
1174 ath9k_hw_set_delta_slope(ah, chan);
1175
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001176 ath9k_hw_spur_mitigate_freq(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301177
Sujithf1dc5602008-10-29 10:16:30 +05301178 return true;
1179}
1180
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001181bool ath9k_hw_check_alive(struct ath_hw *ah)
Johannes Berg3b319aa2009-06-13 14:50:26 +05301182{
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001183 int count = 50;
1184 u32 reg;
Johannes Berg3b319aa2009-06-13 14:50:26 +05301185
Felix Fietkaue17f83e2010-09-22 12:34:53 +02001186 if (AR_SREV_9285_12_OR_LATER(ah))
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001187 return true;
Johannes Berg3b319aa2009-06-13 14:50:26 +05301188
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001189 do {
1190 reg = REG_READ(ah, AR_OBS_BUS_1);
1191
1192 if ((reg & 0x7E7FFFEF) == 0x00702400)
1193 continue;
1194
1195 switch (reg & 0x7E000B00) {
1196 case 0x1E000000:
1197 case 0x52000B00:
1198 case 0x18000B00:
1199 continue;
1200 default:
1201 return true;
1202 }
1203 } while (count-- > 0);
1204
1205 return false;
Johannes Berg3b319aa2009-06-13 14:50:26 +05301206}
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001207EXPORT_SYMBOL(ath9k_hw_check_alive);
Johannes Berg3b319aa2009-06-13 14:50:26 +05301208
Sujithcbe61d82009-02-09 13:27:12 +05301209int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
Felix Fietkau20bd2a02010-07-31 00:12:00 +02001210 struct ath9k_hw_cal_data *caldata, bool bChannelChange)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001211{
Luis R. Rodriguez15107182009-09-10 09:22:37 -07001212 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001213 u32 saveLedState;
Sujith2660b812009-02-09 13:27:26 +05301214 struct ath9k_channel *curchan = ah->curchan;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001215 u32 saveDefAntenna;
1216 u32 macStaId1;
Sujith46fe7822009-09-17 09:25:25 +05301217 u64 tsf = 0;
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001218 int i, r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001219
Luis R. Rodriguez43c27612009-09-13 21:07:07 -07001220 ah->txchainmask = common->tx_chainmask;
1221 ah->rxchainmask = common->rx_chainmask;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001222
Vasanthakumar Thiagarajan9b9cc612010-04-15 17:39:41 -04001223 if (!ah->chip_fullsleep) {
1224 ath9k_hw_abortpcurecv(ah);
Felix Fietkau9cc2f3e2010-07-11 12:48:42 +02001225 if (!ath9k_hw_stopdmarecv(ah)) {
Vasanthakumar Thiagarajan9b9cc612010-04-15 17:39:41 -04001226 ath_print(common, ATH_DBG_XMIT,
1227 "Failed to stop receive dma\n");
Felix Fietkau9cc2f3e2010-07-11 12:48:42 +02001228 bChannelChange = false;
1229 }
Vasanthakumar Thiagarajan9b9cc612010-04-15 17:39:41 -04001230 }
1231
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07001232 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001233 return -EIO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001234
Felix Fietkaud9891c72010-09-29 17:15:27 +02001235 if (curchan && !ah->chip_fullsleep)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001236 ath9k_hw_getnf(ah, curchan);
1237
Felix Fietkau20bd2a02010-07-31 00:12:00 +02001238 ah->caldata = caldata;
1239 if (caldata &&
1240 (chan->channel != caldata->channel ||
1241 (chan->channelFlags & ~CHANNEL_CW_INT) !=
1242 (caldata->channelFlags & ~CHANNEL_CW_INT))) {
1243 /* Operating channel changed, reset channel calibration data */
1244 memset(caldata, 0, sizeof(*caldata));
1245 ath9k_init_nfcal_hist_buffer(ah, chan);
1246 }
1247
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001248 if (bChannelChange &&
Sujith2660b812009-02-09 13:27:26 +05301249 (ah->chip_fullsleep != true) &&
1250 (ah->curchan != NULL) &&
1251 (chan->channel != ah->curchan->channel) &&
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001252 ((chan->channelFlags & CHANNEL_ALL) ==
Sujith2660b812009-02-09 13:27:26 +05301253 (ah->curchan->channelFlags & CHANNEL_ALL)) &&
Rajkumar Manoharan58d7e0f2010-09-08 15:57:12 +05301254 (!AR_SREV_9280(ah) || AR_DEVID_7010(ah))) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001255
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07001256 if (ath9k_hw_channel_change(ah, chan)) {
Sujith2660b812009-02-09 13:27:26 +05301257 ath9k_hw_loadnf(ah, ah->curchan);
Felix Fietkau00c86592010-07-30 21:02:09 +02001258 ath9k_hw_start_nfcal(ah, true);
Rajkumar Manoharanc2ba3342010-09-03 16:00:00 +05301259 if (AR_SREV_9271(ah))
1260 ar9002_hw_load_ani_reg(ah, chan);
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001261 return 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001262 }
1263 }
1264
1265 saveDefAntenna = REG_READ(ah, AR_DEF_ANTENNA);
1266 if (saveDefAntenna == 0)
1267 saveDefAntenna = 1;
1268
1269 macStaId1 = REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_BASE_RATE_11B;
1270
Sujith46fe7822009-09-17 09:25:25 +05301271 /* For chips on which RTC reset is done, save TSF before it gets cleared */
Felix Fietkauf860d522010-06-30 02:07:48 +02001272 if (AR_SREV_9100(ah) ||
1273 (AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL)))
Sujith46fe7822009-09-17 09:25:25 +05301274 tsf = ath9k_hw_gettsf64(ah);
1275
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001276 saveLedState = REG_READ(ah, AR_CFG_LED) &
1277 (AR_CFG_LED_ASSOC_CTL | AR_CFG_LED_MODE_SEL |
1278 AR_CFG_LED_BLINK_THRESH_SEL | AR_CFG_LED_BLINK_SLOW);
1279
1280 ath9k_hw_mark_phy_inactive(ah);
1281
Sujith05020d22010-03-17 14:25:23 +05301282 /* Only required on the first reset */
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001283 if (AR_SREV_9271(ah) && ah->htc_reset_init) {
1284 REG_WRITE(ah,
1285 AR9271_RESET_POWER_DOWN_CONTROL,
1286 AR9271_RADIO_RF_RST);
1287 udelay(50);
1288 }
1289
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001290 if (!ath9k_hw_chip_reset(ah, chan)) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001291 ath_print(common, ATH_DBG_FATAL, "Chip reset failed\n");
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001292 return -EINVAL;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001293 }
1294
Sujith05020d22010-03-17 14:25:23 +05301295 /* Only required on the first reset */
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001296 if (AR_SREV_9271(ah) && ah->htc_reset_init) {
1297 ah->htc_reset_init = false;
1298 REG_WRITE(ah,
1299 AR9271_RESET_POWER_DOWN_CONTROL,
1300 AR9271_GATE_MAC_CTL);
1301 udelay(50);
1302 }
1303
Sujith46fe7822009-09-17 09:25:25 +05301304 /* Restore TSF */
Felix Fietkauf860d522010-06-30 02:07:48 +02001305 if (tsf)
Sujith46fe7822009-09-17 09:25:25 +05301306 ath9k_hw_settsf64(ah, tsf);
1307
Felix Fietkau7a370812010-09-22 12:34:52 +02001308 if (AR_SREV_9280_20_OR_LATER(ah))
Vasanthakumar Thiagarajan369391d2009-01-21 19:24:13 +05301309 REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL, AR_GPIO_JTAG_DISABLE);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001310
Sujithe9141f72010-06-01 15:14:10 +05301311 if (!AR_SREV_9300_20_OR_LATER(ah))
1312 ar9002_hw_enable_async_fifo(ah);
1313
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07001314 r = ath9k_hw_process_ini(ah, chan);
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001315 if (r)
1316 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001317
Felix Fietkauf860d522010-06-30 02:07:48 +02001318 /*
1319 * Some AR91xx SoC devices frequently fail to accept TSF writes
1320 * right after the chip reset. When that happens, write a new
1321 * value after the initvals have been applied, with an offset
1322 * based on measured time difference
1323 */
1324 if (AR_SREV_9100(ah) && (ath9k_hw_gettsf64(ah) < tsf)) {
1325 tsf += 1500;
1326 ath9k_hw_settsf64(ah, tsf);
1327 }
1328
Jouni Malinen0ced0e12009-01-08 13:32:13 +02001329 /* Setup MFP options for CCMP */
1330 if (AR_SREV_9280_20_OR_LATER(ah)) {
1331 /* Mask Retry(b11), PwrMgt(b12), MoreData(b13) to 0 in mgmt
1332 * frames when constructing CCMP AAD. */
1333 REG_RMW_FIELD(ah, AR_AES_MUTE_MASK1, AR_AES_MUTE_MASK1_FC_MGMT,
1334 0xc7ff);
1335 ah->sw_mgmt_crypto = false;
1336 } else if (AR_SREV_9160_10_OR_LATER(ah)) {
1337 /* Disable hardware crypto for management frames */
1338 REG_CLR_BIT(ah, AR_PCU_MISC_MODE2,
1339 AR_PCU_MISC_MODE2_MGMT_CRYPTO_ENABLE);
1340 REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
1341 AR_PCU_MISC_MODE2_NO_CRYPTO_FOR_NON_DATA_PKT);
1342 ah->sw_mgmt_crypto = true;
1343 } else
1344 ah->sw_mgmt_crypto = true;
1345
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001346 if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
1347 ath9k_hw_set_delta_slope(ah, chan);
1348
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001349 ath9k_hw_spur_mitigate_freq(ah, chan);
Sujithd6509152009-03-13 08:56:05 +05301350 ah->eep_ops->set_board_values(ah, chan);
Luis R. Rodrigueza7765822009-10-19 02:33:45 -04001351
Sujith6819d572010-04-16 11:53:56 +05301352 ath9k_hw_set_operating_mode(ah, ah->opmode);
1353
Sujith7d0d0df2010-04-16 11:53:57 +05301354 ENABLE_REGWRITE_BUFFER(ah);
1355
Luis R. Rodriguez15107182009-09-10 09:22:37 -07001356 REG_WRITE(ah, AR_STA_ID0, get_unaligned_le32(common->macaddr));
1357 REG_WRITE(ah, AR_STA_ID1, get_unaligned_le16(common->macaddr + 4)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001358 | macStaId1
1359 | AR_STA_ID1_RTS_USE_DEF
Sujith2660b812009-02-09 13:27:26 +05301360 | (ah->config.
Sujith60b67f52008-08-07 10:52:38 +05301361 ack_6mb ? AR_STA_ID1_ACKCTS_6MB : 0)
Sujith2660b812009-02-09 13:27:26 +05301362 | ah->sta_id1_defaults);
Luis R. Rodriguez13b81552009-09-10 17:52:45 -07001363 ath_hw_setbssidmask(common);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001364 REG_WRITE(ah, AR_DEF_ANTENNA, saveDefAntenna);
Luis R. Rodriguez3453ad82009-09-10 08:57:00 -07001365 ath9k_hw_write_associd(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001366 REG_WRITE(ah, AR_ISR, ~0);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001367 REG_WRITE(ah, AR_RSSI_THR, INIT_RSSI_THR);
1368
Sujith7d0d0df2010-04-16 11:53:57 +05301369 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301370
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001371 r = ath9k_hw_rf_set_freq(ah, chan);
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001372 if (r)
1373 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001374
Felix Fietkaudfdac8a2010-10-08 22:13:51 +02001375 ath9k_hw_set_clockrate(ah);
1376
Sujith7d0d0df2010-04-16 11:53:57 +05301377 ENABLE_REGWRITE_BUFFER(ah);
1378
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001379 for (i = 0; i < AR_NUM_DCU; i++)
1380 REG_WRITE(ah, AR_DQCUMASK(i), 1 << i);
1381
Sujith7d0d0df2010-04-16 11:53:57 +05301382 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301383
Sujith2660b812009-02-09 13:27:26 +05301384 ah->intr_txqs = 0;
1385 for (i = 0; i < ah->caps.total_queues; i++)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001386 ath9k_hw_resettxqueue(ah, i);
1387
Sujith2660b812009-02-09 13:27:26 +05301388 ath9k_hw_init_interrupt_masks(ah, ah->opmode);
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -04001389 ath9k_hw_ani_cache_ini_regs(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001390 ath9k_hw_init_qos(ah);
1391
Sujith2660b812009-02-09 13:27:26 +05301392 if (ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
Vasanthakumar Thiagarajan500c0642008-09-10 18:50:17 +05301393 ath9k_enable_rfkill(ah);
Johannes Berg3b319aa2009-06-13 14:50:26 +05301394
Felix Fietkau0005baf2010-01-15 02:33:40 +01001395 ath9k_hw_init_global_settings(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001396
Luis R. Rodriguez6c94fdc2010-04-15 17:39:24 -04001397 if (!AR_SREV_9300_20_OR_LATER(ah)) {
Sujithe9141f72010-06-01 15:14:10 +05301398 ar9002_hw_update_async_fifo(ah);
Luis R. Rodriguez6c94fdc2010-04-15 17:39:24 -04001399 ar9002_hw_enable_wep_aggregation(ah);
Vivek Natarajanac88b6e2009-07-23 10:59:57 +05301400 }
1401
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001402 REG_WRITE(ah, AR_STA_ID1,
1403 REG_READ(ah, AR_STA_ID1) | AR_STA_ID1_PRESERVE_SEQNUM);
1404
1405 ath9k_hw_set_dma(ah);
1406
1407 REG_WRITE(ah, AR_OBS, 8);
1408
Sujith0ce024c2009-12-14 14:57:00 +05301409 if (ah->config.rx_intr_mitigation) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001410 REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_LAST, 500);
1411 REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_FIRST, 2000);
1412 }
1413
Vasanthakumar Thiagarajan7f62a132010-04-15 17:39:19 -04001414 if (ah->config.tx_intr_mitigation) {
1415 REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_LAST, 300);
1416 REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_FIRST, 750);
1417 }
1418
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001419 ath9k_hw_init_bb(ah, chan);
1420
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001421 if (!ath9k_hw_init_cal(ah, chan))
Joe Perches6badaaf2009-06-28 09:26:32 -07001422 return -EIO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001423
Sujith7d0d0df2010-04-16 11:53:57 +05301424 ENABLE_REGWRITE_BUFFER(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001425
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001426 ath9k_hw_restore_chainmask(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001427 REG_WRITE(ah, AR_CFG_LED, saveLedState | AR_CFG_SCLK_32KHZ);
1428
Sujith7d0d0df2010-04-16 11:53:57 +05301429 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301430
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001431 /*
1432 * For big endian systems turn on swapping for descriptors
1433 */
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001434 if (AR_SREV_9100(ah)) {
1435 u32 mask;
1436 mask = REG_READ(ah, AR_CFG);
1437 if (mask & (AR_CFG_SWRB | AR_CFG_SWTB | AR_CFG_SWRG)) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001438 ath_print(common, ATH_DBG_RESET,
Sujith04bd4632008-11-28 22:18:05 +05301439 "CFG Byte Swap Set 0x%x\n", mask);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001440 } else {
1441 mask =
1442 INIT_CONFIG_STATUS | AR_CFG_SWRB | AR_CFG_SWTB;
1443 REG_WRITE(ah, AR_CFG, mask);
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001444 ath_print(common, ATH_DBG_RESET,
Sujith04bd4632008-11-28 22:18:05 +05301445 "Setting CFG 0x%x\n", REG_READ(ah, AR_CFG));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001446 }
1447 } else {
Sujithcbba8cd2010-06-02 15:53:31 +05301448 if (common->bus_ops->ath_bus_type == ATH_USB) {
1449 /* Configure AR9271 target WLAN */
1450 if (AR_SREV_9271(ah))
1451 REG_WRITE(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB);
1452 else
1453 REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
1454 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001455#ifdef __BIG_ENDIAN
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001456 else
1457 REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001458#endif
1459 }
1460
Luis R. Rodriguez766ec4a2009-09-09 14:52:02 -07001461 if (ah->btcoex_hw.enabled)
Vasanthakumar Thiagarajan42cc41e2009-08-26 21:08:45 +05301462 ath9k_hw_btcoex_enable(ah);
1463
Felix Fietkau00c86592010-07-30 21:02:09 +02001464 if (AR_SREV_9300_20_OR_LATER(ah))
Luis R. Rodriguezaea702b2010-05-13 13:33:43 -04001465 ar9003_hw_bb_watchdog_config(ah);
Vasanthakumar Thiagarajand8903a52010-04-15 17:39:25 -04001466
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001467 return 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001468}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04001469EXPORT_SYMBOL(ath9k_hw_reset);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001470
Sujithf1dc5602008-10-29 10:16:30 +05301471/******************************/
1472/* Power Management (Chipset) */
1473/******************************/
1474
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001475/*
1476 * Notify Power Mgt is disabled in self-generated frames.
1477 * If requested, force chip to sleep.
1478 */
Sujithcbe61d82009-02-09 13:27:12 +05301479static void ath9k_set_power_sleep(struct ath_hw *ah, int setChip)
Sujithf1dc5602008-10-29 10:16:30 +05301480{
1481 REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
1482 if (setChip) {
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001483 /*
1484 * Clear the RTC force wake bit to allow the
1485 * mac to go to sleep.
1486 */
Sujithf1dc5602008-10-29 10:16:30 +05301487 REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE,
1488 AR_RTC_FORCE_WAKE_EN);
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001489 if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
Sujithf1dc5602008-10-29 10:16:30 +05301490 REG_WRITE(ah, AR_RC, AR_RC_AHB | AR_RC_HOSTIF);
1491
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001492 /* Shutdown chip. Active low */
Sujith14b3af32010-03-17 14:25:18 +05301493 if (!AR_SREV_5416(ah) && !AR_SREV_9271(ah))
Sujith4921be82009-09-18 15:04:27 +05301494 REG_CLR_BIT(ah, (AR_RTC_RESET),
1495 AR_RTC_RESET_EN);
Sujithf1dc5602008-10-29 10:16:30 +05301496 }
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001497
1498 /* Clear Bit 14 of AR_WA after putting chip into Full Sleep mode. */
1499 if (AR_SREV_9300_20_OR_LATER(ah))
1500 REG_WRITE(ah, AR_WA,
1501 ah->WARegVal & ~AR_WA_D3_L1_DISABLE);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001502}
1503
Luis R. Rodriguezbbd79af2010-04-15 17:38:16 -04001504/*
1505 * Notify Power Management is enabled in self-generating
1506 * frames. If request, set power mode of chip to
1507 * auto/normal. Duration in units of 128us (1/8 TU).
1508 */
Sujithcbe61d82009-02-09 13:27:12 +05301509static void ath9k_set_power_network_sleep(struct ath_hw *ah, int setChip)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001510{
Sujithf1dc5602008-10-29 10:16:30 +05301511 REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
1512 if (setChip) {
Sujith2660b812009-02-09 13:27:26 +05301513 struct ath9k_hw_capabilities *pCap = &ah->caps;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001514
Sujithf1dc5602008-10-29 10:16:30 +05301515 if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
Luis R. Rodriguezbbd79af2010-04-15 17:38:16 -04001516 /* Set WakeOnInterrupt bit; clear ForceWake bit */
Sujithf1dc5602008-10-29 10:16:30 +05301517 REG_WRITE(ah, AR_RTC_FORCE_WAKE,
1518 AR_RTC_FORCE_WAKE_ON_INT);
1519 } else {
Luis R. Rodriguezbbd79af2010-04-15 17:38:16 -04001520 /*
1521 * Clear the RTC force wake bit to allow the
1522 * mac to go to sleep.
1523 */
Sujithf1dc5602008-10-29 10:16:30 +05301524 REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE,
1525 AR_RTC_FORCE_WAKE_EN);
1526 }
1527 }
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001528
1529 /* Clear Bit 14 of AR_WA after putting chip into Net Sleep mode. */
1530 if (AR_SREV_9300_20_OR_LATER(ah))
1531 REG_WRITE(ah, AR_WA, ah->WARegVal & ~AR_WA_D3_L1_DISABLE);
Sujithf1dc5602008-10-29 10:16:30 +05301532}
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001533
Sujithcbe61d82009-02-09 13:27:12 +05301534static bool ath9k_hw_set_power_awake(struct ath_hw *ah, int setChip)
Sujithf1dc5602008-10-29 10:16:30 +05301535{
1536 u32 val;
1537 int i;
1538
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001539 /* Set Bits 14 and 17 of AR_WA before powering on the chip. */
1540 if (AR_SREV_9300_20_OR_LATER(ah)) {
1541 REG_WRITE(ah, AR_WA, ah->WARegVal);
1542 udelay(10);
1543 }
1544
Sujithf1dc5602008-10-29 10:16:30 +05301545 if (setChip) {
1546 if ((REG_READ(ah, AR_RTC_STATUS) &
1547 AR_RTC_STATUS_M) == AR_RTC_STATUS_SHUTDOWN) {
1548 if (ath9k_hw_set_reset_reg(ah,
1549 ATH9K_RESET_POWER_ON) != true) {
1550 return false;
1551 }
Luis R. Rodrigueze0412282010-04-15 17:38:15 -04001552 if (!AR_SREV_9300_20_OR_LATER(ah))
1553 ath9k_hw_init_pll(ah, NULL);
Sujithf1dc5602008-10-29 10:16:30 +05301554 }
1555 if (AR_SREV_9100(ah))
1556 REG_SET_BIT(ah, AR_RTC_RESET,
1557 AR_RTC_RESET_EN);
1558
1559 REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
1560 AR_RTC_FORCE_WAKE_EN);
1561 udelay(50);
1562
1563 for (i = POWER_UP_TIME / 50; i > 0; i--) {
1564 val = REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M;
1565 if (val == AR_RTC_STATUS_ON)
1566 break;
1567 udelay(50);
1568 REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
1569 AR_RTC_FORCE_WAKE_EN);
1570 }
1571 if (i == 0) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001572 ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
1573 "Failed to wakeup in %uus\n",
1574 POWER_UP_TIME / 20);
Sujithf1dc5602008-10-29 10:16:30 +05301575 return false;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001576 }
1577 }
1578
Sujithf1dc5602008-10-29 10:16:30 +05301579 REG_CLR_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
1580
1581 return true;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001582}
1583
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07001584bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode)
Sujithf1dc5602008-10-29 10:16:30 +05301585{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001586 struct ath_common *common = ath9k_hw_common(ah);
Sujithcbe61d82009-02-09 13:27:12 +05301587 int status = true, setChip = true;
Sujithf1dc5602008-10-29 10:16:30 +05301588 static const char *modes[] = {
1589 "AWAKE",
1590 "FULL-SLEEP",
1591 "NETWORK SLEEP",
1592 "UNDEFINED"
1593 };
Sujithf1dc5602008-10-29 10:16:30 +05301594
Gabor Juhoscbdec972009-07-24 17:27:22 +02001595 if (ah->power_mode == mode)
1596 return status;
1597
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001598 ath_print(common, ATH_DBG_RESET, "%s -> %s\n",
1599 modes[ah->power_mode], modes[mode]);
Sujithf1dc5602008-10-29 10:16:30 +05301600
1601 switch (mode) {
1602 case ATH9K_PM_AWAKE:
1603 status = ath9k_hw_set_power_awake(ah, setChip);
1604 break;
1605 case ATH9K_PM_FULL_SLEEP:
1606 ath9k_set_power_sleep(ah, setChip);
Sujith2660b812009-02-09 13:27:26 +05301607 ah->chip_fullsleep = true;
Sujithf1dc5602008-10-29 10:16:30 +05301608 break;
1609 case ATH9K_PM_NETWORK_SLEEP:
1610 ath9k_set_power_network_sleep(ah, setChip);
1611 break;
1612 default:
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001613 ath_print(common, ATH_DBG_FATAL,
1614 "Unknown power mode %u\n", mode);
Sujithf1dc5602008-10-29 10:16:30 +05301615 return false;
1616 }
Sujith2660b812009-02-09 13:27:26 +05301617 ah->power_mode = mode;
Sujithf1dc5602008-10-29 10:16:30 +05301618
1619 return status;
1620}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04001621EXPORT_SYMBOL(ath9k_hw_setpower);
Sujithf1dc5602008-10-29 10:16:30 +05301622
Sujithf1dc5602008-10-29 10:16:30 +05301623/*******************/
1624/* Beacon Handling */
1625/*******************/
1626
Sujithcbe61d82009-02-09 13:27:12 +05301627void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001628{
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001629 int flags = 0;
1630
Sujith2660b812009-02-09 13:27:26 +05301631 ah->beacon_interval = beacon_period;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001632
Sujith7d0d0df2010-04-16 11:53:57 +05301633 ENABLE_REGWRITE_BUFFER(ah);
1634
Sujith2660b812009-02-09 13:27:26 +05301635 switch (ah->opmode) {
Colin McCabed97809d2008-12-01 13:38:55 -08001636 case NL80211_IFTYPE_STATION:
1637 case NL80211_IFTYPE_MONITOR:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001638 REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(next_beacon));
1639 REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT, 0xffff);
1640 REG_WRITE(ah, AR_NEXT_SWBA, 0x7ffff);
1641 flags |= AR_TBTT_TIMER_EN;
1642 break;
Colin McCabed97809d2008-12-01 13:38:55 -08001643 case NL80211_IFTYPE_ADHOC:
Pat Erley9cb54122009-03-20 22:59:59 -04001644 case NL80211_IFTYPE_MESH_POINT:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001645 REG_SET_BIT(ah, AR_TXCFG,
1646 AR_TXCFG_ADHOC_BEACON_ATIM_TX_POLICY);
1647 REG_WRITE(ah, AR_NEXT_NDP_TIMER,
1648 TU_TO_USEC(next_beacon +
Sujith2660b812009-02-09 13:27:26 +05301649 (ah->atim_window ? ah->
1650 atim_window : 1)));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001651 flags |= AR_NDP_TIMER_EN;
Colin McCabed97809d2008-12-01 13:38:55 -08001652 case NL80211_IFTYPE_AP:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001653 REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(next_beacon));
1654 REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT,
1655 TU_TO_USEC(next_beacon -
Sujith2660b812009-02-09 13:27:26 +05301656 ah->config.
Sujith60b67f52008-08-07 10:52:38 +05301657 dma_beacon_response_time));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001658 REG_WRITE(ah, AR_NEXT_SWBA,
1659 TU_TO_USEC(next_beacon -
Sujith2660b812009-02-09 13:27:26 +05301660 ah->config.
Sujith60b67f52008-08-07 10:52:38 +05301661 sw_beacon_response_time));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001662 flags |=
1663 AR_TBTT_TIMER_EN | AR_DBA_TIMER_EN | AR_SWBA_TIMER_EN;
1664 break;
Colin McCabed97809d2008-12-01 13:38:55 -08001665 default:
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001666 ath_print(ath9k_hw_common(ah), ATH_DBG_BEACON,
1667 "%s: unsupported opmode: %d\n",
1668 __func__, ah->opmode);
Colin McCabed97809d2008-12-01 13:38:55 -08001669 return;
1670 break;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001671 }
1672
1673 REG_WRITE(ah, AR_BEACON_PERIOD, TU_TO_USEC(beacon_period));
1674 REG_WRITE(ah, AR_DMA_BEACON_PERIOD, TU_TO_USEC(beacon_period));
1675 REG_WRITE(ah, AR_SWBA_PERIOD, TU_TO_USEC(beacon_period));
1676 REG_WRITE(ah, AR_NDP_PERIOD, TU_TO_USEC(beacon_period));
1677
Sujith7d0d0df2010-04-16 11:53:57 +05301678 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301679
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001680 beacon_period &= ~ATH9K_BEACON_ENA;
1681 if (beacon_period & ATH9K_BEACON_RESET_TSF) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001682 ath9k_hw_reset_tsf(ah);
1683 }
1684
1685 REG_SET_BIT(ah, AR_TIMER_MODE, flags);
1686}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04001687EXPORT_SYMBOL(ath9k_hw_beaconinit);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001688
Sujithcbe61d82009-02-09 13:27:12 +05301689void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05301690 const struct ath9k_beacon_state *bs)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001691{
1692 u32 nextTbtt, beaconintval, dtimperiod, beacontimeout;
Sujith2660b812009-02-09 13:27:26 +05301693 struct ath9k_hw_capabilities *pCap = &ah->caps;
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001694 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001695
Sujith7d0d0df2010-04-16 11:53:57 +05301696 ENABLE_REGWRITE_BUFFER(ah);
1697
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001698 REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(bs->bs_nexttbtt));
1699
1700 REG_WRITE(ah, AR_BEACON_PERIOD,
1701 TU_TO_USEC(bs->bs_intval & ATH9K_BEACON_PERIOD));
1702 REG_WRITE(ah, AR_DMA_BEACON_PERIOD,
1703 TU_TO_USEC(bs->bs_intval & ATH9K_BEACON_PERIOD));
1704
Sujith7d0d0df2010-04-16 11:53:57 +05301705 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301706
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001707 REG_RMW_FIELD(ah, AR_RSSI_THR,
1708 AR_RSSI_THR_BM_THR, bs->bs_bmissthreshold);
1709
1710 beaconintval = bs->bs_intval & ATH9K_BEACON_PERIOD;
1711
1712 if (bs->bs_sleepduration > beaconintval)
1713 beaconintval = bs->bs_sleepduration;
1714
1715 dtimperiod = bs->bs_dtimperiod;
1716 if (bs->bs_sleepduration > dtimperiod)
1717 dtimperiod = bs->bs_sleepduration;
1718
1719 if (beaconintval == dtimperiod)
1720 nextTbtt = bs->bs_nextdtim;
1721 else
1722 nextTbtt = bs->bs_nexttbtt;
1723
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001724 ath_print(common, ATH_DBG_BEACON, "next DTIM %d\n", bs->bs_nextdtim);
1725 ath_print(common, ATH_DBG_BEACON, "next beacon %d\n", nextTbtt);
1726 ath_print(common, ATH_DBG_BEACON, "beacon period %d\n", beaconintval);
1727 ath_print(common, ATH_DBG_BEACON, "DTIM period %d\n", dtimperiod);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001728
Sujith7d0d0df2010-04-16 11:53:57 +05301729 ENABLE_REGWRITE_BUFFER(ah);
1730
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001731 REG_WRITE(ah, AR_NEXT_DTIM,
1732 TU_TO_USEC(bs->bs_nextdtim - SLEEP_SLOP));
1733 REG_WRITE(ah, AR_NEXT_TIM, TU_TO_USEC(nextTbtt - SLEEP_SLOP));
1734
1735 REG_WRITE(ah, AR_SLEEP1,
1736 SM((CAB_TIMEOUT_VAL << 3), AR_SLEEP1_CAB_TIMEOUT)
1737 | AR_SLEEP1_ASSUME_DTIM);
1738
Sujith60b67f52008-08-07 10:52:38 +05301739 if (pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001740 beacontimeout = (BEACON_TIMEOUT_VAL << 3);
1741 else
1742 beacontimeout = MIN_BEACON_TIMEOUT_VAL;
1743
1744 REG_WRITE(ah, AR_SLEEP2,
1745 SM(beacontimeout, AR_SLEEP2_BEACON_TIMEOUT));
1746
1747 REG_WRITE(ah, AR_TIM_PERIOD, TU_TO_USEC(beaconintval));
1748 REG_WRITE(ah, AR_DTIM_PERIOD, TU_TO_USEC(dtimperiod));
1749
Sujith7d0d0df2010-04-16 11:53:57 +05301750 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301751
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001752 REG_SET_BIT(ah, AR_TIMER_MODE,
1753 AR_TBTT_TIMER_EN | AR_TIM_TIMER_EN |
1754 AR_DTIM_TIMER_EN);
1755
Sujith4af9cf42009-02-12 10:06:47 +05301756 /* TSF Out of Range Threshold */
1757 REG_WRITE(ah, AR_TSFOOR_THRESHOLD, bs->bs_tsfoor_threshold);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001758}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04001759EXPORT_SYMBOL(ath9k_hw_set_sta_beacon_timers);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001760
Sujithf1dc5602008-10-29 10:16:30 +05301761/*******************/
1762/* HW Capabilities */
1763/*******************/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001764
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01001765int ath9k_hw_fill_cap_info(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001766{
Sujith2660b812009-02-09 13:27:26 +05301767 struct ath9k_hw_capabilities *pCap = &ah->caps;
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07001768 struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001769 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguez766ec4a2009-09-09 14:52:02 -07001770 struct ath_btcoex_hw *btcoex_hw = &ah->btcoex_hw;
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07001771
Sujithf1dc5602008-10-29 10:16:30 +05301772 u16 capField = 0, eeval;
Vasanthakumar Thiagarajan754dc532010-09-02 01:34:41 -07001773 u8 ant_div_ctl1;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001774
Sujithf74df6f2009-02-09 13:27:24 +05301775 eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_0);
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07001776 regulatory->current_rd = eeval;
Sujithf1dc5602008-10-29 10:16:30 +05301777
Sujithf74df6f2009-02-09 13:27:24 +05301778 eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_1);
Felix Fietkaue17f83e2010-09-22 12:34:53 +02001779 if (AR_SREV_9285_12_OR_LATER(ah))
Sujithfec0de12009-02-12 10:06:43 +05301780 eeval |= AR9285_RDEXT_DEFAULT;
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07001781 regulatory->current_rd_ext = eeval;
Sujithf1dc5602008-10-29 10:16:30 +05301782
Sujithf74df6f2009-02-09 13:27:24 +05301783 capField = ah->eep_ops->get_eeprom(ah, EEP_OP_CAP);
Sujithf1dc5602008-10-29 10:16:30 +05301784
Sujith2660b812009-02-09 13:27:26 +05301785 if (ah->opmode != NL80211_IFTYPE_AP &&
Sujithd535a422009-02-09 13:27:06 +05301786 ah->hw_version.subvendorid == AR_SUBVENDOR_ID_NEW_A) {
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07001787 if (regulatory->current_rd == 0x64 ||
1788 regulatory->current_rd == 0x65)
1789 regulatory->current_rd += 5;
1790 else if (regulatory->current_rd == 0x41)
1791 regulatory->current_rd = 0x43;
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001792 ath_print(common, ATH_DBG_REGULATORY,
1793 "regdomain mapped to 0x%x\n", regulatory->current_rd);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001794 }
Sujithdc2222a2008-08-14 13:26:55 +05301795
Sujithf74df6f2009-02-09 13:27:24 +05301796 eeval = ah->eep_ops->get_eeprom(ah, EEP_OP_MODE);
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01001797 if ((eeval & (AR5416_OPFLAGS_11G | AR5416_OPFLAGS_11A)) == 0) {
1798 ath_print(common, ATH_DBG_FATAL,
1799 "no band has been marked as supported in EEPROM.\n");
1800 return -EINVAL;
1801 }
1802
Felix Fietkaud4659912010-10-14 16:02:39 +02001803 if (eeval & AR5416_OPFLAGS_11A)
1804 pCap->hw_caps |= ATH9K_HW_CAP_5GHZ;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001805
Felix Fietkaud4659912010-10-14 16:02:39 +02001806 if (eeval & AR5416_OPFLAGS_11G)
1807 pCap->hw_caps |= ATH9K_HW_CAP_2GHZ;
Sujithf1dc5602008-10-29 10:16:30 +05301808
Sujithf74df6f2009-02-09 13:27:24 +05301809 pCap->tx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_TX_MASK);
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001810 /*
1811 * For AR9271 we will temporarilly uses the rx chainmax as read from
1812 * the EEPROM.
1813 */
Sujith8147f5d2009-02-20 15:13:23 +05301814 if ((ah->hw_version.devid == AR5416_DEVID_PCI) &&
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001815 !(eeval & AR5416_OPFLAGS_11A) &&
1816 !(AR_SREV_9271(ah)))
1817 /* CB71: GPIO 0 is pulled down to indicate 3 rx chains */
Sujith8147f5d2009-02-20 15:13:23 +05301818 pCap->rx_chainmask = ath9k_hw_gpio_get(ah, 0) ? 0x5 : 0x7;
1819 else
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001820 /* Use rx_chainmask from EEPROM. */
Sujith8147f5d2009-02-20 15:13:23 +05301821 pCap->rx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_RX_MASK);
Sujithf1dc5602008-10-29 10:16:30 +05301822
Felix Fietkau7a370812010-09-22 12:34:52 +02001823 ah->misc_mode |= AR_PCU_MIC_NEW_LOC_ENA;
Sujithf1dc5602008-10-29 10:16:30 +05301824
1825 pCap->low_2ghz_chan = 2312;
1826 pCap->high_2ghz_chan = 2732;
1827
1828 pCap->low_5ghz_chan = 4920;
1829 pCap->high_5ghz_chan = 6100;
1830
Bruno Randolfce2220d2010-09-17 11:36:25 +09001831 common->crypt_caps |= ATH_CRYPT_CAP_CIPHER_AESCCM;
1832
Sujith2660b812009-02-09 13:27:26 +05301833 if (ah->config.ht_enable)
Sujithf1dc5602008-10-29 10:16:30 +05301834 pCap->hw_caps |= ATH9K_HW_CAP_HT;
1835 else
1836 pCap->hw_caps &= ~ATH9K_HW_CAP_HT;
1837
Sujithf1dc5602008-10-29 10:16:30 +05301838 if (capField & AR_EEPROM_EEPCAP_MAXQCU)
1839 pCap->total_queues =
1840 MS(capField, AR_EEPROM_EEPCAP_MAXQCU);
1841 else
1842 pCap->total_queues = ATH9K_NUM_TX_QUEUES;
1843
1844 if (capField & AR_EEPROM_EEPCAP_KC_ENTRIES)
1845 pCap->keycache_size =
1846 1 << MS(capField, AR_EEPROM_EEPCAP_KC_ENTRIES);
1847 else
1848 pCap->keycache_size = AR_KEYTABLE_SIZE;
1849
Luis R. Rodriguezf4709fd2009-11-24 21:37:57 -05001850 if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
1851 pCap->tx_triglevel_max = MAX_TX_FIFO_THRESHOLD >> 1;
1852 else
1853 pCap->tx_triglevel_max = MAX_TX_FIFO_THRESHOLD;
Sujithf1dc5602008-10-29 10:16:30 +05301854
Sujith5b5fa352010-03-17 14:25:15 +05301855 if (AR_SREV_9271(ah))
1856 pCap->num_gpio_pins = AR9271_NUM_GPIO;
Sujith88c1f4f2010-06-30 14:46:31 +05301857 else if (AR_DEVID_7010(ah))
1858 pCap->num_gpio_pins = AR7010_NUM_GPIO;
Felix Fietkaue17f83e2010-09-22 12:34:53 +02001859 else if (AR_SREV_9285_12_OR_LATER(ah))
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05301860 pCap->num_gpio_pins = AR9285_NUM_GPIO;
Felix Fietkau7a370812010-09-22 12:34:52 +02001861 else if (AR_SREV_9280_20_OR_LATER(ah))
Sujithf1dc5602008-10-29 10:16:30 +05301862 pCap->num_gpio_pins = AR928X_NUM_GPIO;
1863 else
1864 pCap->num_gpio_pins = AR_NUM_GPIO;
1865
Sujithf1dc5602008-10-29 10:16:30 +05301866 if (AR_SREV_9160_10_OR_LATER(ah) || AR_SREV_9100(ah)) {
1867 pCap->hw_caps |= ATH9K_HW_CAP_CST;
1868 pCap->rts_aggr_limit = ATH_AMPDU_LIMIT_MAX;
1869 } else {
1870 pCap->rts_aggr_limit = (8 * 1024);
1871 }
1872
1873 pCap->hw_caps |= ATH9K_HW_CAP_ENHANCEDPM;
1874
Senthil Balasubramaniane97275c2008-11-13 18:00:02 +05301875#if defined(CONFIG_RFKILL) || defined(CONFIG_RFKILL_MODULE)
Sujith2660b812009-02-09 13:27:26 +05301876 ah->rfsilent = ah->eep_ops->get_eeprom(ah, EEP_RF_SILENT);
1877 if (ah->rfsilent & EEP_RFSILENT_ENABLED) {
1878 ah->rfkill_gpio =
1879 MS(ah->rfsilent, EEP_RFSILENT_GPIO_SEL);
1880 ah->rfkill_polarity =
1881 MS(ah->rfsilent, EEP_RFSILENT_POLARITY);
Sujithf1dc5602008-10-29 10:16:30 +05301882
1883 pCap->hw_caps |= ATH9K_HW_CAP_RFSILENT;
1884 }
1885#endif
Vasanthakumar Thiagarajand5d11542010-05-17 18:57:56 -07001886 if (AR_SREV_9271(ah) || AR_SREV_9300_20_OR_LATER(ah))
Vivek Natarajanbde748a2010-04-05 14:48:05 +05301887 pCap->hw_caps |= ATH9K_HW_CAP_AUTOSLEEP;
1888 else
1889 pCap->hw_caps &= ~ATH9K_HW_CAP_AUTOSLEEP;
Sujithf1dc5602008-10-29 10:16:30 +05301890
Senthil Balasubramaniane7594072008-12-08 19:43:48 +05301891 if (AR_SREV_9280(ah) || AR_SREV_9285(ah))
Sujithf1dc5602008-10-29 10:16:30 +05301892 pCap->hw_caps &= ~ATH9K_HW_CAP_4KB_SPLITTRANS;
1893 else
1894 pCap->hw_caps |= ATH9K_HW_CAP_4KB_SPLITTRANS;
1895
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07001896 if (regulatory->current_rd_ext & (1 << REG_EXT_JAPAN_MIDBAND)) {
Sujithf1dc5602008-10-29 10:16:30 +05301897 pCap->reg_cap =
1898 AR_EEPROM_EEREGCAP_EN_KK_NEW_11A |
1899 AR_EEPROM_EEREGCAP_EN_KK_U1_EVEN |
1900 AR_EEPROM_EEREGCAP_EN_KK_U2 |
1901 AR_EEPROM_EEREGCAP_EN_KK_MIDBAND;
1902 } else {
1903 pCap->reg_cap =
1904 AR_EEPROM_EEREGCAP_EN_KK_NEW_11A |
1905 AR_EEPROM_EEREGCAP_EN_KK_U1_EVEN;
1906 }
1907
Senthil Balasubramanianebb90cf2009-09-18 15:07:33 +05301908 /* Advertise midband for AR5416 with FCC midband set in eeprom */
1909 if (regulatory->current_rd_ext & (1 << REG_EXT_FCC_MIDBAND) &&
1910 AR_SREV_5416(ah))
1911 pCap->reg_cap |= AR_EEPROM_EEREGCAP_EN_FCC_MIDBAND;
Sujithf1dc5602008-10-29 10:16:30 +05301912
1913 pCap->num_antcfg_5ghz =
Sujithf74df6f2009-02-09 13:27:24 +05301914 ah->eep_ops->get_num_ant_config(ah, ATH9K_HAL_FREQ_BAND_5GHZ);
Sujithf1dc5602008-10-29 10:16:30 +05301915 pCap->num_antcfg_2ghz =
Sujithf74df6f2009-02-09 13:27:24 +05301916 ah->eep_ops->get_num_ant_config(ah, ATH9K_HAL_FREQ_BAND_2GHZ);
Sujithf1dc5602008-10-29 10:16:30 +05301917
Felix Fietkau7a370812010-09-22 12:34:52 +02001918 if (AR_SREV_9280_20_OR_LATER(ah) &&
Luis R. Rodrigueza36cfbc2009-09-09 16:05:32 -07001919 ath9k_hw_btcoex_supported(ah)) {
Luis R. Rodriguez766ec4a2009-09-09 14:52:02 -07001920 btcoex_hw->btactive_gpio = ATH_BTACTIVE_GPIO;
1921 btcoex_hw->wlanactive_gpio = ATH_WLANACTIVE_GPIO;
Vasanthakumar Thiagarajan22f25d02009-08-26 21:08:47 +05301922
Vasanthakumar Thiagarajan8c8f9ba2009-09-09 15:25:52 +05301923 if (AR_SREV_9285(ah)) {
Luis R. Rodriguez766ec4a2009-09-09 14:52:02 -07001924 btcoex_hw->scheme = ATH_BTCOEX_CFG_3WIRE;
1925 btcoex_hw->btpriority_gpio = ATH_BTPRIORITY_GPIO;
Vasanthakumar Thiagarajan8c8f9ba2009-09-09 15:25:52 +05301926 } else {
Luis R. Rodriguez766ec4a2009-09-09 14:52:02 -07001927 btcoex_hw->scheme = ATH_BTCOEX_CFG_2WIRE;
Vasanthakumar Thiagarajan8c8f9ba2009-09-09 15:25:52 +05301928 }
Vasanthakumar Thiagarajan22f25d02009-08-26 21:08:47 +05301929 } else {
Luis R. Rodriguez766ec4a2009-09-09 14:52:02 -07001930 btcoex_hw->scheme = ATH_BTCOEX_CFG_NONE;
Vasanthakumar Thiagarajanc97c92d2009-01-02 15:35:46 +05301931 }
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01001932
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -04001933 if (AR_SREV_9300_20_OR_LATER(ah)) {
Vasanthakumar Thiagarajane5553722010-04-26 15:04:33 -04001934 pCap->hw_caps |= ATH9K_HW_CAP_EDMA | ATH9K_HW_CAP_LDPC |
1935 ATH9K_HW_CAP_FASTCLOCK;
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -04001936 pCap->rx_hp_qdepth = ATH9K_HW_RX_HP_QDEPTH;
1937 pCap->rx_lp_qdepth = ATH9K_HW_RX_LP_QDEPTH;
1938 pCap->rx_status_len = sizeof(struct ar9003_rxs);
Vasanthakumar Thiagarajan162c3be2010-04-15 17:38:41 -04001939 pCap->tx_desc_len = sizeof(struct ar9003_txc);
Vasanthakumar Thiagarajan5088c2f2010-04-15 17:39:34 -04001940 pCap->txs_len = sizeof(struct ar9003_txs);
Felix Fietkau49352502010-06-12 00:33:59 -04001941 if (ah->eep_ops->get_eeprom(ah, EEP_PAPRD))
1942 pCap->hw_caps |= ATH9K_HW_CAP_PAPRD;
Vasanthakumar Thiagarajan162c3be2010-04-15 17:38:41 -04001943 } else {
1944 pCap->tx_desc_len = sizeof(struct ath_desc);
Felix Fietkau6b42e8d2010-04-26 15:04:35 -04001945 if (AR_SREV_9280_20(ah) &&
1946 ((ah->eep_ops->get_eeprom(ah, EEP_MINOR_REV) <=
1947 AR5416_EEP_MINOR_VER_16) ||
1948 ah->eep_ops->get_eeprom(ah, EEP_FSTCLK_5G)))
1949 pCap->hw_caps |= ATH9K_HW_CAP_FASTCLOCK;
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -04001950 }
Vasanthakumar Thiagarajan1adf02f2010-04-15 17:38:24 -04001951
Vasanthakumar Thiagarajan6c84ce02010-04-15 17:39:16 -04001952 if (AR_SREV_9300_20_OR_LATER(ah))
1953 pCap->hw_caps |= ATH9K_HW_CAP_RAC_SUPPORTED;
1954
Felix Fietkaua42acef2010-09-22 12:34:54 +02001955 if (AR_SREV_9287_11_OR_LATER(ah) || AR_SREV_9271(ah))
Vasanthakumar Thiagarajan6473d242010-05-13 18:42:38 -07001956 pCap->hw_caps |= ATH9K_HW_CAP_SGI_20;
1957
Vasanthakumar Thiagarajan754dc532010-09-02 01:34:41 -07001958 if (AR_SREV_9285(ah))
1959 if (ah->eep_ops->get_eeprom(ah, EEP_MODAL_VER) >= 3) {
1960 ant_div_ctl1 =
1961 ah->eep_ops->get_eeprom(ah, EEP_ANT_DIV_CTL1);
1962 if ((ant_div_ctl1 & 0x1) && ((ant_div_ctl1 >> 3) & 0x1))
1963 pCap->hw_caps |= ATH9K_HW_CAP_ANT_DIV_COMB;
1964 }
1965
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01001966 return 0;
Luis R. Rodriguez6f255422008-10-03 15:45:27 -07001967}
1968
Sujithf1dc5602008-10-29 10:16:30 +05301969/****************************/
1970/* GPIO / RFKILL / Antennae */
1971/****************************/
1972
Sujithcbe61d82009-02-09 13:27:12 +05301973static void ath9k_hw_gpio_cfg_output_mux(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05301974 u32 gpio, u32 type)
1975{
1976 int addr;
1977 u32 gpio_shift, tmp;
1978
1979 if (gpio > 11)
1980 addr = AR_GPIO_OUTPUT_MUX3;
1981 else if (gpio > 5)
1982 addr = AR_GPIO_OUTPUT_MUX2;
1983 else
1984 addr = AR_GPIO_OUTPUT_MUX1;
1985
1986 gpio_shift = (gpio % 6) * 5;
1987
1988 if (AR_SREV_9280_20_OR_LATER(ah)
1989 || (addr != AR_GPIO_OUTPUT_MUX1)) {
1990 REG_RMW(ah, addr, (type << gpio_shift),
1991 (0x1f << gpio_shift));
1992 } else {
1993 tmp = REG_READ(ah, addr);
1994 tmp = ((tmp & 0x1F0) << 1) | (tmp & ~0x1F0);
1995 tmp &= ~(0x1f << gpio_shift);
1996 tmp |= (type << gpio_shift);
1997 REG_WRITE(ah, addr, tmp);
1998 }
1999}
2000
Sujithcbe61d82009-02-09 13:27:12 +05302001void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio)
Sujithf1dc5602008-10-29 10:16:30 +05302002{
2003 u32 gpio_shift;
2004
Luis R. Rodriguez9680e8a2009-09-13 23:28:00 -07002005 BUG_ON(gpio >= ah->caps.num_gpio_pins);
Sujithf1dc5602008-10-29 10:16:30 +05302006
Sujith88c1f4f2010-06-30 14:46:31 +05302007 if (AR_DEVID_7010(ah)) {
2008 gpio_shift = gpio;
2009 REG_RMW(ah, AR7010_GPIO_OE,
2010 (AR7010_GPIO_OE_AS_INPUT << gpio_shift),
2011 (AR7010_GPIO_OE_MASK << gpio_shift));
2012 return;
2013 }
Sujithf1dc5602008-10-29 10:16:30 +05302014
Sujith88c1f4f2010-06-30 14:46:31 +05302015 gpio_shift = gpio << 1;
Sujithf1dc5602008-10-29 10:16:30 +05302016 REG_RMW(ah,
2017 AR_GPIO_OE_OUT,
2018 (AR_GPIO_OE_OUT_DRV_NO << gpio_shift),
2019 (AR_GPIO_OE_OUT_DRV << gpio_shift));
2020}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002021EXPORT_SYMBOL(ath9k_hw_cfg_gpio_input);
Sujithf1dc5602008-10-29 10:16:30 +05302022
Sujithcbe61d82009-02-09 13:27:12 +05302023u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio)
Sujithf1dc5602008-10-29 10:16:30 +05302024{
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302025#define MS_REG_READ(x, y) \
2026 (MS(REG_READ(ah, AR_GPIO_IN_OUT), x##_GPIO_IN_VAL) & (AR_GPIO_BIT(y)))
2027
Sujith2660b812009-02-09 13:27:26 +05302028 if (gpio >= ah->caps.num_gpio_pins)
Sujithf1dc5602008-10-29 10:16:30 +05302029 return 0xffffffff;
2030
Sujith88c1f4f2010-06-30 14:46:31 +05302031 if (AR_DEVID_7010(ah)) {
2032 u32 val;
2033 val = REG_READ(ah, AR7010_GPIO_IN);
2034 return (MS(val, AR7010_GPIO_IN_VAL) & AR_GPIO_BIT(gpio)) == 0;
2035 } else if (AR_SREV_9300_20_OR_LATER(ah))
Felix Fietkau783dfca2010-04-15 17:38:11 -04002036 return MS_REG_READ(AR9300, gpio) != 0;
2037 else if (AR_SREV_9271(ah))
Sujith5b5fa352010-03-17 14:25:15 +05302038 return MS_REG_READ(AR9271, gpio) != 0;
Felix Fietkaua42acef2010-09-22 12:34:54 +02002039 else if (AR_SREV_9287_11_OR_LATER(ah))
Vivek Natarajanac88b6e2009-07-23 10:59:57 +05302040 return MS_REG_READ(AR9287, gpio) != 0;
Felix Fietkaue17f83e2010-09-22 12:34:53 +02002041 else if (AR_SREV_9285_12_OR_LATER(ah))
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302042 return MS_REG_READ(AR9285, gpio) != 0;
Felix Fietkau7a370812010-09-22 12:34:52 +02002043 else if (AR_SREV_9280_20_OR_LATER(ah))
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302044 return MS_REG_READ(AR928X, gpio) != 0;
2045 else
2046 return MS_REG_READ(AR, gpio) != 0;
Sujithf1dc5602008-10-29 10:16:30 +05302047}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002048EXPORT_SYMBOL(ath9k_hw_gpio_get);
Sujithf1dc5602008-10-29 10:16:30 +05302049
Sujithcbe61d82009-02-09 13:27:12 +05302050void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
Sujithf1dc5602008-10-29 10:16:30 +05302051 u32 ah_signal_type)
2052{
2053 u32 gpio_shift;
2054
Sujith88c1f4f2010-06-30 14:46:31 +05302055 if (AR_DEVID_7010(ah)) {
2056 gpio_shift = gpio;
2057 REG_RMW(ah, AR7010_GPIO_OE,
2058 (AR7010_GPIO_OE_AS_OUTPUT << gpio_shift),
2059 (AR7010_GPIO_OE_MASK << gpio_shift));
2060 return;
2061 }
2062
Sujithf1dc5602008-10-29 10:16:30 +05302063 ath9k_hw_gpio_cfg_output_mux(ah, gpio, ah_signal_type);
Sujithf1dc5602008-10-29 10:16:30 +05302064 gpio_shift = 2 * gpio;
Sujithf1dc5602008-10-29 10:16:30 +05302065 REG_RMW(ah,
2066 AR_GPIO_OE_OUT,
2067 (AR_GPIO_OE_OUT_DRV_ALL << gpio_shift),
2068 (AR_GPIO_OE_OUT_DRV << gpio_shift));
2069}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002070EXPORT_SYMBOL(ath9k_hw_cfg_output);
Sujithf1dc5602008-10-29 10:16:30 +05302071
Sujithcbe61d82009-02-09 13:27:12 +05302072void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val)
Sujithf1dc5602008-10-29 10:16:30 +05302073{
Sujith88c1f4f2010-06-30 14:46:31 +05302074 if (AR_DEVID_7010(ah)) {
2075 val = val ? 0 : 1;
2076 REG_RMW(ah, AR7010_GPIO_OUT, ((val&1) << gpio),
2077 AR_GPIO_BIT(gpio));
2078 return;
2079 }
2080
Sujith5b5fa352010-03-17 14:25:15 +05302081 if (AR_SREV_9271(ah))
2082 val = ~val;
2083
Sujithf1dc5602008-10-29 10:16:30 +05302084 REG_RMW(ah, AR_GPIO_IN_OUT, ((val & 1) << gpio),
2085 AR_GPIO_BIT(gpio));
2086}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002087EXPORT_SYMBOL(ath9k_hw_set_gpio);
Sujithf1dc5602008-10-29 10:16:30 +05302088
Sujithcbe61d82009-02-09 13:27:12 +05302089u32 ath9k_hw_getdefantenna(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302090{
2091 return REG_READ(ah, AR_DEF_ANTENNA) & 0x7;
2092}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002093EXPORT_SYMBOL(ath9k_hw_getdefantenna);
Sujithf1dc5602008-10-29 10:16:30 +05302094
Sujithcbe61d82009-02-09 13:27:12 +05302095void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna)
Sujithf1dc5602008-10-29 10:16:30 +05302096{
2097 REG_WRITE(ah, AR_DEF_ANTENNA, (antenna & 0x7));
2098}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002099EXPORT_SYMBOL(ath9k_hw_setantenna);
Sujithf1dc5602008-10-29 10:16:30 +05302100
Sujithf1dc5602008-10-29 10:16:30 +05302101/*********************/
2102/* General Operation */
2103/*********************/
2104
Sujithcbe61d82009-02-09 13:27:12 +05302105u32 ath9k_hw_getrxfilter(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302106{
2107 u32 bits = REG_READ(ah, AR_RX_FILTER);
2108 u32 phybits = REG_READ(ah, AR_PHY_ERR);
2109
2110 if (phybits & AR_PHY_ERR_RADAR)
2111 bits |= ATH9K_RX_FILTER_PHYRADAR;
2112 if (phybits & (AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING))
2113 bits |= ATH9K_RX_FILTER_PHYERR;
2114
2115 return bits;
2116}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002117EXPORT_SYMBOL(ath9k_hw_getrxfilter);
Sujithf1dc5602008-10-29 10:16:30 +05302118
Sujithcbe61d82009-02-09 13:27:12 +05302119void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits)
Sujithf1dc5602008-10-29 10:16:30 +05302120{
2121 u32 phybits;
2122
Sujith7d0d0df2010-04-16 11:53:57 +05302123 ENABLE_REGWRITE_BUFFER(ah);
2124
Sujith7ea310b2009-09-03 12:08:43 +05302125 REG_WRITE(ah, AR_RX_FILTER, bits);
2126
Sujithf1dc5602008-10-29 10:16:30 +05302127 phybits = 0;
2128 if (bits & ATH9K_RX_FILTER_PHYRADAR)
2129 phybits |= AR_PHY_ERR_RADAR;
2130 if (bits & ATH9K_RX_FILTER_PHYERR)
2131 phybits |= AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING;
2132 REG_WRITE(ah, AR_PHY_ERR, phybits);
2133
2134 if (phybits)
2135 REG_WRITE(ah, AR_RXCFG,
2136 REG_READ(ah, AR_RXCFG) | AR_RXCFG_ZLFDMA);
2137 else
2138 REG_WRITE(ah, AR_RXCFG,
2139 REG_READ(ah, AR_RXCFG) & ~AR_RXCFG_ZLFDMA);
Sujith7d0d0df2010-04-16 11:53:57 +05302140
2141 REGWRITE_BUFFER_FLUSH(ah);
Sujithf1dc5602008-10-29 10:16:30 +05302142}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002143EXPORT_SYMBOL(ath9k_hw_setrxfilter);
Sujithf1dc5602008-10-29 10:16:30 +05302144
Sujithcbe61d82009-02-09 13:27:12 +05302145bool ath9k_hw_phy_disable(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302146{
Senthil Balasubramanian63a75b92009-09-18 15:07:03 +05302147 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
2148 return false;
2149
2150 ath9k_hw_init_pll(ah, NULL);
2151 return true;
Sujithf1dc5602008-10-29 10:16:30 +05302152}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002153EXPORT_SYMBOL(ath9k_hw_phy_disable);
Sujithf1dc5602008-10-29 10:16:30 +05302154
Sujithcbe61d82009-02-09 13:27:12 +05302155bool ath9k_hw_disable(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302156{
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07002157 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
Sujithf1dc5602008-10-29 10:16:30 +05302158 return false;
2159
Senthil Balasubramanian63a75b92009-09-18 15:07:03 +05302160 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_COLD))
2161 return false;
2162
2163 ath9k_hw_init_pll(ah, NULL);
2164 return true;
Sujithf1dc5602008-10-29 10:16:30 +05302165}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002166EXPORT_SYMBOL(ath9k_hw_disable);
Sujithf1dc5602008-10-29 10:16:30 +05302167
Felix Fietkaude40f312010-10-20 03:08:53 +02002168void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit, bool test)
Sujithf1dc5602008-10-29 10:16:30 +05302169{
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002170 struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
Sujith2660b812009-02-09 13:27:26 +05302171 struct ath9k_channel *chan = ah->curchan;
Luis R. Rodriguez5f8e0772009-01-22 15:16:48 -08002172 struct ieee80211_channel *channel = chan->chan;
Sujithf1dc5602008-10-29 10:16:30 +05302173
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002174 regulatory->power_limit = min(limit, (u32) MAX_RATE_POWER);
Sujithf1dc5602008-10-29 10:16:30 +05302175
Vasanthakumar Thiagarajan8fbff4b2009-05-08 17:54:51 -07002176 ah->eep_ops->set_txpower(ah, chan,
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002177 ath9k_regd_get_ctl(regulatory, chan),
Vasanthakumar Thiagarajan8fbff4b2009-05-08 17:54:51 -07002178 channel->max_antenna_gain * 2,
2179 channel->max_power * 2,
2180 min((u32) MAX_RATE_POWER,
Felix Fietkaude40f312010-10-20 03:08:53 +02002181 (u32) regulatory->power_limit), test);
Sujithf1dc5602008-10-29 10:16:30 +05302182}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002183EXPORT_SYMBOL(ath9k_hw_set_txpowerlimit);
Sujithf1dc5602008-10-29 10:16:30 +05302184
Sujithcbe61d82009-02-09 13:27:12 +05302185void ath9k_hw_setopmode(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302186{
Sujith2660b812009-02-09 13:27:26 +05302187 ath9k_hw_set_operating_mode(ah, ah->opmode);
Sujithf1dc5602008-10-29 10:16:30 +05302188}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002189EXPORT_SYMBOL(ath9k_hw_setopmode);
Sujithf1dc5602008-10-29 10:16:30 +05302190
Sujithcbe61d82009-02-09 13:27:12 +05302191void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1)
Sujithf1dc5602008-10-29 10:16:30 +05302192{
2193 REG_WRITE(ah, AR_MCAST_FIL0, filter0);
2194 REG_WRITE(ah, AR_MCAST_FIL1, filter1);
2195}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002196EXPORT_SYMBOL(ath9k_hw_setmcastfilter);
Sujithf1dc5602008-10-29 10:16:30 +05302197
Luis R. Rodriguezf2b21432009-09-10 08:50:20 -07002198void ath9k_hw_write_associd(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302199{
Luis R. Rodriguez15107182009-09-10 09:22:37 -07002200 struct ath_common *common = ath9k_hw_common(ah);
2201
2202 REG_WRITE(ah, AR_BSS_ID0, get_unaligned_le32(common->curbssid));
2203 REG_WRITE(ah, AR_BSS_ID1, get_unaligned_le16(common->curbssid + 4) |
2204 ((common->curaid & 0x3fff) << AR_BSS_ID1_AID_S));
Sujithf1dc5602008-10-29 10:16:30 +05302205}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002206EXPORT_SYMBOL(ath9k_hw_write_associd);
Sujithf1dc5602008-10-29 10:16:30 +05302207
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002208#define ATH9K_MAX_TSF_READ 10
2209
Sujithcbe61d82009-02-09 13:27:12 +05302210u64 ath9k_hw_gettsf64(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302211{
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002212 u32 tsf_lower, tsf_upper1, tsf_upper2;
2213 int i;
Sujithf1dc5602008-10-29 10:16:30 +05302214
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002215 tsf_upper1 = REG_READ(ah, AR_TSF_U32);
2216 for (i = 0; i < ATH9K_MAX_TSF_READ; i++) {
2217 tsf_lower = REG_READ(ah, AR_TSF_L32);
2218 tsf_upper2 = REG_READ(ah, AR_TSF_U32);
2219 if (tsf_upper2 == tsf_upper1)
2220 break;
2221 tsf_upper1 = tsf_upper2;
2222 }
Sujithf1dc5602008-10-29 10:16:30 +05302223
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002224 WARN_ON( i == ATH9K_MAX_TSF_READ );
2225
2226 return (((u64)tsf_upper1 << 32) | tsf_lower);
Sujithf1dc5602008-10-29 10:16:30 +05302227}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002228EXPORT_SYMBOL(ath9k_hw_gettsf64);
Sujithf1dc5602008-10-29 10:16:30 +05302229
Sujithcbe61d82009-02-09 13:27:12 +05302230void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64)
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002231{
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002232 REG_WRITE(ah, AR_TSF_L32, tsf64 & 0xffffffff);
Alina Friedrichsenb9a16192009-03-02 23:28:38 +01002233 REG_WRITE(ah, AR_TSF_U32, (tsf64 >> 32) & 0xffffffff);
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002234}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002235EXPORT_SYMBOL(ath9k_hw_settsf64);
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002236
Sujithcbe61d82009-02-09 13:27:12 +05302237void ath9k_hw_reset_tsf(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302238{
Gabor Juhosf9b604f2009-06-21 00:02:15 +02002239 if (!ath9k_hw_wait(ah, AR_SLP32_MODE, AR_SLP32_TSF_WRITE_STATUS, 0,
2240 AH_TSF_WRITE_TIMEOUT))
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002241 ath_print(ath9k_hw_common(ah), ATH_DBG_RESET,
2242 "AR_SLP32_TSF_WRITE_STATUS limit exceeded\n");
Gabor Juhosf9b604f2009-06-21 00:02:15 +02002243
Sujithf1dc5602008-10-29 10:16:30 +05302244 REG_WRITE(ah, AR_RESET_TSF, AR_RESET_TSF_ONCE);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002245}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002246EXPORT_SYMBOL(ath9k_hw_reset_tsf);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002247
Sujith54e4cec2009-08-07 09:45:09 +05302248void ath9k_hw_set_tsfadjust(struct ath_hw *ah, u32 setting)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002249{
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002250 if (setting)
Sujith2660b812009-02-09 13:27:26 +05302251 ah->misc_mode |= AR_PCU_TX_ADD_TSF;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002252 else
Sujith2660b812009-02-09 13:27:26 +05302253 ah->misc_mode &= ~AR_PCU_TX_ADD_TSF;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002254}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002255EXPORT_SYMBOL(ath9k_hw_set_tsfadjust);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002256
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07002257void ath9k_hw_set11nmac2040(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002258{
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07002259 struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
Sujithf1dc5602008-10-29 10:16:30 +05302260 u32 macmode;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002261
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07002262 if (conf_is_ht40(conf) && !ah->config.cwm_ignore_extcca)
Sujithf1dc5602008-10-29 10:16:30 +05302263 macmode = AR_2040_JOINED_RX_CLEAR;
2264 else
2265 macmode = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002266
Sujithf1dc5602008-10-29 10:16:30 +05302267 REG_WRITE(ah, AR_2040_MODE, macmode);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002268}
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302269
2270/* HW Generic timers configuration */
2271
2272static const struct ath_gen_timer_configuration gen_tmr_configuration[] =
2273{
2274 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2275 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2276 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2277 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2278 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2279 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2280 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2281 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2282 {AR_NEXT_NDP2_TIMER, AR_NDP2_PERIOD, AR_NDP2_TIMER_MODE, 0x0001},
2283 {AR_NEXT_NDP2_TIMER + 1*4, AR_NDP2_PERIOD + 1*4,
2284 AR_NDP2_TIMER_MODE, 0x0002},
2285 {AR_NEXT_NDP2_TIMER + 2*4, AR_NDP2_PERIOD + 2*4,
2286 AR_NDP2_TIMER_MODE, 0x0004},
2287 {AR_NEXT_NDP2_TIMER + 3*4, AR_NDP2_PERIOD + 3*4,
2288 AR_NDP2_TIMER_MODE, 0x0008},
2289 {AR_NEXT_NDP2_TIMER + 4*4, AR_NDP2_PERIOD + 4*4,
2290 AR_NDP2_TIMER_MODE, 0x0010},
2291 {AR_NEXT_NDP2_TIMER + 5*4, AR_NDP2_PERIOD + 5*4,
2292 AR_NDP2_TIMER_MODE, 0x0020},
2293 {AR_NEXT_NDP2_TIMER + 6*4, AR_NDP2_PERIOD + 6*4,
2294 AR_NDP2_TIMER_MODE, 0x0040},
2295 {AR_NEXT_NDP2_TIMER + 7*4, AR_NDP2_PERIOD + 7*4,
2296 AR_NDP2_TIMER_MODE, 0x0080}
2297};
2298
2299/* HW generic timer primitives */
2300
2301/* compute and clear index of rightmost 1 */
2302static u32 rightmost_index(struct ath_gen_timer_table *timer_table, u32 *mask)
2303{
2304 u32 b;
2305
2306 b = *mask;
2307 b &= (0-b);
2308 *mask &= ~b;
2309 b *= debruijn32;
2310 b >>= 27;
2311
2312 return timer_table->gen_timer_index[b];
2313}
2314
Felix Fietkau744bcb42010-10-15 20:03:33 +02002315static u32 ath9k_hw_gettsf32(struct ath_hw *ah)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302316{
2317 return REG_READ(ah, AR_TSF_L32);
2318}
2319
2320struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
2321 void (*trigger)(void *),
2322 void (*overflow)(void *),
2323 void *arg,
2324 u8 timer_index)
2325{
2326 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
2327 struct ath_gen_timer *timer;
2328
2329 timer = kzalloc(sizeof(struct ath_gen_timer), GFP_KERNEL);
2330
2331 if (timer == NULL) {
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002332 ath_print(ath9k_hw_common(ah), ATH_DBG_FATAL,
2333 "Failed to allocate memory"
2334 "for hw timer[%d]\n", timer_index);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302335 return NULL;
2336 }
2337
2338 /* allocate a hardware generic timer slot */
2339 timer_table->timers[timer_index] = timer;
2340 timer->index = timer_index;
2341 timer->trigger = trigger;
2342 timer->overflow = overflow;
2343 timer->arg = arg;
2344
2345 return timer;
2346}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002347EXPORT_SYMBOL(ath_gen_timer_alloc);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302348
Luis R. Rodriguezcd9bf682009-09-13 02:08:34 -07002349void ath9k_hw_gen_timer_start(struct ath_hw *ah,
2350 struct ath_gen_timer *timer,
2351 u32 timer_next,
2352 u32 timer_period)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302353{
2354 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
2355 u32 tsf;
2356
2357 BUG_ON(!timer_period);
2358
2359 set_bit(timer->index, &timer_table->timer_mask.timer_bits);
2360
2361 tsf = ath9k_hw_gettsf32(ah);
2362
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002363 ath_print(ath9k_hw_common(ah), ATH_DBG_HWTIMER,
2364 "curent tsf %x period %x"
2365 "timer_next %x\n", tsf, timer_period, timer_next);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302366
2367 /*
2368 * Pull timer_next forward if the current TSF already passed it
2369 * because of software latency
2370 */
2371 if (timer_next < tsf)
2372 timer_next = tsf + timer_period;
2373
2374 /*
2375 * Program generic timer registers
2376 */
2377 REG_WRITE(ah, gen_tmr_configuration[timer->index].next_addr,
2378 timer_next);
2379 REG_WRITE(ah, gen_tmr_configuration[timer->index].period_addr,
2380 timer_period);
2381 REG_SET_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
2382 gen_tmr_configuration[timer->index].mode_mask);
2383
2384 /* Enable both trigger and thresh interrupt masks */
2385 REG_SET_BIT(ah, AR_IMR_S5,
2386 (SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
2387 SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302388}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002389EXPORT_SYMBOL(ath9k_hw_gen_timer_start);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302390
Luis R. Rodriguezcd9bf682009-09-13 02:08:34 -07002391void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302392{
2393 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
2394
2395 if ((timer->index < AR_FIRST_NDP_TIMER) ||
2396 (timer->index >= ATH_MAX_GEN_TIMER)) {
2397 return;
2398 }
2399
2400 /* Clear generic timer enable bits. */
2401 REG_CLR_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
2402 gen_tmr_configuration[timer->index].mode_mask);
2403
2404 /* Disable both trigger and thresh interrupt masks */
2405 REG_CLR_BIT(ah, AR_IMR_S5,
2406 (SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
2407 SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));
2408
2409 clear_bit(timer->index, &timer_table->timer_mask.timer_bits);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302410}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002411EXPORT_SYMBOL(ath9k_hw_gen_timer_stop);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302412
2413void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer)
2414{
2415 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
2416
2417 /* free the hardware generic timer slot */
2418 timer_table->timers[timer->index] = NULL;
2419 kfree(timer);
2420}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002421EXPORT_SYMBOL(ath_gen_timer_free);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302422
2423/*
2424 * Generic Timer Interrupts handling
2425 */
2426void ath_gen_timer_isr(struct ath_hw *ah)
2427{
2428 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
2429 struct ath_gen_timer *timer;
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002430 struct ath_common *common = ath9k_hw_common(ah);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302431 u32 trigger_mask, thresh_mask, index;
2432
2433 /* get hardware generic timer interrupt status */
2434 trigger_mask = ah->intr_gen_timer_trigger;
2435 thresh_mask = ah->intr_gen_timer_thresh;
2436 trigger_mask &= timer_table->timer_mask.val;
2437 thresh_mask &= timer_table->timer_mask.val;
2438
2439 trigger_mask &= ~thresh_mask;
2440
2441 while (thresh_mask) {
2442 index = rightmost_index(timer_table, &thresh_mask);
2443 timer = timer_table->timers[index];
2444 BUG_ON(!timer);
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002445 ath_print(common, ATH_DBG_HWTIMER,
2446 "TSF overflow for Gen timer %d\n", index);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302447 timer->overflow(timer->arg);
2448 }
2449
2450 while (trigger_mask) {
2451 index = rightmost_index(timer_table, &trigger_mask);
2452 timer = timer_table->timers[index];
2453 BUG_ON(!timer);
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002454 ath_print(common, ATH_DBG_HWTIMER,
2455 "Gen timer[%d] trigger\n", index);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302456 timer->trigger(timer->arg);
2457 }
2458}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002459EXPORT_SYMBOL(ath_gen_timer_isr);
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04002460
Sujith05020d22010-03-17 14:25:23 +05302461/********/
2462/* HTC */
2463/********/
2464
2465void ath9k_hw_htc_resetinit(struct ath_hw *ah)
2466{
2467 ah->htc_reset_init = true;
2468}
2469EXPORT_SYMBOL(ath9k_hw_htc_resetinit);
2470
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04002471static struct {
2472 u32 version;
2473 const char * name;
2474} ath_mac_bb_names[] = {
2475 /* Devices with external radios */
2476 { AR_SREV_VERSION_5416_PCI, "5416" },
2477 { AR_SREV_VERSION_5416_PCIE, "5418" },
2478 { AR_SREV_VERSION_9100, "9100" },
2479 { AR_SREV_VERSION_9160, "9160" },
2480 /* Single-chip solutions */
2481 { AR_SREV_VERSION_9280, "9280" },
2482 { AR_SREV_VERSION_9285, "9285" },
Luis R. Rodriguez11158472009-10-27 12:59:35 -04002483 { AR_SREV_VERSION_9287, "9287" },
2484 { AR_SREV_VERSION_9271, "9271" },
Luis R. Rodriguezec839032010-04-15 17:39:20 -04002485 { AR_SREV_VERSION_9300, "9300" },
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04002486};
2487
2488/* For devices with external radios */
2489static struct {
2490 u16 version;
2491 const char * name;
2492} ath_rf_names[] = {
2493 { 0, "5133" },
2494 { AR_RAD5133_SREV_MAJOR, "5133" },
2495 { AR_RAD5122_SREV_MAJOR, "5122" },
2496 { AR_RAD2133_SREV_MAJOR, "2133" },
2497 { AR_RAD2122_SREV_MAJOR, "2122" }
2498};
2499
2500/*
2501 * Return the MAC/BB name. "????" is returned if the MAC/BB is unknown.
2502 */
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04002503static const char *ath9k_hw_mac_bb_name(u32 mac_bb_version)
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04002504{
2505 int i;
2506
2507 for (i=0; i<ARRAY_SIZE(ath_mac_bb_names); i++) {
2508 if (ath_mac_bb_names[i].version == mac_bb_version) {
2509 return ath_mac_bb_names[i].name;
2510 }
2511 }
2512
2513 return "????";
2514}
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04002515
2516/*
2517 * Return the RF name. "????" is returned if the RF is unknown.
2518 * Used for devices with external radios.
2519 */
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04002520static const char *ath9k_hw_rf_name(u16 rf_version)
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04002521{
2522 int i;
2523
2524 for (i=0; i<ARRAY_SIZE(ath_rf_names); i++) {
2525 if (ath_rf_names[i].version == rf_version) {
2526 return ath_rf_names[i].name;
2527 }
2528 }
2529
2530 return "????";
2531}
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04002532
2533void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len)
2534{
2535 int used;
2536
2537 /* chipsets >= AR9280 are single-chip */
Felix Fietkau7a370812010-09-22 12:34:52 +02002538 if (AR_SREV_9280_20_OR_LATER(ah)) {
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04002539 used = snprintf(hw_name, len,
2540 "Atheros AR%s Rev:%x",
2541 ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
2542 ah->hw_version.macRev);
2543 }
2544 else {
2545 used = snprintf(hw_name, len,
2546 "Atheros AR%s MAC/BB Rev:%x AR%s RF Rev:%x",
2547 ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
2548 ah->hw_version.macRev,
2549 ath9k_hw_rf_name((ah->hw_version.analog5GhzRev &
2550 AR_RADIO_SREV_MAJOR)),
2551 ah->hw_version.phyRev);
2552 }
2553
2554 hw_name[used] = '\0';
2555}
2556EXPORT_SYMBOL(ath9k_hw_name);