blob: 89a65be8a3f364359edaf6add71b6259affa3cbd [file] [log] [blame]
Eric Anholt62fdfea2010-05-21 13:26:39 -07001/*
2 * Copyright © 2008-2010 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Zou Nan hai <nanhai.zou@intel.com>
26 * Xiang Hai hao<haihao.xiang@intel.com>
27 *
28 */
29
30#include "drmP.h"
31#include "drm.h"
Eric Anholt62fdfea2010-05-21 13:26:39 -070032#include "i915_drv.h"
Zou Nan hai8187a2b2010-05-21 09:08:55 +080033#include "i915_drm.h"
Eric Anholt62fdfea2010-05-21 13:26:39 -070034#include "i915_trace.h"
Xiang, Haihao881f47b2010-09-19 14:40:43 +010035#include "intel_drv.h"
Eric Anholt62fdfea2010-05-21 13:26:39 -070036
Chris Wilson6f392d5482010-08-07 11:01:22 +010037static u32 i915_gem_get_seqno(struct drm_device *dev)
38{
39 drm_i915_private_t *dev_priv = dev->dev_private;
40 u32 seqno;
41
42 seqno = dev_priv->next_seqno;
43
44 /* reserve 0 for non-seqno */
45 if (++dev_priv->next_seqno == 0)
46 dev_priv->next_seqno = 1;
47
48 return seqno;
49}
50
Zou Nan hai8187a2b2010-05-21 09:08:55 +080051static void
52render_ring_flush(struct drm_device *dev,
Chris Wilsonab6f8e32010-09-19 17:53:44 +010053 struct intel_ring_buffer *ring,
54 u32 invalidate_domains,
55 u32 flush_domains)
Eric Anholt62fdfea2010-05-21 13:26:39 -070056{
Chris Wilson6f392d5482010-08-07 11:01:22 +010057 drm_i915_private_t *dev_priv = dev->dev_private;
58 u32 cmd;
59
Eric Anholt62fdfea2010-05-21 13:26:39 -070060#if WATCH_EXEC
61 DRM_INFO("%s: invalidate %08x flush %08x\n", __func__,
62 invalidate_domains, flush_domains);
63#endif
Chris Wilson6f392d5482010-08-07 11:01:22 +010064
65 trace_i915_gem_request_flush(dev, dev_priv->next_seqno,
Eric Anholt62fdfea2010-05-21 13:26:39 -070066 invalidate_domains, flush_domains);
67
Eric Anholt62fdfea2010-05-21 13:26:39 -070068 if ((invalidate_domains | flush_domains) & I915_GEM_GPU_DOMAINS) {
69 /*
70 * read/write caches:
71 *
72 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
73 * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
74 * also flushed at 2d versus 3d pipeline switches.
75 *
76 * read-only caches:
77 *
78 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
79 * MI_READ_FLUSH is set, and is always flushed on 965.
80 *
81 * I915_GEM_DOMAIN_COMMAND may not exist?
82 *
83 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
84 * invalidated when MI_EXE_FLUSH is set.
85 *
86 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
87 * invalidated with every MI_FLUSH.
88 *
89 * TLBs:
90 *
91 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
92 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
93 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
94 * are flushed at any MI_FLUSH.
95 */
96
97 cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
98 if ((invalidate_domains|flush_domains) &
99 I915_GEM_DOMAIN_RENDER)
100 cmd &= ~MI_NO_WRITE_FLUSH;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100101 if (INTEL_INFO(dev)->gen < 4) {
Eric Anholt62fdfea2010-05-21 13:26:39 -0700102 /*
103 * On the 965, the sampler cache always gets flushed
104 * and this bit is reserved.
105 */
106 if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
107 cmd |= MI_READ_FLUSH;
108 }
109 if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
110 cmd |= MI_EXE_FLUSH;
111
112#if WATCH_EXEC
113 DRM_INFO("%s: queue flush %08x to ring\n", __func__, cmd);
114#endif
Zou Nan haibe26a102010-06-12 17:40:24 +0800115 intel_ring_begin(dev, ring, 2);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800116 intel_ring_emit(dev, ring, cmd);
117 intel_ring_emit(dev, ring, MI_NOOP);
118 intel_ring_advance(dev, ring);
119 }
120}
121
Chris Wilson297b0c52010-10-22 17:02:41 +0100122static void ring_write_tail(struct drm_device *dev,
123 struct intel_ring_buffer *ring,
124 u32 value)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800125{
126 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson297b0c52010-10-22 17:02:41 +0100127 I915_WRITE_TAIL(ring, value);
Xiang, Haihaod46eefa2010-09-16 10:43:12 +0800128}
129
Daniel Vetter79f321b2010-09-24 21:20:10 +0200130u32 intel_ring_get_active_head(struct drm_device *dev,
131 struct intel_ring_buffer *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800132{
133 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter3d281d82010-09-24 21:14:22 +0200134 u32 acthd_reg = INTEL_INFO(dev)->gen >= 4 ?
135 RING_ACTHD(ring->mmio_base) : ACTHD;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800136
137 return I915_READ(acthd_reg);
138}
139
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800140static int init_ring_common(struct drm_device *dev,
Chris Wilsonab6f8e32010-09-19 17:53:44 +0100141 struct intel_ring_buffer *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800142{
143 u32 head;
144 drm_i915_private_t *dev_priv = dev->dev_private;
145 struct drm_i915_gem_object *obj_priv;
146 obj_priv = to_intel_bo(ring->gem_object);
147
148 /* Stop the ring if it's running. */
Daniel Vetter7f2ab692010-08-02 17:06:59 +0200149 I915_WRITE_CTL(ring, 0);
Daniel Vetter570ef602010-08-02 17:06:23 +0200150 I915_WRITE_HEAD(ring, 0);
Chris Wilson297b0c52010-10-22 17:02:41 +0100151 ring->write_tail(dev, ring, 0);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800152
153 /* Initialize the ring. */
Daniel Vetter6c0e1c52010-08-02 16:33:33 +0200154 I915_WRITE_START(ring, obj_priv->gtt_offset);
Daniel Vetter570ef602010-08-02 17:06:23 +0200155 head = I915_READ_HEAD(ring) & HEAD_ADDR;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800156
157 /* G45 ring initialization fails to reset head to zero */
158 if (head != 0) {
Chris Wilson6fd0d562010-12-05 20:42:33 +0000159 DRM_DEBUG_KMS("%s head not reset to zero "
160 "ctl %08x head %08x tail %08x start %08x\n",
161 ring->name,
162 I915_READ_CTL(ring),
163 I915_READ_HEAD(ring),
164 I915_READ_TAIL(ring),
165 I915_READ_START(ring));
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800166
Daniel Vetter570ef602010-08-02 17:06:23 +0200167 I915_WRITE_HEAD(ring, 0);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800168
Chris Wilson6fd0d562010-12-05 20:42:33 +0000169 if (I915_READ_HEAD(ring) & HEAD_ADDR) {
170 DRM_ERROR("failed to set %s head to zero "
171 "ctl %08x head %08x tail %08x start %08x\n",
172 ring->name,
173 I915_READ_CTL(ring),
174 I915_READ_HEAD(ring),
175 I915_READ_TAIL(ring),
176 I915_READ_START(ring));
177 }
Eric Anholt62fdfea2010-05-21 13:26:39 -0700178 }
179
Daniel Vetter7f2ab692010-08-02 17:06:59 +0200180 I915_WRITE_CTL(ring,
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800181 ((ring->gem_object->size - PAGE_SIZE) & RING_NR_PAGES)
Chris Wilson08deebf2010-11-05 08:56:38 +0000182 | RING_REPORT_64K | RING_VALID);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800183
Daniel Vetter570ef602010-08-02 17:06:23 +0200184 head = I915_READ_HEAD(ring) & HEAD_ADDR;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800185 /* If the head is still not zero, the ring is dead */
186 if (head != 0) {
187 DRM_ERROR("%s initialization failed "
188 "ctl %08x head %08x tail %08x start %08x\n",
189 ring->name,
Daniel Vetter7f2ab692010-08-02 17:06:59 +0200190 I915_READ_CTL(ring),
Daniel Vetter570ef602010-08-02 17:06:23 +0200191 I915_READ_HEAD(ring),
Daniel Vetter870e86d2010-08-02 16:29:44 +0200192 I915_READ_TAIL(ring),
Daniel Vetter6c0e1c52010-08-02 16:33:33 +0200193 I915_READ_START(ring));
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800194 return -EIO;
195 }
196
197 if (!drm_core_check_feature(dev, DRIVER_MODESET))
198 i915_kernel_lost_context(dev);
199 else {
Daniel Vetter570ef602010-08-02 17:06:23 +0200200 ring->head = I915_READ_HEAD(ring) & HEAD_ADDR;
Daniel Vetter870e86d2010-08-02 16:29:44 +0200201 ring->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800202 ring->space = ring->head - (ring->tail + 8);
203 if (ring->space < 0)
204 ring->space += ring->size;
205 }
206 return 0;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700207}
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800208
209static int init_render_ring(struct drm_device *dev,
Chris Wilsonab6f8e32010-09-19 17:53:44 +0100210 struct intel_ring_buffer *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800211{
212 drm_i915_private_t *dev_priv = dev->dev_private;
213 int ret = init_ring_common(dev, ring);
Zhenyu Wanga69ffdb2010-08-30 16:12:42 +0800214 int mode;
215
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100216 if (INTEL_INFO(dev)->gen > 3) {
Zhenyu Wanga69ffdb2010-08-30 16:12:42 +0800217 mode = VS_TIMER_DISPATCH << 16 | VS_TIMER_DISPATCH;
218 if (IS_GEN6(dev))
219 mode |= MI_FLUSH_ENABLE << 16 | MI_FLUSH_ENABLE;
220 I915_WRITE(MI_MODE, mode);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800221 }
222 return ret;
223}
224
Eric Anholt62fdfea2010-05-21 13:26:39 -0700225#define PIPE_CONTROL_FLUSH(addr) \
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800226do { \
Eric Anholt62fdfea2010-05-21 13:26:39 -0700227 OUT_RING(GFX_OP_PIPE_CONTROL | PIPE_CONTROL_QW_WRITE | \
Zhenyu Wangca764822010-05-27 10:26:42 +0800228 PIPE_CONTROL_DEPTH_STALL | 2); \
Eric Anholt62fdfea2010-05-21 13:26:39 -0700229 OUT_RING(addr | PIPE_CONTROL_GLOBAL_GTT); \
230 OUT_RING(0); \
231 OUT_RING(0); \
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800232} while (0)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700233
234/**
235 * Creates a new sequence number, emitting a write of it to the status page
236 * plus an interrupt, which will trigger i915_user_interrupt_handler.
237 *
238 * Must be called with struct_lock held.
239 *
240 * Returned sequence numbers are nonzero on success.
241 */
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800242static u32
243render_ring_add_request(struct drm_device *dev,
Chris Wilsonab6f8e32010-09-19 17:53:44 +0100244 struct intel_ring_buffer *ring,
Chris Wilsonab6f8e32010-09-19 17:53:44 +0100245 u32 flush_domains)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700246{
247 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson6f392d5482010-08-07 11:01:22 +0100248 u32 seqno;
249
250 seqno = i915_gem_get_seqno(dev);
Zhenyu Wangca764822010-05-27 10:26:42 +0800251
252 if (IS_GEN6(dev)) {
253 BEGIN_LP_RING(6);
254 OUT_RING(GFX_OP_PIPE_CONTROL | 3);
255 OUT_RING(PIPE_CONTROL_QW_WRITE |
256 PIPE_CONTROL_WC_FLUSH | PIPE_CONTROL_IS_FLUSH |
257 PIPE_CONTROL_NOTIFY);
258 OUT_RING(dev_priv->seqno_gfx_addr | PIPE_CONTROL_GLOBAL_GTT);
259 OUT_RING(seqno);
260 OUT_RING(0);
261 OUT_RING(0);
262 ADVANCE_LP_RING();
263 } else if (HAS_PIPE_CONTROL(dev)) {
Eric Anholt62fdfea2010-05-21 13:26:39 -0700264 u32 scratch_addr = dev_priv->seqno_gfx_addr + 128;
265
266 /*
267 * Workaround qword write incoherence by flushing the
268 * PIPE_NOTIFY buffers out to memory before requesting
269 * an interrupt.
270 */
271 BEGIN_LP_RING(32);
272 OUT_RING(GFX_OP_PIPE_CONTROL | PIPE_CONTROL_QW_WRITE |
273 PIPE_CONTROL_WC_FLUSH | PIPE_CONTROL_TC_FLUSH);
274 OUT_RING(dev_priv->seqno_gfx_addr | PIPE_CONTROL_GLOBAL_GTT);
275 OUT_RING(seqno);
276 OUT_RING(0);
277 PIPE_CONTROL_FLUSH(scratch_addr);
278 scratch_addr += 128; /* write to separate cachelines */
279 PIPE_CONTROL_FLUSH(scratch_addr);
280 scratch_addr += 128;
281 PIPE_CONTROL_FLUSH(scratch_addr);
282 scratch_addr += 128;
283 PIPE_CONTROL_FLUSH(scratch_addr);
284 scratch_addr += 128;
285 PIPE_CONTROL_FLUSH(scratch_addr);
286 scratch_addr += 128;
287 PIPE_CONTROL_FLUSH(scratch_addr);
288 OUT_RING(GFX_OP_PIPE_CONTROL | PIPE_CONTROL_QW_WRITE |
289 PIPE_CONTROL_WC_FLUSH | PIPE_CONTROL_TC_FLUSH |
290 PIPE_CONTROL_NOTIFY);
291 OUT_RING(dev_priv->seqno_gfx_addr | PIPE_CONTROL_GLOBAL_GTT);
292 OUT_RING(seqno);
293 OUT_RING(0);
294 ADVANCE_LP_RING();
295 } else {
296 BEGIN_LP_RING(4);
297 OUT_RING(MI_STORE_DWORD_INDEX);
298 OUT_RING(I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
299 OUT_RING(seqno);
300
301 OUT_RING(MI_USER_INTERRUPT);
302 ADVANCE_LP_RING();
303 }
304 return seqno;
305}
306
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800307static u32
Chris Wilsonf787a5f2010-09-24 16:02:42 +0100308render_ring_get_seqno(struct drm_device *dev,
309 struct intel_ring_buffer *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800310{
311 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
312 if (HAS_PIPE_CONTROL(dev))
313 return ((volatile u32 *)(dev_priv->seqno_page))[0];
314 else
315 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
316}
317
318static void
319render_ring_get_user_irq(struct drm_device *dev,
Chris Wilsonab6f8e32010-09-19 17:53:44 +0100320 struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700321{
322 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
323 unsigned long irqflags;
324
325 spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800326 if (dev->irq_enabled && (++ring->user_irq_refcount == 1)) {
Eric Anholt62fdfea2010-05-21 13:26:39 -0700327 if (HAS_PCH_SPLIT(dev))
328 ironlake_enable_graphics_irq(dev_priv, GT_PIPE_NOTIFY);
329 else
330 i915_enable_irq(dev_priv, I915_USER_INTERRUPT);
331 }
332 spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
333}
334
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800335static void
336render_ring_put_user_irq(struct drm_device *dev,
Chris Wilsonab6f8e32010-09-19 17:53:44 +0100337 struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700338{
339 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
340 unsigned long irqflags;
341
342 spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800343 BUG_ON(dev->irq_enabled && ring->user_irq_refcount <= 0);
344 if (dev->irq_enabled && (--ring->user_irq_refcount == 0)) {
Eric Anholt62fdfea2010-05-21 13:26:39 -0700345 if (HAS_PCH_SPLIT(dev))
346 ironlake_disable_graphics_irq(dev_priv, GT_PIPE_NOTIFY);
347 else
348 i915_disable_irq(dev_priv, I915_USER_INTERRUPT);
349 }
350 spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
351}
352
Daniel Vetter447da182010-09-24 21:49:27 +0200353void intel_ring_setup_status_page(struct drm_device *dev,
354 struct intel_ring_buffer *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800355{
356 drm_i915_private_t *dev_priv = dev->dev_private;
357 if (IS_GEN6(dev)) {
Daniel Vetter3d281d82010-09-24 21:14:22 +0200358 I915_WRITE(RING_HWS_PGA_GEN6(ring->mmio_base),
359 ring->status_page.gfx_addr);
360 I915_READ(RING_HWS_PGA_GEN6(ring->mmio_base)); /* posting read */
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800361 } else {
Daniel Vetter3d281d82010-09-24 21:14:22 +0200362 I915_WRITE(RING_HWS_PGA(ring->mmio_base),
363 ring->status_page.gfx_addr);
364 I915_READ(RING_HWS_PGA(ring->mmio_base)); /* posting read */
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800365 }
366
367}
368
Chris Wilsonab6f8e32010-09-19 17:53:44 +0100369static void
Zou Nan haid1b851f2010-05-21 09:08:57 +0800370bsd_ring_flush(struct drm_device *dev,
371 struct intel_ring_buffer *ring,
372 u32 invalidate_domains,
373 u32 flush_domains)
374{
Zou Nan haibe26a102010-06-12 17:40:24 +0800375 intel_ring_begin(dev, ring, 2);
Zou Nan haid1b851f2010-05-21 09:08:57 +0800376 intel_ring_emit(dev, ring, MI_FLUSH);
377 intel_ring_emit(dev, ring, MI_NOOP);
378 intel_ring_advance(dev, ring);
379}
380
Zou Nan haid1b851f2010-05-21 09:08:57 +0800381static int init_bsd_ring(struct drm_device *dev,
Chris Wilsonab6f8e32010-09-19 17:53:44 +0100382 struct intel_ring_buffer *ring)
Zou Nan haid1b851f2010-05-21 09:08:57 +0800383{
384 return init_ring_common(dev, ring);
385}
386
387static u32
Chris Wilson549f7362010-10-19 11:19:32 +0100388ring_add_request(struct drm_device *dev,
389 struct intel_ring_buffer *ring,
390 u32 flush_domains)
Zou Nan haid1b851f2010-05-21 09:08:57 +0800391{
392 u32 seqno;
Chris Wilson6f392d5482010-08-07 11:01:22 +0100393
394 seqno = i915_gem_get_seqno(dev);
395
Zou Nan haid1b851f2010-05-21 09:08:57 +0800396 intel_ring_begin(dev, ring, 4);
397 intel_ring_emit(dev, ring, MI_STORE_DWORD_INDEX);
398 intel_ring_emit(dev, ring,
399 I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
400 intel_ring_emit(dev, ring, seqno);
401 intel_ring_emit(dev, ring, MI_USER_INTERRUPT);
402 intel_ring_advance(dev, ring);
403
404 DRM_DEBUG_DRIVER("%s %d\n", ring->name, seqno);
405
406 return seqno;
407}
408
Zou Nan haid1b851f2010-05-21 09:08:57 +0800409static void
410bsd_ring_get_user_irq(struct drm_device *dev,
Chris Wilsonab6f8e32010-09-19 17:53:44 +0100411 struct intel_ring_buffer *ring)
Zou Nan haid1b851f2010-05-21 09:08:57 +0800412{
413 /* do nothing */
414}
415static void
416bsd_ring_put_user_irq(struct drm_device *dev,
Chris Wilsonab6f8e32010-09-19 17:53:44 +0100417 struct intel_ring_buffer *ring)
Zou Nan haid1b851f2010-05-21 09:08:57 +0800418{
419 /* do nothing */
420}
421
422static u32
Chris Wilson549f7362010-10-19 11:19:32 +0100423ring_status_page_get_seqno(struct drm_device *dev,
424 struct intel_ring_buffer *ring)
Zou Nan haid1b851f2010-05-21 09:08:57 +0800425{
426 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
427}
428
429static int
Chris Wilson549f7362010-10-19 11:19:32 +0100430ring_dispatch_gem_execbuffer(struct drm_device *dev,
431 struct intel_ring_buffer *ring,
432 struct drm_i915_gem_execbuffer2 *exec,
433 struct drm_clip_rect *cliprects,
434 uint64_t exec_offset)
Zou Nan haid1b851f2010-05-21 09:08:57 +0800435{
436 uint32_t exec_start;
437 exec_start = (uint32_t) exec_offset + exec->batch_start_offset;
438 intel_ring_begin(dev, ring, 2);
439 intel_ring_emit(dev, ring, MI_BATCH_BUFFER_START |
440 (2 << 6) | MI_BATCH_NON_SECURE_I965);
441 intel_ring_emit(dev, ring, exec_start);
442 intel_ring_advance(dev, ring);
443 return 0;
444}
445
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800446static int
447render_ring_dispatch_gem_execbuffer(struct drm_device *dev,
Chris Wilsonab6f8e32010-09-19 17:53:44 +0100448 struct intel_ring_buffer *ring,
449 struct drm_i915_gem_execbuffer2 *exec,
450 struct drm_clip_rect *cliprects,
451 uint64_t exec_offset)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700452{
453 drm_i915_private_t *dev_priv = dev->dev_private;
454 int nbox = exec->num_cliprects;
455 int i = 0, count;
456 uint32_t exec_start, exec_len;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700457 exec_start = (uint32_t) exec_offset + exec->batch_start_offset;
458 exec_len = (uint32_t) exec->batch_len;
459
Chris Wilson6f392d5482010-08-07 11:01:22 +0100460 trace_i915_gem_request_submit(dev, dev_priv->next_seqno + 1);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700461
462 count = nbox ? nbox : 1;
463
464 for (i = 0; i < count; i++) {
465 if (i < nbox) {
466 int ret = i915_emit_box(dev, cliprects, i,
467 exec->DR1, exec->DR4);
468 if (ret)
469 return ret;
470 }
471
472 if (IS_I830(dev) || IS_845G(dev)) {
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800473 intel_ring_begin(dev, ring, 4);
474 intel_ring_emit(dev, ring, MI_BATCH_BUFFER);
475 intel_ring_emit(dev, ring,
476 exec_start | MI_BATCH_NON_SECURE);
477 intel_ring_emit(dev, ring, exec_start + exec_len - 4);
478 intel_ring_emit(dev, ring, 0);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700479 } else {
Chris Wilsonc7179662010-10-21 18:51:09 +0100480 intel_ring_begin(dev, ring, 2);
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100481 if (INTEL_INFO(dev)->gen >= 4) {
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800482 intel_ring_emit(dev, ring,
483 MI_BATCH_BUFFER_START | (2 << 6)
484 | MI_BATCH_NON_SECURE_I965);
485 intel_ring_emit(dev, ring, exec_start);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700486 } else {
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800487 intel_ring_emit(dev, ring, MI_BATCH_BUFFER_START
488 | (2 << 6));
489 intel_ring_emit(dev, ring, exec_start |
490 MI_BATCH_NON_SECURE);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700491 }
Eric Anholt62fdfea2010-05-21 13:26:39 -0700492 }
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800493 intel_ring_advance(dev, ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700494 }
495
Chris Wilsonf00a3dd2010-10-21 14:57:17 +0100496 if (IS_G4X(dev) || IS_GEN5(dev)) {
Zou Nan hai1cafd342010-06-25 13:40:24 +0800497 intel_ring_begin(dev, ring, 2);
498 intel_ring_emit(dev, ring, MI_FLUSH |
499 MI_NO_WRITE_FLUSH |
500 MI_INVALIDATE_ISP );
501 intel_ring_emit(dev, ring, MI_NOOP);
502 intel_ring_advance(dev, ring);
503 }
Eric Anholt62fdfea2010-05-21 13:26:39 -0700504 /* XXX breadcrumb */
Zou Nan hai1cafd342010-06-25 13:40:24 +0800505
Eric Anholt62fdfea2010-05-21 13:26:39 -0700506 return 0;
507}
508
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800509static void cleanup_status_page(struct drm_device *dev,
Chris Wilsonab6f8e32010-09-19 17:53:44 +0100510 struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700511{
512 drm_i915_private_t *dev_priv = dev->dev_private;
513 struct drm_gem_object *obj;
514 struct drm_i915_gem_object *obj_priv;
515
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800516 obj = ring->status_page.obj;
517 if (obj == NULL)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700518 return;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700519 obj_priv = to_intel_bo(obj);
520
521 kunmap(obj_priv->pages[0]);
522 i915_gem_object_unpin(obj);
523 drm_gem_object_unreference(obj);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800524 ring->status_page.obj = NULL;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700525
526 memset(&dev_priv->hws_map, 0, sizeof(dev_priv->hws_map));
Eric Anholt62fdfea2010-05-21 13:26:39 -0700527}
528
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800529static int init_status_page(struct drm_device *dev,
Chris Wilsonab6f8e32010-09-19 17:53:44 +0100530 struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700531{
532 drm_i915_private_t *dev_priv = dev->dev_private;
533 struct drm_gem_object *obj;
534 struct drm_i915_gem_object *obj_priv;
535 int ret;
536
Eric Anholt62fdfea2010-05-21 13:26:39 -0700537 obj = i915_gem_alloc_object(dev, 4096);
538 if (obj == NULL) {
539 DRM_ERROR("Failed to allocate status page\n");
540 ret = -ENOMEM;
541 goto err;
542 }
543 obj_priv = to_intel_bo(obj);
544 obj_priv->agp_type = AGP_USER_CACHED_MEMORY;
545
546 ret = i915_gem_object_pin(obj, 4096);
547 if (ret != 0) {
Eric Anholt62fdfea2010-05-21 13:26:39 -0700548 goto err_unref;
549 }
550
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800551 ring->status_page.gfx_addr = obj_priv->gtt_offset;
552 ring->status_page.page_addr = kmap(obj_priv->pages[0]);
553 if (ring->status_page.page_addr == NULL) {
Eric Anholt62fdfea2010-05-21 13:26:39 -0700554 memset(&dev_priv->hws_map, 0, sizeof(dev_priv->hws_map));
Eric Anholt62fdfea2010-05-21 13:26:39 -0700555 goto err_unpin;
556 }
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800557 ring->status_page.obj = obj;
558 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700559
Daniel Vetter447da182010-09-24 21:49:27 +0200560 intel_ring_setup_status_page(dev, ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800561 DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
562 ring->name, ring->status_page.gfx_addr);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700563
564 return 0;
565
566err_unpin:
567 i915_gem_object_unpin(obj);
568err_unref:
569 drm_gem_object_unreference(obj);
570err:
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800571 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700572}
573
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800574int intel_init_ring_buffer(struct drm_device *dev,
Chris Wilsonab6f8e32010-09-19 17:53:44 +0100575 struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700576{
Daniel Vetter870e86d2010-08-02 16:29:44 +0200577 struct drm_i915_private *dev_priv = dev->dev_private;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800578 struct drm_i915_gem_object *obj_priv;
579 struct drm_gem_object *obj;
Chris Wilsondd785e32010-08-07 11:01:34 +0100580 int ret;
581
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800582 ring->dev = dev;
Chris Wilson23bc5982010-09-29 16:10:57 +0100583 INIT_LIST_HEAD(&ring->active_list);
584 INIT_LIST_HEAD(&ring->request_list);
Chris Wilson64193402010-10-24 12:38:05 +0100585 INIT_LIST_HEAD(&ring->gpu_write_list);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700586
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800587 if (I915_NEED_GFX_HWS(dev)) {
588 ret = init_status_page(dev, ring);
589 if (ret)
590 return ret;
591 }
Eric Anholt62fdfea2010-05-21 13:26:39 -0700592
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800593 obj = i915_gem_alloc_object(dev, ring->size);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700594 if (obj == NULL) {
595 DRM_ERROR("Failed to allocate ringbuffer\n");
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800596 ret = -ENOMEM;
Chris Wilsondd785e32010-08-07 11:01:34 +0100597 goto err_hws;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700598 }
Eric Anholt62fdfea2010-05-21 13:26:39 -0700599
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800600 ring->gem_object = obj;
601
Daniel Vettera9db5c82010-08-02 17:22:48 +0200602 ret = i915_gem_object_pin(obj, PAGE_SIZE);
Chris Wilsondd785e32010-08-07 11:01:34 +0100603 if (ret)
604 goto err_unref;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700605
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800606 obj_priv = to_intel_bo(obj);
607 ring->map.size = ring->size;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700608 ring->map.offset = dev->agp->base + obj_priv->gtt_offset;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700609 ring->map.type = 0;
610 ring->map.flags = 0;
611 ring->map.mtrr = 0;
612
613 drm_core_ioremap_wc(&ring->map, dev);
614 if (ring->map.handle == NULL) {
615 DRM_ERROR("Failed to map ringbuffer.\n");
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800616 ret = -EINVAL;
Chris Wilsondd785e32010-08-07 11:01:34 +0100617 goto err_unpin;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700618 }
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800619
Eric Anholt62fdfea2010-05-21 13:26:39 -0700620 ring->virtual_start = ring->map.handle;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800621 ret = ring->init(dev, ring);
Chris Wilsondd785e32010-08-07 11:01:34 +0100622 if (ret)
623 goto err_unmap;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700624
Eric Anholt62fdfea2010-05-21 13:26:39 -0700625 if (!drm_core_check_feature(dev, DRIVER_MODESET))
626 i915_kernel_lost_context(dev);
627 else {
Daniel Vetter570ef602010-08-02 17:06:23 +0200628 ring->head = I915_READ_HEAD(ring) & HEAD_ADDR;
Daniel Vetter870e86d2010-08-02 16:29:44 +0200629 ring->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700630 ring->space = ring->head - (ring->tail + 8);
631 if (ring->space < 0)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800632 ring->space += ring->size;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700633 }
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800634 return ret;
Chris Wilsondd785e32010-08-07 11:01:34 +0100635
636err_unmap:
637 drm_core_ioremapfree(&ring->map, dev);
638err_unpin:
639 i915_gem_object_unpin(obj);
640err_unref:
641 drm_gem_object_unreference(obj);
642 ring->gem_object = NULL;
643err_hws:
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800644 cleanup_status_page(dev, ring);
645 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700646}
647
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800648void intel_cleanup_ring_buffer(struct drm_device *dev,
Chris Wilsonab6f8e32010-09-19 17:53:44 +0100649 struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700650{
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800651 if (ring->gem_object == NULL)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700652 return;
653
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800654 drm_core_ioremapfree(&ring->map, dev);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700655
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800656 i915_gem_object_unpin(ring->gem_object);
657 drm_gem_object_unreference(ring->gem_object);
658 ring->gem_object = NULL;
Chris Wilson55889782010-11-02 10:38:58 +0000659
660 if (ring->cleanup)
661 ring->cleanup(ring);
662
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800663 cleanup_status_page(dev, ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700664}
665
Chris Wilsonab6f8e32010-09-19 17:53:44 +0100666static int intel_wrap_ring_buffer(struct drm_device *dev,
667 struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700668{
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800669 unsigned int *virt;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700670 int rem;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800671 rem = ring->size - ring->tail;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700672
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800673 if (ring->space < rem) {
674 int ret = intel_wait_ring_buffer(dev, ring, rem);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700675 if (ret)
676 return ret;
677 }
Eric Anholt62fdfea2010-05-21 13:26:39 -0700678
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800679 virt = (unsigned int *)(ring->virtual_start + ring->tail);
Chris Wilson1741dd42010-08-04 15:18:12 +0100680 rem /= 8;
681 while (rem--) {
Eric Anholt62fdfea2010-05-21 13:26:39 -0700682 *virt++ = MI_NOOP;
Chris Wilson1741dd42010-08-04 15:18:12 +0100683 *virt++ = MI_NOOP;
684 }
Eric Anholt62fdfea2010-05-21 13:26:39 -0700685
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800686 ring->tail = 0;
Chris Wilson43ed3402010-07-01 17:53:00 +0100687 ring->space = ring->head - 8;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700688
689 return 0;
690}
691
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800692int intel_wait_ring_buffer(struct drm_device *dev,
Chris Wilsonab6f8e32010-09-19 17:53:44 +0100693 struct intel_ring_buffer *ring, int n)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700694{
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800695 unsigned long end;
Daniel Vetter570ef602010-08-02 17:06:23 +0200696 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson08deebf2010-11-05 08:56:38 +0000697 u32 head;
698
699 head = intel_read_status_page(ring, 4);
700 if (head) {
701 ring->head = head & HEAD_ADDR;
702 ring->space = ring->head - (ring->tail + 8);
703 if (ring->space < 0)
704 ring->space += ring->size;
705 if (ring->space >= n)
706 return 0;
707 }
Eric Anholt62fdfea2010-05-21 13:26:39 -0700708
709 trace_i915_ring_wait_begin (dev);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800710 end = jiffies + 3 * HZ;
711 do {
Daniel Vetter570ef602010-08-02 17:06:23 +0200712 ring->head = I915_READ_HEAD(ring) & HEAD_ADDR;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700713 ring->space = ring->head - (ring->tail + 8);
714 if (ring->space < 0)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800715 ring->space += ring->size;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700716 if (ring->space >= n) {
717 trace_i915_ring_wait_end (dev);
718 return 0;
719 }
720
721 if (dev->primary->master) {
722 struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
723 if (master_priv->sarea_priv)
724 master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
725 }
Zou Nan haid1b851f2010-05-21 09:08:57 +0800726
Chris Wilsone60a0b12010-10-13 10:09:14 +0100727 msleep(1);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800728 } while (!time_after(jiffies, end));
Eric Anholt62fdfea2010-05-21 13:26:39 -0700729 trace_i915_ring_wait_end (dev);
730 return -EBUSY;
731}
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800732
733void intel_ring_begin(struct drm_device *dev,
Chris Wilsonab6f8e32010-09-19 17:53:44 +0100734 struct intel_ring_buffer *ring,
735 int num_dwords)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800736{
Zou Nan haibe26a102010-06-12 17:40:24 +0800737 int n = 4*num_dwords;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800738 if (unlikely(ring->tail + n > ring->size))
739 intel_wrap_ring_buffer(dev, ring);
740 if (unlikely(ring->space < n))
741 intel_wait_ring_buffer(dev, ring, n);
Chris Wilsond97ed332010-08-04 15:18:13 +0100742
743 ring->space -= n;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800744}
745
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800746void intel_ring_advance(struct drm_device *dev,
Chris Wilsonab6f8e32010-09-19 17:53:44 +0100747 struct intel_ring_buffer *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800748{
Chris Wilsond97ed332010-08-04 15:18:13 +0100749 ring->tail &= ring->size - 1;
Chris Wilson297b0c52010-10-22 17:02:41 +0100750 ring->write_tail(dev, ring, ring->tail);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800751}
752
Chris Wilsone0708682010-09-19 14:46:27 +0100753static const struct intel_ring_buffer render_ring = {
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800754 .name = "render ring",
Chris Wilson92204342010-09-18 11:02:01 +0100755 .id = RING_RENDER,
Daniel Vetter333e9fe2010-08-02 16:24:01 +0200756 .mmio_base = RENDER_RING_BASE,
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800757 .size = 32 * PAGE_SIZE,
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800758 .init = init_render_ring,
Chris Wilson297b0c52010-10-22 17:02:41 +0100759 .write_tail = ring_write_tail,
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800760 .flush = render_ring_flush,
761 .add_request = render_ring_add_request,
Chris Wilsonf787a5f2010-09-24 16:02:42 +0100762 .get_seqno = render_ring_get_seqno,
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800763 .user_irq_get = render_ring_get_user_irq,
764 .user_irq_put = render_ring_put_user_irq,
765 .dispatch_gem_execbuffer = render_ring_dispatch_gem_execbuffer,
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800766};
Zou Nan haid1b851f2010-05-21 09:08:57 +0800767
768/* ring buffer for bit-stream decoder */
769
Chris Wilsone0708682010-09-19 14:46:27 +0100770static const struct intel_ring_buffer bsd_ring = {
Zou Nan haid1b851f2010-05-21 09:08:57 +0800771 .name = "bsd ring",
Chris Wilson92204342010-09-18 11:02:01 +0100772 .id = RING_BSD,
Daniel Vetter333e9fe2010-08-02 16:24:01 +0200773 .mmio_base = BSD_RING_BASE,
Zou Nan haid1b851f2010-05-21 09:08:57 +0800774 .size = 32 * PAGE_SIZE,
Zou Nan haid1b851f2010-05-21 09:08:57 +0800775 .init = init_bsd_ring,
Chris Wilson297b0c52010-10-22 17:02:41 +0100776 .write_tail = ring_write_tail,
Zou Nan haid1b851f2010-05-21 09:08:57 +0800777 .flush = bsd_ring_flush,
Chris Wilson549f7362010-10-19 11:19:32 +0100778 .add_request = ring_add_request,
779 .get_seqno = ring_status_page_get_seqno,
Zou Nan haid1b851f2010-05-21 09:08:57 +0800780 .user_irq_get = bsd_ring_get_user_irq,
781 .user_irq_put = bsd_ring_put_user_irq,
Chris Wilson549f7362010-10-19 11:19:32 +0100782 .dispatch_gem_execbuffer = ring_dispatch_gem_execbuffer,
Zou Nan haid1b851f2010-05-21 09:08:57 +0800783};
Xiang, Haihao5c1143b2010-09-16 10:43:11 +0800784
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100785
Chris Wilson297b0c52010-10-22 17:02:41 +0100786static void gen6_bsd_ring_write_tail(struct drm_device *dev,
787 struct intel_ring_buffer *ring,
788 u32 value)
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100789{
790 drm_i915_private_t *dev_priv = dev->dev_private;
791
792 /* Every tail move must follow the sequence below */
793 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
794 GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_MODIFY_MASK |
795 GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_DISABLE);
796 I915_WRITE(GEN6_BSD_RNCID, 0x0);
797
798 if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
799 GEN6_BSD_SLEEP_PSMI_CONTROL_IDLE_INDICATOR) == 0,
800 50))
801 DRM_ERROR("timed out waiting for IDLE Indicator\n");
802
Daniel Vetter870e86d2010-08-02 16:29:44 +0200803 I915_WRITE_TAIL(ring, value);
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100804 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
805 GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_MODIFY_MASK |
806 GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_ENABLE);
807}
808
Chris Wilson549f7362010-10-19 11:19:32 +0100809static void gen6_ring_flush(struct drm_device *dev,
810 struct intel_ring_buffer *ring,
811 u32 invalidate_domains,
812 u32 flush_domains)
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100813{
814 intel_ring_begin(dev, ring, 4);
815 intel_ring_emit(dev, ring, MI_FLUSH_DW);
816 intel_ring_emit(dev, ring, 0);
817 intel_ring_emit(dev, ring, 0);
818 intel_ring_emit(dev, ring, 0);
819 intel_ring_advance(dev, ring);
820}
821
822static int
Chris Wilson549f7362010-10-19 11:19:32 +0100823gen6_ring_dispatch_gem_execbuffer(struct drm_device *dev,
824 struct intel_ring_buffer *ring,
825 struct drm_i915_gem_execbuffer2 *exec,
826 struct drm_clip_rect *cliprects,
827 uint64_t exec_offset)
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100828{
829 uint32_t exec_start;
Chris Wilsonab6f8e32010-09-19 17:53:44 +0100830
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100831 exec_start = (uint32_t) exec_offset + exec->batch_start_offset;
Chris Wilsonab6f8e32010-09-19 17:53:44 +0100832
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100833 intel_ring_begin(dev, ring, 2);
Chris Wilsonab6f8e32010-09-19 17:53:44 +0100834 intel_ring_emit(dev, ring,
835 MI_BATCH_BUFFER_START | MI_BATCH_NON_SECURE_I965);
836 /* bit0-7 is the length on GEN6+ */
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100837 intel_ring_emit(dev, ring, exec_start);
838 intel_ring_advance(dev, ring);
Chris Wilsonab6f8e32010-09-19 17:53:44 +0100839
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100840 return 0;
841}
842
843/* ring buffer for Video Codec for Gen6+ */
Chris Wilsone0708682010-09-19 14:46:27 +0100844static const struct intel_ring_buffer gen6_bsd_ring = {
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100845 .name = "gen6 bsd ring",
846 .id = RING_BSD,
Daniel Vetter333e9fe2010-08-02 16:24:01 +0200847 .mmio_base = GEN6_BSD_RING_BASE,
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100848 .size = 32 * PAGE_SIZE,
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100849 .init = init_bsd_ring,
Chris Wilson297b0c52010-10-22 17:02:41 +0100850 .write_tail = gen6_bsd_ring_write_tail,
Chris Wilson549f7362010-10-19 11:19:32 +0100851 .flush = gen6_ring_flush,
852 .add_request = ring_add_request,
853 .get_seqno = ring_status_page_get_seqno,
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100854 .user_irq_get = bsd_ring_get_user_irq,
855 .user_irq_put = bsd_ring_put_user_irq,
Chris Wilson549f7362010-10-19 11:19:32 +0100856 .dispatch_gem_execbuffer = gen6_ring_dispatch_gem_execbuffer,
857};
858
859/* Blitter support (SandyBridge+) */
860
861static void
862blt_ring_get_user_irq(struct drm_device *dev,
863 struct intel_ring_buffer *ring)
864{
865 /* do nothing */
866}
867static void
868blt_ring_put_user_irq(struct drm_device *dev,
869 struct intel_ring_buffer *ring)
870{
871 /* do nothing */
872}
873
Chris Wilson55889782010-11-02 10:38:58 +0000874
875/* Workaround for some stepping of SNB,
876 * each time when BLT engine ring tail moved,
877 * the first command in the ring to be parsed
878 * should be MI_BATCH_BUFFER_START
879 */
880#define NEED_BLT_WORKAROUND(dev) \
881 (IS_GEN6(dev) && (dev->pdev->revision < 8))
882
883static inline struct drm_i915_gem_object *
884to_blt_workaround(struct intel_ring_buffer *ring)
885{
886 return ring->private;
887}
888
889static int blt_ring_init(struct drm_device *dev,
890 struct intel_ring_buffer *ring)
891{
892 if (NEED_BLT_WORKAROUND(dev)) {
893 struct drm_i915_gem_object *obj;
894 u32 __iomem *ptr;
895 int ret;
896
897 obj = to_intel_bo(i915_gem_alloc_object(dev, 4096));
898 if (obj == NULL)
899 return -ENOMEM;
900
901 ret = i915_gem_object_pin(&obj->base, 4096);
902 if (ret) {
903 drm_gem_object_unreference(&obj->base);
904 return ret;
905 }
906
907 ptr = kmap(obj->pages[0]);
908 iowrite32(MI_BATCH_BUFFER_END, ptr);
909 iowrite32(MI_NOOP, ptr+1);
910 kunmap(obj->pages[0]);
911
912 ret = i915_gem_object_set_to_gtt_domain(&obj->base, false);
913 if (ret) {
914 i915_gem_object_unpin(&obj->base);
915 drm_gem_object_unreference(&obj->base);
916 return ret;
917 }
918
919 ring->private = obj;
920 }
921
922 return init_ring_common(dev, ring);
923}
924
925static void blt_ring_begin(struct drm_device *dev,
926 struct intel_ring_buffer *ring,
927 int num_dwords)
928{
929 if (ring->private) {
930 intel_ring_begin(dev, ring, num_dwords+2);
931 intel_ring_emit(dev, ring, MI_BATCH_BUFFER_START);
932 intel_ring_emit(dev, ring, to_blt_workaround(ring)->gtt_offset);
933 } else
934 intel_ring_begin(dev, ring, 4);
935}
936
937static void blt_ring_flush(struct drm_device *dev,
938 struct intel_ring_buffer *ring,
939 u32 invalidate_domains,
940 u32 flush_domains)
941{
942 blt_ring_begin(dev, ring, 4);
943 intel_ring_emit(dev, ring, MI_FLUSH_DW);
944 intel_ring_emit(dev, ring, 0);
945 intel_ring_emit(dev, ring, 0);
946 intel_ring_emit(dev, ring, 0);
947 intel_ring_advance(dev, ring);
948}
949
950static u32
951blt_ring_add_request(struct drm_device *dev,
952 struct intel_ring_buffer *ring,
953 u32 flush_domains)
954{
955 u32 seqno = i915_gem_get_seqno(dev);
956
957 blt_ring_begin(dev, ring, 4);
958 intel_ring_emit(dev, ring, MI_STORE_DWORD_INDEX);
959 intel_ring_emit(dev, ring,
960 I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
961 intel_ring_emit(dev, ring, seqno);
962 intel_ring_emit(dev, ring, MI_USER_INTERRUPT);
963 intel_ring_advance(dev, ring);
964
965 DRM_DEBUG_DRIVER("%s %d\n", ring->name, seqno);
966 return seqno;
967}
968
969static void blt_ring_cleanup(struct intel_ring_buffer *ring)
970{
971 if (!ring->private)
972 return;
973
974 i915_gem_object_unpin(ring->private);
975 drm_gem_object_unreference(ring->private);
976 ring->private = NULL;
977}
978
Chris Wilson549f7362010-10-19 11:19:32 +0100979static const struct intel_ring_buffer gen6_blt_ring = {
980 .name = "blt ring",
981 .id = RING_BLT,
982 .mmio_base = BLT_RING_BASE,
983 .size = 32 * PAGE_SIZE,
Chris Wilson55889782010-11-02 10:38:58 +0000984 .init = blt_ring_init,
Chris Wilson297b0c52010-10-22 17:02:41 +0100985 .write_tail = ring_write_tail,
Chris Wilson55889782010-11-02 10:38:58 +0000986 .flush = blt_ring_flush,
987 .add_request = blt_ring_add_request,
Chris Wilson549f7362010-10-19 11:19:32 +0100988 .get_seqno = ring_status_page_get_seqno,
989 .user_irq_get = blt_ring_get_user_irq,
990 .user_irq_put = blt_ring_put_user_irq,
991 .dispatch_gem_execbuffer = gen6_ring_dispatch_gem_execbuffer,
Chris Wilson55889782010-11-02 10:38:58 +0000992 .cleanup = blt_ring_cleanup,
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100993};
994
Xiang, Haihao5c1143b2010-09-16 10:43:11 +0800995int intel_init_render_ring_buffer(struct drm_device *dev)
996{
997 drm_i915_private_t *dev_priv = dev->dev_private;
998
999 dev_priv->render_ring = render_ring;
1000
1001 if (!I915_NEED_GFX_HWS(dev)) {
1002 dev_priv->render_ring.status_page.page_addr
1003 = dev_priv->status_page_dmah->vaddr;
1004 memset(dev_priv->render_ring.status_page.page_addr,
1005 0, PAGE_SIZE);
1006 }
1007
1008 return intel_init_ring_buffer(dev, &dev_priv->render_ring);
1009}
1010
1011int intel_init_bsd_ring_buffer(struct drm_device *dev)
1012{
1013 drm_i915_private_t *dev_priv = dev->dev_private;
1014
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001015 if (IS_GEN6(dev))
1016 dev_priv->bsd_ring = gen6_bsd_ring;
1017 else
1018 dev_priv->bsd_ring = bsd_ring;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +08001019
1020 return intel_init_ring_buffer(dev, &dev_priv->bsd_ring);
1021}
Chris Wilson549f7362010-10-19 11:19:32 +01001022
1023int intel_init_blt_ring_buffer(struct drm_device *dev)
1024{
1025 drm_i915_private_t *dev_priv = dev->dev_private;
1026
1027 dev_priv->blt_ring = gen6_blt_ring;
1028
1029 return intel_init_ring_buffer(dev, &dev_priv->blt_ring);
1030}