blob: 16fff7237ab2e5f62ac4cae0292a8666316c1835 [file] [log] [blame]
Mingkai Hu8b60d6c2010-10-12 18:18:32 +08001/*
2 * Freescale eSPI controller driver.
3 *
4 * Copyright 2010 Freescale Semiconductor, Inc.
5 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License as published by the
8 * Free Software Foundation; either version 2 of the License, or (at your
9 * option) any later version.
10 */
Mingkai Hu8b60d6c2010-10-12 18:18:32 +080011#include <linux/delay.h>
Xiubo Lia3108362014-09-29 10:57:06 +080012#include <linux/err.h>
Mingkai Hu8b60d6c2010-10-12 18:18:32 +080013#include <linux/fsl_devices.h>
Xiubo Lia3108362014-09-29 10:57:06 +080014#include <linux/interrupt.h>
Xiubo Lia3108362014-09-29 10:57:06 +080015#include <linux/module.h>
Mingkai Hu8b60d6c2010-10-12 18:18:32 +080016#include <linux/mm.h>
17#include <linux/of.h>
Rob Herring5af50732013-09-17 14:28:33 -050018#include <linux/of_address.h>
19#include <linux/of_irq.h>
Mingkai Hu8b60d6c2010-10-12 18:18:32 +080020#include <linux/of_platform.h>
Xiubo Lia3108362014-09-29 10:57:06 +080021#include <linux/platform_device.h>
22#include <linux/spi/spi.h>
Heiner Kallweite9abb4d2015-08-26 21:21:55 +020023#include <linux/pm_runtime.h>
Mingkai Hu8b60d6c2010-10-12 18:18:32 +080024#include <sysdev/fsl_soc.h>
25
Grant Likelyca632f52011-06-06 01:16:30 -060026#include "spi-fsl-lib.h"
Mingkai Hu8b60d6c2010-10-12 18:18:32 +080027
28/* eSPI Controller registers */
29struct fsl_espi_reg {
30 __be32 mode; /* 0x000 - eSPI mode register */
31 __be32 event; /* 0x004 - eSPI event register */
32 __be32 mask; /* 0x008 - eSPI mask register */
33 __be32 command; /* 0x00c - eSPI command register */
34 __be32 transmit; /* 0x010 - eSPI transmit FIFO access register*/
35 __be32 receive; /* 0x014 - eSPI receive FIFO access register*/
36 u8 res[8]; /* 0x018 - 0x01c reserved */
37 __be32 csmode[4]; /* 0x020 - 0x02c eSPI cs mode register */
38};
39
40struct fsl_espi_transfer {
41 const void *tx_buf;
42 void *rx_buf;
43 unsigned len;
Mingkai Hu8b60d6c2010-10-12 18:18:32 +080044 unsigned actual_length;
45 int status;
46};
47
48/* eSPI Controller mode register definitions */
49#define SPMODE_ENABLE (1 << 31)
50#define SPMODE_LOOP (1 << 30)
51#define SPMODE_TXTHR(x) ((x) << 8)
52#define SPMODE_RXTHR(x) ((x) << 0)
53
54/* eSPI Controller CS mode register definitions */
55#define CSMODE_CI_INACTIVEHIGH (1 << 31)
56#define CSMODE_CP_BEGIN_EDGECLK (1 << 30)
57#define CSMODE_REV (1 << 29)
58#define CSMODE_DIV16 (1 << 28)
59#define CSMODE_PM(x) ((x) << 24)
60#define CSMODE_POL_1 (1 << 20)
61#define CSMODE_LEN(x) ((x) << 16)
62#define CSMODE_BEF(x) ((x) << 12)
63#define CSMODE_AFT(x) ((x) << 8)
64#define CSMODE_CG(x) ((x) << 3)
65
66/* Default mode/csmode for eSPI controller */
67#define SPMODE_INIT_VAL (SPMODE_TXTHR(4) | SPMODE_RXTHR(3))
68#define CSMODE_INIT_VAL (CSMODE_POL_1 | CSMODE_BEF(0) \
69 | CSMODE_AFT(0) | CSMODE_CG(1))
70
71/* SPIE register values */
72#define SPIE_NE 0x00000200 /* Not empty */
73#define SPIE_NF 0x00000100 /* Not full */
74
75/* SPIM register values */
76#define SPIM_NE 0x00000200 /* Not empty */
77#define SPIM_NF 0x00000100 /* Not full */
78#define SPIE_RXCNT(reg) ((reg >> 24) & 0x3F)
79#define SPIE_TXCNT(reg) ((reg >> 16) & 0x3F)
80
81/* SPCOM register values */
82#define SPCOM_CS(x) ((x) << 30)
83#define SPCOM_TRANLEN(x) ((x) << 0)
Hou Zhiqiang5cfa1e42016-01-22 18:58:26 +080084#define SPCOM_TRANLEN_MAX 0x10000 /* Max transaction length */
Mingkai Hu8b60d6c2010-10-12 18:18:32 +080085
Heiner Kallweite9abb4d2015-08-26 21:21:55 +020086#define AUTOSUSPEND_TIMEOUT 2000
87
Mingkai Hu8b60d6c2010-10-12 18:18:32 +080088static void fsl_espi_change_mode(struct spi_device *spi)
89{
90 struct mpc8xxx_spi *mspi = spi_master_get_devdata(spi->master);
91 struct spi_mpc8xxx_cs *cs = spi->controller_state;
92 struct fsl_espi_reg *reg_base = mspi->reg_base;
93 __be32 __iomem *mode = &reg_base->csmode[spi->chip_select];
94 __be32 __iomem *espi_mode = &reg_base->mode;
95 u32 tmp;
96 unsigned long flags;
97
98 /* Turn off IRQs locally to minimize time that SPI is disabled. */
99 local_irq_save(flags);
100
101 /* Turn off SPI unit prior changing mode */
102 tmp = mpc8xxx_spi_read_reg(espi_mode);
103 mpc8xxx_spi_write_reg(espi_mode, tmp & ~SPMODE_ENABLE);
104 mpc8xxx_spi_write_reg(mode, cs->hw_mode);
105 mpc8xxx_spi_write_reg(espi_mode, tmp);
106
107 local_irq_restore(flags);
108}
109
110static u32 fsl_espi_tx_buf_lsb(struct mpc8xxx_spi *mpc8xxx_spi)
111{
112 u32 data;
113 u16 data_h;
114 u16 data_l;
115 const u32 *tx = mpc8xxx_spi->tx;
116
117 if (!tx)
118 return 0;
119
120 data = *tx++ << mpc8xxx_spi->tx_shift;
121 data_l = data & 0xffff;
122 data_h = (data >> 16) & 0xffff;
123 swab16s(&data_l);
124 swab16s(&data_h);
125 data = data_h | data_l;
126
127 mpc8xxx_spi->tx = tx;
128 return data;
129}
130
Heiner Kallweitea616ee2016-08-25 06:44:42 +0200131static void fsl_espi_setup_transfer(struct spi_device *spi,
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800132 struct spi_transfer *t)
133{
134 struct mpc8xxx_spi *mpc8xxx_spi = spi_master_get_devdata(spi->master);
135 int bits_per_word = 0;
136 u8 pm;
137 u32 hz = 0;
138 struct spi_mpc8xxx_cs *cs = spi->controller_state;
139
140 if (t) {
141 bits_per_word = t->bits_per_word;
142 hz = t->speed_hz;
143 }
144
145 /* spi_transfer level calls that work per-word */
146 if (!bits_per_word)
147 bits_per_word = spi->bits_per_word;
148
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800149 if (!hz)
150 hz = spi->max_speed_hz;
151
152 cs->rx_shift = 0;
153 cs->tx_shift = 0;
154 cs->get_rx = mpc8xxx_spi_rx_buf_u32;
155 cs->get_tx = mpc8xxx_spi_tx_buf_u32;
156 if (bits_per_word <= 8) {
157 cs->rx_shift = 8 - bits_per_word;
Stephen Warren51faed62013-05-30 09:59:41 -0600158 } else {
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800159 cs->rx_shift = 16 - bits_per_word;
160 if (spi->mode & SPI_LSB_FIRST)
161 cs->get_tx = fsl_espi_tx_buf_lsb;
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800162 }
163
164 mpc8xxx_spi->rx_shift = cs->rx_shift;
165 mpc8xxx_spi->tx_shift = cs->tx_shift;
166 mpc8xxx_spi->get_rx = cs->get_rx;
167 mpc8xxx_spi->get_tx = cs->get_tx;
168
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800169 /* mask out bits we are going to set */
170 cs->hw_mode &= ~(CSMODE_LEN(0xF) | CSMODE_DIV16 | CSMODE_PM(0xF));
171
Heiner Kallweita755af52016-09-04 09:56:57 +0200172 cs->hw_mode |= CSMODE_LEN(bits_per_word - 1);
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800173
174 if ((mpc8xxx_spi->spibrg / hz) > 64) {
175 cs->hw_mode |= CSMODE_DIV16;
Sebastian Andrzej Siewior35faa552012-03-15 18:42:31 +0100176 pm = DIV_ROUND_UP(mpc8xxx_spi->spibrg, hz * 16 * 4);
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800177
Sebastian Andrzej Siewior87bf5ab2012-03-15 18:42:32 +0100178 WARN_ONCE(pm > 33, "%s: Requested speed is too low: %d Hz. "
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800179 "Will use %d Hz instead.\n", dev_name(&spi->dev),
Sebastian Andrzej Siewior87bf5ab2012-03-15 18:42:32 +0100180 hz, mpc8xxx_spi->spibrg / (4 * 16 * (32 + 1)));
181 if (pm > 33)
182 pm = 33;
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800183 } else {
Sebastian Andrzej Siewior35faa552012-03-15 18:42:31 +0100184 pm = DIV_ROUND_UP(mpc8xxx_spi->spibrg, hz * 4);
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800185 }
186 if (pm)
187 pm--;
Sebastian Andrzej Siewior87bf5ab2012-03-15 18:42:32 +0100188 if (pm < 2)
189 pm = 2;
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800190
191 cs->hw_mode |= CSMODE_PM(pm);
192
193 fsl_espi_change_mode(spi);
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800194}
195
Heiner Kallweitbbb55f62016-08-25 06:44:58 +0200196static void fsl_espi_cpu_bufs(struct mpc8xxx_spi *mspi, struct spi_transfer *t,
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800197 unsigned int len)
198{
199 u32 word;
200 struct fsl_espi_reg *reg_base = mspi->reg_base;
201
202 mspi->count = len;
203
204 /* enable rx ints */
205 mpc8xxx_spi_write_reg(&reg_base->mask, SPIM_NE);
206
207 /* transmit word */
208 word = mspi->get_tx(mspi);
209 mpc8xxx_spi_write_reg(&reg_base->transmit, word);
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800210}
211
212static int fsl_espi_bufs(struct spi_device *spi, struct spi_transfer *t)
213{
214 struct mpc8xxx_spi *mpc8xxx_spi = spi_master_get_devdata(spi->master);
215 struct fsl_espi_reg *reg_base = mpc8xxx_spi->reg_base;
216 unsigned int len = t->len;
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800217 int ret;
218
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800219 mpc8xxx_spi->len = t->len;
220 len = roundup(len, 4) / 4;
221
222 mpc8xxx_spi->tx = t->tx_buf;
223 mpc8xxx_spi->rx = t->rx_buf;
224
Wolfram Sang16735d02013-11-14 14:32:02 -0800225 reinit_completion(&mpc8xxx_spi->done);
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800226
227 /* Set SPCOM[CS] and SPCOM[TRANLEN] field */
Hou Zhiqiang5cfa1e42016-01-22 18:58:26 +0800228 if (t->len > SPCOM_TRANLEN_MAX) {
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800229 dev_err(mpc8xxx_spi->dev, "Transaction length (%d)"
230 " beyond the SPCOM[TRANLEN] field\n", t->len);
231 return -EINVAL;
232 }
233 mpc8xxx_spi_write_reg(&reg_base->command,
234 (SPCOM_CS(spi->chip_select) | SPCOM_TRANLEN(t->len - 1)));
235
Heiner Kallweitbbb55f62016-08-25 06:44:58 +0200236 fsl_espi_cpu_bufs(mpc8xxx_spi, t, len);
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800237
Nobuteru Hayashiaa70e562016-03-18 11:35:21 +0000238 /* Won't hang up forever, SPI bus sometimes got lost interrupts... */
239 ret = wait_for_completion_timeout(&mpc8xxx_spi->done, 2 * HZ);
240 if (ret == 0)
241 dev_err(mpc8xxx_spi->dev,
242 "Transaction hanging up (left %d bytes)\n",
243 mpc8xxx_spi->count);
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800244
245 /* disable rx ints */
246 mpc8xxx_spi_write_reg(&reg_base->mask, 0);
247
248 return mpc8xxx_spi->count;
249}
250
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800251static void fsl_espi_do_trans(struct spi_message *m,
252 struct fsl_espi_transfer *tr)
253{
254 struct spi_device *spi = m->spi;
255 struct mpc8xxx_spi *mspi = spi_master_get_devdata(spi->master);
256 struct fsl_espi_transfer *espi_trans = tr;
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800257 struct spi_transfer *t, *first, trans;
258 int status = 0;
259
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800260 memset(&trans, 0, sizeof(trans));
261
262 first = list_first_entry(&m->transfers, struct spi_transfer,
263 transfer_list);
264 list_for_each_entry(t, &m->transfers, transfer_list) {
265 if ((first->bits_per_word != t->bits_per_word) ||
266 (first->speed_hz != t->speed_hz)) {
267 espi_trans->status = -EINVAL;
Jarkko Nikulaf6bd03a2013-10-11 13:54:00 +0300268 dev_err(mspi->dev,
269 "bits_per_word/speed_hz should be same for the same SPI transfer\n");
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800270 return;
271 }
272
273 trans.speed_hz = t->speed_hz;
274 trans.bits_per_word = t->bits_per_word;
275 trans.delay_usecs = max(first->delay_usecs, t->delay_usecs);
276 }
277
278 trans.len = espi_trans->len;
279 trans.tx_buf = espi_trans->tx_buf;
280 trans.rx_buf = espi_trans->rx_buf;
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800281
Heiner Kallweit71581a12016-09-04 09:57:18 +0200282 fsl_espi_setup_transfer(spi, &trans);
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800283
Heiner Kallweitdbd4fef2016-08-25 06:45:55 +0200284 if (trans.len)
285 status = fsl_espi_bufs(spi, &trans);
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800286
Heiner Kallweitdbd4fef2016-08-25 06:45:55 +0200287 if (status)
288 status = -EMSGSIZE;
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800289
Heiner Kallweitdbd4fef2016-08-25 06:45:55 +0200290 if (trans.delay_usecs)
291 udelay(trans.delay_usecs);
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800292
293 espi_trans->status = status;
294 fsl_espi_setup_transfer(spi, NULL);
295}
296
297static void fsl_espi_cmd_trans(struct spi_message *m,
298 struct fsl_espi_transfer *trans, u8 *rx_buff)
299{
300 struct spi_transfer *t;
301 u8 *local_buf;
302 int i = 0;
303 struct fsl_espi_transfer *espi_trans = trans;
304
305 local_buf = kzalloc(SPCOM_TRANLEN_MAX, GFP_KERNEL);
306 if (!local_buf) {
307 espi_trans->status = -ENOMEM;
308 return;
309 }
310
311 list_for_each_entry(t, &m->transfers, transfer_list) {
312 if (t->tx_buf) {
313 memcpy(local_buf + i, t->tx_buf, t->len);
314 i += t->len;
315 }
316 }
317
318 espi_trans->tx_buf = local_buf;
Valentin Longchampa2cb1be2014-05-16 16:46:21 +0200319 espi_trans->rx_buf = local_buf;
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800320 fsl_espi_do_trans(m, espi_trans);
321
322 espi_trans->actual_length = espi_trans->len;
323 kfree(local_buf);
324}
325
326static void fsl_espi_rw_trans(struct spi_message *m,
327 struct fsl_espi_transfer *trans, u8 *rx_buff)
328{
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800329 struct spi_transfer *t;
330 u8 *local_buf;
Heiner Kallweit02a595d2016-08-17 21:11:01 +0200331 unsigned int tx_only = 0;
332 int i = 0;
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800333
334 local_buf = kzalloc(SPCOM_TRANLEN_MAX, GFP_KERNEL);
335 if (!local_buf) {
Heiner Kallweit02a595d2016-08-17 21:11:01 +0200336 trans->status = -ENOMEM;
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800337 return;
338 }
339
Heiner Kallweit02a595d2016-08-17 21:11:01 +0200340 list_for_each_entry(t, &m->transfers, transfer_list) {
341 if (t->tx_buf) {
342 memcpy(local_buf + i, t->tx_buf, t->len);
343 i += t->len;
344 if (!t->rx_buf)
345 tx_only += t->len;
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800346 }
Heiner Kallweit02a595d2016-08-17 21:11:01 +0200347 }
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800348
Heiner Kallweit02a595d2016-08-17 21:11:01 +0200349 trans->tx_buf = local_buf;
350 trans->rx_buf = local_buf;
351 fsl_espi_do_trans(m, trans);
Jonatas Rech20000582015-04-15 12:23:18 -0300352
Heiner Kallweit02a595d2016-08-17 21:11:01 +0200353 if (!trans->status) {
354 /* If there is at least one RX byte then copy it to rx_buff */
355 if (trans->len > tx_only)
356 memcpy(rx_buff, trans->rx_buf + tx_only,
357 trans->len - tx_only);
358 trans->actual_length += trans->len;
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800359 }
360
361 kfree(local_buf);
362}
363
Heiner Kallweitc592bec2014-12-03 07:56:17 +0100364static int fsl_espi_do_one_msg(struct spi_master *master,
365 struct spi_message *m)
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800366{
367 struct spi_transfer *t;
368 u8 *rx_buf = NULL;
Jonatas Rech20000582015-04-15 12:23:18 -0300369 unsigned int xfer_len = 0;
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800370 struct fsl_espi_transfer espi_trans;
371
372 list_for_each_entry(t, &m->transfers, transfer_list) {
Heiner Kallweitdaae0202016-09-04 09:53:01 +0200373 if (t->rx_buf)
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800374 rx_buf = t->rx_buf;
Jonatas Rech20000582015-04-15 12:23:18 -0300375 if ((t->tx_buf) || (t->rx_buf))
376 xfer_len += t->len;
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800377 }
378
Jonatas Rech20000582015-04-15 12:23:18 -0300379 espi_trans.len = xfer_len;
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800380 espi_trans.actual_length = 0;
381 espi_trans.status = 0;
382
383 if (!rx_buf)
384 fsl_espi_cmd_trans(m, &espi_trans, NULL);
385 else
386 fsl_espi_rw_trans(m, &espi_trans, rx_buf);
387
388 m->actual_length = espi_trans.actual_length;
389 m->status = espi_trans.status;
Heiner Kallweitc592bec2014-12-03 07:56:17 +0100390 spi_finalize_current_message(master);
391 return 0;
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800392}
393
394static int fsl_espi_setup(struct spi_device *spi)
395{
396 struct mpc8xxx_spi *mpc8xxx_spi;
397 struct fsl_espi_reg *reg_base;
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800398 u32 hw_mode;
399 u32 loop_mode;
Axel Lind9f26742014-08-31 12:44:09 +0800400 struct spi_mpc8xxx_cs *cs = spi_get_ctldata(spi);
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800401
402 if (!spi->max_speed_hz)
403 return -EINVAL;
404
405 if (!cs) {
Axel Lind9f26742014-08-31 12:44:09 +0800406 cs = kzalloc(sizeof(*cs), GFP_KERNEL);
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800407 if (!cs)
408 return -ENOMEM;
Axel Lind9f26742014-08-31 12:44:09 +0800409 spi_set_ctldata(spi, cs);
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800410 }
411
412 mpc8xxx_spi = spi_master_get_devdata(spi->master);
413 reg_base = mpc8xxx_spi->reg_base;
414
Heiner Kallweite9abb4d2015-08-26 21:21:55 +0200415 pm_runtime_get_sync(mpc8xxx_spi->dev);
416
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300417 hw_mode = cs->hw_mode; /* Save original settings */
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800418 cs->hw_mode = mpc8xxx_spi_read_reg(
419 &reg_base->csmode[spi->chip_select]);
420 /* mask out bits we are going to set */
421 cs->hw_mode &= ~(CSMODE_CP_BEGIN_EDGECLK | CSMODE_CI_INACTIVEHIGH
422 | CSMODE_REV);
423
424 if (spi->mode & SPI_CPHA)
425 cs->hw_mode |= CSMODE_CP_BEGIN_EDGECLK;
426 if (spi->mode & SPI_CPOL)
427 cs->hw_mode |= CSMODE_CI_INACTIVEHIGH;
428 if (!(spi->mode & SPI_LSB_FIRST))
429 cs->hw_mode |= CSMODE_REV;
430
431 /* Handle the loop mode */
432 loop_mode = mpc8xxx_spi_read_reg(&reg_base->mode);
433 loop_mode &= ~SPMODE_LOOP;
434 if (spi->mode & SPI_LOOP)
435 loop_mode |= SPMODE_LOOP;
436 mpc8xxx_spi_write_reg(&reg_base->mode, loop_mode);
437
Heiner Kallweitea616ee2016-08-25 06:44:42 +0200438 fsl_espi_setup_transfer(spi, NULL);
Heiner Kallweite9abb4d2015-08-26 21:21:55 +0200439
440 pm_runtime_mark_last_busy(mpc8xxx_spi->dev);
441 pm_runtime_put_autosuspend(mpc8xxx_spi->dev);
442
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800443 return 0;
444}
445
Axel Lind9f26742014-08-31 12:44:09 +0800446static void fsl_espi_cleanup(struct spi_device *spi)
447{
448 struct spi_mpc8xxx_cs *cs = spi_get_ctldata(spi);
449
450 kfree(cs);
451 spi_set_ctldata(spi, NULL);
452}
453
Heiner Kallweit10ed1e62016-08-25 06:45:16 +0200454static void fsl_espi_cpu_irq(struct mpc8xxx_spi *mspi, u32 events)
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800455{
456 struct fsl_espi_reg *reg_base = mspi->reg_base;
457
458 /* We need handle RX first */
459 if (events & SPIE_NE) {
Mingkai Hue6289d62010-12-21 09:26:07 +0800460 u32 rx_data, tmp;
461 u8 rx_data_8;
Nobuteru Hayashi6319a682016-03-18 11:35:21 +0000462 int rx_nr_bytes = 4;
Nobuteru Hayashia12ddd62016-03-18 11:35:21 +0000463 int ret;
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800464
465 /* Spin until RX is done */
Nobuteru Hayashia12ddd62016-03-18 11:35:21 +0000466 if (SPIE_RXCNT(events) < min(4, mspi->len)) {
467 ret = spin_event_timeout(
468 !(SPIE_RXCNT(events =
469 mpc8xxx_spi_read_reg(&reg_base->event)) <
470 min(4, mspi->len)),
471 10000, 0); /* 10 msec */
472 if (!ret)
473 dev_err(mspi->dev,
474 "tired waiting for SPIE_RXCNT\n");
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800475 }
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800476
Mingkai Hue6289d62010-12-21 09:26:07 +0800477 if (mspi->len >= 4) {
478 rx_data = mpc8xxx_spi_read_reg(&reg_base->receive);
Nobuteru Hayashi6319a682016-03-18 11:35:21 +0000479 } else if (mspi->len <= 0) {
480 dev_err(mspi->dev,
481 "unexpected RX(SPIE_NE) interrupt occurred,\n"
482 "(local rxlen %d bytes, reg rxlen %d bytes)\n",
483 min(4, mspi->len), SPIE_RXCNT(events));
484 rx_nr_bytes = 0;
Mingkai Hue6289d62010-12-21 09:26:07 +0800485 } else {
Nobuteru Hayashi6319a682016-03-18 11:35:21 +0000486 rx_nr_bytes = mspi->len;
Mingkai Hue6289d62010-12-21 09:26:07 +0800487 tmp = mspi->len;
488 rx_data = 0;
489 while (tmp--) {
490 rx_data_8 = in_8((u8 *)&reg_base->receive);
491 rx_data |= (rx_data_8 << (tmp * 8));
492 }
493
494 rx_data <<= (4 - mspi->len) * 8;
495 }
496
Nobuteru Hayashi6319a682016-03-18 11:35:21 +0000497 mspi->len -= rx_nr_bytes;
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800498
499 if (mspi->rx)
500 mspi->get_rx(rx_data, mspi);
501 }
502
503 if (!(events & SPIE_NF)) {
504 int ret;
505
506 /* spin until TX is done */
507 ret = spin_event_timeout(((events = mpc8xxx_spi_read_reg(
Jane Wan7a0a1752015-05-01 16:37:42 -0700508 &reg_base->event)) & SPIE_NF), 1000, 0);
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800509 if (!ret) {
510 dev_err(mspi->dev, "tired waiting for SPIE_NF\n");
Jane Wan7a0a1752015-05-01 16:37:42 -0700511
512 /* Clear the SPIE bits */
513 mpc8xxx_spi_write_reg(&reg_base->event, events);
514 complete(&mspi->done);
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800515 return;
516 }
517 }
518
519 /* Clear the events */
520 mpc8xxx_spi_write_reg(&reg_base->event, events);
521
522 mspi->count -= 1;
523 if (mspi->count) {
524 u32 word = mspi->get_tx(mspi);
525
526 mpc8xxx_spi_write_reg(&reg_base->transmit, word);
527 } else {
528 complete(&mspi->done);
529 }
530}
531
532static irqreturn_t fsl_espi_irq(s32 irq, void *context_data)
533{
534 struct mpc8xxx_spi *mspi = context_data;
535 struct fsl_espi_reg *reg_base = mspi->reg_base;
536 irqreturn_t ret = IRQ_NONE;
537 u32 events;
538
539 /* Get interrupt events(tx/rx) */
540 events = mpc8xxx_spi_read_reg(&reg_base->event);
541 if (events)
542 ret = IRQ_HANDLED;
543
544 dev_vdbg(mspi->dev, "%s: events %x\n", __func__, events);
545
546 fsl_espi_cpu_irq(mspi, events);
547
548 return ret;
549}
550
Heiner Kallweite9abb4d2015-08-26 21:21:55 +0200551#ifdef CONFIG_PM
552static int fsl_espi_runtime_suspend(struct device *dev)
Heiner Kallweit75506d02014-12-03 07:56:19 +0100553{
Heiner Kallweite9abb4d2015-08-26 21:21:55 +0200554 struct spi_master *master = dev_get_drvdata(dev);
555 struct mpc8xxx_spi *mpc8xxx_spi = spi_master_get_devdata(master);
556 struct fsl_espi_reg *reg_base = mpc8xxx_spi->reg_base;
Heiner Kallweit75506d02014-12-03 07:56:19 +0100557 u32 regval;
558
Heiner Kallweit75506d02014-12-03 07:56:19 +0100559 regval = mpc8xxx_spi_read_reg(&reg_base->mode);
560 regval &= ~SPMODE_ENABLE;
561 mpc8xxx_spi_write_reg(&reg_base->mode, regval);
562
563 return 0;
564}
565
Heiner Kallweite9abb4d2015-08-26 21:21:55 +0200566static int fsl_espi_runtime_resume(struct device *dev)
Heiner Kallweit75506d02014-12-03 07:56:19 +0100567{
Heiner Kallweite9abb4d2015-08-26 21:21:55 +0200568 struct spi_master *master = dev_get_drvdata(dev);
569 struct mpc8xxx_spi *mpc8xxx_spi = spi_master_get_devdata(master);
570 struct fsl_espi_reg *reg_base = mpc8xxx_spi->reg_base;
Heiner Kallweit75506d02014-12-03 07:56:19 +0100571 u32 regval;
572
Heiner Kallweit75506d02014-12-03 07:56:19 +0100573 regval = mpc8xxx_spi_read_reg(&reg_base->mode);
574 regval |= SPMODE_ENABLE;
575 mpc8xxx_spi_write_reg(&reg_base->mode, regval);
576
577 return 0;
578}
Heiner Kallweite9abb4d2015-08-26 21:21:55 +0200579#endif
Heiner Kallweit75506d02014-12-03 07:56:19 +0100580
Heiner Kallweit02a595d2016-08-17 21:11:01 +0200581static size_t fsl_espi_max_message_size(struct spi_device *spi)
Michal Suchanekb541eef2015-12-02 10:38:21 +0000582{
583 return SPCOM_TRANLEN_MAX;
584}
585
Grant Likelyfd4a3192012-12-07 16:57:14 +0000586static struct spi_master * fsl_espi_probe(struct device *dev,
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800587 struct resource *mem, unsigned int irq)
588{
Jingoo Han8074cf02013-07-30 16:58:59 +0900589 struct fsl_spi_platform_data *pdata = dev_get_platdata(dev);
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800590 struct spi_master *master;
591 struct mpc8xxx_spi *mpc8xxx_spi;
592 struct fsl_espi_reg *reg_base;
Jane Wand0fb47a52014-04-16 13:09:39 -0700593 struct device_node *nc;
594 const __be32 *prop;
595 u32 regval, csmode;
596 int i, len, ret = 0;
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800597
598 master = spi_alloc_master(dev, sizeof(struct mpc8xxx_spi));
599 if (!master) {
600 ret = -ENOMEM;
601 goto err;
602 }
603
604 dev_set_drvdata(dev, master);
605
Heiner Kallweitc592bec2014-12-03 07:56:17 +0100606 mpc8xxx_spi_probe(dev, mem, irq);
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800607
Stephen Warren24778be2013-05-21 20:36:35 -0600608 master->bits_per_word_mask = SPI_BPW_RANGE_MASK(4, 16);
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800609 master->setup = fsl_espi_setup;
Axel Lind9f26742014-08-31 12:44:09 +0800610 master->cleanup = fsl_espi_cleanup;
Heiner Kallweitc592bec2014-12-03 07:56:17 +0100611 master->transfer_one_message = fsl_espi_do_one_msg;
Heiner Kallweite9abb4d2015-08-26 21:21:55 +0200612 master->auto_runtime_pm = true;
Heiner Kallweit02a595d2016-08-17 21:11:01 +0200613 master->max_message_size = fsl_espi_max_message_size;
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800614
615 mpc8xxx_spi = spi_master_get_devdata(master);
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800616
Heiner Kallweit4178b6b2015-08-26 21:21:50 +0200617 mpc8xxx_spi->reg_base = devm_ioremap_resource(dev, mem);
Axel Lin37c5db72015-08-30 18:35:51 +0800618 if (IS_ERR(mpc8xxx_spi->reg_base)) {
619 ret = PTR_ERR(mpc8xxx_spi->reg_base);
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800620 goto err_probe;
621 }
622
623 reg_base = mpc8xxx_spi->reg_base;
624
625 /* Register for SPI Interrupt */
Heiner Kallweit4178b6b2015-08-26 21:21:50 +0200626 ret = devm_request_irq(dev, mpc8xxx_spi->irq, fsl_espi_irq,
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800627 0, "fsl_espi", mpc8xxx_spi);
628 if (ret)
Heiner Kallweit4178b6b2015-08-26 21:21:50 +0200629 goto err_probe;
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800630
631 if (mpc8xxx_spi->flags & SPI_QE_CPU_MODE) {
632 mpc8xxx_spi->rx_shift = 16;
633 mpc8xxx_spi->tx_shift = 24;
634 }
635
636 /* SPI controller initializations */
637 mpc8xxx_spi_write_reg(&reg_base->mode, 0);
638 mpc8xxx_spi_write_reg(&reg_base->mask, 0);
639 mpc8xxx_spi_write_reg(&reg_base->command, 0);
640 mpc8xxx_spi_write_reg(&reg_base->event, 0xffffffff);
641
642 /* Init eSPI CS mode register */
Jane Wand0fb47a52014-04-16 13:09:39 -0700643 for_each_available_child_of_node(master->dev.of_node, nc) {
644 /* get chip select */
645 prop = of_get_property(nc, "reg", &len);
646 if (!prop || len < sizeof(*prop))
647 continue;
648 i = be32_to_cpup(prop);
649 if (i < 0 || i >= pdata->max_chipselect)
650 continue;
651
652 csmode = CSMODE_INIT_VAL;
653 /* check if CSBEF is set in device tree */
654 prop = of_get_property(nc, "fsl,csbef", &len);
655 if (prop && len >= sizeof(*prop)) {
656 csmode &= ~(CSMODE_BEF(0xf));
657 csmode |= CSMODE_BEF(be32_to_cpup(prop));
658 }
659 /* check if CSAFT is set in device tree */
660 prop = of_get_property(nc, "fsl,csaft", &len);
661 if (prop && len >= sizeof(*prop)) {
662 csmode &= ~(CSMODE_AFT(0xf));
663 csmode |= CSMODE_AFT(be32_to_cpup(prop));
664 }
665 mpc8xxx_spi_write_reg(&reg_base->csmode[i], csmode);
666
667 dev_info(dev, "cs=%d, init_csmode=0x%x\n", i, csmode);
668 }
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800669
670 /* Enable SPI interface */
671 regval = pdata->initial_spmode | SPMODE_INIT_VAL | SPMODE_ENABLE;
672
673 mpc8xxx_spi_write_reg(&reg_base->mode, regval);
674
Heiner Kallweite9abb4d2015-08-26 21:21:55 +0200675 pm_runtime_set_autosuspend_delay(dev, AUTOSUSPEND_TIMEOUT);
676 pm_runtime_use_autosuspend(dev);
677 pm_runtime_set_active(dev);
678 pm_runtime_enable(dev);
679 pm_runtime_get_sync(dev);
680
Heiner Kallweit4178b6b2015-08-26 21:21:50 +0200681 ret = devm_spi_register_master(dev, master);
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800682 if (ret < 0)
Heiner Kallweite9abb4d2015-08-26 21:21:55 +0200683 goto err_pm;
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800684
685 dev_info(dev, "at 0x%p (irq = %d)\n", reg_base, mpc8xxx_spi->irq);
686
Heiner Kallweite9abb4d2015-08-26 21:21:55 +0200687 pm_runtime_mark_last_busy(dev);
688 pm_runtime_put_autosuspend(dev);
689
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800690 return master;
691
Heiner Kallweite9abb4d2015-08-26 21:21:55 +0200692err_pm:
693 pm_runtime_put_noidle(dev);
694 pm_runtime_disable(dev);
695 pm_runtime_set_suspended(dev);
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800696err_probe:
697 spi_master_put(master);
698err:
699 return ERR_PTR(ret);
700}
701
702static int of_fsl_espi_get_chipselects(struct device *dev)
703{
704 struct device_node *np = dev->of_node;
Jingoo Han8074cf02013-07-30 16:58:59 +0900705 struct fsl_spi_platform_data *pdata = dev_get_platdata(dev);
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800706 const u32 *prop;
707 int len;
708
709 prop = of_get_property(np, "fsl,espi-num-chipselects", &len);
710 if (!prop || len < sizeof(*prop)) {
711 dev_err(dev, "No 'fsl,espi-num-chipselects' property\n");
712 return -EINVAL;
713 }
714
715 pdata->max_chipselect = *prop;
716 pdata->cs_control = NULL;
717
718 return 0;
719}
720
Grant Likelyfd4a3192012-12-07 16:57:14 +0000721static int of_fsl_espi_probe(struct platform_device *ofdev)
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800722{
723 struct device *dev = &ofdev->dev;
724 struct device_node *np = ofdev->dev.of_node;
725 struct spi_master *master;
726 struct resource mem;
Thierry Redingf7578492013-09-18 15:24:44 +0200727 unsigned int irq;
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800728 int ret = -ENOMEM;
729
Grant Likely18d306d2011-02-22 21:02:43 -0700730 ret = of_mpc8xxx_spi_probe(ofdev);
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800731 if (ret)
732 return ret;
733
734 ret = of_fsl_espi_get_chipselects(dev);
735 if (ret)
736 goto err;
737
738 ret = of_address_to_resource(np, 0, &mem);
739 if (ret)
740 goto err;
741
Thierry Redingf7578492013-09-18 15:24:44 +0200742 irq = irq_of_parse_and_map(np, 0);
Hou Zhiqiang7227cd12013-12-11 13:09:40 +0800743 if (!irq) {
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800744 ret = -EINVAL;
745 goto err;
746 }
747
Thierry Redingf7578492013-09-18 15:24:44 +0200748 master = fsl_espi_probe(dev, &mem, irq);
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800749 if (IS_ERR(master)) {
750 ret = PTR_ERR(master);
751 goto err;
752 }
753
754 return 0;
755
756err:
757 return ret;
758}
759
Heiner Kallweite9abb4d2015-08-26 21:21:55 +0200760static int of_fsl_espi_remove(struct platform_device *dev)
761{
762 pm_runtime_disable(&dev->dev);
763
764 return 0;
765}
766
Hou Zhiqiang714bb652013-12-12 12:53:52 +0800767#ifdef CONFIG_PM_SLEEP
768static int of_fsl_espi_suspend(struct device *dev)
769{
770 struct spi_master *master = dev_get_drvdata(dev);
Hou Zhiqiang714bb652013-12-12 12:53:52 +0800771 int ret;
772
Hou Zhiqiang714bb652013-12-12 12:53:52 +0800773 ret = spi_master_suspend(master);
774 if (ret) {
775 dev_warn(dev, "cannot suspend master\n");
776 return ret;
777 }
778
Heiner Kallweite9abb4d2015-08-26 21:21:55 +0200779 ret = pm_runtime_force_suspend(dev);
780 if (ret < 0)
781 return ret;
782
783 return 0;
Hou Zhiqiang714bb652013-12-12 12:53:52 +0800784}
785
786static int of_fsl_espi_resume(struct device *dev)
787{
788 struct fsl_spi_platform_data *pdata = dev_get_platdata(dev);
789 struct spi_master *master = dev_get_drvdata(dev);
790 struct mpc8xxx_spi *mpc8xxx_spi;
791 struct fsl_espi_reg *reg_base;
792 u32 regval;
Heiner Kallweite9abb4d2015-08-26 21:21:55 +0200793 int i, ret;
Hou Zhiqiang714bb652013-12-12 12:53:52 +0800794
795 mpc8xxx_spi = spi_master_get_devdata(master);
796 reg_base = mpc8xxx_spi->reg_base;
797
798 /* SPI controller initializations */
799 mpc8xxx_spi_write_reg(&reg_base->mode, 0);
800 mpc8xxx_spi_write_reg(&reg_base->mask, 0);
801 mpc8xxx_spi_write_reg(&reg_base->command, 0);
802 mpc8xxx_spi_write_reg(&reg_base->event, 0xffffffff);
803
804 /* Init eSPI CS mode register */
805 for (i = 0; i < pdata->max_chipselect; i++)
806 mpc8xxx_spi_write_reg(&reg_base->csmode[i], CSMODE_INIT_VAL);
807
808 /* Enable SPI interface */
809 regval = pdata->initial_spmode | SPMODE_INIT_VAL | SPMODE_ENABLE;
810
811 mpc8xxx_spi_write_reg(&reg_base->mode, regval);
812
Heiner Kallweite9abb4d2015-08-26 21:21:55 +0200813 ret = pm_runtime_force_resume(dev);
814 if (ret < 0)
815 return ret;
816
Hou Zhiqiang714bb652013-12-12 12:53:52 +0800817 return spi_master_resume(master);
818}
819#endif /* CONFIG_PM_SLEEP */
820
821static const struct dev_pm_ops espi_pm = {
Heiner Kallweite9abb4d2015-08-26 21:21:55 +0200822 SET_RUNTIME_PM_OPS(fsl_espi_runtime_suspend,
823 fsl_espi_runtime_resume, NULL)
Hou Zhiqiang714bb652013-12-12 12:53:52 +0800824 SET_SYSTEM_SLEEP_PM_OPS(of_fsl_espi_suspend, of_fsl_espi_resume)
825};
826
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800827static const struct of_device_id of_fsl_espi_match[] = {
828 { .compatible = "fsl,mpc8536-espi" },
829 {}
830};
831MODULE_DEVICE_TABLE(of, of_fsl_espi_match);
832
Grant Likely18d306d2011-02-22 21:02:43 -0700833static struct platform_driver fsl_espi_driver = {
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800834 .driver = {
835 .name = "fsl_espi",
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800836 .of_match_table = of_fsl_espi_match,
Hou Zhiqiang714bb652013-12-12 12:53:52 +0800837 .pm = &espi_pm,
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800838 },
839 .probe = of_fsl_espi_probe,
Heiner Kallweite9abb4d2015-08-26 21:21:55 +0200840 .remove = of_fsl_espi_remove,
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800841};
Grant Likely940ab882011-10-05 11:29:49 -0600842module_platform_driver(fsl_espi_driver);
Mingkai Hu8b60d6c2010-10-12 18:18:32 +0800843
844MODULE_AUTHOR("Mingkai Hu");
845MODULE_DESCRIPTION("Enhanced Freescale SPI Driver");
846MODULE_LICENSE("GPL");