blob: 546681a9cb654dee7f01de20395f22e5ef5894c7 [file] [log] [blame]
Benoit Coussond9fda072011-08-09 17:15:17 +02001/*
2 * Copyright (C) 2011 Texas Instruments Incorporated - http://www.ti.com/
3 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 as
6 * published by the Free Software Foundation.
7 */
8
Florian Vaussard6d624ea2013-05-31 14:32:56 +02009#include <dt-bindings/gpio/gpio.h>
Florian Vaussard8fea7d52013-05-31 14:32:57 +020010#include <dt-bindings/interrupt-controller/arm-gic.h>
Florian Vaussardbcd3cca2013-05-31 14:32:59 +020011#include <dt-bindings/pinctrl/omap.h>
Benoit Coussond9fda072011-08-09 17:15:17 +020012
Florian Vaussard98ef79572013-05-31 14:32:55 +020013#include "skeleton.dtsi"
Benoit Coussond9fda072011-08-09 17:15:17 +020014
15/ {
16 compatible = "ti,omap4430", "ti,omap4";
17 interrupt-parent = <&gic>;
18
19 aliases {
Nishanth Menon20b80942013-10-16 15:21:03 -050020 i2c0 = &i2c1;
21 i2c1 = &i2c2;
22 i2c2 = &i2c3;
23 i2c3 = &i2c4;
Rajendra Nayakcf3c79d2011-12-14 17:25:46 +053024 serial0 = &uart1;
25 serial1 = &uart2;
26 serial2 = &uart3;
27 serial3 = &uart4;
Benoit Coussond9fda072011-08-09 17:15:17 +020028 };
29
Benoit Cousson476b6792011-08-16 11:49:08 +020030 cpus {
Lorenzo Pieralisieeb25fd2013-04-18 18:35:59 +010031 #address-cells = <1>;
32 #size-cells = <0>;
33
Benoit Cousson476b6792011-08-16 11:49:08 +020034 cpu@0 {
35 compatible = "arm,cortex-a9";
Lorenzo Pieralisieeb25fd2013-04-18 18:35:59 +010036 device_type = "cpu";
Santosh Shilimkar926fd452012-07-04 17:57:34 +053037 next-level-cache = <&L2>;
Lorenzo Pieralisieeb25fd2013-04-18 18:35:59 +010038 reg = <0x0>;
Nishanth Menon8d766fa2014-01-29 12:19:17 -060039
40 clocks = <&dpll_mpu_ck>;
41 clock-names = "cpu";
42
43 clock-latency = <300000>; /* From omap-cpufreq driver */
Benoit Cousson476b6792011-08-16 11:49:08 +020044 };
45 cpu@1 {
46 compatible = "arm,cortex-a9";
Lorenzo Pieralisieeb25fd2013-04-18 18:35:59 +010047 device_type = "cpu";
Santosh Shilimkar926fd452012-07-04 17:57:34 +053048 next-level-cache = <&L2>;
Lorenzo Pieralisieeb25fd2013-04-18 18:35:59 +010049 reg = <0x1>;
Benoit Cousson476b6792011-08-16 11:49:08 +020050 };
51 };
52
Benoit Cousson56351212012-09-03 17:56:32 +020053 gic: interrupt-controller@48241000 {
54 compatible = "arm,cortex-a9-gic";
55 interrupt-controller;
56 #interrupt-cells = <3>;
57 reg = <0x48241000 0x1000>,
58 <0x48240100 0x0100>;
59 };
60
Santosh Shilimkar926fd452012-07-04 17:57:34 +053061 L2: l2-cache-controller@48242000 {
62 compatible = "arm,pl310-cache";
63 reg = <0x48242000 0x1000>;
64 cache-unified;
65 cache-level = <2>;
66 };
67
Lee Jones75d71d42013-07-22 11:52:36 +010068 local-timer@48240600 {
Santosh Shilimkareed0de22012-07-04 18:32:32 +053069 compatible = "arm,cortex-a9-twd-timer";
Gilles Chanteperdrix23c47372014-04-07 22:05:39 +020070 clocks = <&mpu_periphclk>;
Santosh Shilimkareed0de22012-07-04 18:32:32 +053071 reg = <0x48240600 0x20>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +020072 interrupts = <GIC_PPI 13 (GIC_CPU_MASK_RAW(3) | IRQ_TYPE_LEVEL_HIGH)>;
Santosh Shilimkareed0de22012-07-04 18:32:32 +053073 };
74
Benoit Coussond9fda072011-08-09 17:15:17 +020075 /*
Geert Uytterhoeven5c5be9d2014-03-28 11:11:37 +010076 * The soc node represents the soc top level view. It is used for IPs
Benoit Coussond9fda072011-08-09 17:15:17 +020077 * that are not memory mapped in the MPU view or for the MPU itself.
78 */
79 soc {
80 compatible = "ti,omap-infra";
Benoit Cousson476b6792011-08-16 11:49:08 +020081 mpu {
82 compatible = "ti,omap4-mpu";
83 ti,hwmods = "mpu";
Rajendra Nayak1306c082014-09-10 11:04:04 -050084 sram = <&ocmcram>;
Benoit Cousson476b6792011-08-16 11:49:08 +020085 };
86
87 dsp {
88 compatible = "ti,omap3-c64";
89 ti,hwmods = "dsp";
90 };
91
92 iva {
93 compatible = "ti,ivahd";
94 ti,hwmods = "iva";
95 };
Benoit Coussond9fda072011-08-09 17:15:17 +020096 };
97
98 /*
99 * XXX: Use a flat representation of the OMAP4 interconnect.
100 * The real OMAP interconnect network is quite complex.
Geert Uytterhoevenb7ab5242014-03-28 11:11:39 +0100101 * Since it will not bring real advantage to represent that in DT for
Benoit Coussond9fda072011-08-09 17:15:17 +0200102 * the moment, just use a fake OCP bus entry to represent the whole bus
103 * hierarchy.
104 */
105 ocp {
Benoit Coussonad8dfac2011-08-12 13:48:47 +0200106 compatible = "ti,omap4-l3-noc", "simple-bus";
Benoit Coussond9fda072011-08-09 17:15:17 +0200107 #address-cells = <1>;
108 #size-cells = <1>;
109 ranges;
Benoit Coussonad8dfac2011-08-12 13:48:47 +0200110 ti,hwmods = "l3_main_1", "l3_main_2", "l3_main_3";
Santosh Shilimkar20a60ea2013-02-26 17:36:14 +0530111 reg = <0x44000000 0x1000>,
112 <0x44800000 0x2000>,
113 <0x45000000 0x1000>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200114 interrupts = <GIC_SPI 9 IRQ_TYPE_LEVEL_HIGH>,
115 <GIC_SPI 10 IRQ_TYPE_LEVEL_HIGH>;
Benoit Coussond9fda072011-08-09 17:15:17 +0200116
Tero Kristo7415b0b2015-02-12 11:32:14 +0200117 l4_cfg: l4@4a000000 {
118 compatible = "ti,omap4-l4-cfg", "simple-bus";
Tony Lindgren679e3312012-09-10 10:34:51 -0700119 #address-cells = <1>;
Tero Kristo7415b0b2015-02-12 11:32:14 +0200120 #size-cells = <1>;
121 ranges = <0 0x4a000000 0x1000000>;
Tony Lindgren679e3312012-09-10 10:34:51 -0700122
Tero Kristo7415b0b2015-02-12 11:32:14 +0200123 cm1: cm1@4000 {
124 compatible = "ti,omap4-cm1";
125 reg = <0x4000 0x2000>;
Balaji T Kcd042fe2014-02-19 20:26:40 +0530126
Tero Kristo7415b0b2015-02-12 11:32:14 +0200127 cm1_clocks: clocks {
128 #address-cells = <1>;
129 #size-cells = <0>;
130 };
131
132 cm1_clockdomains: clockdomains {
133 };
134 };
135
136 cm2: cm2@8000 {
137 compatible = "ti,omap4-cm2";
138 reg = <0x8000 0x3000>;
139
140 cm2_clocks: clocks {
141 #address-cells = <1>;
142 #size-cells = <0>;
143 };
144
145 cm2_clockdomains: clockdomains {
146 };
147 };
148
149 omap4_scm_core: scm@2000 {
150 compatible = "ti,omap4-scm-core", "simple-bus";
151 reg = <0x2000 0x1000>;
152 #address-cells = <1>;
153 #size-cells = <1>;
154 ranges = <0 0x2000 0x1000>;
155
156 scm_conf: scm_conf@0 {
157 compatible = "syscon";
158 reg = <0x0 0x800>;
159 #address-cells = <1>;
160 #size-cells = <1>;
161 };
162 };
163
164 omap4_padconf_core: scm@100000 {
165 compatible = "ti,omap4-scm-padconf-core",
166 "simple-bus";
167 #address-cells = <1>;
168 #size-cells = <1>;
169 ranges = <0 0x100000 0x1000>;
170
171 omap4_pmx_core: pinmux@40 {
172 compatible = "ti,omap4-padconf",
173 "pinctrl-single";
174 reg = <0x40 0x0196>;
175 #address-cells = <1>;
176 #size-cells = <0>;
177 #interrupt-cells = <1>;
178 interrupt-controller;
179 pinctrl-single,register-width = <16>;
180 pinctrl-single,function-mask = <0x7fff>;
181 };
182
183 omap4_padconf_global: omap4_padconf_global@5a0 {
184 compatible = "syscon";
185 reg = <0x5a0 0x170>;
186 #address-cells = <1>;
187 #size-cells = <1>;
188
189 pbias_regulator: pbias_regulator {
190 compatible = "ti,pbias-omap";
191 reg = <0x60 0x4>;
192 syscon = <&omap4_padconf_global>;
193 pbias_mmc_reg: pbias_mmc_omap4 {
194 regulator-name = "pbias_mmc_omap4";
195 regulator-min-microvolt = <1800000>;
196 regulator-max-microvolt = <3000000>;
197 };
198 };
199 };
200 };
201
202 l4_wkup: l4@300000 {
203 compatible = "ti,omap4-l4-wkup", "simple-bus";
204 #address-cells = <1>;
205 #size-cells = <1>;
206 ranges = <0 0x300000 0x40000>;
207
208 counter32k: counter@4000 {
209 compatible = "ti,omap-counter32k";
210 reg = <0x4000 0x20>;
211 ti,hwmods = "counter_32k";
212 };
213
214 prm: prm@6000 {
215 compatible = "ti,omap4-prm";
216 reg = <0x6000 0x3000>;
217 interrupts = <GIC_SPI 11 IRQ_TYPE_LEVEL_HIGH>;
218
219 prm_clocks: clocks {
220 #address-cells = <1>;
221 #size-cells = <0>;
222 };
223
224 prm_clockdomains: clockdomains {
225 };
226 };
227
228 scrm: scrm@a000 {
229 compatible = "ti,omap4-scrm";
230 reg = <0xa000 0x2000>;
231
232 scrm_clocks: clocks {
233 #address-cells = <1>;
234 #size-cells = <0>;
235 };
236
237 scrm_clockdomains: clockdomains {
238 };
239 };
240
241 omap4_pmx_wkup: pinmux@1e040 {
242 compatible = "ti,omap4-padconf",
243 "pinctrl-single";
244 reg = <0x1e040 0x0038>;
245 #address-cells = <1>;
246 #size-cells = <0>;
247 #interrupt-cells = <1>;
248 interrupt-controller;
249 pinctrl-single,register-width = <16>;
250 pinctrl-single,function-mask = <0x7fff>;
251 };
Balaji T Kcd042fe2014-02-19 20:26:40 +0530252 };
253 };
254
Rajendra Nayak8b9a2812014-09-10 11:04:03 -0500255 ocmcram: ocmcram@40304000 {
256 compatible = "mmio-sram";
257 reg = <0x40304000 0xa000>; /* 40k */
258 };
259
Jon Hunter2c2dc542012-04-26 13:47:59 -0500260 sdma: dma-controller@4a056000 {
261 compatible = "ti,omap4430-sdma";
262 reg = <0x4a056000 0x1000>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200263 interrupts = <GIC_SPI 12 IRQ_TYPE_LEVEL_HIGH>,
264 <GIC_SPI 13 IRQ_TYPE_LEVEL_HIGH>,
265 <GIC_SPI 14 IRQ_TYPE_LEVEL_HIGH>,
266 <GIC_SPI 15 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500267 #dma-cells = <1>;
268 #dma-channels = <32>;
269 #dma-requests = <127>;
270 };
271
Benoit Coussone3e5a922011-08-16 11:51:54 +0200272 gpio1: gpio@4a310000 {
273 compatible = "ti,omap4-gpio";
Benoit Cousson48420db2012-09-05 11:38:23 +0200274 reg = <0x4a310000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200275 interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>;
Benoit Coussone3e5a922011-08-16 11:51:54 +0200276 ti,hwmods = "gpio1";
Jon Huntere4b9b9f2013-04-04 15:16:16 -0500277 ti,gpio-always-on;
Benoit Coussone3e5a922011-08-16 11:51:54 +0200278 gpio-controller;
279 #gpio-cells = <2>;
280 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600281 #interrupt-cells = <2>;
Benoit Coussone3e5a922011-08-16 11:51:54 +0200282 };
283
284 gpio2: gpio@48055000 {
285 compatible = "ti,omap4-gpio";
Benoit Cousson48420db2012-09-05 11:38:23 +0200286 reg = <0x48055000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200287 interrupts = <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>;
Benoit Coussone3e5a922011-08-16 11:51:54 +0200288 ti,hwmods = "gpio2";
289 gpio-controller;
290 #gpio-cells = <2>;
291 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600292 #interrupt-cells = <2>;
Benoit Coussone3e5a922011-08-16 11:51:54 +0200293 };
294
295 gpio3: gpio@48057000 {
296 compatible = "ti,omap4-gpio";
Benoit Cousson48420db2012-09-05 11:38:23 +0200297 reg = <0x48057000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200298 interrupts = <GIC_SPI 31 IRQ_TYPE_LEVEL_HIGH>;
Benoit Coussone3e5a922011-08-16 11:51:54 +0200299 ti,hwmods = "gpio3";
300 gpio-controller;
301 #gpio-cells = <2>;
302 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600303 #interrupt-cells = <2>;
Benoit Coussone3e5a922011-08-16 11:51:54 +0200304 };
305
306 gpio4: gpio@48059000 {
307 compatible = "ti,omap4-gpio";
Benoit Cousson48420db2012-09-05 11:38:23 +0200308 reg = <0x48059000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200309 interrupts = <GIC_SPI 32 IRQ_TYPE_LEVEL_HIGH>;
Benoit Coussone3e5a922011-08-16 11:51:54 +0200310 ti,hwmods = "gpio4";
311 gpio-controller;
312 #gpio-cells = <2>;
313 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600314 #interrupt-cells = <2>;
Benoit Coussone3e5a922011-08-16 11:51:54 +0200315 };
316
317 gpio5: gpio@4805b000 {
318 compatible = "ti,omap4-gpio";
Benoit Cousson48420db2012-09-05 11:38:23 +0200319 reg = <0x4805b000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200320 interrupts = <GIC_SPI 33 IRQ_TYPE_LEVEL_HIGH>;
Benoit Coussone3e5a922011-08-16 11:51:54 +0200321 ti,hwmods = "gpio5";
322 gpio-controller;
323 #gpio-cells = <2>;
324 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600325 #interrupt-cells = <2>;
Benoit Coussone3e5a922011-08-16 11:51:54 +0200326 };
327
328 gpio6: gpio@4805d000 {
329 compatible = "ti,omap4-gpio";
Benoit Cousson48420db2012-09-05 11:38:23 +0200330 reg = <0x4805d000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200331 interrupts = <GIC_SPI 34 IRQ_TYPE_LEVEL_HIGH>;
Benoit Coussone3e5a922011-08-16 11:51:54 +0200332 ti,hwmods = "gpio6";
333 gpio-controller;
334 #gpio-cells = <2>;
335 interrupt-controller;
Jon Hunterff5c9052013-03-07 15:44:39 -0600336 #interrupt-cells = <2>;
Benoit Coussone3e5a922011-08-16 11:51:54 +0200337 };
338
Jon Hunter1c7dbb52013-02-22 15:33:31 -0600339 gpmc: gpmc@50000000 {
340 compatible = "ti,omap4430-gpmc";
341 reg = <0x50000000 0x1000>;
342 #address-cells = <2>;
343 #size-cells = <1>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200344 interrupts = <GIC_SPI 20 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunter1c7dbb52013-02-22 15:33:31 -0600345 gpmc,num-cs = <8>;
346 gpmc,num-waitpins = <4>;
347 ti,hwmods = "gpmc";
Rajendra Nayakf12ecbe2013-10-15 12:37:50 +0530348 ti,no-idle-on-init;
Florian Vaussard7b8b6af2014-02-26 11:38:09 +0100349 clocks = <&l3_div_ck>;
350 clock-names = "fck";
Jon Hunter1c7dbb52013-02-22 15:33:31 -0600351 };
352
Benoit Cousson19bfb762012-02-16 11:55:27 +0100353 uart1: serial@4806a000 {
Rajendra Nayakcf3c79d2011-12-14 17:25:46 +0530354 compatible = "ti,omap4-uart";
Benoit Cousson48420db2012-09-05 11:38:23 +0200355 reg = <0x4806a000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200356 interrupts = <GIC_SPI 72 IRQ_TYPE_LEVEL_HIGH>;
Rajendra Nayakcf3c79d2011-12-14 17:25:46 +0530357 ti,hwmods = "uart1";
358 clock-frequency = <48000000>;
359 };
360
Benoit Cousson19bfb762012-02-16 11:55:27 +0100361 uart2: serial@4806c000 {
Rajendra Nayakcf3c79d2011-12-14 17:25:46 +0530362 compatible = "ti,omap4-uart";
Benoit Cousson48420db2012-09-05 11:38:23 +0200363 reg = <0x4806c000 0x100>;
Tony Lindgren31f08202014-05-05 17:27:39 -0700364 interrupts-extended = <&gic GIC_SPI 73 IRQ_TYPE_LEVEL_HIGH>;
Rajendra Nayakcf3c79d2011-12-14 17:25:46 +0530365 ti,hwmods = "uart2";
366 clock-frequency = <48000000>;
367 };
368
Benoit Cousson19bfb762012-02-16 11:55:27 +0100369 uart3: serial@48020000 {
Rajendra Nayakcf3c79d2011-12-14 17:25:46 +0530370 compatible = "ti,omap4-uart";
Benoit Cousson48420db2012-09-05 11:38:23 +0200371 reg = <0x48020000 0x100>;
Tony Lindgren31f08202014-05-05 17:27:39 -0700372 interrupts-extended = <&gic GIC_SPI 74 IRQ_TYPE_LEVEL_HIGH>;
Rajendra Nayakcf3c79d2011-12-14 17:25:46 +0530373 ti,hwmods = "uart3";
374 clock-frequency = <48000000>;
375 };
376
Benoit Cousson19bfb762012-02-16 11:55:27 +0100377 uart4: serial@4806e000 {
Rajendra Nayakcf3c79d2011-12-14 17:25:46 +0530378 compatible = "ti,omap4-uart";
Benoit Cousson48420db2012-09-05 11:38:23 +0200379 reg = <0x4806e000 0x100>;
Tony Lindgren31f08202014-05-05 17:27:39 -0700380 interrupts-extended = <&gic GIC_SPI 70 IRQ_TYPE_LEVEL_HIGH>;
Rajendra Nayakcf3c79d2011-12-14 17:25:46 +0530381 ti,hwmods = "uart4";
382 clock-frequency = <48000000>;
383 };
Benoit Cousson58e778f2011-08-17 19:00:03 +0530384
Suman Anna04c7d922013-10-10 16:15:33 -0500385 hwspinlock: spinlock@4a0f6000 {
386 compatible = "ti,omap4-hwspinlock";
387 reg = <0x4a0f6000 0x1000>;
388 ti,hwmods = "spinlock";
Suman Anna34054212014-01-13 18:26:45 -0600389 #hwlock-cells = <1>;
Suman Anna04c7d922013-10-10 16:15:33 -0500390 };
391
Benoit Cousson58e778f2011-08-17 19:00:03 +0530392 i2c1: i2c@48070000 {
393 compatible = "ti,omap4-i2c";
Benoit Cousson48420db2012-09-05 11:38:23 +0200394 reg = <0x48070000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200395 interrupts = <GIC_SPI 56 IRQ_TYPE_LEVEL_HIGH>;
Benoit Cousson58e778f2011-08-17 19:00:03 +0530396 #address-cells = <1>;
397 #size-cells = <0>;
398 ti,hwmods = "i2c1";
399 };
400
401 i2c2: i2c@48072000 {
402 compatible = "ti,omap4-i2c";
Benoit Cousson48420db2012-09-05 11:38:23 +0200403 reg = <0x48072000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200404 interrupts = <GIC_SPI 57 IRQ_TYPE_LEVEL_HIGH>;
Benoit Cousson58e778f2011-08-17 19:00:03 +0530405 #address-cells = <1>;
406 #size-cells = <0>;
407 ti,hwmods = "i2c2";
408 };
409
410 i2c3: i2c@48060000 {
411 compatible = "ti,omap4-i2c";
Benoit Cousson48420db2012-09-05 11:38:23 +0200412 reg = <0x48060000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200413 interrupts = <GIC_SPI 61 IRQ_TYPE_LEVEL_HIGH>;
Benoit Cousson58e778f2011-08-17 19:00:03 +0530414 #address-cells = <1>;
415 #size-cells = <0>;
416 ti,hwmods = "i2c3";
417 };
418
419 i2c4: i2c@48350000 {
420 compatible = "ti,omap4-i2c";
Benoit Cousson48420db2012-09-05 11:38:23 +0200421 reg = <0x48350000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200422 interrupts = <GIC_SPI 62 IRQ_TYPE_LEVEL_HIGH>;
Benoit Cousson58e778f2011-08-17 19:00:03 +0530423 #address-cells = <1>;
424 #size-cells = <0>;
425 ti,hwmods = "i2c4";
426 };
Benoit Coussonefcf1e52012-01-20 14:15:58 +0100427
428 mcspi1: spi@48098000 {
429 compatible = "ti,omap4-mcspi";
Benoit Cousson48420db2012-09-05 11:38:23 +0200430 reg = <0x48098000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200431 interrupts = <GIC_SPI 65 IRQ_TYPE_LEVEL_HIGH>;
Benoit Coussonefcf1e52012-01-20 14:15:58 +0100432 #address-cells = <1>;
433 #size-cells = <0>;
434 ti,hwmods = "mcspi1";
435 ti,spi-num-cs = <4>;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500436 dmas = <&sdma 35>,
437 <&sdma 36>,
438 <&sdma 37>,
439 <&sdma 38>,
440 <&sdma 39>,
441 <&sdma 40>,
442 <&sdma 41>,
443 <&sdma 42>;
444 dma-names = "tx0", "rx0", "tx1", "rx1",
445 "tx2", "rx2", "tx3", "rx3";
Benoit Coussonefcf1e52012-01-20 14:15:58 +0100446 };
447
448 mcspi2: spi@4809a000 {
449 compatible = "ti,omap4-mcspi";
Benoit Cousson48420db2012-09-05 11:38:23 +0200450 reg = <0x4809a000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200451 interrupts = <GIC_SPI 66 IRQ_TYPE_LEVEL_HIGH>;
Benoit Coussonefcf1e52012-01-20 14:15:58 +0100452 #address-cells = <1>;
453 #size-cells = <0>;
454 ti,hwmods = "mcspi2";
455 ti,spi-num-cs = <2>;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500456 dmas = <&sdma 43>,
457 <&sdma 44>,
458 <&sdma 45>,
459 <&sdma 46>;
460 dma-names = "tx0", "rx0", "tx1", "rx1";
Benoit Coussonefcf1e52012-01-20 14:15:58 +0100461 };
462
463 mcspi3: spi@480b8000 {
464 compatible = "ti,omap4-mcspi";
Benoit Cousson48420db2012-09-05 11:38:23 +0200465 reg = <0x480b8000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200466 interrupts = <GIC_SPI 91 IRQ_TYPE_LEVEL_HIGH>;
Benoit Coussonefcf1e52012-01-20 14:15:58 +0100467 #address-cells = <1>;
468 #size-cells = <0>;
469 ti,hwmods = "mcspi3";
470 ti,spi-num-cs = <2>;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500471 dmas = <&sdma 15>, <&sdma 16>;
472 dma-names = "tx0", "rx0";
Benoit Coussonefcf1e52012-01-20 14:15:58 +0100473 };
474
475 mcspi4: spi@480ba000 {
476 compatible = "ti,omap4-mcspi";
Benoit Cousson48420db2012-09-05 11:38:23 +0200477 reg = <0x480ba000 0x200>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200478 interrupts = <GIC_SPI 48 IRQ_TYPE_LEVEL_HIGH>;
Benoit Coussonefcf1e52012-01-20 14:15:58 +0100479 #address-cells = <1>;
480 #size-cells = <0>;
481 ti,hwmods = "mcspi4";
482 ti,spi-num-cs = <1>;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500483 dmas = <&sdma 70>, <&sdma 71>;
484 dma-names = "tx0", "rx0";
Benoit Coussonefcf1e52012-01-20 14:15:58 +0100485 };
Rajendra Nayak74981762011-10-04 17:10:27 +0530486
487 mmc1: mmc@4809c000 {
488 compatible = "ti,omap4-hsmmc";
Benoit Cousson48420db2012-09-05 11:38:23 +0200489 reg = <0x4809c000 0x400>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200490 interrupts = <GIC_SPI 83 IRQ_TYPE_LEVEL_HIGH>;
Rajendra Nayak74981762011-10-04 17:10:27 +0530491 ti,hwmods = "mmc1";
492 ti,dual-volt;
493 ti,needs-special-reset;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500494 dmas = <&sdma 61>, <&sdma 62>;
495 dma-names = "tx", "rx";
Balaji T Kcd042fe2014-02-19 20:26:40 +0530496 pbias-supply = <&pbias_mmc_reg>;
Rajendra Nayak74981762011-10-04 17:10:27 +0530497 };
498
499 mmc2: mmc@480b4000 {
500 compatible = "ti,omap4-hsmmc";
Benoit Cousson48420db2012-09-05 11:38:23 +0200501 reg = <0x480b4000 0x400>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200502 interrupts = <GIC_SPI 86 IRQ_TYPE_LEVEL_HIGH>;
Rajendra Nayak74981762011-10-04 17:10:27 +0530503 ti,hwmods = "mmc2";
504 ti,needs-special-reset;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500505 dmas = <&sdma 47>, <&sdma 48>;
506 dma-names = "tx", "rx";
Rajendra Nayak74981762011-10-04 17:10:27 +0530507 };
508
509 mmc3: mmc@480ad000 {
510 compatible = "ti,omap4-hsmmc";
Benoit Cousson48420db2012-09-05 11:38:23 +0200511 reg = <0x480ad000 0x400>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200512 interrupts = <GIC_SPI 94 IRQ_TYPE_LEVEL_HIGH>;
Rajendra Nayak74981762011-10-04 17:10:27 +0530513 ti,hwmods = "mmc3";
514 ti,needs-special-reset;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500515 dmas = <&sdma 77>, <&sdma 78>;
516 dma-names = "tx", "rx";
Rajendra Nayak74981762011-10-04 17:10:27 +0530517 };
518
519 mmc4: mmc@480d1000 {
520 compatible = "ti,omap4-hsmmc";
Benoit Cousson48420db2012-09-05 11:38:23 +0200521 reg = <0x480d1000 0x400>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200522 interrupts = <GIC_SPI 96 IRQ_TYPE_LEVEL_HIGH>;
Rajendra Nayak74981762011-10-04 17:10:27 +0530523 ti,hwmods = "mmc4";
524 ti,needs-special-reset;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500525 dmas = <&sdma 57>, <&sdma 58>;
526 dma-names = "tx", "rx";
Rajendra Nayak74981762011-10-04 17:10:27 +0530527 };
528
529 mmc5: mmc@480d5000 {
530 compatible = "ti,omap4-hsmmc";
Benoit Cousson48420db2012-09-05 11:38:23 +0200531 reg = <0x480d5000 0x400>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200532 interrupts = <GIC_SPI 59 IRQ_TYPE_LEVEL_HIGH>;
Rajendra Nayak74981762011-10-04 17:10:27 +0530533 ti,hwmods = "mmc5";
534 ti,needs-special-reset;
Jon Hunter2c2dc542012-04-26 13:47:59 -0500535 dmas = <&sdma 59>, <&sdma 60>;
536 dma-names = "tx", "rx";
Rajendra Nayak74981762011-10-04 17:10:27 +0530537 };
Xiao Jiang94c30732012-06-01 12:44:14 +0800538
Florian Vaussard21bd85a2014-03-05 18:24:18 -0600539 mmu_dsp: mmu@4a066000 {
540 compatible = "ti,omap4-iommu";
541 reg = <0x4a066000 0x100>;
542 interrupts = <GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH>;
543 ti,hwmods = "mmu_dsp";
544 };
545
546 mmu_ipu: mmu@55082000 {
547 compatible = "ti,omap4-iommu";
548 reg = <0x55082000 0x100>;
549 interrupts = <GIC_SPI 100 IRQ_TYPE_LEVEL_HIGH>;
550 ti,hwmods = "mmu_ipu";
551 ti,iommu-bus-err-back;
552 };
553
Xiao Jiang94c30732012-06-01 12:44:14 +0800554 wdt2: wdt@4a314000 {
555 compatible = "ti,omap4-wdt", "ti,omap3-wdt";
Benoit Cousson48420db2012-09-05 11:38:23 +0200556 reg = <0x4a314000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200557 interrupts = <GIC_SPI 80 IRQ_TYPE_LEVEL_HIGH>;
Xiao Jiang94c30732012-06-01 12:44:14 +0800558 ti,hwmods = "wd_timer2";
559 };
Peter Ujfalusi4f4b5c72012-06-08 17:01:59 +0300560
561 mcpdm: mcpdm@40132000 {
562 compatible = "ti,omap4-mcpdm";
563 reg = <0x40132000 0x7f>, /* MPU private access */
564 <0x49032000 0x7f>; /* L3 Interconnect */
Peter Ujfalusi63467cf2012-08-29 16:31:06 +0300565 reg-names = "mpu", "dma";
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200566 interrupts = <GIC_SPI 112 IRQ_TYPE_LEVEL_HIGH>;
Peter Ujfalusi4f4b5c72012-06-08 17:01:59 +0300567 ti,hwmods = "mcpdm";
Sebastien Guiriec4e4ead72013-03-11 08:50:21 +0100568 dmas = <&sdma 65>,
569 <&sdma 66>;
570 dma-names = "up_link", "dn_link";
Peter Ujfalusi7adb0932014-01-24 10:19:01 +0200571 status = "disabled";
Peter Ujfalusi4f4b5c72012-06-08 17:01:59 +0300572 };
Peter Ujfalusia4c38312012-06-08 17:02:00 +0300573
574 dmic: dmic@4012e000 {
575 compatible = "ti,omap4-dmic";
576 reg = <0x4012e000 0x7f>, /* MPU private access */
577 <0x4902e000 0x7f>; /* L3 Interconnect */
Peter Ujfalusi63467cf2012-08-29 16:31:06 +0300578 reg-names = "mpu", "dma";
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200579 interrupts = <GIC_SPI 114 IRQ_TYPE_LEVEL_HIGH>;
Peter Ujfalusia4c38312012-06-08 17:02:00 +0300580 ti,hwmods = "dmic";
Sebastien Guiriec4e4ead72013-03-11 08:50:21 +0100581 dmas = <&sdma 67>;
582 dma-names = "up_link";
Peter Ujfalusi7adb0932014-01-24 10:19:01 +0200583 status = "disabled";
Peter Ujfalusia4c38312012-06-08 17:02:00 +0300584 };
Sourav Poddar61bc3542012-08-14 16:45:37 +0530585
Peter Ujfalusi2995a102012-07-26 17:13:21 +0300586 mcbsp1: mcbsp@40122000 {
587 compatible = "ti,omap4-mcbsp";
588 reg = <0x40122000 0xff>, /* MPU private access */
589 <0x49022000 0xff>; /* L3 Interconnect */
590 reg-names = "mpu", "dma";
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200591 interrupts = <GIC_SPI 17 IRQ_TYPE_LEVEL_HIGH>;
Peter Ujfalusi2995a102012-07-26 17:13:21 +0300592 interrupt-names = "common";
Peter Ujfalusi2995a102012-07-26 17:13:21 +0300593 ti,buffer-size = <128>;
594 ti,hwmods = "mcbsp1";
Sebastien Guiriec4e4ead72013-03-11 08:50:21 +0100595 dmas = <&sdma 33>,
596 <&sdma 34>;
597 dma-names = "tx", "rx";
Peter Ujfalusi7adb0932014-01-24 10:19:01 +0200598 status = "disabled";
Peter Ujfalusi2995a102012-07-26 17:13:21 +0300599 };
600
601 mcbsp2: mcbsp@40124000 {
602 compatible = "ti,omap4-mcbsp";
603 reg = <0x40124000 0xff>, /* MPU private access */
604 <0x49024000 0xff>; /* L3 Interconnect */
605 reg-names = "mpu", "dma";
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200606 interrupts = <GIC_SPI 22 IRQ_TYPE_LEVEL_HIGH>;
Peter Ujfalusi2995a102012-07-26 17:13:21 +0300607 interrupt-names = "common";
Peter Ujfalusi2995a102012-07-26 17:13:21 +0300608 ti,buffer-size = <128>;
609 ti,hwmods = "mcbsp2";
Sebastien Guiriec4e4ead72013-03-11 08:50:21 +0100610 dmas = <&sdma 17>,
611 <&sdma 18>;
612 dma-names = "tx", "rx";
Peter Ujfalusi7adb0932014-01-24 10:19:01 +0200613 status = "disabled";
Peter Ujfalusi2995a102012-07-26 17:13:21 +0300614 };
615
616 mcbsp3: mcbsp@40126000 {
617 compatible = "ti,omap4-mcbsp";
618 reg = <0x40126000 0xff>, /* MPU private access */
619 <0x49026000 0xff>; /* L3 Interconnect */
620 reg-names = "mpu", "dma";
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200621 interrupts = <GIC_SPI 23 IRQ_TYPE_LEVEL_HIGH>;
Peter Ujfalusi2995a102012-07-26 17:13:21 +0300622 interrupt-names = "common";
Peter Ujfalusi2995a102012-07-26 17:13:21 +0300623 ti,buffer-size = <128>;
624 ti,hwmods = "mcbsp3";
Sebastien Guiriec4e4ead72013-03-11 08:50:21 +0100625 dmas = <&sdma 19>,
626 <&sdma 20>;
627 dma-names = "tx", "rx";
Peter Ujfalusi7adb0932014-01-24 10:19:01 +0200628 status = "disabled";
Peter Ujfalusi2995a102012-07-26 17:13:21 +0300629 };
630
631 mcbsp4: mcbsp@48096000 {
632 compatible = "ti,omap4-mcbsp";
633 reg = <0x48096000 0xff>; /* L4 Interconnect */
634 reg-names = "mpu";
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200635 interrupts = <GIC_SPI 16 IRQ_TYPE_LEVEL_HIGH>;
Peter Ujfalusi2995a102012-07-26 17:13:21 +0300636 interrupt-names = "common";
Peter Ujfalusi2995a102012-07-26 17:13:21 +0300637 ti,buffer-size = <128>;
638 ti,hwmods = "mcbsp4";
Sebastien Guiriec4e4ead72013-03-11 08:50:21 +0100639 dmas = <&sdma 31>,
640 <&sdma 32>;
641 dma-names = "tx", "rx";
Peter Ujfalusi7adb0932014-01-24 10:19:01 +0200642 status = "disabled";
Peter Ujfalusi2995a102012-07-26 17:13:21 +0300643 };
644
Sourav Poddar61bc3542012-08-14 16:45:37 +0530645 keypad: keypad@4a31c000 {
646 compatible = "ti,omap4-keypad";
Benoit Cousson48420db2012-09-05 11:38:23 +0200647 reg = <0x4a31c000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200648 interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>;
Benoit Cousson48420db2012-09-05 11:38:23 +0200649 reg-names = "mpu";
Sourav Poddar61bc3542012-08-14 16:45:37 +0530650 ti,hwmods = "kbd";
651 };
Aneesh V11c27062012-01-20 20:35:26 +0530652
Archit Taneja1a5fe3c2013-12-17 15:32:21 +0530653 dmm@4e000000 {
654 compatible = "ti,omap4-dmm";
655 reg = <0x4e000000 0x800>;
656 interrupts = <0 113 0x4>;
657 ti,hwmods = "dmm";
658 };
659
Aneesh V11c27062012-01-20 20:35:26 +0530660 emif1: emif@4c000000 {
661 compatible = "ti,emif-4d";
Benoit Cousson48420db2012-09-05 11:38:23 +0200662 reg = <0x4c000000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200663 interrupts = <GIC_SPI 110 IRQ_TYPE_LEVEL_HIGH>;
Aneesh V11c27062012-01-20 20:35:26 +0530664 ti,hwmods = "emif1";
Rajendra Nayakf12ecbe2013-10-15 12:37:50 +0530665 ti,no-idle-on-init;
Aneesh V11c27062012-01-20 20:35:26 +0530666 phy-type = <1>;
667 hw-caps-read-idle-ctrl;
668 hw-caps-ll-interface;
669 hw-caps-temp-alert;
670 };
671
672 emif2: emif@4d000000 {
673 compatible = "ti,emif-4d";
Benoit Cousson48420db2012-09-05 11:38:23 +0200674 reg = <0x4d000000 0x100>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200675 interrupts = <GIC_SPI 111 IRQ_TYPE_LEVEL_HIGH>;
Aneesh V11c27062012-01-20 20:35:26 +0530676 ti,hwmods = "emif2";
Rajendra Nayakf12ecbe2013-10-15 12:37:50 +0530677 ti,no-idle-on-init;
Aneesh V11c27062012-01-20 20:35:26 +0530678 phy-type = <1>;
679 hw-caps-read-idle-ctrl;
680 hw-caps-ll-interface;
681 hw-caps-temp-alert;
682 };
Linus Torvalds8f446a72012-10-01 18:46:13 -0700683
Kishon Vijay Abraham I3ce0a992012-09-19 16:02:51 +0530684 ocp2scp@4a0ad000 {
Kishon Vijay Abraham I59bafcf2012-08-22 14:10:03 +0530685 compatible = "ti,omap-ocp2scp";
Kishon Vijay Abraham I3ce0a992012-09-19 16:02:51 +0530686 reg = <0x4a0ad000 0x1f>;
Kishon Vijay Abraham I59bafcf2012-08-22 14:10:03 +0530687 #address-cells = <1>;
688 #size-cells = <1>;
689 ranges;
690 ti,hwmods = "ocp2scp_usb_phy";
Kishon Vijay Abraham Icf0d8692013-03-07 19:05:15 +0530691 usb2_phy: usb2phy@4a0ad080 {
692 compatible = "ti,omap-usb2";
693 reg = <0x4a0ad080 0x58>;
Roger Quadros470019a2013-10-03 18:12:36 +0300694 ctrl-module = <&omap_control_usb2phy>;
Roger Quadrosc65d0ad2014-05-05 12:54:42 +0300695 clocks = <&usb_phy_cm_clk32k>;
696 clock-names = "wkupclk";
Kishon Vijay Abraham I975d9632013-09-27 11:53:29 +0530697 #phy-cells = <0>;
Kishon Vijay Abraham Icf0d8692013-03-07 19:05:15 +0530698 };
Kishon Vijay Abraham I59bafcf2012-08-22 14:10:03 +0530699 };
Jon Hunterfab8ad02012-10-19 09:59:00 -0500700
Suman Anna8ebc30d2014-07-11 16:44:35 -0500701 mailbox: mailbox@4a0f4000 {
702 compatible = "ti,omap4-mailbox";
703 reg = <0x4a0f4000 0x200>;
704 interrupts = <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>;
705 ti,hwmods = "mailbox";
Suman Anna24df0452014-11-03 17:07:35 -0600706 #mbox-cells = <1>;
Suman Anna8ebc30d2014-07-11 16:44:35 -0500707 ti,mbox-num-users = <3>;
708 ti,mbox-num-fifos = <8>;
Suman Annad27704d2014-09-10 14:27:23 -0500709 mbox_ipu: mbox_ipu {
710 ti,mbox-tx = <0 0 0>;
711 ti,mbox-rx = <1 0 0>;
712 };
713 mbox_dsp: mbox_dsp {
714 ti,mbox-tx = <3 0 0>;
715 ti,mbox-rx = <2 0 0>;
716 };
Suman Anna8ebc30d2014-07-11 16:44:35 -0500717 };
718
Jon Hunterfab8ad02012-10-19 09:59:00 -0500719 timer1: timer@4a318000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500720 compatible = "ti,omap3430-timer";
Jon Hunterfab8ad02012-10-19 09:59:00 -0500721 reg = <0x4a318000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200722 interrupts = <GIC_SPI 37 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterfab8ad02012-10-19 09:59:00 -0500723 ti,hwmods = "timer1";
724 ti,timer-alwon;
725 };
726
727 timer2: timer@48032000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500728 compatible = "ti,omap3430-timer";
Jon Hunterfab8ad02012-10-19 09:59:00 -0500729 reg = <0x48032000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200730 interrupts = <GIC_SPI 38 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterfab8ad02012-10-19 09:59:00 -0500731 ti,hwmods = "timer2";
732 };
733
734 timer3: timer@48034000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500735 compatible = "ti,omap4430-timer";
Jon Hunterfab8ad02012-10-19 09:59:00 -0500736 reg = <0x48034000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200737 interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterfab8ad02012-10-19 09:59:00 -0500738 ti,hwmods = "timer3";
739 };
740
741 timer4: timer@48036000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500742 compatible = "ti,omap4430-timer";
Jon Hunterfab8ad02012-10-19 09:59:00 -0500743 reg = <0x48036000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200744 interrupts = <GIC_SPI 40 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterfab8ad02012-10-19 09:59:00 -0500745 ti,hwmods = "timer4";
746 };
747
Jon Hunterd03a93b2012-11-01 08:57:08 -0500748 timer5: timer@40138000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500749 compatible = "ti,omap4430-timer";
Jon Hunterd03a93b2012-11-01 08:57:08 -0500750 reg = <0x40138000 0x80>,
751 <0x49038000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200752 interrupts = <GIC_SPI 41 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterfab8ad02012-10-19 09:59:00 -0500753 ti,hwmods = "timer5";
754 ti,timer-dsp;
755 };
756
Jon Hunterd03a93b2012-11-01 08:57:08 -0500757 timer6: timer@4013a000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500758 compatible = "ti,omap4430-timer";
Jon Hunterd03a93b2012-11-01 08:57:08 -0500759 reg = <0x4013a000 0x80>,
760 <0x4903a000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200761 interrupts = <GIC_SPI 42 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterfab8ad02012-10-19 09:59:00 -0500762 ti,hwmods = "timer6";
763 ti,timer-dsp;
764 };
765
Jon Hunterd03a93b2012-11-01 08:57:08 -0500766 timer7: timer@4013c000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500767 compatible = "ti,omap4430-timer";
Jon Hunterd03a93b2012-11-01 08:57:08 -0500768 reg = <0x4013c000 0x80>,
769 <0x4903c000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200770 interrupts = <GIC_SPI 43 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterfab8ad02012-10-19 09:59:00 -0500771 ti,hwmods = "timer7";
772 ti,timer-dsp;
773 };
774
Jon Hunterd03a93b2012-11-01 08:57:08 -0500775 timer8: timer@4013e000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500776 compatible = "ti,omap4430-timer";
Jon Hunterd03a93b2012-11-01 08:57:08 -0500777 reg = <0x4013e000 0x80>,
778 <0x4903e000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200779 interrupts = <GIC_SPI 44 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterfab8ad02012-10-19 09:59:00 -0500780 ti,hwmods = "timer8";
781 ti,timer-pwm;
782 ti,timer-dsp;
783 };
784
785 timer9: timer@4803e000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500786 compatible = "ti,omap4430-timer";
Jon Hunterfab8ad02012-10-19 09:59:00 -0500787 reg = <0x4803e000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200788 interrupts = <GIC_SPI 45 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterfab8ad02012-10-19 09:59:00 -0500789 ti,hwmods = "timer9";
790 ti,timer-pwm;
791 };
792
793 timer10: timer@48086000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500794 compatible = "ti,omap3430-timer";
Jon Hunterfab8ad02012-10-19 09:59:00 -0500795 reg = <0x48086000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200796 interrupts = <GIC_SPI 46 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterfab8ad02012-10-19 09:59:00 -0500797 ti,hwmods = "timer10";
798 ti,timer-pwm;
799 };
800
801 timer11: timer@48088000 {
Jon Hunter002e1ec2013-03-19 12:38:18 -0500802 compatible = "ti,omap4430-timer";
Jon Hunterfab8ad02012-10-19 09:59:00 -0500803 reg = <0x48088000 0x80>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200804 interrupts = <GIC_SPI 47 IRQ_TYPE_LEVEL_HIGH>;
Jon Hunterfab8ad02012-10-19 09:59:00 -0500805 ti,hwmods = "timer11";
806 ti,timer-pwm;
807 };
Roger Quadrosf17c8992013-03-20 17:44:58 +0200808
809 usbhstll: usbhstll@4a062000 {
810 compatible = "ti,usbhs-tll";
811 reg = <0x4a062000 0x1000>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200812 interrupts = <GIC_SPI 78 IRQ_TYPE_LEVEL_HIGH>;
Roger Quadrosf17c8992013-03-20 17:44:58 +0200813 ti,hwmods = "usb_tll_hs";
814 };
815
816 usbhshost: usbhshost@4a064000 {
817 compatible = "ti,usbhs-host";
818 reg = <0x4a064000 0x800>;
819 ti,hwmods = "usb_host_hs";
820 #address-cells = <1>;
821 #size-cells = <1>;
822 ranges;
Roger Quadros051fc062014-02-27 16:18:26 +0200823 clocks = <&init_60m_fclk>,
824 <&xclk60mhsp1_ck>,
825 <&xclk60mhsp2_ck>;
826 clock-names = "refclk_60m_int",
827 "refclk_60m_ext_p1",
828 "refclk_60m_ext_p2";
Roger Quadrosf17c8992013-03-20 17:44:58 +0200829
830 usbhsohci: ohci@4a064800 {
Roger Quadrosa2525e52014-02-27 16:18:30 +0200831 compatible = "ti,ohci-omap3";
Roger Quadrosf17c8992013-03-20 17:44:58 +0200832 reg = <0x4a064800 0x400>;
833 interrupt-parent = <&gic>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200834 interrupts = <GIC_SPI 76 IRQ_TYPE_LEVEL_HIGH>;
Roger Quadrosf17c8992013-03-20 17:44:58 +0200835 };
836
837 usbhsehci: ehci@4a064c00 {
Roger Quadrosa2525e52014-02-27 16:18:30 +0200838 compatible = "ti,ehci-omap";
Roger Quadrosf17c8992013-03-20 17:44:58 +0200839 reg = <0x4a064c00 0x400>;
840 interrupt-parent = <&gic>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200841 interrupts = <GIC_SPI 77 IRQ_TYPE_LEVEL_HIGH>;
Roger Quadrosf17c8992013-03-20 17:44:58 +0200842 };
843 };
Kishon Vijay Abraham I840e5fd2013-03-07 19:05:14 +0530844
Roger Quadros470019a2013-10-03 18:12:36 +0300845 omap_control_usb2phy: control-phy@4a002300 {
846 compatible = "ti,control-phy-usb2";
847 reg = <0x4a002300 0x4>;
848 reg-names = "power";
849 };
850
851 omap_control_usbotg: control-phy@4a00233c {
852 compatible = "ti,control-phy-otghs";
853 reg = <0x4a00233c 0x4>;
854 reg-names = "otghs_control";
Kishon Vijay Abraham I840e5fd2013-03-07 19:05:14 +0530855 };
Kishon Vijay Abraham Iad871c12013-03-07 19:05:16 +0530856
857 usb_otg_hs: usb_otg_hs@4a0ab000 {
858 compatible = "ti,omap4-musb";
859 reg = <0x4a0ab000 0x7ff>;
Florian Vaussard8fea7d52013-05-31 14:32:57 +0200860 interrupts = <GIC_SPI 92 IRQ_TYPE_LEVEL_HIGH>, <GIC_SPI 93 IRQ_TYPE_LEVEL_HIGH>;
Kishon Vijay Abraham Iad871c12013-03-07 19:05:16 +0530861 interrupt-names = "mc", "dma";
862 ti,hwmods = "usb_otg_hs";
863 usb-phy = <&usb2_phy>;
Kishon Vijay Abraham I975d9632013-09-27 11:53:29 +0530864 phys = <&usb2_phy>;
865 phy-names = "usb2-phy";
Kishon Vijay Abraham Iad871c12013-03-07 19:05:16 +0530866 multipoint = <1>;
867 num-eps = <16>;
868 ram-bits = <12>;
Roger Quadros470019a2013-10-03 18:12:36 +0300869 ctrl-module = <&omap_control_usbotg>;
Kishon Vijay Abraham Iad871c12013-03-07 19:05:16 +0530870 };
Joel Fernandesdd6317d2013-07-11 18:20:05 -0500871
872 aes: aes@4b501000 {
873 compatible = "ti,omap4-aes";
874 ti,hwmods = "aes";
875 reg = <0x4b501000 0xa0>;
876 interrupts = <GIC_SPI 85 IRQ_TYPE_LEVEL_HIGH>;
877 dmas = <&sdma 111>, <&sdma 110>;
878 dma-names = "tx", "rx";
879 };
Joel Fernandes806e9432013-09-24 15:23:33 -0500880
881 des: des@480a5000 {
882 compatible = "ti,omap4-des";
883 ti,hwmods = "des";
884 reg = <0x480a5000 0xa0>;
885 interrupts = <GIC_SPI 82 IRQ_TYPE_LEVEL_HIGH>;
886 dmas = <&sdma 117>, <&sdma 116>;
887 dma-names = "tx", "rx";
888 };
Andrii.Tseglytskyie12c7732014-03-03 20:20:22 +0530889
890 abb_mpu: regulator-abb-mpu {
891 compatible = "ti,abb-v2";
892 regulator-name = "abb_mpu";
893 #address-cells = <0>;
894 #size-cells = <0>;
895 ti,tranxdone-status-mask = <0x80>;
896 clocks = <&sys_clkin_ck>;
897 ti,settling-time = <50>;
898 ti,clock-cycles = <16>;
899
900 status = "disabled";
901 };
902
903 abb_iva: regulator-abb-iva {
904 compatible = "ti,abb-v2";
905 regulator-name = "abb_iva";
906 #address-cells = <0>;
907 #size-cells = <0>;
908 ti,tranxdone-status-mask = <0x80000000>;
909 clocks = <&sys_clkin_ck>;
910 ti,settling-time = <50>;
911 ti,clock-cycles = <16>;
912
913 status = "disabled";
914 };
Tomi Valkeinencfe86fc2012-08-21 15:34:50 +0300915
916 dss: dss@58000000 {
917 compatible = "ti,omap4-dss";
918 reg = <0x58000000 0x80>;
919 status = "disabled";
920 ti,hwmods = "dss_core";
921 clocks = <&dss_dss_clk>;
922 clock-names = "fck";
923 #address-cells = <1>;
924 #size-cells = <1>;
925 ranges;
926
927 dispc@58001000 {
928 compatible = "ti,omap4-dispc";
929 reg = <0x58001000 0x1000>;
930 interrupts = <GIC_SPI 25 IRQ_TYPE_LEVEL_HIGH>;
931 ti,hwmods = "dss_dispc";
932 clocks = <&dss_dss_clk>;
933 clock-names = "fck";
934 };
935
936 rfbi: encoder@58002000 {
937 compatible = "ti,omap4-rfbi";
938 reg = <0x58002000 0x1000>;
939 status = "disabled";
940 ti,hwmods = "dss_rfbi";
Tomi Valkeinen2cc84f42014-10-09 17:03:18 +0300941 clocks = <&dss_dss_clk>, <&l3_div_ck>;
Tomi Valkeinencfe86fc2012-08-21 15:34:50 +0300942 clock-names = "fck", "ick";
943 };
944
945 venc: encoder@58003000 {
946 compatible = "ti,omap4-venc";
947 reg = <0x58003000 0x1000>;
948 status = "disabled";
949 ti,hwmods = "dss_venc";
950 clocks = <&dss_tv_clk>;
951 clock-names = "fck";
952 };
953
954 dsi1: encoder@58004000 {
955 compatible = "ti,omap4-dsi";
956 reg = <0x58004000 0x200>,
957 <0x58004200 0x40>,
958 <0x58004300 0x20>;
959 reg-names = "proto", "phy", "pll";
960 interrupts = <GIC_SPI 53 IRQ_TYPE_LEVEL_HIGH>;
961 status = "disabled";
962 ti,hwmods = "dss_dsi1";
963 clocks = <&dss_dss_clk>, <&dss_sys_clk>;
964 clock-names = "fck", "sys_clk";
965 };
966
967 dsi2: encoder@58005000 {
968 compatible = "ti,omap4-dsi";
969 reg = <0x58005000 0x200>,
970 <0x58005200 0x40>,
971 <0x58005300 0x20>;
972 reg-names = "proto", "phy", "pll";
973 interrupts = <GIC_SPI 84 IRQ_TYPE_LEVEL_HIGH>;
974 status = "disabled";
975 ti,hwmods = "dss_dsi2";
976 clocks = <&dss_dss_clk>, <&dss_sys_clk>;
977 clock-names = "fck", "sys_clk";
978 };
979
980 hdmi: encoder@58006000 {
981 compatible = "ti,omap4-hdmi";
982 reg = <0x58006000 0x200>,
983 <0x58006200 0x100>,
984 <0x58006300 0x100>,
985 <0x58006400 0x1000>;
986 reg-names = "wp", "pll", "phy", "core";
987 interrupts = <GIC_SPI 101 IRQ_TYPE_LEVEL_HIGH>;
988 status = "disabled";
989 ti,hwmods = "dss_hdmi";
990 clocks = <&dss_48mhz_clk>, <&dss_sys_clk>;
991 clock-names = "fck", "sys_clk";
Jyri Sarha53855b32014-05-12 12:12:24 +0300992 dmas = <&sdma 76>;
993 dma-names = "audio_tx";
Tomi Valkeinencfe86fc2012-08-21 15:34:50 +0300994 };
995 };
Benoit Coussond9fda072011-08-09 17:15:17 +0200996 };
997};
Tero Kristo2488ff62013-07-18 12:42:02 +0300998
999/include/ "omap44xx-clocks.dtsi"