blob: 976d4c15fefdd019191184d42fcc6cf659394d2a [file] [log] [blame]
Tony Lindgren1dbae812005-11-10 14:26:51 +00001/*
Uwe Zeisbergerf30c2262006-10-03 23:01:26 +02002 * linux/arch/arm/mach-omap2/irq.c
Tony Lindgren1dbae812005-11-10 14:26:51 +00003 *
4 * Interrupt handler for OMAP2 boards.
5 *
6 * Copyright (C) 2005 Nokia Corporation
7 * Author: Paul Mundt <paul.mundt@nokia.com>
8 *
9 * This file is subject to the terms and conditions of the GNU General Public
10 * License. See the file "COPYING" in the main directory of this archive
11 * for more details.
12 */
13#include <linux/kernel.h>
Benoit Cousson52fa2122011-11-30 19:21:07 +010014#include <linux/module.h>
Tony Lindgren1dbae812005-11-10 14:26:51 +000015#include <linux/init.h>
Tony Lindgren1dbae812005-11-10 14:26:51 +000016#include <linux/interrupt.h>
Paul Walmsley2e7509e2008-10-09 17:51:28 +030017#include <linux/io.h>
Tony Lindgrenee0839c2012-02-24 10:34:35 -080018
Marc Zyngier2db14992011-09-06 09:56:17 +010019#include <asm/exception.h>
Benoit Cousson52fa2122011-11-30 19:21:07 +010020#include <linux/irqdomain.h>
21#include <linux/of.h>
22#include <linux/of_address.h>
R Sricharanc4082d42012-06-05 16:31:06 +053023#include <linux/of_irq.h>
Tony Lindgren1dbae812005-11-10 14:26:51 +000024
Felipe Balbi85980662014-09-15 16:15:02 -050025#include "irqchip.h"
26
27/* Define these here for now until we drop all board-files */
28#define OMAP24XX_IC_BASE 0x480fe000
29#define OMAP34XX_IC_BASE 0x48200000
Paul Walmsley2e7509e2008-10-09 17:51:28 +030030
31/* selected INTC register offsets */
32
33#define INTC_REVISION 0x0000
34#define INTC_SYSCONFIG 0x0010
35#define INTC_SYSSTATUS 0x0014
Tony Lindgren6ccc4c02008-12-10 17:36:52 -080036#define INTC_SIR 0x0040
Paul Walmsley2e7509e2008-10-09 17:51:28 +030037#define INTC_CONTROL 0x0048
Rajendra Nayak0addd612008-09-26 17:48:20 +053038#define INTC_PROTECTION 0x004C
39#define INTC_IDLE 0x0050
40#define INTC_THRESHOLD 0x0068
41#define INTC_MIR0 0x0084
Paul Walmsley2e7509e2008-10-09 17:51:28 +030042#define INTC_MIR_CLEAR0 0x0088
43#define INTC_MIR_SET0 0x008c
44#define INTC_PENDING_IRQ0 0x0098
Felipe Balbi11983652014-09-08 17:54:37 -070045#define INTC_PENDING_IRQ1 0x00b8
46#define INTC_PENDING_IRQ2 0x00d8
47#define INTC_PENDING_IRQ3 0x00f8
Felipe Balbi33c7c7b2014-09-08 17:54:32 -070048#define INTC_ILR0 0x0100
Tony Lindgren1dbae812005-11-10 14:26:51 +000049
Marc Zyngier2db14992011-09-06 09:56:17 +010050#define ACTIVEIRQ_MASK 0x7f /* omap2/3 active interrupt bits */
Felipe Balbia88ab432014-09-08 17:54:35 -070051#define INTCPS_NR_ILR_REGS 128
Felipe Balbi74b6c8e2014-09-15 16:15:08 -050052#define INTCPS_NR_MIR_REGS 4
Marc Zyngier2db14992011-09-06 09:56:17 +010053
Felipe Balbib3079142014-09-15 16:15:07 -050054#define INTC_IDLE_FUNCIDLE (1 << 0)
55#define INTC_IDLE_TURBO (1 << 1)
56
Felipe Balbi9836ee92014-09-15 16:15:06 -050057#define INTC_PROTECTION_ENABLE (1 << 0)
58
Tony Lindgren1dbae812005-11-10 14:26:51 +000059/*
60 * OMAP2 has a number of different interrupt controllers, each interrupt
61 * controller is identified as its own "bank". Register definitions are
62 * fairly consistent for each bank, but not all registers are implemented
63 * for each bank.. when in doubt, consult the TRM.
64 */
Tony Lindgren1dbae812005-11-10 14:26:51 +000065
Rajendra Nayak0addd612008-09-26 17:48:20 +053066/* Structure to save interrupt controller context */
Felipe Balbi272a8b02014-09-08 17:54:38 -070067struct omap_intc_regs {
Rajendra Nayak0addd612008-09-26 17:48:20 +053068 u32 sysconfig;
69 u32 protection;
70 u32 idle;
71 u32 threshold;
Felipe Balbia88ab432014-09-08 17:54:35 -070072 u32 ilr[INTCPS_NR_ILR_REGS];
Rajendra Nayak0addd612008-09-26 17:48:20 +053073 u32 mir[INTCPS_NR_MIR_REGS];
74};
Felipe Balbi131b48c2014-09-08 17:54:42 -070075static struct omap_intc_regs intc_context;
76
77static struct irq_domain *domain;
78static void __iomem *omap_irq_base;
Felipe Balbi52b1e122014-09-08 17:54:57 -070079static int omap_nr_pending = 3;
Felipe Balbi131b48c2014-09-08 17:54:42 -070080static int omap_nr_irqs = 96;
Rajendra Nayak0addd612008-09-26 17:48:20 +053081
Paul Walmsley2e7509e2008-10-09 17:51:28 +030082/* INTC bank register get/set */
Felipe Balbi71be00c2014-09-08 17:54:32 -070083static void intc_writel(u32 reg, u32 val)
Paul Walmsley2e7509e2008-10-09 17:51:28 +030084{
Felipe Balbi71be00c2014-09-08 17:54:32 -070085 writel_relaxed(val, omap_irq_base + reg);
Paul Walmsley2e7509e2008-10-09 17:51:28 +030086}
87
Felipe Balbi71be00c2014-09-08 17:54:32 -070088static u32 intc_readl(u32 reg)
Paul Walmsley2e7509e2008-10-09 17:51:28 +030089{
Felipe Balbi71be00c2014-09-08 17:54:32 -070090 return readl_relaxed(omap_irq_base + reg);
Paul Walmsley2e7509e2008-10-09 17:51:28 +030091}
92
Felipe Balbi131b48c2014-09-08 17:54:42 -070093void omap_intc_save_context(void)
94{
95 int i;
96
97 intc_context.sysconfig =
98 intc_readl(INTC_SYSCONFIG);
99 intc_context.protection =
100 intc_readl(INTC_PROTECTION);
101 intc_context.idle =
102 intc_readl(INTC_IDLE);
103 intc_context.threshold =
104 intc_readl(INTC_THRESHOLD);
105
106 for (i = 0; i < omap_nr_irqs; i++)
107 intc_context.ilr[i] =
108 intc_readl((INTC_ILR0 + 0x4 * i));
109 for (i = 0; i < INTCPS_NR_MIR_REGS; i++)
110 intc_context.mir[i] =
111 intc_readl(INTC_MIR0 + (0x20 * i));
112}
113
114void omap_intc_restore_context(void)
115{
116 int i;
117
118 intc_writel(INTC_SYSCONFIG, intc_context.sysconfig);
119 intc_writel(INTC_PROTECTION, intc_context.protection);
120 intc_writel(INTC_IDLE, intc_context.idle);
121 intc_writel(INTC_THRESHOLD, intc_context.threshold);
122
123 for (i = 0; i < omap_nr_irqs; i++)
124 intc_writel(INTC_ILR0 + 0x4 * i,
125 intc_context.ilr[i]);
126
127 for (i = 0; i < INTCPS_NR_MIR_REGS; i++)
128 intc_writel(INTC_MIR0 + 0x20 * i,
129 intc_context.mir[i]);
130 /* MIRs are saved and restore with other PRCM registers */
131}
132
133void omap3_intc_prepare_idle(void)
134{
135 /*
136 * Disable autoidle as it can stall interrupt controller,
137 * cf. errata ID i540 for 3430 (all revisions up to 3.1.x)
138 */
139 intc_writel(INTC_SYSCONFIG, 0);
Felipe Balbib3079142014-09-15 16:15:07 -0500140 intc_writel(INTC_IDLE, INTC_IDLE_TURBO);
Felipe Balbi131b48c2014-09-08 17:54:42 -0700141}
142
143void omap3_intc_resume_idle(void)
144{
145 /* Re-enable autoidle */
146 intc_writel(INTC_SYSCONFIG, 1);
Felipe Balbib3079142014-09-15 16:15:07 -0500147 intc_writel(INTC_IDLE, 0);
Felipe Balbi131b48c2014-09-08 17:54:42 -0700148}
149
Tony Lindgren1dbae812005-11-10 14:26:51 +0000150/* XXX: FIQ and additional INTC support (only MPU at the moment) */
Lennert Buytenhekdf303472010-11-29 10:39:59 +0100151static void omap_ack_irq(struct irq_data *d)
Tony Lindgren1dbae812005-11-10 14:26:51 +0000152{
Felipe Balbi71be00c2014-09-08 17:54:32 -0700153 intc_writel(INTC_CONTROL, 0x1);
Tony Lindgren1dbae812005-11-10 14:26:51 +0000154}
155
Lennert Buytenhekdf303472010-11-29 10:39:59 +0100156static void omap_mask_ack_irq(struct irq_data *d)
Tony Lindgren1dbae812005-11-10 14:26:51 +0000157{
Tony Lindgren667a11f2011-05-16 02:07:38 -0700158 irq_gc_mask_disable_reg(d);
Lennert Buytenhekdf303472010-11-29 10:39:59 +0100159 omap_ack_irq(d);
Tony Lindgren1dbae812005-11-10 14:26:51 +0000160}
161
Felipe Balbia88ab432014-09-08 17:54:35 -0700162static void __init omap_irq_soft_reset(void)
Tony Lindgren1dbae812005-11-10 14:26:51 +0000163{
164 unsigned long tmp;
165
Felipe Balbi71be00c2014-09-08 17:54:32 -0700166 tmp = intc_readl(INTC_REVISION) & 0xff;
Felipe Balbia88ab432014-09-08 17:54:35 -0700167
Paul Walmsley7852ec02012-07-26 00:54:26 -0600168 pr_info("IRQ: Found an INTC at 0x%p (revision %ld.%ld) with %d interrupts\n",
Felipe Balbia88ab432014-09-08 17:54:35 -0700169 omap_irq_base, tmp >> 4, tmp & 0xf, omap_nr_irqs);
Tony Lindgren1dbae812005-11-10 14:26:51 +0000170
Felipe Balbi71be00c2014-09-08 17:54:32 -0700171 tmp = intc_readl(INTC_SYSCONFIG);
Tony Lindgren1dbae812005-11-10 14:26:51 +0000172 tmp |= 1 << 1; /* soft reset */
Felipe Balbi71be00c2014-09-08 17:54:32 -0700173 intc_writel(INTC_SYSCONFIG, tmp);
Tony Lindgren1dbae812005-11-10 14:26:51 +0000174
Felipe Balbi71be00c2014-09-08 17:54:32 -0700175 while (!(intc_readl(INTC_SYSSTATUS) & 0x1))
Tony Lindgren1dbae812005-11-10 14:26:51 +0000176 /* Wait for reset to complete */;
Juha Yrjola375e12a2006-12-06 17:13:50 -0800177
178 /* Enable autoidle */
Felipe Balbi71be00c2014-09-08 17:54:32 -0700179 intc_writel(INTC_SYSCONFIG, 1 << 0);
Tony Lindgren1dbae812005-11-10 14:26:51 +0000180}
181
Jouni Hogander94434532009-02-03 15:49:04 -0800182int omap_irq_pending(void)
183{
Felipe Balbi6bd0f162014-09-15 16:15:03 -0500184 int i;
Jouni Hogander94434532009-02-03 15:49:04 -0800185
Felipe Balbi6bd0f162014-09-15 16:15:03 -0500186 for (i = 0; i < omap_nr_pending; i++)
187 if (intc_readl(INTC_PENDING_IRQ0 + (0x20 * i)))
Felipe Balbia88ab432014-09-08 17:54:35 -0700188 return 1;
Jouni Hogander94434532009-02-03 15:49:04 -0800189 return 0;
190}
191
Felipe Balbi131b48c2014-09-08 17:54:42 -0700192void omap3_intc_suspend(void)
193{
194 /* A pending interrupt would prevent OMAP from entering suspend */
195 omap_ack_irq(NULL);
196}
197
Felipe Balbi55601c9f2014-09-08 17:54:58 -0700198static int __init omap_alloc_gc_of(struct irq_domain *d, void __iomem *base)
199{
200 int ret;
201 int i;
202
203 ret = irq_alloc_domain_generic_chips(d, 32, 1, "INTC",
204 handle_level_irq, IRQ_NOREQUEST | IRQ_NOPROBE,
205 IRQ_LEVEL, 0);
206 if (ret) {
207 pr_warn("Failed to allocate irq chips\n");
208 return ret;
209 }
210
211 for (i = 0; i < omap_nr_pending; i++) {
212 struct irq_chip_generic *gc;
213 struct irq_chip_type *ct;
214
215 gc = irq_get_domain_generic_chip(d, 32 * i);
216 gc->reg_base = base;
217 ct = gc->chip_types;
218
219 ct->type = IRQ_TYPE_LEVEL_MASK;
220 ct->handler = handle_level_irq;
221
222 ct->chip.irq_ack = omap_mask_ack_irq;
223 ct->chip.irq_mask = irq_gc_mask_disable_reg;
224 ct->chip.irq_unmask = irq_gc_unmask_enable_reg;
225
226 ct->chip.flags |= IRQCHIP_SKIP_SET_WAKE;
227
228 ct->regs.enable = INTC_MIR_CLEAR0 + 32 * i;
229 ct->regs.disable = INTC_MIR_SET0 + 32 * i;
230 }
231
232 return 0;
233}
234
235static void __init omap_alloc_gc_legacy(void __iomem *base,
236 unsigned int irq_start, unsigned int num)
Tony Lindgren667a11f2011-05-16 02:07:38 -0700237{
238 struct irq_chip_generic *gc;
239 struct irq_chip_type *ct;
240
241 gc = irq_alloc_generic_chip("INTC", 1, irq_start, base,
Felipe Balbi55601c9f2014-09-08 17:54:58 -0700242 handle_level_irq);
Tony Lindgren667a11f2011-05-16 02:07:38 -0700243 ct = gc->chip_types;
244 ct->chip.irq_ack = omap_mask_ack_irq;
245 ct->chip.irq_mask = irq_gc_mask_disable_reg;
246 ct->chip.irq_unmask = irq_gc_unmask_enable_reg;
NeilBrowne3c83c22012-04-25 13:05:24 +1000247 ct->chip.flags |= IRQCHIP_SKIP_SET_WAKE;
Tony Lindgren667a11f2011-05-16 02:07:38 -0700248
Tony Lindgren667a11f2011-05-16 02:07:38 -0700249 ct->regs.enable = INTC_MIR_CLEAR0;
250 ct->regs.disable = INTC_MIR_SET0;
251 irq_setup_generic_chip(gc, IRQ_MSK(num), IRQ_GC_INIT_MASK_CACHE,
Felipe Balbi55601c9f2014-09-08 17:54:58 -0700252 IRQ_NOREQUEST | IRQ_NOPROBE, 0);
Tony Lindgren667a11f2011-05-16 02:07:38 -0700253}
254
Felipe Balbi55601c9f2014-09-08 17:54:58 -0700255static int __init omap_init_irq_of(struct device_node *node)
256{
257 int ret;
258
259 omap_irq_base = of_iomap(node, 0);
260 if (WARN_ON(!omap_irq_base))
261 return -ENOMEM;
262
263 domain = irq_domain_add_linear(node, omap_nr_irqs,
264 &irq_generic_chip_ops, NULL);
265
266 omap_irq_soft_reset();
267
268 ret = omap_alloc_gc_of(domain, omap_irq_base);
269 if (ret < 0)
270 irq_domain_remove(domain);
271
272 return ret;
273}
274
275static int __init omap_init_irq_legacy(u32 base)
Tony Lindgren1dbae812005-11-10 14:26:51 +0000276{
Felipe Balbia88ab432014-09-08 17:54:35 -0700277 int j, irq_base;
Tony Lindgren1dbae812005-11-10 14:26:51 +0000278
Tony Lindgren741e3a82011-05-17 03:51:26 -0700279 omap_irq_base = ioremap(base, SZ_4K);
280 if (WARN_ON(!omap_irq_base))
Felipe Balbi55601c9f2014-09-08 17:54:58 -0700281 return -ENOMEM;
Tony Lindgren741e3a82011-05-17 03:51:26 -0700282
Felipe Balbia74f0a12014-09-08 17:54:55 -0700283 irq_base = irq_alloc_descs(-1, 0, omap_nr_irqs, 0);
Benoit Cousson52fa2122011-11-30 19:21:07 +0100284 if (irq_base < 0) {
285 pr_warn("Couldn't allocate IRQ numbers\n");
286 irq_base = 0;
287 }
288
Felipe Balbi55601c9f2014-09-08 17:54:58 -0700289 domain = irq_domain_add_legacy(NULL, omap_nr_irqs, irq_base, 0,
Felipe Balbia88ab432014-09-08 17:54:35 -0700290 &irq_domain_simple_ops, NULL);
Benoit Cousson52fa2122011-11-30 19:21:07 +0100291
Felipe Balbia88ab432014-09-08 17:54:35 -0700292 omap_irq_soft_reset();
Tony Lindgren1dbae812005-11-10 14:26:51 +0000293
Felipe Balbia88ab432014-09-08 17:54:35 -0700294 for (j = 0; j < omap_nr_irqs; j += 32)
Felipe Balbi55601c9f2014-09-08 17:54:58 -0700295 omap_alloc_gc_legacy(omap_irq_base + j, j + irq_base, 32);
296
297 return 0;
298}
299
Felipe Balbi9836ee92014-09-15 16:15:06 -0500300static void __init omap_irq_enable_protection(void)
301{
302 u32 reg;
303
304 reg = intc_readl(INTC_PROTECTION);
305 reg |= INTC_PROTECTION_ENABLE;
306 intc_writel(INTC_PROTECTION, reg);
307}
308
Felipe Balbi55601c9f2014-09-08 17:54:58 -0700309static int __init omap_init_irq(u32 base, struct device_node *node)
310{
Felipe Balbi9836ee92014-09-15 16:15:06 -0500311 int ret;
312
Felipe Balbi55601c9f2014-09-08 17:54:58 -0700313 if (node)
Felipe Balbi9836ee92014-09-15 16:15:06 -0500314 ret = omap_init_irq_of(node);
Felipe Balbi55601c9f2014-09-08 17:54:58 -0700315 else
Felipe Balbi9836ee92014-09-15 16:15:06 -0500316 ret = omap_init_irq_legacy(base);
317
318 if (ret == 0)
319 omap_irq_enable_protection();
320
321 return ret;
Tony Lindgren1dbae812005-11-10 14:26:51 +0000322}
323
Felipe Balbi2aced892014-09-08 17:54:52 -0700324static asmlinkage void __exception_irq_entry
325omap_intc_handle_irq(struct pt_regs *regs)
Marc Zyngier2db14992011-09-06 09:56:17 +0100326{
Felipe Balbid6a7c5c2014-09-08 17:54:57 -0700327 u32 irqnr = 0;
Stefan Sørensen698b4852014-03-06 16:27:15 +0100328 int handled_irq = 0;
Felipe Balbid6a7c5c2014-09-08 17:54:57 -0700329 int i;
Marc Zyngier2db14992011-09-06 09:56:17 +0100330
331 do {
Felipe Balbid6a7c5c2014-09-08 17:54:57 -0700332 for (i = 0; i < omap_nr_pending; i++) {
333 irqnr = intc_readl(INTC_PENDING_IRQ0 + (0x20 * i));
334 if (irqnr)
335 goto out;
336 }
Marc Zyngier2db14992011-09-06 09:56:17 +0100337
338out:
339 if (!irqnr)
340 break;
341
Felipe Balbi11983652014-09-08 17:54:37 -0700342 irqnr = intc_readl(INTC_SIR);
Marc Zyngier2db14992011-09-06 09:56:17 +0100343 irqnr &= ACTIVEIRQ_MASK;
344
Benoit Cousson52fa2122011-11-30 19:21:07 +0100345 if (irqnr) {
346 irqnr = irq_find_mapping(domain, irqnr);
Marc Zyngier2db14992011-09-06 09:56:17 +0100347 handle_IRQ(irqnr, regs);
Stefan Sørensen698b4852014-03-06 16:27:15 +0100348 handled_irq = 1;
Benoit Cousson52fa2122011-11-30 19:21:07 +0100349 }
Marc Zyngier2db14992011-09-06 09:56:17 +0100350 } while (irqnr);
Stefan Sørensen698b4852014-03-06 16:27:15 +0100351
Felipe Balbi503b8d12014-09-15 16:15:04 -0500352 /*
353 * If an irq is masked or deasserted while active, we will
Stefan Sørensen698b4852014-03-06 16:27:15 +0100354 * keep ending up here with no irq handled. So remove it from
Felipe Balbi503b8d12014-09-15 16:15:04 -0500355 * the INTC with an ack.
356 */
Stefan Sørensen698b4852014-03-06 16:27:15 +0100357 if (!handled_irq)
358 omap_ack_irq(NULL);
Marc Zyngier2db14992011-09-06 09:56:17 +0100359}
360
Felipe Balbia4d3c5d2014-09-08 17:54:51 -0700361void __init omap2_init_irq(void)
362{
Felipe Balbia74f0a12014-09-08 17:54:55 -0700363 omap_nr_irqs = 96;
Felipe Balbi52b1e122014-09-08 17:54:57 -0700364 omap_nr_pending = 3;
Felipe Balbia74f0a12014-09-08 17:54:55 -0700365 omap_init_irq(OMAP24XX_IC_BASE, NULL);
Felipe Balbi2aced892014-09-08 17:54:52 -0700366 set_handle_irq(omap_intc_handle_irq);
Felipe Balbia4d3c5d2014-09-08 17:54:51 -0700367}
368
369void __init omap3_init_irq(void)
370{
Felipe Balbia74f0a12014-09-08 17:54:55 -0700371 omap_nr_irqs = 96;
Felipe Balbi52b1e122014-09-08 17:54:57 -0700372 omap_nr_pending = 3;
Felipe Balbia74f0a12014-09-08 17:54:55 -0700373 omap_init_irq(OMAP34XX_IC_BASE, NULL);
Felipe Balbi2aced892014-09-08 17:54:52 -0700374 set_handle_irq(omap_intc_handle_irq);
Felipe Balbia4d3c5d2014-09-08 17:54:51 -0700375}
376
377void __init ti81xx_init_irq(void)
378{
Felipe Balbia74f0a12014-09-08 17:54:55 -0700379 omap_nr_irqs = 96;
Felipe Balbi52b1e122014-09-08 17:54:57 -0700380 omap_nr_pending = 4;
Felipe Balbia74f0a12014-09-08 17:54:55 -0700381 omap_init_irq(OMAP34XX_IC_BASE, NULL);
Felipe Balbi2aced892014-09-08 17:54:52 -0700382 set_handle_irq(omap_intc_handle_irq);
Felipe Balbia4d3c5d2014-09-08 17:54:51 -0700383}
384
Felipe Balbi00b6b032014-09-08 17:54:43 -0700385static int __init intc_of_init(struct device_node *node,
Benoit Cousson52fa2122011-11-30 19:21:07 +0100386 struct device_node *parent)
387{
Felipe Balbi55601c9f2014-09-08 17:54:58 -0700388 int ret;
Felipe Balbia74f0a12014-09-08 17:54:55 -0700389
Felipe Balbi52b1e122014-09-08 17:54:57 -0700390 omap_nr_pending = 3;
Felipe Balbia74f0a12014-09-08 17:54:55 -0700391 omap_nr_irqs = 96;
Benoit Cousson52fa2122011-11-30 19:21:07 +0100392
393 if (WARN_ON(!node))
394 return -ENODEV;
395
Felipe Balbi52b1e122014-09-08 17:54:57 -0700396 if (of_device_is_compatible(node, "ti,am33xx-intc")) {
Felipe Balbia74f0a12014-09-08 17:54:55 -0700397 omap_nr_irqs = 128;
Felipe Balbi52b1e122014-09-08 17:54:57 -0700398 omap_nr_pending = 4;
399 }
Felipe Balbi470f30d2014-09-08 17:54:47 -0700400
Felipe Balbi55601c9f2014-09-08 17:54:58 -0700401 ret = omap_init_irq(-1, of_node_get(node));
402 if (ret < 0)
403 return ret;
Benoit Cousson52fa2122011-11-30 19:21:07 +0100404
Felipe Balbi2aced892014-09-08 17:54:52 -0700405 set_handle_irq(omap_intc_handle_irq);
Felipe Balbib15c76b2014-09-08 17:54:43 -0700406
Benoit Cousson52fa2122011-11-30 19:21:07 +0100407 return 0;
408}
409
Felipe Balbia35db9a2014-09-08 17:54:46 -0700410IRQCHIP_DECLARE(omap2_intc, "ti,omap2-intc", intc_of_init);
411IRQCHIP_DECLARE(omap3_intc, "ti,omap3-intc", intc_of_init);
412IRQCHIP_DECLARE(am33xx_intc, "ti,am33xx-intc", intc_of_init);