blob: fee0ad02c6d0f6563bc41a9fd91f6ebfdf076a18 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
27#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090028#include <linux/slab.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080029#include "drmP.h"
30#include "drm.h"
31#include "drm_crtc.h"
32#include "drm_crtc_helper.h"
David Müllerf5afcd32011-01-06 12:29:32 +000033#include "drm_edid.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080034#include "intel_drv.h"
35#include "i915_drm.h"
36#include "i915_drv.h"
37
Keith Packarde7dbb2f2010-11-16 16:03:53 +080038/* Here's the desired hotplug mode */
39#define ADPA_HOTPLUG_BITS (ADPA_CRT_HOTPLUG_PERIOD_128 | \
40 ADPA_CRT_HOTPLUG_WARMUP_10MS | \
41 ADPA_CRT_HOTPLUG_SAMPLE_4S | \
42 ADPA_CRT_HOTPLUG_VOLTAGE_50 | \
43 ADPA_CRT_HOTPLUG_VOLREF_325MV | \
44 ADPA_CRT_HOTPLUG_ENABLE)
45
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +000046struct intel_crt {
47 struct intel_encoder base;
Keith Packarde7dbb2f2010-11-16 16:03:53 +080048 bool force_hotplug_required;
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +000049};
50
51static struct intel_crt *intel_attached_crt(struct drm_connector *connector)
52{
53 return container_of(intel_attached_encoder(connector),
54 struct intel_crt, base);
55}
56
Jesse Barnes79e53942008-11-07 14:24:08 -080057static void intel_crt_dpms(struct drm_encoder *encoder, int mode)
58{
59 struct drm_device *dev = encoder->dev;
60 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wang2c072452009-06-05 15:38:42 +080061 u32 temp, reg;
Jesse Barnes79e53942008-11-07 14:24:08 -080062
Eric Anholtbad720f2009-10-22 16:11:14 -070063 if (HAS_PCH_SPLIT(dev))
Zhenyu Wang2c072452009-06-05 15:38:42 +080064 reg = PCH_ADPA;
65 else
66 reg = ADPA;
67
68 temp = I915_READ(reg);
Jesse Barnes79e53942008-11-07 14:24:08 -080069 temp &= ~(ADPA_HSYNC_CNTL_DISABLE | ADPA_VSYNC_CNTL_DISABLE);
ling.ma@intel.comfebc7692009-06-25 11:55:57 +080070 temp &= ~ADPA_DAC_ENABLE;
Jesse Barnes79e53942008-11-07 14:24:08 -080071
Akshay Joshi0206e352011-08-16 15:34:10 -040072 switch (mode) {
Jesse Barnes79e53942008-11-07 14:24:08 -080073 case DRM_MODE_DPMS_ON:
74 temp |= ADPA_DAC_ENABLE;
75 break;
76 case DRM_MODE_DPMS_STANDBY:
77 temp |= ADPA_DAC_ENABLE | ADPA_HSYNC_CNTL_DISABLE;
78 break;
79 case DRM_MODE_DPMS_SUSPEND:
80 temp |= ADPA_DAC_ENABLE | ADPA_VSYNC_CNTL_DISABLE;
81 break;
82 case DRM_MODE_DPMS_OFF:
83 temp |= ADPA_HSYNC_CNTL_DISABLE | ADPA_VSYNC_CNTL_DISABLE;
84 break;
85 }
86
Zhenyu Wang2c072452009-06-05 15:38:42 +080087 I915_WRITE(reg, temp);
Jesse Barnes79e53942008-11-07 14:24:08 -080088}
89
90static int intel_crt_mode_valid(struct drm_connector *connector,
91 struct drm_display_mode *mode)
92{
Zhao Yakui6bcdcd92009-03-03 18:06:42 +080093 struct drm_device *dev = connector->dev;
94
95 int max_clock = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -080096 if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
97 return MODE_NO_DBLESCAN;
98
Zhao Yakui6bcdcd92009-03-03 18:06:42 +080099 if (mode->clock < 25000)
100 return MODE_CLOCK_LOW;
101
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100102 if (IS_GEN2(dev))
Zhao Yakui6bcdcd92009-03-03 18:06:42 +0800103 max_clock = 350000;
104 else
105 max_clock = 400000;
106 if (mode->clock > max_clock)
107 return MODE_CLOCK_HIGH;
Jesse Barnes79e53942008-11-07 14:24:08 -0800108
109 return MODE_OK;
110}
111
112static bool intel_crt_mode_fixup(struct drm_encoder *encoder,
113 struct drm_display_mode *mode,
114 struct drm_display_mode *adjusted_mode)
115{
116 return true;
117}
118
119static void intel_crt_mode_set(struct drm_encoder *encoder,
120 struct drm_display_mode *mode,
121 struct drm_display_mode *adjusted_mode)
122{
123
124 struct drm_device *dev = encoder->dev;
125 struct drm_crtc *crtc = encoder->crtc;
126 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
127 struct drm_i915_private *dev_priv = dev->dev_private;
128 int dpll_md_reg;
129 u32 adpa, dpll_md;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800130 u32 adpa_reg;
Jesse Barnes79e53942008-11-07 14:24:08 -0800131
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800132 dpll_md_reg = DPLL_MD(intel_crtc->pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -0800133
Eric Anholtbad720f2009-10-22 16:11:14 -0700134 if (HAS_PCH_SPLIT(dev))
Zhenyu Wang2c072452009-06-05 15:38:42 +0800135 adpa_reg = PCH_ADPA;
136 else
137 adpa_reg = ADPA;
138
Jesse Barnes79e53942008-11-07 14:24:08 -0800139 /*
140 * Disable separate mode multiplier used when cloning SDVO to CRT
141 * XXX this needs to be adjusted when we really are cloning
142 */
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100143 if (INTEL_INFO(dev)->gen >= 4 && !HAS_PCH_SPLIT(dev)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800144 dpll_md = I915_READ(dpll_md_reg);
145 I915_WRITE(dpll_md_reg,
146 dpll_md & ~DPLL_MD_UDI_MULTIPLIER_MASK);
147 }
148
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800149 adpa = ADPA_HOTPLUG_BITS;
Jesse Barnes79e53942008-11-07 14:24:08 -0800150 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
151 adpa |= ADPA_HSYNC_ACTIVE_HIGH;
152 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
153 adpa |= ADPA_VSYNC_ACTIVE_HIGH;
154
Jesse Barnes75770562011-10-12 09:01:58 -0700155 /* For CPT allow 3 pipe config, for others just use A or B */
156 if (HAS_PCH_CPT(dev))
157 adpa |= PORT_TRANS_SEL_CPT(intel_crtc->pipe);
158 else if (intel_crtc->pipe == 0)
159 adpa |= ADPA_PIPE_A_SELECT;
160 else
161 adpa |= ADPA_PIPE_B_SELECT;
Jesse Barnes79e53942008-11-07 14:24:08 -0800162
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800163 if (!HAS_PCH_SPLIT(dev))
164 I915_WRITE(BCLRPAT(intel_crtc->pipe), 0);
165
Zhenyu Wang2c072452009-06-05 15:38:42 +0800166 I915_WRITE(adpa_reg, adpa);
167}
168
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500169static bool intel_ironlake_crt_detect_hotplug(struct drm_connector *connector)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800170{
171 struct drm_device *dev = connector->dev;
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800172 struct intel_crt *crt = intel_attached_crt(connector);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800173 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800174 u32 adpa;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800175 bool ret;
176
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800177 /* The first time through, trigger an explicit detection cycle */
178 if (crt->force_hotplug_required) {
179 bool turn_off_dac = HAS_PCH_SPLIT(dev);
180 u32 save_adpa;
Zhenyu Wang67941da2009-07-24 01:00:33 +0800181
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800182 crt->force_hotplug_required = 0;
Dave Airlied5dd96c2010-08-04 15:52:19 +1000183
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800184 save_adpa = adpa = I915_READ(PCH_ADPA);
185 DRM_DEBUG_KMS("trigger hotplug detect cycle: adpa=0x%x\n", adpa);
Dave Airlied5dd96c2010-08-04 15:52:19 +1000186
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800187 adpa |= ADPA_CRT_HOTPLUG_FORCE_TRIGGER;
188 if (turn_off_dac)
189 adpa &= ~ADPA_DAC_ENABLE;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800190
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800191 I915_WRITE(PCH_ADPA, adpa);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800192
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800193 if (wait_for((I915_READ(PCH_ADPA) & ADPA_CRT_HOTPLUG_FORCE_TRIGGER) == 0,
194 1000))
195 DRM_DEBUG_KMS("timed out waiting for FORCE_TRIGGER");
Zhenyu Wang2c072452009-06-05 15:38:42 +0800196
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800197 if (turn_off_dac) {
198 I915_WRITE(PCH_ADPA, save_adpa);
199 POSTING_READ(PCH_ADPA);
200 }
Zhenyu Wanga4a6b902010-04-07 16:15:55 +0800201 }
202
Zhenyu Wang2c072452009-06-05 15:38:42 +0800203 /* Check the status to see if both blue and green are on now */
204 adpa = I915_READ(PCH_ADPA);
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800205 if ((adpa & ADPA_CRT_HOTPLUG_MONITOR_MASK) != 0)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800206 ret = true;
207 else
208 ret = false;
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800209 DRM_DEBUG_KMS("ironlake hotplug adpa=0x%x, result %d\n", adpa, ret);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800210
Zhenyu Wang2c072452009-06-05 15:38:42 +0800211 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -0800212}
213
214/**
215 * Uses CRT_HOTPLUG_EN and CRT_HOTPLUG_STAT to detect CRT presence.
216 *
217 * Not for i915G/i915GM
218 *
219 * \return true if CRT is connected.
220 * \return false if CRT is disconnected.
221 */
222static bool intel_crt_detect_hotplug(struct drm_connector *connector)
223{
224 struct drm_device *dev = connector->dev;
225 struct drm_i915_private *dev_priv = dev->dev_private;
Adam Jackson7a772c42010-05-24 16:46:29 -0400226 u32 hotplug_en, orig, stat;
227 bool ret = false;
Zhao Yakui771cb082009-03-03 18:07:52 +0800228 int i, tries = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800229
Eric Anholtbad720f2009-10-22 16:11:14 -0700230 if (HAS_PCH_SPLIT(dev))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500231 return intel_ironlake_crt_detect_hotplug(connector);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800232
Zhao Yakui771cb082009-03-03 18:07:52 +0800233 /*
234 * On 4 series desktop, CRT detect sequence need to be done twice
235 * to get a reliable result.
236 */
Jesse Barnes79e53942008-11-07 14:24:08 -0800237
Zhao Yakui771cb082009-03-03 18:07:52 +0800238 if (IS_G4X(dev) && !IS_GM45(dev))
239 tries = 2;
240 else
241 tries = 1;
Adam Jackson7a772c42010-05-24 16:46:29 -0400242 hotplug_en = orig = I915_READ(PORT_HOTPLUG_EN);
Zhao Yakui771cb082009-03-03 18:07:52 +0800243 hotplug_en |= CRT_HOTPLUG_FORCE_DETECT;
Jesse Barnes79e53942008-11-07 14:24:08 -0800244
Zhao Yakui771cb082009-03-03 18:07:52 +0800245 for (i = 0; i < tries ; i++) {
Zhao Yakui771cb082009-03-03 18:07:52 +0800246 /* turn on the FORCE_DETECT */
247 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
Zhao Yakui771cb082009-03-03 18:07:52 +0800248 /* wait for FORCE_DETECT to go off */
Chris Wilson913d8d12010-08-07 11:01:35 +0100249 if (wait_for((I915_READ(PORT_HOTPLUG_EN) &
250 CRT_HOTPLUG_FORCE_DETECT) == 0,
Chris Wilson481b6af2010-08-23 17:43:35 +0100251 1000))
Chris Wilson79077312010-09-12 19:58:04 +0100252 DRM_DEBUG_KMS("timed out waiting for FORCE_DETECT to go off");
Zhao Yakui771cb082009-03-03 18:07:52 +0800253 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800254
Adam Jackson7a772c42010-05-24 16:46:29 -0400255 stat = I915_READ(PORT_HOTPLUG_STAT);
256 if ((stat & CRT_HOTPLUG_MONITOR_MASK) != CRT_HOTPLUG_MONITOR_NONE)
257 ret = true;
Jesse Barnes79e53942008-11-07 14:24:08 -0800258
Adam Jackson7a772c42010-05-24 16:46:29 -0400259 /* clear the interrupt we just generated, if any */
260 I915_WRITE(PORT_HOTPLUG_STAT, CRT_HOTPLUG_INT_STATUS);
261
262 /* and put the bits back */
263 I915_WRITE(PORT_HOTPLUG_EN, orig);
264
265 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -0800266}
267
David Müllerf5afcd32011-01-06 12:29:32 +0000268static bool intel_crt_detect_ddc(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -0800269{
David Müllerf5afcd32011-01-06 12:29:32 +0000270 struct intel_crt *crt = intel_attached_crt(connector);
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +0000271 struct drm_i915_private *dev_priv = crt->base.base.dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -0800272
273 /* CRT should always be at 0, but check anyway */
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +0000274 if (crt->base.type != INTEL_OUTPUT_ANALOG)
Jesse Barnes79e53942008-11-07 14:24:08 -0800275 return false;
276
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +0000277 if (intel_ddc_probe(&crt->base, dev_priv->crt_ddc_pin)) {
David Müllerf5afcd32011-01-06 12:29:32 +0000278 struct edid *edid;
279 bool is_digital = false;
280
281 edid = drm_get_edid(connector,
282 &dev_priv->gmbus[dev_priv->crt_ddc_pin].adapter);
283 /*
284 * This may be a DVI-I connector with a shared DDC
285 * link between analog and digital outputs, so we
286 * have to check the EDID input spec of the attached device.
Chris Wilsond3bcb752011-05-12 22:17:15 +0100287 *
288 * On the other hand, what should we do if it is a broken EDID?
David Müllerf5afcd32011-01-06 12:29:32 +0000289 */
290 if (edid != NULL) {
291 is_digital = edid->input & DRM_EDID_INPUT_DIGITAL;
292 connector->display_info.raw_edid = NULL;
293 kfree(edid);
294 }
295
296 if (!is_digital) {
297 DRM_DEBUG_KMS("CRT detected via DDC:0x50 [EDID]\n");
298 return true;
Chris Wilsond3bcb752011-05-12 22:17:15 +0100299 } else {
300 DRM_DEBUG_KMS("CRT not detected via DDC:0x50 [EDID reports a digital panel]\n");
David Müllerf5afcd32011-01-06 12:29:32 +0000301 }
Chris Wilson6ec3d0c2010-09-22 18:17:01 +0100302 }
303
304 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -0800305}
306
Ma Linge4a5d542009-05-26 11:31:00 +0800307static enum drm_connector_status
Chris Wilson71731882011-04-19 23:10:58 +0100308intel_crt_load_detect(struct intel_crt *crt)
Ma Linge4a5d542009-05-26 11:31:00 +0800309{
Chris Wilson71731882011-04-19 23:10:58 +0100310 struct drm_device *dev = crt->base.base.dev;
Ma Linge4a5d542009-05-26 11:31:00 +0800311 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson71731882011-04-19 23:10:58 +0100312 uint32_t pipe = to_intel_crtc(crt->base.base.crtc)->pipe;
Ma Linge4a5d542009-05-26 11:31:00 +0800313 uint32_t save_bclrpat;
314 uint32_t save_vtotal;
315 uint32_t vtotal, vactive;
316 uint32_t vsample;
317 uint32_t vblank, vblank_start, vblank_end;
318 uint32_t dsl;
319 uint32_t bclrpat_reg;
320 uint32_t vtotal_reg;
321 uint32_t vblank_reg;
322 uint32_t vsync_reg;
323 uint32_t pipeconf_reg;
324 uint32_t pipe_dsl_reg;
325 uint8_t st00;
326 enum drm_connector_status status;
327
Chris Wilson6ec3d0c2010-09-22 18:17:01 +0100328 DRM_DEBUG_KMS("starting load-detect on CRT\n");
329
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800330 bclrpat_reg = BCLRPAT(pipe);
331 vtotal_reg = VTOTAL(pipe);
332 vblank_reg = VBLANK(pipe);
333 vsync_reg = VSYNC(pipe);
334 pipeconf_reg = PIPECONF(pipe);
335 pipe_dsl_reg = PIPEDSL(pipe);
Ma Linge4a5d542009-05-26 11:31:00 +0800336
337 save_bclrpat = I915_READ(bclrpat_reg);
338 save_vtotal = I915_READ(vtotal_reg);
339 vblank = I915_READ(vblank_reg);
340
341 vtotal = ((save_vtotal >> 16) & 0xfff) + 1;
342 vactive = (save_vtotal & 0x7ff) + 1;
343
344 vblank_start = (vblank & 0xfff) + 1;
345 vblank_end = ((vblank >> 16) & 0xfff) + 1;
346
347 /* Set the border color to purple. */
348 I915_WRITE(bclrpat_reg, 0x500050);
349
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100350 if (!IS_GEN2(dev)) {
Ma Linge4a5d542009-05-26 11:31:00 +0800351 uint32_t pipeconf = I915_READ(pipeconf_reg);
352 I915_WRITE(pipeconf_reg, pipeconf | PIPECONF_FORCE_BORDER);
Chris Wilson19c55da2010-08-09 14:50:53 +0100353 POSTING_READ(pipeconf_reg);
Ma Linge4a5d542009-05-26 11:31:00 +0800354 /* Wait for next Vblank to substitue
355 * border color for Color info */
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700356 intel_wait_for_vblank(dev, pipe);
Ma Linge4a5d542009-05-26 11:31:00 +0800357 st00 = I915_READ8(VGA_MSR_WRITE);
358 status = ((st00 & (1 << 4)) != 0) ?
359 connector_status_connected :
360 connector_status_disconnected;
361
362 I915_WRITE(pipeconf_reg, pipeconf);
363 } else {
364 bool restore_vblank = false;
365 int count, detect;
366
367 /*
368 * If there isn't any border, add some.
369 * Yes, this will flicker
370 */
371 if (vblank_start <= vactive && vblank_end >= vtotal) {
372 uint32_t vsync = I915_READ(vsync_reg);
373 uint32_t vsync_start = (vsync & 0xffff) + 1;
374
375 vblank_start = vsync_start;
376 I915_WRITE(vblank_reg,
377 (vblank_start - 1) |
378 ((vblank_end - 1) << 16));
379 restore_vblank = true;
380 }
381 /* sample in the vertical border, selecting the larger one */
382 if (vblank_start - vactive >= vtotal - vblank_end)
383 vsample = (vblank_start + vactive) >> 1;
384 else
385 vsample = (vtotal + vblank_end) >> 1;
386
387 /*
388 * Wait for the border to be displayed
389 */
390 while (I915_READ(pipe_dsl_reg) >= vactive)
391 ;
392 while ((dsl = I915_READ(pipe_dsl_reg)) <= vsample)
393 ;
394 /*
395 * Watch ST00 for an entire scanline
396 */
397 detect = 0;
398 count = 0;
399 do {
400 count++;
401 /* Read the ST00 VGA status register */
402 st00 = I915_READ8(VGA_MSR_WRITE);
403 if (st00 & (1 << 4))
404 detect++;
405 } while ((I915_READ(pipe_dsl_reg) == dsl));
406
407 /* restore vblank if necessary */
408 if (restore_vblank)
409 I915_WRITE(vblank_reg, vblank);
410 /*
411 * If more than 3/4 of the scanline detected a monitor,
412 * then it is assumed to be present. This works even on i830,
413 * where there isn't any way to force the border color across
414 * the screen
415 */
416 status = detect * 4 > count * 3 ?
417 connector_status_connected :
418 connector_status_disconnected;
419 }
420
421 /* Restore previous settings */
422 I915_WRITE(bclrpat_reg, save_bclrpat);
423
424 return status;
425}
426
Chris Wilson7b334fc2010-09-09 23:51:02 +0100427static enum drm_connector_status
Chris Wilson930a9e22010-09-14 11:07:23 +0100428intel_crt_detect(struct drm_connector *connector, bool force)
Jesse Barnes79e53942008-11-07 14:24:08 -0800429{
430 struct drm_device *dev = connector->dev;
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +0000431 struct intel_crt *crt = intel_attached_crt(connector);
Ma Linge4a5d542009-05-26 11:31:00 +0800432 struct drm_crtc *crtc;
Ma Linge4a5d542009-05-26 11:31:00 +0800433 enum drm_connector_status status;
Jesse Barnes79e53942008-11-07 14:24:08 -0800434
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100435 if (I915_HAS_HOTPLUG(dev)) {
Chris Wilson6ec3d0c2010-09-22 18:17:01 +0100436 if (intel_crt_detect_hotplug(connector)) {
437 DRM_DEBUG_KMS("CRT detected via hotplug\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800438 return connector_status_connected;
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800439 } else {
440 DRM_DEBUG_KMS("CRT not detected via hotplug\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800441 return connector_status_disconnected;
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800442 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800443 }
444
David Müllerf5afcd32011-01-06 12:29:32 +0000445 if (intel_crt_detect_ddc(connector))
Jesse Barnes79e53942008-11-07 14:24:08 -0800446 return connector_status_connected;
447
Chris Wilson930a9e22010-09-14 11:07:23 +0100448 if (!force)
Chris Wilson7b334fc2010-09-09 23:51:02 +0100449 return connector->status;
450
Ma Linge4a5d542009-05-26 11:31:00 +0800451 /* for pre-945g platforms use load detect */
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +0000452 crtc = crt->base.base.crtc;
453 if (crtc && crtc->enabled) {
Chris Wilson71731882011-04-19 23:10:58 +0100454 status = intel_crt_load_detect(crt);
Ma Linge4a5d542009-05-26 11:31:00 +0800455 } else {
Chris Wilson8261b192011-04-19 23:18:09 +0100456 struct intel_load_detect_pipe tmp;
457
458 if (intel_get_load_detect_pipe(&crt->base, connector, NULL,
459 &tmp)) {
David Müllerf5afcd32011-01-06 12:29:32 +0000460 if (intel_crt_detect_ddc(connector))
Chris Wilson6ec3d0c2010-09-22 18:17:01 +0100461 status = connector_status_connected;
462 else
Chris Wilson71731882011-04-19 23:10:58 +0100463 status = intel_crt_load_detect(crt);
Chris Wilson8261b192011-04-19 23:18:09 +0100464 intel_release_load_detect_pipe(&crt->base, connector,
465 &tmp);
Ma Linge4a5d542009-05-26 11:31:00 +0800466 } else
467 status = connector_status_unknown;
468 }
469
470 return status;
Jesse Barnes79e53942008-11-07 14:24:08 -0800471}
472
473static void intel_crt_destroy(struct drm_connector *connector)
474{
Jesse Barnes79e53942008-11-07 14:24:08 -0800475 drm_sysfs_connector_remove(connector);
476 drm_connector_cleanup(connector);
477 kfree(connector);
478}
479
480static int intel_crt_get_modes(struct drm_connector *connector)
481{
ling.ma@intel.com8e4d36b2009-06-30 11:35:34 +0800482 struct drm_device *dev = connector->dev;
Chris Wilsonf899fc62010-07-20 15:44:45 -0700483 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson890f3352010-09-14 16:46:59 +0100484 int ret;
ling.ma@intel.com8e4d36b2009-06-30 11:35:34 +0800485
Chris Wilsonf899fc62010-07-20 15:44:45 -0700486 ret = intel_ddc_get_modes(connector,
487 &dev_priv->gmbus[dev_priv->crt_ddc_pin].adapter);
ling.ma@intel.com8e4d36b2009-06-30 11:35:34 +0800488 if (ret || !IS_G4X(dev))
Chris Wilsonf899fc62010-07-20 15:44:45 -0700489 return ret;
ling.ma@intel.com8e4d36b2009-06-30 11:35:34 +0800490
ling.ma@intel.com8e4d36b2009-06-30 11:35:34 +0800491 /* Try to probe digital port for output in DVI-I -> VGA mode. */
Chris Wilsonf899fc62010-07-20 15:44:45 -0700492 return intel_ddc_get_modes(connector,
493 &dev_priv->gmbus[GMBUS_PORT_DPB].adapter);
Jesse Barnes79e53942008-11-07 14:24:08 -0800494}
495
496static int intel_crt_set_property(struct drm_connector *connector,
497 struct drm_property *property,
498 uint64_t value)
499{
Jesse Barnes79e53942008-11-07 14:24:08 -0800500 return 0;
501}
502
Chris Wilsonf3269052011-01-24 15:17:08 +0000503static void intel_crt_reset(struct drm_connector *connector)
504{
505 struct drm_device *dev = connector->dev;
506 struct intel_crt *crt = intel_attached_crt(connector);
507
508 if (HAS_PCH_SPLIT(dev))
509 crt->force_hotplug_required = 1;
510}
511
Jesse Barnes79e53942008-11-07 14:24:08 -0800512/*
513 * Routines for controlling stuff on the analog port
514 */
515
516static const struct drm_encoder_helper_funcs intel_crt_helper_funcs = {
517 .dpms = intel_crt_dpms,
518 .mode_fixup = intel_crt_mode_fixup,
519 .prepare = intel_encoder_prepare,
520 .commit = intel_encoder_commit,
521 .mode_set = intel_crt_mode_set,
522};
523
524static const struct drm_connector_funcs intel_crt_connector_funcs = {
Chris Wilsonf3269052011-01-24 15:17:08 +0000525 .reset = intel_crt_reset,
Keith Packardc9fb15f2009-05-30 20:42:28 -0700526 .dpms = drm_helper_connector_dpms,
Jesse Barnes79e53942008-11-07 14:24:08 -0800527 .detect = intel_crt_detect,
528 .fill_modes = drm_helper_probe_single_connector_modes,
529 .destroy = intel_crt_destroy,
530 .set_property = intel_crt_set_property,
531};
532
533static const struct drm_connector_helper_funcs intel_crt_connector_helper_funcs = {
534 .mode_valid = intel_crt_mode_valid,
535 .get_modes = intel_crt_get_modes,
Chris Wilsondf0e9242010-09-09 16:20:55 +0100536 .best_encoder = intel_best_encoder,
Jesse Barnes79e53942008-11-07 14:24:08 -0800537};
538
Jesse Barnes79e53942008-11-07 14:24:08 -0800539static const struct drm_encoder_funcs intel_crt_enc_funcs = {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100540 .destroy = intel_encoder_destroy,
Jesse Barnes79e53942008-11-07 14:24:08 -0800541};
542
543void intel_crt_init(struct drm_device *dev)
544{
545 struct drm_connector *connector;
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +0000546 struct intel_crt *crt;
Zhenyu Wang454c1ca2010-03-29 15:53:23 +0800547 struct intel_connector *intel_connector;
David Müller (ELSOFT AG)db545012009-08-29 08:54:45 +0200548 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -0800549
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +0000550 crt = kzalloc(sizeof(struct intel_crt), GFP_KERNEL);
551 if (!crt)
Jesse Barnes79e53942008-11-07 14:24:08 -0800552 return;
553
Zhenyu Wang454c1ca2010-03-29 15:53:23 +0800554 intel_connector = kzalloc(sizeof(struct intel_connector), GFP_KERNEL);
555 if (!intel_connector) {
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +0000556 kfree(crt);
Zhenyu Wang454c1ca2010-03-29 15:53:23 +0800557 return;
558 }
559
560 connector = &intel_connector->base;
561 drm_connector_init(dev, &intel_connector->base,
Jesse Barnes79e53942008-11-07 14:24:08 -0800562 &intel_crt_connector_funcs, DRM_MODE_CONNECTOR_VGA);
563
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +0000564 drm_encoder_init(dev, &crt->base.base, &intel_crt_enc_funcs,
Jesse Barnes79e53942008-11-07 14:24:08 -0800565 DRM_MODE_ENCODER_DAC);
566
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +0000567 intel_connector_attach_encoder(intel_connector, &crt->base);
Jesse Barnes79e53942008-11-07 14:24:08 -0800568
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +0000569 crt->base.type = INTEL_OUTPUT_ANALOG;
570 crt->base.clone_mask = (1 << INTEL_SDVO_NON_TV_CLONE_BIT |
571 1 << INTEL_ANALOG_CLONE_BIT |
572 1 << INTEL_SDVO_LVDS_CLONE_BIT);
573 crt->base.crtc_mask = (1 << 0) | (1 << 1);
Krzysztof Halasa734b4152010-05-25 18:41:46 +0200574 connector->interlace_allowed = 1;
Jesse Barnes79e53942008-11-07 14:24:08 -0800575 connector->doublescan_allowed = 0;
576
Chris Wilsonc9a1c4c2010-11-16 10:58:37 +0000577 drm_encoder_helper_add(&crt->base.base, &intel_crt_helper_funcs);
Jesse Barnes79e53942008-11-07 14:24:08 -0800578 drm_connector_helper_add(connector, &intel_crt_connector_helper_funcs);
579
580 drm_sysfs_connector_add(connector);
Jesse Barnesb01f2c32009-12-11 11:07:17 -0800581
Dave Airlieeb1f8e42010-05-07 06:42:51 +0000582 if (I915_HAS_HOTPLUG(dev))
583 connector->polled = DRM_CONNECTOR_POLL_HPD;
584 else
585 connector->polled = DRM_CONNECTOR_POLL_CONNECT;
586
Keith Packarde7dbb2f2010-11-16 16:03:53 +0800587 /*
588 * Configure the automatic hotplug detection stuff
589 */
590 crt->force_hotplug_required = 0;
591 if (HAS_PCH_SPLIT(dev)) {
592 u32 adpa;
593
594 adpa = I915_READ(PCH_ADPA);
595 adpa &= ~ADPA_CRT_HOTPLUG_MASK;
596 adpa |= ADPA_HOTPLUG_BITS;
597 I915_WRITE(PCH_ADPA, adpa);
598 POSTING_READ(PCH_ADPA);
599
600 DRM_DEBUG_KMS("pch crt adpa set to 0x%x\n", adpa);
601 crt->force_hotplug_required = 1;
602 }
603
Jesse Barnesb01f2c32009-12-11 11:07:17 -0800604 dev_priv->hotplug_supported_mask |= CRT_HOTPLUG_INT_STATUS;
Jesse Barnes79e53942008-11-07 14:24:08 -0800605}