blob: d6eba661105f5012d013df9eac621dff24b1b1b9 [file] [log] [blame]
Eric Anholt62fdfea2010-05-21 13:26:39 -07001/*
2 * Copyright © 2008-2010 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Zou Nan hai <nanhai.zou@intel.com>
26 * Xiang Hai hao<haihao.xiang@intel.com>
27 *
28 */
29
30#include "drmP.h"
31#include "drm.h"
Eric Anholt62fdfea2010-05-21 13:26:39 -070032#include "i915_drv.h"
Zou Nan hai8187a2b2010-05-21 09:08:55 +080033#include "i915_drm.h"
Eric Anholt62fdfea2010-05-21 13:26:39 -070034#include "i915_trace.h"
Xiang, Haihao881f47b2010-09-19 14:40:43 +010035#include "intel_drv.h"
Eric Anholt62fdfea2010-05-21 13:26:39 -070036
Chris Wilson6f392d5482010-08-07 11:01:22 +010037static u32 i915_gem_get_seqno(struct drm_device *dev)
38{
39 drm_i915_private_t *dev_priv = dev->dev_private;
40 u32 seqno;
41
42 seqno = dev_priv->next_seqno;
43
44 /* reserve 0 for non-seqno */
45 if (++dev_priv->next_seqno == 0)
46 dev_priv->next_seqno = 1;
47
48 return seqno;
49}
50
Zou Nan hai8187a2b2010-05-21 09:08:55 +080051static void
Chris Wilson78501ea2010-10-27 12:18:21 +010052render_ring_flush(struct intel_ring_buffer *ring,
Chris Wilsonab6f8e32010-09-19 17:53:44 +010053 u32 invalidate_domains,
54 u32 flush_domains)
Eric Anholt62fdfea2010-05-21 13:26:39 -070055{
Chris Wilson78501ea2010-10-27 12:18:21 +010056 struct drm_device *dev = ring->dev;
Chris Wilson6f392d5482010-08-07 11:01:22 +010057 drm_i915_private_t *dev_priv = dev->dev_private;
58 u32 cmd;
59
Eric Anholt62fdfea2010-05-21 13:26:39 -070060#if WATCH_EXEC
61 DRM_INFO("%s: invalidate %08x flush %08x\n", __func__,
62 invalidate_domains, flush_domains);
63#endif
Chris Wilson6f392d5482010-08-07 11:01:22 +010064
65 trace_i915_gem_request_flush(dev, dev_priv->next_seqno,
Eric Anholt62fdfea2010-05-21 13:26:39 -070066 invalidate_domains, flush_domains);
67
Eric Anholt62fdfea2010-05-21 13:26:39 -070068 if ((invalidate_domains | flush_domains) & I915_GEM_GPU_DOMAINS) {
69 /*
70 * read/write caches:
71 *
72 * I915_GEM_DOMAIN_RENDER is always invalidated, but is
73 * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
74 * also flushed at 2d versus 3d pipeline switches.
75 *
76 * read-only caches:
77 *
78 * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
79 * MI_READ_FLUSH is set, and is always flushed on 965.
80 *
81 * I915_GEM_DOMAIN_COMMAND may not exist?
82 *
83 * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
84 * invalidated when MI_EXE_FLUSH is set.
85 *
86 * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
87 * invalidated with every MI_FLUSH.
88 *
89 * TLBs:
90 *
91 * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
92 * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
93 * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
94 * are flushed at any MI_FLUSH.
95 */
96
97 cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
98 if ((invalidate_domains|flush_domains) &
99 I915_GEM_DOMAIN_RENDER)
100 cmd &= ~MI_NO_WRITE_FLUSH;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100101 if (INTEL_INFO(dev)->gen < 4) {
Eric Anholt62fdfea2010-05-21 13:26:39 -0700102 /*
103 * On the 965, the sampler cache always gets flushed
104 * and this bit is reserved.
105 */
106 if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
107 cmd |= MI_READ_FLUSH;
108 }
109 if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
110 cmd |= MI_EXE_FLUSH;
111
112#if WATCH_EXEC
113 DRM_INFO("%s: queue flush %08x to ring\n", __func__, cmd);
114#endif
Chris Wilson78501ea2010-10-27 12:18:21 +0100115 intel_ring_begin(ring, 2);
116 intel_ring_emit(ring, cmd);
117 intel_ring_emit(ring, MI_NOOP);
118 intel_ring_advance(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800119 }
120}
121
Chris Wilson78501ea2010-10-27 12:18:21 +0100122static void ring_write_tail(struct intel_ring_buffer *ring,
Chris Wilson297b0c52010-10-22 17:02:41 +0100123 u32 value)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800124{
Chris Wilson78501ea2010-10-27 12:18:21 +0100125 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Chris Wilson297b0c52010-10-22 17:02:41 +0100126 I915_WRITE_TAIL(ring, value);
Xiang, Haihaod46eefa2010-09-16 10:43:12 +0800127}
128
Chris Wilson78501ea2010-10-27 12:18:21 +0100129u32 intel_ring_get_active_head(struct intel_ring_buffer *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800130{
Chris Wilson78501ea2010-10-27 12:18:21 +0100131 drm_i915_private_t *dev_priv = ring->dev->dev_private;
132 u32 acthd_reg = INTEL_INFO(ring->dev)->gen >= 4 ?
Daniel Vetter3d281d82010-09-24 21:14:22 +0200133 RING_ACTHD(ring->mmio_base) : ACTHD;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800134
135 return I915_READ(acthd_reg);
136}
137
Chris Wilson78501ea2010-10-27 12:18:21 +0100138static int init_ring_common(struct intel_ring_buffer *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800139{
Chris Wilson78501ea2010-10-27 12:18:21 +0100140 drm_i915_private_t *dev_priv = ring->dev->dev_private;
141 struct drm_i915_gem_object *obj_priv = to_intel_bo(ring->gem_object);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800142 u32 head;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800143
144 /* Stop the ring if it's running. */
Daniel Vetter7f2ab692010-08-02 17:06:59 +0200145 I915_WRITE_CTL(ring, 0);
Daniel Vetter570ef602010-08-02 17:06:23 +0200146 I915_WRITE_HEAD(ring, 0);
Chris Wilson78501ea2010-10-27 12:18:21 +0100147 ring->write_tail(ring, 0);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800148
149 /* Initialize the ring. */
Daniel Vetter6c0e1c52010-08-02 16:33:33 +0200150 I915_WRITE_START(ring, obj_priv->gtt_offset);
Daniel Vetter570ef602010-08-02 17:06:23 +0200151 head = I915_READ_HEAD(ring) & HEAD_ADDR;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800152
153 /* G45 ring initialization fails to reset head to zero */
154 if (head != 0) {
155 DRM_ERROR("%s head not reset to zero "
156 "ctl %08x head %08x tail %08x start %08x\n",
157 ring->name,
Daniel Vetter7f2ab692010-08-02 17:06:59 +0200158 I915_READ_CTL(ring),
Daniel Vetter570ef602010-08-02 17:06:23 +0200159 I915_READ_HEAD(ring),
Daniel Vetter870e86d2010-08-02 16:29:44 +0200160 I915_READ_TAIL(ring),
Daniel Vetter6c0e1c52010-08-02 16:33:33 +0200161 I915_READ_START(ring));
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800162
Daniel Vetter570ef602010-08-02 17:06:23 +0200163 I915_WRITE_HEAD(ring, 0);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800164
165 DRM_ERROR("%s head forced to zero "
166 "ctl %08x head %08x tail %08x start %08x\n",
167 ring->name,
Daniel Vetter7f2ab692010-08-02 17:06:59 +0200168 I915_READ_CTL(ring),
Daniel Vetter570ef602010-08-02 17:06:23 +0200169 I915_READ_HEAD(ring),
Daniel Vetter870e86d2010-08-02 16:29:44 +0200170 I915_READ_TAIL(ring),
Daniel Vetter6c0e1c52010-08-02 16:33:33 +0200171 I915_READ_START(ring));
Eric Anholt62fdfea2010-05-21 13:26:39 -0700172 }
173
Daniel Vetter7f2ab692010-08-02 17:06:59 +0200174 I915_WRITE_CTL(ring,
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800175 ((ring->gem_object->size - PAGE_SIZE) & RING_NR_PAGES)
176 | RING_NO_REPORT | RING_VALID);
177
Daniel Vetter570ef602010-08-02 17:06:23 +0200178 head = I915_READ_HEAD(ring) & HEAD_ADDR;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800179 /* If the head is still not zero, the ring is dead */
180 if (head != 0) {
181 DRM_ERROR("%s initialization failed "
182 "ctl %08x head %08x tail %08x start %08x\n",
183 ring->name,
Daniel Vetter7f2ab692010-08-02 17:06:59 +0200184 I915_READ_CTL(ring),
Daniel Vetter570ef602010-08-02 17:06:23 +0200185 I915_READ_HEAD(ring),
Daniel Vetter870e86d2010-08-02 16:29:44 +0200186 I915_READ_TAIL(ring),
Daniel Vetter6c0e1c52010-08-02 16:33:33 +0200187 I915_READ_START(ring));
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800188 return -EIO;
189 }
190
Chris Wilson78501ea2010-10-27 12:18:21 +0100191 if (!drm_core_check_feature(ring->dev, DRIVER_MODESET))
192 i915_kernel_lost_context(ring->dev);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800193 else {
Daniel Vetter570ef602010-08-02 17:06:23 +0200194 ring->head = I915_READ_HEAD(ring) & HEAD_ADDR;
Daniel Vetter870e86d2010-08-02 16:29:44 +0200195 ring->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800196 ring->space = ring->head - (ring->tail + 8);
197 if (ring->space < 0)
198 ring->space += ring->size;
199 }
200 return 0;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700201}
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800202
Chris Wilson78501ea2010-10-27 12:18:21 +0100203static int init_render_ring(struct intel_ring_buffer *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800204{
Chris Wilson78501ea2010-10-27 12:18:21 +0100205 struct drm_device *dev = ring->dev;
206 int ret = init_ring_common(ring);
Zhenyu Wanga69ffdb2010-08-30 16:12:42 +0800207
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100208 if (INTEL_INFO(dev)->gen > 3) {
Chris Wilson78501ea2010-10-27 12:18:21 +0100209 drm_i915_private_t *dev_priv = dev->dev_private;
210 int mode = VS_TIMER_DISPATCH << 16 | VS_TIMER_DISPATCH;
Zhenyu Wanga69ffdb2010-08-30 16:12:42 +0800211 if (IS_GEN6(dev))
212 mode |= MI_FLUSH_ENABLE << 16 | MI_FLUSH_ENABLE;
213 I915_WRITE(MI_MODE, mode);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800214 }
Chris Wilson78501ea2010-10-27 12:18:21 +0100215
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800216 return ret;
217}
218
Chris Wilson78501ea2010-10-27 12:18:21 +0100219#define PIPE_CONTROL_FLUSH(ring__, addr__) \
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800220do { \
Chris Wilson78501ea2010-10-27 12:18:21 +0100221 intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL | PIPE_CONTROL_QW_WRITE | \
Zhenyu Wangca764822010-05-27 10:26:42 +0800222 PIPE_CONTROL_DEPTH_STALL | 2); \
Chris Wilson78501ea2010-10-27 12:18:21 +0100223 intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
224 intel_ring_emit(ring__, 0); \
225 intel_ring_emit(ring__, 0); \
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800226} while (0)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700227
228/**
229 * Creates a new sequence number, emitting a write of it to the status page
230 * plus an interrupt, which will trigger i915_user_interrupt_handler.
231 *
232 * Must be called with struct_lock held.
233 *
234 * Returned sequence numbers are nonzero on success.
235 */
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800236static u32
Chris Wilson78501ea2010-10-27 12:18:21 +0100237render_ring_add_request(struct intel_ring_buffer *ring,
Chris Wilsonab6f8e32010-09-19 17:53:44 +0100238 u32 flush_domains)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700239{
Chris Wilson78501ea2010-10-27 12:18:21 +0100240 struct drm_device *dev = ring->dev;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700241 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson6f392d5482010-08-07 11:01:22 +0100242 u32 seqno;
243
244 seqno = i915_gem_get_seqno(dev);
Zhenyu Wangca764822010-05-27 10:26:42 +0800245
246 if (IS_GEN6(dev)) {
Chris Wilson78501ea2010-10-27 12:18:21 +0100247 intel_ring_begin(ring, 6);
248 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL | 3);
249 intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE |
Zhenyu Wangca764822010-05-27 10:26:42 +0800250 PIPE_CONTROL_WC_FLUSH | PIPE_CONTROL_IS_FLUSH |
251 PIPE_CONTROL_NOTIFY);
Chris Wilson78501ea2010-10-27 12:18:21 +0100252 intel_ring_emit(ring, dev_priv->seqno_gfx_addr | PIPE_CONTROL_GLOBAL_GTT);
253 intel_ring_emit(ring, seqno);
254 intel_ring_emit(ring, 0);
255 intel_ring_emit(ring, 0);
256 intel_ring_advance(ring);
Zhenyu Wangca764822010-05-27 10:26:42 +0800257 } else if (HAS_PIPE_CONTROL(dev)) {
Eric Anholt62fdfea2010-05-21 13:26:39 -0700258 u32 scratch_addr = dev_priv->seqno_gfx_addr + 128;
259
260 /*
261 * Workaround qword write incoherence by flushing the
262 * PIPE_NOTIFY buffers out to memory before requesting
263 * an interrupt.
264 */
Chris Wilson78501ea2010-10-27 12:18:21 +0100265 intel_ring_begin(ring, 32);
266 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL | PIPE_CONTROL_QW_WRITE |
Eric Anholt62fdfea2010-05-21 13:26:39 -0700267 PIPE_CONTROL_WC_FLUSH | PIPE_CONTROL_TC_FLUSH);
Chris Wilson78501ea2010-10-27 12:18:21 +0100268 intel_ring_emit(ring, dev_priv->seqno_gfx_addr | PIPE_CONTROL_GLOBAL_GTT);
269 intel_ring_emit(ring, seqno);
270 intel_ring_emit(ring, 0);
271 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700272 scratch_addr += 128; /* write to separate cachelines */
Chris Wilson78501ea2010-10-27 12:18:21 +0100273 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700274 scratch_addr += 128;
Chris Wilson78501ea2010-10-27 12:18:21 +0100275 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700276 scratch_addr += 128;
Chris Wilson78501ea2010-10-27 12:18:21 +0100277 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700278 scratch_addr += 128;
Chris Wilson78501ea2010-10-27 12:18:21 +0100279 PIPE_CONTROL_FLUSH(ring, scratch_addr);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700280 scratch_addr += 128;
Chris Wilson78501ea2010-10-27 12:18:21 +0100281 PIPE_CONTROL_FLUSH(ring, scratch_addr);
282 intel_ring_emit(ring, GFX_OP_PIPE_CONTROL | PIPE_CONTROL_QW_WRITE |
Eric Anholt62fdfea2010-05-21 13:26:39 -0700283 PIPE_CONTROL_WC_FLUSH | PIPE_CONTROL_TC_FLUSH |
284 PIPE_CONTROL_NOTIFY);
Chris Wilson78501ea2010-10-27 12:18:21 +0100285 intel_ring_emit(ring, dev_priv->seqno_gfx_addr | PIPE_CONTROL_GLOBAL_GTT);
286 intel_ring_emit(ring, seqno);
287 intel_ring_emit(ring, 0);
288 intel_ring_advance(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700289 } else {
Chris Wilson78501ea2010-10-27 12:18:21 +0100290 intel_ring_begin(ring, 4);
291 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
292 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
293 intel_ring_emit(ring, seqno);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700294
Chris Wilson78501ea2010-10-27 12:18:21 +0100295 intel_ring_emit(ring, MI_USER_INTERRUPT);
296 intel_ring_advance(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700297 }
298 return seqno;
299}
300
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800301static u32
Chris Wilson78501ea2010-10-27 12:18:21 +0100302render_ring_get_seqno(struct intel_ring_buffer *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800303{
Chris Wilson78501ea2010-10-27 12:18:21 +0100304 struct drm_device *dev = ring->dev;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800305 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
306 if (HAS_PIPE_CONTROL(dev))
307 return ((volatile u32 *)(dev_priv->seqno_page))[0];
308 else
309 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
310}
311
312static void
Chris Wilson78501ea2010-10-27 12:18:21 +0100313render_ring_get_user_irq(struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700314{
Chris Wilson78501ea2010-10-27 12:18:21 +0100315 struct drm_device *dev = ring->dev;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700316 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
317 unsigned long irqflags;
318
319 spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800320 if (dev->irq_enabled && (++ring->user_irq_refcount == 1)) {
Eric Anholt62fdfea2010-05-21 13:26:39 -0700321 if (HAS_PCH_SPLIT(dev))
322 ironlake_enable_graphics_irq(dev_priv, GT_PIPE_NOTIFY);
323 else
324 i915_enable_irq(dev_priv, I915_USER_INTERRUPT);
325 }
326 spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
327}
328
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800329static void
Chris Wilson78501ea2010-10-27 12:18:21 +0100330render_ring_put_user_irq(struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700331{
Chris Wilson78501ea2010-10-27 12:18:21 +0100332 struct drm_device *dev = ring->dev;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700333 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
334 unsigned long irqflags;
335
336 spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800337 BUG_ON(dev->irq_enabled && ring->user_irq_refcount <= 0);
338 if (dev->irq_enabled && (--ring->user_irq_refcount == 0)) {
Eric Anholt62fdfea2010-05-21 13:26:39 -0700339 if (HAS_PCH_SPLIT(dev))
340 ironlake_disable_graphics_irq(dev_priv, GT_PIPE_NOTIFY);
341 else
342 i915_disable_irq(dev_priv, I915_USER_INTERRUPT);
343 }
344 spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
345}
346
Chris Wilson78501ea2010-10-27 12:18:21 +0100347void intel_ring_setup_status_page(struct intel_ring_buffer *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800348{
Chris Wilson78501ea2010-10-27 12:18:21 +0100349 drm_i915_private_t *dev_priv = ring->dev->dev_private;
350 u32 mmio = IS_GEN6(ring->dev) ?
351 RING_HWS_PGA_GEN6(ring->mmio_base) :
352 RING_HWS_PGA(ring->mmio_base);
353 I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
354 POSTING_READ(mmio);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800355}
356
Chris Wilsonab6f8e32010-09-19 17:53:44 +0100357static void
Chris Wilson78501ea2010-10-27 12:18:21 +0100358bsd_ring_flush(struct intel_ring_buffer *ring,
359 u32 invalidate_domains,
360 u32 flush_domains)
Zou Nan haid1b851f2010-05-21 09:08:57 +0800361{
Chris Wilson78501ea2010-10-27 12:18:21 +0100362 intel_ring_begin(ring, 2);
363 intel_ring_emit(ring, MI_FLUSH);
364 intel_ring_emit(ring, MI_NOOP);
365 intel_ring_advance(ring);
Zou Nan haid1b851f2010-05-21 09:08:57 +0800366}
367
368static u32
Chris Wilson78501ea2010-10-27 12:18:21 +0100369ring_add_request(struct intel_ring_buffer *ring,
Chris Wilson549f7362010-10-19 11:19:32 +0100370 u32 flush_domains)
Zou Nan haid1b851f2010-05-21 09:08:57 +0800371{
372 u32 seqno;
Chris Wilson6f392d5482010-08-07 11:01:22 +0100373
Chris Wilson78501ea2010-10-27 12:18:21 +0100374 seqno = i915_gem_get_seqno(ring->dev);
Chris Wilson6f392d5482010-08-07 11:01:22 +0100375
Chris Wilson78501ea2010-10-27 12:18:21 +0100376 intel_ring_begin(ring, 4);
377 intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
378 intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
379 intel_ring_emit(ring, seqno);
380 intel_ring_emit(ring, MI_USER_INTERRUPT);
381 intel_ring_advance(ring);
Zou Nan haid1b851f2010-05-21 09:08:57 +0800382
383 DRM_DEBUG_DRIVER("%s %d\n", ring->name, seqno);
384
385 return seqno;
386}
387
Zou Nan haid1b851f2010-05-21 09:08:57 +0800388static void
Chris Wilson78501ea2010-10-27 12:18:21 +0100389bsd_ring_get_user_irq(struct intel_ring_buffer *ring)
Zou Nan haid1b851f2010-05-21 09:08:57 +0800390{
391 /* do nothing */
392}
393static void
Chris Wilson78501ea2010-10-27 12:18:21 +0100394bsd_ring_put_user_irq(struct intel_ring_buffer *ring)
Zou Nan haid1b851f2010-05-21 09:08:57 +0800395{
396 /* do nothing */
397}
398
399static u32
Chris Wilson78501ea2010-10-27 12:18:21 +0100400ring_status_page_get_seqno(struct intel_ring_buffer *ring)
Zou Nan haid1b851f2010-05-21 09:08:57 +0800401{
402 return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
403}
404
405static int
Chris Wilson78501ea2010-10-27 12:18:21 +0100406ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
407 struct drm_i915_gem_execbuffer2 *exec,
408 struct drm_clip_rect *cliprects,
409 uint64_t exec_offset)
Zou Nan haid1b851f2010-05-21 09:08:57 +0800410{
411 uint32_t exec_start;
Chris Wilson78501ea2010-10-27 12:18:21 +0100412
Zou Nan haid1b851f2010-05-21 09:08:57 +0800413 exec_start = (uint32_t) exec_offset + exec->batch_start_offset;
Chris Wilson78501ea2010-10-27 12:18:21 +0100414
415 intel_ring_begin(ring, 2);
416 intel_ring_emit(ring,
417 MI_BATCH_BUFFER_START |
418 (2 << 6) |
419 MI_BATCH_NON_SECURE_I965);
420 intel_ring_emit(ring, exec_start);
421 intel_ring_advance(ring);
422
Zou Nan haid1b851f2010-05-21 09:08:57 +0800423 return 0;
424}
425
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800426static int
Chris Wilson78501ea2010-10-27 12:18:21 +0100427render_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
428 struct drm_i915_gem_execbuffer2 *exec,
429 struct drm_clip_rect *cliprects,
430 uint64_t exec_offset)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700431{
Chris Wilson78501ea2010-10-27 12:18:21 +0100432 struct drm_device *dev = ring->dev;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700433 drm_i915_private_t *dev_priv = dev->dev_private;
434 int nbox = exec->num_cliprects;
435 int i = 0, count;
436 uint32_t exec_start, exec_len;
Chris Wilson78501ea2010-10-27 12:18:21 +0100437
Eric Anholt62fdfea2010-05-21 13:26:39 -0700438 exec_start = (uint32_t) exec_offset + exec->batch_start_offset;
439 exec_len = (uint32_t) exec->batch_len;
440
Chris Wilson6f392d5482010-08-07 11:01:22 +0100441 trace_i915_gem_request_submit(dev, dev_priv->next_seqno + 1);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700442
443 count = nbox ? nbox : 1;
444
445 for (i = 0; i < count; i++) {
446 if (i < nbox) {
447 int ret = i915_emit_box(dev, cliprects, i,
448 exec->DR1, exec->DR4);
449 if (ret)
450 return ret;
451 }
452
453 if (IS_I830(dev) || IS_845G(dev)) {
Chris Wilson78501ea2010-10-27 12:18:21 +0100454 intel_ring_begin(ring, 4);
455 intel_ring_emit(ring, MI_BATCH_BUFFER);
456 intel_ring_emit(ring, exec_start | MI_BATCH_NON_SECURE);
457 intel_ring_emit(ring, exec_start + exec_len - 4);
458 intel_ring_emit(ring, 0);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700459 } else {
Chris Wilson78501ea2010-10-27 12:18:21 +0100460 intel_ring_begin(ring, 2);
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100461 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson78501ea2010-10-27 12:18:21 +0100462 intel_ring_emit(ring,
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800463 MI_BATCH_BUFFER_START | (2 << 6)
464 | MI_BATCH_NON_SECURE_I965);
Chris Wilson78501ea2010-10-27 12:18:21 +0100465 intel_ring_emit(ring, exec_start);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700466 } else {
Chris Wilson78501ea2010-10-27 12:18:21 +0100467 intel_ring_emit(ring, MI_BATCH_BUFFER_START
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800468 | (2 << 6));
Chris Wilson78501ea2010-10-27 12:18:21 +0100469 intel_ring_emit(ring, exec_start |
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800470 MI_BATCH_NON_SECURE);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700471 }
Eric Anholt62fdfea2010-05-21 13:26:39 -0700472 }
Chris Wilson78501ea2010-10-27 12:18:21 +0100473 intel_ring_advance(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700474 }
475
Chris Wilsonf00a3dd2010-10-21 14:57:17 +0100476 if (IS_G4X(dev) || IS_GEN5(dev)) {
Chris Wilson78501ea2010-10-27 12:18:21 +0100477 intel_ring_begin(ring, 2);
478 intel_ring_emit(ring, MI_FLUSH |
Zou Nan hai1cafd342010-06-25 13:40:24 +0800479 MI_NO_WRITE_FLUSH |
480 MI_INVALIDATE_ISP );
Chris Wilson78501ea2010-10-27 12:18:21 +0100481 intel_ring_emit(ring, MI_NOOP);
482 intel_ring_advance(ring);
Zou Nan hai1cafd342010-06-25 13:40:24 +0800483 }
Eric Anholt62fdfea2010-05-21 13:26:39 -0700484 /* XXX breadcrumb */
Zou Nan hai1cafd342010-06-25 13:40:24 +0800485
Eric Anholt62fdfea2010-05-21 13:26:39 -0700486 return 0;
487}
488
Chris Wilson78501ea2010-10-27 12:18:21 +0100489static void cleanup_status_page(struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700490{
Chris Wilson78501ea2010-10-27 12:18:21 +0100491 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700492 struct drm_gem_object *obj;
493 struct drm_i915_gem_object *obj_priv;
494
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800495 obj = ring->status_page.obj;
496 if (obj == NULL)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700497 return;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700498 obj_priv = to_intel_bo(obj);
499
500 kunmap(obj_priv->pages[0]);
501 i915_gem_object_unpin(obj);
502 drm_gem_object_unreference(obj);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800503 ring->status_page.obj = NULL;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700504
505 memset(&dev_priv->hws_map, 0, sizeof(dev_priv->hws_map));
Eric Anholt62fdfea2010-05-21 13:26:39 -0700506}
507
Chris Wilson78501ea2010-10-27 12:18:21 +0100508static int init_status_page(struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700509{
Chris Wilson78501ea2010-10-27 12:18:21 +0100510 struct drm_device *dev = ring->dev;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700511 drm_i915_private_t *dev_priv = dev->dev_private;
512 struct drm_gem_object *obj;
513 struct drm_i915_gem_object *obj_priv;
514 int ret;
515
Eric Anholt62fdfea2010-05-21 13:26:39 -0700516 obj = i915_gem_alloc_object(dev, 4096);
517 if (obj == NULL) {
518 DRM_ERROR("Failed to allocate status page\n");
519 ret = -ENOMEM;
520 goto err;
521 }
522 obj_priv = to_intel_bo(obj);
523 obj_priv->agp_type = AGP_USER_CACHED_MEMORY;
524
525 ret = i915_gem_object_pin(obj, 4096);
526 if (ret != 0) {
Eric Anholt62fdfea2010-05-21 13:26:39 -0700527 goto err_unref;
528 }
529
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800530 ring->status_page.gfx_addr = obj_priv->gtt_offset;
531 ring->status_page.page_addr = kmap(obj_priv->pages[0]);
532 if (ring->status_page.page_addr == NULL) {
Eric Anholt62fdfea2010-05-21 13:26:39 -0700533 memset(&dev_priv->hws_map, 0, sizeof(dev_priv->hws_map));
Eric Anholt62fdfea2010-05-21 13:26:39 -0700534 goto err_unpin;
535 }
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800536 ring->status_page.obj = obj;
537 memset(ring->status_page.page_addr, 0, PAGE_SIZE);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700538
Chris Wilson78501ea2010-10-27 12:18:21 +0100539 intel_ring_setup_status_page(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800540 DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
541 ring->name, ring->status_page.gfx_addr);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700542
543 return 0;
544
545err_unpin:
546 i915_gem_object_unpin(obj);
547err_unref:
548 drm_gem_object_unreference(obj);
549err:
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800550 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700551}
552
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800553int intel_init_ring_buffer(struct drm_device *dev,
Chris Wilsonab6f8e32010-09-19 17:53:44 +0100554 struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700555{
Daniel Vetter870e86d2010-08-02 16:29:44 +0200556 struct drm_i915_private *dev_priv = dev->dev_private;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800557 struct drm_i915_gem_object *obj_priv;
558 struct drm_gem_object *obj;
Chris Wilsondd785e32010-08-07 11:01:34 +0100559 int ret;
560
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800561 ring->dev = dev;
Chris Wilson23bc5982010-09-29 16:10:57 +0100562 INIT_LIST_HEAD(&ring->active_list);
563 INIT_LIST_HEAD(&ring->request_list);
Chris Wilson64193402010-10-24 12:38:05 +0100564 INIT_LIST_HEAD(&ring->gpu_write_list);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700565
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800566 if (I915_NEED_GFX_HWS(dev)) {
Chris Wilson78501ea2010-10-27 12:18:21 +0100567 ret = init_status_page(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800568 if (ret)
569 return ret;
570 }
Eric Anholt62fdfea2010-05-21 13:26:39 -0700571
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800572 obj = i915_gem_alloc_object(dev, ring->size);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700573 if (obj == NULL) {
574 DRM_ERROR("Failed to allocate ringbuffer\n");
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800575 ret = -ENOMEM;
Chris Wilsondd785e32010-08-07 11:01:34 +0100576 goto err_hws;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700577 }
Eric Anholt62fdfea2010-05-21 13:26:39 -0700578
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800579 ring->gem_object = obj;
580
Daniel Vettera9db5c82010-08-02 17:22:48 +0200581 ret = i915_gem_object_pin(obj, PAGE_SIZE);
Chris Wilsondd785e32010-08-07 11:01:34 +0100582 if (ret)
583 goto err_unref;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700584
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800585 obj_priv = to_intel_bo(obj);
586 ring->map.size = ring->size;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700587 ring->map.offset = dev->agp->base + obj_priv->gtt_offset;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700588 ring->map.type = 0;
589 ring->map.flags = 0;
590 ring->map.mtrr = 0;
591
592 drm_core_ioremap_wc(&ring->map, dev);
593 if (ring->map.handle == NULL) {
594 DRM_ERROR("Failed to map ringbuffer.\n");
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800595 ret = -EINVAL;
Chris Wilsondd785e32010-08-07 11:01:34 +0100596 goto err_unpin;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700597 }
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800598
Eric Anholt62fdfea2010-05-21 13:26:39 -0700599 ring->virtual_start = ring->map.handle;
Chris Wilson78501ea2010-10-27 12:18:21 +0100600 ret = ring->init(ring);
Chris Wilsondd785e32010-08-07 11:01:34 +0100601 if (ret)
602 goto err_unmap;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700603
Eric Anholt62fdfea2010-05-21 13:26:39 -0700604 if (!drm_core_check_feature(dev, DRIVER_MODESET))
605 i915_kernel_lost_context(dev);
606 else {
Daniel Vetter570ef602010-08-02 17:06:23 +0200607 ring->head = I915_READ_HEAD(ring) & HEAD_ADDR;
Daniel Vetter870e86d2010-08-02 16:29:44 +0200608 ring->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700609 ring->space = ring->head - (ring->tail + 8);
610 if (ring->space < 0)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800611 ring->space += ring->size;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700612 }
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800613 return ret;
Chris Wilsondd785e32010-08-07 11:01:34 +0100614
615err_unmap:
616 drm_core_ioremapfree(&ring->map, dev);
617err_unpin:
618 i915_gem_object_unpin(obj);
619err_unref:
620 drm_gem_object_unreference(obj);
621 ring->gem_object = NULL;
622err_hws:
Chris Wilson78501ea2010-10-27 12:18:21 +0100623 cleanup_status_page(ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800624 return ret;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700625}
626
Chris Wilson78501ea2010-10-27 12:18:21 +0100627void intel_cleanup_ring_buffer(struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700628{
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800629 if (ring->gem_object == NULL)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700630 return;
631
Chris Wilson78501ea2010-10-27 12:18:21 +0100632 drm_core_ioremapfree(&ring->map, ring->dev);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700633
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800634 i915_gem_object_unpin(ring->gem_object);
635 drm_gem_object_unreference(ring->gem_object);
636 ring->gem_object = NULL;
Chris Wilson78501ea2010-10-27 12:18:21 +0100637
638 cleanup_status_page(ring);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700639}
640
Chris Wilson78501ea2010-10-27 12:18:21 +0100641static int intel_wrap_ring_buffer(struct intel_ring_buffer *ring)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700642{
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800643 unsigned int *virt;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700644 int rem;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800645 rem = ring->size - ring->tail;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700646
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800647 if (ring->space < rem) {
Chris Wilson78501ea2010-10-27 12:18:21 +0100648 int ret = intel_wait_ring_buffer(ring, rem);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700649 if (ret)
650 return ret;
651 }
Eric Anholt62fdfea2010-05-21 13:26:39 -0700652
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800653 virt = (unsigned int *)(ring->virtual_start + ring->tail);
Chris Wilson1741dd42010-08-04 15:18:12 +0100654 rem /= 8;
655 while (rem--) {
Eric Anholt62fdfea2010-05-21 13:26:39 -0700656 *virt++ = MI_NOOP;
Chris Wilson1741dd42010-08-04 15:18:12 +0100657 *virt++ = MI_NOOP;
658 }
Eric Anholt62fdfea2010-05-21 13:26:39 -0700659
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800660 ring->tail = 0;
Chris Wilson43ed3402010-07-01 17:53:00 +0100661 ring->space = ring->head - 8;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700662
663 return 0;
664}
665
Chris Wilson78501ea2010-10-27 12:18:21 +0100666int intel_wait_ring_buffer(struct intel_ring_buffer *ring, int n)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700667{
Chris Wilson78501ea2010-10-27 12:18:21 +0100668 struct drm_device *dev = ring->dev;
Daniel Vetter570ef602010-08-02 17:06:23 +0200669 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson78501ea2010-10-27 12:18:21 +0100670 unsigned long end;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700671
672 trace_i915_ring_wait_begin (dev);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800673 end = jiffies + 3 * HZ;
674 do {
Daniel Vetter570ef602010-08-02 17:06:23 +0200675 ring->head = I915_READ_HEAD(ring) & HEAD_ADDR;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700676 ring->space = ring->head - (ring->tail + 8);
677 if (ring->space < 0)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800678 ring->space += ring->size;
Eric Anholt62fdfea2010-05-21 13:26:39 -0700679 if (ring->space >= n) {
Chris Wilson78501ea2010-10-27 12:18:21 +0100680 trace_i915_ring_wait_end(dev);
Eric Anholt62fdfea2010-05-21 13:26:39 -0700681 return 0;
682 }
683
684 if (dev->primary->master) {
685 struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
686 if (master_priv->sarea_priv)
687 master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
688 }
Zou Nan haid1b851f2010-05-21 09:08:57 +0800689
Chris Wilsone60a0b12010-10-13 10:09:14 +0100690 msleep(1);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800691 } while (!time_after(jiffies, end));
Eric Anholt62fdfea2010-05-21 13:26:39 -0700692 trace_i915_ring_wait_end (dev);
693 return -EBUSY;
694}
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800695
Chris Wilson78501ea2010-10-27 12:18:21 +0100696void intel_ring_begin(struct intel_ring_buffer *ring,
Chris Wilsonab6f8e32010-09-19 17:53:44 +0100697 int num_dwords)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800698{
Zou Nan haibe26a102010-06-12 17:40:24 +0800699 int n = 4*num_dwords;
Chris Wilson78501ea2010-10-27 12:18:21 +0100700
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800701 if (unlikely(ring->tail + n > ring->size))
Chris Wilson78501ea2010-10-27 12:18:21 +0100702 intel_wrap_ring_buffer(ring);
703
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800704 if (unlikely(ring->space < n))
Chris Wilson78501ea2010-10-27 12:18:21 +0100705 intel_wait_ring_buffer(ring, n);
Chris Wilsond97ed332010-08-04 15:18:13 +0100706
707 ring->space -= n;
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800708}
709
Chris Wilson78501ea2010-10-27 12:18:21 +0100710void intel_ring_advance(struct intel_ring_buffer *ring)
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800711{
Chris Wilsond97ed332010-08-04 15:18:13 +0100712 ring->tail &= ring->size - 1;
Chris Wilson78501ea2010-10-27 12:18:21 +0100713 ring->write_tail(ring, ring->tail);
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800714}
715
Chris Wilsone0708682010-09-19 14:46:27 +0100716static const struct intel_ring_buffer render_ring = {
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800717 .name = "render ring",
Chris Wilson92204342010-09-18 11:02:01 +0100718 .id = RING_RENDER,
Daniel Vetter333e9fe2010-08-02 16:24:01 +0200719 .mmio_base = RENDER_RING_BASE,
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800720 .size = 32 * PAGE_SIZE,
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800721 .init = init_render_ring,
Chris Wilson297b0c52010-10-22 17:02:41 +0100722 .write_tail = ring_write_tail,
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800723 .flush = render_ring_flush,
724 .add_request = render_ring_add_request,
Chris Wilsonf787a5f2010-09-24 16:02:42 +0100725 .get_seqno = render_ring_get_seqno,
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800726 .user_irq_get = render_ring_get_user_irq,
727 .user_irq_put = render_ring_put_user_irq,
Chris Wilson78501ea2010-10-27 12:18:21 +0100728 .dispatch_execbuffer = render_ring_dispatch_execbuffer,
Zou Nan hai8187a2b2010-05-21 09:08:55 +0800729};
Zou Nan haid1b851f2010-05-21 09:08:57 +0800730
731/* ring buffer for bit-stream decoder */
732
Chris Wilsone0708682010-09-19 14:46:27 +0100733static const struct intel_ring_buffer bsd_ring = {
Zou Nan haid1b851f2010-05-21 09:08:57 +0800734 .name = "bsd ring",
Chris Wilson92204342010-09-18 11:02:01 +0100735 .id = RING_BSD,
Daniel Vetter333e9fe2010-08-02 16:24:01 +0200736 .mmio_base = BSD_RING_BASE,
Zou Nan haid1b851f2010-05-21 09:08:57 +0800737 .size = 32 * PAGE_SIZE,
Chris Wilson78501ea2010-10-27 12:18:21 +0100738 .init = init_ring_common,
Chris Wilson297b0c52010-10-22 17:02:41 +0100739 .write_tail = ring_write_tail,
Zou Nan haid1b851f2010-05-21 09:08:57 +0800740 .flush = bsd_ring_flush,
Chris Wilson549f7362010-10-19 11:19:32 +0100741 .add_request = ring_add_request,
742 .get_seqno = ring_status_page_get_seqno,
Zou Nan haid1b851f2010-05-21 09:08:57 +0800743 .user_irq_get = bsd_ring_get_user_irq,
744 .user_irq_put = bsd_ring_put_user_irq,
Chris Wilson78501ea2010-10-27 12:18:21 +0100745 .dispatch_execbuffer = ring_dispatch_execbuffer,
Zou Nan haid1b851f2010-05-21 09:08:57 +0800746};
Xiang, Haihao5c1143b2010-09-16 10:43:11 +0800747
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100748
Chris Wilson78501ea2010-10-27 12:18:21 +0100749static void gen6_bsd_ring_write_tail(struct intel_ring_buffer *ring,
Chris Wilson297b0c52010-10-22 17:02:41 +0100750 u32 value)
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100751{
Chris Wilson78501ea2010-10-27 12:18:21 +0100752 drm_i915_private_t *dev_priv = ring->dev->dev_private;
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100753
754 /* Every tail move must follow the sequence below */
755 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
756 GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_MODIFY_MASK |
757 GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_DISABLE);
758 I915_WRITE(GEN6_BSD_RNCID, 0x0);
759
760 if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
761 GEN6_BSD_SLEEP_PSMI_CONTROL_IDLE_INDICATOR) == 0,
762 50))
763 DRM_ERROR("timed out waiting for IDLE Indicator\n");
764
Daniel Vetter870e86d2010-08-02 16:29:44 +0200765 I915_WRITE_TAIL(ring, value);
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100766 I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
767 GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_MODIFY_MASK |
768 GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_ENABLE);
769}
770
Chris Wilson78501ea2010-10-27 12:18:21 +0100771static void gen6_ring_flush(struct intel_ring_buffer *ring,
Chris Wilson549f7362010-10-19 11:19:32 +0100772 u32 invalidate_domains,
773 u32 flush_domains)
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100774{
Chris Wilson78501ea2010-10-27 12:18:21 +0100775 intel_ring_begin(ring, 4);
776 intel_ring_emit(ring, MI_FLUSH_DW);
777 intel_ring_emit(ring, 0);
778 intel_ring_emit(ring, 0);
779 intel_ring_emit(ring, 0);
780 intel_ring_advance(ring);
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100781}
782
783static int
Chris Wilson78501ea2010-10-27 12:18:21 +0100784gen6_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
785 struct drm_i915_gem_execbuffer2 *exec,
786 struct drm_clip_rect *cliprects,
787 uint64_t exec_offset)
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100788{
789 uint32_t exec_start;
Chris Wilsonab6f8e32010-09-19 17:53:44 +0100790
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100791 exec_start = (uint32_t) exec_offset + exec->batch_start_offset;
Chris Wilsonab6f8e32010-09-19 17:53:44 +0100792
Chris Wilson78501ea2010-10-27 12:18:21 +0100793 intel_ring_begin(ring, 2);
794 intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_NON_SECURE_I965);
Chris Wilsonab6f8e32010-09-19 17:53:44 +0100795 /* bit0-7 is the length on GEN6+ */
Chris Wilson78501ea2010-10-27 12:18:21 +0100796 intel_ring_emit(ring, exec_start);
797 intel_ring_advance(ring);
Chris Wilsonab6f8e32010-09-19 17:53:44 +0100798
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100799 return 0;
800}
801
802/* ring buffer for Video Codec for Gen6+ */
Chris Wilsone0708682010-09-19 14:46:27 +0100803static const struct intel_ring_buffer gen6_bsd_ring = {
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100804 .name = "gen6 bsd ring",
805 .id = RING_BSD,
Daniel Vetter333e9fe2010-08-02 16:24:01 +0200806 .mmio_base = GEN6_BSD_RING_BASE,
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100807 .size = 32 * PAGE_SIZE,
Chris Wilson78501ea2010-10-27 12:18:21 +0100808 .init = init_ring_common,
Chris Wilson297b0c52010-10-22 17:02:41 +0100809 .write_tail = gen6_bsd_ring_write_tail,
Chris Wilson549f7362010-10-19 11:19:32 +0100810 .flush = gen6_ring_flush,
811 .add_request = ring_add_request,
812 .get_seqno = ring_status_page_get_seqno,
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100813 .user_irq_get = bsd_ring_get_user_irq,
814 .user_irq_put = bsd_ring_put_user_irq,
Chris Wilson78501ea2010-10-27 12:18:21 +0100815 .dispatch_execbuffer = gen6_ring_dispatch_execbuffer,
Chris Wilson549f7362010-10-19 11:19:32 +0100816};
817
818/* Blitter support (SandyBridge+) */
819
820static void
Chris Wilson78501ea2010-10-27 12:18:21 +0100821blt_ring_get_user_irq(struct intel_ring_buffer *ring)
Chris Wilson549f7362010-10-19 11:19:32 +0100822{
823 /* do nothing */
824}
825static void
Chris Wilson78501ea2010-10-27 12:18:21 +0100826blt_ring_put_user_irq(struct intel_ring_buffer *ring)
Chris Wilson549f7362010-10-19 11:19:32 +0100827{
828 /* do nothing */
829}
830
831static const struct intel_ring_buffer gen6_blt_ring = {
832 .name = "blt ring",
833 .id = RING_BLT,
834 .mmio_base = BLT_RING_BASE,
835 .size = 32 * PAGE_SIZE,
836 .init = init_ring_common,
Chris Wilson297b0c52010-10-22 17:02:41 +0100837 .write_tail = ring_write_tail,
Chris Wilson549f7362010-10-19 11:19:32 +0100838 .flush = gen6_ring_flush,
839 .add_request = ring_add_request,
840 .get_seqno = ring_status_page_get_seqno,
841 .user_irq_get = blt_ring_get_user_irq,
842 .user_irq_put = blt_ring_put_user_irq,
Chris Wilson78501ea2010-10-27 12:18:21 +0100843 .dispatch_execbuffer = gen6_ring_dispatch_execbuffer,
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100844};
845
Xiang, Haihao5c1143b2010-09-16 10:43:11 +0800846int intel_init_render_ring_buffer(struct drm_device *dev)
847{
848 drm_i915_private_t *dev_priv = dev->dev_private;
849
850 dev_priv->render_ring = render_ring;
851
852 if (!I915_NEED_GFX_HWS(dev)) {
853 dev_priv->render_ring.status_page.page_addr
854 = dev_priv->status_page_dmah->vaddr;
855 memset(dev_priv->render_ring.status_page.page_addr,
856 0, PAGE_SIZE);
857 }
858
859 return intel_init_ring_buffer(dev, &dev_priv->render_ring);
860}
861
862int intel_init_bsd_ring_buffer(struct drm_device *dev)
863{
864 drm_i915_private_t *dev_priv = dev->dev_private;
865
Xiang, Haihao881f47b2010-09-19 14:40:43 +0100866 if (IS_GEN6(dev))
867 dev_priv->bsd_ring = gen6_bsd_ring;
868 else
869 dev_priv->bsd_ring = bsd_ring;
Xiang, Haihao5c1143b2010-09-16 10:43:11 +0800870
871 return intel_init_ring_buffer(dev, &dev_priv->bsd_ring);
872}
Chris Wilson549f7362010-10-19 11:19:32 +0100873
874int intel_init_blt_ring_buffer(struct drm_device *dev)
875{
876 drm_i915_private_t *dev_priv = dev->dev_private;
877
878 dev_priv->blt_ring = gen6_blt_ring;
879
880 return intel_init_ring_buffer(dev, &dev_priv->blt_ring);
881}