blob: 66d789aefa0d89383184da2b4cba08f99bd26ed6 [file] [log] [blame]
Jingoo Han340cba62013-06-21 16:24:54 +09001/*
Jingoo Han4b1ced82013-07-31 17:14:10 +09002 * Synopsys Designware PCIe host controller driver
Jingoo Han340cba62013-06-21 16:24:54 +09003 *
4 * Copyright (C) 2013 Samsung Electronics Co., Ltd.
5 * http://www.samsung.com
6 *
7 * Author: Jingoo Han <jg1.han@samsung.com>
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 */
13
Jingoo Hanf342d942013-09-06 15:54:59 +090014#include <linux/irq.h>
15#include <linux/irqdomain.h>
Jingoo Han340cba62013-06-21 16:24:54 +090016#include <linux/kernel.h>
Jingoo Han340cba62013-06-21 16:24:54 +090017#include <linux/module.h>
Jingoo Hanf342d942013-09-06 15:54:59 +090018#include <linux/msi.h>
Jingoo Han340cba62013-06-21 16:24:54 +090019#include <linux/of_address.h>
Lucas Stach804f57b2014-03-05 14:25:51 +010020#include <linux/of_pci.h>
Jingoo Han340cba62013-06-21 16:24:54 +090021#include <linux/pci.h>
22#include <linux/pci_regs.h>
Kishon Vijay Abraham I4dd964d2014-07-17 14:30:40 +053023#include <linux/platform_device.h>
Jingoo Han340cba62013-06-21 16:24:54 +090024#include <linux/types.h>
25
Jingoo Han4b1ced82013-07-31 17:14:10 +090026#include "pcie-designware.h"
Jingoo Han340cba62013-06-21 16:24:54 +090027
28/* Synopsis specific PCIE configuration registers */
29#define PCIE_PORT_LINK_CONTROL 0x710
30#define PORT_LINK_MODE_MASK (0x3f << 16)
Jingoo Han4b1ced82013-07-31 17:14:10 +090031#define PORT_LINK_MODE_1_LANES (0x1 << 16)
32#define PORT_LINK_MODE_2_LANES (0x3 << 16)
Jingoo Han340cba62013-06-21 16:24:54 +090033#define PORT_LINK_MODE_4_LANES (0x7 << 16)
Zhou Wang5b0f0732015-05-13 14:44:34 +080034#define PORT_LINK_MODE_8_LANES (0xf << 16)
Jingoo Han340cba62013-06-21 16:24:54 +090035
36#define PCIE_LINK_WIDTH_SPEED_CONTROL 0x80C
37#define PORT_LOGIC_SPEED_CHANGE (0x1 << 17)
Zhou Wanged8b4722015-08-26 11:17:34 +080038#define PORT_LOGIC_LINK_WIDTH_MASK (0x1f << 8)
Jingoo Han4b1ced82013-07-31 17:14:10 +090039#define PORT_LOGIC_LINK_WIDTH_1_LANES (0x1 << 8)
40#define PORT_LOGIC_LINK_WIDTH_2_LANES (0x2 << 8)
41#define PORT_LOGIC_LINK_WIDTH_4_LANES (0x4 << 8)
Zhou Wang5b0f0732015-05-13 14:44:34 +080042#define PORT_LOGIC_LINK_WIDTH_8_LANES (0x8 << 8)
Jingoo Han340cba62013-06-21 16:24:54 +090043
44#define PCIE_MSI_ADDR_LO 0x820
45#define PCIE_MSI_ADDR_HI 0x824
46#define PCIE_MSI_INTR0_ENABLE 0x828
47#define PCIE_MSI_INTR0_MASK 0x82C
48#define PCIE_MSI_INTR0_STATUS 0x830
49
50#define PCIE_ATU_VIEWPORT 0x900
51#define PCIE_ATU_REGION_INBOUND (0x1 << 31)
52#define PCIE_ATU_REGION_OUTBOUND (0x0 << 31)
53#define PCIE_ATU_REGION_INDEX1 (0x1 << 0)
54#define PCIE_ATU_REGION_INDEX0 (0x0 << 0)
55#define PCIE_ATU_CR1 0x904
56#define PCIE_ATU_TYPE_MEM (0x0 << 0)
57#define PCIE_ATU_TYPE_IO (0x2 << 0)
58#define PCIE_ATU_TYPE_CFG0 (0x4 << 0)
59#define PCIE_ATU_TYPE_CFG1 (0x5 << 0)
60#define PCIE_ATU_CR2 0x908
61#define PCIE_ATU_ENABLE (0x1 << 31)
62#define PCIE_ATU_BAR_MODE_ENABLE (0x1 << 30)
63#define PCIE_ATU_LOWER_BASE 0x90C
64#define PCIE_ATU_UPPER_BASE 0x910
65#define PCIE_ATU_LIMIT 0x914
66#define PCIE_ATU_LOWER_TARGET 0x918
67#define PCIE_ATU_BUS(x) (((x) & 0xff) << 24)
68#define PCIE_ATU_DEV(x) (((x) & 0x1f) << 19)
69#define PCIE_ATU_FUNC(x) (((x) & 0x7) << 16)
70#define PCIE_ATU_UPPER_TARGET 0x91C
71
Jingoo Han4b1ced82013-07-31 17:14:10 +090072static struct hw_pci dw_pci;
Jingoo Han340cba62013-06-21 16:24:54 +090073
Bjorn Helgaas73e40852013-10-09 09:12:37 -060074static unsigned long global_io_offset;
Jingoo Han340cba62013-06-21 16:24:54 +090075
76static inline struct pcie_port *sys_to_pcie(struct pci_sys_data *sys)
77{
Lucas Stach84a263f2014-09-05 09:37:55 -060078 BUG_ON(!sys->private_data);
79
Jingoo Han340cba62013-06-21 16:24:54 +090080 return sys->private_data;
81}
82
Pratyush Ananda01ef592013-12-11 15:08:32 +053083int dw_pcie_cfg_read(void __iomem *addr, int where, int size, u32 *val)
Jingoo Han340cba62013-06-21 16:24:54 +090084{
85 *val = readl(addr);
86
87 if (size == 1)
88 *val = (*val >> (8 * (where & 3))) & 0xff;
89 else if (size == 2)
90 *val = (*val >> (8 * (where & 3))) & 0xffff;
91 else if (size != 4)
92 return PCIBIOS_BAD_REGISTER_NUMBER;
93
94 return PCIBIOS_SUCCESSFUL;
95}
96
Pratyush Ananda01ef592013-12-11 15:08:32 +053097int dw_pcie_cfg_write(void __iomem *addr, int where, int size, u32 val)
Jingoo Han340cba62013-06-21 16:24:54 +090098{
99 if (size == 4)
100 writel(val, addr);
101 else if (size == 2)
102 writew(val, addr + (where & 2));
103 else if (size == 1)
104 writeb(val, addr + (where & 3));
105 else
106 return PCIBIOS_BAD_REGISTER_NUMBER;
107
108 return PCIBIOS_SUCCESSFUL;
109}
110
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900111static inline void dw_pcie_readl_rc(struct pcie_port *pp, u32 reg, u32 *val)
Jingoo Han340cba62013-06-21 16:24:54 +0900112{
Jingoo Han4b1ced82013-07-31 17:14:10 +0900113 if (pp->ops->readl_rc)
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900114 pp->ops->readl_rc(pp, pp->dbi_base + reg, val);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900115 else
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900116 *val = readl(pp->dbi_base + reg);
Jingoo Han340cba62013-06-21 16:24:54 +0900117}
118
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900119static inline void dw_pcie_writel_rc(struct pcie_port *pp, u32 val, u32 reg)
Jingoo Han340cba62013-06-21 16:24:54 +0900120{
Jingoo Han4b1ced82013-07-31 17:14:10 +0900121 if (pp->ops->writel_rc)
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900122 pp->ops->writel_rc(pp, val, pp->dbi_base + reg);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900123 else
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900124 writel(val, pp->dbi_base + reg);
Jingoo Han340cba62013-06-21 16:24:54 +0900125}
126
Bjorn Helgaas73e40852013-10-09 09:12:37 -0600127static int dw_pcie_rd_own_conf(struct pcie_port *pp, int where, int size,
128 u32 *val)
Jingoo Han340cba62013-06-21 16:24:54 +0900129{
130 int ret;
131
Jingoo Han4b1ced82013-07-31 17:14:10 +0900132 if (pp->ops->rd_own_conf)
133 ret = pp->ops->rd_own_conf(pp, where, size, val);
134 else
Pratyush Ananda01ef592013-12-11 15:08:32 +0530135 ret = dw_pcie_cfg_read(pp->dbi_base + (where & ~0x3), where,
136 size, val);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900137
Jingoo Han340cba62013-06-21 16:24:54 +0900138 return ret;
139}
140
Bjorn Helgaas73e40852013-10-09 09:12:37 -0600141static int dw_pcie_wr_own_conf(struct pcie_port *pp, int where, int size,
142 u32 val)
Jingoo Han340cba62013-06-21 16:24:54 +0900143{
144 int ret;
145
Jingoo Han4b1ced82013-07-31 17:14:10 +0900146 if (pp->ops->wr_own_conf)
147 ret = pp->ops->wr_own_conf(pp, where, size, val);
Jingoo Han340cba62013-06-21 16:24:54 +0900148 else
Pratyush Ananda01ef592013-12-11 15:08:32 +0530149 ret = dw_pcie_cfg_write(pp->dbi_base + (where & ~0x3), where,
150 size, val);
Jingoo Han340cba62013-06-21 16:24:54 +0900151
152 return ret;
153}
154
Jisheng Zhang63503c82015-04-30 16:22:28 +0800155static void dw_pcie_prog_outbound_atu(struct pcie_port *pp, int index,
156 int type, u64 cpu_addr, u64 pci_addr, u32 size)
157{
158 dw_pcie_writel_rc(pp, PCIE_ATU_REGION_OUTBOUND | index,
159 PCIE_ATU_VIEWPORT);
160 dw_pcie_writel_rc(pp, lower_32_bits(cpu_addr), PCIE_ATU_LOWER_BASE);
161 dw_pcie_writel_rc(pp, upper_32_bits(cpu_addr), PCIE_ATU_UPPER_BASE);
162 dw_pcie_writel_rc(pp, lower_32_bits(cpu_addr + size - 1),
163 PCIE_ATU_LIMIT);
164 dw_pcie_writel_rc(pp, lower_32_bits(pci_addr), PCIE_ATU_LOWER_TARGET);
165 dw_pcie_writel_rc(pp, upper_32_bits(pci_addr), PCIE_ATU_UPPER_TARGET);
166 dw_pcie_writel_rc(pp, type, PCIE_ATU_CR1);
167 dw_pcie_writel_rc(pp, PCIE_ATU_ENABLE, PCIE_ATU_CR2);
168}
169
Jingoo Hanf342d942013-09-06 15:54:59 +0900170static struct irq_chip dw_msi_irq_chip = {
171 .name = "PCI-MSI",
Thomas Gleixner280510f2014-11-23 12:23:20 +0100172 .irq_enable = pci_msi_unmask_irq,
173 .irq_disable = pci_msi_mask_irq,
174 .irq_mask = pci_msi_mask_irq,
175 .irq_unmask = pci_msi_unmask_irq,
Jingoo Hanf342d942013-09-06 15:54:59 +0900176};
177
178/* MSI int handler */
Lucas Stach7f4f16e2014-03-28 17:52:58 +0100179irqreturn_t dw_handle_msi_irq(struct pcie_port *pp)
Jingoo Hanf342d942013-09-06 15:54:59 +0900180{
181 unsigned long val;
Pratyush Anand904d0e72013-10-09 21:32:12 +0900182 int i, pos, irq;
Lucas Stach7f4f16e2014-03-28 17:52:58 +0100183 irqreturn_t ret = IRQ_NONE;
Jingoo Hanf342d942013-09-06 15:54:59 +0900184
185 for (i = 0; i < MAX_MSI_CTRLS; i++) {
186 dw_pcie_rd_own_conf(pp, PCIE_MSI_INTR0_STATUS + i * 12, 4,
187 (u32 *)&val);
188 if (val) {
Lucas Stach7f4f16e2014-03-28 17:52:58 +0100189 ret = IRQ_HANDLED;
Jingoo Hanf342d942013-09-06 15:54:59 +0900190 pos = 0;
191 while ((pos = find_next_bit(&val, 32, pos)) != 32) {
Pratyush Anand904d0e72013-10-09 21:32:12 +0900192 irq = irq_find_mapping(pp->irq_domain,
193 i * 32 + pos);
Harro Haanca165892013-12-12 19:29:03 +0100194 dw_pcie_wr_own_conf(pp,
195 PCIE_MSI_INTR0_STATUS + i * 12,
196 4, 1 << pos);
Pratyush Anand904d0e72013-10-09 21:32:12 +0900197 generic_handle_irq(irq);
Jingoo Hanf342d942013-09-06 15:54:59 +0900198 pos++;
199 }
200 }
Jingoo Hanf342d942013-09-06 15:54:59 +0900201 }
Lucas Stach7f4f16e2014-03-28 17:52:58 +0100202
203 return ret;
Jingoo Hanf342d942013-09-06 15:54:59 +0900204}
205
206void dw_pcie_msi_init(struct pcie_port *pp)
207{
208 pp->msi_data = __get_free_pages(GFP_KERNEL, 0);
209
210 /* program the msi_data */
211 dw_pcie_wr_own_conf(pp, PCIE_MSI_ADDR_LO, 4,
212 virt_to_phys((void *)pp->msi_data));
213 dw_pcie_wr_own_conf(pp, PCIE_MSI_ADDR_HI, 4, 0);
214}
215
Murali Karicheri2f37c5a2014-07-21 12:58:42 -0400216static void dw_pcie_msi_clear_irq(struct pcie_port *pp, int irq)
217{
218 unsigned int res, bit, val;
219
220 res = (irq / 32) * 12;
221 bit = irq % 32;
222 dw_pcie_rd_own_conf(pp, PCIE_MSI_INTR0_ENABLE + res, 4, &val);
223 val &= ~(1 << bit);
224 dw_pcie_wr_own_conf(pp, PCIE_MSI_INTR0_ENABLE + res, 4, val);
225}
226
Bjørn Erik Nilsenbe3f48c2013-11-29 14:35:24 +0100227static void clear_irq_range(struct pcie_port *pp, unsigned int irq_base,
Jingoo Han58275f2f2013-12-27 09:30:25 +0900228 unsigned int nvec, unsigned int pos)
Bjørn Erik Nilsenbe3f48c2013-11-29 14:35:24 +0100229{
Murali Karicheri2f37c5a2014-07-21 12:58:42 -0400230 unsigned int i;
Bjørn Erik Nilsenbe3f48c2013-11-29 14:35:24 +0100231
Bjorn Helgaas0b8cfb62013-12-09 15:11:25 -0700232 for (i = 0; i < nvec; i++) {
Bjørn Erik Nilsenbe3f48c2013-11-29 14:35:24 +0100233 irq_set_msi_desc_off(irq_base, i, NULL);
Jingoo Han58275f2f2013-12-27 09:30:25 +0900234 /* Disable corresponding interrupt on MSI controller */
Murali Karicheri2f37c5a2014-07-21 12:58:42 -0400235 if (pp->ops->msi_clear_irq)
236 pp->ops->msi_clear_irq(pp, pos + i);
237 else
238 dw_pcie_msi_clear_irq(pp, pos + i);
Bjørn Erik Nilsenbe3f48c2013-11-29 14:35:24 +0100239 }
Lucas Stachc8df6ac2014-09-30 18:36:27 +0200240
241 bitmap_release_region(pp->msi_irq_in_use, pos, order_base_2(nvec));
Bjørn Erik Nilsenbe3f48c2013-11-29 14:35:24 +0100242}
243
Murali Karicheri2f37c5a2014-07-21 12:58:42 -0400244static void dw_pcie_msi_set_irq(struct pcie_port *pp, int irq)
245{
246 unsigned int res, bit, val;
247
248 res = (irq / 32) * 12;
249 bit = irq % 32;
250 dw_pcie_rd_own_conf(pp, PCIE_MSI_INTR0_ENABLE + res, 4, &val);
251 val |= 1 << bit;
252 dw_pcie_wr_own_conf(pp, PCIE_MSI_INTR0_ENABLE + res, 4, val);
253}
254
Jingoo Hanf342d942013-09-06 15:54:59 +0900255static int assign_irq(int no_irqs, struct msi_desc *desc, int *pos)
256{
Lucas Stachc8df6ac2014-09-30 18:36:27 +0200257 int irq, pos0, i;
Jiang Liue39758e2015-07-09 16:00:43 +0800258 struct pcie_port *pp = sys_to_pcie(msi_desc_to_pci_sysdata(desc));
Jingoo Hanf342d942013-09-06 15:54:59 +0900259
Lucas Stachc8df6ac2014-09-30 18:36:27 +0200260 pos0 = bitmap_find_free_region(pp->msi_irq_in_use, MAX_MSI_IRQS,
261 order_base_2(no_irqs));
262 if (pos0 < 0)
263 goto no_valid_irq;
Jingoo Hanf342d942013-09-06 15:54:59 +0900264
Pratyush Anand904d0e72013-10-09 21:32:12 +0900265 irq = irq_find_mapping(pp->irq_domain, pos0);
266 if (!irq)
Jingoo Hanf342d942013-09-06 15:54:59 +0900267 goto no_valid_irq;
268
Bjørn Erik Nilsenbe3f48c2013-11-29 14:35:24 +0100269 /*
270 * irq_create_mapping (called from dw_pcie_host_init) pre-allocates
271 * descs so there is no need to allocate descs here. We can therefore
272 * assume that if irq_find_mapping above returns non-zero, then the
273 * descs are also successfully allocated.
274 */
275
Bjorn Helgaas0b8cfb62013-12-09 15:11:25 -0700276 for (i = 0; i < no_irqs; i++) {
Bjørn Erik Nilsenbe3f48c2013-11-29 14:35:24 +0100277 if (irq_set_msi_desc_off(irq, i, desc) != 0) {
278 clear_irq_range(pp, irq, i, pos0);
279 goto no_valid_irq;
280 }
Jingoo Hanf342d942013-09-06 15:54:59 +0900281 /*Enable corresponding interrupt in MSI interrupt controller */
Murali Karicheri2f37c5a2014-07-21 12:58:42 -0400282 if (pp->ops->msi_set_irq)
283 pp->ops->msi_set_irq(pp, pos0 + i);
284 else
285 dw_pcie_msi_set_irq(pp, pos0 + i);
Jingoo Hanf342d942013-09-06 15:54:59 +0900286 }
287
288 *pos = pos0;
Lucas Stach79707372015-09-18 13:58:35 -0500289 desc->nvec_used = no_irqs;
290 desc->msi_attrib.multiple = order_base_2(no_irqs);
291
Jingoo Hanf342d942013-09-06 15:54:59 +0900292 return irq;
293
294no_valid_irq:
295 *pos = pos0;
296 return -ENOSPC;
297}
298
Lucas Stachea643e12015-09-18 13:58:35 -0500299static void dw_msi_setup_msg(struct pcie_port *pp, unsigned int irq, u32 pos)
Jingoo Hanf342d942013-09-06 15:54:59 +0900300{
Jingoo Hanf342d942013-09-06 15:54:59 +0900301 struct msi_msg msg;
Jingoo Hanf342d942013-09-06 15:54:59 +0900302
Minghuan Lian450e3442014-09-23 22:28:58 +0800303 if (pp->ops->get_msi_addr)
304 msg.address_lo = pp->ops->get_msi_addr(pp);
Murali Karicheri2f37c5a2014-07-21 12:58:42 -0400305 else
306 msg.address_lo = virt_to_phys((void *)pp->msi_data);
Jingoo Hanf342d942013-09-06 15:54:59 +0900307 msg.address_hi = 0x0;
Minghuan Lian24832b42014-09-23 22:28:59 +0800308
309 if (pp->ops->get_msi_data)
310 msg.data = pp->ops->get_msi_data(pp, pos);
311 else
312 msg.data = pos;
313
Jiang Liu83a18912014-11-09 23:10:34 +0800314 pci_write_msi_msg(irq, &msg);
Lucas Stachea643e12015-09-18 13:58:35 -0500315}
316
317static int dw_msi_setup_irq(struct msi_controller *chip, struct pci_dev *pdev,
318 struct msi_desc *desc)
319{
320 int irq, pos;
321 struct pcie_port *pp = sys_to_pcie(pdev->bus->sysdata);
322
323 if (desc->msi_attrib.is_msix)
324 return -EINVAL;
325
326 irq = assign_irq(1, desc, &pos);
327 if (irq < 0)
328 return irq;
329
330 dw_msi_setup_msg(pp, irq, pos);
Jingoo Hanf342d942013-09-06 15:54:59 +0900331
332 return 0;
333}
334
Lucas Stach79707372015-09-18 13:58:35 -0500335static int dw_msi_setup_irqs(struct msi_controller *chip, struct pci_dev *pdev,
336 int nvec, int type)
337{
338#ifdef CONFIG_PCI_MSI
339 int irq, pos;
340 struct msi_desc *desc;
341 struct pcie_port *pp = sys_to_pcie(pdev->bus->sysdata);
342
343 /* MSI-X interrupts are not supported */
344 if (type == PCI_CAP_ID_MSIX)
345 return -EINVAL;
346
347 WARN_ON(!list_is_singular(&pdev->dev.msi_list));
348 desc = list_entry(pdev->dev.msi_list.next, struct msi_desc, list);
349
350 irq = assign_irq(nvec, desc, &pos);
351 if (irq < 0)
352 return irq;
353
354 dw_msi_setup_msg(pp, irq, pos);
355
356 return 0;
357#else
358 return -EINVAL;
359#endif
360}
361
Yijing Wangc2791b82014-11-11 17:45:45 -0700362static void dw_msi_teardown_irq(struct msi_controller *chip, unsigned int irq)
Jingoo Hanf342d942013-09-06 15:54:59 +0900363{
Lucas Stach91f8ae82014-09-30 18:36:26 +0200364 struct irq_data *data = irq_get_irq_data(irq);
Jiang Liuc391f262015-06-01 16:05:41 +0800365 struct msi_desc *msi = irq_data_get_msi_desc(data);
Jiang Liue39758e2015-07-09 16:00:43 +0800366 struct pcie_port *pp = sys_to_pcie(msi_desc_to_pci_sysdata(msi));
Lucas Stach91f8ae82014-09-30 18:36:26 +0200367
368 clear_irq_range(pp, irq, 1, data->hwirq);
Jingoo Hanf342d942013-09-06 15:54:59 +0900369}
370
Yijing Wangc2791b82014-11-11 17:45:45 -0700371static struct msi_controller dw_pcie_msi_chip = {
Jingoo Hanf342d942013-09-06 15:54:59 +0900372 .setup_irq = dw_msi_setup_irq,
Lucas Stach79707372015-09-18 13:58:35 -0500373 .setup_irqs = dw_msi_setup_irqs,
Jingoo Hanf342d942013-09-06 15:54:59 +0900374 .teardown_irq = dw_msi_teardown_irq,
375};
376
Jingoo Han4b1ced82013-07-31 17:14:10 +0900377int dw_pcie_link_up(struct pcie_port *pp)
Jingoo Han340cba62013-06-21 16:24:54 +0900378{
Jingoo Han4b1ced82013-07-31 17:14:10 +0900379 if (pp->ops->link_up)
380 return pp->ops->link_up(pp);
Jingoo Han340cba62013-06-21 16:24:54 +0900381 else
Jingoo Han340cba62013-06-21 16:24:54 +0900382 return 0;
Jingoo Han340cba62013-06-21 16:24:54 +0900383}
384
Jingoo Hanf342d942013-09-06 15:54:59 +0900385static int dw_pcie_msi_map(struct irq_domain *domain, unsigned int irq,
386 irq_hw_number_t hwirq)
387{
388 irq_set_chip_and_handler(irq, &dw_msi_irq_chip, handle_simple_irq);
389 irq_set_chip_data(irq, domain->host_data);
Jingoo Hanf342d942013-09-06 15:54:59 +0900390
391 return 0;
392}
393
394static const struct irq_domain_ops msi_domain_ops = {
395 .map = dw_pcie_msi_map,
396};
397
Matwey V. Kornilova43f32d2015-02-19 20:41:48 +0300398int dw_pcie_host_init(struct pcie_port *pp)
Jingoo Han340cba62013-06-21 16:24:54 +0900399{
Jingoo Han4b1ced82013-07-31 17:14:10 +0900400 struct device_node *np = pp->dev->of_node;
Kishon Vijay Abraham I4dd964d2014-07-17 14:30:40 +0530401 struct platform_device *pdev = to_platform_device(pp->dev);
Jingoo Han340cba62013-06-21 16:24:54 +0900402 struct of_pci_range range;
403 struct of_pci_range_parser parser;
Kishon Vijay Abraham I4dd964d2014-07-17 14:30:40 +0530404 struct resource *cfg_res;
Kishon Vijay Abraham If4c55c52014-07-17 14:30:41 +0530405 u32 val, na, ns;
406 const __be32 *addrp;
Murali Karicherib14a3d12014-07-23 14:54:51 -0400407 int i, index, ret;
Kishon Vijay Abraham If4c55c52014-07-17 14:30:41 +0530408
409 /* Find the address cell size and the number of cells in order to get
410 * the untranslated address.
411 */
412 of_property_read_u32(np, "#address-cells", &na);
413 ns = of_n_size_cells(np);
Jingoo Hanf342d942013-09-06 15:54:59 +0900414
Kishon Vijay Abraham I4dd964d2014-07-17 14:30:40 +0530415 cfg_res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "config");
416 if (cfg_res) {
Pratyush Anandadf70fc2014-09-05 17:48:54 -0600417 pp->cfg0_size = resource_size(cfg_res)/2;
418 pp->cfg1_size = resource_size(cfg_res)/2;
Kishon Vijay Abraham I4dd964d2014-07-17 14:30:40 +0530419 pp->cfg0_base = cfg_res->start;
Pratyush Anandadf70fc2014-09-05 17:48:54 -0600420 pp->cfg1_base = cfg_res->start + pp->cfg0_size;
Kishon Vijay Abraham If4c55c52014-07-17 14:30:41 +0530421
422 /* Find the untranslated configuration space address */
423 index = of_property_match_string(np, "reg-names", "config");
Fabio Estevam9f0dbe02014-09-22 14:52:07 -0600424 addrp = of_get_address(np, index, NULL, NULL);
Kishon Vijay Abraham If4c55c52014-07-17 14:30:41 +0530425 pp->cfg0_mod_base = of_read_number(addrp, ns);
Pratyush Anandadf70fc2014-09-05 17:48:54 -0600426 pp->cfg1_mod_base = pp->cfg0_mod_base + pp->cfg0_size;
Murali Karicheri0f414212015-07-21 17:54:11 -0400427 } else if (!pp->va_cfg0_base) {
Kishon Vijay Abraham I4dd964d2014-07-17 14:30:40 +0530428 dev_err(pp->dev, "missing *config* reg space\n");
429 }
430
Jingoo Han340cba62013-06-21 16:24:54 +0900431 if (of_pci_range_parser_init(&parser, np)) {
Jingoo Han4b1ced82013-07-31 17:14:10 +0900432 dev_err(pp->dev, "missing ranges property\n");
Jingoo Han340cba62013-06-21 16:24:54 +0900433 return -EINVAL;
434 }
435
436 /* Get the I/O and memory ranges from DT */
437 for_each_of_pci_range(&parser, &range) {
438 unsigned long restype = range.flags & IORESOURCE_TYPE_BITS;
Jingoo Han2c992f32014-11-12 12:27:04 +0900439
Jingoo Han340cba62013-06-21 16:24:54 +0900440 if (restype == IORESOURCE_IO) {
441 of_pci_range_to_resource(&range, np, &pp->io);
442 pp->io.name = "I/O";
443 pp->io.start = max_t(resource_size_t,
444 PCIBIOS_MIN_IO,
445 range.pci_addr + global_io_offset);
446 pp->io.end = min_t(resource_size_t,
447 IO_SPACE_LIMIT,
448 range.pci_addr + range.size
Minghuan Lian0c61ea72014-09-23 22:28:57 +0800449 + global_io_offset - 1);
Pratyush Anandadf70fc2014-09-05 17:48:54 -0600450 pp->io_size = resource_size(&pp->io);
451 pp->io_bus_addr = range.pci_addr;
Pratyush Anandfce85912013-12-11 15:08:33 +0530452 pp->io_base = range.cpu_addr;
Kishon Vijay Abraham If4c55c52014-07-17 14:30:41 +0530453
454 /* Find the untranslated IO space address */
455 pp->io_mod_base = of_read_number(parser.range -
456 parser.np + na, ns);
Jingoo Han340cba62013-06-21 16:24:54 +0900457 }
458 if (restype == IORESOURCE_MEM) {
459 of_pci_range_to_resource(&range, np, &pp->mem);
460 pp->mem.name = "MEM";
Pratyush Anandadf70fc2014-09-05 17:48:54 -0600461 pp->mem_size = resource_size(&pp->mem);
462 pp->mem_bus_addr = range.pci_addr;
Kishon Vijay Abraham If4c55c52014-07-17 14:30:41 +0530463
464 /* Find the untranslated MEM space address */
465 pp->mem_mod_base = of_read_number(parser.range -
466 parser.np + na, ns);
Jingoo Han340cba62013-06-21 16:24:54 +0900467 }
468 if (restype == 0) {
469 of_pci_range_to_resource(&range, np, &pp->cfg);
Pratyush Anandadf70fc2014-09-05 17:48:54 -0600470 pp->cfg0_size = resource_size(&pp->cfg)/2;
471 pp->cfg1_size = resource_size(&pp->cfg)/2;
Kishon Vijay Abraham I4dd964d2014-07-17 14:30:40 +0530472 pp->cfg0_base = pp->cfg.start;
Pratyush Anandadf70fc2014-09-05 17:48:54 -0600473 pp->cfg1_base = pp->cfg.start + pp->cfg0_size;
Kishon Vijay Abraham If4c55c52014-07-17 14:30:41 +0530474
475 /* Find the untranslated configuration space address */
476 pp->cfg0_mod_base = of_read_number(parser.range -
477 parser.np + na, ns);
478 pp->cfg1_mod_base = pp->cfg0_mod_base +
Pratyush Anandadf70fc2014-09-05 17:48:54 -0600479 pp->cfg0_size;
Jingoo Han340cba62013-06-21 16:24:54 +0900480 }
481 }
482
Lucas Stach4f2ebe02014-07-23 19:52:38 +0200483 ret = of_pci_parse_bus_range(np, &pp->busn);
484 if (ret < 0) {
485 pp->busn.name = np->name;
486 pp->busn.start = 0;
487 pp->busn.end = 0xff;
488 pp->busn.flags = IORESOURCE_BUS;
489 dev_dbg(pp->dev, "failed to parse bus-range property: %d, using default %pR\n",
490 ret, &pp->busn);
491 }
492
Jingoo Han4b1ced82013-07-31 17:14:10 +0900493 if (!pp->dbi_base) {
494 pp->dbi_base = devm_ioremap(pp->dev, pp->cfg.start,
495 resource_size(&pp->cfg));
496 if (!pp->dbi_base) {
497 dev_err(pp->dev, "error with ioremap\n");
498 return -ENOMEM;
499 }
Jingoo Han340cba62013-06-21 16:24:54 +0900500 }
Jingoo Han340cba62013-06-21 16:24:54 +0900501
Jingoo Han4b1ced82013-07-31 17:14:10 +0900502 pp->mem_base = pp->mem.start;
503
Jingoo Han4b1ced82013-07-31 17:14:10 +0900504 if (!pp->va_cfg0_base) {
Murali Karicherib14a3d12014-07-23 14:54:51 -0400505 pp->va_cfg0_base = devm_ioremap(pp->dev, pp->cfg0_base,
Pratyush Anandadf70fc2014-09-05 17:48:54 -0600506 pp->cfg0_size);
Murali Karicherib14a3d12014-07-23 14:54:51 -0400507 if (!pp->va_cfg0_base) {
508 dev_err(pp->dev, "error with ioremap in function\n");
509 return -ENOMEM;
510 }
Jingoo Han340cba62013-06-21 16:24:54 +0900511 }
Murali Karicherib14a3d12014-07-23 14:54:51 -0400512
Jingoo Han4b1ced82013-07-31 17:14:10 +0900513 if (!pp->va_cfg1_base) {
Murali Karicherib14a3d12014-07-23 14:54:51 -0400514 pp->va_cfg1_base = devm_ioremap(pp->dev, pp->cfg1_base,
Pratyush Anandadf70fc2014-09-05 17:48:54 -0600515 pp->cfg1_size);
Murali Karicherib14a3d12014-07-23 14:54:51 -0400516 if (!pp->va_cfg1_base) {
517 dev_err(pp->dev, "error with ioremap\n");
518 return -ENOMEM;
519 }
Jingoo Han4b1ced82013-07-31 17:14:10 +0900520 }
Jingoo Han340cba62013-06-21 16:24:54 +0900521
Jingoo Han4b1ced82013-07-31 17:14:10 +0900522 if (of_property_read_u32(np, "num-lanes", &pp->lanes)) {
523 dev_err(pp->dev, "Failed to parse the number of lanes\n");
524 return -EINVAL;
525 }
Jingoo Han340cba62013-06-21 16:24:54 +0900526
Jingoo Hanf342d942013-09-06 15:54:59 +0900527 if (IS_ENABLED(CONFIG_PCI_MSI)) {
Murali Karicherib14a3d12014-07-23 14:54:51 -0400528 if (!pp->ops->msi_host_init) {
529 pp->irq_domain = irq_domain_add_linear(pp->dev->of_node,
530 MAX_MSI_IRQS, &msi_domain_ops,
531 &dw_pcie_msi_chip);
532 if (!pp->irq_domain) {
533 dev_err(pp->dev, "irq domain init failed\n");
534 return -ENXIO;
535 }
Jingoo Hanf342d942013-09-06 15:54:59 +0900536
Murali Karicherib14a3d12014-07-23 14:54:51 -0400537 for (i = 0; i < MAX_MSI_IRQS; i++)
538 irq_create_mapping(pp->irq_domain, i);
539 } else {
540 ret = pp->ops->msi_host_init(pp, &dw_pcie_msi_chip);
541 if (ret < 0)
542 return ret;
543 }
Jingoo Hanf342d942013-09-06 15:54:59 +0900544 }
545
Jingoo Han4b1ced82013-07-31 17:14:10 +0900546 if (pp->ops->host_init)
547 pp->ops->host_init(pp);
Jingoo Han340cba62013-06-21 16:24:54 +0900548
Jisheng Zhang2d91b492015-04-30 16:22:29 +0800549 if (!pp->ops->rd_other_conf)
550 dw_pcie_prog_outbound_atu(pp, PCIE_ATU_REGION_INDEX1,
551 PCIE_ATU_TYPE_MEM, pp->mem_mod_base,
552 pp->mem_bus_addr, pp->mem_size);
553
Jingoo Han4b1ced82013-07-31 17:14:10 +0900554 dw_pcie_wr_own_conf(pp, PCI_BASE_ADDRESS_0, 4, 0);
555
556 /* program correct class for RC */
557 dw_pcie_wr_own_conf(pp, PCI_CLASS_DEVICE, 2, PCI_CLASS_BRIDGE_PCI);
558
559 dw_pcie_rd_own_conf(pp, PCIE_LINK_WIDTH_SPEED_CONTROL, 4, &val);
560 val |= PORT_LOGIC_SPEED_CHANGE;
561 dw_pcie_wr_own_conf(pp, PCIE_LINK_WIDTH_SPEED_CONTROL, 4, val);
562
Yijing Wang0815f952014-11-11 15:38:07 -0700563#ifdef CONFIG_PCI_MSI
564 dw_pcie_msi_chip.dev = pp->dev;
Yijing Wang0815f952014-11-11 15:38:07 -0700565#endif
566
Jingoo Han4b1ced82013-07-31 17:14:10 +0900567 dw_pci.nr_controllers = 1;
568 dw_pci.private_data = (void **)&pp;
569
Lucas Stach804f57b2014-03-05 14:25:51 +0100570 pci_common_init_dev(pp->dev, &dw_pci);
Jingoo Han340cba62013-06-21 16:24:54 +0900571
Jingoo Han340cba62013-06-21 16:24:54 +0900572 return 0;
Jingoo Han4b1ced82013-07-31 17:14:10 +0900573}
Jingoo Han340cba62013-06-21 16:24:54 +0900574
Jingoo Han4b1ced82013-07-31 17:14:10 +0900575static int dw_pcie_rd_other_conf(struct pcie_port *pp, struct pci_bus *bus,
576 u32 devfn, int where, int size, u32 *val)
577{
Jisheng Zhang2d91b492015-04-30 16:22:29 +0800578 int ret, type;
579 u32 address, busdev, cfg_size;
580 u64 cpu_addr;
581 void __iomem *va_cfg_base;
Jingoo Han4b1ced82013-07-31 17:14:10 +0900582
583 busdev = PCIE_ATU_BUS(bus->number) | PCIE_ATU_DEV(PCI_SLOT(devfn)) |
584 PCIE_ATU_FUNC(PCI_FUNC(devfn));
585 address = where & ~0x3;
586
587 if (bus->parent->number == pp->root_bus_nr) {
Jisheng Zhang2d91b492015-04-30 16:22:29 +0800588 type = PCIE_ATU_TYPE_CFG0;
589 cpu_addr = pp->cfg0_mod_base;
590 cfg_size = pp->cfg0_size;
591 va_cfg_base = pp->va_cfg0_base;
Jingoo Han4b1ced82013-07-31 17:14:10 +0900592 } else {
Jisheng Zhang2d91b492015-04-30 16:22:29 +0800593 type = PCIE_ATU_TYPE_CFG1;
594 cpu_addr = pp->cfg1_mod_base;
595 cfg_size = pp->cfg1_size;
596 va_cfg_base = pp->va_cfg1_base;
Jingoo Han4b1ced82013-07-31 17:14:10 +0900597 }
598
Jisheng Zhang2d91b492015-04-30 16:22:29 +0800599 dw_pcie_prog_outbound_atu(pp, PCIE_ATU_REGION_INDEX0,
600 type, cpu_addr,
601 busdev, cfg_size);
602 ret = dw_pcie_cfg_read(va_cfg_base + address, where, size, val);
603 dw_pcie_prog_outbound_atu(pp, PCIE_ATU_REGION_INDEX0,
604 PCIE_ATU_TYPE_IO, pp->io_mod_base,
605 pp->io_bus_addr, pp->io_size);
606
Jingoo Han340cba62013-06-21 16:24:54 +0900607 return ret;
608}
609
Jingoo Han4b1ced82013-07-31 17:14:10 +0900610static int dw_pcie_wr_other_conf(struct pcie_port *pp, struct pci_bus *bus,
611 u32 devfn, int where, int size, u32 val)
Jingoo Han340cba62013-06-21 16:24:54 +0900612{
Jisheng Zhang2d91b492015-04-30 16:22:29 +0800613 int ret, type;
614 u32 address, busdev, cfg_size;
615 u64 cpu_addr;
616 void __iomem *va_cfg_base;
Jingoo Han340cba62013-06-21 16:24:54 +0900617
Jingoo Han4b1ced82013-07-31 17:14:10 +0900618 busdev = PCIE_ATU_BUS(bus->number) | PCIE_ATU_DEV(PCI_SLOT(devfn)) |
619 PCIE_ATU_FUNC(PCI_FUNC(devfn));
620 address = where & ~0x3;
Jingoo Han340cba62013-06-21 16:24:54 +0900621
Jingoo Han4b1ced82013-07-31 17:14:10 +0900622 if (bus->parent->number == pp->root_bus_nr) {
Jisheng Zhang2d91b492015-04-30 16:22:29 +0800623 type = PCIE_ATU_TYPE_CFG0;
624 cpu_addr = pp->cfg0_mod_base;
625 cfg_size = pp->cfg0_size;
626 va_cfg_base = pp->va_cfg0_base;
Jingoo Han4b1ced82013-07-31 17:14:10 +0900627 } else {
Jisheng Zhang2d91b492015-04-30 16:22:29 +0800628 type = PCIE_ATU_TYPE_CFG1;
629 cpu_addr = pp->cfg1_mod_base;
630 cfg_size = pp->cfg1_size;
631 va_cfg_base = pp->va_cfg1_base;
Jingoo Han4b1ced82013-07-31 17:14:10 +0900632 }
633
Jisheng Zhang2d91b492015-04-30 16:22:29 +0800634 dw_pcie_prog_outbound_atu(pp, PCIE_ATU_REGION_INDEX0,
635 type, cpu_addr,
636 busdev, cfg_size);
637 ret = dw_pcie_cfg_write(va_cfg_base + address, where, size, val);
638 dw_pcie_prog_outbound_atu(pp, PCIE_ATU_REGION_INDEX0,
639 PCIE_ATU_TYPE_IO, pp->io_mod_base,
640 pp->io_bus_addr, pp->io_size);
641
Jingoo Han4b1ced82013-07-31 17:14:10 +0900642 return ret;
Jingoo Han340cba62013-06-21 16:24:54 +0900643}
644
Jingoo Han4b1ced82013-07-31 17:14:10 +0900645static int dw_pcie_valid_config(struct pcie_port *pp,
646 struct pci_bus *bus, int dev)
Jingoo Han340cba62013-06-21 16:24:54 +0900647{
Jingoo Han4b1ced82013-07-31 17:14:10 +0900648 /* If there is no link, then there is no device */
649 if (bus->number != pp->root_bus_nr) {
650 if (!dw_pcie_link_up(pp))
651 return 0;
652 }
Jingoo Han340cba62013-06-21 16:24:54 +0900653
Jingoo Han4b1ced82013-07-31 17:14:10 +0900654 /* access only one slot on each root port */
655 if (bus->number == pp->root_bus_nr && dev > 0)
656 return 0;
Jingoo Han340cba62013-06-21 16:24:54 +0900657
658 /*
Jingoo Han4b1ced82013-07-31 17:14:10 +0900659 * do not read more than one device on the bus directly attached
660 * to RC's (Virtual Bridge's) DS side.
Jingoo Han340cba62013-06-21 16:24:54 +0900661 */
Jingoo Han4b1ced82013-07-31 17:14:10 +0900662 if (bus->primary == pp->root_bus_nr && dev > 0)
Jingoo Han340cba62013-06-21 16:24:54 +0900663 return 0;
Jingoo Han340cba62013-06-21 16:24:54 +0900664
665 return 1;
666}
667
Jingoo Han4b1ced82013-07-31 17:14:10 +0900668static int dw_pcie_rd_conf(struct pci_bus *bus, u32 devfn, int where,
669 int size, u32 *val)
Jingoo Han340cba62013-06-21 16:24:54 +0900670{
Jingoo Han4b1ced82013-07-31 17:14:10 +0900671 struct pcie_port *pp = sys_to_pcie(bus->sysdata);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900672 int ret;
Jingoo Han340cba62013-06-21 16:24:54 +0900673
Jingoo Han4b1ced82013-07-31 17:14:10 +0900674 if (dw_pcie_valid_config(pp, bus, PCI_SLOT(devfn)) == 0) {
675 *val = 0xffffffff;
676 return PCIBIOS_DEVICE_NOT_FOUND;
677 }
678
Jingoo Han4b1ced82013-07-31 17:14:10 +0900679 if (bus->number != pp->root_bus_nr)
Murali Karicheria1c0ae92014-07-21 12:58:41 -0400680 if (pp->ops->rd_other_conf)
681 ret = pp->ops->rd_other_conf(pp, bus, devfn,
682 where, size, val);
683 else
684 ret = dw_pcie_rd_other_conf(pp, bus, devfn,
Jingoo Han4b1ced82013-07-31 17:14:10 +0900685 where, size, val);
686 else
687 ret = dw_pcie_rd_own_conf(pp, where, size, val);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900688
689 return ret;
Jingoo Han340cba62013-06-21 16:24:54 +0900690}
Jingoo Han4b1ced82013-07-31 17:14:10 +0900691
692static int dw_pcie_wr_conf(struct pci_bus *bus, u32 devfn,
693 int where, int size, u32 val)
694{
695 struct pcie_port *pp = sys_to_pcie(bus->sysdata);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900696 int ret;
697
Jingoo Han4b1ced82013-07-31 17:14:10 +0900698 if (dw_pcie_valid_config(pp, bus, PCI_SLOT(devfn)) == 0)
699 return PCIBIOS_DEVICE_NOT_FOUND;
700
Jingoo Han4b1ced82013-07-31 17:14:10 +0900701 if (bus->number != pp->root_bus_nr)
Murali Karicheria1c0ae92014-07-21 12:58:41 -0400702 if (pp->ops->wr_other_conf)
703 ret = pp->ops->wr_other_conf(pp, bus, devfn,
704 where, size, val);
705 else
706 ret = dw_pcie_wr_other_conf(pp, bus, devfn,
Jingoo Han4b1ced82013-07-31 17:14:10 +0900707 where, size, val);
708 else
709 ret = dw_pcie_wr_own_conf(pp, where, size, val);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900710
711 return ret;
712}
713
714static struct pci_ops dw_pcie_ops = {
715 .read = dw_pcie_rd_conf,
716 .write = dw_pcie_wr_conf,
717};
718
Bjorn Helgaas73e40852013-10-09 09:12:37 -0600719static int dw_pcie_setup(int nr, struct pci_sys_data *sys)
Jingoo Han4b1ced82013-07-31 17:14:10 +0900720{
721 struct pcie_port *pp;
722
723 pp = sys_to_pcie(sys);
724
Pratyush Anandadf70fc2014-09-05 17:48:54 -0600725 if (global_io_offset < SZ_1M && pp->io_size > 0) {
726 sys->io_offset = global_io_offset - pp->io_bus_addr;
Pratyush Anandfce85912013-12-11 15:08:33 +0530727 pci_ioremap_io(global_io_offset, pp->io_base);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900728 global_io_offset += SZ_64K;
729 pci_add_resource_offset(&sys->resources, &pp->io,
730 sys->io_offset);
731 }
732
Pratyush Anandadf70fc2014-09-05 17:48:54 -0600733 sys->mem_offset = pp->mem.start - pp->mem_bus_addr;
Jingoo Han4b1ced82013-07-31 17:14:10 +0900734 pci_add_resource_offset(&sys->resources, &pp->mem, sys->mem_offset);
Lucas Stach4f2ebe02014-07-23 19:52:38 +0200735 pci_add_resource(&sys->resources, &pp->busn);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900736
737 return 1;
738}
739
Bjorn Helgaas73e40852013-10-09 09:12:37 -0600740static struct pci_bus *dw_pcie_scan_bus(int nr, struct pci_sys_data *sys)
Jingoo Han4b1ced82013-07-31 17:14:10 +0900741{
742 struct pci_bus *bus;
743 struct pcie_port *pp = sys_to_pcie(sys);
744
Lucas Stach92483df2014-07-23 19:52:39 +0200745 pp->root_bus_nr = sys->busnr;
Lorenzo Pieralisi8953aab2015-07-29 12:33:18 +0100746
747 if (IS_ENABLED(CONFIG_PCI_MSI))
748 bus = pci_scan_root_bus_msi(pp->dev, sys->busnr, &dw_pcie_ops,
749 sys, &sys->resources,
750 &dw_pcie_msi_chip);
751 else
752 bus = pci_scan_root_bus(pp->dev, sys->busnr, &dw_pcie_ops,
753 sys, &sys->resources);
754
Lucas Stach92483df2014-07-23 19:52:39 +0200755 if (!bus)
756 return NULL;
757
Murali Karicherib14a3d12014-07-23 14:54:51 -0400758 if (bus && pp->ops->scan_bus)
759 pp->ops->scan_bus(pp);
760
Jingoo Han4b1ced82013-07-31 17:14:10 +0900761 return bus;
762}
763
Bjorn Helgaas73e40852013-10-09 09:12:37 -0600764static int dw_pcie_map_irq(const struct pci_dev *dev, u8 slot, u8 pin)
Jingoo Han4b1ced82013-07-31 17:14:10 +0900765{
766 struct pcie_port *pp = sys_to_pcie(dev->bus->sysdata);
Lucas Stach804f57b2014-03-05 14:25:51 +0100767 int irq;
Jingoo Han4b1ced82013-07-31 17:14:10 +0900768
Lucas Stach804f57b2014-03-05 14:25:51 +0100769 irq = of_irq_parse_and_map_pci(dev, slot, pin);
770 if (!irq)
771 irq = pp->irq;
772
773 return irq;
Jingoo Han4b1ced82013-07-31 17:14:10 +0900774}
775
776static struct hw_pci dw_pci = {
777 .setup = dw_pcie_setup,
778 .scan = dw_pcie_scan_bus,
779 .map_irq = dw_pcie_map_irq,
780};
781
782void dw_pcie_setup_rc(struct pcie_port *pp)
783{
Jingoo Han4b1ced82013-07-31 17:14:10 +0900784 u32 val;
785 u32 membase;
786 u32 memlimit;
787
Mohit Kumar66c5c342014-04-14 14:22:54 -0600788 /* set the number of lanes */
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900789 dw_pcie_readl_rc(pp, PCIE_PORT_LINK_CONTROL, &val);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900790 val &= ~PORT_LINK_MODE_MASK;
791 switch (pp->lanes) {
792 case 1:
793 val |= PORT_LINK_MODE_1_LANES;
794 break;
795 case 2:
796 val |= PORT_LINK_MODE_2_LANES;
797 break;
798 case 4:
799 val |= PORT_LINK_MODE_4_LANES;
800 break;
Zhou Wang5b0f0732015-05-13 14:44:34 +0800801 case 8:
802 val |= PORT_LINK_MODE_8_LANES;
803 break;
Jingoo Han4b1ced82013-07-31 17:14:10 +0900804 }
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900805 dw_pcie_writel_rc(pp, val, PCIE_PORT_LINK_CONTROL);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900806
807 /* set link width speed control register */
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900808 dw_pcie_readl_rc(pp, PCIE_LINK_WIDTH_SPEED_CONTROL, &val);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900809 val &= ~PORT_LOGIC_LINK_WIDTH_MASK;
810 switch (pp->lanes) {
811 case 1:
812 val |= PORT_LOGIC_LINK_WIDTH_1_LANES;
813 break;
814 case 2:
815 val |= PORT_LOGIC_LINK_WIDTH_2_LANES;
816 break;
817 case 4:
818 val |= PORT_LOGIC_LINK_WIDTH_4_LANES;
819 break;
Zhou Wang5b0f0732015-05-13 14:44:34 +0800820 case 8:
821 val |= PORT_LOGIC_LINK_WIDTH_8_LANES;
822 break;
Jingoo Han4b1ced82013-07-31 17:14:10 +0900823 }
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900824 dw_pcie_writel_rc(pp, val, PCIE_LINK_WIDTH_SPEED_CONTROL);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900825
826 /* setup RC BARs */
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900827 dw_pcie_writel_rc(pp, 0x00000004, PCI_BASE_ADDRESS_0);
Mohit Kumardbffdd62014-02-19 17:34:35 +0530828 dw_pcie_writel_rc(pp, 0x00000000, PCI_BASE_ADDRESS_1);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900829
830 /* setup interrupt pins */
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900831 dw_pcie_readl_rc(pp, PCI_INTERRUPT_LINE, &val);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900832 val &= 0xffff00ff;
833 val |= 0x00000100;
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900834 dw_pcie_writel_rc(pp, val, PCI_INTERRUPT_LINE);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900835
836 /* setup bus numbers */
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900837 dw_pcie_readl_rc(pp, PCI_PRIMARY_BUS, &val);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900838 val &= 0xff000000;
839 val |= 0x00010100;
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900840 dw_pcie_writel_rc(pp, val, PCI_PRIMARY_BUS);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900841
842 /* setup memory base, memory limit */
843 membase = ((u32)pp->mem_base & 0xfff00000) >> 16;
Pratyush Anandadf70fc2014-09-05 17:48:54 -0600844 memlimit = (pp->mem_size + (u32)pp->mem_base) & 0xfff00000;
Jingoo Han4b1ced82013-07-31 17:14:10 +0900845 val = memlimit | membase;
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900846 dw_pcie_writel_rc(pp, val, PCI_MEMORY_BASE);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900847
848 /* setup command register */
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900849 dw_pcie_readl_rc(pp, PCI_COMMAND, &val);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900850 val &= 0xffff0000;
851 val |= PCI_COMMAND_IO | PCI_COMMAND_MEMORY |
852 PCI_COMMAND_MASTER | PCI_COMMAND_SERR;
Seungwon Jeonf7b78682013-08-28 20:53:30 +0900853 dw_pcie_writel_rc(pp, val, PCI_COMMAND);
Jingoo Han4b1ced82013-07-31 17:14:10 +0900854}
Jingoo Han340cba62013-06-21 16:24:54 +0900855
856MODULE_AUTHOR("Jingoo Han <jg1.han@samsung.com>");
Jingoo Han4b1ced82013-07-31 17:14:10 +0900857MODULE_DESCRIPTION("Designware PCIe host controller driver");
Jingoo Han340cba62013-06-21 16:24:54 +0900858MODULE_LICENSE("GPL v2");