blob: 982171f293fdf38bbe5696b713a2c50a77079f59 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* $Id: tg3.h,v 1.37.2.32 2002/03/11 12:18:18 davem Exp $
2 * tg3.h: Definitions for Broadcom Tigon3 ethernet driver.
3 *
4 * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
5 * Copyright (C) 2001 Jeff Garzik (jgarzik@pobox.com)
6 * Copyright (C) 2004 Sun Microsystems Inc.
7 */
8
9#ifndef _T3_H
10#define _T3_H
11
12#define TG3_64BIT_REG_HIGH 0x00UL
13#define TG3_64BIT_REG_LOW 0x04UL
14
15/* Descriptor block info. */
16#define TG3_BDINFO_HOST_ADDR 0x0UL /* 64-bit */
17#define TG3_BDINFO_MAXLEN_FLAGS 0x8UL /* 32-bit */
18#define BDINFO_FLAGS_USE_EXT_RECV 0x00000001 /* ext rx_buffer_desc */
19#define BDINFO_FLAGS_DISABLED 0x00000002
20#define BDINFO_FLAGS_MAXLEN_MASK 0xffff0000
21#define BDINFO_FLAGS_MAXLEN_SHIFT 16
22#define TG3_BDINFO_NIC_ADDR 0xcUL /* 32-bit */
23#define TG3_BDINFO_SIZE 0x10UL
24
25#define RX_COPY_THRESHOLD 256
26
Michael Chanb5d37722006-09-27 16:06:21 -070027#define TG3_RX_INTERNAL_RING_SZ_5906 32
28
Linus Torvalds1da177e2005-04-16 15:20:36 -070029#define RX_STD_MAX_SIZE 1536
30#define RX_STD_MAX_SIZE_5705 512
31#define RX_JUMBO_MAX_SIZE 0xdeadbeef /* XXX */
32
33/* First 256 bytes are a mirror of PCI config space. */
34#define TG3PCI_VENDOR 0x00000000
35#define TG3PCI_VENDOR_BROADCOM 0x14e4
36#define TG3PCI_DEVICE 0x00000002
37#define TG3PCI_DEVICE_TIGON3_1 0x1644 /* BCM5700 */
38#define TG3PCI_DEVICE_TIGON3_2 0x1645 /* BCM5701 */
39#define TG3PCI_DEVICE_TIGON3_3 0x1646 /* BCM5702 */
40#define TG3PCI_DEVICE_TIGON3_4 0x1647 /* BCM5703 */
Matt Carlsonc88e6682008-11-03 16:49:18 -080041#define TG3PCI_DEVICE_TIGON3_5761S 0x1688
42#define TG3PCI_DEVICE_TIGON3_5761SE 0x1689
Matt Carlson321d32a2008-11-21 17:22:19 -080043#define TG3PCI_DEVICE_TIGON3_57780 0x1692
44#define TG3PCI_DEVICE_TIGON3_57760 0x1690
45#define TG3PCI_DEVICE_TIGON3_57790 0x1694
Matt Carlson5e7ccf22009-08-25 10:08:42 +000046#define TG3PCI_DEVICE_TIGON3_57788 0x1691
Matt Carlson2befdce2009-08-28 12:28:45 +000047#define TG3PCI_DEVICE_TIGON3_5785_G 0x1699 /* GPHY */
48#define TG3PCI_DEVICE_TIGON3_5785_F 0x16a0 /* 10/100 only */
Matt Carlsonaa10f272008-12-21 20:21:18 -080049/* 0x04 --> 0x64 unused */
Linus Torvalds1da177e2005-04-16 15:20:36 -070050#define TG3PCI_MSI_DATA 0x00000064
51/* 0x66 --> 0x68 unused */
52#define TG3PCI_MISC_HOST_CTRL 0x00000068
53#define MISC_HOST_CTRL_CLEAR_INT 0x00000001
54#define MISC_HOST_CTRL_MASK_PCI_INT 0x00000002
55#define MISC_HOST_CTRL_BYTE_SWAP 0x00000004
56#define MISC_HOST_CTRL_WORD_SWAP 0x00000008
57#define MISC_HOST_CTRL_PCISTATE_RW 0x00000010
58#define MISC_HOST_CTRL_CLKREG_RW 0x00000020
59#define MISC_HOST_CTRL_REGWORD_SWAP 0x00000040
60#define MISC_HOST_CTRL_INDIR_ACCESS 0x00000080
61#define MISC_HOST_CTRL_IRQ_MASK_MODE 0x00000100
62#define MISC_HOST_CTRL_TAGGED_STATUS 0x00000200
63#define MISC_HOST_CTRL_CHIPREV 0xffff0000
64#define MISC_HOST_CTRL_CHIPREV_SHIFT 16
65#define GET_CHIP_REV_ID(MISC_HOST_CTRL) \
66 (((MISC_HOST_CTRL) & MISC_HOST_CTRL_CHIPREV) >> \
67 MISC_HOST_CTRL_CHIPREV_SHIFT)
68#define CHIPREV_ID_5700_A0 0x7000
69#define CHIPREV_ID_5700_A1 0x7001
70#define CHIPREV_ID_5700_B0 0x7100
71#define CHIPREV_ID_5700_B1 0x7101
72#define CHIPREV_ID_5700_B3 0x7102
73#define CHIPREV_ID_5700_ALTIMA 0x7104
74#define CHIPREV_ID_5700_C0 0x7200
75#define CHIPREV_ID_5701_A0 0x0000
76#define CHIPREV_ID_5701_B0 0x0100
77#define CHIPREV_ID_5701_B2 0x0102
78#define CHIPREV_ID_5701_B5 0x0105
79#define CHIPREV_ID_5703_A0 0x1000
80#define CHIPREV_ID_5703_A1 0x1001
81#define CHIPREV_ID_5703_A2 0x1002
82#define CHIPREV_ID_5703_A3 0x1003
83#define CHIPREV_ID_5704_A0 0x2000
84#define CHIPREV_ID_5704_A1 0x2001
85#define CHIPREV_ID_5704_A2 0x2002
86#define CHIPREV_ID_5704_A3 0x2003
87#define CHIPREV_ID_5705_A0 0x3000
88#define CHIPREV_ID_5705_A1 0x3001
89#define CHIPREV_ID_5705_A2 0x3002
90#define CHIPREV_ID_5705_A3 0x3003
91#define CHIPREV_ID_5750_A0 0x4000
92#define CHIPREV_ID_5750_A1 0x4001
93#define CHIPREV_ID_5750_A3 0x4003
Michael Chan52c0fd82006-06-29 20:15:54 -070094#define CHIPREV_ID_5750_C2 0x4202
Michael Chanff645be2005-04-21 17:09:53 -070095#define CHIPREV_ID_5752_A0_HW 0x5000
96#define CHIPREV_ID_5752_A0 0x6000
John W. Linville053d7802005-04-21 17:03:52 -070097#define CHIPREV_ID_5752_A1 0x6001
Michael Chan7544b092007-05-05 13:08:32 -070098#define CHIPREV_ID_5714_A2 0x9002
Michael Chanb5d37722006-09-27 16:06:21 -070099#define CHIPREV_ID_5906_A1 0xc001
Matt Carlson9cf74eb2009-04-20 06:58:27 +0000100#define CHIPREV_ID_57780_A0 0x57780000
101#define CHIPREV_ID_57780_A1 0x57780001
Linus Torvalds1da177e2005-04-16 15:20:36 -0700102#define GET_ASIC_REV(CHIP_REV_ID) ((CHIP_REV_ID) >> 12)
103#define ASIC_REV_5700 0x07
104#define ASIC_REV_5701 0x00
105#define ASIC_REV_5703 0x01
106#define ASIC_REV_5704 0x02
107#define ASIC_REV_5705 0x03
108#define ASIC_REV_5750 0x04
Michael Chanff645be2005-04-21 17:09:53 -0700109#define ASIC_REV_5752 0x06
Michael Chan4cf78e42005-07-25 12:29:19 -0700110#define ASIC_REV_5780 0x08
Michael Chana4e2b342005-10-26 15:46:52 -0700111#define ASIC_REV_5714 0x09
Michael Chanaf36e6b2006-03-23 01:28:06 -0800112#define ASIC_REV_5755 0x0a
Michael Chand9ab5ad2006-03-20 22:27:35 -0800113#define ASIC_REV_5787 0x0b
Michael Chanb5d37722006-09-27 16:06:21 -0700114#define ASIC_REV_5906 0x0c
Matt Carlson795d01c2007-10-07 23:28:17 -0700115#define ASIC_REV_USE_PROD_ID_REG 0x0f
Matt Carlsond30cdd22007-10-07 23:28:35 -0700116#define ASIC_REV_5784 0x5784
Matt Carlson6b91fa02007-10-10 18:01:09 -0700117#define ASIC_REV_5761 0x5761
Matt Carlson57e69832008-05-25 23:48:31 -0700118#define ASIC_REV_5785 0x5785
Matt Carlson321d32a2008-11-21 17:22:19 -0800119#define ASIC_REV_57780 0x57780
Linus Torvalds1da177e2005-04-16 15:20:36 -0700120#define GET_CHIP_REV(CHIP_REV_ID) ((CHIP_REV_ID) >> 8)
121#define CHIPREV_5700_AX 0x70
122#define CHIPREV_5700_BX 0x71
123#define CHIPREV_5700_CX 0x72
124#define CHIPREV_5701_AX 0x00
125#define CHIPREV_5703_AX 0x10
126#define CHIPREV_5704_AX 0x20
127#define CHIPREV_5704_BX 0x21
128#define CHIPREV_5750_AX 0x40
129#define CHIPREV_5750_BX 0x41
Matt Carlsonb2a5c192008-04-03 21:44:44 -0700130#define CHIPREV_5784_AX 0x57840
131#define CHIPREV_5761_AX 0x57610
Linus Torvalds1da177e2005-04-16 15:20:36 -0700132#define GET_METAL_REV(CHIP_REV_ID) ((CHIP_REV_ID) & 0xff)
133#define METAL_REV_A0 0x00
134#define METAL_REV_A1 0x01
135#define METAL_REV_B0 0x00
136#define METAL_REV_B1 0x01
137#define METAL_REV_B2 0x02
138#define TG3PCI_DMA_RW_CTRL 0x0000006c
139#define DMA_RWCTRL_MIN_DMA 0x000000ff
140#define DMA_RWCTRL_MIN_DMA_SHIFT 0
141#define DMA_RWCTRL_READ_BNDRY_MASK 0x00000700
142#define DMA_RWCTRL_READ_BNDRY_DISAB 0x00000000
143#define DMA_RWCTRL_READ_BNDRY_16 0x00000100
144#define DMA_RWCTRL_READ_BNDRY_128_PCIX 0x00000100
145#define DMA_RWCTRL_READ_BNDRY_32 0x00000200
146#define DMA_RWCTRL_READ_BNDRY_256_PCIX 0x00000200
147#define DMA_RWCTRL_READ_BNDRY_64 0x00000300
148#define DMA_RWCTRL_READ_BNDRY_384_PCIX 0x00000300
149#define DMA_RWCTRL_READ_BNDRY_128 0x00000400
150#define DMA_RWCTRL_READ_BNDRY_256 0x00000500
151#define DMA_RWCTRL_READ_BNDRY_512 0x00000600
152#define DMA_RWCTRL_READ_BNDRY_1024 0x00000700
153#define DMA_RWCTRL_WRITE_BNDRY_MASK 0x00003800
154#define DMA_RWCTRL_WRITE_BNDRY_DISAB 0x00000000
155#define DMA_RWCTRL_WRITE_BNDRY_16 0x00000800
156#define DMA_RWCTRL_WRITE_BNDRY_128_PCIX 0x00000800
157#define DMA_RWCTRL_WRITE_BNDRY_32 0x00001000
158#define DMA_RWCTRL_WRITE_BNDRY_256_PCIX 0x00001000
159#define DMA_RWCTRL_WRITE_BNDRY_64 0x00001800
160#define DMA_RWCTRL_WRITE_BNDRY_384_PCIX 0x00001800
161#define DMA_RWCTRL_WRITE_BNDRY_128 0x00002000
162#define DMA_RWCTRL_WRITE_BNDRY_256 0x00002800
163#define DMA_RWCTRL_WRITE_BNDRY_512 0x00003000
164#define DMA_RWCTRL_WRITE_BNDRY_1024 0x00003800
165#define DMA_RWCTRL_ONE_DMA 0x00004000
166#define DMA_RWCTRL_READ_WATER 0x00070000
167#define DMA_RWCTRL_READ_WATER_SHIFT 16
168#define DMA_RWCTRL_WRITE_WATER 0x00380000
169#define DMA_RWCTRL_WRITE_WATER_SHIFT 19
170#define DMA_RWCTRL_USE_MEM_READ_MULT 0x00400000
171#define DMA_RWCTRL_ASSERT_ALL_BE 0x00800000
172#define DMA_RWCTRL_PCI_READ_CMD 0x0f000000
173#define DMA_RWCTRL_PCI_READ_CMD_SHIFT 24
174#define DMA_RWCTRL_PCI_WRITE_CMD 0xf0000000
175#define DMA_RWCTRL_PCI_WRITE_CMD_SHIFT 28
176#define DMA_RWCTRL_WRITE_BNDRY_64_PCIE 0x10000000
177#define DMA_RWCTRL_WRITE_BNDRY_128_PCIE 0x30000000
178#define DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE 0x70000000
179#define TG3PCI_PCISTATE 0x00000070
180#define PCISTATE_FORCE_RESET 0x00000001
181#define PCISTATE_INT_NOT_ACTIVE 0x00000002
182#define PCISTATE_CONV_PCI_MODE 0x00000004
183#define PCISTATE_BUS_SPEED_HIGH 0x00000008
184#define PCISTATE_BUS_32BIT 0x00000010
185#define PCISTATE_ROM_ENABLE 0x00000020
186#define PCISTATE_ROM_RETRY_ENABLE 0x00000040
187#define PCISTATE_FLAT_VIEW 0x00000100
188#define PCISTATE_RETRY_SAME_DMA 0x00002000
Matt Carlson0d3031d2007-10-10 18:02:43 -0700189#define PCISTATE_ALLOW_APE_CTLSPC_WR 0x00010000
190#define PCISTATE_ALLOW_APE_SHMEM_WR 0x00020000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700191#define TG3PCI_CLOCK_CTRL 0x00000074
192#define CLOCK_CTRL_CORECLK_DISABLE 0x00000200
193#define CLOCK_CTRL_RXCLK_DISABLE 0x00000400
194#define CLOCK_CTRL_TXCLK_DISABLE 0x00000800
195#define CLOCK_CTRL_ALTCLK 0x00001000
196#define CLOCK_CTRL_PWRDOWN_PLL133 0x00008000
197#define CLOCK_CTRL_44MHZ_CORE 0x00040000
198#define CLOCK_CTRL_625_CORE 0x00100000
199#define CLOCK_CTRL_FORCE_CLKRUN 0x00200000
200#define CLOCK_CTRL_CLKRUN_OENABLE 0x00400000
201#define CLOCK_CTRL_DELAY_PCI_GRANT 0x80000000
202#define TG3PCI_REG_BASE_ADDR 0x00000078
203#define TG3PCI_MEM_WIN_BASE_ADDR 0x0000007c
204#define TG3PCI_REG_DATA 0x00000080
205#define TG3PCI_MEM_WIN_DATA 0x00000084
206#define TG3PCI_MODE_CTRL 0x00000088
207#define TG3PCI_MISC_CFG 0x0000008c
208#define TG3PCI_MISC_LOCAL_CTRL 0x00000090
209/* 0x94 --> 0x98 unused */
210#define TG3PCI_STD_RING_PROD_IDX 0x00000098 /* 64-bit */
211#define TG3PCI_RCV_RET_RING_CON_IDX 0x000000a0 /* 64-bit */
212#define TG3PCI_SND_PROD_IDX 0x000000a8 /* 64-bit */
213/* 0xb0 --> 0xb8 unused */
214#define TG3PCI_DUAL_MAC_CTRL 0x000000b8
215#define DUAL_MAC_CTRL_CH_MASK 0x00000003
216#define DUAL_MAC_CTRL_ID 0x00000004
Matt Carlson795d01c2007-10-07 23:28:17 -0700217#define TG3PCI_PRODID_ASICREV 0x000000bc
218#define PROD_ID_ASIC_REV_MASK 0x0fffffff
Matt Carlson521e6b92009-08-25 10:06:01 +0000219/* 0xc0 --> 0x110 unused */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700220
Matt Carlson521e6b92009-08-25 10:06:01 +0000221#define TG3_CORR_ERR_STAT 0x00000110
222#define TG3_CORR_ERR_STAT_CLEAR 0xffffffff
223/* 0x114 --> 0x200 unused */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700224
225/* Mailbox registers */
226#define MAILBOX_INTERRUPT_0 0x00000200 /* 64-bit */
227#define MAILBOX_INTERRUPT_1 0x00000208 /* 64-bit */
228#define MAILBOX_INTERRUPT_2 0x00000210 /* 64-bit */
229#define MAILBOX_INTERRUPT_3 0x00000218 /* 64-bit */
230#define MAILBOX_GENERAL_0 0x00000220 /* 64-bit */
231#define MAILBOX_GENERAL_1 0x00000228 /* 64-bit */
232#define MAILBOX_GENERAL_2 0x00000230 /* 64-bit */
233#define MAILBOX_GENERAL_3 0x00000238 /* 64-bit */
234#define MAILBOX_GENERAL_4 0x00000240 /* 64-bit */
235#define MAILBOX_GENERAL_5 0x00000248 /* 64-bit */
236#define MAILBOX_GENERAL_6 0x00000250 /* 64-bit */
237#define MAILBOX_GENERAL_7 0x00000258 /* 64-bit */
238#define MAILBOX_RELOAD_STAT 0x00000260 /* 64-bit */
239#define MAILBOX_RCV_STD_PROD_IDX 0x00000268 /* 64-bit */
240#define MAILBOX_RCV_JUMBO_PROD_IDX 0x00000270 /* 64-bit */
241#define MAILBOX_RCV_MINI_PROD_IDX 0x00000278 /* 64-bit */
242#define MAILBOX_RCVRET_CON_IDX_0 0x00000280 /* 64-bit */
243#define MAILBOX_RCVRET_CON_IDX_1 0x00000288 /* 64-bit */
244#define MAILBOX_RCVRET_CON_IDX_2 0x00000290 /* 64-bit */
245#define MAILBOX_RCVRET_CON_IDX_3 0x00000298 /* 64-bit */
246#define MAILBOX_RCVRET_CON_IDX_4 0x000002a0 /* 64-bit */
247#define MAILBOX_RCVRET_CON_IDX_5 0x000002a8 /* 64-bit */
248#define MAILBOX_RCVRET_CON_IDX_6 0x000002b0 /* 64-bit */
249#define MAILBOX_RCVRET_CON_IDX_7 0x000002b8 /* 64-bit */
250#define MAILBOX_RCVRET_CON_IDX_8 0x000002c0 /* 64-bit */
251#define MAILBOX_RCVRET_CON_IDX_9 0x000002c8 /* 64-bit */
252#define MAILBOX_RCVRET_CON_IDX_10 0x000002d0 /* 64-bit */
253#define MAILBOX_RCVRET_CON_IDX_11 0x000002d8 /* 64-bit */
254#define MAILBOX_RCVRET_CON_IDX_12 0x000002e0 /* 64-bit */
255#define MAILBOX_RCVRET_CON_IDX_13 0x000002e8 /* 64-bit */
256#define MAILBOX_RCVRET_CON_IDX_14 0x000002f0 /* 64-bit */
257#define MAILBOX_RCVRET_CON_IDX_15 0x000002f8 /* 64-bit */
258#define MAILBOX_SNDHOST_PROD_IDX_0 0x00000300 /* 64-bit */
259#define MAILBOX_SNDHOST_PROD_IDX_1 0x00000308 /* 64-bit */
260#define MAILBOX_SNDHOST_PROD_IDX_2 0x00000310 /* 64-bit */
261#define MAILBOX_SNDHOST_PROD_IDX_3 0x00000318 /* 64-bit */
262#define MAILBOX_SNDHOST_PROD_IDX_4 0x00000320 /* 64-bit */
263#define MAILBOX_SNDHOST_PROD_IDX_5 0x00000328 /* 64-bit */
264#define MAILBOX_SNDHOST_PROD_IDX_6 0x00000330 /* 64-bit */
265#define MAILBOX_SNDHOST_PROD_IDX_7 0x00000338 /* 64-bit */
266#define MAILBOX_SNDHOST_PROD_IDX_8 0x00000340 /* 64-bit */
267#define MAILBOX_SNDHOST_PROD_IDX_9 0x00000348 /* 64-bit */
268#define MAILBOX_SNDHOST_PROD_IDX_10 0x00000350 /* 64-bit */
269#define MAILBOX_SNDHOST_PROD_IDX_11 0x00000358 /* 64-bit */
270#define MAILBOX_SNDHOST_PROD_IDX_12 0x00000360 /* 64-bit */
271#define MAILBOX_SNDHOST_PROD_IDX_13 0x00000368 /* 64-bit */
272#define MAILBOX_SNDHOST_PROD_IDX_14 0x00000370 /* 64-bit */
273#define MAILBOX_SNDHOST_PROD_IDX_15 0x00000378 /* 64-bit */
274#define MAILBOX_SNDNIC_PROD_IDX_0 0x00000380 /* 64-bit */
275#define MAILBOX_SNDNIC_PROD_IDX_1 0x00000388 /* 64-bit */
276#define MAILBOX_SNDNIC_PROD_IDX_2 0x00000390 /* 64-bit */
277#define MAILBOX_SNDNIC_PROD_IDX_3 0x00000398 /* 64-bit */
278#define MAILBOX_SNDNIC_PROD_IDX_4 0x000003a0 /* 64-bit */
279#define MAILBOX_SNDNIC_PROD_IDX_5 0x000003a8 /* 64-bit */
280#define MAILBOX_SNDNIC_PROD_IDX_6 0x000003b0 /* 64-bit */
281#define MAILBOX_SNDNIC_PROD_IDX_7 0x000003b8 /* 64-bit */
282#define MAILBOX_SNDNIC_PROD_IDX_8 0x000003c0 /* 64-bit */
283#define MAILBOX_SNDNIC_PROD_IDX_9 0x000003c8 /* 64-bit */
284#define MAILBOX_SNDNIC_PROD_IDX_10 0x000003d0 /* 64-bit */
285#define MAILBOX_SNDNIC_PROD_IDX_11 0x000003d8 /* 64-bit */
286#define MAILBOX_SNDNIC_PROD_IDX_12 0x000003e0 /* 64-bit */
287#define MAILBOX_SNDNIC_PROD_IDX_13 0x000003e8 /* 64-bit */
288#define MAILBOX_SNDNIC_PROD_IDX_14 0x000003f0 /* 64-bit */
289#define MAILBOX_SNDNIC_PROD_IDX_15 0x000003f8 /* 64-bit */
290
291/* MAC control registers */
292#define MAC_MODE 0x00000400
293#define MAC_MODE_RESET 0x00000001
294#define MAC_MODE_HALF_DUPLEX 0x00000002
295#define MAC_MODE_PORT_MODE_MASK 0x0000000c
296#define MAC_MODE_PORT_MODE_TBI 0x0000000c
297#define MAC_MODE_PORT_MODE_GMII 0x00000008
298#define MAC_MODE_PORT_MODE_MII 0x00000004
299#define MAC_MODE_PORT_MODE_NONE 0x00000000
300#define MAC_MODE_PORT_INT_LPBACK 0x00000010
301#define MAC_MODE_TAGGED_MAC_CTRL 0x00000080
302#define MAC_MODE_TX_BURSTING 0x00000100
303#define MAC_MODE_MAX_DEFER 0x00000200
304#define MAC_MODE_LINK_POLARITY 0x00000400
305#define MAC_MODE_RXSTAT_ENABLE 0x00000800
306#define MAC_MODE_RXSTAT_CLEAR 0x00001000
307#define MAC_MODE_RXSTAT_FLUSH 0x00002000
308#define MAC_MODE_TXSTAT_ENABLE 0x00004000
309#define MAC_MODE_TXSTAT_CLEAR 0x00008000
310#define MAC_MODE_TXSTAT_FLUSH 0x00010000
311#define MAC_MODE_SEND_CONFIGS 0x00020000
312#define MAC_MODE_MAGIC_PKT_ENABLE 0x00040000
313#define MAC_MODE_ACPI_ENABLE 0x00080000
314#define MAC_MODE_MIP_ENABLE 0x00100000
315#define MAC_MODE_TDE_ENABLE 0x00200000
316#define MAC_MODE_RDE_ENABLE 0x00400000
317#define MAC_MODE_FHDE_ENABLE 0x00800000
Matt Carlsonb2aee152008-11-03 16:51:11 -0800318#define MAC_MODE_KEEP_FRAME_IN_WOL 0x01000000
Matt Carlson3bda1252008-08-15 14:08:22 -0700319#define MAC_MODE_APE_RX_EN 0x08000000
320#define MAC_MODE_APE_TX_EN 0x10000000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700321#define MAC_STATUS 0x00000404
322#define MAC_STATUS_PCS_SYNCED 0x00000001
323#define MAC_STATUS_SIGNAL_DET 0x00000002
324#define MAC_STATUS_RCVD_CFG 0x00000004
325#define MAC_STATUS_CFG_CHANGED 0x00000008
326#define MAC_STATUS_SYNC_CHANGED 0x00000010
327#define MAC_STATUS_PORT_DEC_ERR 0x00000400
328#define MAC_STATUS_LNKSTATE_CHANGED 0x00001000
329#define MAC_STATUS_MI_COMPLETION 0x00400000
330#define MAC_STATUS_MI_INTERRUPT 0x00800000
331#define MAC_STATUS_AP_ERROR 0x01000000
332#define MAC_STATUS_ODI_ERROR 0x02000000
333#define MAC_STATUS_RXSTAT_OVERRUN 0x04000000
334#define MAC_STATUS_TXSTAT_OVERRUN 0x08000000
335#define MAC_EVENT 0x00000408
336#define MAC_EVENT_PORT_DECODE_ERR 0x00000400
337#define MAC_EVENT_LNKSTATE_CHANGED 0x00001000
338#define MAC_EVENT_MI_COMPLETION 0x00400000
339#define MAC_EVENT_MI_INTERRUPT 0x00800000
340#define MAC_EVENT_AP_ERROR 0x01000000
341#define MAC_EVENT_ODI_ERROR 0x02000000
342#define MAC_EVENT_RXSTAT_OVERRUN 0x04000000
343#define MAC_EVENT_TXSTAT_OVERRUN 0x08000000
344#define MAC_LED_CTRL 0x0000040c
345#define LED_CTRL_LNKLED_OVERRIDE 0x00000001
346#define LED_CTRL_1000MBPS_ON 0x00000002
347#define LED_CTRL_100MBPS_ON 0x00000004
348#define LED_CTRL_10MBPS_ON 0x00000008
349#define LED_CTRL_TRAFFIC_OVERRIDE 0x00000010
350#define LED_CTRL_TRAFFIC_BLINK 0x00000020
351#define LED_CTRL_TRAFFIC_LED 0x00000040
352#define LED_CTRL_1000MBPS_STATUS 0x00000080
353#define LED_CTRL_100MBPS_STATUS 0x00000100
354#define LED_CTRL_10MBPS_STATUS 0x00000200
355#define LED_CTRL_TRAFFIC_STATUS 0x00000400
356#define LED_CTRL_MODE_MAC 0x00000000
357#define LED_CTRL_MODE_PHY_1 0x00000800
358#define LED_CTRL_MODE_PHY_2 0x00001000
359#define LED_CTRL_MODE_SHASTA_MAC 0x00002000
360#define LED_CTRL_MODE_SHARED 0x00004000
361#define LED_CTRL_MODE_COMBO 0x00008000
362#define LED_CTRL_BLINK_RATE_MASK 0x7ff80000
363#define LED_CTRL_BLINK_RATE_SHIFT 19
364#define LED_CTRL_BLINK_PER_OVERRIDE 0x00080000
365#define LED_CTRL_BLINK_RATE_OVERRIDE 0x80000000
366#define MAC_ADDR_0_HIGH 0x00000410 /* upper 2 bytes */
367#define MAC_ADDR_0_LOW 0x00000414 /* lower 4 bytes */
368#define MAC_ADDR_1_HIGH 0x00000418 /* upper 2 bytes */
369#define MAC_ADDR_1_LOW 0x0000041c /* lower 4 bytes */
370#define MAC_ADDR_2_HIGH 0x00000420 /* upper 2 bytes */
371#define MAC_ADDR_2_LOW 0x00000424 /* lower 4 bytes */
372#define MAC_ADDR_3_HIGH 0x00000428 /* upper 2 bytes */
373#define MAC_ADDR_3_LOW 0x0000042c /* lower 4 bytes */
374#define MAC_ACPI_MBUF_PTR 0x00000430
375#define MAC_ACPI_LEN_OFFSET 0x00000434
376#define ACPI_LENOFF_LEN_MASK 0x0000ffff
377#define ACPI_LENOFF_LEN_SHIFT 0
378#define ACPI_LENOFF_OFF_MASK 0x0fff0000
379#define ACPI_LENOFF_OFF_SHIFT 16
380#define MAC_TX_BACKOFF_SEED 0x00000438
381#define TX_BACKOFF_SEED_MASK 0x000003ff
382#define MAC_RX_MTU_SIZE 0x0000043c
383#define RX_MTU_SIZE_MASK 0x0000ffff
384#define MAC_PCS_TEST 0x00000440
385#define PCS_TEST_PATTERN_MASK 0x000fffff
386#define PCS_TEST_PATTERN_SHIFT 0
387#define PCS_TEST_ENABLE 0x00100000
388#define MAC_TX_AUTO_NEG 0x00000444
389#define TX_AUTO_NEG_MASK 0x0000ffff
390#define TX_AUTO_NEG_SHIFT 0
391#define MAC_RX_AUTO_NEG 0x00000448
392#define RX_AUTO_NEG_MASK 0x0000ffff
393#define RX_AUTO_NEG_SHIFT 0
394#define MAC_MI_COM 0x0000044c
395#define MI_COM_CMD_MASK 0x0c000000
396#define MI_COM_CMD_WRITE 0x04000000
397#define MI_COM_CMD_READ 0x08000000
398#define MI_COM_READ_FAILED 0x10000000
399#define MI_COM_START 0x20000000
400#define MI_COM_BUSY 0x20000000
401#define MI_COM_PHY_ADDR_MASK 0x03e00000
402#define MI_COM_PHY_ADDR_SHIFT 21
403#define MI_COM_REG_ADDR_MASK 0x001f0000
404#define MI_COM_REG_ADDR_SHIFT 16
405#define MI_COM_DATA_MASK 0x0000ffff
406#define MAC_MI_STAT 0x00000450
407#define MAC_MI_STAT_LNKSTAT_ATTN_ENAB 0x00000001
Matt Carlsonfcb389d2008-11-03 16:55:44 -0800408#define MAC_MI_STAT_10MBPS_MODE 0x00000002
Linus Torvalds1da177e2005-04-16 15:20:36 -0700409#define MAC_MI_MODE 0x00000454
410#define MAC_MI_MODE_CLK_10MHZ 0x00000001
411#define MAC_MI_MODE_SHORT_PREAMBLE 0x00000002
412#define MAC_MI_MODE_AUTO_POLL 0x00000010
Matt Carlson8ef21422008-05-02 16:47:53 -0700413#define MAC_MI_MODE_500KHZ_CONST 0x00008000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700414#define MAC_MI_MODE_BASE 0x000c0000 /* XXX magic values XXX */
415#define MAC_AUTO_POLL_STATUS 0x00000458
416#define MAC_AUTO_POLL_ERROR 0x00000001
417#define MAC_TX_MODE 0x0000045c
418#define TX_MODE_RESET 0x00000001
419#define TX_MODE_ENABLE 0x00000002
420#define TX_MODE_FLOW_CTRL_ENABLE 0x00000010
421#define TX_MODE_BIG_BCKOFF_ENABLE 0x00000020
422#define TX_MODE_LONG_PAUSE_ENABLE 0x00000040
423#define MAC_TX_STATUS 0x00000460
424#define TX_STATUS_XOFFED 0x00000001
425#define TX_STATUS_SENT_XOFF 0x00000002
426#define TX_STATUS_SENT_XON 0x00000004
427#define TX_STATUS_LINK_UP 0x00000008
428#define TX_STATUS_ODI_UNDERRUN 0x00000010
429#define TX_STATUS_ODI_OVERRUN 0x00000020
430#define MAC_TX_LENGTHS 0x00000464
431#define TX_LENGTHS_SLOT_TIME_MASK 0x000000ff
432#define TX_LENGTHS_SLOT_TIME_SHIFT 0
433#define TX_LENGTHS_IPG_MASK 0x00000f00
434#define TX_LENGTHS_IPG_SHIFT 8
435#define TX_LENGTHS_IPG_CRS_MASK 0x00003000
436#define TX_LENGTHS_IPG_CRS_SHIFT 12
437#define MAC_RX_MODE 0x00000468
438#define RX_MODE_RESET 0x00000001
439#define RX_MODE_ENABLE 0x00000002
440#define RX_MODE_FLOW_CTRL_ENABLE 0x00000004
441#define RX_MODE_KEEP_MAC_CTRL 0x00000008
442#define RX_MODE_KEEP_PAUSE 0x00000010
443#define RX_MODE_ACCEPT_OVERSIZED 0x00000020
444#define RX_MODE_ACCEPT_RUNTS 0x00000040
445#define RX_MODE_LEN_CHECK 0x00000080
446#define RX_MODE_PROMISC 0x00000100
447#define RX_MODE_NO_CRC_CHECK 0x00000200
448#define RX_MODE_KEEP_VLAN_TAG 0x00000400
Michael Chanaf36e6b2006-03-23 01:28:06 -0800449#define RX_MODE_IPV6_CSUM_ENABLE 0x01000000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700450#define MAC_RX_STATUS 0x0000046c
451#define RX_STATUS_REMOTE_TX_XOFFED 0x00000001
452#define RX_STATUS_XOFF_RCVD 0x00000002
453#define RX_STATUS_XON_RCVD 0x00000004
454#define MAC_HASH_REG_0 0x00000470
455#define MAC_HASH_REG_1 0x00000474
456#define MAC_HASH_REG_2 0x00000478
457#define MAC_HASH_REG_3 0x0000047c
458#define MAC_RCV_RULE_0 0x00000480
459#define MAC_RCV_VALUE_0 0x00000484
460#define MAC_RCV_RULE_1 0x00000488
461#define MAC_RCV_VALUE_1 0x0000048c
462#define MAC_RCV_RULE_2 0x00000490
463#define MAC_RCV_VALUE_2 0x00000494
464#define MAC_RCV_RULE_3 0x00000498
465#define MAC_RCV_VALUE_3 0x0000049c
466#define MAC_RCV_RULE_4 0x000004a0
467#define MAC_RCV_VALUE_4 0x000004a4
468#define MAC_RCV_RULE_5 0x000004a8
469#define MAC_RCV_VALUE_5 0x000004ac
470#define MAC_RCV_RULE_6 0x000004b0
471#define MAC_RCV_VALUE_6 0x000004b4
472#define MAC_RCV_RULE_7 0x000004b8
473#define MAC_RCV_VALUE_7 0x000004bc
474#define MAC_RCV_RULE_8 0x000004c0
475#define MAC_RCV_VALUE_8 0x000004c4
476#define MAC_RCV_RULE_9 0x000004c8
477#define MAC_RCV_VALUE_9 0x000004cc
478#define MAC_RCV_RULE_10 0x000004d0
479#define MAC_RCV_VALUE_10 0x000004d4
480#define MAC_RCV_RULE_11 0x000004d8
481#define MAC_RCV_VALUE_11 0x000004dc
482#define MAC_RCV_RULE_12 0x000004e0
483#define MAC_RCV_VALUE_12 0x000004e4
484#define MAC_RCV_RULE_13 0x000004e8
485#define MAC_RCV_VALUE_13 0x000004ec
486#define MAC_RCV_RULE_14 0x000004f0
487#define MAC_RCV_VALUE_14 0x000004f4
488#define MAC_RCV_RULE_15 0x000004f8
489#define MAC_RCV_VALUE_15 0x000004fc
490#define RCV_RULE_DISABLE_MASK 0x7fffffff
491#define MAC_RCV_RULE_CFG 0x00000500
492#define RCV_RULE_CFG_DEFAULT_CLASS 0x00000008
493#define MAC_LOW_WMARK_MAX_RX_FRAME 0x00000504
494/* 0x508 --> 0x520 unused */
495#define MAC_HASHREGU_0 0x00000520
496#define MAC_HASHREGU_1 0x00000524
497#define MAC_HASHREGU_2 0x00000528
498#define MAC_HASHREGU_3 0x0000052c
499#define MAC_EXTADDR_0_HIGH 0x00000530
500#define MAC_EXTADDR_0_LOW 0x00000534
501#define MAC_EXTADDR_1_HIGH 0x00000538
502#define MAC_EXTADDR_1_LOW 0x0000053c
503#define MAC_EXTADDR_2_HIGH 0x00000540
504#define MAC_EXTADDR_2_LOW 0x00000544
505#define MAC_EXTADDR_3_HIGH 0x00000548
506#define MAC_EXTADDR_3_LOW 0x0000054c
507#define MAC_EXTADDR_4_HIGH 0x00000550
508#define MAC_EXTADDR_4_LOW 0x00000554
509#define MAC_EXTADDR_5_HIGH 0x00000558
510#define MAC_EXTADDR_5_LOW 0x0000055c
511#define MAC_EXTADDR_6_HIGH 0x00000560
512#define MAC_EXTADDR_6_LOW 0x00000564
513#define MAC_EXTADDR_7_HIGH 0x00000568
514#define MAC_EXTADDR_7_LOW 0x0000056c
515#define MAC_EXTADDR_8_HIGH 0x00000570
516#define MAC_EXTADDR_8_LOW 0x00000574
517#define MAC_EXTADDR_9_HIGH 0x00000578
518#define MAC_EXTADDR_9_LOW 0x0000057c
519#define MAC_EXTADDR_10_HIGH 0x00000580
520#define MAC_EXTADDR_10_LOW 0x00000584
521#define MAC_EXTADDR_11_HIGH 0x00000588
522#define MAC_EXTADDR_11_LOW 0x0000058c
523#define MAC_SERDES_CFG 0x00000590
524#define MAC_SERDES_CFG_EDGE_SELECT 0x00001000
525#define MAC_SERDES_STAT 0x00000594
Matt Carlsona9daf362008-05-25 23:49:44 -0700526/* 0x598 --> 0x5a0 unused */
527#define MAC_PHYCFG1 0x000005a0
528#define MAC_PHYCFG1_RGMII_INT 0x00000001
Matt Carlsonbb85fbb2009-08-25 10:09:07 +0000529#define MAC_PHYCFG1_RXCLK_TO_MASK 0x00001ff0
530#define MAC_PHYCFG1_RXCLK_TIMEOUT 0x00001000
531#define MAC_PHYCFG1_TXCLK_TO_MASK 0x01ff0000
532#define MAC_PHYCFG1_TXCLK_TIMEOUT 0x01000000
Matt Carlsona9daf362008-05-25 23:49:44 -0700533#define MAC_PHYCFG1_RGMII_EXT_RX_DEC 0x02000000
534#define MAC_PHYCFG1_RGMII_SND_STAT_EN 0x04000000
535#define MAC_PHYCFG1_TXC_DRV 0x20000000
536#define MAC_PHYCFG2 0x000005a4
537#define MAC_PHYCFG2_INBAND_ENABLE 0x00000001
Matt Carlsonfcb389d2008-11-03 16:55:44 -0800538#define MAC_PHYCFG2_EMODE_MASK_MASK 0x000001c0
539#define MAC_PHYCFG2_EMODE_MASK_AC131 0x000000c0
540#define MAC_PHYCFG2_EMODE_MASK_50610 0x00000100
541#define MAC_PHYCFG2_EMODE_MASK_RT8211 0x00000000
542#define MAC_PHYCFG2_EMODE_MASK_RT8201 0x000001c0
543#define MAC_PHYCFG2_EMODE_COMP_MASK 0x00000e00
544#define MAC_PHYCFG2_EMODE_COMP_AC131 0x00000600
545#define MAC_PHYCFG2_EMODE_COMP_50610 0x00000400
546#define MAC_PHYCFG2_EMODE_COMP_RT8211 0x00000800
547#define MAC_PHYCFG2_EMODE_COMP_RT8201 0x00000000
548#define MAC_PHYCFG2_FMODE_MASK_MASK 0x00007000
549#define MAC_PHYCFG2_FMODE_MASK_AC131 0x00006000
550#define MAC_PHYCFG2_FMODE_MASK_50610 0x00004000
551#define MAC_PHYCFG2_FMODE_MASK_RT8211 0x00000000
552#define MAC_PHYCFG2_FMODE_MASK_RT8201 0x00007000
553#define MAC_PHYCFG2_FMODE_COMP_MASK 0x00038000
554#define MAC_PHYCFG2_FMODE_COMP_AC131 0x00030000
555#define MAC_PHYCFG2_FMODE_COMP_50610 0x00008000
556#define MAC_PHYCFG2_FMODE_COMP_RT8211 0x00038000
557#define MAC_PHYCFG2_FMODE_COMP_RT8201 0x00000000
558#define MAC_PHYCFG2_GMODE_MASK_MASK 0x001c0000
559#define MAC_PHYCFG2_GMODE_MASK_AC131 0x001c0000
560#define MAC_PHYCFG2_GMODE_MASK_50610 0x00100000
561#define MAC_PHYCFG2_GMODE_MASK_RT8211 0x00000000
562#define MAC_PHYCFG2_GMODE_MASK_RT8201 0x001c0000
563#define MAC_PHYCFG2_GMODE_COMP_MASK 0x00e00000
564#define MAC_PHYCFG2_GMODE_COMP_AC131 0x00e00000
565#define MAC_PHYCFG2_GMODE_COMP_50610 0x00000000
566#define MAC_PHYCFG2_GMODE_COMP_RT8211 0x00200000
567#define MAC_PHYCFG2_GMODE_COMP_RT8201 0x00000000
568#define MAC_PHYCFG2_ACT_MASK_MASK 0x03000000
569#define MAC_PHYCFG2_ACT_MASK_AC131 0x03000000
570#define MAC_PHYCFG2_ACT_MASK_50610 0x01000000
571#define MAC_PHYCFG2_ACT_MASK_RT8211 0x03000000
572#define MAC_PHYCFG2_ACT_MASK_RT8201 0x01000000
573#define MAC_PHYCFG2_ACT_COMP_MASK 0x0c000000
574#define MAC_PHYCFG2_ACT_COMP_AC131 0x00000000
575#define MAC_PHYCFG2_ACT_COMP_50610 0x00000000
576#define MAC_PHYCFG2_ACT_COMP_RT8211 0x00000000
577#define MAC_PHYCFG2_ACT_COMP_RT8201 0x08000000
578#define MAC_PHYCFG2_QUAL_MASK_MASK 0x30000000
579#define MAC_PHYCFG2_QUAL_MASK_AC131 0x30000000
580#define MAC_PHYCFG2_QUAL_MASK_50610 0x30000000
581#define MAC_PHYCFG2_QUAL_MASK_RT8211 0x30000000
582#define MAC_PHYCFG2_QUAL_MASK_RT8201 0x30000000
583#define MAC_PHYCFG2_QUAL_COMP_MASK 0xc0000000
584#define MAC_PHYCFG2_QUAL_COMP_AC131 0x00000000
585#define MAC_PHYCFG2_QUAL_COMP_50610 0x00000000
586#define MAC_PHYCFG2_QUAL_COMP_RT8211 0x00000000
587#define MAC_PHYCFG2_QUAL_COMP_RT8201 0x00000000
588#define MAC_PHYCFG2_50610_LED_MODES \
589 (MAC_PHYCFG2_EMODE_MASK_50610 | \
590 MAC_PHYCFG2_EMODE_COMP_50610 | \
591 MAC_PHYCFG2_FMODE_MASK_50610 | \
592 MAC_PHYCFG2_FMODE_COMP_50610 | \
593 MAC_PHYCFG2_GMODE_MASK_50610 | \
594 MAC_PHYCFG2_GMODE_COMP_50610 | \
595 MAC_PHYCFG2_ACT_MASK_50610 | \
596 MAC_PHYCFG2_ACT_COMP_50610 | \
597 MAC_PHYCFG2_QUAL_MASK_50610 | \
598 MAC_PHYCFG2_QUAL_COMP_50610)
599#define MAC_PHYCFG2_AC131_LED_MODES \
600 (MAC_PHYCFG2_EMODE_MASK_AC131 | \
601 MAC_PHYCFG2_EMODE_COMP_AC131 | \
602 MAC_PHYCFG2_FMODE_MASK_AC131 | \
603 MAC_PHYCFG2_FMODE_COMP_AC131 | \
604 MAC_PHYCFG2_GMODE_MASK_AC131 | \
605 MAC_PHYCFG2_GMODE_COMP_AC131 | \
606 MAC_PHYCFG2_ACT_MASK_AC131 | \
607 MAC_PHYCFG2_ACT_COMP_AC131 | \
608 MAC_PHYCFG2_QUAL_MASK_AC131 | \
609 MAC_PHYCFG2_QUAL_COMP_AC131)
610#define MAC_PHYCFG2_RTL8211C_LED_MODES \
611 (MAC_PHYCFG2_EMODE_MASK_RT8211 | \
612 MAC_PHYCFG2_EMODE_COMP_RT8211 | \
613 MAC_PHYCFG2_FMODE_MASK_RT8211 | \
614 MAC_PHYCFG2_FMODE_COMP_RT8211 | \
615 MAC_PHYCFG2_GMODE_MASK_RT8211 | \
616 MAC_PHYCFG2_GMODE_COMP_RT8211 | \
617 MAC_PHYCFG2_ACT_MASK_RT8211 | \
618 MAC_PHYCFG2_ACT_COMP_RT8211 | \
619 MAC_PHYCFG2_QUAL_MASK_RT8211 | \
620 MAC_PHYCFG2_QUAL_COMP_RT8211)
621#define MAC_PHYCFG2_RTL8201E_LED_MODES \
622 (MAC_PHYCFG2_EMODE_MASK_RT8201 | \
623 MAC_PHYCFG2_EMODE_COMP_RT8201 | \
624 MAC_PHYCFG2_FMODE_MASK_RT8201 | \
625 MAC_PHYCFG2_FMODE_COMP_RT8201 | \
626 MAC_PHYCFG2_GMODE_MASK_RT8201 | \
627 MAC_PHYCFG2_GMODE_COMP_RT8201 | \
628 MAC_PHYCFG2_ACT_MASK_RT8201 | \
629 MAC_PHYCFG2_ACT_COMP_RT8201 | \
630 MAC_PHYCFG2_QUAL_MASK_RT8201 | \
631 MAC_PHYCFG2_QUAL_COMP_RT8201)
Matt Carlsona9daf362008-05-25 23:49:44 -0700632#define MAC_EXT_RGMII_MODE 0x000005a8
633#define MAC_RGMII_MODE_TX_ENABLE 0x00000001
634#define MAC_RGMII_MODE_TX_LOWPWR 0x00000002
635#define MAC_RGMII_MODE_TX_RESET 0x00000004
636#define MAC_RGMII_MODE_RX_INT_B 0x00000100
637#define MAC_RGMII_MODE_RX_QUALITY 0x00000200
638#define MAC_RGMII_MODE_RX_ACTIVITY 0x00000400
639#define MAC_RGMII_MODE_RX_ENG_DET 0x00000800
640/* 0x5ac --> 0x5b0 unused */
Michael Chana4e2b342005-10-26 15:46:52 -0700641#define SERDES_RX_CTRL 0x000005b0 /* 5780/5714 only */
642#define SERDES_RX_SIG_DETECT 0x00000400
Linus Torvalds1da177e2005-04-16 15:20:36 -0700643#define SG_DIG_CTRL 0x000005b0
644#define SG_DIG_USING_HW_AUTONEG 0x80000000
645#define SG_DIG_SOFT_RESET 0x40000000
646#define SG_DIG_DISABLE_LINKRDY 0x20000000
647#define SG_DIG_CRC16_CLEAR_N 0x01000000
648#define SG_DIG_EN10B 0x00800000
649#define SG_DIG_CLEAR_STATUS 0x00400000
650#define SG_DIG_LOCAL_DUPLEX_STATUS 0x00200000
651#define SG_DIG_LOCAL_LINK_STATUS 0x00100000
652#define SG_DIG_SPEED_STATUS_MASK 0x000c0000
653#define SG_DIG_SPEED_STATUS_SHIFT 18
654#define SG_DIG_JUMBO_PACKET_DISABLE 0x00020000
655#define SG_DIG_RESTART_AUTONEG 0x00010000
656#define SG_DIG_FIBER_MODE 0x00008000
657#define SG_DIG_REMOTE_FAULT_MASK 0x00006000
658#define SG_DIG_PAUSE_MASK 0x00001800
Matt Carlsonc98f6e32007-12-20 20:08:32 -0800659#define SG_DIG_PAUSE_CAP 0x00000800
660#define SG_DIG_ASYM_PAUSE 0x00001000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700661#define SG_DIG_GBIC_ENABLE 0x00000400
662#define SG_DIG_CHECK_END_ENABLE 0x00000200
663#define SG_DIG_SGMII_AUTONEG_TIMER 0x00000100
664#define SG_DIG_CLOCK_PHASE_SELECT 0x00000080
665#define SG_DIG_GMII_INPUT_SELECT 0x00000040
666#define SG_DIG_MRADV_CRC16_SELECT 0x00000020
667#define SG_DIG_COMMA_DETECT_ENABLE 0x00000010
668#define SG_DIG_AUTONEG_TIMER_REDUCE 0x00000008
669#define SG_DIG_AUTONEG_LOW_ENABLE 0x00000004
670#define SG_DIG_REMOTE_LOOPBACK 0x00000002
671#define SG_DIG_LOOPBACK 0x00000001
Matt Carlsonc98f6e32007-12-20 20:08:32 -0800672#define SG_DIG_COMMON_SETUP (SG_DIG_CRC16_CLEAR_N | \
673 SG_DIG_LOCAL_DUPLEX_STATUS | \
674 SG_DIG_LOCAL_LINK_STATUS | \
675 (0x2 << SG_DIG_SPEED_STATUS_SHIFT) | \
676 SG_DIG_FIBER_MODE | SG_DIG_GBIC_ENABLE)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700677#define SG_DIG_STATUS 0x000005b4
678#define SG_DIG_CRC16_BUS_MASK 0xffff0000
679#define SG_DIG_PARTNER_FAULT_MASK 0x00600000 /* If !MRADV_CRC16_SELECT */
680#define SG_DIG_PARTNER_ASYM_PAUSE 0x00100000 /* If !MRADV_CRC16_SELECT */
681#define SG_DIG_PARTNER_PAUSE_CAPABLE 0x00080000 /* If !MRADV_CRC16_SELECT */
682#define SG_DIG_PARTNER_HALF_DUPLEX 0x00040000 /* If !MRADV_CRC16_SELECT */
683#define SG_DIG_PARTNER_FULL_DUPLEX 0x00020000 /* If !MRADV_CRC16_SELECT */
684#define SG_DIG_PARTNER_NEXT_PAGE 0x00010000 /* If !MRADV_CRC16_SELECT */
685#define SG_DIG_AUTONEG_STATE_MASK 0x00000ff0
686#define SG_DIG_COMMA_DETECTOR 0x00000008
687#define SG_DIG_MAC_ACK_STATUS 0x00000004
688#define SG_DIG_AUTONEG_COMPLETE 0x00000002
689#define SG_DIG_AUTONEG_ERROR 0x00000001
690/* 0x5b8 --> 0x600 unused */
691#define MAC_TX_MAC_STATE_BASE 0x00000600 /* 16 bytes */
692#define MAC_RX_MAC_STATE_BASE 0x00000610 /* 20 bytes */
693/* 0x624 --> 0x800 unused */
694#define MAC_TX_STATS_OCTETS 0x00000800
695#define MAC_TX_STATS_RESV1 0x00000804
696#define MAC_TX_STATS_COLLISIONS 0x00000808
697#define MAC_TX_STATS_XON_SENT 0x0000080c
698#define MAC_TX_STATS_XOFF_SENT 0x00000810
699#define MAC_TX_STATS_RESV2 0x00000814
700#define MAC_TX_STATS_MAC_ERRORS 0x00000818
701#define MAC_TX_STATS_SINGLE_COLLISIONS 0x0000081c
702#define MAC_TX_STATS_MULT_COLLISIONS 0x00000820
703#define MAC_TX_STATS_DEFERRED 0x00000824
704#define MAC_TX_STATS_RESV3 0x00000828
705#define MAC_TX_STATS_EXCESSIVE_COL 0x0000082c
706#define MAC_TX_STATS_LATE_COL 0x00000830
707#define MAC_TX_STATS_RESV4_1 0x00000834
708#define MAC_TX_STATS_RESV4_2 0x00000838
709#define MAC_TX_STATS_RESV4_3 0x0000083c
710#define MAC_TX_STATS_RESV4_4 0x00000840
711#define MAC_TX_STATS_RESV4_5 0x00000844
712#define MAC_TX_STATS_RESV4_6 0x00000848
713#define MAC_TX_STATS_RESV4_7 0x0000084c
714#define MAC_TX_STATS_RESV4_8 0x00000850
715#define MAC_TX_STATS_RESV4_9 0x00000854
716#define MAC_TX_STATS_RESV4_10 0x00000858
717#define MAC_TX_STATS_RESV4_11 0x0000085c
718#define MAC_TX_STATS_RESV4_12 0x00000860
719#define MAC_TX_STATS_RESV4_13 0x00000864
720#define MAC_TX_STATS_RESV4_14 0x00000868
721#define MAC_TX_STATS_UCAST 0x0000086c
722#define MAC_TX_STATS_MCAST 0x00000870
723#define MAC_TX_STATS_BCAST 0x00000874
724#define MAC_TX_STATS_RESV5_1 0x00000878
725#define MAC_TX_STATS_RESV5_2 0x0000087c
726#define MAC_RX_STATS_OCTETS 0x00000880
727#define MAC_RX_STATS_RESV1 0x00000884
728#define MAC_RX_STATS_FRAGMENTS 0x00000888
729#define MAC_RX_STATS_UCAST 0x0000088c
730#define MAC_RX_STATS_MCAST 0x00000890
731#define MAC_RX_STATS_BCAST 0x00000894
732#define MAC_RX_STATS_FCS_ERRORS 0x00000898
733#define MAC_RX_STATS_ALIGN_ERRORS 0x0000089c
734#define MAC_RX_STATS_XON_PAUSE_RECVD 0x000008a0
735#define MAC_RX_STATS_XOFF_PAUSE_RECVD 0x000008a4
736#define MAC_RX_STATS_MAC_CTRL_RECVD 0x000008a8
737#define MAC_RX_STATS_XOFF_ENTERED 0x000008ac
738#define MAC_RX_STATS_FRAME_TOO_LONG 0x000008b0
739#define MAC_RX_STATS_JABBERS 0x000008b4
740#define MAC_RX_STATS_UNDERSIZE 0x000008b8
741/* 0x8bc --> 0xc00 unused */
742
743/* Send data initiator control registers */
744#define SNDDATAI_MODE 0x00000c00
745#define SNDDATAI_MODE_RESET 0x00000001
746#define SNDDATAI_MODE_ENABLE 0x00000002
747#define SNDDATAI_MODE_STAT_OFLOW_ENAB 0x00000004
748#define SNDDATAI_STATUS 0x00000c04
749#define SNDDATAI_STATUS_STAT_OFLOW 0x00000004
750#define SNDDATAI_STATSCTRL 0x00000c08
751#define SNDDATAI_SCTRL_ENABLE 0x00000001
752#define SNDDATAI_SCTRL_FASTUPD 0x00000002
753#define SNDDATAI_SCTRL_CLEAR 0x00000004
754#define SNDDATAI_SCTRL_FLUSH 0x00000008
755#define SNDDATAI_SCTRL_FORCE_ZERO 0x00000010
756#define SNDDATAI_STATSENAB 0x00000c0c
757#define SNDDATAI_STATSINCMASK 0x00000c10
Michael Chanb5d37722006-09-27 16:06:21 -0700758#define ISO_PKT_TX 0x00000c20
759/* 0xc24 --> 0xc80 unused */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700760#define SNDDATAI_COS_CNT_0 0x00000c80
761#define SNDDATAI_COS_CNT_1 0x00000c84
762#define SNDDATAI_COS_CNT_2 0x00000c88
763#define SNDDATAI_COS_CNT_3 0x00000c8c
764#define SNDDATAI_COS_CNT_4 0x00000c90
765#define SNDDATAI_COS_CNT_5 0x00000c94
766#define SNDDATAI_COS_CNT_6 0x00000c98
767#define SNDDATAI_COS_CNT_7 0x00000c9c
768#define SNDDATAI_COS_CNT_8 0x00000ca0
769#define SNDDATAI_COS_CNT_9 0x00000ca4
770#define SNDDATAI_COS_CNT_10 0x00000ca8
771#define SNDDATAI_COS_CNT_11 0x00000cac
772#define SNDDATAI_COS_CNT_12 0x00000cb0
773#define SNDDATAI_COS_CNT_13 0x00000cb4
774#define SNDDATAI_COS_CNT_14 0x00000cb8
775#define SNDDATAI_COS_CNT_15 0x00000cbc
776#define SNDDATAI_DMA_RDQ_FULL_CNT 0x00000cc0
777#define SNDDATAI_DMA_PRIO_RDQ_FULL_CNT 0x00000cc4
778#define SNDDATAI_SDCQ_FULL_CNT 0x00000cc8
779#define SNDDATAI_NICRNG_SSND_PIDX_CNT 0x00000ccc
780#define SNDDATAI_STATS_UPDATED_CNT 0x00000cd0
781#define SNDDATAI_INTERRUPTS_CNT 0x00000cd4
782#define SNDDATAI_AVOID_INTERRUPTS_CNT 0x00000cd8
783#define SNDDATAI_SND_THRESH_HIT_CNT 0x00000cdc
784/* 0xce0 --> 0x1000 unused */
785
786/* Send data completion control registers */
787#define SNDDATAC_MODE 0x00001000
788#define SNDDATAC_MODE_RESET 0x00000001
789#define SNDDATAC_MODE_ENABLE 0x00000002
Matt Carlson9936bcf2007-10-10 18:03:07 -0700790#define SNDDATAC_MODE_CDELAY 0x00000010
Linus Torvalds1da177e2005-04-16 15:20:36 -0700791/* 0x1004 --> 0x1400 unused */
792
793/* Send BD ring selector */
794#define SNDBDS_MODE 0x00001400
795#define SNDBDS_MODE_RESET 0x00000001
796#define SNDBDS_MODE_ENABLE 0x00000002
797#define SNDBDS_MODE_ATTN_ENABLE 0x00000004
798#define SNDBDS_STATUS 0x00001404
799#define SNDBDS_STATUS_ERROR_ATTN 0x00000004
800#define SNDBDS_HWDIAG 0x00001408
801/* 0x140c --> 0x1440 */
802#define SNDBDS_SEL_CON_IDX_0 0x00001440
803#define SNDBDS_SEL_CON_IDX_1 0x00001444
804#define SNDBDS_SEL_CON_IDX_2 0x00001448
805#define SNDBDS_SEL_CON_IDX_3 0x0000144c
806#define SNDBDS_SEL_CON_IDX_4 0x00001450
807#define SNDBDS_SEL_CON_IDX_5 0x00001454
808#define SNDBDS_SEL_CON_IDX_6 0x00001458
809#define SNDBDS_SEL_CON_IDX_7 0x0000145c
810#define SNDBDS_SEL_CON_IDX_8 0x00001460
811#define SNDBDS_SEL_CON_IDX_9 0x00001464
812#define SNDBDS_SEL_CON_IDX_10 0x00001468
813#define SNDBDS_SEL_CON_IDX_11 0x0000146c
814#define SNDBDS_SEL_CON_IDX_12 0x00001470
815#define SNDBDS_SEL_CON_IDX_13 0x00001474
816#define SNDBDS_SEL_CON_IDX_14 0x00001478
817#define SNDBDS_SEL_CON_IDX_15 0x0000147c
818/* 0x1480 --> 0x1800 unused */
819
820/* Send BD initiator control registers */
821#define SNDBDI_MODE 0x00001800
822#define SNDBDI_MODE_RESET 0x00000001
823#define SNDBDI_MODE_ENABLE 0x00000002
824#define SNDBDI_MODE_ATTN_ENABLE 0x00000004
825#define SNDBDI_STATUS 0x00001804
826#define SNDBDI_STATUS_ERROR_ATTN 0x00000004
827#define SNDBDI_IN_PROD_IDX_0 0x00001808
828#define SNDBDI_IN_PROD_IDX_1 0x0000180c
829#define SNDBDI_IN_PROD_IDX_2 0x00001810
830#define SNDBDI_IN_PROD_IDX_3 0x00001814
831#define SNDBDI_IN_PROD_IDX_4 0x00001818
832#define SNDBDI_IN_PROD_IDX_5 0x0000181c
833#define SNDBDI_IN_PROD_IDX_6 0x00001820
834#define SNDBDI_IN_PROD_IDX_7 0x00001824
835#define SNDBDI_IN_PROD_IDX_8 0x00001828
836#define SNDBDI_IN_PROD_IDX_9 0x0000182c
837#define SNDBDI_IN_PROD_IDX_10 0x00001830
838#define SNDBDI_IN_PROD_IDX_11 0x00001834
839#define SNDBDI_IN_PROD_IDX_12 0x00001838
840#define SNDBDI_IN_PROD_IDX_13 0x0000183c
841#define SNDBDI_IN_PROD_IDX_14 0x00001840
842#define SNDBDI_IN_PROD_IDX_15 0x00001844
843/* 0x1848 --> 0x1c00 unused */
844
845/* Send BD completion control registers */
846#define SNDBDC_MODE 0x00001c00
847#define SNDBDC_MODE_RESET 0x00000001
848#define SNDBDC_MODE_ENABLE 0x00000002
849#define SNDBDC_MODE_ATTN_ENABLE 0x00000004
850/* 0x1c04 --> 0x2000 unused */
851
852/* Receive list placement control registers */
853#define RCVLPC_MODE 0x00002000
854#define RCVLPC_MODE_RESET 0x00000001
855#define RCVLPC_MODE_ENABLE 0x00000002
856#define RCVLPC_MODE_CLASS0_ATTN_ENAB 0x00000004
857#define RCVLPC_MODE_MAPOOR_AATTN_ENAB 0x00000008
858#define RCVLPC_MODE_STAT_OFLOW_ENAB 0x00000010
859#define RCVLPC_STATUS 0x00002004
860#define RCVLPC_STATUS_CLASS0 0x00000004
861#define RCVLPC_STATUS_MAPOOR 0x00000008
862#define RCVLPC_STATUS_STAT_OFLOW 0x00000010
863#define RCVLPC_LOCK 0x00002008
864#define RCVLPC_LOCK_REQ_MASK 0x0000ffff
865#define RCVLPC_LOCK_REQ_SHIFT 0
866#define RCVLPC_LOCK_GRANT_MASK 0xffff0000
867#define RCVLPC_LOCK_GRANT_SHIFT 16
868#define RCVLPC_NON_EMPTY_BITS 0x0000200c
869#define RCVLPC_NON_EMPTY_BITS_MASK 0x0000ffff
870#define RCVLPC_CONFIG 0x00002010
871#define RCVLPC_STATSCTRL 0x00002014
872#define RCVLPC_STATSCTRL_ENABLE 0x00000001
873#define RCVLPC_STATSCTRL_FASTUPD 0x00000002
874#define RCVLPC_STATS_ENABLE 0x00002018
Matt Carlson255ca312009-08-25 10:07:27 +0000875#define RCVLPC_STATSENAB_ASF_FIX 0x00000002
Michael Chan16613942006-06-29 20:15:13 -0700876#define RCVLPC_STATSENAB_DACK_FIX 0x00040000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700877#define RCVLPC_STATSENAB_LNGBRST_RFIX 0x00400000
878#define RCVLPC_STATS_INCMASK 0x0000201c
879/* 0x2020 --> 0x2100 unused */
880#define RCVLPC_SELLST_BASE 0x00002100 /* 16 16-byte entries */
881#define SELLST_TAIL 0x00000004
882#define SELLST_CONT 0x00000008
883#define SELLST_UNUSED 0x0000000c
884#define RCVLPC_COS_CNTL_BASE 0x00002200 /* 16 4-byte entries */
885#define RCVLPC_DROP_FILTER_CNT 0x00002240
886#define RCVLPC_DMA_WQ_FULL_CNT 0x00002244
887#define RCVLPC_DMA_HIPRIO_WQ_FULL_CNT 0x00002248
888#define RCVLPC_NO_RCV_BD_CNT 0x0000224c
889#define RCVLPC_IN_DISCARDS_CNT 0x00002250
890#define RCVLPC_IN_ERRORS_CNT 0x00002254
891#define RCVLPC_RCV_THRESH_HIT_CNT 0x00002258
892/* 0x225c --> 0x2400 unused */
893
894/* Receive Data and Receive BD Initiator Control */
895#define RCVDBDI_MODE 0x00002400
896#define RCVDBDI_MODE_RESET 0x00000001
897#define RCVDBDI_MODE_ENABLE 0x00000002
898#define RCVDBDI_MODE_JUMBOBD_NEEDED 0x00000004
899#define RCVDBDI_MODE_FRM_TOO_BIG 0x00000008
900#define RCVDBDI_MODE_INV_RING_SZ 0x00000010
901#define RCVDBDI_STATUS 0x00002404
902#define RCVDBDI_STATUS_JUMBOBD_NEEDED 0x00000004
903#define RCVDBDI_STATUS_FRM_TOO_BIG 0x00000008
904#define RCVDBDI_STATUS_INV_RING_SZ 0x00000010
905#define RCVDBDI_SPLIT_FRAME_MINSZ 0x00002408
906/* 0x240c --> 0x2440 unused */
907#define RCVDBDI_JUMBO_BD 0x00002440 /* TG3_BDINFO_... */
908#define RCVDBDI_STD_BD 0x00002450 /* TG3_BDINFO_... */
909#define RCVDBDI_MINI_BD 0x00002460 /* TG3_BDINFO_... */
910#define RCVDBDI_JUMBO_CON_IDX 0x00002470
911#define RCVDBDI_STD_CON_IDX 0x00002474
912#define RCVDBDI_MINI_CON_IDX 0x00002478
913/* 0x247c --> 0x2480 unused */
914#define RCVDBDI_BD_PROD_IDX_0 0x00002480
915#define RCVDBDI_BD_PROD_IDX_1 0x00002484
916#define RCVDBDI_BD_PROD_IDX_2 0x00002488
917#define RCVDBDI_BD_PROD_IDX_3 0x0000248c
918#define RCVDBDI_BD_PROD_IDX_4 0x00002490
919#define RCVDBDI_BD_PROD_IDX_5 0x00002494
920#define RCVDBDI_BD_PROD_IDX_6 0x00002498
921#define RCVDBDI_BD_PROD_IDX_7 0x0000249c
922#define RCVDBDI_BD_PROD_IDX_8 0x000024a0
923#define RCVDBDI_BD_PROD_IDX_9 0x000024a4
924#define RCVDBDI_BD_PROD_IDX_10 0x000024a8
925#define RCVDBDI_BD_PROD_IDX_11 0x000024ac
926#define RCVDBDI_BD_PROD_IDX_12 0x000024b0
927#define RCVDBDI_BD_PROD_IDX_13 0x000024b4
928#define RCVDBDI_BD_PROD_IDX_14 0x000024b8
929#define RCVDBDI_BD_PROD_IDX_15 0x000024bc
930#define RCVDBDI_HWDIAG 0x000024c0
931/* 0x24c4 --> 0x2800 unused */
932
933/* Receive Data Completion Control */
934#define RCVDCC_MODE 0x00002800
935#define RCVDCC_MODE_RESET 0x00000001
936#define RCVDCC_MODE_ENABLE 0x00000002
937#define RCVDCC_MODE_ATTN_ENABLE 0x00000004
938/* 0x2804 --> 0x2c00 unused */
939
940/* Receive BD Initiator Control Registers */
941#define RCVBDI_MODE 0x00002c00
942#define RCVBDI_MODE_RESET 0x00000001
943#define RCVBDI_MODE_ENABLE 0x00000002
944#define RCVBDI_MODE_RCB_ATTN_ENAB 0x00000004
945#define RCVBDI_STATUS 0x00002c04
946#define RCVBDI_STATUS_RCB_ATTN 0x00000004
947#define RCVBDI_JUMBO_PROD_IDX 0x00002c08
948#define RCVBDI_STD_PROD_IDX 0x00002c0c
949#define RCVBDI_MINI_PROD_IDX 0x00002c10
950#define RCVBDI_MINI_THRESH 0x00002c14
951#define RCVBDI_STD_THRESH 0x00002c18
952#define RCVBDI_JUMBO_THRESH 0x00002c1c
953/* 0x2c20 --> 0x3000 unused */
954
955/* Receive BD Completion Control Registers */
956#define RCVCC_MODE 0x00003000
957#define RCVCC_MODE_RESET 0x00000001
958#define RCVCC_MODE_ENABLE 0x00000002
959#define RCVCC_MODE_ATTN_ENABLE 0x00000004
960#define RCVCC_STATUS 0x00003004
961#define RCVCC_STATUS_ERROR_ATTN 0x00000004
962#define RCVCC_JUMP_PROD_IDX 0x00003008
963#define RCVCC_STD_PROD_IDX 0x0000300c
964#define RCVCC_MINI_PROD_IDX 0x00003010
965/* 0x3014 --> 0x3400 unused */
966
967/* Receive list selector control registers */
968#define RCVLSC_MODE 0x00003400
969#define RCVLSC_MODE_RESET 0x00000001
970#define RCVLSC_MODE_ENABLE 0x00000002
971#define RCVLSC_MODE_ATTN_ENABLE 0x00000004
972#define RCVLSC_STATUS 0x00003404
973#define RCVLSC_STATUS_ERROR_ATTN 0x00000004
Matt Carlsond30cdd22007-10-07 23:28:35 -0700974/* 0x3408 --> 0x3600 unused */
975
976/* CPMU registers */
977#define TG3_CPMU_CTRL 0x00003600
978#define CPMU_CTRL_LINK_IDLE_MODE 0x00000200
979#define CPMU_CTRL_LINK_AWARE_MODE 0x00000400
Matt Carlson9936bcf2007-10-10 18:03:07 -0700980#define CPMU_CTRL_LINK_SPEED_MODE 0x00004000
Matt Carlsonb2a5c192008-04-03 21:44:44 -0700981#define CPMU_CTRL_GPHY_10MB_RXONLY 0x00010000
Matt Carlson9acb9612007-11-12 21:10:06 -0800982#define TG3_CPMU_LSPD_10MB_CLK 0x00003604
983#define CPMU_LSPD_10MB_MACCLK_MASK 0x001f0000
984#define CPMU_LSPD_10MB_MACCLK_6_25 0x00130000
985/* 0x3608 --> 0x360c unused */
Matt Carlsonce057f02007-11-12 21:08:03 -0800986
987#define TG3_CPMU_LSPD_1000MB_CLK 0x0000360c
988#define CPMU_LSPD_1000MB_MACCLK_62_5 0x00000000
989#define CPMU_LSPD_1000MB_MACCLK_12_5 0x00110000
990#define CPMU_LSPD_1000MB_MACCLK_MASK 0x001f0000
Matt Carlson9acb9612007-11-12 21:10:06 -0800991#define TG3_CPMU_LNK_AWARE_PWRMD 0x00003610
992#define CPMU_LNK_AWARE_MACCLK_MASK 0x001f0000
993#define CPMU_LNK_AWARE_MACCLK_6_25 0x00130000
994/* 0x3614 --> 0x361c unused */
995
996#define TG3_CPMU_HST_ACC 0x0000361c
997#define CPMU_HST_ACC_MACCLK_MASK 0x001f0000
998#define CPMU_HST_ACC_MACCLK_6_25 0x00130000
Matt Carlsonaa6c91f2007-11-12 21:18:04 -0800999/* 0x3620 --> 0x3630 unused */
1000
1001#define TG3_CPMU_CLCK_STAT 0x00003630
1002#define CPMU_CLCK_STAT_MAC_CLCK_MASK 0x001f0000
1003#define CPMU_CLCK_STAT_MAC_CLCK_62_5 0x00000000
1004#define CPMU_CLCK_STAT_MAC_CLCK_12_5 0x00110000
1005#define CPMU_CLCK_STAT_MAC_CLCK_6_25 0x00130000
1006/* 0x3634 --> 0x365c unused */
Matt Carlson9936bcf2007-10-10 18:03:07 -07001007
1008#define TG3_CPMU_MUTEX_REQ 0x0000365c
1009#define CPMU_MUTEX_REQ_DRIVER 0x00001000
1010#define TG3_CPMU_MUTEX_GNT 0x00003660
1011#define CPMU_MUTEX_GNT_DRIVER 0x00001000
1012/* 0x3664 --> 0x3800 unused */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001013
1014/* Mbuf cluster free registers */
1015#define MBFREE_MODE 0x00003800
1016#define MBFREE_MODE_RESET 0x00000001
1017#define MBFREE_MODE_ENABLE 0x00000002
1018#define MBFREE_STATUS 0x00003804
1019/* 0x3808 --> 0x3c00 unused */
1020
1021/* Host coalescing control registers */
1022#define HOSTCC_MODE 0x00003c00
1023#define HOSTCC_MODE_RESET 0x00000001
1024#define HOSTCC_MODE_ENABLE 0x00000002
1025#define HOSTCC_MODE_ATTN 0x00000004
1026#define HOSTCC_MODE_NOW 0x00000008
1027#define HOSTCC_MODE_FULL_STATUS 0x00000000
1028#define HOSTCC_MODE_64BYTE 0x00000080
1029#define HOSTCC_MODE_32BYTE 0x00000100
1030#define HOSTCC_MODE_CLRTICK_RXBD 0x00000200
1031#define HOSTCC_MODE_CLRTICK_TXBD 0x00000400
1032#define HOSTCC_MODE_NOINT_ON_NOW 0x00000800
1033#define HOSTCC_MODE_NOINT_ON_FORCE 0x00001000
1034#define HOSTCC_STATUS 0x00003c04
1035#define HOSTCC_STATUS_ERROR_ATTN 0x00000004
1036#define HOSTCC_RXCOL_TICKS 0x00003c08
1037#define LOW_RXCOL_TICKS 0x00000032
David S. Miller15f98502005-05-18 22:49:26 -07001038#define LOW_RXCOL_TICKS_CLRTCKS 0x00000014
Linus Torvalds1da177e2005-04-16 15:20:36 -07001039#define DEFAULT_RXCOL_TICKS 0x00000048
1040#define HIGH_RXCOL_TICKS 0x00000096
Michael Chand244c892005-07-05 14:42:33 -07001041#define MAX_RXCOL_TICKS 0x000003ff
Linus Torvalds1da177e2005-04-16 15:20:36 -07001042#define HOSTCC_TXCOL_TICKS 0x00003c0c
1043#define LOW_TXCOL_TICKS 0x00000096
David S. Miller15f98502005-05-18 22:49:26 -07001044#define LOW_TXCOL_TICKS_CLRTCKS 0x00000048
Linus Torvalds1da177e2005-04-16 15:20:36 -07001045#define DEFAULT_TXCOL_TICKS 0x0000012c
1046#define HIGH_TXCOL_TICKS 0x00000145
Michael Chand244c892005-07-05 14:42:33 -07001047#define MAX_TXCOL_TICKS 0x000003ff
Linus Torvalds1da177e2005-04-16 15:20:36 -07001048#define HOSTCC_RXMAX_FRAMES 0x00003c10
1049#define LOW_RXMAX_FRAMES 0x00000005
1050#define DEFAULT_RXMAX_FRAMES 0x00000008
1051#define HIGH_RXMAX_FRAMES 0x00000012
Michael Chand244c892005-07-05 14:42:33 -07001052#define MAX_RXMAX_FRAMES 0x000000ff
Linus Torvalds1da177e2005-04-16 15:20:36 -07001053#define HOSTCC_TXMAX_FRAMES 0x00003c14
1054#define LOW_TXMAX_FRAMES 0x00000035
1055#define DEFAULT_TXMAX_FRAMES 0x0000004b
1056#define HIGH_TXMAX_FRAMES 0x00000052
Michael Chand244c892005-07-05 14:42:33 -07001057#define MAX_TXMAX_FRAMES 0x000000ff
Linus Torvalds1da177e2005-04-16 15:20:36 -07001058#define HOSTCC_RXCOAL_TICK_INT 0x00003c18
1059#define DEFAULT_RXCOAL_TICK_INT 0x00000019
David S. Miller15f98502005-05-18 22:49:26 -07001060#define DEFAULT_RXCOAL_TICK_INT_CLRTCKS 0x00000014
Michael Chand244c892005-07-05 14:42:33 -07001061#define MAX_RXCOAL_TICK_INT 0x000003ff
Linus Torvalds1da177e2005-04-16 15:20:36 -07001062#define HOSTCC_TXCOAL_TICK_INT 0x00003c1c
1063#define DEFAULT_TXCOAL_TICK_INT 0x00000019
David S. Miller15f98502005-05-18 22:49:26 -07001064#define DEFAULT_TXCOAL_TICK_INT_CLRTCKS 0x00000014
Michael Chand244c892005-07-05 14:42:33 -07001065#define MAX_TXCOAL_TICK_INT 0x000003ff
Linus Torvalds1da177e2005-04-16 15:20:36 -07001066#define HOSTCC_RXCOAL_MAXF_INT 0x00003c20
1067#define DEFAULT_RXCOAL_MAXF_INT 0x00000005
Michael Chand244c892005-07-05 14:42:33 -07001068#define MAX_RXCOAL_MAXF_INT 0x000000ff
Linus Torvalds1da177e2005-04-16 15:20:36 -07001069#define HOSTCC_TXCOAL_MAXF_INT 0x00003c24
1070#define DEFAULT_TXCOAL_MAXF_INT 0x00000005
Michael Chand244c892005-07-05 14:42:33 -07001071#define MAX_TXCOAL_MAXF_INT 0x000000ff
Linus Torvalds1da177e2005-04-16 15:20:36 -07001072#define HOSTCC_STAT_COAL_TICKS 0x00003c28
1073#define DEFAULT_STAT_COAL_TICKS 0x000f4240
Michael Chand244c892005-07-05 14:42:33 -07001074#define MAX_STAT_COAL_TICKS 0xd693d400
1075#define MIN_STAT_COAL_TICKS 0x00000064
Linus Torvalds1da177e2005-04-16 15:20:36 -07001076/* 0x3c2c --> 0x3c30 unused */
1077#define HOSTCC_STATS_BLK_HOST_ADDR 0x00003c30 /* 64-bit */
1078#define HOSTCC_STATUS_BLK_HOST_ADDR 0x00003c38 /* 64-bit */
1079#define HOSTCC_STATS_BLK_NIC_ADDR 0x00003c40
1080#define HOSTCC_STATUS_BLK_NIC_ADDR 0x00003c44
1081#define HOSTCC_FLOW_ATTN 0x00003c48
1082/* 0x3c4c --> 0x3c50 unused */
1083#define HOSTCC_JUMBO_CON_IDX 0x00003c50
1084#define HOSTCC_STD_CON_IDX 0x00003c54
1085#define HOSTCC_MINI_CON_IDX 0x00003c58
1086/* 0x3c5c --> 0x3c80 unused */
1087#define HOSTCC_RET_PROD_IDX_0 0x00003c80
1088#define HOSTCC_RET_PROD_IDX_1 0x00003c84
1089#define HOSTCC_RET_PROD_IDX_2 0x00003c88
1090#define HOSTCC_RET_PROD_IDX_3 0x00003c8c
1091#define HOSTCC_RET_PROD_IDX_4 0x00003c90
1092#define HOSTCC_RET_PROD_IDX_5 0x00003c94
1093#define HOSTCC_RET_PROD_IDX_6 0x00003c98
1094#define HOSTCC_RET_PROD_IDX_7 0x00003c9c
1095#define HOSTCC_RET_PROD_IDX_8 0x00003ca0
1096#define HOSTCC_RET_PROD_IDX_9 0x00003ca4
1097#define HOSTCC_RET_PROD_IDX_10 0x00003ca8
1098#define HOSTCC_RET_PROD_IDX_11 0x00003cac
1099#define HOSTCC_RET_PROD_IDX_12 0x00003cb0
1100#define HOSTCC_RET_PROD_IDX_13 0x00003cb4
1101#define HOSTCC_RET_PROD_IDX_14 0x00003cb8
1102#define HOSTCC_RET_PROD_IDX_15 0x00003cbc
1103#define HOSTCC_SND_CON_IDX_0 0x00003cc0
1104#define HOSTCC_SND_CON_IDX_1 0x00003cc4
1105#define HOSTCC_SND_CON_IDX_2 0x00003cc8
1106#define HOSTCC_SND_CON_IDX_3 0x00003ccc
1107#define HOSTCC_SND_CON_IDX_4 0x00003cd0
1108#define HOSTCC_SND_CON_IDX_5 0x00003cd4
1109#define HOSTCC_SND_CON_IDX_6 0x00003cd8
1110#define HOSTCC_SND_CON_IDX_7 0x00003cdc
1111#define HOSTCC_SND_CON_IDX_8 0x00003ce0
1112#define HOSTCC_SND_CON_IDX_9 0x00003ce4
1113#define HOSTCC_SND_CON_IDX_10 0x00003ce8
1114#define HOSTCC_SND_CON_IDX_11 0x00003cec
1115#define HOSTCC_SND_CON_IDX_12 0x00003cf0
1116#define HOSTCC_SND_CON_IDX_13 0x00003cf4
1117#define HOSTCC_SND_CON_IDX_14 0x00003cf8
1118#define HOSTCC_SND_CON_IDX_15 0x00003cfc
1119/* 0x3d00 --> 0x4000 unused */
1120
1121/* Memory arbiter control registers */
1122#define MEMARB_MODE 0x00004000
1123#define MEMARB_MODE_RESET 0x00000001
1124#define MEMARB_MODE_ENABLE 0x00000002
1125#define MEMARB_STATUS 0x00004004
1126#define MEMARB_TRAP_ADDR_LOW 0x00004008
1127#define MEMARB_TRAP_ADDR_HIGH 0x0000400c
1128/* 0x4010 --> 0x4400 unused */
1129
1130/* Buffer manager control registers */
1131#define BUFMGR_MODE 0x00004400
1132#define BUFMGR_MODE_RESET 0x00000001
1133#define BUFMGR_MODE_ENABLE 0x00000002
1134#define BUFMGR_MODE_ATTN_ENABLE 0x00000004
1135#define BUFMGR_MODE_BM_TEST 0x00000008
1136#define BUFMGR_MODE_MBLOW_ATTN_ENAB 0x00000010
1137#define BUFMGR_STATUS 0x00004404
1138#define BUFMGR_STATUS_ERROR 0x00000004
1139#define BUFMGR_STATUS_MBLOW 0x00000010
1140#define BUFMGR_MB_POOL_ADDR 0x00004408
1141#define BUFMGR_MB_POOL_SIZE 0x0000440c
1142#define BUFMGR_MB_RDMA_LOW_WATER 0x00004410
1143#define DEFAULT_MB_RDMA_LOW_WATER 0x00000050
1144#define DEFAULT_MB_RDMA_LOW_WATER_5705 0x00000000
1145#define DEFAULT_MB_RDMA_LOW_WATER_JUMBO 0x00000130
Michael Chanfdfec1722005-07-25 12:31:48 -07001146#define DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780 0x00000000
Linus Torvalds1da177e2005-04-16 15:20:36 -07001147#define BUFMGR_MB_MACRX_LOW_WATER 0x00004414
1148#define DEFAULT_MB_MACRX_LOW_WATER 0x00000020
1149#define DEFAULT_MB_MACRX_LOW_WATER_5705 0x00000010
Michael Chanb5d37722006-09-27 16:06:21 -07001150#define DEFAULT_MB_MACRX_LOW_WATER_5906 0x00000004
Linus Torvalds1da177e2005-04-16 15:20:36 -07001151#define DEFAULT_MB_MACRX_LOW_WATER_JUMBO 0x00000098
Michael Chanfdfec1722005-07-25 12:31:48 -07001152#define DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780 0x0000004b
Linus Torvalds1da177e2005-04-16 15:20:36 -07001153#define BUFMGR_MB_HIGH_WATER 0x00004418
1154#define DEFAULT_MB_HIGH_WATER 0x00000060
1155#define DEFAULT_MB_HIGH_WATER_5705 0x00000060
Michael Chanb5d37722006-09-27 16:06:21 -07001156#define DEFAULT_MB_HIGH_WATER_5906 0x00000010
Linus Torvalds1da177e2005-04-16 15:20:36 -07001157#define DEFAULT_MB_HIGH_WATER_JUMBO 0x0000017c
Michael Chanfdfec1722005-07-25 12:31:48 -07001158#define DEFAULT_MB_HIGH_WATER_JUMBO_5780 0x00000096
Linus Torvalds1da177e2005-04-16 15:20:36 -07001159#define BUFMGR_RX_MB_ALLOC_REQ 0x0000441c
1160#define BUFMGR_MB_ALLOC_BIT 0x10000000
1161#define BUFMGR_RX_MB_ALLOC_RESP 0x00004420
1162#define BUFMGR_TX_MB_ALLOC_REQ 0x00004424
1163#define BUFMGR_TX_MB_ALLOC_RESP 0x00004428
1164#define BUFMGR_DMA_DESC_POOL_ADDR 0x0000442c
1165#define BUFMGR_DMA_DESC_POOL_SIZE 0x00004430
1166#define BUFMGR_DMA_LOW_WATER 0x00004434
1167#define DEFAULT_DMA_LOW_WATER 0x00000005
1168#define BUFMGR_DMA_HIGH_WATER 0x00004438
1169#define DEFAULT_DMA_HIGH_WATER 0x0000000a
1170#define BUFMGR_RX_DMA_ALLOC_REQ 0x0000443c
1171#define BUFMGR_RX_DMA_ALLOC_RESP 0x00004440
1172#define BUFMGR_TX_DMA_ALLOC_REQ 0x00004444
1173#define BUFMGR_TX_DMA_ALLOC_RESP 0x00004448
1174#define BUFMGR_HWDIAG_0 0x0000444c
1175#define BUFMGR_HWDIAG_1 0x00004450
1176#define BUFMGR_HWDIAG_2 0x00004454
1177/* 0x4458 --> 0x4800 unused */
1178
1179/* Read DMA control registers */
1180#define RDMAC_MODE 0x00004800
1181#define RDMAC_MODE_RESET 0x00000001
1182#define RDMAC_MODE_ENABLE 0x00000002
1183#define RDMAC_MODE_TGTABORT_ENAB 0x00000004
1184#define RDMAC_MODE_MSTABORT_ENAB 0x00000008
1185#define RDMAC_MODE_PARITYERR_ENAB 0x00000010
1186#define RDMAC_MODE_ADDROFLOW_ENAB 0x00000020
1187#define RDMAC_MODE_FIFOOFLOW_ENAB 0x00000040
1188#define RDMAC_MODE_FIFOURUN_ENAB 0x00000080
1189#define RDMAC_MODE_FIFOOREAD_ENAB 0x00000100
1190#define RDMAC_MODE_LNGREAD_ENAB 0x00000200
1191#define RDMAC_MODE_SPLIT_ENABLE 0x00000800
Matt Carlsond30cdd22007-10-07 23:28:35 -07001192#define RDMAC_MODE_BD_SBD_CRPT_ENAB 0x00000800
Linus Torvalds1da177e2005-04-16 15:20:36 -07001193#define RDMAC_MODE_SPLIT_RESET 0x00001000
Matt Carlsond30cdd22007-10-07 23:28:35 -07001194#define RDMAC_MODE_MBUF_RBD_CRPT_ENAB 0x00001000
1195#define RDMAC_MODE_MBUF_SBD_CRPT_ENAB 0x00002000
Linus Torvalds1da177e2005-04-16 15:20:36 -07001196#define RDMAC_MODE_FIFO_SIZE_128 0x00020000
1197#define RDMAC_MODE_FIFO_LONG_BURST 0x00030000
Matt Carlson027455a2008-12-21 20:19:30 -08001198#define RDMAC_MODE_IPV4_LSO_EN 0x08000000
1199#define RDMAC_MODE_IPV6_LSO_EN 0x10000000
Linus Torvalds1da177e2005-04-16 15:20:36 -07001200#define RDMAC_STATUS 0x00004804
1201#define RDMAC_STATUS_TGTABORT 0x00000004
1202#define RDMAC_STATUS_MSTABORT 0x00000008
1203#define RDMAC_STATUS_PARITYERR 0x00000010
1204#define RDMAC_STATUS_ADDROFLOW 0x00000020
1205#define RDMAC_STATUS_FIFOOFLOW 0x00000040
1206#define RDMAC_STATUS_FIFOURUN 0x00000080
1207#define RDMAC_STATUS_FIFOOREAD 0x00000100
1208#define RDMAC_STATUS_LNGREAD 0x00000200
1209/* 0x4808 --> 0x4c00 unused */
1210
1211/* Write DMA control registers */
1212#define WDMAC_MODE 0x00004c00
1213#define WDMAC_MODE_RESET 0x00000001
1214#define WDMAC_MODE_ENABLE 0x00000002
1215#define WDMAC_MODE_TGTABORT_ENAB 0x00000004
1216#define WDMAC_MODE_MSTABORT_ENAB 0x00000008
1217#define WDMAC_MODE_PARITYERR_ENAB 0x00000010
1218#define WDMAC_MODE_ADDROFLOW_ENAB 0x00000020
1219#define WDMAC_MODE_FIFOOFLOW_ENAB 0x00000040
1220#define WDMAC_MODE_FIFOURUN_ENAB 0x00000080
1221#define WDMAC_MODE_FIFOOREAD_ENAB 0x00000100
1222#define WDMAC_MODE_LNGREAD_ENAB 0x00000200
1223#define WDMAC_MODE_RX_ACCEL 0x00000400
Matt Carlsonf51f3562008-05-25 23:45:08 -07001224#define WDMAC_MODE_STATUS_TAG_FIX 0x20000000
Linus Torvalds1da177e2005-04-16 15:20:36 -07001225#define WDMAC_STATUS 0x00004c04
1226#define WDMAC_STATUS_TGTABORT 0x00000004
1227#define WDMAC_STATUS_MSTABORT 0x00000008
1228#define WDMAC_STATUS_PARITYERR 0x00000010
1229#define WDMAC_STATUS_ADDROFLOW 0x00000020
1230#define WDMAC_STATUS_FIFOOFLOW 0x00000040
1231#define WDMAC_STATUS_FIFOURUN 0x00000080
1232#define WDMAC_STATUS_FIFOOREAD 0x00000100
1233#define WDMAC_STATUS_LNGREAD 0x00000200
1234/* 0x4c08 --> 0x5000 unused */
1235
1236/* Per-cpu register offsets (arm9) */
1237#define CPU_MODE 0x00000000
1238#define CPU_MODE_RESET 0x00000001
1239#define CPU_MODE_HALT 0x00000400
1240#define CPU_STATE 0x00000004
1241#define CPU_EVTMASK 0x00000008
1242/* 0xc --> 0x1c reserved */
1243#define CPU_PC 0x0000001c
1244#define CPU_INSN 0x00000020
1245#define CPU_SPAD_UFLOW 0x00000024
1246#define CPU_WDOG_CLEAR 0x00000028
1247#define CPU_WDOG_VECTOR 0x0000002c
1248#define CPU_WDOG_PC 0x00000030
1249#define CPU_HW_BP 0x00000034
1250/* 0x38 --> 0x44 unused */
1251#define CPU_WDOG_SAVED_STATE 0x00000044
1252#define CPU_LAST_BRANCH_ADDR 0x00000048
1253#define CPU_SPAD_UFLOW_SET 0x0000004c
1254/* 0x50 --> 0x200 unused */
1255#define CPU_R0 0x00000200
1256#define CPU_R1 0x00000204
1257#define CPU_R2 0x00000208
1258#define CPU_R3 0x0000020c
1259#define CPU_R4 0x00000210
1260#define CPU_R5 0x00000214
1261#define CPU_R6 0x00000218
1262#define CPU_R7 0x0000021c
1263#define CPU_R8 0x00000220
1264#define CPU_R9 0x00000224
1265#define CPU_R10 0x00000228
1266#define CPU_R11 0x0000022c
1267#define CPU_R12 0x00000230
1268#define CPU_R13 0x00000234
1269#define CPU_R14 0x00000238
1270#define CPU_R15 0x0000023c
1271#define CPU_R16 0x00000240
1272#define CPU_R17 0x00000244
1273#define CPU_R18 0x00000248
1274#define CPU_R19 0x0000024c
1275#define CPU_R20 0x00000250
1276#define CPU_R21 0x00000254
1277#define CPU_R22 0x00000258
1278#define CPU_R23 0x0000025c
1279#define CPU_R24 0x00000260
1280#define CPU_R25 0x00000264
1281#define CPU_R26 0x00000268
1282#define CPU_R27 0x0000026c
1283#define CPU_R28 0x00000270
1284#define CPU_R29 0x00000274
1285#define CPU_R30 0x00000278
1286#define CPU_R31 0x0000027c
1287/* 0x280 --> 0x400 unused */
1288
1289#define RX_CPU_BASE 0x00005000
Chris Elmquist091465d2005-12-20 13:25:19 -08001290#define RX_CPU_MODE 0x00005000
1291#define RX_CPU_STATE 0x00005004
1292#define RX_CPU_PGMCTR 0x0000501c
1293#define RX_CPU_HWBKPT 0x00005034
Linus Torvalds1da177e2005-04-16 15:20:36 -07001294#define TX_CPU_BASE 0x00005400
Chris Elmquist091465d2005-12-20 13:25:19 -08001295#define TX_CPU_MODE 0x00005400
1296#define TX_CPU_STATE 0x00005404
1297#define TX_CPU_PGMCTR 0x0000541c
Linus Torvalds1da177e2005-04-16 15:20:36 -07001298
Michael Chanb5d37722006-09-27 16:06:21 -07001299#define VCPU_STATUS 0x00005100
1300#define VCPU_STATUS_INIT_DONE 0x04000000
1301#define VCPU_STATUS_DRV_RESET 0x08000000
1302
Matt Carlson8ed5d972007-05-07 00:25:49 -07001303#define VCPU_CFGSHDW 0x00005104
Matt Carlson0527ba32007-10-10 18:03:30 -07001304#define VCPU_CFGSHDW_WOL_ENABLE 0x00000001
1305#define VCPU_CFGSHDW_WOL_MAGPKT 0x00000004
Matt Carlson8ed5d972007-05-07 00:25:49 -07001306#define VCPU_CFGSHDW_ASPM_DBNC 0x00001000
1307
Linus Torvalds1da177e2005-04-16 15:20:36 -07001308/* Mailboxes */
Michael Chanb5d37722006-09-27 16:06:21 -07001309#define GRCMBOX_BASE 0x00005600
Linus Torvalds1da177e2005-04-16 15:20:36 -07001310#define GRCMBOX_INTERRUPT_0 0x00005800 /* 64-bit */
1311#define GRCMBOX_INTERRUPT_1 0x00005808 /* 64-bit */
1312#define GRCMBOX_INTERRUPT_2 0x00005810 /* 64-bit */
1313#define GRCMBOX_INTERRUPT_3 0x00005818 /* 64-bit */
1314#define GRCMBOX_GENERAL_0 0x00005820 /* 64-bit */
1315#define GRCMBOX_GENERAL_1 0x00005828 /* 64-bit */
1316#define GRCMBOX_GENERAL_2 0x00005830 /* 64-bit */
1317#define GRCMBOX_GENERAL_3 0x00005838 /* 64-bit */
1318#define GRCMBOX_GENERAL_4 0x00005840 /* 64-bit */
1319#define GRCMBOX_GENERAL_5 0x00005848 /* 64-bit */
1320#define GRCMBOX_GENERAL_6 0x00005850 /* 64-bit */
1321#define GRCMBOX_GENERAL_7 0x00005858 /* 64-bit */
1322#define GRCMBOX_RELOAD_STAT 0x00005860 /* 64-bit */
1323#define GRCMBOX_RCVSTD_PROD_IDX 0x00005868 /* 64-bit */
1324#define GRCMBOX_RCVJUMBO_PROD_IDX 0x00005870 /* 64-bit */
1325#define GRCMBOX_RCVMINI_PROD_IDX 0x00005878 /* 64-bit */
1326#define GRCMBOX_RCVRET_CON_IDX_0 0x00005880 /* 64-bit */
1327#define GRCMBOX_RCVRET_CON_IDX_1 0x00005888 /* 64-bit */
1328#define GRCMBOX_RCVRET_CON_IDX_2 0x00005890 /* 64-bit */
1329#define GRCMBOX_RCVRET_CON_IDX_3 0x00005898 /* 64-bit */
1330#define GRCMBOX_RCVRET_CON_IDX_4 0x000058a0 /* 64-bit */
1331#define GRCMBOX_RCVRET_CON_IDX_5 0x000058a8 /* 64-bit */
1332#define GRCMBOX_RCVRET_CON_IDX_6 0x000058b0 /* 64-bit */
1333#define GRCMBOX_RCVRET_CON_IDX_7 0x000058b8 /* 64-bit */
1334#define GRCMBOX_RCVRET_CON_IDX_8 0x000058c0 /* 64-bit */
1335#define GRCMBOX_RCVRET_CON_IDX_9 0x000058c8 /* 64-bit */
1336#define GRCMBOX_RCVRET_CON_IDX_10 0x000058d0 /* 64-bit */
1337#define GRCMBOX_RCVRET_CON_IDX_11 0x000058d8 /* 64-bit */
1338#define GRCMBOX_RCVRET_CON_IDX_12 0x000058e0 /* 64-bit */
1339#define GRCMBOX_RCVRET_CON_IDX_13 0x000058e8 /* 64-bit */
1340#define GRCMBOX_RCVRET_CON_IDX_14 0x000058f0 /* 64-bit */
1341#define GRCMBOX_RCVRET_CON_IDX_15 0x000058f8 /* 64-bit */
1342#define GRCMBOX_SNDHOST_PROD_IDX_0 0x00005900 /* 64-bit */
1343#define GRCMBOX_SNDHOST_PROD_IDX_1 0x00005908 /* 64-bit */
1344#define GRCMBOX_SNDHOST_PROD_IDX_2 0x00005910 /* 64-bit */
1345#define GRCMBOX_SNDHOST_PROD_IDX_3 0x00005918 /* 64-bit */
1346#define GRCMBOX_SNDHOST_PROD_IDX_4 0x00005920 /* 64-bit */
1347#define GRCMBOX_SNDHOST_PROD_IDX_5 0x00005928 /* 64-bit */
1348#define GRCMBOX_SNDHOST_PROD_IDX_6 0x00005930 /* 64-bit */
1349#define GRCMBOX_SNDHOST_PROD_IDX_7 0x00005938 /* 64-bit */
1350#define GRCMBOX_SNDHOST_PROD_IDX_8 0x00005940 /* 64-bit */
1351#define GRCMBOX_SNDHOST_PROD_IDX_9 0x00005948 /* 64-bit */
1352#define GRCMBOX_SNDHOST_PROD_IDX_10 0x00005950 /* 64-bit */
1353#define GRCMBOX_SNDHOST_PROD_IDX_11 0x00005958 /* 64-bit */
1354#define GRCMBOX_SNDHOST_PROD_IDX_12 0x00005960 /* 64-bit */
1355#define GRCMBOX_SNDHOST_PROD_IDX_13 0x00005968 /* 64-bit */
1356#define GRCMBOX_SNDHOST_PROD_IDX_14 0x00005970 /* 64-bit */
1357#define GRCMBOX_SNDHOST_PROD_IDX_15 0x00005978 /* 64-bit */
1358#define GRCMBOX_SNDNIC_PROD_IDX_0 0x00005980 /* 64-bit */
1359#define GRCMBOX_SNDNIC_PROD_IDX_1 0x00005988 /* 64-bit */
1360#define GRCMBOX_SNDNIC_PROD_IDX_2 0x00005990 /* 64-bit */
1361#define GRCMBOX_SNDNIC_PROD_IDX_3 0x00005998 /* 64-bit */
1362#define GRCMBOX_SNDNIC_PROD_IDX_4 0x000059a0 /* 64-bit */
1363#define GRCMBOX_SNDNIC_PROD_IDX_5 0x000059a8 /* 64-bit */
1364#define GRCMBOX_SNDNIC_PROD_IDX_6 0x000059b0 /* 64-bit */
1365#define GRCMBOX_SNDNIC_PROD_IDX_7 0x000059b8 /* 64-bit */
1366#define GRCMBOX_SNDNIC_PROD_IDX_8 0x000059c0 /* 64-bit */
1367#define GRCMBOX_SNDNIC_PROD_IDX_9 0x000059c8 /* 64-bit */
1368#define GRCMBOX_SNDNIC_PROD_IDX_10 0x000059d0 /* 64-bit */
1369#define GRCMBOX_SNDNIC_PROD_IDX_11 0x000059d8 /* 64-bit */
1370#define GRCMBOX_SNDNIC_PROD_IDX_12 0x000059e0 /* 64-bit */
1371#define GRCMBOX_SNDNIC_PROD_IDX_13 0x000059e8 /* 64-bit */
1372#define GRCMBOX_SNDNIC_PROD_IDX_14 0x000059f0 /* 64-bit */
1373#define GRCMBOX_SNDNIC_PROD_IDX_15 0x000059f8 /* 64-bit */
1374#define GRCMBOX_HIGH_PRIO_EV_VECTOR 0x00005a00
1375#define GRCMBOX_HIGH_PRIO_EV_MASK 0x00005a04
1376#define GRCMBOX_LOW_PRIO_EV_VEC 0x00005a08
1377#define GRCMBOX_LOW_PRIO_EV_MASK 0x00005a0c
1378/* 0x5a10 --> 0x5c00 */
1379
1380/* Flow Through queues */
1381#define FTQ_RESET 0x00005c00
1382/* 0x5c04 --> 0x5c10 unused */
1383#define FTQ_DMA_NORM_READ_CTL 0x00005c10
1384#define FTQ_DMA_NORM_READ_FULL_CNT 0x00005c14
1385#define FTQ_DMA_NORM_READ_FIFO_ENQDEQ 0x00005c18
1386#define FTQ_DMA_NORM_READ_WRITE_PEEK 0x00005c1c
1387#define FTQ_DMA_HIGH_READ_CTL 0x00005c20
1388#define FTQ_DMA_HIGH_READ_FULL_CNT 0x00005c24
1389#define FTQ_DMA_HIGH_READ_FIFO_ENQDEQ 0x00005c28
1390#define FTQ_DMA_HIGH_READ_WRITE_PEEK 0x00005c2c
1391#define FTQ_DMA_COMP_DISC_CTL 0x00005c30
1392#define FTQ_DMA_COMP_DISC_FULL_CNT 0x00005c34
1393#define FTQ_DMA_COMP_DISC_FIFO_ENQDEQ 0x00005c38
1394#define FTQ_DMA_COMP_DISC_WRITE_PEEK 0x00005c3c
1395#define FTQ_SEND_BD_COMP_CTL 0x00005c40
1396#define FTQ_SEND_BD_COMP_FULL_CNT 0x00005c44
1397#define FTQ_SEND_BD_COMP_FIFO_ENQDEQ 0x00005c48
1398#define FTQ_SEND_BD_COMP_WRITE_PEEK 0x00005c4c
1399#define FTQ_SEND_DATA_INIT_CTL 0x00005c50
1400#define FTQ_SEND_DATA_INIT_FULL_CNT 0x00005c54
1401#define FTQ_SEND_DATA_INIT_FIFO_ENQDEQ 0x00005c58
1402#define FTQ_SEND_DATA_INIT_WRITE_PEEK 0x00005c5c
1403#define FTQ_DMA_NORM_WRITE_CTL 0x00005c60
1404#define FTQ_DMA_NORM_WRITE_FULL_CNT 0x00005c64
1405#define FTQ_DMA_NORM_WRITE_FIFO_ENQDEQ 0x00005c68
1406#define FTQ_DMA_NORM_WRITE_WRITE_PEEK 0x00005c6c
1407#define FTQ_DMA_HIGH_WRITE_CTL 0x00005c70
1408#define FTQ_DMA_HIGH_WRITE_FULL_CNT 0x00005c74
1409#define FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ 0x00005c78
1410#define FTQ_DMA_HIGH_WRITE_WRITE_PEEK 0x00005c7c
1411#define FTQ_SWTYPE1_CTL 0x00005c80
1412#define FTQ_SWTYPE1_FULL_CNT 0x00005c84
1413#define FTQ_SWTYPE1_FIFO_ENQDEQ 0x00005c88
1414#define FTQ_SWTYPE1_WRITE_PEEK 0x00005c8c
1415#define FTQ_SEND_DATA_COMP_CTL 0x00005c90
1416#define FTQ_SEND_DATA_COMP_FULL_CNT 0x00005c94
1417#define FTQ_SEND_DATA_COMP_FIFO_ENQDEQ 0x00005c98
1418#define FTQ_SEND_DATA_COMP_WRITE_PEEK 0x00005c9c
1419#define FTQ_HOST_COAL_CTL 0x00005ca0
1420#define FTQ_HOST_COAL_FULL_CNT 0x00005ca4
1421#define FTQ_HOST_COAL_FIFO_ENQDEQ 0x00005ca8
1422#define FTQ_HOST_COAL_WRITE_PEEK 0x00005cac
1423#define FTQ_MAC_TX_CTL 0x00005cb0
1424#define FTQ_MAC_TX_FULL_CNT 0x00005cb4
1425#define FTQ_MAC_TX_FIFO_ENQDEQ 0x00005cb8
1426#define FTQ_MAC_TX_WRITE_PEEK 0x00005cbc
1427#define FTQ_MB_FREE_CTL 0x00005cc0
1428#define FTQ_MB_FREE_FULL_CNT 0x00005cc4
1429#define FTQ_MB_FREE_FIFO_ENQDEQ 0x00005cc8
1430#define FTQ_MB_FREE_WRITE_PEEK 0x00005ccc
1431#define FTQ_RCVBD_COMP_CTL 0x00005cd0
1432#define FTQ_RCVBD_COMP_FULL_CNT 0x00005cd4
1433#define FTQ_RCVBD_COMP_FIFO_ENQDEQ 0x00005cd8
1434#define FTQ_RCVBD_COMP_WRITE_PEEK 0x00005cdc
1435#define FTQ_RCVLST_PLMT_CTL 0x00005ce0
1436#define FTQ_RCVLST_PLMT_FULL_CNT 0x00005ce4
1437#define FTQ_RCVLST_PLMT_FIFO_ENQDEQ 0x00005ce8
1438#define FTQ_RCVLST_PLMT_WRITE_PEEK 0x00005cec
1439#define FTQ_RCVDATA_INI_CTL 0x00005cf0
1440#define FTQ_RCVDATA_INI_FULL_CNT 0x00005cf4
1441#define FTQ_RCVDATA_INI_FIFO_ENQDEQ 0x00005cf8
1442#define FTQ_RCVDATA_INI_WRITE_PEEK 0x00005cfc
1443#define FTQ_RCVDATA_COMP_CTL 0x00005d00
1444#define FTQ_RCVDATA_COMP_FULL_CNT 0x00005d04
1445#define FTQ_RCVDATA_COMP_FIFO_ENQDEQ 0x00005d08
1446#define FTQ_RCVDATA_COMP_WRITE_PEEK 0x00005d0c
1447#define FTQ_SWTYPE2_CTL 0x00005d10
1448#define FTQ_SWTYPE2_FULL_CNT 0x00005d14
1449#define FTQ_SWTYPE2_FIFO_ENQDEQ 0x00005d18
1450#define FTQ_SWTYPE2_WRITE_PEEK 0x00005d1c
1451/* 0x5d20 --> 0x6000 unused */
1452
1453/* Message signaled interrupt registers */
1454#define MSGINT_MODE 0x00006000
1455#define MSGINT_MODE_RESET 0x00000001
1456#define MSGINT_MODE_ENABLE 0x00000002
1457#define MSGINT_STATUS 0x00006004
1458#define MSGINT_FIFO 0x00006008
1459/* 0x600c --> 0x6400 unused */
1460
1461/* DMA completion registers */
1462#define DMAC_MODE 0x00006400
1463#define DMAC_MODE_RESET 0x00000001
1464#define DMAC_MODE_ENABLE 0x00000002
1465/* 0x6404 --> 0x6800 unused */
1466
1467/* GRC registers */
1468#define GRC_MODE 0x00006800
1469#define GRC_MODE_UPD_ON_COAL 0x00000001
1470#define GRC_MODE_BSWAP_NONFRM_DATA 0x00000002
1471#define GRC_MODE_WSWAP_NONFRM_DATA 0x00000004
1472#define GRC_MODE_BSWAP_DATA 0x00000010
1473#define GRC_MODE_WSWAP_DATA 0x00000020
1474#define GRC_MODE_SPLITHDR 0x00000100
1475#define GRC_MODE_NOFRM_CRACKING 0x00000200
1476#define GRC_MODE_INCL_CRC 0x00000400
1477#define GRC_MODE_ALLOW_BAD_FRMS 0x00000800
1478#define GRC_MODE_NOIRQ_ON_SENDS 0x00002000
1479#define GRC_MODE_NOIRQ_ON_RCV 0x00004000
1480#define GRC_MODE_FORCE_PCI32BIT 0x00008000
1481#define GRC_MODE_HOST_STACKUP 0x00010000
1482#define GRC_MODE_HOST_SENDBDS 0x00020000
1483#define GRC_MODE_NO_TX_PHDR_CSUM 0x00100000
1484#define GRC_MODE_NVRAM_WR_ENABLE 0x00200000
1485#define GRC_MODE_NO_RX_PHDR_CSUM 0x00800000
1486#define GRC_MODE_IRQ_ON_TX_CPU_ATTN 0x01000000
1487#define GRC_MODE_IRQ_ON_RX_CPU_ATTN 0x02000000
1488#define GRC_MODE_IRQ_ON_MAC_ATTN 0x04000000
1489#define GRC_MODE_IRQ_ON_DMA_ATTN 0x08000000
1490#define GRC_MODE_IRQ_ON_FLOW_ATTN 0x10000000
1491#define GRC_MODE_4X_NIC_SEND_RINGS 0x20000000
1492#define GRC_MODE_MCAST_FRM_ENABLE 0x40000000
1493#define GRC_MISC_CFG 0x00006804
1494#define GRC_MISC_CFG_CORECLK_RESET 0x00000001
1495#define GRC_MISC_CFG_PRESCALAR_MASK 0x000000fe
1496#define GRC_MISC_CFG_PRESCALAR_SHIFT 1
1497#define GRC_MISC_CFG_BOARD_ID_MASK 0x0001e000
1498#define GRC_MISC_CFG_BOARD_ID_5700 0x0001e000
1499#define GRC_MISC_CFG_BOARD_ID_5701 0x00000000
1500#define GRC_MISC_CFG_BOARD_ID_5702FE 0x00004000
1501#define GRC_MISC_CFG_BOARD_ID_5703 0x00000000
1502#define GRC_MISC_CFG_BOARD_ID_5703S 0x00002000
1503#define GRC_MISC_CFG_BOARD_ID_5704 0x00000000
1504#define GRC_MISC_CFG_BOARD_ID_5704CIOBE 0x00004000
1505#define GRC_MISC_CFG_BOARD_ID_5704_A2 0x00008000
1506#define GRC_MISC_CFG_BOARD_ID_5788 0x00010000
1507#define GRC_MISC_CFG_BOARD_ID_5788M 0x00018000
1508#define GRC_MISC_CFG_BOARD_ID_AC91002A1 0x00018000
Michael Chan60189dd2006-12-17 17:08:07 -08001509#define GRC_MISC_CFG_EPHY_IDDQ 0x00200000
Linus Torvalds1da177e2005-04-16 15:20:36 -07001510#define GRC_MISC_CFG_KEEP_GPHY_POWER 0x04000000
1511#define GRC_LOCAL_CTRL 0x00006808
1512#define GRC_LCLCTRL_INT_ACTIVE 0x00000001
1513#define GRC_LCLCTRL_CLEARINT 0x00000002
1514#define GRC_LCLCTRL_SETINT 0x00000004
1515#define GRC_LCLCTRL_INT_ON_ATTN 0x00000008
Michael Chanaf36e6b2006-03-23 01:28:06 -08001516#define GRC_LCLCTRL_GPIO_UART_SEL 0x00000010 /* 5755 only */
Michael Chana4e2b342005-10-26 15:46:52 -07001517#define GRC_LCLCTRL_USE_SIG_DETECT 0x00000010 /* 5714/5780 only */
1518#define GRC_LCLCTRL_USE_EXT_SIG_DETECT 0x00000020 /* 5714/5780 only */
Michael Chan3e7d83b2005-04-21 17:10:36 -07001519#define GRC_LCLCTRL_GPIO_INPUT3 0x00000020
1520#define GRC_LCLCTRL_GPIO_OE3 0x00000040
1521#define GRC_LCLCTRL_GPIO_OUTPUT3 0x00000080
Linus Torvalds1da177e2005-04-16 15:20:36 -07001522#define GRC_LCLCTRL_GPIO_INPUT0 0x00000100
1523#define GRC_LCLCTRL_GPIO_INPUT1 0x00000200
1524#define GRC_LCLCTRL_GPIO_INPUT2 0x00000400
1525#define GRC_LCLCTRL_GPIO_OE0 0x00000800
1526#define GRC_LCLCTRL_GPIO_OE1 0x00001000
1527#define GRC_LCLCTRL_GPIO_OE2 0x00002000
1528#define GRC_LCLCTRL_GPIO_OUTPUT0 0x00004000
1529#define GRC_LCLCTRL_GPIO_OUTPUT1 0x00008000
1530#define GRC_LCLCTRL_GPIO_OUTPUT2 0x00010000
1531#define GRC_LCLCTRL_EXTMEM_ENABLE 0x00020000
1532#define GRC_LCLCTRL_MEMSZ_MASK 0x001c0000
1533#define GRC_LCLCTRL_MEMSZ_256K 0x00000000
1534#define GRC_LCLCTRL_MEMSZ_512K 0x00040000
1535#define GRC_LCLCTRL_MEMSZ_1M 0x00080000
1536#define GRC_LCLCTRL_MEMSZ_2M 0x000c0000
1537#define GRC_LCLCTRL_MEMSZ_4M 0x00100000
1538#define GRC_LCLCTRL_MEMSZ_8M 0x00140000
1539#define GRC_LCLCTRL_MEMSZ_16M 0x00180000
1540#define GRC_LCLCTRL_BANK_SELECT 0x00200000
1541#define GRC_LCLCTRL_SSRAM_TYPE 0x00400000
1542#define GRC_LCLCTRL_AUTO_SEEPROM 0x01000000
1543#define GRC_TIMER 0x0000680c
1544#define GRC_RX_CPU_EVENT 0x00006810
Matt Carlson7c5026a2008-05-02 16:49:29 -07001545#define GRC_RX_CPU_DRIVER_EVENT 0x00004000
Linus Torvalds1da177e2005-04-16 15:20:36 -07001546#define GRC_RX_TIMER_REF 0x00006814
1547#define GRC_RX_CPU_SEM 0x00006818
1548#define GRC_REMOTE_RX_CPU_ATTN 0x0000681c
1549#define GRC_TX_CPU_EVENT 0x00006820
1550#define GRC_TX_TIMER_REF 0x00006824
1551#define GRC_TX_CPU_SEM 0x00006828
1552#define GRC_REMOTE_TX_CPU_ATTN 0x0000682c
1553#define GRC_MEM_POWER_UP 0x00006830 /* 64-bit */
1554#define GRC_EEPROM_ADDR 0x00006838
1555#define EEPROM_ADDR_WRITE 0x00000000
1556#define EEPROM_ADDR_READ 0x80000000
1557#define EEPROM_ADDR_COMPLETE 0x40000000
1558#define EEPROM_ADDR_FSM_RESET 0x20000000
1559#define EEPROM_ADDR_DEVID_MASK 0x1c000000
1560#define EEPROM_ADDR_DEVID_SHIFT 26
1561#define EEPROM_ADDR_START 0x02000000
1562#define EEPROM_ADDR_CLKPERD_SHIFT 16
1563#define EEPROM_ADDR_ADDR_MASK 0x0000ffff
1564#define EEPROM_ADDR_ADDR_SHIFT 0
1565#define EEPROM_DEFAULT_CLOCK_PERIOD 0x60
1566#define EEPROM_CHIP_SIZE (64 * 1024)
1567#define GRC_EEPROM_DATA 0x0000683c
1568#define GRC_EEPROM_CTRL 0x00006840
1569#define GRC_MDI_CTRL 0x00006844
1570#define GRC_SEEPROM_DELAY 0x00006848
Michael Chanb5d37722006-09-27 16:06:21 -07001571/* 0x684c --> 0x6890 unused */
1572#define GRC_VCPU_EXT_CTRL 0x00006890
1573#define GRC_VCPU_EXT_CTRL_HALT_CPU 0x00400000
1574#define GRC_VCPU_EXT_CTRL_DISABLE_WOL 0x20000000
Michael Chand9ab5ad2006-03-20 22:27:35 -08001575#define GRC_FASTBOOT_PC 0x00006894 /* 5752, 5755, 5787 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001576
1577/* 0x6c00 --> 0x7000 unused */
1578
1579/* NVRAM Control registers */
1580#define NVRAM_CMD 0x00007000
1581#define NVRAM_CMD_RESET 0x00000001
1582#define NVRAM_CMD_DONE 0x00000008
1583#define NVRAM_CMD_GO 0x00000010
1584#define NVRAM_CMD_WR 0x00000020
1585#define NVRAM_CMD_RD 0x00000000
1586#define NVRAM_CMD_ERASE 0x00000040
1587#define NVRAM_CMD_FIRST 0x00000080
1588#define NVRAM_CMD_LAST 0x00000100
1589#define NVRAM_CMD_WREN 0x00010000
1590#define NVRAM_CMD_WRDI 0x00020000
1591#define NVRAM_STAT 0x00007004
1592#define NVRAM_WRDATA 0x00007008
1593#define NVRAM_ADDR 0x0000700c
1594#define NVRAM_ADDR_MSK 0x00ffffff
1595#define NVRAM_RDDATA 0x00007010
1596#define NVRAM_CFG1 0x00007014
1597#define NVRAM_CFG1_FLASHIF_ENAB 0x00000001
1598#define NVRAM_CFG1_BUFFERED_MODE 0x00000002
1599#define NVRAM_CFG1_PASS_THRU 0x00000004
1600#define NVRAM_CFG1_STATUS_BITS 0x00000070
1601#define NVRAM_CFG1_BIT_BANG 0x00000008
1602#define NVRAM_CFG1_FLASH_SIZE 0x02000000
1603#define NVRAM_CFG1_COMPAT_BYPASS 0x80000000
1604#define NVRAM_CFG1_VENDOR_MASK 0x03000003
1605#define FLASH_VENDOR_ATMEL_EEPROM 0x02000000
1606#define FLASH_VENDOR_ATMEL_FLASH_BUFFERED 0x02000003
1607#define FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED 0x00000003
1608#define FLASH_VENDOR_ST 0x03000001
1609#define FLASH_VENDOR_SAIFUN 0x01000003
1610#define FLASH_VENDOR_SST_SMALL 0x00000001
1611#define FLASH_VENDOR_SST_LARGE 0x02000001
Michael Chan361b4ac2005-04-21 17:11:21 -07001612#define NVRAM_CFG1_5752VENDOR_MASK 0x03c00003
1613#define FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ 0x00000000
1614#define FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ 0x02000000
1615#define FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED 0x02000003
1616#define FLASH_5752VENDOR_ST_M45PE10 0x02400000
1617#define FLASH_5752VENDOR_ST_M45PE20 0x02400002
1618#define FLASH_5752VENDOR_ST_M45PE40 0x02400001
Michael Chan1b277772006-03-20 22:27:48 -08001619#define FLASH_5755VENDOR_ATMEL_FLASH_1 0x03400001
1620#define FLASH_5755VENDOR_ATMEL_FLASH_2 0x03400002
1621#define FLASH_5755VENDOR_ATMEL_FLASH_3 0x03400000
Michael Chand3c7b882006-03-23 01:28:25 -08001622#define FLASH_5755VENDOR_ATMEL_FLASH_4 0x00000003
Matt Carlson70b65a22007-07-11 19:48:50 -07001623#define FLASH_5755VENDOR_ATMEL_FLASH_5 0x02000003
Michael Chand3c7b882006-03-23 01:28:25 -08001624#define FLASH_5755VENDOR_ATMEL_EEPROM_64KHZ 0x03c00003
1625#define FLASH_5755VENDOR_ATMEL_EEPROM_376KHZ 0x03c00002
Michael Chan1b277772006-03-20 22:27:48 -08001626#define FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ 0x03000003
1627#define FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ 0x03000002
1628#define FLASH_5787VENDOR_MICRO_EEPROM_64KHZ 0x03000000
1629#define FLASH_5787VENDOR_MICRO_EEPROM_376KHZ 0x02000000
Matt Carlson6b91fa02007-10-10 18:01:09 -07001630#define FLASH_5761VENDOR_ATMEL_MDB021D 0x00800003
1631#define FLASH_5761VENDOR_ATMEL_MDB041D 0x00800000
1632#define FLASH_5761VENDOR_ATMEL_MDB081D 0x00800002
1633#define FLASH_5761VENDOR_ATMEL_MDB161D 0x00800001
1634#define FLASH_5761VENDOR_ATMEL_ADB021D 0x00000003
1635#define FLASH_5761VENDOR_ATMEL_ADB041D 0x00000000
1636#define FLASH_5761VENDOR_ATMEL_ADB081D 0x00000002
1637#define FLASH_5761VENDOR_ATMEL_ADB161D 0x00000001
1638#define FLASH_5761VENDOR_ST_M_M45PE20 0x02800001
1639#define FLASH_5761VENDOR_ST_M_M45PE40 0x02800000
1640#define FLASH_5761VENDOR_ST_M_M45PE80 0x02800002
1641#define FLASH_5761VENDOR_ST_M_M45PE16 0x02800003
1642#define FLASH_5761VENDOR_ST_A_M45PE20 0x02000001
1643#define FLASH_5761VENDOR_ST_A_M45PE40 0x02000000
1644#define FLASH_5761VENDOR_ST_A_M45PE80 0x02000002
1645#define FLASH_5761VENDOR_ST_A_M45PE16 0x02000003
Matt Carlson321d32a2008-11-21 17:22:19 -08001646#define FLASH_57780VENDOR_ATMEL_AT45DB011D 0x00400000
1647#define FLASH_57780VENDOR_ATMEL_AT45DB011B 0x03400000
1648#define FLASH_57780VENDOR_ATMEL_AT45DB021D 0x00400002
1649#define FLASH_57780VENDOR_ATMEL_AT45DB021B 0x03400002
1650#define FLASH_57780VENDOR_ATMEL_AT45DB041D 0x00400001
1651#define FLASH_57780VENDOR_ATMEL_AT45DB041B 0x03400001
Michael Chan361b4ac2005-04-21 17:11:21 -07001652#define NVRAM_CFG1_5752PAGE_SIZE_MASK 0x70000000
1653#define FLASH_5752PAGE_SIZE_256 0x00000000
1654#define FLASH_5752PAGE_SIZE_512 0x10000000
1655#define FLASH_5752PAGE_SIZE_1K 0x20000000
1656#define FLASH_5752PAGE_SIZE_2K 0x30000000
1657#define FLASH_5752PAGE_SIZE_4K 0x40000000
1658#define FLASH_5752PAGE_SIZE_264 0x50000000
Matt Carlson321d32a2008-11-21 17:22:19 -08001659#define FLASH_5752PAGE_SIZE_528 0x60000000
Linus Torvalds1da177e2005-04-16 15:20:36 -07001660#define NVRAM_CFG2 0x00007018
1661#define NVRAM_CFG3 0x0000701c
1662#define NVRAM_SWARB 0x00007020
1663#define SWARB_REQ_SET0 0x00000001
1664#define SWARB_REQ_SET1 0x00000002
1665#define SWARB_REQ_SET2 0x00000004
1666#define SWARB_REQ_SET3 0x00000008
1667#define SWARB_REQ_CLR0 0x00000010
1668#define SWARB_REQ_CLR1 0x00000020
1669#define SWARB_REQ_CLR2 0x00000040
1670#define SWARB_REQ_CLR3 0x00000080
1671#define SWARB_GNT0 0x00000100
1672#define SWARB_GNT1 0x00000200
1673#define SWARB_GNT2 0x00000400
1674#define SWARB_GNT3 0x00000800
1675#define SWARB_REQ0 0x00001000
1676#define SWARB_REQ1 0x00002000
1677#define SWARB_REQ2 0x00004000
1678#define SWARB_REQ3 0x00008000
1679#define NVRAM_ACCESS 0x00007024
1680#define ACCESS_ENABLE 0x00000001
1681#define ACCESS_WR_ENABLE 0x00000002
1682#define NVRAM_WRITE1 0x00007028
Matt Carlson6b91fa02007-10-10 18:01:09 -07001683/* 0x702c unused */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001684
Matt Carlson6b91fa02007-10-10 18:01:09 -07001685#define NVRAM_ADDR_LOCKOUT 0x00007030
Matt Carlsonb2a5c192008-04-03 21:44:44 -07001686/* 0x7034 --> 0x7500 unused */
1687
1688#define OTP_MODE 0x00007500
1689#define OTP_MODE_OTP_THRU_GRC 0x00000001
1690#define OTP_CTRL 0x00007504
1691#define OTP_CTRL_OTP_PROG_ENABLE 0x00200000
1692#define OTP_CTRL_OTP_CMD_READ 0x00000000
1693#define OTP_CTRL_OTP_CMD_INIT 0x00000008
1694#define OTP_CTRL_OTP_CMD_START 0x00000001
1695#define OTP_STATUS 0x00007508
1696#define OTP_STATUS_CMD_DONE 0x00000001
1697#define OTP_ADDRESS 0x0000750c
1698#define OTP_ADDRESS_MAGIC1 0x000000a0
1699#define OTP_ADDRESS_MAGIC2 0x00000080
1700/* 0x7510 unused */
1701
1702#define OTP_READ_DATA 0x00007514
1703/* 0x7518 --> 0x7c04 unused */
Matt Carlson6b91fa02007-10-10 18:01:09 -07001704
Michael Chanb5d37722006-09-27 16:06:21 -07001705#define PCIE_TRANSACTION_CFG 0x00007c04
1706#define PCIE_TRANS_CFG_1SHOT_MSI 0x20000000
1707#define PCIE_TRANS_CFG_LOM 0x00000020
Matt Carlson521e6b92009-08-25 10:06:01 +00001708/* 0x7c08 --> 0x7d28 unused */
Michael Chanb5d37722006-09-27 16:06:21 -07001709
Matt Carlson8ed5d972007-05-07 00:25:49 -07001710#define PCIE_PWR_MGMT_THRESH 0x00007d28
1711#define PCIE_PWR_MGMT_L1_THRESH_MSK 0x0000ff00
Matt Carlson33466d92009-04-20 06:57:41 +00001712#define PCIE_PWR_MGMT_L1_THRESH_4MS 0x0000ff00
1713#define PCIE_PWR_MGMT_EXT_ASPM_TMR_EN 0x01000000
Matt Carlson255ca312009-08-25 10:07:27 +00001714/* 0x7d2c --> 0x7d54 unused */
1715
1716#define TG3_PCIE_LNKCTL 0x00007d54
1717#define TG3_PCIE_LNKCTL_L1_PLL_PD_EN 0x00000008
1718#define TG3_PCIE_LNKCTL_L1_PLL_PD_DIS 0x00000080
1719/* 0x7d58 --> 0x7e70 unused */
Matt Carlson521e6b92009-08-25 10:06:01 +00001720
1721#define TG3_PCIE_EIDLE_DELAY 0x00007e70
1722#define TG3_PCIE_EIDLE_DELAY_MASK 0x0000001f
1723#define TG3_PCIE_EIDLE_DELAY_13_CLKS 0x0000000c
1724/* 0x7e74 --> 0x8000 unused */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001725
Matt Carlsonb2a5c192008-04-03 21:44:44 -07001726
1727/* OTP bit definitions */
1728#define TG3_OTP_AGCTGT_MASK 0x000000e0
1729#define TG3_OTP_AGCTGT_SHIFT 1
1730#define TG3_OTP_HPFFLTR_MASK 0x00000300
1731#define TG3_OTP_HPFFLTR_SHIFT 1
1732#define TG3_OTP_HPFOVER_MASK 0x00000400
1733#define TG3_OTP_HPFOVER_SHIFT 1
1734#define TG3_OTP_LPFDIS_MASK 0x00000800
1735#define TG3_OTP_LPFDIS_SHIFT 11
1736#define TG3_OTP_VDAC_MASK 0xff000000
1737#define TG3_OTP_VDAC_SHIFT 24
1738#define TG3_OTP_10BTAMP_MASK 0x0000f000
1739#define TG3_OTP_10BTAMP_SHIFT 8
1740#define TG3_OTP_ROFF_MASK 0x00e00000
1741#define TG3_OTP_ROFF_SHIFT 11
1742#define TG3_OTP_RCOFF_MASK 0x001c0000
1743#define TG3_OTP_RCOFF_SHIFT 16
1744
1745#define TG3_OTP_DEFAULT 0x286c1640
1746
Matt Carlsona6f6cb12009-02-25 14:27:43 +00001747/* Hardware Selfboot NVRAM layout */
1748#define TG3_NVM_HWSB_CFG1 0x00000004
1749#define TG3_NVM_HWSB_CFG1_MAJMSK 0xf8000000
1750#define TG3_NVM_HWSB_CFG1_MAJSFT 27
1751#define TG3_NVM_HWSB_CFG1_MINMSK 0x07c00000
1752#define TG3_NVM_HWSB_CFG1_MINSFT 22
Matt Carlsonb2a5c192008-04-03 21:44:44 -07001753
Linus Torvalds1da177e2005-04-16 15:20:36 -07001754#define TG3_EEPROM_MAGIC 0x669955aa
Michael Chanb16250e2006-09-27 16:10:14 -07001755#define TG3_EEPROM_MAGIC_FW 0xa5000000
1756#define TG3_EEPROM_MAGIC_FW_MSK 0xff000000
Matt Carlsona5767de2007-11-12 21:10:58 -08001757#define TG3_EEPROM_SB_FORMAT_MASK 0x00e00000
1758#define TG3_EEPROM_SB_FORMAT_1 0x00200000
1759#define TG3_EEPROM_SB_REVISION_MASK 0x001f0000
1760#define TG3_EEPROM_SB_REVISION_0 0x00000000
1761#define TG3_EEPROM_SB_REVISION_2 0x00020000
1762#define TG3_EEPROM_SB_REVISION_3 0x00030000
Michael Chanb16250e2006-09-27 16:10:14 -07001763#define TG3_EEPROM_MAGIC_HW 0xabcd
1764#define TG3_EEPROM_MAGIC_HW_MSK 0xffff
Linus Torvalds1da177e2005-04-16 15:20:36 -07001765
Matt Carlson9c8a6202007-10-21 16:16:08 -07001766#define TG3_NVM_DIR_START 0x18
1767#define TG3_NVM_DIR_END 0x78
1768#define TG3_NVM_DIRENT_SIZE 0xc
1769#define TG3_NVM_DIRTYPE_SHIFT 24
1770#define TG3_NVM_DIRTYPE_ASFINI 1
Matt Carlsonff3a7cb2009-02-25 14:26:58 +00001771#define TG3_NVM_PTREV_BCVER 0x94
1772#define TG3_NVM_BCVER_MAJMSK 0x0000ff00
1773#define TG3_NVM_BCVER_MAJSFT 8
1774#define TG3_NVM_BCVER_MINMSK 0x000000ff
Matt Carlson9c8a6202007-10-21 16:16:08 -07001775
Matt Carlsondfe00d72008-11-21 17:19:41 -08001776#define TG3_EEPROM_SB_F1R0_EDH_OFF 0x10
1777#define TG3_EEPROM_SB_F1R2_EDH_OFF 0x14
1778#define TG3_EEPROM_SB_F1R2_MBA_OFF 0x10
1779#define TG3_EEPROM_SB_F1R3_EDH_OFF 0x18
1780#define TG3_EEPROM_SB_EDH_MAJ_MASK 0x00000700
1781#define TG3_EEPROM_SB_EDH_MAJ_SHFT 8
1782#define TG3_EEPROM_SB_EDH_MIN_MASK 0x000000ff
1783#define TG3_EEPROM_SB_EDH_BLD_MASK 0x0000f800
1784#define TG3_EEPROM_SB_EDH_BLD_SHFT 11
1785
1786
Linus Torvalds1da177e2005-04-16 15:20:36 -07001787/* 32K Window into NIC internal memory */
1788#define NIC_SRAM_WIN_BASE 0x00008000
1789
1790/* Offsets into first 32k of NIC internal memory. */
1791#define NIC_SRAM_PAGE_ZERO 0x00000000
1792#define NIC_SRAM_SEND_RCB 0x00000100 /* 16 * TG3_BDINFO_... */
1793#define NIC_SRAM_RCV_RET_RCB 0x00000200 /* 16 * TG3_BDINFO_... */
1794#define NIC_SRAM_STATS_BLK 0x00000300
1795#define NIC_SRAM_STATUS_BLK 0x00000b00
1796
1797#define NIC_SRAM_FIRMWARE_MBOX 0x00000b50
1798#define NIC_SRAM_FIRMWARE_MBOX_MAGIC1 0x4B657654
1799#define NIC_SRAM_FIRMWARE_MBOX_MAGIC2 0x4861764b /* !dma on linkchg */
1800
1801#define NIC_SRAM_DATA_SIG 0x00000b54
1802#define NIC_SRAM_DATA_SIG_MAGIC 0x4b657654 /* ascii for 'KevT' */
1803
1804#define NIC_SRAM_DATA_CFG 0x00000b58
1805#define NIC_SRAM_DATA_CFG_LED_MODE_MASK 0x0000000c
1806#define NIC_SRAM_DATA_CFG_LED_MODE_MAC 0x00000000
1807#define NIC_SRAM_DATA_CFG_LED_MODE_PHY_1 0x00000004
1808#define NIC_SRAM_DATA_CFG_LED_MODE_PHY_2 0x00000008
1809#define NIC_SRAM_DATA_CFG_PHY_TYPE_MASK 0x00000030
1810#define NIC_SRAM_DATA_CFG_PHY_TYPE_UNKNOWN 0x00000000
1811#define NIC_SRAM_DATA_CFG_PHY_TYPE_COPPER 0x00000010
1812#define NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER 0x00000020
1813#define NIC_SRAM_DATA_CFG_WOL_ENABLE 0x00000040
1814#define NIC_SRAM_DATA_CFG_ASF_ENABLE 0x00000080
1815#define NIC_SRAM_DATA_CFG_EEPROM_WP 0x00000100
1816#define NIC_SRAM_DATA_CFG_MINI_PCI 0x00001000
1817#define NIC_SRAM_DATA_CFG_FIBER_WOL 0x00004000
1818#define NIC_SRAM_DATA_CFG_NO_GPIO2 0x00100000
Matt Carlson0d3031d2007-10-10 18:02:43 -07001819#define NIC_SRAM_DATA_CFG_APE_ENABLE 0x00200000
Linus Torvalds1da177e2005-04-16 15:20:36 -07001820
1821#define NIC_SRAM_DATA_VER 0x00000b5c
1822#define NIC_SRAM_DATA_VER_SHIFT 16
1823
1824#define NIC_SRAM_DATA_PHY_ID 0x00000b74
1825#define NIC_SRAM_DATA_PHY_ID1_MASK 0xffff0000
1826#define NIC_SRAM_DATA_PHY_ID2_MASK 0x0000ffff
1827
1828#define NIC_SRAM_FW_CMD_MBOX 0x00000b78
1829#define FWCMD_NICDRV_ALIVE 0x00000001
1830#define FWCMD_NICDRV_PAUSE_FW 0x00000002
1831#define FWCMD_NICDRV_IPV4ADDR_CHG 0x00000003
1832#define FWCMD_NICDRV_IPV6ADDR_CHG 0x00000004
1833#define FWCMD_NICDRV_FIX_DMAR 0x00000005
1834#define FWCMD_NICDRV_FIX_DMAW 0x00000006
Matt Carlson7c5026a2008-05-02 16:49:29 -07001835#define FWCMD_NICDRV_LINK_UPDATE 0x0000000c
Michael Chan28fbef72005-10-26 15:48:35 -07001836#define FWCMD_NICDRV_ALIVE2 0x0000000d
Michael Chan130b8e42006-09-27 16:00:40 -07001837#define FWCMD_NICDRV_ALIVE3 0x0000000e
Linus Torvalds1da177e2005-04-16 15:20:36 -07001838#define NIC_SRAM_FW_CMD_LEN_MBOX 0x00000b7c
1839#define NIC_SRAM_FW_CMD_DATA_MBOX 0x00000b80
1840#define NIC_SRAM_FW_ASF_STATUS_MBOX 0x00000c00
1841#define NIC_SRAM_FW_DRV_STATE_MBOX 0x00000c04
1842#define DRV_STATE_START 0x00000001
1843#define DRV_STATE_START_DONE 0x80000001
1844#define DRV_STATE_UNLOAD 0x00000002
1845#define DRV_STATE_UNLOAD_DONE 0x80000002
1846#define DRV_STATE_WOL 0x00000003
1847#define DRV_STATE_SUSPEND 0x00000004
1848
1849#define NIC_SRAM_FW_RESET_TYPE_MBOX 0x00000c08
1850
1851#define NIC_SRAM_MAC_ADDR_HIGH_MBOX 0x00000c14
1852#define NIC_SRAM_MAC_ADDR_LOW_MBOX 0x00000c18
1853
Michael Chan6921d202005-12-13 21:15:53 -08001854#define NIC_SRAM_WOL_MBOX 0x00000d30
1855#define WOL_SIGNATURE 0x474c0000
1856#define WOL_DRV_STATE_SHUTDOWN 0x00000001
1857#define WOL_DRV_WOL 0x00000002
1858#define WOL_SET_MAGIC_PKT 0x00000004
1859
Linus Torvalds1da177e2005-04-16 15:20:36 -07001860#define NIC_SRAM_DATA_CFG_2 0x00000d38
1861
Matt Carlson6833c042008-11-21 17:18:59 -08001862#define NIC_SRAM_DATA_CFG_2_APD_EN 0x00000400
Linus Torvalds1da177e2005-04-16 15:20:36 -07001863#define SHASTA_EXT_LED_MODE_MASK 0x00018000
1864#define SHASTA_EXT_LED_LEGACY 0x00000000
1865#define SHASTA_EXT_LED_SHARED 0x00008000
1866#define SHASTA_EXT_LED_MAC 0x00010000
1867#define SHASTA_EXT_LED_COMBO 0x00018000
1868
Matt Carlson8ed5d972007-05-07 00:25:49 -07001869#define NIC_SRAM_DATA_CFG_3 0x00000d3c
1870#define NIC_SRAM_ASPM_DEBOUNCE 0x00000002
1871
Matt Carlsona9daf362008-05-25 23:49:44 -07001872#define NIC_SRAM_DATA_CFG_4 0x00000d60
1873#define NIC_SRAM_GMII_MODE 0x00000002
1874#define NIC_SRAM_RGMII_STD_IBND_DISABLE 0x00000004
1875#define NIC_SRAM_RGMII_EXT_IBND_RX_EN 0x00000008
1876#define NIC_SRAM_RGMII_EXT_IBND_TX_EN 0x00000010
1877
Linus Torvalds1da177e2005-04-16 15:20:36 -07001878#define NIC_SRAM_RX_MINI_BUFFER_DESC 0x00001000
1879
1880#define NIC_SRAM_DMA_DESC_POOL_BASE 0x00002000
1881#define NIC_SRAM_DMA_DESC_POOL_SIZE 0x00002000
1882#define NIC_SRAM_TX_BUFFER_DESC 0x00004000 /* 512 entries */
1883#define NIC_SRAM_RX_BUFFER_DESC 0x00006000 /* 256 entries */
1884#define NIC_SRAM_RX_JUMBO_BUFFER_DESC 0x00007000 /* 256 entries */
1885#define NIC_SRAM_MBUF_POOL_BASE 0x00008000
1886#define NIC_SRAM_MBUF_POOL_SIZE96 0x00018000
1887#define NIC_SRAM_MBUF_POOL_SIZE64 0x00010000
1888#define NIC_SRAM_MBUF_POOL_BASE5705 0x00010000
1889#define NIC_SRAM_MBUF_POOL_SIZE5705 0x0000e000
1890
1891/* Currently this is fixed. */
1892#define PHY_ADDR 0x01
1893
1894/* Tigon3 specific PHY MII registers. */
1895#define TG3_BMCR_SPEED1000 0x0040
1896
1897#define MII_TG3_CTRL 0x09 /* 1000-baseT control register */
1898#define MII_TG3_CTRL_ADV_1000_HALF 0x0100
1899#define MII_TG3_CTRL_ADV_1000_FULL 0x0200
1900#define MII_TG3_CTRL_AS_MASTER 0x0800
1901#define MII_TG3_CTRL_ENABLE_AS_MASTER 0x1000
1902
1903#define MII_TG3_EXT_CTRL 0x10 /* Extended control register */
1904#define MII_TG3_EXT_CTRL_FIFO_ELASTIC 0x0001
1905#define MII_TG3_EXT_CTRL_LNK3_LED_MODE 0x0002
Michael Chan6921d202005-12-13 21:15:53 -08001906#define MII_TG3_EXT_CTRL_FORCE_LED_OFF 0x0008
Linus Torvalds1da177e2005-04-16 15:20:36 -07001907#define MII_TG3_EXT_CTRL_TBI 0x8000
1908
1909#define MII_TG3_EXT_STAT 0x11 /* Extended status register */
1910#define MII_TG3_EXT_STAT_LPASS 0x0100
1911
1912#define MII_TG3_DSP_RW_PORT 0x15 /* DSP coefficient read/write port */
1913
Matt Carlsonb2a5c192008-04-03 21:44:44 -07001914#define MII_TG3_DSP_ADDRESS 0x17 /* DSP address register */
1915
1916#define MII_TG3_DSP_TAP1 0x0001
1917#define MII_TG3_DSP_TAP1_AGCTGT_DFLT 0x0007
1918#define MII_TG3_DSP_AADJ1CH0 0x001f
1919#define MII_TG3_DSP_AADJ1CH3 0x601f
1920#define MII_TG3_DSP_AADJ1CH3_ADCCKADJ 0x0002
1921#define MII_TG3_DSP_EXP8 0x0708
1922#define MII_TG3_DSP_EXP8_REJ2MHz 0x0001
1923#define MII_TG3_DSP_EXP8_AEDW 0x0200
1924#define MII_TG3_DSP_EXP75 0x0f75
1925#define MII_TG3_DSP_EXP96 0x0f96
1926#define MII_TG3_DSP_EXP97 0x0f97
Linus Torvalds1da177e2005-04-16 15:20:36 -07001927
1928#define MII_TG3_AUX_CTRL 0x18 /* auxilliary control register */
1929
Matt Carlson0a459aa2008-11-03 16:54:15 -08001930#define MII_TG3_AUXCTL_PCTL_100TX_LPWR 0x0010
1931#define MII_TG3_AUXCTL_PCTL_SPR_ISOLATE 0x0020
1932#define MII_TG3_AUXCTL_PCTL_VREG_11V 0x0180
1933#define MII_TG3_AUXCTL_SHDWSEL_PWRCTL 0x0002
1934
Matt Carlson9ef8ca92007-07-11 19:48:29 -07001935#define MII_TG3_AUXCTL_MISC_WREN 0x8000
1936#define MII_TG3_AUXCTL_MISC_FORCE_AMDIX 0x0200
1937#define MII_TG3_AUXCTL_MISC_RDSEL_MISC 0x7000
Matt Carlsonb2a5c192008-04-03 21:44:44 -07001938#define MII_TG3_AUXCTL_SHDWSEL_MISC 0x0007
1939
1940#define MII_TG3_AUXCTL_ACTL_SMDSP_ENA 0x0800
1941#define MII_TG3_AUXCTL_ACTL_TX_6DB 0x0400
1942#define MII_TG3_AUXCTL_SHDWSEL_AUXCTL 0x0000
Matt Carlson9ef8ca92007-07-11 19:48:29 -07001943
Linus Torvalds1da177e2005-04-16 15:20:36 -07001944#define MII_TG3_AUX_STAT 0x19 /* auxilliary status register */
1945#define MII_TG3_AUX_STAT_LPASS 0x0004
1946#define MII_TG3_AUX_STAT_SPDMASK 0x0700
1947#define MII_TG3_AUX_STAT_10HALF 0x0100
1948#define MII_TG3_AUX_STAT_10FULL 0x0200
1949#define MII_TG3_AUX_STAT_100HALF 0x0300
1950#define MII_TG3_AUX_STAT_100_4 0x0400
1951#define MII_TG3_AUX_STAT_100FULL 0x0500
1952#define MII_TG3_AUX_STAT_1000HALF 0x0600
1953#define MII_TG3_AUX_STAT_1000FULL 0x0700
Michael Chan715116a2006-09-27 16:09:25 -07001954#define MII_TG3_AUX_STAT_100 0x0008
1955#define MII_TG3_AUX_STAT_FULL 0x0001
Linus Torvalds1da177e2005-04-16 15:20:36 -07001956
1957#define MII_TG3_ISTAT 0x1a /* IRQ status register */
1958#define MII_TG3_IMASK 0x1b /* IRQ mask register */
1959
1960/* ISTAT/IMASK event bits */
1961#define MII_TG3_INT_LINKCHG 0x0002
1962#define MII_TG3_INT_SPEEDCHG 0x0004
1963#define MII_TG3_INT_DUPLEXCHG 0x0008
1964#define MII_TG3_INT_ANEG_PAGE_RX 0x0400
1965
Matt Carlsonb2a5c192008-04-03 21:44:44 -07001966#define MII_TG3_MISC_SHDW 0x1c
1967#define MII_TG3_MISC_SHDW_WREN 0x8000
Matt Carlsonaa10f272008-12-21 20:21:18 -08001968
1969#define MII_TG3_MISC_SHDW_APD_WKTM_84MS 0x0001
1970#define MII_TG3_MISC_SHDW_APD_ENABLE 0x0020
Matt Carlsonb2a5c192008-04-03 21:44:44 -07001971#define MII_TG3_MISC_SHDW_APD_SEL 0x2800
1972
1973#define MII_TG3_MISC_SHDW_SCR5_C125OE 0x0001
1974#define MII_TG3_MISC_SHDW_SCR5_DLLAPD 0x0002
1975#define MII_TG3_MISC_SHDW_SCR5_SDTL 0x0004
1976#define MII_TG3_MISC_SHDW_SCR5_DLPTLM 0x0008
1977#define MII_TG3_MISC_SHDW_SCR5_LPED 0x0010
Matt Carlsonaa10f272008-12-21 20:21:18 -08001978#define MII_TG3_MISC_SHDW_SCR5_SEL 0x1400
Matt Carlsonb2a5c192008-04-03 21:44:44 -07001979
Michael Chanc1d2a192007-01-08 19:57:20 -08001980#define MII_TG3_TEST1 0x1e
1981#define MII_TG3_TEST1_TRIM_EN 0x0010
Michael Chan569a5df2007-02-13 12:18:15 -08001982#define MII_TG3_TEST1_CRC_EN 0x8000
Michael Chanc1d2a192007-01-08 19:57:20 -08001983
Matt Carlson535ef6e2009-08-25 10:09:36 +00001984
1985/* Fast Ethernet Tranceiver definitions */
1986#define MII_TG3_FET_PTEST 0x17
1987#define MII_TG3_FET_TEST 0x1f
1988#define MII_TG3_FET_SHADOW_EN 0x0080
1989
1990#define MII_TG3_FET_SHDW_MISCCTRL 0x10
1991#define MII_TG3_FET_SHDW_MISCCTRL_MDIX 0x4000
1992
1993#define MII_TG3_FET_SHDW_AUXSTAT2 0x1b
1994#define MII_TG3_FET_SHDW_AUXSTAT2_APD 0x0020
1995
1996
Matt Carlson0d3031d2007-10-10 18:02:43 -07001997/* APE registers. Accessible through BAR1 */
1998#define TG3_APE_EVENT 0x000c
1999#define APE_EVENT_1 0x00000001
2000#define TG3_APE_LOCK_REQ 0x002c
2001#define APE_LOCK_REQ_DRIVER 0x00001000
2002#define TG3_APE_LOCK_GRANT 0x004c
2003#define APE_LOCK_GRANT_DRIVER 0x00001000
2004#define TG3_APE_SEG_SIG 0x4000
2005#define APE_SEG_SIG_MAGIC 0x41504521
2006
2007/* APE shared memory. Accessible through BAR1 */
2008#define TG3_APE_FW_STATUS 0x400c
2009#define APE_FW_STATUS_READY 0x00000100
Matt Carlson7fd76442009-02-25 14:27:20 +00002010#define TG3_APE_FW_VERSION 0x4018
2011#define APE_FW_VERSION_MAJMSK 0xff000000
2012#define APE_FW_VERSION_MAJSFT 24
2013#define APE_FW_VERSION_MINMSK 0x00ff0000
2014#define APE_FW_VERSION_MINSFT 16
2015#define APE_FW_VERSION_REVMSK 0x0000ff00
2016#define APE_FW_VERSION_REVSFT 8
2017#define APE_FW_VERSION_BLDMSK 0x000000ff
Matt Carlson0d3031d2007-10-10 18:02:43 -07002018#define TG3_APE_HOST_SEG_SIG 0x4200
2019#define APE_HOST_SEG_SIG_MAGIC 0x484f5354
2020#define TG3_APE_HOST_SEG_LEN 0x4204
2021#define APE_HOST_SEG_LEN_MAGIC 0x0000001c
2022#define TG3_APE_HOST_INIT_COUNT 0x4208
2023#define TG3_APE_HOST_DRIVER_ID 0x420c
2024#define APE_HOST_DRIVER_ID_MAGIC 0xf0035100
2025#define TG3_APE_HOST_BEHAVIOR 0x4210
2026#define APE_HOST_BEHAV_NO_PHYLOCK 0x00000001
2027#define TG3_APE_HOST_HEARTBEAT_INT_MS 0x4214
2028#define APE_HOST_HEARTBEAT_INT_DISABLE 0
2029#define APE_HOST_HEARTBEAT_INT_5SEC 5000
2030#define TG3_APE_HOST_HEARTBEAT_COUNT 0x4218
2031
2032#define TG3_APE_EVENT_STATUS 0x4300
2033
2034#define APE_EVENT_STATUS_DRIVER_EVNT 0x00000010
2035#define APE_EVENT_STATUS_STATE_CHNGE 0x00000500
2036#define APE_EVENT_STATUS_STATE_START 0x00010000
2037#define APE_EVENT_STATUS_STATE_UNLOAD 0x00020000
2038#define APE_EVENT_STATUS_STATE_WOL 0x00030000
2039#define APE_EVENT_STATUS_STATE_SUSPEND 0x00040000
2040#define APE_EVENT_STATUS_EVENT_PENDING 0x80000000
2041
2042/* APE convenience enumerations. */
Matt Carlson77b483f2008-08-15 14:07:24 -07002043#define TG3_APE_LOCK_GRC 1
Matt Carlson0d3031d2007-10-10 18:02:43 -07002044#define TG3_APE_LOCK_MEM 4
2045
Matt Carlsona5767de2007-11-12 21:10:58 -08002046#define TG3_EEPROM_SB_F1R2_MBA_OFF 0x10
2047
Matt Carlson0d3031d2007-10-10 18:02:43 -07002048
Linus Torvalds1da177e2005-04-16 15:20:36 -07002049/* There are two ways to manage the TX descriptors on the tigon3.
2050 * Either the descriptors are in host DMA'able memory, or they
2051 * exist only in the cards on-chip SRAM. All 16 send bds are under
2052 * the same mode, they may not be configured individually.
2053 *
2054 * This driver always uses host memory TX descriptors.
2055 *
2056 * To use host memory TX descriptors:
2057 * 1) Set GRC_MODE_HOST_SENDBDS in GRC_MODE register.
2058 * Make sure GRC_MODE_4X_NIC_SEND_RINGS is clear.
2059 * 2) Allocate DMA'able memory.
2060 * 3) In NIC_SRAM_SEND_RCB (of desired index) of on-chip SRAM:
2061 * a) Set TG3_BDINFO_HOST_ADDR to DMA address of memory
2062 * obtained in step 2
2063 * b) Set TG3_BDINFO_NIC_ADDR to NIC_SRAM_TX_BUFFER_DESC.
2064 * c) Set len field of TG3_BDINFO_MAXLEN_FLAGS to number
2065 * of TX descriptors. Leave flags field clear.
2066 * 4) Access TX descriptors via host memory. The chip
2067 * will refetch into local SRAM as needed when producer
2068 * index mailboxes are updated.
2069 *
2070 * To use on-chip TX descriptors:
2071 * 1) Set GRC_MODE_4X_NIC_SEND_RINGS in GRC_MODE register.
2072 * Make sure GRC_MODE_HOST_SENDBDS is clear.
2073 * 2) In NIC_SRAM_SEND_RCB (of desired index) of on-chip SRAM:
2074 * a) Set TG3_BDINFO_HOST_ADDR to zero.
2075 * b) Set TG3_BDINFO_NIC_ADDR to NIC_SRAM_TX_BUFFER_DESC
2076 * c) TG3_BDINFO_MAXLEN_FLAGS is don't care.
2077 * 3) Access TX descriptors directly in on-chip SRAM
2078 * using normal {read,write}l(). (and not using
2079 * pointer dereferencing of ioremap()'d memory like
2080 * the broken Broadcom driver does)
2081 *
2082 * Note that BDINFO_FLAGS_DISABLED should be set in the flags field of
2083 * TG3_BDINFO_MAXLEN_FLAGS of all unused SEND_RCB indices.
2084 */
2085struct tg3_tx_buffer_desc {
2086 u32 addr_hi;
2087 u32 addr_lo;
2088
2089 u32 len_flags;
2090#define TXD_FLAG_TCPUDP_CSUM 0x0001
2091#define TXD_FLAG_IP_CSUM 0x0002
2092#define TXD_FLAG_END 0x0004
2093#define TXD_FLAG_IP_FRAG 0x0008
2094#define TXD_FLAG_IP_FRAG_END 0x0010
2095#define TXD_FLAG_VLAN 0x0040
2096#define TXD_FLAG_COAL_NOW 0x0080
2097#define TXD_FLAG_CPU_PRE_DMA 0x0100
2098#define TXD_FLAG_CPU_POST_DMA 0x0200
2099#define TXD_FLAG_ADD_SRC_ADDR 0x1000
2100#define TXD_FLAG_CHOOSE_SRC_ADDR 0x6000
2101#define TXD_FLAG_NO_CRC 0x8000
2102#define TXD_LEN_SHIFT 16
2103
2104 u32 vlan_tag;
2105#define TXD_VLAN_TAG_SHIFT 0
2106#define TXD_MSS_SHIFT 16
2107};
2108
2109#define TXD_ADDR 0x00UL /* 64-bit */
2110#define TXD_LEN_FLAGS 0x08UL /* 32-bit (upper 16-bits are len) */
2111#define TXD_VLAN_TAG 0x0cUL /* 32-bit (upper 16-bits are tag) */
2112#define TXD_SIZE 0x10UL
2113
2114struct tg3_rx_buffer_desc {
2115 u32 addr_hi;
2116 u32 addr_lo;
2117
2118 u32 idx_len;
2119#define RXD_IDX_MASK 0xffff0000
2120#define RXD_IDX_SHIFT 16
2121#define RXD_LEN_MASK 0x0000ffff
2122#define RXD_LEN_SHIFT 0
2123
2124 u32 type_flags;
2125#define RXD_TYPE_SHIFT 16
2126#define RXD_FLAGS_SHIFT 0
2127
2128#define RXD_FLAG_END 0x0004
2129#define RXD_FLAG_MINI 0x0800
2130#define RXD_FLAG_JUMBO 0x0020
2131#define RXD_FLAG_VLAN 0x0040
2132#define RXD_FLAG_ERROR 0x0400
2133#define RXD_FLAG_IP_CSUM 0x1000
2134#define RXD_FLAG_TCPUDP_CSUM 0x2000
2135#define RXD_FLAG_IS_TCP 0x4000
2136
2137 u32 ip_tcp_csum;
2138#define RXD_IPCSUM_MASK 0xffff0000
2139#define RXD_IPCSUM_SHIFT 16
2140#define RXD_TCPCSUM_MASK 0x0000ffff
2141#define RXD_TCPCSUM_SHIFT 0
2142
2143 u32 err_vlan;
2144
2145#define RXD_VLAN_MASK 0x0000ffff
2146
2147#define RXD_ERR_BAD_CRC 0x00010000
2148#define RXD_ERR_COLLISION 0x00020000
2149#define RXD_ERR_LINK_LOST 0x00040000
2150#define RXD_ERR_PHY_DECODE 0x00080000
2151#define RXD_ERR_ODD_NIBBLE_RCVD_MII 0x00100000
2152#define RXD_ERR_MAC_ABRT 0x00200000
2153#define RXD_ERR_TOO_SMALL 0x00400000
2154#define RXD_ERR_NO_RESOURCES 0x00800000
2155#define RXD_ERR_HUGE_FRAME 0x01000000
2156#define RXD_ERR_MASK 0xffff0000
2157
2158 u32 reserved;
2159 u32 opaque;
2160#define RXD_OPAQUE_INDEX_MASK 0x0000ffff
2161#define RXD_OPAQUE_INDEX_SHIFT 0
2162#define RXD_OPAQUE_RING_STD 0x00010000
2163#define RXD_OPAQUE_RING_JUMBO 0x00020000
2164#define RXD_OPAQUE_RING_MINI 0x00040000
2165#define RXD_OPAQUE_RING_MASK 0x00070000
2166};
2167
2168struct tg3_ext_rx_buffer_desc {
2169 struct {
2170 u32 addr_hi;
2171 u32 addr_lo;
2172 } addrlist[3];
2173 u32 len2_len1;
2174 u32 resv_len3;
2175 struct tg3_rx_buffer_desc std;
2176};
2177
2178/* We only use this when testing out the DMA engine
2179 * at probe time. This is the internal format of buffer
2180 * descriptors used by the chip at NIC_SRAM_DMA_DESCS.
2181 */
2182struct tg3_internal_buffer_desc {
2183 u32 addr_hi;
2184 u32 addr_lo;
2185 u32 nic_mbuf;
2186 /* XXX FIX THIS */
2187#ifdef __BIG_ENDIAN
2188 u16 cqid_sqid;
2189 u16 len;
2190#else
2191 u16 len;
2192 u16 cqid_sqid;
2193#endif
2194 u32 flags;
2195 u32 __cookie1;
2196 u32 __cookie2;
2197 u32 __cookie3;
2198};
2199
2200#define TG3_HW_STATUS_SIZE 0x50
2201struct tg3_hw_status {
2202 u32 status;
2203#define SD_STATUS_UPDATED 0x00000001
2204#define SD_STATUS_LINK_CHG 0x00000002
2205#define SD_STATUS_ERROR 0x00000004
2206
2207 u32 status_tag;
2208
2209#ifdef __BIG_ENDIAN
2210 u16 rx_consumer;
2211 u16 rx_jumbo_consumer;
2212#else
2213 u16 rx_jumbo_consumer;
2214 u16 rx_consumer;
2215#endif
2216
2217#ifdef __BIG_ENDIAN
2218 u16 reserved;
2219 u16 rx_mini_consumer;
2220#else
2221 u16 rx_mini_consumer;
2222 u16 reserved;
2223#endif
2224 struct {
2225#ifdef __BIG_ENDIAN
2226 u16 tx_consumer;
2227 u16 rx_producer;
2228#else
2229 u16 rx_producer;
2230 u16 tx_consumer;
2231#endif
2232 } idx[16];
2233};
2234
2235typedef struct {
2236 u32 high, low;
2237} tg3_stat64_t;
2238
2239struct tg3_hw_stats {
2240 u8 __reserved0[0x400-0x300];
2241
2242 /* Statistics maintained by Receive MAC. */
2243 tg3_stat64_t rx_octets;
2244 u64 __reserved1;
2245 tg3_stat64_t rx_fragments;
2246 tg3_stat64_t rx_ucast_packets;
2247 tg3_stat64_t rx_mcast_packets;
2248 tg3_stat64_t rx_bcast_packets;
2249 tg3_stat64_t rx_fcs_errors;
2250 tg3_stat64_t rx_align_errors;
2251 tg3_stat64_t rx_xon_pause_rcvd;
2252 tg3_stat64_t rx_xoff_pause_rcvd;
2253 tg3_stat64_t rx_mac_ctrl_rcvd;
2254 tg3_stat64_t rx_xoff_entered;
2255 tg3_stat64_t rx_frame_too_long_errors;
2256 tg3_stat64_t rx_jabbers;
2257 tg3_stat64_t rx_undersize_packets;
2258 tg3_stat64_t rx_in_length_errors;
2259 tg3_stat64_t rx_out_length_errors;
2260 tg3_stat64_t rx_64_or_less_octet_packets;
2261 tg3_stat64_t rx_65_to_127_octet_packets;
2262 tg3_stat64_t rx_128_to_255_octet_packets;
2263 tg3_stat64_t rx_256_to_511_octet_packets;
2264 tg3_stat64_t rx_512_to_1023_octet_packets;
2265 tg3_stat64_t rx_1024_to_1522_octet_packets;
2266 tg3_stat64_t rx_1523_to_2047_octet_packets;
2267 tg3_stat64_t rx_2048_to_4095_octet_packets;
2268 tg3_stat64_t rx_4096_to_8191_octet_packets;
2269 tg3_stat64_t rx_8192_to_9022_octet_packets;
2270
2271 u64 __unused0[37];
2272
2273 /* Statistics maintained by Transmit MAC. */
2274 tg3_stat64_t tx_octets;
2275 u64 __reserved2;
2276 tg3_stat64_t tx_collisions;
2277 tg3_stat64_t tx_xon_sent;
2278 tg3_stat64_t tx_xoff_sent;
2279 tg3_stat64_t tx_flow_control;
2280 tg3_stat64_t tx_mac_errors;
2281 tg3_stat64_t tx_single_collisions;
2282 tg3_stat64_t tx_mult_collisions;
2283 tg3_stat64_t tx_deferred;
2284 u64 __reserved3;
2285 tg3_stat64_t tx_excessive_collisions;
2286 tg3_stat64_t tx_late_collisions;
2287 tg3_stat64_t tx_collide_2times;
2288 tg3_stat64_t tx_collide_3times;
2289 tg3_stat64_t tx_collide_4times;
2290 tg3_stat64_t tx_collide_5times;
2291 tg3_stat64_t tx_collide_6times;
2292 tg3_stat64_t tx_collide_7times;
2293 tg3_stat64_t tx_collide_8times;
2294 tg3_stat64_t tx_collide_9times;
2295 tg3_stat64_t tx_collide_10times;
2296 tg3_stat64_t tx_collide_11times;
2297 tg3_stat64_t tx_collide_12times;
2298 tg3_stat64_t tx_collide_13times;
2299 tg3_stat64_t tx_collide_14times;
2300 tg3_stat64_t tx_collide_15times;
2301 tg3_stat64_t tx_ucast_packets;
2302 tg3_stat64_t tx_mcast_packets;
2303 tg3_stat64_t tx_bcast_packets;
2304 tg3_stat64_t tx_carrier_sense_errors;
2305 tg3_stat64_t tx_discards;
2306 tg3_stat64_t tx_errors;
2307
2308 u64 __unused1[31];
2309
2310 /* Statistics maintained by Receive List Placement. */
2311 tg3_stat64_t COS_rx_packets[16];
2312 tg3_stat64_t COS_rx_filter_dropped;
2313 tg3_stat64_t dma_writeq_full;
2314 tg3_stat64_t dma_write_prioq_full;
2315 tg3_stat64_t rxbds_empty;
2316 tg3_stat64_t rx_discards;
2317 tg3_stat64_t rx_errors;
2318 tg3_stat64_t rx_threshold_hit;
2319
2320 u64 __unused2[9];
2321
2322 /* Statistics maintained by Send Data Initiator. */
2323 tg3_stat64_t COS_out_packets[16];
2324 tg3_stat64_t dma_readq_full;
2325 tg3_stat64_t dma_read_prioq_full;
2326 tg3_stat64_t tx_comp_queue_full;
2327
2328 /* Statistics maintained by Host Coalescing. */
2329 tg3_stat64_t ring_set_send_prod_index;
2330 tg3_stat64_t ring_status_update;
2331 tg3_stat64_t nic_irqs;
2332 tg3_stat64_t nic_avoided_irqs;
2333 tg3_stat64_t nic_tx_threshold_hit;
2334
2335 u8 __reserved4[0xb00-0x9c0];
2336};
2337
2338/* 'mapping' is superfluous as the chip does not write into
2339 * the tx/rx post rings so we could just fetch it from there.
2340 * But the cache behavior is better how we are doing it now.
2341 */
2342struct ring_info {
2343 struct sk_buff *skb;
2344 DECLARE_PCI_UNMAP_ADDR(mapping)
2345};
2346
2347struct tx_ring_info {
2348 struct sk_buff *skb;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002349 u32 prev_vlan_tag;
2350};
2351
2352struct tg3_config_info {
2353 u32 flags;
2354};
2355
2356struct tg3_link_config {
2357 /* Describes what we're trying to get. */
2358 u32 advertising;
2359 u16 speed;
2360 u8 duplex;
2361 u8 autoneg;
Matt Carlson8d018622007-12-20 20:05:44 -08002362 u8 flowctrl;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002363
2364 /* Describes what we actually have. */
Matt Carlson8d018622007-12-20 20:05:44 -08002365 u8 active_flowctrl;
2366
Linus Torvalds1da177e2005-04-16 15:20:36 -07002367 u8 active_duplex;
2368#define SPEED_INVALID 0xffff
2369#define DUPLEX_INVALID 0xff
2370#define AUTONEG_INVALID 0xff
Matt Carlson8d018622007-12-20 20:05:44 -08002371 u16 active_speed;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002372
2373 /* When we go in and out of low power mode we need
2374 * to swap with this state.
2375 */
2376 int phy_is_low_power;
2377 u16 orig_speed;
2378 u8 orig_duplex;
2379 u8 orig_autoneg;
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07002380 u32 orig_advertising;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002381};
2382
2383struct tg3_bufmgr_config {
2384 u32 mbuf_read_dma_low_water;
2385 u32 mbuf_mac_rx_low_water;
2386 u32 mbuf_high_water;
2387
2388 u32 mbuf_read_dma_low_water_jumbo;
2389 u32 mbuf_mac_rx_low_water_jumbo;
2390 u32 mbuf_high_water_jumbo;
2391
2392 u32 dma_low_water;
2393 u32 dma_high_water;
2394};
2395
2396struct tg3_ethtool_stats {
2397 /* Statistics maintained by Receive MAC. */
2398 u64 rx_octets;
2399 u64 rx_fragments;
2400 u64 rx_ucast_packets;
2401 u64 rx_mcast_packets;
2402 u64 rx_bcast_packets;
2403 u64 rx_fcs_errors;
2404 u64 rx_align_errors;
2405 u64 rx_xon_pause_rcvd;
2406 u64 rx_xoff_pause_rcvd;
2407 u64 rx_mac_ctrl_rcvd;
2408 u64 rx_xoff_entered;
2409 u64 rx_frame_too_long_errors;
2410 u64 rx_jabbers;
2411 u64 rx_undersize_packets;
2412 u64 rx_in_length_errors;
2413 u64 rx_out_length_errors;
2414 u64 rx_64_or_less_octet_packets;
2415 u64 rx_65_to_127_octet_packets;
2416 u64 rx_128_to_255_octet_packets;
2417 u64 rx_256_to_511_octet_packets;
2418 u64 rx_512_to_1023_octet_packets;
2419 u64 rx_1024_to_1522_octet_packets;
2420 u64 rx_1523_to_2047_octet_packets;
2421 u64 rx_2048_to_4095_octet_packets;
2422 u64 rx_4096_to_8191_octet_packets;
2423 u64 rx_8192_to_9022_octet_packets;
2424
2425 /* Statistics maintained by Transmit MAC. */
2426 u64 tx_octets;
2427 u64 tx_collisions;
2428 u64 tx_xon_sent;
2429 u64 tx_xoff_sent;
2430 u64 tx_flow_control;
2431 u64 tx_mac_errors;
2432 u64 tx_single_collisions;
2433 u64 tx_mult_collisions;
2434 u64 tx_deferred;
2435 u64 tx_excessive_collisions;
2436 u64 tx_late_collisions;
2437 u64 tx_collide_2times;
2438 u64 tx_collide_3times;
2439 u64 tx_collide_4times;
2440 u64 tx_collide_5times;
2441 u64 tx_collide_6times;
2442 u64 tx_collide_7times;
2443 u64 tx_collide_8times;
2444 u64 tx_collide_9times;
2445 u64 tx_collide_10times;
2446 u64 tx_collide_11times;
2447 u64 tx_collide_12times;
2448 u64 tx_collide_13times;
2449 u64 tx_collide_14times;
2450 u64 tx_collide_15times;
2451 u64 tx_ucast_packets;
2452 u64 tx_mcast_packets;
2453 u64 tx_bcast_packets;
2454 u64 tx_carrier_sense_errors;
2455 u64 tx_discards;
2456 u64 tx_errors;
2457
2458 /* Statistics maintained by Receive List Placement. */
2459 u64 dma_writeq_full;
2460 u64 dma_write_prioq_full;
2461 u64 rxbds_empty;
2462 u64 rx_discards;
2463 u64 rx_errors;
2464 u64 rx_threshold_hit;
2465
2466 /* Statistics maintained by Send Data Initiator. */
2467 u64 dma_readq_full;
2468 u64 dma_read_prioq_full;
2469 u64 tx_comp_queue_full;
2470
2471 /* Statistics maintained by Host Coalescing. */
2472 u64 ring_set_send_prod_index;
2473 u64 ring_status_update;
2474 u64 nic_irqs;
2475 u64 nic_avoided_irqs;
2476 u64 nic_tx_threshold_hit;
2477};
2478
Matt Carlson21f581a2009-08-28 14:00:25 +00002479struct tg3_rx_prodring_set {
2480 u32 rx_std_ptr;
2481 u32 rx_jmb_ptr;
2482 struct tg3_rx_buffer_desc *rx_std;
Matt Carlson79ed5ac2009-08-28 14:00:55 +00002483 struct tg3_ext_rx_buffer_desc *rx_jmb;
Matt Carlson21f581a2009-08-28 14:00:25 +00002484 struct ring_info *rx_std_buffers;
2485 struct ring_info *rx_jmb_buffers;
2486 dma_addr_t rx_std_mapping;
2487 dma_addr_t rx_jmb_mapping;
2488};
2489
Linus Torvalds1da177e2005-04-16 15:20:36 -07002490struct tg3 {
2491 /* begin "general, frequently-used members" cacheline section */
2492
David S. Millerf47c11e2005-06-24 20:18:35 -07002493 /* If the IRQ handler (which runs lockless) needs to be
2494 * quiesced, the following bitmask state is used. The
2495 * SYNC flag is set by non-IRQ context code to initiate
2496 * the quiescence.
2497 *
2498 * When the IRQ handler notices that SYNC is set, it
2499 * disables interrupts and returns.
2500 *
2501 * When all outstanding IRQ handlers have returned after
2502 * the SYNC flag has been set, the setter can be assured
2503 * that interrupts will no longer get run.
2504 *
2505 * In this way all SMP driver locks are never acquired
2506 * in hw IRQ context, only sw IRQ context or lower.
2507 */
2508 unsigned int irq_sync;
2509
Linus Torvalds1da177e2005-04-16 15:20:36 -07002510 /* SMP locking strategy:
2511 *
Michael Chan00b70502006-06-17 21:58:45 -07002512 * lock: Held during reset, PHY access, timer, and when
2513 * updating tg3_flags and tg3_flags2.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002514 *
Michael Chan1b2a7202006-08-07 21:46:02 -07002515 * netif_tx_lock: Held during tg3_start_xmit. tg3_tx holds
2516 * netif_tx_lock when it needs to call
2517 * netif_wake_queue.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002518 *
David S. Millerf47c11e2005-06-24 20:18:35 -07002519 * Both of these locks are to be held with BH safety.
Michael Chan00b70502006-06-17 21:58:45 -07002520 *
2521 * Because the IRQ handler, tg3_poll, and tg3_start_xmit
2522 * are running lockless, it is necessary to completely
2523 * quiesce the chip with tg3_netif_stop and tg3_full_lock
2524 * before reconfiguring the device.
2525 *
2526 * indirect_lock: Held when accessing registers indirectly
2527 * with IRQ disabling.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002528 */
2529 spinlock_t lock;
2530 spinlock_t indirect_lock;
2531
Michael Chan20094932005-08-09 20:16:32 -07002532 u32 (*read32) (struct tg3 *, u32);
2533 void (*write32) (struct tg3 *, u32, u32);
Michael Chan09ee9292005-08-09 20:17:00 -07002534 u32 (*read32_mbox) (struct tg3 *, u32);
Michael Chan20094932005-08-09 20:16:32 -07002535 void (*write32_mbox) (struct tg3 *, u32,
2536 u32);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002537 void __iomem *regs;
Matt Carlson0d3031d2007-10-10 18:02:43 -07002538 void __iomem *aperegs;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002539 struct net_device *dev;
2540 struct pci_dev *pdev;
2541
2542 struct tg3_hw_status *hw_status;
2543 dma_addr_t status_mapping;
David S. Millerfac9b832005-05-18 22:46:34 -07002544 u32 last_tag;
Matt Carlson624f8e52009-04-20 06:55:01 +00002545 u32 last_irq_tag;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002546
2547 u32 msg_enable;
2548
2549 /* begin "tx thread" cacheline section */
Michael Chan20094932005-08-09 20:16:32 -07002550 void (*write32_tx_mbox) (struct tg3 *, u32,
2551 u32);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002552 u32 tx_prod;
2553 u32 tx_cons;
2554 u32 tx_pending;
2555
Linus Torvalds1da177e2005-04-16 15:20:36 -07002556 struct tg3_tx_buffer_desc *tx_ring;
2557 struct tx_ring_info *tx_buffers;
2558 dma_addr_t tx_desc_mapping;
2559
2560 /* begin "rx thread" cacheline section */
Stephen Hemmingerbea33482007-10-03 16:41:36 -07002561 struct napi_struct napi;
Michael Chan20094932005-08-09 20:16:32 -07002562 void (*write32_rx_mbox) (struct tg3 *, u32,
2563 u32);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002564 u32 rx_rcb_ptr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002565 u32 rx_pending;
2566 u32 rx_jumbo_pending;
Matt Carlson21f581a2009-08-28 14:00:25 +00002567 u32 rx_std_max_post;
2568 u32 rx_pkt_map_sz;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002569#if TG3_VLAN_TAG_USED
2570 struct vlan_group *vlgrp;
2571#endif
2572
Linus Torvalds1da177e2005-04-16 15:20:36 -07002573 struct tg3_rx_buffer_desc *rx_rcb;
2574 dma_addr_t rx_rcb_mapping;
2575
Matt Carlson21f581a2009-08-28 14:00:25 +00002576 struct tg3_rx_prodring_set prodring[1];
2577
Michael Chan7e72aad2005-07-25 12:31:17 -07002578
Linus Torvalds1da177e2005-04-16 15:20:36 -07002579 /* begin "everything else" cacheline(s) section */
2580 struct net_device_stats net_stats;
2581 struct net_device_stats net_stats_prev;
2582 struct tg3_ethtool_stats estats;
2583 struct tg3_ethtool_stats estats_prev;
2584
Matt Carlson4ba526c2008-08-15 14:10:04 -07002585 union {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002586 unsigned long phy_crc_errors;
Matt Carlson4ba526c2008-08-15 14:10:04 -07002587 unsigned long last_event_jiffies;
2588 };
Linus Torvalds1da177e2005-04-16 15:20:36 -07002589
2590 u32 rx_offset;
2591 u32 tg3_flags;
David S. Millerfac9b832005-05-18 22:46:34 -07002592#define TG3_FLAG_TAGGED_STATUS 0x00000001
Linus Torvalds1da177e2005-04-16 15:20:36 -07002593#define TG3_FLAG_TXD_MBOX_HWBUG 0x00000002
2594#define TG3_FLAG_RX_CHECKSUMS 0x00000004
2595#define TG3_FLAG_USE_LINKCHG_REG 0x00000008
2596#define TG3_FLAG_USE_MI_INTERRUPT 0x00000010
2597#define TG3_FLAG_ENABLE_ASF 0x00000020
Matt Carlson8ed5d972007-05-07 00:25:49 -07002598#define TG3_FLAG_ASPM_WORKAROUND 0x00000040
Linus Torvalds1da177e2005-04-16 15:20:36 -07002599#define TG3_FLAG_POLL_SERDES 0x00000080
Linus Torvalds1da177e2005-04-16 15:20:36 -07002600#define TG3_FLAG_MBOX_WRITE_REORDER 0x00000100
Linus Torvalds1da177e2005-04-16 15:20:36 -07002601#define TG3_FLAG_PCIX_TARGET_HWBUG 0x00000200
2602#define TG3_FLAG_WOL_SPEED_100MB 0x00000400
2603#define TG3_FLAG_WOL_ENABLE 0x00000800
2604#define TG3_FLAG_EEPROM_WRITE_PROT 0x00001000
2605#define TG3_FLAG_NVRAM 0x00002000
2606#define TG3_FLAG_NVRAM_BUFFERED 0x00004000
Matt Carlson8f666b02009-08-28 13:58:24 +00002607#define TG3_FLAG_SUPPORT_MSI 0x00008000
Linus Torvalds1da177e2005-04-16 15:20:36 -07002608#define TG3_FLAG_PCIX_MODE 0x00020000
2609#define TG3_FLAG_PCI_HIGH_SPEED 0x00040000
2610#define TG3_FLAG_PCI_32BIT 0x00080000
Michael Chanbbadf502006-04-06 21:46:34 -07002611#define TG3_FLAG_SRAM_USE_CONFIG 0x00100000
Michael Chandf3e6542006-05-26 17:48:07 -07002612#define TG3_FLAG_TX_RECOVERY_PENDING 0x00200000
Gary Zambranoa85feb82007-05-05 11:52:19 -07002613#define TG3_FLAG_WOL_CAP 0x00400000
Michael Chan0f893dc2005-07-25 12:30:38 -07002614#define TG3_FLAG_JUMBO_RING_ENABLE 0x00800000
Linus Torvalds1da177e2005-04-16 15:20:36 -07002615#define TG3_FLAG_10_100_ONLY 0x01000000
2616#define TG3_FLAG_PAUSE_AUTONEG 0x02000000
Matt Carlson795d01c2007-10-07 23:28:17 -07002617#define TG3_FLAG_CPMU_PRESENT 0x04000000
Michael Chan4a29cc22006-03-19 13:21:12 -08002618#define TG3_FLAG_40BIT_DMA_BUG 0x08000000
Linus Torvalds1da177e2005-04-16 15:20:36 -07002619#define TG3_FLAG_BROKEN_CHECKSUMS 0x10000000
Matt Carlson8f666b02009-08-28 13:58:24 +00002620#define TG3_FLAG_JUMBO_CAPABLE 0x20000000
Michael Chand18edcb2007-03-24 20:57:11 -07002621#define TG3_FLAG_CHIP_RESETTING 0x40000000
Linus Torvalds1da177e2005-04-16 15:20:36 -07002622#define TG3_FLAG_INIT_COMPLETE 0x80000000
2623 u32 tg3_flags2;
2624#define TG3_FLG2_RESTART_TIMER 0x00000001
Michael Chan7f62ad52007-02-20 23:25:40 -08002625#define TG3_FLG2_TSO_BUG 0x00000002
Linus Torvalds1da177e2005-04-16 15:20:36 -07002626#define TG3_FLG2_NO_ETH_WIRE_SPEED 0x00000004
2627#define TG3_FLG2_IS_5788 0x00000008
2628#define TG3_FLG2_MAX_RXPEND_64 0x00000010
2629#define TG3_FLG2_TSO_CAPABLE 0x00000020
2630#define TG3_FLG2_PHY_ADC_BUG 0x00000040
2631#define TG3_FLG2_PHY_5704_A0_BUG 0x00000080
2632#define TG3_FLG2_PHY_BER_BUG 0x00000100
2633#define TG3_FLG2_PCI_EXPRESS 0x00000200
2634#define TG3_FLG2_ASF_NEW_HANDSHAKE 0x00000400
2635#define TG3_FLG2_HW_AUTONEG 0x00000800
Michael Chan9d26e212006-12-07 00:21:14 -08002636#define TG3_FLG2_IS_NIC 0x00001000
Linus Torvalds1da177e2005-04-16 15:20:36 -07002637#define TG3_FLG2_PHY_SERDES 0x00002000
2638#define TG3_FLG2_CAPACITIVE_COUPLING 0x00004000
2639#define TG3_FLG2_FLASH 0x00008000
Michael Chan5a6f3072006-03-20 22:28:05 -08002640#define TG3_FLG2_HW_TSO_1 0x00010000
Linus Torvalds1da177e2005-04-16 15:20:36 -07002641#define TG3_FLG2_SERDES_PREEMPHASIS 0x00020000
2642#define TG3_FLG2_5705_PLUS 0x00040000
John W. Linville6708e5c2005-04-21 17:00:52 -07002643#define TG3_FLG2_5750_PLUS 0x00080000
Michael Chane6af3012005-04-21 17:12:05 -07002644#define TG3_FLG2_PROTECTED_NVRAM 0x00100000
Michael Chan88b06bc22005-04-21 17:13:25 -07002645#define TG3_FLG2_USING_MSI 0x00200000
Michael Chan747e8f82005-07-25 12:33:22 -07002646#define TG3_FLG2_MII_SERDES 0x00800000
2647#define TG3_FLG2_ANY_SERDES (TG3_FLG2_PHY_SERDES | \
2648 TG3_FLG2_MII_SERDES)
2649#define TG3_FLG2_PARALLEL_DETECT 0x01000000
Michael Chan68929142005-08-09 20:17:14 -07002650#define TG3_FLG2_ICH_WORKAROUND 0x02000000
Michael Chana4e2b342005-10-26 15:46:52 -07002651#define TG3_FLG2_5780_CLASS 0x04000000
Michael Chan5a6f3072006-03-20 22:28:05 -08002652#define TG3_FLG2_HW_TSO_2 0x08000000
2653#define TG3_FLG2_HW_TSO (TG3_FLG2_HW_TSO_1 | TG3_FLG2_HW_TSO_2)
Michael Chanfcfa0a32006-03-20 22:28:41 -08002654#define TG3_FLG2_1SHOT_MSI 0x10000000
Michael Chanc424cb22006-04-29 18:56:34 -07002655#define TG3_FLG2_PHY_JITTER_BUG 0x20000000
David S. Millerf49639e2006-06-09 11:58:36 -07002656#define TG3_FLG2_NO_FWARE_REPORTED 0x40000000
Michael Chanc1d2a192007-01-08 19:57:20 -08002657#define TG3_FLG2_PHY_ADJUST_TRIM 0x80000000
Matt Carlson6b91fa02007-10-10 18:01:09 -07002658 u32 tg3_flags3;
2659#define TG3_FLG3_NO_NVRAM_ADDR_TRANS 0x00000001
Matt Carlson0d3031d2007-10-10 18:02:43 -07002660#define TG3_FLG3_ENABLE_APE 0x00000002
Matt Carlson41588ba2008-04-19 18:12:33 -07002661#define TG3_FLG3_5701_DMA_BUG 0x00000008
Matt Carlsondd477002008-05-25 23:45:58 -07002662#define TG3_FLG3_USE_PHYLIB 0x00000010
Matt Carlson158d7ab2008-05-29 01:37:54 -07002663#define TG3_FLG3_MDIOBUS_INITED 0x00000020
2664#define TG3_FLG3_MDIOBUS_PAUSED 0x00000040
Matt Carlsonb02fd9e2008-05-25 23:47:41 -07002665#define TG3_FLG3_PHY_CONNECTED 0x00000080
Matt Carlsona9daf362008-05-25 23:49:44 -07002666#define TG3_FLG3_RGMII_STD_IBND_DISABLE 0x00000100
2667#define TG3_FLG3_RGMII_EXT_IBND_RX_EN 0x00000200
2668#define TG3_FLG3_RGMII_EXT_IBND_TX_EN 0x00000400
Matt Carlson5e7dfd02008-11-21 17:18:16 -08002669#define TG3_FLG3_CLKREQ_BUG 0x00000800
Matt Carlson6833c042008-11-21 17:18:59 -08002670#define TG3_FLG3_PHY_ENABLE_APD 0x00001000
Matt Carlson321d32a2008-11-21 17:22:19 -08002671#define TG3_FLG3_5755_PLUS 0x00002000
Matt Carlsondf259d82009-04-20 06:57:14 +00002672#define TG3_FLG3_NO_NVRAM 0x00004000
Matt Carlson255ca312009-08-25 10:07:27 +00002673#define TG3_FLG3_TOGGLE_10_100_L1PLLPD 0x00008000
Matt Carlson7f97a4b2009-08-25 10:10:03 +00002674#define TG3_FLG3_PHY_IS_FET 0x00010000
Linus Torvalds1da177e2005-04-16 15:20:36 -07002675
Linus Torvalds1da177e2005-04-16 15:20:36 -07002676 struct timer_list timer;
2677 u16 timer_counter;
2678 u16 timer_multiplier;
2679 u32 timer_offset;
2680 u16 asf_counter;
2681 u16 asf_multiplier;
2682
Michael Chan3d3ebe72006-09-27 15:59:15 -07002683 /* 1 second counter for transient serdes link events */
2684 u32 serdes_counter;
2685#define SERDES_AN_TIMEOUT_5704S 2
2686#define SERDES_PARALLEL_DET_TIMEOUT 1
2687#define SERDES_AN_TIMEOUT_5714S 1
2688
Linus Torvalds1da177e2005-04-16 15:20:36 -07002689 struct tg3_link_config link_config;
2690 struct tg3_bufmgr_config bufmgr_config;
2691
2692 /* cache h/w values, often passed straight to h/w */
2693 u32 rx_mode;
2694 u32 tx_mode;
2695 u32 mac_mode;
2696 u32 mi_mode;
2697 u32 misc_host_ctrl;
2698 u32 grc_mode;
2699 u32 grc_local_ctrl;
2700 u32 dma_rwctrl;
2701 u32 coalesce_mode;
Matt Carlson8ed5d972007-05-07 00:25:49 -07002702 u32 pwrmgmt_thresh;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002703
2704 /* PCI block */
Matt Carlson795d01c2007-10-07 23:28:17 -07002705 u32 pci_chip_rev_id;
Matt Carlson69fc4052008-12-21 20:19:57 -08002706 u16 pci_cmd;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002707 u8 pci_cacheline_sz;
2708 u8 pci_lat_timer;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002709
2710 int pm_cap;
Michael Chan4cf78e42005-07-25 12:29:19 -07002711 int msi_cap;
Matt Carlson5e7dfd02008-11-21 17:18:16 -08002712 union {
Matt Carlson9974a352007-10-07 23:27:28 -07002713 int pcix_cap;
Matt Carlson5e7dfd02008-11-21 17:18:16 -08002714 int pcie_cap;
2715 };
Linus Torvalds1da177e2005-04-16 15:20:36 -07002716
Lennert Buytenhek298cf9be2008-10-08 16:29:57 -07002717 struct mii_bus *mdio_bus;
Matt Carlson158d7ab2008-05-29 01:37:54 -07002718 int mdio_irq[PHY_MAX_ADDR];
2719
Linus Torvalds1da177e2005-04-16 15:20:36 -07002720 /* PHY info */
2721 u32 phy_id;
2722#define PHY_ID_MASK 0xfffffff0
2723#define PHY_ID_BCM5400 0x60008040
2724#define PHY_ID_BCM5401 0x60008050
2725#define PHY_ID_BCM5411 0x60008070
2726#define PHY_ID_BCM5701 0x60008110
2727#define PHY_ID_BCM5703 0x60008160
2728#define PHY_ID_BCM5704 0x60008190
2729#define PHY_ID_BCM5705 0x600081a0
2730#define PHY_ID_BCM5750 0x60008180
Michael Chan85e94ce2005-04-21 17:05:28 -07002731#define PHY_ID_BCM5752 0x60008100
Michael Chana4e2b342005-10-26 15:46:52 -07002732#define PHY_ID_BCM5714 0x60008340
Michael Chan4cf78e42005-07-25 12:29:19 -07002733#define PHY_ID_BCM5780 0x60008350
Michael Chanaf36e6b2006-03-23 01:28:06 -08002734#define PHY_ID_BCM5755 0xbc050cc0
Michael Chand9ab5ad2006-03-20 22:27:35 -08002735#define PHY_ID_BCM5787 0xbc050ce0
Michael Chan126a3362006-09-27 16:03:07 -07002736#define PHY_ID_BCM5756 0xbc050ed0
Matt Carlsond30cdd22007-10-07 23:28:35 -07002737#define PHY_ID_BCM5784 0xbc050fa0
Matt Carlson9936bcf2007-10-10 18:03:07 -07002738#define PHY_ID_BCM5761 0xbc050fd0
Michael Chanb5d37722006-09-27 16:06:21 -07002739#define PHY_ID_BCM5906 0xdc00ac40
Linus Torvalds1da177e2005-04-16 15:20:36 -07002740#define PHY_ID_BCM8002 0x60010140
2741#define PHY_ID_INVALID 0xffffffff
2742#define PHY_ID_REV_MASK 0x0000000f
2743#define PHY_REV_BCM5401_B0 0x1
2744#define PHY_REV_BCM5401_B2 0x3
2745#define PHY_REV_BCM5401_C0 0x6
2746#define PHY_REV_BCM5411_X0 0x1 /* Found on Netgear GA302T */
Matt Carlsona9daf362008-05-25 23:49:44 -07002747#define TG3_PHY_ID_BCM50610 0x143bd60
2748#define TG3_PHY_ID_BCMAC131 0x143bc70
Matt Carlsonfcb389d2008-11-03 16:55:44 -08002749#define TG3_PHY_ID_RTL8211C 0x001cc910
2750#define TG3_PHY_ID_RTL8201E 0x00008200
Matt Carlson321d32a2008-11-21 17:22:19 -08002751#define TG3_PHY_ID_BCM57780 0x03625d90
Matt Carlson0a459aa2008-11-03 16:54:15 -08002752#define TG3_PHY_OUI_MASK 0xfffffc00
2753#define TG3_PHY_OUI_1 0x00206000
2754#define TG3_PHY_OUI_2 0x0143bc00
2755#define TG3_PHY_OUI_3 0x03625c00
Linus Torvalds1da177e2005-04-16 15:20:36 -07002756
2757 u32 led_ctrl;
Matt Carlsonb2a5c192008-04-03 21:44:44 -07002758 u32 phy_otp;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002759
2760 char board_part_number[24];
Matt Carlson9c8a6202007-10-21 16:16:08 -07002761#define TG3_VER_SIZE 32
2762 char fw_ver[TG3_VER_SIZE];
Linus Torvalds1da177e2005-04-16 15:20:36 -07002763 u32 nic_sram_data_cfg;
2764 u32 pci_clock_ctrl;
2765 struct pci_dev *pdev_peer;
2766
2767 /* This macro assumes the passed PHY ID is already masked
2768 * with PHY_ID_MASK.
2769 */
2770#define KNOWN_PHY_ID(X) \
2771 ((X) == PHY_ID_BCM5400 || (X) == PHY_ID_BCM5401 || \
2772 (X) == PHY_ID_BCM5411 || (X) == PHY_ID_BCM5701 || \
2773 (X) == PHY_ID_BCM5703 || (X) == PHY_ID_BCM5704 || \
2774 (X) == PHY_ID_BCM5705 || (X) == PHY_ID_BCM5750 || \
Michael Chana4e2b342005-10-26 15:46:52 -07002775 (X) == PHY_ID_BCM5752 || (X) == PHY_ID_BCM5714 || \
Michael Chand9ab5ad2006-03-20 22:27:35 -08002776 (X) == PHY_ID_BCM5780 || (X) == PHY_ID_BCM5787 || \
Michael Chan126a3362006-09-27 16:03:07 -07002777 (X) == PHY_ID_BCM5755 || (X) == PHY_ID_BCM5756 || \
Matt Carlson9936bcf2007-10-10 18:03:07 -07002778 (X) == PHY_ID_BCM5906 || (X) == PHY_ID_BCM5761 || \
2779 (X) == PHY_ID_BCM8002)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002780
2781 struct tg3_hw_stats *hw_stats;
2782 dma_addr_t stats_mapping;
2783 struct work_struct reset_task;
2784
Michael Chanec41c7d2006-01-17 02:40:55 -08002785 int nvram_lock_cnt;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002786 u32 nvram_size;
Matt Carlsonfd1122a2008-05-02 16:48:36 -07002787#define TG3_NVRAM_SIZE_64KB 0x00010000
2788#define TG3_NVRAM_SIZE_128KB 0x00020000
2789#define TG3_NVRAM_SIZE_256KB 0x00040000
2790#define TG3_NVRAM_SIZE_512KB 0x00080000
2791#define TG3_NVRAM_SIZE_1MB 0x00100000
2792#define TG3_NVRAM_SIZE_2MB 0x00200000
2793
Linus Torvalds1da177e2005-04-16 15:20:36 -07002794 u32 nvram_pagesize;
2795 u32 nvram_jedecnum;
2796
2797#define JEDEC_ATMEL 0x1f
2798#define JEDEC_ST 0x20
2799#define JEDEC_SAIFUN 0x4f
2800#define JEDEC_SST 0xbf
2801
Matt Carlsonfd1122a2008-05-02 16:48:36 -07002802#define ATMEL_AT24C64_CHIP_SIZE TG3_NVRAM_SIZE_64KB
Linus Torvalds1da177e2005-04-16 15:20:36 -07002803#define ATMEL_AT24C64_PAGE_SIZE (32)
2804
Matt Carlsonfd1122a2008-05-02 16:48:36 -07002805#define ATMEL_AT24C512_CHIP_SIZE TG3_NVRAM_SIZE_512KB
Linus Torvalds1da177e2005-04-16 15:20:36 -07002806#define ATMEL_AT24C512_PAGE_SIZE (128)
2807
2808#define ATMEL_AT45DB0X1B_PAGE_POS 9
2809#define ATMEL_AT45DB0X1B_PAGE_SIZE 264
2810
2811#define ATMEL_AT25F512_PAGE_SIZE 256
2812
2813#define ST_M45PEX0_PAGE_SIZE 256
2814
2815#define SAIFUN_SA25F0XX_PAGE_SIZE 256
2816
2817#define SST_25VF0X0_PAGE_SIZE 4098
2818
David S. Miller15f98502005-05-18 22:49:26 -07002819 struct ethtool_coalesce coal;
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -08002820
2821 /* firmware info */
Matt Carlson9e9fd122009-01-19 16:57:45 -08002822 const char *fw_needed;
Jaswinder Singh Rajput077f8492009-01-04 16:11:25 -08002823 const struct firmware *fw;
2824 u32 fw_len; /* includes BSS */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002825};
2826
2827#endif /* !(_T3_H) */