blob: 9b673d2f912b95d41fb19de94c42849c9333944a [file] [log] [blame]
Dave Airlie0d6aa602006-01-02 20:14:23 +11001/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10006 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110027 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
29#include "drmP.h"
30#include "drm.h"
31#include "i915_drm.h"
32#include "i915_drv.h"
33
Linus Torvalds1da177e2005-04-16 15:20:36 -070034#define MAX_NOPID ((u32)~0)
Linus Torvalds1da177e2005-04-16 15:20:36 -070035
Keith Packard7c463582008-11-04 02:03:27 -080036/**
37 * Interrupts that are always left unmasked.
38 *
39 * Since pipe events are edge-triggered from the PIPESTAT register to IIR,
40 * we leave them always unmasked in IMR and then control enabling them through
41 * PIPESTAT alone.
42 */
43#define I915_INTERRUPT_ENABLE_FIX (I915_ASLE_INTERRUPT | \
44 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | \
45 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT)
46
47/** Interrupts that we mask and unmask at runtime. */
48#define I915_INTERRUPT_ENABLE_VAR (I915_USER_INTERRUPT)
49
50/** These are all of the interrupts used by the driver */
51#define I915_INTERRUPT_ENABLE_MASK (I915_INTERRUPT_ENABLE_FIX | \
52 I915_INTERRUPT_ENABLE_VAR)
Eric Anholted4cb412008-07-29 12:10:39 -070053
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +010054void
Eric Anholted4cb412008-07-29 12:10:39 -070055i915_enable_irq(drm_i915_private_t *dev_priv, u32 mask)
56{
57 if ((dev_priv->irq_mask_reg & mask) != 0) {
58 dev_priv->irq_mask_reg &= ~mask;
59 I915_WRITE(IMR, dev_priv->irq_mask_reg);
60 (void) I915_READ(IMR);
61 }
62}
63
64static inline void
65i915_disable_irq(drm_i915_private_t *dev_priv, u32 mask)
66{
67 if ((dev_priv->irq_mask_reg & mask) != mask) {
68 dev_priv->irq_mask_reg |= mask;
69 I915_WRITE(IMR, dev_priv->irq_mask_reg);
70 (void) I915_READ(IMR);
71 }
72}
73
Keith Packard7c463582008-11-04 02:03:27 -080074static inline u32
75i915_pipestat(int pipe)
76{
77 if (pipe == 0)
78 return PIPEASTAT;
79 if (pipe == 1)
80 return PIPEBSTAT;
Andrew Morton9c84ba42008-12-01 13:14:08 -080081 BUG();
Keith Packard7c463582008-11-04 02:03:27 -080082}
83
84void
85i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
86{
87 if ((dev_priv->pipestat[pipe] & mask) != mask) {
88 u32 reg = i915_pipestat(pipe);
89
90 dev_priv->pipestat[pipe] |= mask;
91 /* Enable the interrupt, clear any pending status */
92 I915_WRITE(reg, dev_priv->pipestat[pipe] | (mask >> 16));
93 (void) I915_READ(reg);
94 }
95}
96
97void
98i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
99{
100 if ((dev_priv->pipestat[pipe] & mask) != 0) {
101 u32 reg = i915_pipestat(pipe);
102
103 dev_priv->pipestat[pipe] &= ~mask;
104 I915_WRITE(reg, dev_priv->pipestat[pipe]);
105 (void) I915_READ(reg);
106 }
107}
108
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000109/**
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700110 * i915_pipe_enabled - check if a pipe is enabled
111 * @dev: DRM device
112 * @pipe: pipe to check
113 *
114 * Reading certain registers when the pipe is disabled can hang the chip.
115 * Use this routine to make sure the PLL is running and the pipe is active
116 * before reading such registers if unsure.
117 */
118static int
119i915_pipe_enabled(struct drm_device *dev, int pipe)
120{
121 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
122 unsigned long pipeconf = pipe ? PIPEBCONF : PIPEACONF;
123
124 if (I915_READ(pipeconf) & PIPEACONF_ENABLE)
125 return 1;
126
127 return 0;
128}
129
Keith Packard42f52ef2008-10-18 19:39:29 -0700130/* Called from drm generic code, passed a 'crtc', which
131 * we use as a pipe index
132 */
133u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700134{
135 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
136 unsigned long high_frame;
137 unsigned long low_frame;
138 u32 high1, high2, low, count;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700139
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700140 high_frame = pipe ? PIPEBFRAMEHIGH : PIPEAFRAMEHIGH;
141 low_frame = pipe ? PIPEBFRAMEPIXEL : PIPEAFRAMEPIXEL;
142
143 if (!i915_pipe_enabled(dev, pipe)) {
144 DRM_ERROR("trying to get vblank count for disabled pipe %d\n", pipe);
145 return 0;
146 }
147
148 /*
149 * High & low register fields aren't synchronized, so make sure
150 * we get a low value that's stable across two reads of the high
151 * register.
152 */
153 do {
154 high1 = ((I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK) >>
155 PIPE_FRAME_HIGH_SHIFT);
156 low = ((I915_READ(low_frame) & PIPE_FRAME_LOW_MASK) >>
157 PIPE_FRAME_LOW_SHIFT);
158 high2 = ((I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK) >>
159 PIPE_FRAME_HIGH_SHIFT);
160 } while (high1 != high2);
161
162 count = (high1 << 8) | low;
163
164 return count;
165}
166
Linus Torvalds1da177e2005-04-16 15:20:36 -0700167irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS)
168{
Dave Airlie84b1fd12007-07-11 15:53:27 +1000169 struct drm_device *dev = (struct drm_device *) arg;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700170 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Dave Airlie7c1c2872008-11-28 14:22:24 +1000171 struct drm_i915_master_private *master_priv;
Eric Anholtcdfbc412008-11-04 15:50:30 -0800172 u32 iir, new_iir;
173 u32 pipea_stats, pipeb_stats;
Keith Packard05eff842008-11-19 14:03:05 -0800174 u32 vblank_status;
175 u32 vblank_enable;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700176 int vblank = 0;
Keith Packard7c463582008-11-04 02:03:27 -0800177 unsigned long irqflags;
Keith Packard05eff842008-11-19 14:03:05 -0800178 int irq_received;
179 int ret = IRQ_NONE;
Dave Airlieaf6061a2008-05-07 12:15:39 +1000180
Eric Anholt630681d2008-10-06 15:14:12 -0700181 atomic_inc(&dev_priv->irq_received);
182
Eric Anholted4cb412008-07-29 12:10:39 -0700183 iir = I915_READ(IIR);
Dave Airlieaf6061a2008-05-07 12:15:39 +1000184
Keith Packard05eff842008-11-19 14:03:05 -0800185 if (IS_I965G(dev)) {
186 vblank_status = I915_START_VBLANK_INTERRUPT_STATUS;
187 vblank_enable = PIPE_START_VBLANK_INTERRUPT_ENABLE;
188 } else {
189 vblank_status = I915_VBLANK_INTERRUPT_STATUS;
190 vblank_enable = I915_VBLANK_INTERRUPT_ENABLE;
191 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700192
Keith Packard05eff842008-11-19 14:03:05 -0800193 for (;;) {
194 irq_received = iir != 0;
195
196 /* Can't rely on pipestat interrupt bit in iir as it might
197 * have been cleared after the pipestat interrupt was received.
198 * It doesn't set the bit in iir again, but it still produces
199 * interrupts (for non-MSI).
200 */
201 spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
202 pipea_stats = I915_READ(PIPEASTAT);
203 pipeb_stats = I915_READ(PIPEBSTAT);
Eric Anholtcdfbc412008-11-04 15:50:30 -0800204 /*
205 * Clear the PIPE(A|B)STAT regs before the IIR
206 */
Keith Packard05eff842008-11-19 14:03:05 -0800207 if (pipea_stats & 0x8000ffff) {
Eric Anholtcdfbc412008-11-04 15:50:30 -0800208 I915_WRITE(PIPEASTAT, pipea_stats);
Keith Packard05eff842008-11-19 14:03:05 -0800209 irq_received = 1;
Eric Anholtcdfbc412008-11-04 15:50:30 -0800210 }
Keith Packard7c463582008-11-04 02:03:27 -0800211
Keith Packard05eff842008-11-19 14:03:05 -0800212 if (pipeb_stats & 0x8000ffff) {
Eric Anholtcdfbc412008-11-04 15:50:30 -0800213 I915_WRITE(PIPEBSTAT, pipeb_stats);
Keith Packard05eff842008-11-19 14:03:05 -0800214 irq_received = 1;
Eric Anholtcdfbc412008-11-04 15:50:30 -0800215 }
Keith Packard05eff842008-11-19 14:03:05 -0800216 spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
217
218 if (!irq_received)
219 break;
220
221 ret = IRQ_HANDLED;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700222
Eric Anholtcdfbc412008-11-04 15:50:30 -0800223 I915_WRITE(IIR, iir);
224 new_iir = I915_READ(IIR); /* Flush posted writes */
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100225
Dave Airlie7c1c2872008-11-28 14:22:24 +1000226 if (dev->primary->master) {
227 master_priv = dev->primary->master->driver_priv;
228 if (master_priv->sarea_priv)
229 master_priv->sarea_priv->last_dispatch =
230 READ_BREADCRUMB(dev_priv);
231 }
Keith Packard7c463582008-11-04 02:03:27 -0800232
Eric Anholtcdfbc412008-11-04 15:50:30 -0800233 if (iir & I915_USER_INTERRUPT) {
234 dev_priv->mm.irq_gem_seqno = i915_get_gem_seqno(dev);
235 DRM_WAKEUP(&dev_priv->irq_queue);
236 }
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700237
Keith Packard05eff842008-11-19 14:03:05 -0800238 if (pipea_stats & vblank_status) {
Eric Anholtcdfbc412008-11-04 15:50:30 -0800239 vblank++;
240 drm_handle_vblank(dev, 0);
241 }
Eric Anholt673a3942008-07-30 12:06:12 -0700242
Keith Packard05eff842008-11-19 14:03:05 -0800243 if (pipeb_stats & vblank_status) {
Eric Anholtcdfbc412008-11-04 15:50:30 -0800244 vblank++;
245 drm_handle_vblank(dev, 1);
246 }
Keith Packard7c463582008-11-04 02:03:27 -0800247
Eric Anholtcdfbc412008-11-04 15:50:30 -0800248 if ((pipeb_stats & I915_LEGACY_BLC_EVENT_STATUS) ||
249 (iir & I915_ASLE_INTERRUPT))
250 opregion_asle_intr(dev);
Keith Packard7c463582008-11-04 02:03:27 -0800251
Eric Anholtcdfbc412008-11-04 15:50:30 -0800252 /* With MSI, interrupts are only generated when iir
253 * transitions from zero to nonzero. If another bit got
254 * set while we were handling the existing iir bits, then
255 * we would never get another interrupt.
256 *
257 * This is fine on non-MSI as well, as if we hit this path
258 * we avoid exiting the interrupt handler only to generate
259 * another one.
260 *
261 * Note that for MSI this could cause a stray interrupt report
262 * if an interrupt landed in the time between writing IIR and
263 * the posting read. This should be rare enough to never
264 * trigger the 99% of 100,000 interrupts test for disabling
265 * stray interrupts.
266 */
267 iir = new_iir;
Keith Packard05eff842008-11-19 14:03:05 -0800268 }
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700269
Keith Packard05eff842008-11-19 14:03:05 -0800270 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700271}
272
Dave Airlieaf6061a2008-05-07 12:15:39 +1000273static int i915_emit_irq(struct drm_device * dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700274{
275 drm_i915_private_t *dev_priv = dev->dev_private;
Dave Airlie7c1c2872008-11-28 14:22:24 +1000276 struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700277 RING_LOCALS;
278
279 i915_kernel_lost_context(dev);
280
Márton Németh3e684ea2008-01-24 15:58:57 +1000281 DRM_DEBUG("\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700282
Kristian Høgsbergc99b0582008-08-20 11:20:13 -0400283 dev_priv->counter++;
Alan Hourihanec29b6692006-08-12 16:29:24 +1000284 if (dev_priv->counter > 0x7FFFFFFFUL)
Kristian Høgsbergc99b0582008-08-20 11:20:13 -0400285 dev_priv->counter = 1;
Dave Airlie7c1c2872008-11-28 14:22:24 +1000286 if (master_priv->sarea_priv)
287 master_priv->sarea_priv->last_enqueue = dev_priv->counter;
Alan Hourihanec29b6692006-08-12 16:29:24 +1000288
Keith Packard0baf8232008-11-08 11:44:14 +1000289 BEGIN_LP_RING(4);
Jesse Barnes585fb112008-07-29 11:54:06 -0700290 OUT_RING(MI_STORE_DWORD_INDEX);
Keith Packard0baf8232008-11-08 11:44:14 +1000291 OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
Alan Hourihanec29b6692006-08-12 16:29:24 +1000292 OUT_RING(dev_priv->counter);
Jesse Barnes585fb112008-07-29 11:54:06 -0700293 OUT_RING(MI_USER_INTERRUPT);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700294 ADVANCE_LP_RING();
Dave Airliebc5f4522007-11-05 12:50:58 +1000295
Alan Hourihanec29b6692006-08-12 16:29:24 +1000296 return dev_priv->counter;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700297}
298
Eric Anholt673a3942008-07-30 12:06:12 -0700299void i915_user_irq_get(struct drm_device *dev)
Eric Anholted4cb412008-07-29 12:10:39 -0700300{
301 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -0700302 unsigned long irqflags;
Eric Anholted4cb412008-07-29 12:10:39 -0700303
Keith Packarde9d21d72008-10-16 11:31:38 -0700304 spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
Eric Anholted4cb412008-07-29 12:10:39 -0700305 if (dev->irq_enabled && (++dev_priv->user_irq_refcount == 1))
306 i915_enable_irq(dev_priv, I915_USER_INTERRUPT);
Keith Packarde9d21d72008-10-16 11:31:38 -0700307 spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
Eric Anholted4cb412008-07-29 12:10:39 -0700308}
309
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700310void i915_user_irq_put(struct drm_device *dev)
Eric Anholted4cb412008-07-29 12:10:39 -0700311{
312 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -0700313 unsigned long irqflags;
Eric Anholted4cb412008-07-29 12:10:39 -0700314
Keith Packarde9d21d72008-10-16 11:31:38 -0700315 spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
Eric Anholted4cb412008-07-29 12:10:39 -0700316 BUG_ON(dev->irq_enabled && dev_priv->user_irq_refcount <= 0);
317 if (dev->irq_enabled && (--dev_priv->user_irq_refcount == 0))
318 i915_disable_irq(dev_priv, I915_USER_INTERRUPT);
Keith Packarde9d21d72008-10-16 11:31:38 -0700319 spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
Eric Anholted4cb412008-07-29 12:10:39 -0700320}
321
Dave Airlie84b1fd12007-07-11 15:53:27 +1000322static int i915_wait_irq(struct drm_device * dev, int irq_nr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700323{
324 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Dave Airlie7c1c2872008-11-28 14:22:24 +1000325 struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700326 int ret = 0;
327
Márton Németh3e684ea2008-01-24 15:58:57 +1000328 DRM_DEBUG("irq_nr=%d breadcrumb=%d\n", irq_nr,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700329 READ_BREADCRUMB(dev_priv));
330
Eric Anholted4cb412008-07-29 12:10:39 -0700331 if (READ_BREADCRUMB(dev_priv) >= irq_nr) {
Dave Airlie7c1c2872008-11-28 14:22:24 +1000332 if (master_priv->sarea_priv)
333 master_priv->sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700334 return 0;
Eric Anholted4cb412008-07-29 12:10:39 -0700335 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700336
Dave Airlie7c1c2872008-11-28 14:22:24 +1000337 if (master_priv->sarea_priv)
338 master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700339
Eric Anholted4cb412008-07-29 12:10:39 -0700340 i915_user_irq_get(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700341 DRM_WAIT_ON(ret, dev_priv->irq_queue, 3 * DRM_HZ,
342 READ_BREADCRUMB(dev_priv) >= irq_nr);
Eric Anholted4cb412008-07-29 12:10:39 -0700343 i915_user_irq_put(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700344
Eric Anholt20caafa2007-08-25 19:22:43 +1000345 if (ret == -EBUSY) {
Márton Németh3e684ea2008-01-24 15:58:57 +1000346 DRM_ERROR("EBUSY -- rec: %d emitted: %d\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -0700347 READ_BREADCRUMB(dev_priv), (int)dev_priv->counter);
348 }
349
Dave Airlieaf6061a2008-05-07 12:15:39 +1000350 return ret;
351}
352
Linus Torvalds1da177e2005-04-16 15:20:36 -0700353/* Needs the lock as it touches the ring.
354 */
Eric Anholtc153f452007-09-03 12:06:45 +1000355int i915_irq_emit(struct drm_device *dev, void *data,
356 struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700357{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700358 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholtc153f452007-09-03 12:06:45 +1000359 drm_i915_irq_emit_t *emit = data;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700360 int result;
361
Eric Anholt546b0972008-09-01 16:45:29 -0700362 RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700363
364 if (!dev_priv) {
Márton Németh3e684ea2008-01-24 15:58:57 +1000365 DRM_ERROR("called with no initialization\n");
Eric Anholt20caafa2007-08-25 19:22:43 +1000366 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700367 }
Eric Anholt546b0972008-09-01 16:45:29 -0700368 mutex_lock(&dev->struct_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700369 result = i915_emit_irq(dev);
Eric Anholt546b0972008-09-01 16:45:29 -0700370 mutex_unlock(&dev->struct_mutex);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700371
Eric Anholtc153f452007-09-03 12:06:45 +1000372 if (DRM_COPY_TO_USER(emit->irq_seq, &result, sizeof(int))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700373 DRM_ERROR("copy_to_user\n");
Eric Anholt20caafa2007-08-25 19:22:43 +1000374 return -EFAULT;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700375 }
376
377 return 0;
378}
379
380/* Doesn't need the hardware lock.
381 */
Eric Anholtc153f452007-09-03 12:06:45 +1000382int i915_irq_wait(struct drm_device *dev, void *data,
383 struct drm_file *file_priv)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700384{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700385 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholtc153f452007-09-03 12:06:45 +1000386 drm_i915_irq_wait_t *irqwait = data;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700387
388 if (!dev_priv) {
Márton Németh3e684ea2008-01-24 15:58:57 +1000389 DRM_ERROR("called with no initialization\n");
Eric Anholt20caafa2007-08-25 19:22:43 +1000390 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700391 }
392
Eric Anholtc153f452007-09-03 12:06:45 +1000393 return i915_wait_irq(dev, irqwait->irq_seq);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700394}
395
Keith Packard42f52ef2008-10-18 19:39:29 -0700396/* Called from drm generic code, passed 'crtc' which
397 * we use as a pipe index
398 */
399int i915_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700400{
401 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -0700402 unsigned long irqflags;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700403
Keith Packarde9d21d72008-10-16 11:31:38 -0700404 spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
Keith Packarde9d21d72008-10-16 11:31:38 -0700405 if (IS_I965G(dev))
Keith Packard7c463582008-11-04 02:03:27 -0800406 i915_enable_pipestat(dev_priv, pipe,
407 PIPE_START_VBLANK_INTERRUPT_ENABLE);
Keith Packarde9d21d72008-10-16 11:31:38 -0700408 else
Keith Packard7c463582008-11-04 02:03:27 -0800409 i915_enable_pipestat(dev_priv, pipe,
410 PIPE_VBLANK_INTERRUPT_ENABLE);
Keith Packarde9d21d72008-10-16 11:31:38 -0700411 spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700412 return 0;
413}
414
Keith Packard42f52ef2008-10-18 19:39:29 -0700415/* Called from drm generic code, passed 'crtc' which
416 * we use as a pipe index
417 */
418void i915_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700419{
420 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -0700421 unsigned long irqflags;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700422
Keith Packarde9d21d72008-10-16 11:31:38 -0700423 spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
Keith Packard7c463582008-11-04 02:03:27 -0800424 i915_disable_pipestat(dev_priv, pipe,
425 PIPE_VBLANK_INTERRUPT_ENABLE |
426 PIPE_START_VBLANK_INTERRUPT_ENABLE);
Keith Packarde9d21d72008-10-16 11:31:38 -0700427 spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700428}
429
Dave Airlie702880f2006-06-24 17:07:34 +1000430/* Set the vblank monitor pipe
431 */
Eric Anholtc153f452007-09-03 12:06:45 +1000432int i915_vblank_pipe_set(struct drm_device *dev, void *data,
433 struct drm_file *file_priv)
Dave Airlie702880f2006-06-24 17:07:34 +1000434{
Dave Airlie702880f2006-06-24 17:07:34 +1000435 drm_i915_private_t *dev_priv = dev->dev_private;
Dave Airlie702880f2006-06-24 17:07:34 +1000436
437 if (!dev_priv) {
Márton Németh3e684ea2008-01-24 15:58:57 +1000438 DRM_ERROR("called with no initialization\n");
Eric Anholt20caafa2007-08-25 19:22:43 +1000439 return -EINVAL;
Dave Airlie702880f2006-06-24 17:07:34 +1000440 }
441
=?utf-8?q?Michel_D=C3=A4nzer?=5b516942006-10-25 00:08:23 +1000442 return 0;
Dave Airlie702880f2006-06-24 17:07:34 +1000443}
444
Eric Anholtc153f452007-09-03 12:06:45 +1000445int i915_vblank_pipe_get(struct drm_device *dev, void *data,
446 struct drm_file *file_priv)
Dave Airlie702880f2006-06-24 17:07:34 +1000447{
Dave Airlie702880f2006-06-24 17:07:34 +1000448 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholtc153f452007-09-03 12:06:45 +1000449 drm_i915_vblank_pipe_t *pipe = data;
Dave Airlie702880f2006-06-24 17:07:34 +1000450
451 if (!dev_priv) {
Márton Németh3e684ea2008-01-24 15:58:57 +1000452 DRM_ERROR("called with no initialization\n");
Eric Anholt20caafa2007-08-25 19:22:43 +1000453 return -EINVAL;
Dave Airlie702880f2006-06-24 17:07:34 +1000454 }
455
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700456 pipe->pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
Eric Anholtc153f452007-09-03 12:06:45 +1000457
Dave Airlie702880f2006-06-24 17:07:34 +1000458 return 0;
459}
460
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000461/**
462 * Schedule buffer swap at given vertical blank.
463 */
Eric Anholtc153f452007-09-03 12:06:45 +1000464int i915_vblank_swap(struct drm_device *dev, void *data,
465 struct drm_file *file_priv)
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000466{
Eric Anholtbd95e0a2008-11-04 12:01:24 -0800467 /* The delayed swap mechanism was fundamentally racy, and has been
468 * removed. The model was that the client requested a delayed flip/swap
469 * from the kernel, then waited for vblank before continuing to perform
470 * rendering. The problem was that the kernel might wake the client
471 * up before it dispatched the vblank swap (since the lock has to be
472 * held while touching the ringbuffer), in which case the client would
473 * clear and start the next frame before the swap occurred, and
474 * flicker would occur in addition to likely missing the vblank.
475 *
476 * In the absence of this ioctl, userland falls back to a correct path
477 * of waiting for a vblank, then dispatching the swap on its own.
478 * Context switching to userland and back is plenty fast enough for
479 * meeting the requirements of vblank swapping.
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700480 */
Eric Anholtbd95e0a2008-11-04 12:01:24 -0800481 return -EINVAL;
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000482}
483
Linus Torvalds1da177e2005-04-16 15:20:36 -0700484/* drm_dma.h hooks
485*/
Dave Airlie84b1fd12007-07-11 15:53:27 +1000486void i915_driver_irq_preinstall(struct drm_device * dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700487{
488 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
489
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700490 I915_WRITE(HWSTAM, 0xeffe);
Keith Packard7c463582008-11-04 02:03:27 -0800491 I915_WRITE(PIPEASTAT, 0);
492 I915_WRITE(PIPEBSTAT, 0);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700493 I915_WRITE(IMR, 0xffffffff);
Eric Anholted4cb412008-07-29 12:10:39 -0700494 I915_WRITE(IER, 0x0);
Keith Packard7c463582008-11-04 02:03:27 -0800495 (void) I915_READ(IER);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700496}
497
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700498int i915_driver_irq_postinstall(struct drm_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700499{
500 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700501
502 dev_priv->vblank_pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700503
504 dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
Eric Anholted4cb412008-07-29 12:10:39 -0700505
Keith Packard7c463582008-11-04 02:03:27 -0800506 /* Unmask the interrupts that we always want on. */
507 dev_priv->irq_mask_reg = ~I915_INTERRUPT_ENABLE_FIX;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100508
Keith Packard7c463582008-11-04 02:03:27 -0800509 dev_priv->pipestat[0] = 0;
510 dev_priv->pipestat[1] = 0;
511
512 /* Disable pipe interrupt enables, clear pending pipe status */
513 I915_WRITE(PIPEASTAT, I915_READ(PIPEASTAT) & 0x8000ffff);
514 I915_WRITE(PIPEBSTAT, I915_READ(PIPEBSTAT) & 0x8000ffff);
515 /* Clear pending interrupt status */
516 I915_WRITE(IIR, I915_READ(IIR));
517
Eric Anholted4cb412008-07-29 12:10:39 -0700518 I915_WRITE(IER, I915_INTERRUPT_ENABLE_MASK);
Keith Packard7c463582008-11-04 02:03:27 -0800519 I915_WRITE(IMR, dev_priv->irq_mask_reg);
Eric Anholted4cb412008-07-29 12:10:39 -0700520 (void) I915_READ(IER);
521
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100522 opregion_enable_asle(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700523 DRM_INIT_WAITQUEUE(&dev_priv->irq_queue);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700524
525 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700526}
527
Dave Airlie84b1fd12007-07-11 15:53:27 +1000528void i915_driver_irq_uninstall(struct drm_device * dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700529{
530 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Dave Airlie91e37382006-02-18 15:17:04 +1100531
Linus Torvalds1da177e2005-04-16 15:20:36 -0700532 if (!dev_priv)
533 return;
534
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700535 dev_priv->vblank_pipe = 0;
536
537 I915_WRITE(HWSTAM, 0xffffffff);
Keith Packard7c463582008-11-04 02:03:27 -0800538 I915_WRITE(PIPEASTAT, 0);
539 I915_WRITE(PIPEBSTAT, 0);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700540 I915_WRITE(IMR, 0xffffffff);
Eric Anholted4cb412008-07-29 12:10:39 -0700541 I915_WRITE(IER, 0x0);
Dave Airlie91e37382006-02-18 15:17:04 +1100542
Keith Packard7c463582008-11-04 02:03:27 -0800543 I915_WRITE(PIPEASTAT, I915_READ(PIPEASTAT) & 0x8000ffff);
544 I915_WRITE(PIPEBSTAT, I915_READ(PIPEBSTAT) & 0x8000ffff);
545 I915_WRITE(IIR, I915_READ(IIR));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700546}