blob: 818acdd1ba907aa10375a0fd6fd6b236d66281ab [file] [log] [blame]
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001/*
Sujith Manoharan5b681382011-05-17 13:36:18 +05302 * Copyright (c) 2008-2011 Atheros Communications Inc.
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
17#ifndef HW_H
18#define HW_H
19
20#include <linux/if_ether.h>
21#include <linux/delay.h>
Sujith394cf0a2009-02-09 13:26:54 +053022#include <linux/io.h>
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070023
Sujith394cf0a2009-02-09 13:26:54 +053024#include "mac.h"
25#include "ani.h"
26#include "eeprom.h"
27#include "calib.h"
Sujith394cf0a2009-02-09 13:26:54 +053028#include "reg.h"
29#include "phy.h"
Luis R. Rodriguezaf03abe2009-09-09 02:33:11 -070030#include "btcoex.h"
Luis R. Rodrigueza085ff72008-12-23 15:58:51 -080031
Luis R. Rodriguez203c4802009-03-30 22:30:33 -040032#include "../regd.h"
Bob Copeland3a702e42009-03-30 22:30:29 -040033
Sujith394cf0a2009-02-09 13:26:54 +053034#define ATHEROS_VENDOR_ID 0x168c
Luis R. Rodriguez7976b422009-09-23 23:07:02 -040035
Sujith394cf0a2009-02-09 13:26:54 +053036#define AR5416_DEVID_PCI 0x0023
37#define AR5416_DEVID_PCIE 0x0024
38#define AR9160_DEVID_PCI 0x0027
39#define AR9280_DEVID_PCI 0x0029
40#define AR9280_DEVID_PCIE 0x002a
41#define AR9285_DEVID_PCIE 0x002b
Luis R. Rodriguez5ffaf8a2010-02-02 11:58:33 -050042#define AR2427_DEVID_PCIE 0x002c
Senthil Balasubramaniandb3cc532010-04-15 17:38:18 -040043#define AR9287_DEVID_PCI 0x002d
44#define AR9287_DEVID_PCIE 0x002e
45#define AR9300_DEVID_PCIE 0x0030
Vasanthakumar Thiagarajanb99a7be2011-04-19 19:28:59 +053046#define AR9300_DEVID_AR9340 0x0031
Vasanthakumar Thiagarajan3050c912010-12-06 04:27:36 -080047#define AR9300_DEVID_AR9485_PCIE 0x0032
Gabor Juhos03689302011-06-21 11:23:22 +020048#define AR9300_DEVID_AR9330 0x0035
Luis R. Rodriguez7976b422009-09-23 23:07:02 -040049
Sujith394cf0a2009-02-09 13:26:54 +053050#define AR5416_AR9100_DEVID 0x000b
Luis R. Rodriguez7976b422009-09-23 23:07:02 -040051
Sujith394cf0a2009-02-09 13:26:54 +053052#define AR_SUBVENDOR_ID_NOG 0x0e11
53#define AR_SUBVENDOR_ID_NEW_A 0x7065
54#define AR5416_MAGIC 0x19641014
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070055
Vasanthakumar Thiagarajanfe129462009-09-09 15:25:50 +053056#define AR9280_COEX2WIRE_SUBSYSID 0x309b
57#define AT9285_COEX3WIRE_SA_SUBSYSID 0x30aa
58#define AT9285_COEX3WIRE_DA_SUBSYSID 0x30ab
59
Vivek Natarajana6ef5302011-04-26 10:39:53 +053060#define AR9300_NUM_BT_WEIGHTS 4
61#define AR9300_NUM_WLAN_WEIGHTS 4
62
Luis R. Rodrigueze3d01bf2009-09-13 23:11:13 -070063#define ATH_AMPDU_LIMIT_MAX (64 * 1024 - 1)
64
Luis R. Rodriguezcfe8cba2009-09-13 23:39:31 -070065#define ATH_DEFAULT_NOISE_FLOOR -95
66
John W. Linville04658fb2009-11-13 13:12:59 -050067#define ATH9K_RSSI_BAD -128
Luis R. Rodriguez990b70a2009-09-13 23:55:05 -070068
Felix Fietkaucac42202010-10-09 02:39:30 +020069#define ATH9K_NUM_CHANNELS 38
70
Sujith394cf0a2009-02-09 13:26:54 +053071/* Register read/write primitives */
Luis R. Rodriguez9e4bffd2009-09-10 16:11:21 -070072#define REG_WRITE(_ah, _reg, _val) \
Felix Fietkauf9f84e92011-03-23 20:57:24 +010073 (_ah)->reg_ops.write((_ah), (_val), (_reg))
Luis R. Rodriguez9e4bffd2009-09-10 16:11:21 -070074
75#define REG_READ(_ah, _reg) \
Felix Fietkauf9f84e92011-03-23 20:57:24 +010076 (_ah)->reg_ops.read((_ah), (_reg))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070077
Sujith Manoharan09a525d2011-01-04 13:17:18 +053078#define REG_READ_MULTI(_ah, _addr, _val, _cnt) \
Felix Fietkauf9f84e92011-03-23 20:57:24 +010079 (_ah)->reg_ops.multi_read((_ah), (_addr), (_val), (_cnt))
Sujith Manoharan09a525d2011-01-04 13:17:18 +053080
Felix Fietkau845e03c2011-03-23 20:57:25 +010081#define REG_RMW(_ah, _reg, _set, _clr) \
82 (_ah)->reg_ops.rmw((_ah), (_reg), (_set), (_clr))
83
Sujith20b3efd2010-04-16 11:53:55 +053084#define ENABLE_REGWRITE_BUFFER(_ah) \
85 do { \
Felix Fietkauf9f84e92011-03-23 20:57:24 +010086 if ((_ah)->reg_ops.enable_write_buffer) \
87 (_ah)->reg_ops.enable_write_buffer((_ah)); \
Sujith20b3efd2010-04-16 11:53:55 +053088 } while (0)
89
Sujith20b3efd2010-04-16 11:53:55 +053090#define REGWRITE_BUFFER_FLUSH(_ah) \
91 do { \
Felix Fietkauf9f84e92011-03-23 20:57:24 +010092 if ((_ah)->reg_ops.write_flush) \
93 (_ah)->reg_ops.write_flush((_ah)); \
Sujith20b3efd2010-04-16 11:53:55 +053094 } while (0)
95
Sujith394cf0a2009-02-09 13:26:54 +053096#define SM(_v, _f) (((_v) << _f##_S) & _f)
97#define MS(_v, _f) (((_v) & _f) >> _f##_S)
Sujith394cf0a2009-02-09 13:26:54 +053098#define REG_RMW_FIELD(_a, _r, _f, _v) \
Felix Fietkau845e03c2011-03-23 20:57:25 +010099 REG_RMW(_a, _r, (((_v) << _f##_S) & _f), (_f))
Luis R. Rodriguez1547da32010-04-15 17:39:15 -0400100#define REG_READ_FIELD(_a, _r, _f) \
101 (((REG_READ(_a, _r) & _f) >> _f##_S))
Sujith394cf0a2009-02-09 13:26:54 +0530102#define REG_SET_BIT(_a, _r, _f) \
Felix Fietkau845e03c2011-03-23 20:57:25 +0100103 REG_RMW(_a, _r, (_f), 0)
Sujith394cf0a2009-02-09 13:26:54 +0530104#define REG_CLR_BIT(_a, _r, _f) \
Felix Fietkau845e03c2011-03-23 20:57:25 +0100105 REG_RMW(_a, _r, 0, (_f))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700106
Rajkumar Manoharane7fc6332011-03-15 23:11:35 +0530107#define DO_DELAY(x) do { \
108 if (((++(x) % 64) == 0) && \
109 (ath9k_hw_common(ah)->bus_ops->ath_bus_type \
110 != ATH_USB)) \
111 udelay(1); \
Sujith394cf0a2009-02-09 13:26:54 +0530112 } while (0)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700113
Felix Fietkaua9b6b252011-03-23 20:57:27 +0100114#define REG_WRITE_ARRAY(iniarray, column, regWr) \
115 ath9k_hw_write_array(ah, iniarray, column, &(regWr))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700116
Sujith394cf0a2009-02-09 13:26:54 +0530117#define AR_GPIO_OUTPUT_MUX_AS_OUTPUT 0
118#define AR_GPIO_OUTPUT_MUX_AS_PCIE_ATTENTION_LED 1
119#define AR_GPIO_OUTPUT_MUX_AS_PCIE_POWER_LED 2
120#define AR_GPIO_OUTPUT_MUX_AS_TX_FRAME 3
Vasanthakumar Thiagarajan17739122009-08-26 21:08:50 +0530121#define AR_GPIO_OUTPUT_MUX_AS_RX_CLEAR_EXTERNAL 4
Sujith394cf0a2009-02-09 13:26:54 +0530122#define AR_GPIO_OUTPUT_MUX_AS_MAC_NETWORK_LED 5
123#define AR_GPIO_OUTPUT_MUX_AS_MAC_POWER_LED 6
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700124
Sujith394cf0a2009-02-09 13:26:54 +0530125#define AR_GPIOD_MASK 0x00001FFF
126#define AR_GPIO_BIT(_gpio) (1 << (_gpio))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700127
Sujith394cf0a2009-02-09 13:26:54 +0530128#define BASE_ACTIVATE_DELAY 100
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530129#define RTC_PLL_SETTLE_DELAY (AR_SREV_9340(ah) ? 1000 : 100)
Sujith394cf0a2009-02-09 13:26:54 +0530130#define COEF_SCALE_S 24
131#define HT40_CHANNEL_CENTER_SHIFT 10
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700132
Sujith394cf0a2009-02-09 13:26:54 +0530133#define ATH9K_ANTENNA0_CHAINMASK 0x1
134#define ATH9K_ANTENNA1_CHAINMASK 0x2
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700135
Sujith394cf0a2009-02-09 13:26:54 +0530136#define ATH9K_NUM_DMA_DEBUG_REGS 8
137#define ATH9K_NUM_QUEUES 10
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700138
Sujith394cf0a2009-02-09 13:26:54 +0530139#define MAX_RATE_POWER 63
Sujith0caa7b12009-02-16 13:23:20 +0530140#define AH_WAIT_TIMEOUT 100000 /* (us) */
Gabor Juhosf9b604f2009-06-21 00:02:15 +0200141#define AH_TSF_WRITE_TIMEOUT 100 /* (us) */
Sujith394cf0a2009-02-09 13:26:54 +0530142#define AH_TIME_QUANTUM 10
143#define AR_KEYTABLE_SIZE 128
Sujithd8caa832009-09-17 09:25:45 +0530144#define POWER_UP_TIME 10000
Sujith394cf0a2009-02-09 13:26:54 +0530145#define SPUR_RSSI_THRESH 40
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700146
Sujith394cf0a2009-02-09 13:26:54 +0530147#define CAB_TIMEOUT_VAL 10
148#define BEACON_TIMEOUT_VAL 10
149#define MIN_BEACON_TIMEOUT_VAL 1
150#define SLEEP_SLOP 3
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700151
Sujith394cf0a2009-02-09 13:26:54 +0530152#define INIT_CONFIG_STATUS 0x00000000
153#define INIT_RSSI_THR 0x00000700
154#define INIT_BCON_CNTRL_REG 0x00000000
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700155
Sujith394cf0a2009-02-09 13:26:54 +0530156#define TU_TO_USEC(_tu) ((_tu) << 10)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700157
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -0400158#define ATH9K_HW_RX_HP_QDEPTH 16
159#define ATH9K_HW_RX_LP_QDEPTH 128
160
Mohammed Shafi Shajakhan0e44d482011-06-17 14:08:42 +0530161#define PAPRD_GAIN_TABLE_ENTRIES 32
162#define PAPRD_TABLE_SZ 24
163#define PAPRD_IDEAL_AGC2_PWR_RANGE 0xe0
Felix Fietkau717f6be2010-06-12 00:34:00 -0400164
Felix Fietkau066dae92010-11-07 14:59:39 +0100165enum ath_hw_txq_subtype {
166 ATH_TXQ_AC_BE = 0,
167 ATH_TXQ_AC_BK = 1,
168 ATH_TXQ_AC_VI = 2,
169 ATH_TXQ_AC_VO = 3,
170};
171
Luis R. Rodriguez13ce3e92010-04-15 17:38:37 -0400172enum ath_ini_subsys {
173 ATH_INI_PRE = 0,
174 ATH_INI_CORE,
175 ATH_INI_POST,
176 ATH_INI_NUM_SPLIT,
177};
178
Sujith394cf0a2009-02-09 13:26:54 +0530179enum ath9k_hw_caps {
Felix Fietkau364734f2010-09-14 20:22:44 +0200180 ATH9K_HW_CAP_HT = BIT(0),
181 ATH9K_HW_CAP_RFSILENT = BIT(1),
182 ATH9K_HW_CAP_CST = BIT(2),
Felix Fietkau364734f2010-09-14 20:22:44 +0200183 ATH9K_HW_CAP_AUTOSLEEP = BIT(4),
184 ATH9K_HW_CAP_4KB_SPLITTRANS = BIT(5),
185 ATH9K_HW_CAP_EDMA = BIT(6),
186 ATH9K_HW_CAP_RAC_SUPPORTED = BIT(7),
187 ATH9K_HW_CAP_LDPC = BIT(8),
188 ATH9K_HW_CAP_FASTCLOCK = BIT(9),
189 ATH9K_HW_CAP_SGI_20 = BIT(10),
190 ATH9K_HW_CAP_PAPRD = BIT(11),
191 ATH9K_HW_CAP_ANT_DIV_COMB = BIT(12),
Felix Fietkaud4659912010-10-14 16:02:39 +0200192 ATH9K_HW_CAP_2GHZ = BIT(13),
193 ATH9K_HW_CAP_5GHZ = BIT(14),
Mohammed Shafi Shajakhanea066d52010-11-23 20:42:27 +0530194 ATH9K_HW_CAP_APM = BIT(15),
Sujith394cf0a2009-02-09 13:26:54 +0530195};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700196
Sujith394cf0a2009-02-09 13:26:54 +0530197struct ath9k_hw_capabilities {
198 u32 hw_caps; /* ATH9K_HW_CAP_* from ath9k_hw_caps */
Sujith394cf0a2009-02-09 13:26:54 +0530199 u16 rts_aggr_limit;
200 u8 tx_chainmask;
201 u8 rx_chainmask;
Vasanthakumar Thiagarajan47c80de2010-12-06 04:27:43 -0800202 u8 max_txchains;
203 u8 max_rxchains;
Sujith394cf0a2009-02-09 13:26:54 +0530204 u8 num_gpio_pins;
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -0400205 u8 rx_hp_qdepth;
206 u8 rx_lp_qdepth;
207 u8 rx_status_len;
Vasanthakumar Thiagarajan162c3be2010-04-15 17:38:41 -0400208 u8 tx_desc_len;
Vasanthakumar Thiagarajan5088c2f2010-04-15 17:39:34 -0400209 u8 txs_len;
Vasanthakumar Thiagarajan8060e162010-12-06 04:27:42 -0800210 u16 pcie_lcr_offset;
211 bool pcie_lcr_extsync_en;
Sujith394cf0a2009-02-09 13:26:54 +0530212};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700213
Sujith394cf0a2009-02-09 13:26:54 +0530214struct ath9k_ops_config {
215 int dma_beacon_response_time;
216 int sw_beacon_response_time;
217 int additional_swba_backoff;
218 int ack_6mb;
Felix Fietkau41f3e542010-06-12 00:33:56 -0400219 u32 cwm_ignore_extcca;
Sujith394cf0a2009-02-09 13:26:54 +0530220 u8 pcie_powersave_enable;
Luis R. Rodriguez6a0ec302010-06-21 18:38:49 -0400221 bool pcieSerDesWrite;
Sujith394cf0a2009-02-09 13:26:54 +0530222 u8 pcie_clock_req;
223 u32 pcie_waen;
Sujith394cf0a2009-02-09 13:26:54 +0530224 u8 analog_shiftreg;
Luis R. Rodriguez6f481012011-01-20 17:47:39 -0800225 u8 paprd_disable;
Sujith394cf0a2009-02-09 13:26:54 +0530226 u32 ofdm_trig_low;
227 u32 ofdm_trig_high;
228 u32 cck_trig_high;
229 u32 cck_trig_low;
230 u32 enable_ani;
Sujith394cf0a2009-02-09 13:26:54 +0530231 int serialize_regmode;
Sujith0ce024c2009-12-14 14:57:00 +0530232 bool rx_intr_mitigation;
Vasanthakumar Thiagarajan55e82df2010-04-15 17:39:06 -0400233 bool tx_intr_mitigation;
Sujith394cf0a2009-02-09 13:26:54 +0530234#define SPUR_DISABLE 0
235#define SPUR_ENABLE_IOCTL 1
236#define SPUR_ENABLE_EEPROM 2
Sujith394cf0a2009-02-09 13:26:54 +0530237#define AR_SPUR_5413_1 1640
238#define AR_SPUR_5413_2 1200
239#define AR_NO_SPUR 0x8000
240#define AR_BASE_FREQ_2GHZ 2300
241#define AR_BASE_FREQ_5GHZ 4900
242#define AR_SPUR_FEEQ_BOUND_HT40 19
243#define AR_SPUR_FEEQ_BOUND_HT20 10
244 int spurmode;
245 u16 spurchans[AR_EEPROM_MODAL_SPURS][2];
Luis R. Rodriguezf4709fd2009-11-24 21:37:57 -0500246 u8 max_txtrig_level;
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400247 u16 ani_poll_interval; /* ANI poll interval in ms */
Sujith394cf0a2009-02-09 13:26:54 +0530248};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700249
Sujith394cf0a2009-02-09 13:26:54 +0530250enum ath9k_int {
251 ATH9K_INT_RX = 0x00000001,
252 ATH9K_INT_RXDESC = 0x00000002,
Felix Fietkaub5c804752010-04-15 17:38:48 -0400253 ATH9K_INT_RXHP = 0x00000001,
254 ATH9K_INT_RXLP = 0x00000002,
Sujith394cf0a2009-02-09 13:26:54 +0530255 ATH9K_INT_RXNOFRM = 0x00000008,
256 ATH9K_INT_RXEOL = 0x00000010,
257 ATH9K_INT_RXORN = 0x00000020,
258 ATH9K_INT_TX = 0x00000040,
259 ATH9K_INT_TXDESC = 0x00000080,
260 ATH9K_INT_TIM_TIMER = 0x00000100,
Luis R. Rodriguezaea702b2010-05-13 13:33:43 -0400261 ATH9K_INT_BB_WATCHDOG = 0x00000400,
Sujith394cf0a2009-02-09 13:26:54 +0530262 ATH9K_INT_TXURN = 0x00000800,
263 ATH9K_INT_MIB = 0x00001000,
264 ATH9K_INT_RXPHY = 0x00004000,
265 ATH9K_INT_RXKCM = 0x00008000,
266 ATH9K_INT_SWBA = 0x00010000,
267 ATH9K_INT_BMISS = 0x00040000,
268 ATH9K_INT_BNR = 0x00100000,
269 ATH9K_INT_TIM = 0x00200000,
270 ATH9K_INT_DTIM = 0x00400000,
271 ATH9K_INT_DTIMSYNC = 0x00800000,
272 ATH9K_INT_GPIO = 0x01000000,
273 ATH9K_INT_CABEND = 0x02000000,
Sujith4af9cf42009-02-12 10:06:47 +0530274 ATH9K_INT_TSFOOR = 0x04000000,
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +0530275 ATH9K_INT_GENTIMER = 0x08000000,
Sujith394cf0a2009-02-09 13:26:54 +0530276 ATH9K_INT_CST = 0x10000000,
277 ATH9K_INT_GTT = 0x20000000,
278 ATH9K_INT_FATAL = 0x40000000,
279 ATH9K_INT_GLOBAL = 0x80000000,
280 ATH9K_INT_BMISC = ATH9K_INT_TIM |
281 ATH9K_INT_DTIM |
282 ATH9K_INT_DTIMSYNC |
Sujith4af9cf42009-02-12 10:06:47 +0530283 ATH9K_INT_TSFOOR |
Sujith394cf0a2009-02-09 13:26:54 +0530284 ATH9K_INT_CABEND,
285 ATH9K_INT_COMMON = ATH9K_INT_RXNOFRM |
286 ATH9K_INT_RXDESC |
287 ATH9K_INT_RXEOL |
288 ATH9K_INT_RXORN |
289 ATH9K_INT_TXURN |
290 ATH9K_INT_TXDESC |
291 ATH9K_INT_MIB |
292 ATH9K_INT_RXPHY |
293 ATH9K_INT_RXKCM |
294 ATH9K_INT_SWBA |
295 ATH9K_INT_BMISS |
296 ATH9K_INT_GPIO,
297 ATH9K_INT_NOCARD = 0xffffffff
298};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700299
Sujith394cf0a2009-02-09 13:26:54 +0530300#define CHANNEL_CW_INT 0x00002
301#define CHANNEL_CCK 0x00020
302#define CHANNEL_OFDM 0x00040
303#define CHANNEL_2GHZ 0x00080
304#define CHANNEL_5GHZ 0x00100
305#define CHANNEL_PASSIVE 0x00200
306#define CHANNEL_DYN 0x00400
307#define CHANNEL_HALF 0x04000
308#define CHANNEL_QUARTER 0x08000
309#define CHANNEL_HT20 0x10000
310#define CHANNEL_HT40PLUS 0x20000
311#define CHANNEL_HT40MINUS 0x40000
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700312
Sujith394cf0a2009-02-09 13:26:54 +0530313#define CHANNEL_A (CHANNEL_5GHZ|CHANNEL_OFDM)
314#define CHANNEL_B (CHANNEL_2GHZ|CHANNEL_CCK)
315#define CHANNEL_G (CHANNEL_2GHZ|CHANNEL_OFDM)
316#define CHANNEL_G_HT20 (CHANNEL_2GHZ|CHANNEL_HT20)
317#define CHANNEL_A_HT20 (CHANNEL_5GHZ|CHANNEL_HT20)
318#define CHANNEL_G_HT40PLUS (CHANNEL_2GHZ|CHANNEL_HT40PLUS)
319#define CHANNEL_G_HT40MINUS (CHANNEL_2GHZ|CHANNEL_HT40MINUS)
320#define CHANNEL_A_HT40PLUS (CHANNEL_5GHZ|CHANNEL_HT40PLUS)
321#define CHANNEL_A_HT40MINUS (CHANNEL_5GHZ|CHANNEL_HT40MINUS)
322#define CHANNEL_ALL \
323 (CHANNEL_OFDM| \
324 CHANNEL_CCK| \
325 CHANNEL_2GHZ | \
326 CHANNEL_5GHZ | \
327 CHANNEL_HT20 | \
328 CHANNEL_HT40PLUS | \
329 CHANNEL_HT40MINUS)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700330
Felix Fietkau20bd2a02010-07-31 00:12:00 +0200331struct ath9k_hw_cal_data {
Sujith394cf0a2009-02-09 13:26:54 +0530332 u16 channel;
333 u32 channelFlags;
Sujith394cf0a2009-02-09 13:26:54 +0530334 int32_t CalValid;
Sujith394cf0a2009-02-09 13:26:54 +0530335 int8_t iCoff;
336 int8_t qCoff;
Felix Fietkau717f6be2010-06-12 00:34:00 -0400337 bool paprd_done;
Felix Fietkau4254bc12010-07-31 00:12:01 +0200338 bool nfcal_pending;
Felix Fietkau70cf1532010-08-02 15:53:14 +0200339 bool nfcal_interference;
Felix Fietkau717f6be2010-06-12 00:34:00 -0400340 u16 small_signal_gain[AR9300_MAX_CHAINS];
341 u32 pa_table[AR9300_MAX_CHAINS][PAPRD_TABLE_SZ];
Felix Fietkau20bd2a02010-07-31 00:12:00 +0200342 struct ath9k_nfcal_hist nfCalHist[NUM_NF_READINGS];
343};
344
345struct ath9k_channel {
346 struct ieee80211_channel *chan;
Felix Fietkau093115b2010-10-04 20:09:47 +0200347 struct ar5416AniState ani;
Felix Fietkau20bd2a02010-07-31 00:12:00 +0200348 u16 channel;
349 u32 channelFlags;
350 u32 chanmode;
Felix Fietkaud9891c72010-09-29 17:15:27 +0200351 s16 noisefloor;
Sujith394cf0a2009-02-09 13:26:54 +0530352};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700353
Sujith394cf0a2009-02-09 13:26:54 +0530354#define IS_CHAN_G(_c) ((((_c)->channelFlags & (CHANNEL_G)) == CHANNEL_G) || \
355 (((_c)->channelFlags & CHANNEL_G_HT20) == CHANNEL_G_HT20) || \
356 (((_c)->channelFlags & CHANNEL_G_HT40PLUS) == CHANNEL_G_HT40PLUS) || \
357 (((_c)->channelFlags & CHANNEL_G_HT40MINUS) == CHANNEL_G_HT40MINUS))
358#define IS_CHAN_OFDM(_c) (((_c)->channelFlags & CHANNEL_OFDM) != 0)
359#define IS_CHAN_5GHZ(_c) (((_c)->channelFlags & CHANNEL_5GHZ) != 0)
360#define IS_CHAN_2GHZ(_c) (((_c)->channelFlags & CHANNEL_2GHZ) != 0)
Sujith394cf0a2009-02-09 13:26:54 +0530361#define IS_CHAN_HALF_RATE(_c) (((_c)->channelFlags & CHANNEL_HALF) != 0)
362#define IS_CHAN_QUARTER_RATE(_c) (((_c)->channelFlags & CHANNEL_QUARTER) != 0)
Felix Fietkau6b42e8d2010-04-26 15:04:35 -0400363#define IS_CHAN_A_FAST_CLOCK(_ah, _c) \
Sujith394cf0a2009-02-09 13:26:54 +0530364 ((((_c)->channelFlags & CHANNEL_5GHZ) != 0) && \
Felix Fietkau6b42e8d2010-04-26 15:04:35 -0400365 ((_ah)->caps.hw_caps & ATH9K_HW_CAP_FASTCLOCK))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700366
Sujith394cf0a2009-02-09 13:26:54 +0530367/* These macros check chanmode and not channelFlags */
368#define IS_CHAN_B(_c) ((_c)->chanmode == CHANNEL_B)
369#define IS_CHAN_HT20(_c) (((_c)->chanmode == CHANNEL_A_HT20) || \
370 ((_c)->chanmode == CHANNEL_G_HT20))
371#define IS_CHAN_HT40(_c) (((_c)->chanmode == CHANNEL_A_HT40PLUS) || \
372 ((_c)->chanmode == CHANNEL_A_HT40MINUS) || \
373 ((_c)->chanmode == CHANNEL_G_HT40PLUS) || \
374 ((_c)->chanmode == CHANNEL_G_HT40MINUS))
375#define IS_CHAN_HT(_c) (IS_CHAN_HT20((_c)) || IS_CHAN_HT40((_c)))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700376
Sujith394cf0a2009-02-09 13:26:54 +0530377enum ath9k_power_mode {
378 ATH9K_PM_AWAKE = 0,
379 ATH9K_PM_FULL_SLEEP,
380 ATH9K_PM_NETWORK_SLEEP,
381 ATH9K_PM_UNDEFINED
382};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700383
Sujith394cf0a2009-02-09 13:26:54 +0530384enum ath9k_tp_scale {
385 ATH9K_TP_SCALE_MAX = 0,
386 ATH9K_TP_SCALE_50,
387 ATH9K_TP_SCALE_25,
388 ATH9K_TP_SCALE_12,
389 ATH9K_TP_SCALE_MIN
390};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700391
Sujith394cf0a2009-02-09 13:26:54 +0530392enum ser_reg_mode {
393 SER_REG_MODE_OFF = 0,
394 SER_REG_MODE_ON = 1,
395 SER_REG_MODE_AUTO = 2,
396};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700397
Vasanthakumar Thiagarajanad7b8062010-04-15 17:38:28 -0400398enum ath9k_rx_qtype {
399 ATH9K_RX_QUEUE_HP,
400 ATH9K_RX_QUEUE_LP,
401 ATH9K_RX_QUEUE_MAX,
402};
403
Sujith394cf0a2009-02-09 13:26:54 +0530404struct ath9k_beacon_state {
405 u32 bs_nexttbtt;
406 u32 bs_nextdtim;
407 u32 bs_intval;
Sujith4af9cf42009-02-12 10:06:47 +0530408#define ATH9K_TSFOOR_THRESHOLD 0x00004240 /* 16k us */
Sujith394cf0a2009-02-09 13:26:54 +0530409 u32 bs_dtimperiod;
410 u16 bs_cfpperiod;
411 u16 bs_cfpmaxduration;
412 u32 bs_cfpnext;
413 u16 bs_timoffset;
414 u16 bs_bmissthreshold;
415 u32 bs_sleepduration;
Sujith4af9cf42009-02-12 10:06:47 +0530416 u32 bs_tsfoor_threshold;
Sujith394cf0a2009-02-09 13:26:54 +0530417};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700418
Sujith394cf0a2009-02-09 13:26:54 +0530419struct chan_centers {
420 u16 synth_center;
421 u16 ctl_center;
422 u16 ext_center;
423};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700424
Sujith394cf0a2009-02-09 13:26:54 +0530425enum {
426 ATH9K_RESET_POWER_ON,
427 ATH9K_RESET_WARM,
428 ATH9K_RESET_COLD,
429};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700430
Sujithd535a422009-02-09 13:27:06 +0530431struct ath9k_hw_version {
432 u32 magic;
433 u16 devid;
434 u16 subvendorid;
435 u32 macVersion;
436 u16 macRev;
437 u16 phyRev;
438 u16 analog5GhzRev;
439 u16 analog2GhzRev;
Vasanthakumar Thiagarajanaeac3552009-09-09 15:25:49 +0530440 u16 subsysid;
Sujith Manoharan0b5ead92010-12-07 16:31:38 +0530441 enum ath_usb_dev usbdev;
Sujithd535a422009-02-09 13:27:06 +0530442};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700443
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +0530444/* Generic TSF timer definitions */
445
446#define ATH_MAX_GEN_TIMER 16
447
448#define AR_GENTMR_BIT(_index) (1 << (_index))
449
450/*
Walter Goldens77c20612010-05-18 04:44:54 -0700451 * Using de Bruijin sequence to look up 1's index in a 32 bit number
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +0530452 * debruijn32 = 0000 0111 0111 1100 1011 0101 0011 0001
453 */
Vasanthakumar Thiagarajanc90017d2009-11-13 14:32:39 +0530454#define debruijn32 0x077CB531U
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +0530455
456struct ath_gen_timer_configuration {
457 u32 next_addr;
458 u32 period_addr;
459 u32 mode_addr;
460 u32 mode_mask;
461};
462
463struct ath_gen_timer {
464 void (*trigger)(void *arg);
465 void (*overflow)(void *arg);
466 void *arg;
467 u8 index;
468};
469
470struct ath_gen_timer_table {
471 u32 gen_timer_index[32];
472 struct ath_gen_timer *timers[ATH_MAX_GEN_TIMER];
473 union {
474 unsigned long timer_bits;
475 u16 val;
476 } timer_mask;
477};
478
Vasanthakumar Thiagarajan21cc6302010-09-02 01:34:42 -0700479struct ath_hw_antcomb_conf {
480 u8 main_lna_conf;
481 u8 alt_lna_conf;
482 u8 fast_div_bias;
Mohammed Shafi Shajakhanc6ba9fe2011-05-13 20:29:53 +0530483 u8 main_gaintb;
484 u8 alt_gaintb;
485 int lna1_lna2_delta;
Mohammed Shafi Shajakhan8afbcc82011-05-13 20:30:56 +0530486 u8 div_group;
Vasanthakumar Thiagarajan21cc6302010-09-02 01:34:42 -0700487};
488
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400489/**
Felix Fietkau4e8c14e2010-11-11 03:18:38 +0100490 * struct ath_hw_radar_conf - radar detection initialization parameters
491 *
492 * @pulse_inband: threshold for checking the ratio of in-band power
493 * to total power for short radar pulses (half dB steps)
494 * @pulse_inband_step: threshold for checking an in-band power to total
495 * power ratio increase for short radar pulses (half dB steps)
496 * @pulse_height: threshold for detecting the beginning of a short
497 * radar pulse (dB step)
498 * @pulse_rssi: threshold for detecting if a short radar pulse is
499 * gone (dB step)
500 * @pulse_maxlen: maximum pulse length (0.8 us steps)
501 *
502 * @radar_rssi: RSSI threshold for starting long radar detection (dB steps)
503 * @radar_inband: threshold for checking the ratio of in-band power
504 * to total power for long radar pulses (half dB steps)
505 * @fir_power: threshold for detecting the end of a long radar pulse (dB)
506 *
507 * @ext_channel: enable extension channel radar detection
508 */
509struct ath_hw_radar_conf {
510 unsigned int pulse_inband;
511 unsigned int pulse_inband_step;
512 unsigned int pulse_height;
513 unsigned int pulse_rssi;
514 unsigned int pulse_maxlen;
515
516 unsigned int radar_rssi;
517 unsigned int radar_inband;
518 int fir_power;
519
520 bool ext_channel;
521};
522
523/**
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400524 * struct ath_hw_private_ops - callbacks used internally by hardware code
525 *
526 * This structure contains private callbacks designed to only be used internally
527 * by the hardware core.
528 *
Luis R. Rodriguez795f5e22010-04-15 17:39:00 -0400529 * @init_cal_settings: setup types of calibrations supported
530 * @init_cal: starts actual calibration
531 *
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400532 * @init_mode_regs: Initializes mode registers
Luis R. Rodriguez991312d2010-04-15 17:39:05 -0400533 * @init_mode_gain_regs: Initialize TX/RX gain registers
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400534 *
535 * @rf_set_freq: change frequency
536 * @spur_mitigate_freq: spur mitigation
537 * @rf_alloc_ext_banks:
538 * @rf_free_ext_banks:
539 * @set_rf_regs:
Luis R. Rodriguez64773962010-04-15 17:38:17 -0400540 * @compute_pll_control: compute the PLL control value to use for
541 * AR_RTC_PLL_CONTROL for a given channel
Luis R. Rodriguez795f5e22010-04-15 17:39:00 -0400542 * @setup_calibration: set up calibration
543 * @iscal_supported: used to query if a type of calibration is supported
Luis R. Rodriguezac0bb762010-06-12 00:33:42 -0400544 *
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400545 * @ani_cache_ini_regs: cache the values for ANI from the initial
546 * register settings through the register initialization.
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400547 */
548struct ath_hw_private_ops {
Luis R. Rodriguez795f5e22010-04-15 17:39:00 -0400549 /* Calibration ops */
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400550 void (*init_cal_settings)(struct ath_hw *ah);
Luis R. Rodriguez795f5e22010-04-15 17:39:00 -0400551 bool (*init_cal)(struct ath_hw *ah, struct ath9k_channel *chan);
552
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400553 void (*init_mode_regs)(struct ath_hw *ah);
Luis R. Rodriguez991312d2010-04-15 17:39:05 -0400554 void (*init_mode_gain_regs)(struct ath_hw *ah);
Luis R. Rodriguez795f5e22010-04-15 17:39:00 -0400555 void (*setup_calibration)(struct ath_hw *ah,
556 struct ath9k_cal_list *currCal);
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400557
558 /* PHY ops */
559 int (*rf_set_freq)(struct ath_hw *ah,
560 struct ath9k_channel *chan);
561 void (*spur_mitigate_freq)(struct ath_hw *ah,
562 struct ath9k_channel *chan);
563 int (*rf_alloc_ext_banks)(struct ath_hw *ah);
564 void (*rf_free_ext_banks)(struct ath_hw *ah);
565 bool (*set_rf_regs)(struct ath_hw *ah,
566 struct ath9k_channel *chan,
567 u16 modesIndex);
568 void (*set_channel_regs)(struct ath_hw *ah, struct ath9k_channel *chan);
569 void (*init_bb)(struct ath_hw *ah,
570 struct ath9k_channel *chan);
571 int (*process_ini)(struct ath_hw *ah, struct ath9k_channel *chan);
572 void (*olc_init)(struct ath_hw *ah);
573 void (*set_rfmode)(struct ath_hw *ah, struct ath9k_channel *chan);
574 void (*mark_phy_inactive)(struct ath_hw *ah);
575 void (*set_delta_slope)(struct ath_hw *ah, struct ath9k_channel *chan);
576 bool (*rfbus_req)(struct ath_hw *ah);
577 void (*rfbus_done)(struct ath_hw *ah);
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400578 void (*restore_chainmask)(struct ath_hw *ah);
579 void (*set_diversity)(struct ath_hw *ah, bool value);
Luis R. Rodriguez64773962010-04-15 17:38:17 -0400580 u32 (*compute_pll_control)(struct ath_hw *ah,
581 struct ath9k_channel *chan);
Felix Fietkauc16fcb42010-04-15 17:38:39 -0400582 bool (*ani_control)(struct ath_hw *ah, enum ath9k_ani_cmd cmd,
583 int param);
Felix Fietkau641d9922010-04-15 17:38:49 -0400584 void (*do_getnf)(struct ath_hw *ah, int16_t nfarray[NUM_NF_READINGS]);
Felix Fietkau4e8c14e2010-11-11 03:18:38 +0100585 void (*set_radar_params)(struct ath_hw *ah,
586 struct ath_hw_radar_conf *conf);
Luis R. Rodriguezac0bb762010-06-12 00:33:42 -0400587
588 /* ANI */
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400589 void (*ani_cache_ini_regs)(struct ath_hw *ah);
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400590};
591
592/**
593 * struct ath_hw_ops - callbacks used by hardware code and driver code
594 *
595 * This structure contains callbacks designed to to be used internally by
596 * hardware code and also by the lower level driver.
597 *
598 * @config_pci_powersave:
Luis R. Rodriguez795f5e22010-04-15 17:39:00 -0400599 * @calibrate: periodic calibration for NF, ANI, IQ, ADC gain, ADC-DC
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400600 */
601struct ath_hw_ops {
602 void (*config_pci_powersave)(struct ath_hw *ah,
603 int restore,
604 int power_off);
Vasanthakumar Thiagarajancee1f622010-04-15 17:38:26 -0400605 void (*rx_enable)(struct ath_hw *ah);
Vasanthakumar Thiagarajan87d5efb2010-04-15 17:38:43 -0400606 void (*set_desc_link)(void *ds, u32 link);
Luis R. Rodriguez795f5e22010-04-15 17:39:00 -0400607 bool (*calibrate)(struct ath_hw *ah,
608 struct ath9k_channel *chan,
609 u8 rxchainmask,
610 bool longcal);
Vasanthakumar Thiagarajan55e82df2010-04-15 17:39:06 -0400611 bool (*get_isr)(struct ath_hw *ah, enum ath9k_int *masked);
Vasanthakumar Thiagarajancc610ac02010-04-15 17:39:26 -0400612 void (*fill_txdesc)(struct ath_hw *ah, void *ds, u32 seglen,
613 bool is_firstseg, bool is_is_lastseg,
614 const void *ds0, dma_addr_t buf_addr,
615 unsigned int qcu);
616 int (*proc_txdesc)(struct ath_hw *ah, void *ds,
617 struct ath_tx_status *ts);
618 void (*set11n_txdesc)(struct ath_hw *ah, void *ds,
619 u32 pktLen, enum ath9k_pkt_type type,
620 u32 txPower, u32 keyIx,
621 enum ath9k_key_type keyType,
622 u32 flags);
623 void (*set11n_ratescenario)(struct ath_hw *ah, void *ds,
624 void *lastds,
625 u32 durUpdateEn, u32 rtsctsRate,
626 u32 rtsctsDuration,
627 struct ath9k_11n_rate_series series[],
628 u32 nseries, u32 flags);
629 void (*set11n_aggr_first)(struct ath_hw *ah, void *ds,
630 u32 aggrLen);
631 void (*set11n_aggr_middle)(struct ath_hw *ah, void *ds,
632 u32 numDelims);
633 void (*set11n_aggr_last)(struct ath_hw *ah, void *ds);
634 void (*clr11n_aggr)(struct ath_hw *ah, void *ds);
Felix Fietkau55195412011-04-17 23:28:09 +0200635 void (*set_clrdmask)(struct ath_hw *ah, void *ds, bool val);
Mohammed Shafi Shajakhan69de3722011-05-13 20:29:04 +0530636 void (*antdiv_comb_conf_get)(struct ath_hw *ah,
637 struct ath_hw_antcomb_conf *antconf);
638 void (*antdiv_comb_conf_set)(struct ath_hw *ah,
639 struct ath_hw_antcomb_conf *antconf);
640
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400641};
642
Felix Fietkauf2552e22010-07-02 00:09:50 +0200643struct ath_nf_limits {
644 s16 max;
645 s16 min;
646 s16 nominal;
647};
648
Sujith Manoharan97dcec52010-12-20 08:02:42 +0530649/* ah_flags */
650#define AH_USE_EEPROM 0x1
651#define AH_UNPLUGGED 0x2 /* The card has been physically removed. */
652
Sujithcbe61d82009-02-09 13:27:12 +0530653struct ath_hw {
Felix Fietkauf9f84e92011-03-23 20:57:24 +0100654 struct ath_ops reg_ops;
655
Luis R. Rodriguezb002a4a2009-09-13 00:03:27 -0700656 struct ieee80211_hw *hw;
Luis R. Rodriguez27c51f12009-09-10 11:08:14 -0700657 struct ath_common common;
Sujithcbe61d82009-02-09 13:27:12 +0530658 struct ath9k_hw_version hw_version;
Sujith2660b812009-02-09 13:27:26 +0530659 struct ath9k_ops_config config;
660 struct ath9k_hw_capabilities caps;
Felix Fietkaucac42202010-10-09 02:39:30 +0200661 struct ath9k_channel channels[ATH9K_NUM_CHANNELS];
Sujith2660b812009-02-09 13:27:26 +0530662 struct ath9k_channel *curchan;
Sujith394cf0a2009-02-09 13:26:54 +0530663
Sujithcbe61d82009-02-09 13:27:12 +0530664 union {
665 struct ar5416_eeprom_def def;
666 struct ar5416_eeprom_4k map4k;
Luis R. Rodriguez475f5982009-08-03 17:31:25 -0400667 struct ar9287_eeprom map9287;
Senthil Balasubramanian15c9ee72010-04-15 17:39:14 -0400668 struct ar9300_eeprom ar9300_eep;
Sujith2660b812009-02-09 13:27:26 +0530669 } eeprom;
Sujithf74df6f2009-02-09 13:27:24 +0530670 const struct eeprom_ops *eep_ops;
Sujithcbe61d82009-02-09 13:27:12 +0530671
672 bool sw_mgmt_crypto;
Sujith2660b812009-02-09 13:27:26 +0530673 bool is_pciexpress;
Rajkumar Manoharan5f841b42010-10-27 18:31:15 +0530674 bool is_monitoring;
Pavel Roskin2eb46d92010-04-07 01:33:33 -0400675 bool need_an_top2_fixup;
Sujith2660b812009-02-09 13:27:26 +0530676 u16 tx_trig_level;
Felix Fietkauf2552e22010-07-02 00:09:50 +0200677
Felix Fietkaubbacee12010-07-11 15:44:42 +0200678 u32 nf_regs[6];
Felix Fietkauf2552e22010-07-02 00:09:50 +0200679 struct ath_nf_limits nf_2g;
680 struct ath_nf_limits nf_5g;
Sujith2660b812009-02-09 13:27:26 +0530681 u16 rfsilent;
682 u32 rfkill_gpio;
683 u32 rfkill_polarity;
Sujithcbe61d82009-02-09 13:27:12 +0530684 u32 ah_flags;
Sujithcbe61d82009-02-09 13:27:12 +0530685
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400686 bool htc_reset_init;
687
Sujith2660b812009-02-09 13:27:26 +0530688 enum nl80211_iftype opmode;
689 enum ath9k_power_mode power_mode;
Sujith394cf0a2009-02-09 13:26:54 +0530690
Felix Fietkau20bd2a02010-07-31 00:12:00 +0200691 struct ath9k_hw_cal_data *caldata;
Sujitha13883b2009-08-26 08:39:40 +0530692 struct ath9k_pacal_info pacal_info;
Sujith2660b812009-02-09 13:27:26 +0530693 struct ar5416Stats stats;
694 struct ath9k_tx_queue_info txq[ATH9K_NUM_TX_QUEUES];
Sujith6a2b9e82008-08-11 14:04:32 +0530695
Sujith2660b812009-02-09 13:27:26 +0530696 int16_t curchan_rad_index;
Pavel Roskin30691682010-03-31 18:05:31 -0400697 enum ath9k_int imask;
Pavel Roskin74bad5c2010-02-23 18:15:27 -0500698 u32 imrs2_reg;
Sujith2660b812009-02-09 13:27:26 +0530699 u32 txok_interrupt_mask;
700 u32 txerr_interrupt_mask;
701 u32 txdesc_interrupt_mask;
702 u32 txeol_interrupt_mask;
703 u32 txurn_interrupt_mask;
704 bool chip_fullsleep;
705 u32 atim_window;
Sujith6a2b9e82008-08-11 14:04:32 +0530706
707 /* Calibration */
Felix Fietkau64978272010-10-03 19:07:16 +0200708 u32 supp_cals;
Sujithcbfe9462009-04-13 21:56:56 +0530709 struct ath9k_cal_list iq_caldata;
710 struct ath9k_cal_list adcgain_caldata;
Sujithcbfe9462009-04-13 21:56:56 +0530711 struct ath9k_cal_list adcdc_caldata;
Luis R. Rodriguezdf23aca2010-04-15 17:39:11 -0400712 struct ath9k_cal_list tempCompCalData;
Sujithcbfe9462009-04-13 21:56:56 +0530713 struct ath9k_cal_list *cal_list;
714 struct ath9k_cal_list *cal_list_last;
715 struct ath9k_cal_list *cal_list_curr;
Sujith2660b812009-02-09 13:27:26 +0530716#define totalPowerMeasI meas0.unsign
717#define totalPowerMeasQ meas1.unsign
718#define totalIqCorrMeas meas2.sign
719#define totalAdcIOddPhase meas0.unsign
720#define totalAdcIEvenPhase meas1.unsign
721#define totalAdcQOddPhase meas2.unsign
722#define totalAdcQEvenPhase meas3.unsign
723#define totalAdcDcOffsetIOddPhase meas0.sign
724#define totalAdcDcOffsetIEvenPhase meas1.sign
725#define totalAdcDcOffsetQOddPhase meas2.sign
726#define totalAdcDcOffsetQEvenPhase meas3.sign
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700727 union {
728 u32 unsign[AR5416_MAX_CHAINS];
729 int32_t sign[AR5416_MAX_CHAINS];
Sujith2660b812009-02-09 13:27:26 +0530730 } meas0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700731 union {
732 u32 unsign[AR5416_MAX_CHAINS];
733 int32_t sign[AR5416_MAX_CHAINS];
Sujith2660b812009-02-09 13:27:26 +0530734 } meas1;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700735 union {
736 u32 unsign[AR5416_MAX_CHAINS];
737 int32_t sign[AR5416_MAX_CHAINS];
Sujith2660b812009-02-09 13:27:26 +0530738 } meas2;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700739 union {
740 u32 unsign[AR5416_MAX_CHAINS];
741 int32_t sign[AR5416_MAX_CHAINS];
Sujith2660b812009-02-09 13:27:26 +0530742 } meas3;
743 u16 cal_samples;
Sujith6a2b9e82008-08-11 14:04:32 +0530744
Sujith2660b812009-02-09 13:27:26 +0530745 u32 sta_id1_defaults;
746 u32 misc_mode;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700747 enum {
748 AUTO_32KHZ,
749 USE_32KHZ,
750 DONT_USE_32KHZ,
Sujith2660b812009-02-09 13:27:26 +0530751 } enable_32kHz_clock;
Sujith6a2b9e82008-08-11 14:04:32 +0530752
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400753 /* Private to hardware code */
754 struct ath_hw_private_ops private_ops;
755 /* Accessed by the lower level driver */
756 struct ath_hw_ops ops;
757
Luis R. Rodrigueze68a0602009-10-19 02:33:41 -0400758 /* Used to program the radio on non single-chip devices */
Sujith2660b812009-02-09 13:27:26 +0530759 u32 *analogBank0Data;
760 u32 *analogBank1Data;
761 u32 *analogBank2Data;
762 u32 *analogBank3Data;
763 u32 *analogBank6Data;
764 u32 *analogBank6TPCData;
765 u32 *analogBank7Data;
766 u32 *addac5416_21;
767 u32 *bank6Temp;
Sujith6a2b9e82008-08-11 14:04:32 +0530768
Felix Fietkau597a94b2010-04-26 15:04:37 -0400769 u8 txpower_limit;
Felix Fietkaue239d852010-01-15 02:34:58 +0100770 int coverage_class;
Sujith2660b812009-02-09 13:27:26 +0530771 u32 slottime;
Sujith2660b812009-02-09 13:27:26 +0530772 u32 globaltxtimeout;
Sujith6a2b9e82008-08-11 14:04:32 +0530773
774 /* ANI */
Sujith2660b812009-02-09 13:27:26 +0530775 u32 proc_phyerr;
Sujith2660b812009-02-09 13:27:26 +0530776 u32 aniperiod;
Sujith2660b812009-02-09 13:27:26 +0530777 int totalSizeDesired[5];
778 int coarse_high[5];
779 int coarse_low[5];
780 int firpwr[5];
781 enum ath9k_ani_cmd ani_function;
Sujith6a2b9e82008-08-11 14:04:32 +0530782
Luis R. Rodriguezaf03abe2009-09-09 02:33:11 -0700783 /* Bluetooth coexistance */
Luis R. Rodriguez766ec4a2009-09-09 14:52:02 -0700784 struct ath_btcoex_hw btcoex_hw;
Vivek Natarajana6ef5302011-04-26 10:39:53 +0530785 u32 bt_coex_bt_weight[AR9300_NUM_BT_WEIGHTS];
786 u32 bt_coex_wlan_weight[AR9300_NUM_WLAN_WEIGHTS];
Luis R. Rodriguezaf03abe2009-09-09 02:33:11 -0700787
Sujith2660b812009-02-09 13:27:26 +0530788 u32 intr_txqs;
Sujith2660b812009-02-09 13:27:26 +0530789 u8 txchainmask;
790 u8 rxchainmask;
Sujith6a2b9e82008-08-11 14:04:32 +0530791
Felix Fietkauc5d08552010-11-13 20:22:41 +0100792 struct ath_hw_radar_conf radar_conf;
793
Senthil Balasubramanian8bd1d072009-02-12 13:57:03 +0530794 u32 originalGain[22];
795 int initPDADC;
796 int PDADCdelta;
Felix Fietkau6de66dd2011-03-19 13:55:40 +0100797 int led_pin;
Felix Fietkau691680b2011-03-19 13:55:38 +0100798 u32 gpio_mask;
799 u32 gpio_val;
Senthil Balasubramanian8bd1d072009-02-12 13:57:03 +0530800
Sujith2660b812009-02-09 13:27:26 +0530801 struct ar5416IniArray iniModes;
802 struct ar5416IniArray iniCommon;
803 struct ar5416IniArray iniBank0;
804 struct ar5416IniArray iniBB_RfGain;
805 struct ar5416IniArray iniBank1;
806 struct ar5416IniArray iniBank2;
807 struct ar5416IniArray iniBank3;
808 struct ar5416IniArray iniBank6;
809 struct ar5416IniArray iniBank6TPC;
810 struct ar5416IniArray iniBank7;
811 struct ar5416IniArray iniAddac;
812 struct ar5416IniArray iniPcieSerdes;
Luis R. Rodriguez13ce3e92010-04-15 17:38:37 -0400813 struct ar5416IniArray iniPcieSerdesLowPower;
Sujith2660b812009-02-09 13:27:26 +0530814 struct ar5416IniArray iniModesAdditional;
Vasanthakumar Thiagarajand89baac2011-04-19 19:29:04 +0530815 struct ar5416IniArray iniModesAdditional_40M;
Sujith2660b812009-02-09 13:27:26 +0530816 struct ar5416IniArray iniModesRxGain;
817 struct ar5416IniArray iniModesTxGain;
Luis R. Rodriguez85643282009-10-19 02:33:33 -0400818 struct ar5416IniArray iniModes_9271_1_0_only;
Sujith193cd452009-09-18 15:04:07 +0530819 struct ar5416IniArray iniCckfirNormal;
820 struct ar5416IniArray iniCckfirJapan2484;
Sujith70807e92010-03-17 14:25:14 +0530821 struct ar5416IniArray iniCommon_normal_cck_fir_coeff_9271;
822 struct ar5416IniArray iniCommon_japan_2484_cck_fir_coeff_9271;
823 struct ar5416IniArray iniModes_9271_ANI_reg;
824 struct ar5416IniArray iniModes_high_power_tx_gain_9271;
825 struct ar5416IniArray iniModes_normal_power_tx_gain_9271;
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +0530826
Luis R. Rodriguez13ce3e92010-04-15 17:38:37 -0400827 struct ar5416IniArray iniMac[ATH_INI_NUM_SPLIT];
828 struct ar5416IniArray iniBB[ATH_INI_NUM_SPLIT];
829 struct ar5416IniArray iniRadio[ATH_INI_NUM_SPLIT];
830 struct ar5416IniArray iniSOC[ATH_INI_NUM_SPLIT];
831
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +0530832 u32 intr_gen_timer_trigger;
833 u32 intr_gen_timer_thresh;
834 struct ath_gen_timer_table hw_gen_timers;
Vasanthakumar Thiagarajan744d4022010-04-15 17:39:27 -0400835
836 struct ar9003_txs *ts_ring;
837 void *ts_start;
838 u32 ts_paddr_start;
839 u32 ts_paddr_end;
840 u16 ts_tail;
841 u8 ts_size;
Luis R. Rodriguezaea702b2010-05-13 13:33:43 -0400842
843 u32 bb_watchdog_last_status;
844 u32 bb_watchdog_timeout_ms; /* in ms, 0 to disable */
Rajkumar Manoharan51ac8cb2011-05-20 17:52:13 +0530845 u8 bb_hang_rx_ofdm; /* true if bb hang due to rx_ofdm */
Felix Fietkau717f6be2010-06-12 00:34:00 -0400846
Felix Fietkau1bf38662010-12-13 08:40:54 +0100847 unsigned int paprd_target_power;
848 unsigned int paprd_training_power;
Vasanthakumar Thiagarajan7072bf62010-12-15 07:30:52 -0800849 unsigned int paprd_ratemask;
Felix Fietkauf1a8abb2010-12-19 00:31:54 +0100850 unsigned int paprd_ratemask_ht40;
Vasanthakumar Thiagarajan45ef6a0b2010-12-15 07:30:53 -0800851 bool paprd_table_write_done;
Felix Fietkau717f6be2010-06-12 00:34:00 -0400852 u32 paprd_gain_table_entries[PAPRD_GAIN_TABLE_ENTRIES];
853 u8 paprd_gain_table_index[PAPRD_GAIN_TABLE_ENTRIES];
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -0400854 /*
855 * Store the permanent value of Reg 0x4004in WARegVal
856 * so we dont have to R/M/W. We should not be reading
857 * this register when in sleep states.
858 */
859 u32 WARegVal;
Senthil Balasubramanian6ee63f52010-11-10 05:03:16 -0800860
861 /* Enterprise mode cap */
862 u32 ent_mode;
Vasanthakumar Thiagarajanf2f5f2a2011-04-19 19:29:01 +0530863
864 bool is_clk_25mhz;
Gabor Juhos37625612011-06-21 11:23:23 +0200865 int (*get_mac_revision)(void);
Gabor Juhos7d95847c2011-06-21 11:23:51 +0200866 int (*external_reset)(void);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700867};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700868
Felix Fietkau0cb9e062011-04-13 21:56:43 +0200869struct ath_bus_ops {
870 enum ath_bus_type ath_bus_type;
871 void (*read_cachesize)(struct ath_common *common, int *csz);
872 bool (*eeprom_read)(struct ath_common *common, u32 off, u16 *data);
873 void (*bt_coex_prep)(struct ath_common *common);
874 void (*extn_synch_en)(struct ath_common *common);
875};
876
Luis R. Rodriguez9e4bffd2009-09-10 16:11:21 -0700877static inline struct ath_common *ath9k_hw_common(struct ath_hw *ah)
878{
879 return &ah->common;
880}
881
882static inline struct ath_regulatory *ath9k_hw_regulatory(struct ath_hw *ah)
883{
884 return &(ath9k_hw_common(ah)->regulatory);
885}
886
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400887static inline struct ath_hw_private_ops *ath9k_hw_private_ops(struct ath_hw *ah)
888{
889 return &ah->private_ops;
890}
891
892static inline struct ath_hw_ops *ath9k_hw_ops(struct ath_hw *ah)
893{
894 return &ah->ops;
895}
896
Vasanthakumar Thiagarajan895ad7e2010-12-15 07:30:49 -0800897static inline u8 get_streams(int mask)
898{
899 return !!(mask & BIT(0)) + !!(mask & BIT(1)) + !!(mask & BIT(2));
900}
901
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700902/* Initialization, Detach, Reset */
Sujith394cf0a2009-02-09 13:26:54 +0530903const char *ath9k_hw_probe(u16 vendorid, u16 devid);
Sujith285f2dd2010-01-08 10:36:07 +0530904void ath9k_hw_deinit(struct ath_hw *ah);
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700905int ath9k_hw_init(struct ath_hw *ah);
Sujithcbe61d82009-02-09 13:27:12 +0530906int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
Felix Fietkau20bd2a02010-07-31 00:12:00 +0200907 struct ath9k_hw_cal_data *caldata, bool bChannelChange);
Gabor Juhosa9a29ce2009-11-27 12:01:35 +0100908int ath9k_hw_fill_cap_info(struct ath_hw *ah);
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400909u32 ath9k_regd_get_ctl(struct ath_regulatory *reg, struct ath9k_channel *chan);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700910
Sujith394cf0a2009-02-09 13:26:54 +0530911/* GPIO / RFKILL / Antennae */
Sujithcbe61d82009-02-09 13:27:12 +0530912void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio);
913u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio);
914void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
Sujith394cf0a2009-02-09 13:26:54 +0530915 u32 ah_signal_type);
Sujithcbe61d82009-02-09 13:27:12 +0530916void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val);
Sujithcbe61d82009-02-09 13:27:12 +0530917u32 ath9k_hw_getdefantenna(struct ath_hw *ah);
918void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700919
Sujith394cf0a2009-02-09 13:26:54 +0530920/* General Operation */
Sujith0caa7b12009-02-16 13:23:20 +0530921bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout);
Felix Fietkaua9b6b252011-03-23 20:57:27 +0100922void ath9k_hw_write_array(struct ath_hw *ah, struct ar5416IniArray *array,
923 int column, unsigned int *writecnt);
Sujith394cf0a2009-02-09 13:26:54 +0530924u32 ath9k_hw_reverse_bits(u32 val, u32 n);
Luis R. Rodriguez4f0fc7c2009-05-06 02:20:00 -0400925u16 ath9k_hw_computetxtime(struct ath_hw *ah,
Felix Fietkau545750d2009-11-23 22:21:01 +0100926 u8 phy, int kbps,
Sujith394cf0a2009-02-09 13:26:54 +0530927 u32 frameLen, u16 rateix, bool shortPreamble);
Sujithcbe61d82009-02-09 13:27:12 +0530928void ath9k_hw_get_channel_centers(struct ath_hw *ah,
Sujith394cf0a2009-02-09 13:26:54 +0530929 struct ath9k_channel *chan,
930 struct chan_centers *centers);
Sujithcbe61d82009-02-09 13:27:12 +0530931u32 ath9k_hw_getrxfilter(struct ath_hw *ah);
932void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits);
933bool ath9k_hw_phy_disable(struct ath_hw *ah);
934bool ath9k_hw_disable(struct ath_hw *ah);
Felix Fietkaude40f312010-10-20 03:08:53 +0200935void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit, bool test);
Sujithcbe61d82009-02-09 13:27:12 +0530936void ath9k_hw_setopmode(struct ath_hw *ah);
937void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1);
Luis R. Rodriguezf2b21432009-09-10 08:50:20 -0700938void ath9k_hw_setbssidmask(struct ath_hw *ah);
939void ath9k_hw_write_associd(struct ath_hw *ah);
Felix Fietkaudd347f22011-03-22 21:54:17 +0100940u32 ath9k_hw_gettsf32(struct ath_hw *ah);
Sujithcbe61d82009-02-09 13:27:12 +0530941u64 ath9k_hw_gettsf64(struct ath_hw *ah);
942void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64);
943void ath9k_hw_reset_tsf(struct ath_hw *ah);
Sujith54e4cec2009-08-07 09:45:09 +0530944void ath9k_hw_set_tsfadjust(struct ath_hw *ah, u32 setting);
Felix Fietkau0005baf2010-01-15 02:33:40 +0100945void ath9k_hw_init_global_settings(struct ath_hw *ah);
Senthil Balasubramanianb84628e2011-04-22 11:32:12 +0530946u32 ar9003_get_pll_sqsum_dvc(struct ath_hw *ah);
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -0700947void ath9k_hw_set11nmac2040(struct ath_hw *ah);
Sujithcbe61d82009-02-09 13:27:12 +0530948void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period);
949void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
Sujith394cf0a2009-02-09 13:26:54 +0530950 const struct ath9k_beacon_state *bs);
Felix Fietkauc9c99e52010-04-19 19:57:29 +0200951bool ath9k_hw_check_alive(struct ath_hw *ah);
Luis R. Rodrigueza91d75a2009-09-09 20:29:18 -0700952
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -0700953bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode);
Luis R. Rodrigueza91d75a2009-09-09 20:29:18 -0700954
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +0530955/* Generic hw timer primitives */
956struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
957 void (*trigger)(void *),
958 void (*overflow)(void *),
959 void *arg,
960 u8 timer_index);
Luis R. Rodriguezcd9bf682009-09-13 02:08:34 -0700961void ath9k_hw_gen_timer_start(struct ath_hw *ah,
962 struct ath_gen_timer *timer,
963 u32 timer_next,
964 u32 timer_period);
965void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer);
966
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +0530967void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer);
968void ath_gen_timer_isr(struct ath_hw *hw);
969
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -0400970void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len);
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -0400971
Sujith05020d22010-03-17 14:25:23 +0530972/* HTC */
973void ath9k_hw_htc_resetinit(struct ath_hw *ah);
974
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400975/* PHY */
976void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah, u32 coef_scaled,
977 u32 *coef_mantissa, u32 *coef_exponent);
978
Luis R. Rodriguezebd5a142010-04-15 17:39:18 -0400979/*
980 * Code Specific to AR5008, AR9001 or AR9002,
981 * we stuff these here to avoid callbacks for AR9003.
982 */
Luis R. Rodriguezd8f492b2010-04-15 17:39:04 -0400983void ar9002_hw_cck_chan14_spread(struct ath_hw *ah);
Luis R. Rodriguezebd5a142010-04-15 17:39:18 -0400984int ar9002_hw_rf_claim(struct ath_hw *ah);
Luis R. Rodriguez78ec2672010-04-15 17:39:23 -0400985void ar9002_hw_enable_async_fifo(struct ath_hw *ah);
Sujithe9141f72010-06-01 15:14:10 +0530986void ar9002_hw_update_async_fifo(struct ath_hw *ah);
Luis R. Rodriguez6c94fdc2010-04-15 17:39:24 -0400987void ar9002_hw_enable_wep_aggregation(struct ath_hw *ah);
Luis R. Rodriguezd8f492b2010-04-15 17:39:04 -0400988
Felix Fietkau641d9922010-04-15 17:38:49 -0400989/*
Luis R. Rodriguezaea702b2010-05-13 13:33:43 -0400990 * Code specific to AR9003, we stuff these here to avoid callbacks
Felix Fietkau641d9922010-04-15 17:38:49 -0400991 * for older families
992 */
Luis R. Rodriguezaea702b2010-05-13 13:33:43 -0400993void ar9003_hw_bb_watchdog_config(struct ath_hw *ah);
994void ar9003_hw_bb_watchdog_read(struct ath_hw *ah);
995void ar9003_hw_bb_watchdog_dbg_info(struct ath_hw *ah);
Rajkumar Manoharan51ac8cb2011-05-20 17:52:13 +0530996void ar9003_hw_disable_phy_restart(struct ath_hw *ah);
Felix Fietkau717f6be2010-06-12 00:34:00 -0400997void ar9003_paprd_enable(struct ath_hw *ah, bool val);
998void ar9003_paprd_populate_single_table(struct ath_hw *ah,
Felix Fietkau20bd2a02010-07-31 00:12:00 +0200999 struct ath9k_hw_cal_data *caldata,
1000 int chain);
1001int ar9003_paprd_create_curve(struct ath_hw *ah,
1002 struct ath9k_hw_cal_data *caldata, int chain);
Felix Fietkau717f6be2010-06-12 00:34:00 -04001003int ar9003_paprd_setup_gain_table(struct ath_hw *ah, int chain);
1004int ar9003_paprd_init_table(struct ath_hw *ah);
1005bool ar9003_paprd_is_done(struct ath_hw *ah);
1006void ar9003_hw_set_paprd_txdesc(struct ath_hw *ah, void *ds, u8 chains);
Felix Fietkau641d9922010-04-15 17:38:49 -04001007
1008/* Hardware family op attach helpers */
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001009void ar5008_hw_attach_phy_ops(struct ath_hw *ah);
Luis R. Rodriguez8525f282010-04-15 17:38:19 -04001010void ar9002_hw_attach_phy_ops(struct ath_hw *ah);
1011void ar9003_hw_attach_phy_ops(struct ath_hw *ah);
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001012
Luis R. Rodriguez795f5e22010-04-15 17:39:00 -04001013void ar9002_hw_attach_calib_ops(struct ath_hw *ah);
1014void ar9003_hw_attach_calib_ops(struct ath_hw *ah);
1015
Luis R. Rodriguezb3950e62010-04-15 17:39:03 -04001016void ar9002_hw_attach_ops(struct ath_hw *ah);
1017void ar9003_hw_attach_ops(struct ath_hw *ah);
1018
Rajkumar Manoharanc2ba3342010-09-03 16:00:00 +05301019void ar9002_hw_load_ani_reg(struct ath_hw *ah, struct ath9k_channel *chan);
Luis R. Rodriguezac0bb762010-06-12 00:33:42 -04001020/*
1021 * ANI work can be shared between all families but a next
1022 * generation implementation of ANI will be used only for AR9003 only
1023 * for now as the other families still need to be tested with the same
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -04001024 * next generation ANI. Feel free to start testing it though for the
1025 * older families (AR5008, AR9001, AR9002) by using modparam_force_new_ani.
Luis R. Rodriguezac0bb762010-06-12 00:33:42 -04001026 */
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -04001027extern int modparam_force_new_ani;
Felix Fietkau8eb49802010-10-04 20:09:49 +02001028void ath9k_ani_reset(struct ath_hw *ah, bool is_scanning);
Felix Fietkaubfc472b2010-10-04 20:09:48 +02001029void ath9k_hw_proc_mib_event(struct ath_hw *ah);
Felix Fietkau95792172010-10-04 20:09:50 +02001030void ath9k_hw_ani_monitor(struct ath_hw *ah, struct ath9k_channel *chan);
Luis R. Rodriguezac0bb762010-06-12 00:33:42 -04001031
Vasanthakumar Thiagarajan7b6840a2009-09-07 17:46:49 +05301032#define ATH_PCIE_CAP_LINK_CTRL 0x70
1033#define ATH_PCIE_CAP_LINK_L0S 1
1034#define ATH_PCIE_CAP_LINK_L1 2
1035
Luis R. Rodriguez73377252010-06-12 00:33:39 -04001036#define ATH9K_CLOCK_RATE_CCK 22
1037#define ATH9K_CLOCK_RATE_5GHZ_OFDM 40
1038#define ATH9K_CLOCK_RATE_2GHZ_OFDM 44
1039#define ATH9K_CLOCK_FAST_RATE_5GHZ_OFDM 44
1040
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001041#endif