blob: 0ceca4457d3bdcb42a88a19eb131d9bf4d675330 [file] [log] [blame]
Govindraj.Rb6126332010-09-27 20:20:49 +05301/*
2 * Driver for OMAP-UART controller.
3 * Based on drivers/serial/8250.c
4 *
5 * Copyright (C) 2010 Texas Instruments.
6 *
7 * Authors:
8 * Govindraj R <govindraj.raja@ti.com>
9 * Thara Gopinath <thara@ti.com>
10 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2 of the License, or
14 * (at your option) any later version.
15 *
Lucas De Marchi25985ed2011-03-30 22:57:33 -030016 * Note: This driver is made separate from 8250 driver as we cannot
Govindraj.Rb6126332010-09-27 20:20:49 +053017 * over load 8250 driver with omap platform specific configuration for
18 * features like DMA, it makes easier to implement features like DMA and
19 * hardware flow control and software flow control configuration with
20 * this driver as required for the omap-platform.
21 */
22
Thomas Weber364a6ec2011-02-01 08:30:41 +010023#if defined(CONFIG_SERIAL_OMAP_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
24#define SUPPORT_SYSRQ
25#endif
26
Govindraj.Rb6126332010-09-27 20:20:49 +053027#include <linux/module.h>
28#include <linux/init.h>
29#include <linux/console.h>
30#include <linux/serial_reg.h>
31#include <linux/delay.h>
32#include <linux/slab.h>
33#include <linux/tty.h>
34#include <linux/tty_flip.h>
35#include <linux/io.h>
Govindraj.Rb6126332010-09-27 20:20:49 +053036#include <linux/clk.h>
37#include <linux/serial_core.h>
38#include <linux/irq.h>
Govindraj.Rfcdca752011-02-28 18:12:23 +053039#include <linux/pm_runtime.h>
Rajendra Nayakd92b0df2011-12-14 17:25:45 +053040#include <linux/of.h>
NeilBrown9574f362012-07-30 10:30:26 +100041#include <linux/gpio.h>
Govindraj.Rb6126332010-09-27 20:20:49 +053042
Govindraj.Rb6126332010-09-27 20:20:49 +053043#include <plat/dmtimer.h>
44#include <plat/omap-serial.h>
45
Govindraj.R7c77c8d2012-04-03 19:12:34 +053046#define UART_BUILD_REVISION(x, y) (((x) << 8) | (y))
47
48#define OMAP_UART_REV_42 0x0402
49#define OMAP_UART_REV_46 0x0406
50#define OMAP_UART_REV_52 0x0502
51#define OMAP_UART_REV_63 0x0603
52
Rajendra Nayak8fe789d2011-12-14 17:25:44 +053053#define DEFAULT_CLK_SPEED 48000000 /* 48Mhz*/
54
Paul Walmsley0ba5f662012-01-25 19:50:36 -070055/* SCR register bitmasks */
56#define OMAP_UART_SCR_RX_TRIG_GRANU1_MASK (1 << 7)
57
58/* FCR register bitmasks */
59#define OMAP_UART_FCR_RX_FIFO_TRIG_SHIFT 6
60#define OMAP_UART_FCR_RX_FIFO_TRIG_MASK (0x3 << 6)
61
Govindraj.R7c77c8d2012-04-03 19:12:34 +053062/* MVR register bitmasks */
63#define OMAP_UART_MVR_SCHEME_SHIFT 30
64
65#define OMAP_UART_LEGACY_MVR_MAJ_MASK 0xf0
66#define OMAP_UART_LEGACY_MVR_MAJ_SHIFT 4
67#define OMAP_UART_LEGACY_MVR_MIN_MASK 0x0f
68
69#define OMAP_UART_MVR_MAJ_MASK 0x700
70#define OMAP_UART_MVR_MAJ_SHIFT 8
71#define OMAP_UART_MVR_MIN_MASK 0x3f
72
Govindraj.Rb6126332010-09-27 20:20:49 +053073static struct uart_omap_port *ui[OMAP_MAX_HSUART_PORTS];
74
75/* Forward declaration of functions */
Govindraj.R94734742011-11-07 19:00:33 +053076static void serial_omap_mdr1_errataset(struct uart_omap_port *up, u8 mdr1);
Govindraj.Rb6126332010-09-27 20:20:49 +053077
Govindraj.R2fd14962011-11-09 17:41:21 +053078static struct workqueue_struct *serial_omap_uart_wq;
Govindraj.Rb6126332010-09-27 20:20:49 +053079
80static inline unsigned int serial_in(struct uart_omap_port *up, int offset)
81{
82 offset <<= up->port.regshift;
83 return readw(up->port.membase + offset);
84}
85
86static inline void serial_out(struct uart_omap_port *up, int offset, int value)
87{
88 offset <<= up->port.regshift;
89 writew(value, up->port.membase + offset);
90}
91
92static inline void serial_omap_clear_fifos(struct uart_omap_port *up)
93{
94 serial_out(up, UART_FCR, UART_FCR_ENABLE_FIFO);
95 serial_out(up, UART_FCR, UART_FCR_ENABLE_FIFO |
96 UART_FCR_CLEAR_RCVR | UART_FCR_CLEAR_XMIT);
97 serial_out(up, UART_FCR, 0);
98}
99
Felipe Balbie5b57c02012-08-23 13:32:42 +0300100static int serial_omap_get_context_loss_count(struct uart_omap_port *up)
101{
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300102 struct omap_uart_port_info *pdata = up->dev->platform_data;
Felipe Balbie5b57c02012-08-23 13:32:42 +0300103
104 if (!pdata->get_context_loss_count)
105 return 0;
106
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300107 return pdata->get_context_loss_count(up->dev);
Felipe Balbie5b57c02012-08-23 13:32:42 +0300108}
109
110static void serial_omap_set_forceidle(struct uart_omap_port *up)
111{
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300112 struct omap_uart_port_info *pdata = up->dev->platform_data;
Felipe Balbie5b57c02012-08-23 13:32:42 +0300113
114 if (pdata->set_forceidle)
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300115 pdata->set_forceidle(up->dev);
Felipe Balbie5b57c02012-08-23 13:32:42 +0300116}
117
118static void serial_omap_set_noidle(struct uart_omap_port *up)
119{
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300120 struct omap_uart_port_info *pdata = up->dev->platform_data;
Felipe Balbie5b57c02012-08-23 13:32:42 +0300121
122 if (pdata->set_noidle)
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300123 pdata->set_noidle(up->dev);
Felipe Balbie5b57c02012-08-23 13:32:42 +0300124}
125
126static void serial_omap_enable_wakeup(struct uart_omap_port *up, bool enable)
127{
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300128 struct omap_uart_port_info *pdata = up->dev->platform_data;
Felipe Balbie5b57c02012-08-23 13:32:42 +0300129
130 if (pdata->enable_wakeup)
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300131 pdata->enable_wakeup(up->dev, enable);
Felipe Balbie5b57c02012-08-23 13:32:42 +0300132}
133
Govindraj.Rb6126332010-09-27 20:20:49 +0530134/*
135 * serial_omap_get_divisor - calculate divisor value
136 * @port: uart port info
137 * @baud: baudrate for which divisor needs to be calculated.
138 *
139 * We have written our own function to get the divisor so as to support
140 * 13x mode. 3Mbps Baudrate as an different divisor.
141 * Reference OMAP TRM Chapter 17:
142 * Table 17-1. UART Mode Baud Rates, Divisor Values, and Error Rates
143 * referring to oversampling - divisor value
144 * baudrate 460,800 to 3,686,400 all have divisor 13
145 * except 3,000,000 which has divisor value 16
146 */
147static unsigned int
148serial_omap_get_divisor(struct uart_port *port, unsigned int baud)
149{
150 unsigned int divisor;
151
152 if (baud > OMAP_MODE13X_SPEED && baud != 3000000)
153 divisor = 13;
154 else
155 divisor = 16;
156 return port->uartclk/(baud * divisor);
157}
158
Govindraj.Rb6126332010-09-27 20:20:49 +0530159static void serial_omap_enable_ms(struct uart_port *port)
160{
Felipe Balbic990f352012-08-23 13:32:41 +0300161 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530162
Rajendra Nayakba774332011-12-14 17:25:43 +0530163 dev_dbg(up->port.dev, "serial_omap_enable_ms+%d\n", up->port.line);
Govindraj.Rfcdca752011-02-28 18:12:23 +0530164
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300165 pm_runtime_get_sync(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530166 up->ier |= UART_IER_MSI;
167 serial_out(up, UART_IER, up->ier);
Felipe Balbi660ac5f2012-09-06 15:45:26 +0300168 pm_runtime_mark_last_busy(up->dev);
169 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530170}
171
172static void serial_omap_stop_tx(struct uart_port *port)
173{
Felipe Balbic990f352012-08-23 13:32:41 +0300174 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530175
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300176 pm_runtime_get_sync(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530177 if (up->ier & UART_IER_THRI) {
178 up->ier &= ~UART_IER_THRI;
179 serial_out(up, UART_IER, up->ier);
180 }
Govindraj.Rfcdca752011-02-28 18:12:23 +0530181
Felipe Balbi49457432012-09-06 15:45:21 +0300182 serial_omap_set_forceidle(up);
Paul Walmsleybe4b0282012-01-25 19:50:52 -0700183
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300184 pm_runtime_mark_last_busy(up->dev);
185 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530186}
187
188static void serial_omap_stop_rx(struct uart_port *port)
189{
Felipe Balbic990f352012-08-23 13:32:41 +0300190 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530191
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300192 pm_runtime_get_sync(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530193 up->ier &= ~UART_IER_RLSI;
194 up->port.read_status_mask &= ~UART_LSR_DR;
195 serial_out(up, UART_IER, up->ier);
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300196 pm_runtime_mark_last_busy(up->dev);
197 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530198}
199
Felipe Balbibf63a082012-09-06 15:45:25 +0300200static void transmit_chars(struct uart_omap_port *up, unsigned int lsr)
Govindraj.Rb6126332010-09-27 20:20:49 +0530201{
202 struct circ_buf *xmit = &up->port.state->xmit;
203 int count;
204
Felipe Balbibf63a082012-09-06 15:45:25 +0300205 if (!(lsr & UART_LSR_THRE))
206 return;
207
Govindraj.Rb6126332010-09-27 20:20:49 +0530208 if (up->port.x_char) {
209 serial_out(up, UART_TX, up->port.x_char);
210 up->port.icount.tx++;
211 up->port.x_char = 0;
212 return;
213 }
214 if (uart_circ_empty(xmit) || uart_tx_stopped(&up->port)) {
215 serial_omap_stop_tx(&up->port);
216 return;
217 }
Greg Kroah-Hartmanaf681ca2012-01-26 11:14:42 -0800218 count = up->port.fifosize / 4;
Govindraj.Rb6126332010-09-27 20:20:49 +0530219 do {
220 serial_out(up, UART_TX, xmit->buf[xmit->tail]);
221 xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
222 up->port.icount.tx++;
223 if (uart_circ_empty(xmit))
224 break;
225 } while (--count > 0);
226
227 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
228 uart_write_wakeup(&up->port);
229
230 if (uart_circ_empty(xmit))
231 serial_omap_stop_tx(&up->port);
232}
233
234static inline void serial_omap_enable_ier_thri(struct uart_omap_port *up)
235{
236 if (!(up->ier & UART_IER_THRI)) {
237 up->ier |= UART_IER_THRI;
238 serial_out(up, UART_IER, up->ier);
239 }
240}
241
242static void serial_omap_start_tx(struct uart_port *port)
243{
Felipe Balbic990f352012-08-23 13:32:41 +0300244 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530245
Felipe Balbi49457432012-09-06 15:45:21 +0300246 pm_runtime_get_sync(up->dev);
247 serial_omap_enable_ier_thri(up);
248 serial_omap_set_noidle(up);
249 pm_runtime_mark_last_busy(up->dev);
250 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530251}
252
253static unsigned int check_modem_status(struct uart_omap_port *up)
254{
255 unsigned int status;
256
257 status = serial_in(up, UART_MSR);
258 status |= up->msr_saved_flags;
259 up->msr_saved_flags = 0;
260 if ((status & UART_MSR_ANY_DELTA) == 0)
261 return status;
262
263 if (status & UART_MSR_ANY_DELTA && up->ier & UART_IER_MSI &&
264 up->port.state != NULL) {
265 if (status & UART_MSR_TERI)
266 up->port.icount.rng++;
267 if (status & UART_MSR_DDSR)
268 up->port.icount.dsr++;
269 if (status & UART_MSR_DDCD)
270 uart_handle_dcd_change
271 (&up->port, status & UART_MSR_DCD);
272 if (status & UART_MSR_DCTS)
273 uart_handle_cts_change
274 (&up->port, status & UART_MSR_CTS);
275 wake_up_interruptible(&up->port.state->port.delta_msr_wait);
276 }
277
278 return status;
279}
280
Felipe Balbi72256cb2012-09-06 15:45:24 +0300281static void serial_omap_rlsi(struct uart_omap_port *up, unsigned int lsr)
282{
283 unsigned int flag;
284
285 up->port.icount.rx++;
286 flag = TTY_NORMAL;
287
288 if (lsr & UART_LSR_BI) {
289 flag = TTY_BREAK;
290 lsr &= ~(UART_LSR_FE | UART_LSR_PE);
291 up->port.icount.brk++;
292 /*
293 * We do the SysRQ and SAK checking
294 * here because otherwise the break
295 * may get masked by ignore_status_mask
296 * or read_status_mask.
297 */
298 if (uart_handle_break(&up->port))
299 return;
300
301 }
302
303 if (lsr & UART_LSR_PE) {
304 flag = TTY_PARITY;
305 up->port.icount.parity++;
306 }
307
308 if (lsr & UART_LSR_FE) {
309 flag = TTY_FRAME;
310 up->port.icount.frame++;
311 }
312
313 if (lsr & UART_LSR_OE)
314 up->port.icount.overrun++;
315
316#ifdef CONFIG_SERIAL_OMAP_CONSOLE
317 if (up->port.line == up->port.cons->index) {
318 /* Recover the break flag from console xmit */
319 lsr |= up->lsr_break_flag;
320 }
321#endif
322 uart_insert_char(&up->port, lsr, UART_LSR_OE, 0, flag);
323}
324
325static void serial_omap_rdi(struct uart_omap_port *up, unsigned int lsr)
326{
327 unsigned char ch = 0;
328 unsigned int flag;
329
330 if (!(lsr & UART_LSR_DR))
331 return;
332
333 ch = serial_in(up, UART_RX);
334 flag = TTY_NORMAL;
335 up->port.icount.rx++;
336
337 if (uart_handle_sysrq_char(&up->port, ch))
338 return;
339
340 uart_insert_char(&up->port, lsr, UART_LSR_OE, ch, flag);
341}
342
Govindraj.Rb6126332010-09-27 20:20:49 +0530343/**
344 * serial_omap_irq() - This handles the interrupt from one port
345 * @irq: uart port irq number
346 * @dev_id: uart port info
347 */
348static inline irqreturn_t serial_omap_irq(int irq, void *dev_id)
349{
350 struct uart_omap_port *up = dev_id;
Felipe Balbi72256cb2012-09-06 15:45:24 +0300351 struct tty_struct *tty = up->port.state->port.tty;
Govindraj.Rb6126332010-09-27 20:20:49 +0530352 unsigned int iir, lsr;
Felipe Balbi81b75ae2012-09-06 15:45:23 +0300353 unsigned int type;
Govindraj.Rb6126332010-09-27 20:20:49 +0530354 unsigned long flags;
Felipe Balbi81b75ae2012-09-06 15:45:23 +0300355 irqreturn_t ret = IRQ_NONE;
Felipe Balbi72256cb2012-09-06 15:45:24 +0300356 int max_count = 256;
Govindraj.Rb6126332010-09-27 20:20:49 +0530357
358 spin_lock_irqsave(&up->port.lock, flags);
Felipe Balbi81b75ae2012-09-06 15:45:23 +0300359 pm_runtime_get_sync(up->dev);
Felipe Balbi81b75ae2012-09-06 15:45:23 +0300360
Felipe Balbi72256cb2012-09-06 15:45:24 +0300361 do {
Felipe Balbi81b75ae2012-09-06 15:45:23 +0300362 iir = serial_in(up, UART_IIR);
Felipe Balbi72256cb2012-09-06 15:45:24 +0300363 if (iir & UART_IIR_NO_INT)
364 break;
Govindraj.Rb6126332010-09-27 20:20:49 +0530365
Felipe Balbi72256cb2012-09-06 15:45:24 +0300366 ret = IRQ_HANDLED;
367 lsr = serial_in(up, UART_LSR);
368
369 /* extract IRQ type from IIR register */
370 type = iir & 0x3e;
371
372 switch (type) {
373 case UART_IIR_MSI:
374 check_modem_status(up);
375 break;
376 case UART_IIR_THRI:
Felipe Balbibf63a082012-09-06 15:45:25 +0300377 transmit_chars(up, lsr);
Felipe Balbi72256cb2012-09-06 15:45:24 +0300378 break;
379 case UART_IIR_RX_TIMEOUT:
380 /* FALLTHROUGH */
381 case UART_IIR_RDI:
382 serial_omap_rdi(up, lsr);
383 break;
384 case UART_IIR_RLSI:
385 serial_omap_rlsi(up, lsr);
386 break;
387 case UART_IIR_CTS_RTS_DSR:
388 /* simply try again */
389 break;
390 case UART_IIR_XOFF:
391 /* FALLTHROUGH */
392 default:
393 break;
394 }
395 } while (!(iir & UART_IIR_NO_INT) && max_count--);
396
Govindraj.Rb6126332010-09-27 20:20:49 +0530397 spin_unlock_irqrestore(&up->port.lock, flags);
Felipe Balbi72256cb2012-09-06 15:45:24 +0300398
399 tty_flip_buffer_push(tty);
400
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300401 pm_runtime_mark_last_busy(up->dev);
402 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530403 up->port_activity = jiffies;
Felipe Balbi81b75ae2012-09-06 15:45:23 +0300404
405 return ret;
Govindraj.Rb6126332010-09-27 20:20:49 +0530406}
407
408static unsigned int serial_omap_tx_empty(struct uart_port *port)
409{
Felipe Balbic990f352012-08-23 13:32:41 +0300410 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530411 unsigned long flags = 0;
412 unsigned int ret = 0;
413
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300414 pm_runtime_get_sync(up->dev);
Rajendra Nayakba774332011-12-14 17:25:43 +0530415 dev_dbg(up->port.dev, "serial_omap_tx_empty+%d\n", up->port.line);
Govindraj.Rb6126332010-09-27 20:20:49 +0530416 spin_lock_irqsave(&up->port.lock, flags);
417 ret = serial_in(up, UART_LSR) & UART_LSR_TEMT ? TIOCSER_TEMT : 0;
418 spin_unlock_irqrestore(&up->port.lock, flags);
Felipe Balbi660ac5f2012-09-06 15:45:26 +0300419 pm_runtime_mark_last_busy(up->dev);
420 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530421 return ret;
422}
423
424static unsigned int serial_omap_get_mctrl(struct uart_port *port)
425{
Felipe Balbic990f352012-08-23 13:32:41 +0300426 struct uart_omap_port *up = to_uart_omap_port(port);
Shubhrajyoti D514f31d2011-11-21 15:43:28 +0530427 unsigned int status;
Govindraj.Rb6126332010-09-27 20:20:49 +0530428 unsigned int ret = 0;
429
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300430 pm_runtime_get_sync(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530431 status = check_modem_status(up);
Felipe Balbi660ac5f2012-09-06 15:45:26 +0300432 pm_runtime_mark_last_busy(up->dev);
433 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rfcdca752011-02-28 18:12:23 +0530434
Rajendra Nayakba774332011-12-14 17:25:43 +0530435 dev_dbg(up->port.dev, "serial_omap_get_mctrl+%d\n", up->port.line);
Govindraj.Rb6126332010-09-27 20:20:49 +0530436
437 if (status & UART_MSR_DCD)
438 ret |= TIOCM_CAR;
439 if (status & UART_MSR_RI)
440 ret |= TIOCM_RNG;
441 if (status & UART_MSR_DSR)
442 ret |= TIOCM_DSR;
443 if (status & UART_MSR_CTS)
444 ret |= TIOCM_CTS;
445 return ret;
446}
447
448static void serial_omap_set_mctrl(struct uart_port *port, unsigned int mctrl)
449{
Felipe Balbic990f352012-08-23 13:32:41 +0300450 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530451 unsigned char mcr = 0;
452
Rajendra Nayakba774332011-12-14 17:25:43 +0530453 dev_dbg(up->port.dev, "serial_omap_set_mctrl+%d\n", up->port.line);
Govindraj.Rb6126332010-09-27 20:20:49 +0530454 if (mctrl & TIOCM_RTS)
455 mcr |= UART_MCR_RTS;
456 if (mctrl & TIOCM_DTR)
457 mcr |= UART_MCR_DTR;
458 if (mctrl & TIOCM_OUT1)
459 mcr |= UART_MCR_OUT1;
460 if (mctrl & TIOCM_OUT2)
461 mcr |= UART_MCR_OUT2;
462 if (mctrl & TIOCM_LOOP)
463 mcr |= UART_MCR_LOOP;
464
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300465 pm_runtime_get_sync(up->dev);
Govindraj.Rc538d202011-11-07 18:57:03 +0530466 up->mcr = serial_in(up, UART_MCR);
467 up->mcr |= mcr;
468 serial_out(up, UART_MCR, up->mcr);
Felipe Balbi660ac5f2012-09-06 15:45:26 +0300469 pm_runtime_mark_last_busy(up->dev);
470 pm_runtime_put_autosuspend(up->dev);
NeilBrown9574f362012-07-30 10:30:26 +1000471
472 if (gpio_is_valid(up->DTR_gpio) &&
473 !!(mctrl & TIOCM_DTR) != up->DTR_active) {
474 up->DTR_active = !up->DTR_active;
475 if (gpio_cansleep(up->DTR_gpio))
476 schedule_work(&up->qos_work);
477 else
478 gpio_set_value(up->DTR_gpio,
479 up->DTR_active != up->DTR_inverted);
480 }
Govindraj.Rb6126332010-09-27 20:20:49 +0530481}
482
483static void serial_omap_break_ctl(struct uart_port *port, int break_state)
484{
Felipe Balbic990f352012-08-23 13:32:41 +0300485 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530486 unsigned long flags = 0;
487
Rajendra Nayakba774332011-12-14 17:25:43 +0530488 dev_dbg(up->port.dev, "serial_omap_break_ctl+%d\n", up->port.line);
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300489 pm_runtime_get_sync(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530490 spin_lock_irqsave(&up->port.lock, flags);
491 if (break_state == -1)
492 up->lcr |= UART_LCR_SBC;
493 else
494 up->lcr &= ~UART_LCR_SBC;
495 serial_out(up, UART_LCR, up->lcr);
496 spin_unlock_irqrestore(&up->port.lock, flags);
Felipe Balbi660ac5f2012-09-06 15:45:26 +0300497 pm_runtime_mark_last_busy(up->dev);
498 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530499}
500
501static int serial_omap_startup(struct uart_port *port)
502{
Felipe Balbic990f352012-08-23 13:32:41 +0300503 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530504 unsigned long flags = 0;
505 int retval;
506
507 /*
508 * Allocate the IRQ
509 */
510 retval = request_irq(up->port.irq, serial_omap_irq, up->port.irqflags,
511 up->name, up);
512 if (retval)
513 return retval;
514
Rajendra Nayakba774332011-12-14 17:25:43 +0530515 dev_dbg(up->port.dev, "serial_omap_startup+%d\n", up->port.line);
Govindraj.Rb6126332010-09-27 20:20:49 +0530516
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300517 pm_runtime_get_sync(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530518 /*
519 * Clear the FIFO buffers and disable them.
520 * (they will be reenabled in set_termios())
521 */
522 serial_omap_clear_fifos(up);
523 /* For Hardware flow control */
524 serial_out(up, UART_MCR, UART_MCR_RTS);
525
526 /*
527 * Clear the interrupt registers.
528 */
529 (void) serial_in(up, UART_LSR);
530 if (serial_in(up, UART_LSR) & UART_LSR_DR)
531 (void) serial_in(up, UART_RX);
532 (void) serial_in(up, UART_IIR);
533 (void) serial_in(up, UART_MSR);
534
535 /*
536 * Now, initialize the UART
537 */
538 serial_out(up, UART_LCR, UART_LCR_WLEN8);
539 spin_lock_irqsave(&up->port.lock, flags);
540 /*
541 * Most PC uarts need OUT2 raised to enable interrupts.
542 */
543 up->port.mctrl |= TIOCM_OUT2;
544 serial_omap_set_mctrl(&up->port, up->port.mctrl);
545 spin_unlock_irqrestore(&up->port.lock, flags);
546
547 up->msr_saved_flags = 0;
Govindraj.Rb6126332010-09-27 20:20:49 +0530548 /*
549 * Finally, enable interrupts. Note: Modem status interrupts
550 * are set via set_termios(), which will be occurring imminently
551 * anyway, so we don't enable them here.
552 */
553 up->ier = UART_IER_RLSI | UART_IER_RDI;
554 serial_out(up, UART_IER, up->ier);
555
Jarkko Nikula78841462011-01-24 17:51:22 +0200556 /* Enable module level wake up */
557 serial_out(up, UART_OMAP_WER, OMAP_UART_WER_MOD_WKUP);
558
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300559 pm_runtime_mark_last_busy(up->dev);
560 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530561 up->port_activity = jiffies;
562 return 0;
563}
564
565static void serial_omap_shutdown(struct uart_port *port)
566{
Felipe Balbic990f352012-08-23 13:32:41 +0300567 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530568 unsigned long flags = 0;
569
Rajendra Nayakba774332011-12-14 17:25:43 +0530570 dev_dbg(up->port.dev, "serial_omap_shutdown+%d\n", up->port.line);
Govindraj.Rfcdca752011-02-28 18:12:23 +0530571
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300572 pm_runtime_get_sync(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530573 /*
574 * Disable interrupts from this port
575 */
576 up->ier = 0;
577 serial_out(up, UART_IER, 0);
578
579 spin_lock_irqsave(&up->port.lock, flags);
580 up->port.mctrl &= ~TIOCM_OUT2;
581 serial_omap_set_mctrl(&up->port, up->port.mctrl);
582 spin_unlock_irqrestore(&up->port.lock, flags);
583
584 /*
585 * Disable break condition and FIFOs
586 */
587 serial_out(up, UART_LCR, serial_in(up, UART_LCR) & ~UART_LCR_SBC);
588 serial_omap_clear_fifos(up);
589
590 /*
591 * Read data port to reset things, and then free the irq
592 */
593 if (serial_in(up, UART_LSR) & UART_LSR_DR)
594 (void) serial_in(up, UART_RX);
Govindraj.Rfcdca752011-02-28 18:12:23 +0530595
Felipe Balbi660ac5f2012-09-06 15:45:26 +0300596 pm_runtime_mark_last_busy(up->dev);
597 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530598 free_irq(up->port.irq, up);
599}
600
601static inline void
602serial_omap_configure_xonxoff
603 (struct uart_omap_port *up, struct ktermios *termios)
604{
Govindraj.Rb6126332010-09-27 20:20:49 +0530605 up->lcr = serial_in(up, UART_LCR);
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800606 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
Govindraj.Rb6126332010-09-27 20:20:49 +0530607 up->efr = serial_in(up, UART_EFR);
608 serial_out(up, UART_EFR, up->efr & ~UART_EFR_ECB);
609
610 serial_out(up, UART_XON1, termios->c_cc[VSTART]);
611 serial_out(up, UART_XOFF1, termios->c_cc[VSTOP]);
612
613 /* clear SW control mode bits */
Govindraj.Rc538d202011-11-07 18:57:03 +0530614 up->efr &= OMAP_UART_SW_CLR;
Govindraj.Rb6126332010-09-27 20:20:49 +0530615
616 /*
617 * IXON Flag:
618 * Enable XON/XOFF flow control on output.
619 * Transmit XON1, XOFF1
620 */
621 if (termios->c_iflag & IXON)
Govindraj.Rc538d202011-11-07 18:57:03 +0530622 up->efr |= OMAP_UART_SW_TX;
Govindraj.Rb6126332010-09-27 20:20:49 +0530623
624 /*
625 * IXOFF Flag:
626 * Enable XON/XOFF flow control on input.
627 * Receiver compares XON1, XOFF1.
628 */
629 if (termios->c_iflag & IXOFF)
Govindraj.Rc538d202011-11-07 18:57:03 +0530630 up->efr |= OMAP_UART_SW_RX;
Govindraj.Rb6126332010-09-27 20:20:49 +0530631
632 serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800633 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
Govindraj.Rb6126332010-09-27 20:20:49 +0530634
635 up->mcr = serial_in(up, UART_MCR);
636
637 /*
638 * IXANY Flag:
639 * Enable any character to restart output.
640 * Operation resumes after receiving any
641 * character after recognition of the XOFF character
642 */
643 if (termios->c_iflag & IXANY)
644 up->mcr |= UART_MCR_XONANY;
645
646 serial_out(up, UART_MCR, up->mcr | UART_MCR_TCRTLR);
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800647 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
Govindraj.Rb6126332010-09-27 20:20:49 +0530648 serial_out(up, UART_TI752_TCR, OMAP_UART_TCR_TRIG);
649 /* Enable special char function UARTi.EFR_REG[5] and
650 * load the new software flow control mode IXON or IXOFF
651 * and restore the UARTi.EFR_REG[4] ENHANCED_EN value.
652 */
Govindraj.Rc538d202011-11-07 18:57:03 +0530653 serial_out(up, UART_EFR, up->efr | UART_EFR_SCD);
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800654 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
Govindraj.Rb6126332010-09-27 20:20:49 +0530655
656 serial_out(up, UART_MCR, up->mcr & ~UART_MCR_TCRTLR);
657 serial_out(up, UART_LCR, up->lcr);
658}
659
Govindraj.R2fd14962011-11-09 17:41:21 +0530660static void serial_omap_uart_qos_work(struct work_struct *work)
661{
662 struct uart_omap_port *up = container_of(work, struct uart_omap_port,
663 qos_work);
664
665 pm_qos_update_request(&up->pm_qos_request, up->latency);
NeilBrown9574f362012-07-30 10:30:26 +1000666 if (gpio_is_valid(up->DTR_gpio))
667 gpio_set_value_cansleep(up->DTR_gpio,
668 up->DTR_active != up->DTR_inverted);
Govindraj.R2fd14962011-11-09 17:41:21 +0530669}
670
Govindraj.Rb6126332010-09-27 20:20:49 +0530671static void
672serial_omap_set_termios(struct uart_port *port, struct ktermios *termios,
673 struct ktermios *old)
674{
Felipe Balbic990f352012-08-23 13:32:41 +0300675 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530676 unsigned char cval = 0;
677 unsigned char efr = 0;
678 unsigned long flags = 0;
679 unsigned int baud, quot;
680
681 switch (termios->c_cflag & CSIZE) {
682 case CS5:
683 cval = UART_LCR_WLEN5;
684 break;
685 case CS6:
686 cval = UART_LCR_WLEN6;
687 break;
688 case CS7:
689 cval = UART_LCR_WLEN7;
690 break;
691 default:
692 case CS8:
693 cval = UART_LCR_WLEN8;
694 break;
695 }
696
697 if (termios->c_cflag & CSTOPB)
698 cval |= UART_LCR_STOP;
699 if (termios->c_cflag & PARENB)
700 cval |= UART_LCR_PARITY;
701 if (!(termios->c_cflag & PARODD))
702 cval |= UART_LCR_EPAR;
703
704 /*
705 * Ask the core to calculate the divisor for us.
706 */
707
708 baud = uart_get_baud_rate(port, termios, old, 0, port->uartclk/13);
709 quot = serial_omap_get_divisor(port, baud);
710
Govindraj.R2fd14962011-11-09 17:41:21 +0530711 /* calculate wakeup latency constraint */
Paul Walmsley19723452012-01-25 19:50:56 -0700712 up->calc_latency = (USEC_PER_SEC * up->port.fifosize) / (baud / 8);
Govindraj.R2fd14962011-11-09 17:41:21 +0530713 up->latency = up->calc_latency;
714 schedule_work(&up->qos_work);
715
Govindraj.Rc538d202011-11-07 18:57:03 +0530716 up->dll = quot & 0xff;
717 up->dlh = quot >> 8;
718 up->mdr1 = UART_OMAP_MDR1_DISABLE;
719
Govindraj.Rb6126332010-09-27 20:20:49 +0530720 up->fcr = UART_FCR_R_TRIG_01 | UART_FCR_T_TRIG_01 |
721 UART_FCR_ENABLE_FIFO;
Govindraj.Rb6126332010-09-27 20:20:49 +0530722
723 /*
724 * Ok, we're now changing the port state. Do it with
725 * interrupts disabled.
726 */
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300727 pm_runtime_get_sync(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530728 spin_lock_irqsave(&up->port.lock, flags);
729
730 /*
731 * Update the per-port timeout.
732 */
733 uart_update_timeout(port, termios->c_cflag, baud);
734
735 up->port.read_status_mask = UART_LSR_OE | UART_LSR_THRE | UART_LSR_DR;
736 if (termios->c_iflag & INPCK)
737 up->port.read_status_mask |= UART_LSR_FE | UART_LSR_PE;
738 if (termios->c_iflag & (BRKINT | PARMRK))
739 up->port.read_status_mask |= UART_LSR_BI;
740
741 /*
742 * Characters to ignore
743 */
744 up->port.ignore_status_mask = 0;
745 if (termios->c_iflag & IGNPAR)
746 up->port.ignore_status_mask |= UART_LSR_PE | UART_LSR_FE;
747 if (termios->c_iflag & IGNBRK) {
748 up->port.ignore_status_mask |= UART_LSR_BI;
749 /*
750 * If we're ignoring parity and break indicators,
751 * ignore overruns too (for real raw support).
752 */
753 if (termios->c_iflag & IGNPAR)
754 up->port.ignore_status_mask |= UART_LSR_OE;
755 }
756
757 /*
758 * ignore all characters if CREAD is not set
759 */
760 if ((termios->c_cflag & CREAD) == 0)
761 up->port.ignore_status_mask |= UART_LSR_DR;
762
763 /*
764 * Modem status interrupts
765 */
766 up->ier &= ~UART_IER_MSI;
767 if (UART_ENABLE_MS(&up->port, termios->c_cflag))
768 up->ier |= UART_IER_MSI;
769 serial_out(up, UART_IER, up->ier);
770 serial_out(up, UART_LCR, cval); /* reset DLAB */
Govindraj.Rc538d202011-11-07 18:57:03 +0530771 up->lcr = cval;
Govindraj.R32212892011-11-07 18:58:55 +0530772 up->scr = OMAP_UART_SCR_TX_EMPTY;
Govindraj.Rb6126332010-09-27 20:20:49 +0530773
774 /* FIFOs and DMA Settings */
775
776 /* FCR can be changed only when the
777 * baud clock is not running
778 * DLL_REG and DLH_REG set to 0.
779 */
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800780 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
Govindraj.Rb6126332010-09-27 20:20:49 +0530781 serial_out(up, UART_DLL, 0);
782 serial_out(up, UART_DLM, 0);
783 serial_out(up, UART_LCR, 0);
784
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800785 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
Govindraj.Rb6126332010-09-27 20:20:49 +0530786
787 up->efr = serial_in(up, UART_EFR);
788 serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
789
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800790 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
Govindraj.Rb6126332010-09-27 20:20:49 +0530791 up->mcr = serial_in(up, UART_MCR);
792 serial_out(up, UART_MCR, up->mcr | UART_MCR_TCRTLR);
793 /* FIFO ENABLE, DMA MODE */
Paul Walmsley0ba5f662012-01-25 19:50:36 -0700794
795 up->scr |= OMAP_UART_SCR_RX_TRIG_GRANU1_MASK;
Paul Walmsley0a697b22012-01-21 00:27:40 -0700796
Felipe Balbi49457432012-09-06 15:45:21 +0300797 /* Set receive FIFO threshold to 1 byte */
798 up->fcr &= ~OMAP_UART_FCR_RX_FIFO_TRIG_MASK;
799 up->fcr |= (0x1 << OMAP_UART_FCR_RX_FIFO_TRIG_SHIFT);
Greg Kroah-Hartman8a74e9f2012-01-26 11:15:18 -0800800
Paul Walmsley0ba5f662012-01-25 19:50:36 -0700801 serial_out(up, UART_FCR, up->fcr);
802 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
803
Govindraj.Rc538d202011-11-07 18:57:03 +0530804 serial_out(up, UART_OMAP_SCR, up->scr);
805
Govindraj.Rb6126332010-09-27 20:20:49 +0530806 serial_out(up, UART_EFR, up->efr);
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800807 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
Govindraj.Rb6126332010-09-27 20:20:49 +0530808 serial_out(up, UART_MCR, up->mcr);
809
810 /* Protocol, Baud Rate, and Interrupt Settings */
811
Govindraj.R94734742011-11-07 19:00:33 +0530812 if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
813 serial_omap_mdr1_errataset(up, up->mdr1);
814 else
815 serial_out(up, UART_OMAP_MDR1, up->mdr1);
816
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800817 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
Govindraj.Rb6126332010-09-27 20:20:49 +0530818
819 up->efr = serial_in(up, UART_EFR);
820 serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
821
822 serial_out(up, UART_LCR, 0);
823 serial_out(up, UART_IER, 0);
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800824 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
Govindraj.Rb6126332010-09-27 20:20:49 +0530825
Govindraj.Rc538d202011-11-07 18:57:03 +0530826 serial_out(up, UART_DLL, up->dll); /* LS of divisor */
827 serial_out(up, UART_DLM, up->dlh); /* MS of divisor */
Govindraj.Rb6126332010-09-27 20:20:49 +0530828
829 serial_out(up, UART_LCR, 0);
830 serial_out(up, UART_IER, up->ier);
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800831 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
Govindraj.Rb6126332010-09-27 20:20:49 +0530832
833 serial_out(up, UART_EFR, up->efr);
834 serial_out(up, UART_LCR, cval);
835
836 if (baud > 230400 && baud != 3000000)
Govindraj.Rc538d202011-11-07 18:57:03 +0530837 up->mdr1 = UART_OMAP_MDR1_13X_MODE;
Govindraj.Rb6126332010-09-27 20:20:49 +0530838 else
Govindraj.Rc538d202011-11-07 18:57:03 +0530839 up->mdr1 = UART_OMAP_MDR1_16X_MODE;
840
Govindraj.R94734742011-11-07 19:00:33 +0530841 if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
842 serial_omap_mdr1_errataset(up, up->mdr1);
843 else
844 serial_out(up, UART_OMAP_MDR1, up->mdr1);
Govindraj.Rb6126332010-09-27 20:20:49 +0530845
846 /* Hardware Flow Control Configuration */
847
848 if (termios->c_cflag & CRTSCTS) {
849 efr |= (UART_EFR_CTS | UART_EFR_RTS);
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800850 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
Govindraj.Rb6126332010-09-27 20:20:49 +0530851
852 up->mcr = serial_in(up, UART_MCR);
853 serial_out(up, UART_MCR, up->mcr | UART_MCR_TCRTLR);
854
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800855 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
Govindraj.Rb6126332010-09-27 20:20:49 +0530856 up->efr = serial_in(up, UART_EFR);
857 serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
858
859 serial_out(up, UART_TI752_TCR, OMAP_UART_TCR_TRIG);
860 serial_out(up, UART_EFR, efr); /* Enable AUTORTS and AUTOCTS */
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800861 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
Govindraj.Rb6126332010-09-27 20:20:49 +0530862 serial_out(up, UART_MCR, up->mcr | UART_MCR_RTS);
863 serial_out(up, UART_LCR, cval);
864 }
865
866 serial_omap_set_mctrl(&up->port, up->port.mctrl);
867 /* Software Flow Control Configuration */
Nick Pellyb280a972011-07-15 13:53:08 -0700868 serial_omap_configure_xonxoff(up, termios);
Govindraj.Rb6126332010-09-27 20:20:49 +0530869
870 spin_unlock_irqrestore(&up->port.lock, flags);
Felipe Balbi660ac5f2012-09-06 15:45:26 +0300871 pm_runtime_mark_last_busy(up->dev);
872 pm_runtime_put_autosuspend(up->dev);
Rajendra Nayakba774332011-12-14 17:25:43 +0530873 dev_dbg(up->port.dev, "serial_omap_set_termios+%d\n", up->port.line);
Govindraj.Rb6126332010-09-27 20:20:49 +0530874}
875
876static void
877serial_omap_pm(struct uart_port *port, unsigned int state,
878 unsigned int oldstate)
879{
Felipe Balbic990f352012-08-23 13:32:41 +0300880 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530881 unsigned char efr;
882
Rajendra Nayakba774332011-12-14 17:25:43 +0530883 dev_dbg(up->port.dev, "serial_omap_pm+%d\n", up->port.line);
Govindraj.Rfcdca752011-02-28 18:12:23 +0530884
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300885 pm_runtime_get_sync(up->dev);
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800886 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
Govindraj.Rb6126332010-09-27 20:20:49 +0530887 efr = serial_in(up, UART_EFR);
888 serial_out(up, UART_EFR, efr | UART_EFR_ECB);
889 serial_out(up, UART_LCR, 0);
890
891 serial_out(up, UART_IER, (state != 0) ? UART_IERX_SLEEP : 0);
Andrei Emeltchenko662b083a2010-11-30 14:11:49 -0800892 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
Govindraj.Rb6126332010-09-27 20:20:49 +0530893 serial_out(up, UART_EFR, efr);
894 serial_out(up, UART_LCR, 0);
Govindraj.Rfcdca752011-02-28 18:12:23 +0530895
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300896 if (!device_may_wakeup(up->dev)) {
Govindraj.Rfcdca752011-02-28 18:12:23 +0530897 if (!state)
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300898 pm_runtime_forbid(up->dev);
Govindraj.Rfcdca752011-02-28 18:12:23 +0530899 else
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300900 pm_runtime_allow(up->dev);
Govindraj.Rfcdca752011-02-28 18:12:23 +0530901 }
902
Felipe Balbi660ac5f2012-09-06 15:45:26 +0300903 pm_runtime_mark_last_busy(up->dev);
904 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +0530905}
906
907static void serial_omap_release_port(struct uart_port *port)
908{
909 dev_dbg(port->dev, "serial_omap_release_port+\n");
910}
911
912static int serial_omap_request_port(struct uart_port *port)
913{
914 dev_dbg(port->dev, "serial_omap_request_port+\n");
915 return 0;
916}
917
918static void serial_omap_config_port(struct uart_port *port, int flags)
919{
Felipe Balbic990f352012-08-23 13:32:41 +0300920 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530921
922 dev_dbg(up->port.dev, "serial_omap_config_port+%d\n",
Rajendra Nayakba774332011-12-14 17:25:43 +0530923 up->port.line);
Govindraj.Rb6126332010-09-27 20:20:49 +0530924 up->port.type = PORT_OMAP;
925}
926
927static int
928serial_omap_verify_port(struct uart_port *port, struct serial_struct *ser)
929{
930 /* we don't want the core code to modify any port params */
931 dev_dbg(port->dev, "serial_omap_verify_port+\n");
932 return -EINVAL;
933}
934
935static const char *
936serial_omap_type(struct uart_port *port)
937{
Felipe Balbic990f352012-08-23 13:32:41 +0300938 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +0530939
Rajendra Nayakba774332011-12-14 17:25:43 +0530940 dev_dbg(up->port.dev, "serial_omap_type+%d\n", up->port.line);
Govindraj.Rb6126332010-09-27 20:20:49 +0530941 return up->name;
942}
943
Govindraj.Rb6126332010-09-27 20:20:49 +0530944#define BOTH_EMPTY (UART_LSR_TEMT | UART_LSR_THRE)
945
946static inline void wait_for_xmitr(struct uart_omap_port *up)
947{
948 unsigned int status, tmout = 10000;
949
950 /* Wait up to 10ms for the character(s) to be sent. */
951 do {
952 status = serial_in(up, UART_LSR);
953
954 if (status & UART_LSR_BI)
955 up->lsr_break_flag = UART_LSR_BI;
956
957 if (--tmout == 0)
958 break;
959 udelay(1);
960 } while ((status & BOTH_EMPTY) != BOTH_EMPTY);
961
962 /* Wait up to 1s for flow control if necessary */
963 if (up->port.flags & UPF_CONS_FLOW) {
964 tmout = 1000000;
965 for (tmout = 1000000; tmout; tmout--) {
966 unsigned int msr = serial_in(up, UART_MSR);
967
968 up->msr_saved_flags |= msr & MSR_SAVE_FLAGS;
969 if (msr & UART_MSR_CTS)
970 break;
971
972 udelay(1);
973 }
974 }
975}
976
Cosmin Cojocar1b41dbc2010-12-05 16:15:10 +0100977#ifdef CONFIG_CONSOLE_POLL
978
979static void serial_omap_poll_put_char(struct uart_port *port, unsigned char ch)
980{
Felipe Balbic990f352012-08-23 13:32:41 +0300981 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rfcdca752011-02-28 18:12:23 +0530982
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300983 pm_runtime_get_sync(up->dev);
Cosmin Cojocar1b41dbc2010-12-05 16:15:10 +0100984 wait_for_xmitr(up);
985 serial_out(up, UART_TX, ch);
Felipe Balbi660ac5f2012-09-06 15:45:26 +0300986 pm_runtime_mark_last_busy(up->dev);
987 pm_runtime_put_autosuspend(up->dev);
Cosmin Cojocar1b41dbc2010-12-05 16:15:10 +0100988}
989
990static int serial_omap_poll_get_char(struct uart_port *port)
991{
Felipe Balbic990f352012-08-23 13:32:41 +0300992 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rfcdca752011-02-28 18:12:23 +0530993 unsigned int status;
Cosmin Cojocar1b41dbc2010-12-05 16:15:10 +0100994
Felipe Balbid8ee4ea2012-09-06 15:45:20 +0300995 pm_runtime_get_sync(up->dev);
Govindraj.Rfcdca752011-02-28 18:12:23 +0530996 status = serial_in(up, UART_LSR);
Cosmin Cojocar1b41dbc2010-12-05 16:15:10 +0100997 if (!(status & UART_LSR_DR))
998 return NO_POLL_CHAR;
999
Govindraj.Rfcdca752011-02-28 18:12:23 +05301000 status = serial_in(up, UART_RX);
Felipe Balbi660ac5f2012-09-06 15:45:26 +03001001 pm_runtime_mark_last_busy(up->dev);
1002 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301003 return status;
Cosmin Cojocar1b41dbc2010-12-05 16:15:10 +01001004}
1005
1006#endif /* CONFIG_CONSOLE_POLL */
1007
1008#ifdef CONFIG_SERIAL_OMAP_CONSOLE
1009
1010static struct uart_omap_port *serial_omap_console_ports[4];
1011
1012static struct uart_driver serial_omap_reg;
1013
Govindraj.Rb6126332010-09-27 20:20:49 +05301014static void serial_omap_console_putchar(struct uart_port *port, int ch)
1015{
Felipe Balbic990f352012-08-23 13:32:41 +03001016 struct uart_omap_port *up = to_uart_omap_port(port);
Govindraj.Rb6126332010-09-27 20:20:49 +05301017
1018 wait_for_xmitr(up);
1019 serial_out(up, UART_TX, ch);
1020}
1021
1022static void
1023serial_omap_console_write(struct console *co, const char *s,
1024 unsigned int count)
1025{
1026 struct uart_omap_port *up = serial_omap_console_ports[co->index];
1027 unsigned long flags;
1028 unsigned int ier;
1029 int locked = 1;
1030
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001031 pm_runtime_get_sync(up->dev);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301032
Govindraj.Rb6126332010-09-27 20:20:49 +05301033 local_irq_save(flags);
1034 if (up->port.sysrq)
1035 locked = 0;
1036 else if (oops_in_progress)
1037 locked = spin_trylock(&up->port.lock);
1038 else
1039 spin_lock(&up->port.lock);
1040
1041 /*
1042 * First save the IER then disable the interrupts
1043 */
1044 ier = serial_in(up, UART_IER);
1045 serial_out(up, UART_IER, 0);
1046
1047 uart_console_write(&up->port, s, count, serial_omap_console_putchar);
1048
1049 /*
1050 * Finally, wait for transmitter to become empty
1051 * and restore the IER
1052 */
1053 wait_for_xmitr(up);
1054 serial_out(up, UART_IER, ier);
1055 /*
1056 * The receive handling will happen properly because the
1057 * receive ready bit will still be set; it is not cleared
1058 * on read. However, modem control will not, we must
1059 * call it if we have saved something in the saved flags
1060 * while processing with interrupts off.
1061 */
1062 if (up->msr_saved_flags)
1063 check_modem_status(up);
1064
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001065 pm_runtime_mark_last_busy(up->dev);
1066 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +05301067 if (locked)
1068 spin_unlock(&up->port.lock);
1069 local_irq_restore(flags);
1070}
1071
1072static int __init
1073serial_omap_console_setup(struct console *co, char *options)
1074{
1075 struct uart_omap_port *up;
1076 int baud = 115200;
1077 int bits = 8;
1078 int parity = 'n';
1079 int flow = 'n';
1080
1081 if (serial_omap_console_ports[co->index] == NULL)
1082 return -ENODEV;
1083 up = serial_omap_console_ports[co->index];
1084
1085 if (options)
1086 uart_parse_options(options, &baud, &parity, &bits, &flow);
1087
1088 return uart_set_options(&up->port, co, baud, parity, bits, flow);
1089}
1090
1091static struct console serial_omap_console = {
1092 .name = OMAP_SERIAL_NAME,
1093 .write = serial_omap_console_write,
1094 .device = uart_console_device,
1095 .setup = serial_omap_console_setup,
1096 .flags = CON_PRINTBUFFER,
1097 .index = -1,
1098 .data = &serial_omap_reg,
1099};
1100
1101static void serial_omap_add_console_port(struct uart_omap_port *up)
1102{
Rajendra Nayakba774332011-12-14 17:25:43 +05301103 serial_omap_console_ports[up->port.line] = up;
Govindraj.Rb6126332010-09-27 20:20:49 +05301104}
1105
1106#define OMAP_CONSOLE (&serial_omap_console)
1107
1108#else
1109
1110#define OMAP_CONSOLE NULL
1111
1112static inline void serial_omap_add_console_port(struct uart_omap_port *up)
1113{}
1114
1115#endif
1116
1117static struct uart_ops serial_omap_pops = {
1118 .tx_empty = serial_omap_tx_empty,
1119 .set_mctrl = serial_omap_set_mctrl,
1120 .get_mctrl = serial_omap_get_mctrl,
1121 .stop_tx = serial_omap_stop_tx,
1122 .start_tx = serial_omap_start_tx,
1123 .stop_rx = serial_omap_stop_rx,
1124 .enable_ms = serial_omap_enable_ms,
1125 .break_ctl = serial_omap_break_ctl,
1126 .startup = serial_omap_startup,
1127 .shutdown = serial_omap_shutdown,
1128 .set_termios = serial_omap_set_termios,
1129 .pm = serial_omap_pm,
1130 .type = serial_omap_type,
1131 .release_port = serial_omap_release_port,
1132 .request_port = serial_omap_request_port,
1133 .config_port = serial_omap_config_port,
1134 .verify_port = serial_omap_verify_port,
Cosmin Cojocar1b41dbc2010-12-05 16:15:10 +01001135#ifdef CONFIG_CONSOLE_POLL
1136 .poll_put_char = serial_omap_poll_put_char,
1137 .poll_get_char = serial_omap_poll_get_char,
1138#endif
Govindraj.Rb6126332010-09-27 20:20:49 +05301139};
1140
1141static struct uart_driver serial_omap_reg = {
1142 .owner = THIS_MODULE,
1143 .driver_name = "OMAP-SERIAL",
1144 .dev_name = OMAP_SERIAL_NAME,
1145 .nr = OMAP_MAX_HSUART_PORTS,
1146 .cons = OMAP_CONSOLE,
1147};
1148
Shubhrajyoti D3bc4f0d2012-01-16 15:52:36 +05301149#ifdef CONFIG_PM_SLEEP
Govindraj.Rfcdca752011-02-28 18:12:23 +05301150static int serial_omap_suspend(struct device *dev)
Govindraj.Rb6126332010-09-27 20:20:49 +05301151{
Govindraj.Rfcdca752011-02-28 18:12:23 +05301152 struct uart_omap_port *up = dev_get_drvdata(dev);
Govindraj.Rb6126332010-09-27 20:20:49 +05301153
Govindraj.R2fd14962011-11-09 17:41:21 +05301154 if (up) {
Govindraj.Rb6126332010-09-27 20:20:49 +05301155 uart_suspend_port(&serial_omap_reg, &up->port);
Govindraj.R2fd14962011-11-09 17:41:21 +05301156 flush_work_sync(&up->qos_work);
1157 }
1158
Govindraj.Rb6126332010-09-27 20:20:49 +05301159 return 0;
1160}
1161
Govindraj.Rfcdca752011-02-28 18:12:23 +05301162static int serial_omap_resume(struct device *dev)
Govindraj.Rb6126332010-09-27 20:20:49 +05301163{
Govindraj.Rfcdca752011-02-28 18:12:23 +05301164 struct uart_omap_port *up = dev_get_drvdata(dev);
Govindraj.Rb6126332010-09-27 20:20:49 +05301165
1166 if (up)
1167 uart_resume_port(&serial_omap_reg, &up->port);
1168 return 0;
1169}
Govindraj.Rfcdca752011-02-28 18:12:23 +05301170#endif
Govindraj.Rb6126332010-09-27 20:20:49 +05301171
Govindraj.R7c77c8d2012-04-03 19:12:34 +05301172static void omap_serial_fill_features_erratas(struct uart_omap_port *up)
1173{
1174 u32 mvr, scheme;
1175 u16 revision, major, minor;
1176
1177 mvr = serial_in(up, UART_OMAP_MVER);
1178
1179 /* Check revision register scheme */
1180 scheme = mvr >> OMAP_UART_MVR_SCHEME_SHIFT;
1181
1182 switch (scheme) {
1183 case 0: /* Legacy Scheme: OMAP2/3 */
1184 /* MINOR_REV[0:4], MAJOR_REV[4:7] */
1185 major = (mvr & OMAP_UART_LEGACY_MVR_MAJ_MASK) >>
1186 OMAP_UART_LEGACY_MVR_MAJ_SHIFT;
1187 minor = (mvr & OMAP_UART_LEGACY_MVR_MIN_MASK);
1188 break;
1189 case 1:
1190 /* New Scheme: OMAP4+ */
1191 /* MINOR_REV[0:5], MAJOR_REV[8:10] */
1192 major = (mvr & OMAP_UART_MVR_MAJ_MASK) >>
1193 OMAP_UART_MVR_MAJ_SHIFT;
1194 minor = (mvr & OMAP_UART_MVR_MIN_MASK);
1195 break;
1196 default:
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001197 dev_warn(up->dev,
Govindraj.R7c77c8d2012-04-03 19:12:34 +05301198 "Unknown %s revision, defaulting to highest\n",
1199 up->name);
1200 /* highest possible revision */
1201 major = 0xff;
1202 minor = 0xff;
1203 }
1204
1205 /* normalize revision for the driver */
1206 revision = UART_BUILD_REVISION(major, minor);
1207
1208 switch (revision) {
1209 case OMAP_UART_REV_46:
1210 up->errata |= (UART_ERRATA_i202_MDR1_ACCESS |
1211 UART_ERRATA_i291_DMA_FORCEIDLE);
1212 break;
1213 case OMAP_UART_REV_52:
1214 up->errata |= (UART_ERRATA_i202_MDR1_ACCESS |
1215 UART_ERRATA_i291_DMA_FORCEIDLE);
1216 break;
1217 case OMAP_UART_REV_63:
1218 up->errata |= UART_ERRATA_i202_MDR1_ACCESS;
1219 break;
1220 default:
1221 break;
1222 }
1223}
1224
Rajendra Nayakd92b0df2011-12-14 17:25:45 +05301225static struct omap_uart_port_info *of_get_uart_port_info(struct device *dev)
1226{
1227 struct omap_uart_port_info *omap_up_info;
1228
1229 omap_up_info = devm_kzalloc(dev, sizeof(*omap_up_info), GFP_KERNEL);
1230 if (!omap_up_info)
1231 return NULL; /* out of memory */
1232
1233 of_property_read_u32(dev->of_node, "clock-frequency",
1234 &omap_up_info->uartclk);
1235 return omap_up_info;
1236}
1237
Govindraj.Rb6126332010-09-27 20:20:49 +05301238static int serial_omap_probe(struct platform_device *pdev)
1239{
1240 struct uart_omap_port *up;
Felipe Balbi49457432012-09-06 15:45:21 +03001241 struct resource *mem, *irq;
Govindraj.Rb6126332010-09-27 20:20:49 +05301242 struct omap_uart_port_info *omap_up_info = pdev->dev.platform_data;
NeilBrown9574f362012-07-30 10:30:26 +10001243 int ret;
Govindraj.Rb6126332010-09-27 20:20:49 +05301244
Rajendra Nayakd92b0df2011-12-14 17:25:45 +05301245 if (pdev->dev.of_node)
1246 omap_up_info = of_get_uart_port_info(&pdev->dev);
1247
Govindraj.Rb6126332010-09-27 20:20:49 +05301248 mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1249 if (!mem) {
1250 dev_err(&pdev->dev, "no mem resource?\n");
1251 return -ENODEV;
1252 }
1253
1254 irq = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
1255 if (!irq) {
1256 dev_err(&pdev->dev, "no irq resource?\n");
1257 return -ENODEV;
1258 }
1259
Shubhrajyoti D388bc262012-03-21 17:22:22 +05301260 if (!devm_request_mem_region(&pdev->dev, mem->start, resource_size(mem),
Joe Perches28f65c112011-06-09 09:13:32 -07001261 pdev->dev.driver->name)) {
Govindraj.Rb6126332010-09-27 20:20:49 +05301262 dev_err(&pdev->dev, "memory region already claimed\n");
1263 return -EBUSY;
1264 }
1265
NeilBrown9574f362012-07-30 10:30:26 +10001266 if (gpio_is_valid(omap_up_info->DTR_gpio) &&
1267 omap_up_info->DTR_present) {
1268 ret = gpio_request(omap_up_info->DTR_gpio, "omap-serial");
1269 if (ret < 0)
1270 return ret;
1271 ret = gpio_direction_output(omap_up_info->DTR_gpio,
1272 omap_up_info->DTR_inverted);
1273 if (ret < 0)
1274 return ret;
1275 }
1276
Shubhrajyoti D388bc262012-03-21 17:22:22 +05301277 up = devm_kzalloc(&pdev->dev, sizeof(*up), GFP_KERNEL);
1278 if (!up)
1279 return -ENOMEM;
1280
NeilBrown9574f362012-07-30 10:30:26 +10001281 if (gpio_is_valid(omap_up_info->DTR_gpio) &&
1282 omap_up_info->DTR_present) {
1283 up->DTR_gpio = omap_up_info->DTR_gpio;
1284 up->DTR_inverted = omap_up_info->DTR_inverted;
1285 } else
1286 up->DTR_gpio = -EINVAL;
1287 up->DTR_active = 0;
1288
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001289 up->dev = &pdev->dev;
Govindraj.Rb6126332010-09-27 20:20:49 +05301290 up->port.dev = &pdev->dev;
1291 up->port.type = PORT_OMAP;
1292 up->port.iotype = UPIO_MEM;
1293 up->port.irq = irq->start;
1294
1295 up->port.regshift = 2;
1296 up->port.fifosize = 64;
1297 up->port.ops = &serial_omap_pops;
Govindraj.Rb6126332010-09-27 20:20:49 +05301298
Rajendra Nayakd92b0df2011-12-14 17:25:45 +05301299 if (pdev->dev.of_node)
1300 up->port.line = of_alias_get_id(pdev->dev.of_node, "serial");
1301 else
1302 up->port.line = pdev->id;
1303
1304 if (up->port.line < 0) {
1305 dev_err(&pdev->dev, "failed to get alias/pdev id, errno %d\n",
1306 up->port.line);
1307 ret = -ENODEV;
Shubhrajyoti D388bc262012-03-21 17:22:22 +05301308 goto err_port_line;
Rajendra Nayakd92b0df2011-12-14 17:25:45 +05301309 }
1310
1311 sprintf(up->name, "OMAP UART%d", up->port.line);
Govindraj.Redd70ad2011-10-11 14:55:41 +05301312 up->port.mapbase = mem->start;
Shubhrajyoti D388bc262012-03-21 17:22:22 +05301313 up->port.membase = devm_ioremap(&pdev->dev, mem->start,
1314 resource_size(mem));
Govindraj.Redd70ad2011-10-11 14:55:41 +05301315 if (!up->port.membase) {
1316 dev_err(&pdev->dev, "can't ioremap UART\n");
1317 ret = -ENOMEM;
Shubhrajyoti D388bc262012-03-21 17:22:22 +05301318 goto err_ioremap;
Govindraj.Redd70ad2011-10-11 14:55:41 +05301319 }
1320
Govindraj.Rb6126332010-09-27 20:20:49 +05301321 up->port.flags = omap_up_info->flags;
Govindraj.Rb6126332010-09-27 20:20:49 +05301322 up->port.uartclk = omap_up_info->uartclk;
Rajendra Nayak8fe789d2011-12-14 17:25:44 +05301323 if (!up->port.uartclk) {
1324 up->port.uartclk = DEFAULT_CLK_SPEED;
1325 dev_warn(&pdev->dev, "No clock speed specified: using default:"
1326 "%d\n", DEFAULT_CLK_SPEED);
1327 }
Govindraj.Rb6126332010-09-27 20:20:49 +05301328
Govindraj.R2fd14962011-11-09 17:41:21 +05301329 up->latency = PM_QOS_CPU_DMA_LAT_DEFAULT_VALUE;
1330 up->calc_latency = PM_QOS_CPU_DMA_LAT_DEFAULT_VALUE;
1331 pm_qos_add_request(&up->pm_qos_request,
1332 PM_QOS_CPU_DMA_LATENCY, up->latency);
1333 serial_omap_uart_wq = create_singlethread_workqueue(up->name);
1334 INIT_WORK(&up->qos_work, serial_omap_uart_qos_work);
1335
Felipe Balbi93220dc2012-09-06 15:45:27 +03001336 platform_set_drvdata(pdev, up);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301337 pm_runtime_use_autosuspend(&pdev->dev);
1338 pm_runtime_set_autosuspend_delay(&pdev->dev,
Deepak Kc86845db2011-11-09 17:33:38 +05301339 omap_up_info->autosuspend_timeout);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301340
1341 pm_runtime_irq_safe(&pdev->dev);
1342 pm_runtime_enable(&pdev->dev);
1343 pm_runtime_get_sync(&pdev->dev);
1344
Govindraj.R7c77c8d2012-04-03 19:12:34 +05301345 omap_serial_fill_features_erratas(up);
1346
Rajendra Nayakba774332011-12-14 17:25:43 +05301347 ui[up->port.line] = up;
Govindraj.Rb6126332010-09-27 20:20:49 +05301348 serial_omap_add_console_port(up);
1349
1350 ret = uart_add_one_port(&serial_omap_reg, &up->port);
1351 if (ret != 0)
Shubhrajyoti D388bc262012-03-21 17:22:22 +05301352 goto err_add_port;
Govindraj.Rb6126332010-09-27 20:20:49 +05301353
Felipe Balbi660ac5f2012-09-06 15:45:26 +03001354 pm_runtime_mark_last_busy(up->dev);
1355 pm_runtime_put_autosuspend(up->dev);
Govindraj.Rb6126332010-09-27 20:20:49 +05301356 return 0;
Shubhrajyoti D388bc262012-03-21 17:22:22 +05301357
1358err_add_port:
1359 pm_runtime_put(&pdev->dev);
1360 pm_runtime_disable(&pdev->dev);
1361err_ioremap:
1362err_port_line:
Govindraj.Rb6126332010-09-27 20:20:49 +05301363 dev_err(&pdev->dev, "[UART%d]: failure [%s]: %d\n",
1364 pdev->id, __func__, ret);
Govindraj.Rb6126332010-09-27 20:20:49 +05301365 return ret;
1366}
1367
1368static int serial_omap_remove(struct platform_device *dev)
1369{
1370 struct uart_omap_port *up = platform_get_drvdata(dev);
1371
Felipe Balbi7e9c8e72012-09-06 15:45:29 +03001372 pm_runtime_put_sync(up->dev);
Felipe Balbi1b42c8b2012-09-06 15:45:28 +03001373 pm_runtime_disable(up->dev);
1374 uart_remove_one_port(&serial_omap_reg, &up->port);
1375 pm_qos_remove_request(&up->pm_qos_request);
Govindraj.Rfcdca752011-02-28 18:12:23 +05301376
Govindraj.Rb6126332010-09-27 20:20:49 +05301377 return 0;
1378}
1379
Govindraj.R94734742011-11-07 19:00:33 +05301380/*
1381 * Work Around for Errata i202 (2430, 3430, 3630, 4430 and 4460)
1382 * The access to uart register after MDR1 Access
1383 * causes UART to corrupt data.
1384 *
1385 * Need a delay =
1386 * 5 L4 clock cycles + 5 UART functional clock cycle (@48MHz = ~0.2uS)
1387 * give 10 times as much
1388 */
1389static void serial_omap_mdr1_errataset(struct uart_omap_port *up, u8 mdr1)
1390{
1391 u8 timeout = 255;
1392
1393 serial_out(up, UART_OMAP_MDR1, mdr1);
1394 udelay(2);
1395 serial_out(up, UART_FCR, up->fcr | UART_FCR_CLEAR_XMIT |
1396 UART_FCR_CLEAR_RCVR);
1397 /*
1398 * Wait for FIFO to empty: when empty, RX_FIFO_E bit is 0 and
1399 * TX_FIFO_E bit is 1.
1400 */
1401 while (UART_LSR_THRE != (serial_in(up, UART_LSR) &
1402 (UART_LSR_THRE | UART_LSR_DR))) {
1403 timeout--;
1404 if (!timeout) {
1405 /* Should *never* happen. we warn and carry on */
Felipe Balbid8ee4ea2012-09-06 15:45:20 +03001406 dev_crit(up->dev, "Errata i202: timedout %x\n",
Govindraj.R94734742011-11-07 19:00:33 +05301407 serial_in(up, UART_LSR));
1408 break;
1409 }
1410 udelay(1);
1411 }
1412}
1413
Shubhrajyoti Db5148852012-01-16 15:52:37 +05301414#ifdef CONFIG_PM_RUNTIME
Govindraj.R9f9ac1e2011-11-07 18:56:12 +05301415static void serial_omap_restore_context(struct uart_omap_port *up)
1416{
Govindraj.R94734742011-11-07 19:00:33 +05301417 if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
1418 serial_omap_mdr1_errataset(up, UART_OMAP_MDR1_DISABLE);
1419 else
1420 serial_out(up, UART_OMAP_MDR1, UART_OMAP_MDR1_DISABLE);
1421
Govindraj.R9f9ac1e2011-11-07 18:56:12 +05301422 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B); /* Config B mode */
1423 serial_out(up, UART_EFR, UART_EFR_ECB);
1424 serial_out(up, UART_LCR, 0x0); /* Operational mode */
1425 serial_out(up, UART_IER, 0x0);
1426 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B); /* Config B mode */
Govindraj.Rc538d202011-11-07 18:57:03 +05301427 serial_out(up, UART_DLL, up->dll);
1428 serial_out(up, UART_DLM, up->dlh);
Govindraj.R9f9ac1e2011-11-07 18:56:12 +05301429 serial_out(up, UART_LCR, 0x0); /* Operational mode */
1430 serial_out(up, UART_IER, up->ier);
1431 serial_out(up, UART_FCR, up->fcr);
1432 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
1433 serial_out(up, UART_MCR, up->mcr);
1434 serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B); /* Config B mode */
Govindraj.Rc538d202011-11-07 18:57:03 +05301435 serial_out(up, UART_OMAP_SCR, up->scr);
Govindraj.R9f9ac1e2011-11-07 18:56:12 +05301436 serial_out(up, UART_EFR, up->efr);
1437 serial_out(up, UART_LCR, up->lcr);
Govindraj.R94734742011-11-07 19:00:33 +05301438 if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
1439 serial_omap_mdr1_errataset(up, up->mdr1);
1440 else
1441 serial_out(up, UART_OMAP_MDR1, up->mdr1);
Govindraj.R9f9ac1e2011-11-07 18:56:12 +05301442}
1443
Govindraj.Rfcdca752011-02-28 18:12:23 +05301444static int serial_omap_runtime_suspend(struct device *dev)
1445{
Govindraj.Rec3bebc2011-10-11 19:11:27 +05301446 struct uart_omap_port *up = dev_get_drvdata(dev);
1447 struct omap_uart_port_info *pdata = dev->platform_data;
1448
1449 if (!up)
1450 return -EINVAL;
1451
Felipe Balbie5b57c02012-08-23 13:32:42 +03001452 if (!pdata)
Govindraj.R62f3ec5f2011-10-13 14:11:09 +05301453 return 0;
1454
Felipe Balbie5b57c02012-08-23 13:32:42 +03001455 up->context_loss_cnt = serial_omap_get_context_loss_count(up);
Govindraj.Rec3bebc2011-10-11 19:11:27 +05301456
Govindraj.R62f3ec5f2011-10-13 14:11:09 +05301457 if (device_may_wakeup(dev)) {
1458 if (!up->wakeups_enabled) {
Felipe Balbie5b57c02012-08-23 13:32:42 +03001459 serial_omap_enable_wakeup(up, true);
Govindraj.R62f3ec5f2011-10-13 14:11:09 +05301460 up->wakeups_enabled = true;
1461 }
1462 } else {
1463 if (up->wakeups_enabled) {
Felipe Balbie5b57c02012-08-23 13:32:42 +03001464 serial_omap_enable_wakeup(up, false);
Govindraj.R62f3ec5f2011-10-13 14:11:09 +05301465 up->wakeups_enabled = false;
1466 }
1467 }
1468
Govindraj.R2fd14962011-11-09 17:41:21 +05301469 up->latency = PM_QOS_CPU_DMA_LAT_DEFAULT_VALUE;
1470 schedule_work(&up->qos_work);
1471
Govindraj.Rfcdca752011-02-28 18:12:23 +05301472 return 0;
1473}
1474
1475static int serial_omap_runtime_resume(struct device *dev)
1476{
Govindraj.R9f9ac1e2011-11-07 18:56:12 +05301477 struct uart_omap_port *up = dev_get_drvdata(dev);
Govindraj.Rec3bebc2011-10-11 19:11:27 +05301478 struct omap_uart_port_info *pdata = dev->platform_data;
Govindraj.R9f9ac1e2011-11-07 18:56:12 +05301479
Cousson, Benoita5f43132012-02-28 18:22:12 +01001480 if (up && pdata) {
Felipe Balbie5b57c02012-08-23 13:32:42 +03001481 u32 loss_cnt = serial_omap_get_context_loss_count(up);
Govindraj.Rec3bebc2011-10-11 19:11:27 +05301482
1483 if (up->context_loss_cnt != loss_cnt)
1484 serial_omap_restore_context(up);
Govindraj.R94734742011-11-07 19:00:33 +05301485
Govindraj.R2fd14962011-11-09 17:41:21 +05301486 up->latency = up->calc_latency;
1487 schedule_work(&up->qos_work);
Govindraj.Rec3bebc2011-10-11 19:11:27 +05301488 }
Govindraj.R9f9ac1e2011-11-07 18:56:12 +05301489
Govindraj.Rfcdca752011-02-28 18:12:23 +05301490 return 0;
1491}
1492#endif
1493
1494static const struct dev_pm_ops serial_omap_dev_pm_ops = {
1495 SET_SYSTEM_SLEEP_PM_OPS(serial_omap_suspend, serial_omap_resume)
1496 SET_RUNTIME_PM_OPS(serial_omap_runtime_suspend,
1497 serial_omap_runtime_resume, NULL)
1498};
1499
Rajendra Nayakd92b0df2011-12-14 17:25:45 +05301500#if defined(CONFIG_OF)
1501static const struct of_device_id omap_serial_of_match[] = {
1502 { .compatible = "ti,omap2-uart" },
1503 { .compatible = "ti,omap3-uart" },
1504 { .compatible = "ti,omap4-uart" },
1505 {},
1506};
1507MODULE_DEVICE_TABLE(of, omap_serial_of_match);
1508#endif
1509
Govindraj.Rb6126332010-09-27 20:20:49 +05301510static struct platform_driver serial_omap_driver = {
1511 .probe = serial_omap_probe,
1512 .remove = serial_omap_remove,
Govindraj.Rb6126332010-09-27 20:20:49 +05301513 .driver = {
1514 .name = DRIVER_NAME,
Govindraj.Rfcdca752011-02-28 18:12:23 +05301515 .pm = &serial_omap_dev_pm_ops,
Rajendra Nayakd92b0df2011-12-14 17:25:45 +05301516 .of_match_table = of_match_ptr(omap_serial_of_match),
Govindraj.Rb6126332010-09-27 20:20:49 +05301517 },
1518};
1519
1520static int __init serial_omap_init(void)
1521{
1522 int ret;
1523
1524 ret = uart_register_driver(&serial_omap_reg);
1525 if (ret != 0)
1526 return ret;
1527 ret = platform_driver_register(&serial_omap_driver);
1528 if (ret != 0)
1529 uart_unregister_driver(&serial_omap_reg);
1530 return ret;
1531}
1532
1533static void __exit serial_omap_exit(void)
1534{
1535 platform_driver_unregister(&serial_omap_driver);
1536 uart_unregister_driver(&serial_omap_reg);
1537}
1538
1539module_init(serial_omap_init);
1540module_exit(serial_omap_exit);
1541
1542MODULE_DESCRIPTION("OMAP High Speed UART driver");
1543MODULE_LICENSE("GPL");
1544MODULE_AUTHOR("Texas Instruments Inc");