blob: ed1d43923d1c6f3b09073d2eaf42f2f48a5ab802 [file] [log] [blame]
Tony Lindgren1dbae812005-11-10 14:26:51 +00001/*
2 * linux/arch/arm/mach-omap2/id.c
3 *
4 * OMAP2 CPU identification code
5 *
6 * Copyright (C) 2005 Nokia Corporation
7 * Written by Tony Lindgren <tony@atomide.com>
8 *
Nishant Kamate49c4d22011-02-17 09:55:03 -08009 * Copyright (C) 2009-11 Texas Instruments
Santosh Shilimkar44169072009-05-28 14:16:04 -070010 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
11 *
Tony Lindgren1dbae812005-11-10 14:26:51 +000012 * This program is free software; you can redistribute it and/or modify
13 * it under the terms of the GNU General Public License version 2 as
14 * published by the Free Software Foundation.
15 */
16
Tony Lindgren1dbae812005-11-10 14:26:51 +000017#include <linux/module.h>
18#include <linux/kernel.h>
19#include <linux/init.h>
Russell Kingfced80c2008-09-06 12:10:45 +010020#include <linux/io.h>
Tony Lindgren1dbae812005-11-10 14:26:51 +000021
Russell King0ba8b9b2008-08-10 18:08:10 +010022#include <asm/cputype.h>
Tony Lindgren1dbae812005-11-10 14:26:51 +000023
Tony Lindgrence491cf2009-10-20 09:40:47 -070024#include <plat/common.h>
Tony Lindgrence491cf2009-10-20 09:40:47 -070025#include <plat/cpu.h>
Syed Mohammed Khasim72d0f1c2006-12-06 17:14:05 -080026
Kan-Ru Chen2e130fc2010-08-02 14:21:41 +030027#include <mach/id.h>
28
Paul Walmsley4814ced2010-10-08 11:40:20 -060029#include "control.h"
30
Paul Walmsley097c5842008-07-03 12:24:45 +030031static struct omap_chip_id omap_chip;
Lauri Leukkunen84a34342008-12-10 17:36:31 -080032static unsigned int omap_revision;
33
Aneesh Vcc0170b2011-07-02 08:00:22 +053034u32 omap_features;
Lauri Leukkunen84a34342008-12-10 17:36:31 -080035
36unsigned int omap_rev(void)
37{
38 return omap_revision;
39}
40EXPORT_SYMBOL(omap_rev);
Paul Walmsley097c5842008-07-03 12:24:45 +030041
42/**
43 * omap_chip_is - test whether currently running OMAP matches a chip type
44 * @oc: omap_chip_t to test against
45 *
46 * Test whether the currently-running OMAP chip matches the supplied
47 * chip type 'oc'. Returns 1 upon a match; 0 upon failure.
48 */
49int omap_chip_is(struct omap_chip_id oci)
50{
51 return (oci.oc & omap_chip.oc) ? 1 : 0;
52}
53EXPORT_SYMBOL(omap_chip_is);
54
Kevin Hilman8e25ad92009-06-23 13:30:23 +030055int omap_type(void)
56{
57 u32 val = 0;
58
Felipe Balbiedeae652009-11-22 10:11:24 -080059 if (cpu_is_omap24xx()) {
Kevin Hilman8e25ad92009-06-23 13:30:23 +030060 val = omap_ctrl_readl(OMAP24XX_CONTROL_STATUS);
Felipe Balbiedeae652009-11-22 10:11:24 -080061 } else if (cpu_is_omap34xx()) {
Kevin Hilman8e25ad92009-06-23 13:30:23 +030062 val = omap_ctrl_readl(OMAP343X_CONTROL_STATUS);
Santosh Shilimkar737daa02010-02-18 08:59:10 +000063 } else if (cpu_is_omap44xx()) {
Santosh Shilimkardcf5ef32010-09-27 14:02:58 -060064 val = omap_ctrl_readl(OMAP4_CTRL_MODULE_CORE_STATUS);
Felipe Balbiedeae652009-11-22 10:11:24 -080065 } else {
Kevin Hilman8e25ad92009-06-23 13:30:23 +030066 pr_err("Cannot detect omap type!\n");
67 goto out;
68 }
69
70 val &= OMAP2_DEVICETYPE_MASK;
71 val >>= 8;
72
73out:
74 return val;
75}
76EXPORT_SYMBOL(omap_type);
77
78
Tony Lindgrena8823142008-12-10 17:36:30 -080079/*----------------------------------------------------------------------------*/
Paul Walmsley097c5842008-07-03 12:24:45 +030080
Tony Lindgrena8823142008-12-10 17:36:30 -080081#define OMAP_TAP_IDCODE 0x0204
82#define OMAP_TAP_DIE_ID_0 0x0218
83#define OMAP_TAP_DIE_ID_1 0x021C
84#define OMAP_TAP_DIE_ID_2 0x0220
85#define OMAP_TAP_DIE_ID_3 0x0224
Paul Walmsley097c5842008-07-03 12:24:45 +030086
Andy Greenb235e002011-03-12 22:50:54 +000087#define OMAP_TAP_DIE_ID_44XX_0 0x0200
88#define OMAP_TAP_DIE_ID_44XX_1 0x0208
89#define OMAP_TAP_DIE_ID_44XX_2 0x020c
90#define OMAP_TAP_DIE_ID_44XX_3 0x0210
91
Tony Lindgrena8823142008-12-10 17:36:30 -080092#define read_tap_reg(reg) __raw_readl(tap_base + (reg))
Tony Lindgren0e564842008-10-06 15:49:16 +030093
Tony Lindgrena8823142008-12-10 17:36:30 -080094struct omap_id {
95 u16 hawkeye; /* Silicon type (Hawkeye id) */
96 u8 dev; /* Device type from production_id reg */
Lauri Leukkunen84a34342008-12-10 17:36:31 -080097 u32 type; /* Combined type id copied to omap_revision */
Tony Lindgrena8823142008-12-10 17:36:30 -080098};
Tony Lindgren0e564842008-10-06 15:49:16 +030099
Tony Lindgrena8823142008-12-10 17:36:30 -0800100/* Register values to detect the OMAP version */
101static struct omap_id omap_ids[] __initdata = {
102 { .hawkeye = 0xb5d9, .dev = 0x0, .type = 0x24200024 },
103 { .hawkeye = 0xb5d9, .dev = 0x1, .type = 0x24201024 },
104 { .hawkeye = 0xb5d9, .dev = 0x2, .type = 0x24202024 },
105 { .hawkeye = 0xb5d9, .dev = 0x4, .type = 0x24220024 },
106 { .hawkeye = 0xb5d9, .dev = 0x8, .type = 0x24230024 },
107 { .hawkeye = 0xb68a, .dev = 0x0, .type = 0x24300024 },
108};
Paul Walmsley097c5842008-07-03 12:24:45 +0300109
Tony Lindgrena8823142008-12-10 17:36:30 -0800110static void __iomem *tap_base;
111static u16 tap_prod_id;
Tony Lindgren1dbae812005-11-10 14:26:51 +0000112
Kan-Ru Chen2e130fc2010-08-02 14:21:41 +0300113void omap_get_die_id(struct omap_die_id *odi)
114{
Andy Greenb235e002011-03-12 22:50:54 +0000115 if (cpu_is_omap44xx()) {
116 odi->id_0 = read_tap_reg(OMAP_TAP_DIE_ID_44XX_0);
117 odi->id_1 = read_tap_reg(OMAP_TAP_DIE_ID_44XX_1);
118 odi->id_2 = read_tap_reg(OMAP_TAP_DIE_ID_44XX_2);
119 odi->id_3 = read_tap_reg(OMAP_TAP_DIE_ID_44XX_3);
120
121 return;
122 }
Kan-Ru Chen2e130fc2010-08-02 14:21:41 +0300123 odi->id_0 = read_tap_reg(OMAP_TAP_DIE_ID_0);
124 odi->id_1 = read_tap_reg(OMAP_TAP_DIE_ID_1);
125 odi->id_2 = read_tap_reg(OMAP_TAP_DIE_ID_2);
126 odi->id_3 = read_tap_reg(OMAP_TAP_DIE_ID_3);
127}
128
Nishanth Menon5ebc0d52010-08-02 14:21:40 +0300129static void __init omap24xx_check_revision(void)
Tony Lindgren1dbae812005-11-10 14:26:51 +0000130{
131 int i, j;
Tony Lindgrena8823142008-12-10 17:36:30 -0800132 u32 idcode, prod_id;
Tony Lindgren1dbae812005-11-10 14:26:51 +0000133 u16 hawkeye;
Tony Lindgrena8823142008-12-10 17:36:30 -0800134 u8 dev_type, rev;
Kan-Ru Chenc46732b2010-08-02 14:21:41 +0300135 struct omap_die_id odi;
Tony Lindgren1dbae812005-11-10 14:26:51 +0000136
137 idcode = read_tap_reg(OMAP_TAP_IDCODE);
Tony Lindgren0e564842008-10-06 15:49:16 +0300138 prod_id = read_tap_reg(tap_prod_id);
Tony Lindgren1dbae812005-11-10 14:26:51 +0000139 hawkeye = (idcode >> 12) & 0xffff;
140 rev = (idcode >> 28) & 0x0f;
141 dev_type = (prod_id >> 16) & 0x0f;
Kan-Ru Chenc46732b2010-08-02 14:21:41 +0300142 omap_get_die_id(&odi);
Tony Lindgren1dbae812005-11-10 14:26:51 +0000143
Paul Walmsley097c5842008-07-03 12:24:45 +0300144 pr_debug("OMAP_TAP_IDCODE 0x%08x REV %i HAWKEYE 0x%04x MANF %03x\n",
145 idcode, rev, hawkeye, (idcode >> 1) & 0x7ff);
Kan-Ru Chenc46732b2010-08-02 14:21:41 +0300146 pr_debug("OMAP_TAP_DIE_ID_0: 0x%08x\n", odi.id_0);
Paul Walmsley097c5842008-07-03 12:24:45 +0300147 pr_debug("OMAP_TAP_DIE_ID_1: 0x%08x DEV_REV: %i\n",
Kan-Ru Chenc46732b2010-08-02 14:21:41 +0300148 odi.id_1, (odi.id_1 >> 28) & 0xf);
149 pr_debug("OMAP_TAP_DIE_ID_2: 0x%08x\n", odi.id_2);
150 pr_debug("OMAP_TAP_DIE_ID_3: 0x%08x\n", odi.id_3);
Paul Walmsley097c5842008-07-03 12:24:45 +0300151 pr_debug("OMAP_TAP_PROD_ID_0: 0x%08x DEV_TYPE: %i\n",
152 prod_id, dev_type);
153
Tony Lindgren1dbae812005-11-10 14:26:51 +0000154 /* Check hawkeye ids */
155 for (i = 0; i < ARRAY_SIZE(omap_ids); i++) {
156 if (hawkeye == omap_ids[i].hawkeye)
157 break;
158 }
159
160 if (i == ARRAY_SIZE(omap_ids)) {
161 printk(KERN_ERR "Unknown OMAP CPU id\n");
162 return;
163 }
164
165 for (j = i; j < ARRAY_SIZE(omap_ids); j++) {
166 if (dev_type == omap_ids[j].dev)
167 break;
168 }
169
170 if (j == ARRAY_SIZE(omap_ids)) {
171 printk(KERN_ERR "Unknown OMAP device type. "
172 "Handling it as OMAP%04x\n",
173 omap_ids[i].type >> 16);
174 j = i;
175 }
Tony Lindgren1dbae812005-11-10 14:26:51 +0000176
Lauri Leukkunen84a34342008-12-10 17:36:31 -0800177 pr_info("OMAP%04x", omap_rev() >> 16);
178 if ((omap_rev() >> 8) & 0x0f)
179 pr_info("ES%x", (omap_rev() >> 12) & 0xf);
Paul Walmsley097c5842008-07-03 12:24:45 +0300180 pr_info("\n");
Tony Lindgren1dbae812005-11-10 14:26:51 +0000181}
182
Sanjeev Premi8384ce02009-11-22 10:10:53 -0800183#define OMAP3_CHECK_FEATURE(status,feat) \
184 if (((status & OMAP3_ ##feat## _MASK) \
185 >> OMAP3_ ##feat## _SHIFT) != FEAT_ ##feat## _NONE) { \
Aneesh Vcc0170b2011-07-02 08:00:22 +0530186 omap_features |= OMAP3_HAS_ ##feat; \
Sanjeev Premi8384ce02009-11-22 10:10:53 -0800187 }
188
Nishanth Menon5ebc0d52010-08-02 14:21:40 +0300189static void __init omap3_check_features(void)
Sanjeev Premi8384ce02009-11-22 10:10:53 -0800190{
191 u32 status;
192
Aneesh Vcc0170b2011-07-02 08:00:22 +0530193 omap_features = 0;
Sanjeev Premi8384ce02009-11-22 10:10:53 -0800194
195 status = omap_ctrl_readl(OMAP3_CONTROL_OMAP_STATUS);
196
197 OMAP3_CHECK_FEATURE(status, L2CACHE);
198 OMAP3_CHECK_FEATURE(status, IVA);
199 OMAP3_CHECK_FEATURE(status, SGX);
200 OMAP3_CHECK_FEATURE(status, NEON);
201 OMAP3_CHECK_FEATURE(status, ISP);
Vishwanath BS7356f0b2010-02-22 22:09:10 -0700202 if (cpu_is_omap3630())
Aneesh Vcc0170b2011-07-02 08:00:22 +0530203 omap_features |= OMAP3_HAS_192MHZ_CLK;
stanley.miaoad0c63f2010-08-02 14:21:40 +0300204 if (!cpu_is_omap3505() && !cpu_is_omap3517())
Aneesh Vcc0170b2011-07-02 08:00:22 +0530205 omap_features |= OMAP3_HAS_IO_WAKEUP;
Sanjeev Premi8384ce02009-11-22 10:10:53 -0800206
Aneesh Vcc0170b2011-07-02 08:00:22 +0530207 omap_features |= OMAP3_HAS_SDRC;
Hemant Pedanekar01001712011-02-16 08:31:39 -0800208
Sanjeev Premi8384ce02009-11-22 10:10:53 -0800209 /*
210 * TODO: Get additional info (where applicable)
211 * e.g. Size of L2 cache.
212 */
213}
214
Aneesh Vcc0170b2011-07-02 08:00:22 +0530215static void __init omap4_check_features(void)
216{
217 u32 si_type;
218
219 if (cpu_is_omap443x())
220 omap_features |= OMAP4_HAS_MPU_1GHZ;
221
222
223 if (cpu_is_omap446x()) {
224 si_type =
225 read_tap_reg(OMAP4_CTRL_MODULE_CORE_STD_FUSE_PROD_ID_1);
226 switch ((si_type & (3 << 16)) >> 16) {
227 case 2:
228 /* High performance device */
229 omap_features |= OMAP4_HAS_MPU_1_5GHZ;
230 break;
231 case 1:
232 default:
233 /* Standard device */
234 omap_features |= OMAP4_HAS_MPU_1_2GHZ;
235 break;
236 }
237 }
238}
239
Hemant Pedanekar01001712011-02-16 08:31:39 -0800240static void __init ti816x_check_features(void)
241{
Aneesh Vcc0170b2011-07-02 08:00:22 +0530242 omap_features = OMAP3_HAS_NEON;
Hemant Pedanekar01001712011-02-16 08:31:39 -0800243}
244
Paul Walmsley3b32b7d2011-09-13 19:52:15 -0600245static void __init omap3_check_revision(const char **cpu_rev)
Tony Lindgrena8823142008-12-10 17:36:30 -0800246{
247 u32 cpuid, idcode;
248 u16 hawkeye;
249 u8 rev;
Tony Lindgrena8823142008-12-10 17:36:30 -0800250
Tony Lindgrene9acb9b2010-01-19 15:40:26 -0800251 omap_chip.oc = CHIP_IS_OMAP3430;
252
Tony Lindgrena8823142008-12-10 17:36:30 -0800253 /*
254 * We cannot access revision registers on ES1.0.
255 * If the processor type is Cortex-A8 and the revision is 0x0
256 * it means its Cortex r0p0 which is 3430 ES1.0.
257 */
258 cpuid = read_cpuid(CPUID_ID);
259 if ((((cpuid >> 4) & 0xfff) == 0xc08) && ((cpuid & 0xf) == 0x0)) {
Lauri Leukkunen84a34342008-12-10 17:36:31 -0800260 omap_revision = OMAP3430_REV_ES1_0;
Tony Lindgrene9acb9b2010-01-19 15:40:26 -0800261 omap_chip.oc |= CHIP_IS_OMAP3430ES1;
Paul Walmsley3b32b7d2011-09-13 19:52:15 -0600262 *cpu_rev = "1.0";
Sanjeev Premi048f4bd2009-11-22 10:10:54 -0800263 return;
Tony Lindgrena8823142008-12-10 17:36:30 -0800264 }
265
266 /*
267 * Detection for 34xx ES2.0 and above can be done with just
268 * hawkeye and rev. See TRM 1.5.2 Device Identification.
269 * Note that rev does not map directly to our defined processor
270 * revision numbers as ES1.0 uses value 0.
271 */
272 idcode = read_tap_reg(OMAP_TAP_IDCODE);
273 hawkeye = (idcode >> 12) & 0xffff;
274 rev = (idcode >> 28) & 0xff;
275
Nishanth Menon2456a102009-11-22 10:10:56 -0800276 switch (hawkeye) {
277 case 0xb7ae:
278 /* Handle 34xx/35xx devices */
Tony Lindgrena8823142008-12-10 17:36:30 -0800279 switch (rev) {
Sanjeev Premi048f4bd2009-11-22 10:10:54 -0800280 case 0: /* Take care of early samples */
281 case 1:
Lauri Leukkunen84a34342008-12-10 17:36:31 -0800282 omap_revision = OMAP3430_REV_ES2_0;
Tony Lindgrene9acb9b2010-01-19 15:40:26 -0800283 omap_chip.oc |= CHIP_IS_OMAP3430ES2;
Paul Walmsley3b32b7d2011-09-13 19:52:15 -0600284 *cpu_rev = "2.0";
Tony Lindgrena8823142008-12-10 17:36:30 -0800285 break;
286 case 2:
Lauri Leukkunen84a34342008-12-10 17:36:31 -0800287 omap_revision = OMAP3430_REV_ES2_1;
Tony Lindgrene9acb9b2010-01-19 15:40:26 -0800288 omap_chip.oc |= CHIP_IS_OMAP3430ES2;
Paul Walmsley3b32b7d2011-09-13 19:52:15 -0600289 *cpu_rev = "2.1";
Tony Lindgrena8823142008-12-10 17:36:30 -0800290 break;
291 case 3:
Lauri Leukkunen84a34342008-12-10 17:36:31 -0800292 omap_revision = OMAP3430_REV_ES3_0;
Tony Lindgrene9acb9b2010-01-19 15:40:26 -0800293 omap_chip.oc |= CHIP_IS_OMAP3430ES3_0;
Paul Walmsley3b32b7d2011-09-13 19:52:15 -0600294 *cpu_rev = "3.0";
Tony Lindgrena8823142008-12-10 17:36:30 -0800295 break;
Tony Lindgren187e6882009-01-29 08:57:16 -0800296 case 4:
Tony Lindgrene9acb9b2010-01-19 15:40:26 -0800297 omap_revision = OMAP3430_REV_ES3_1;
298 omap_chip.oc |= CHIP_IS_OMAP3430ES3_1;
Paul Walmsley3b32b7d2011-09-13 19:52:15 -0600299 *cpu_rev = "3.1";
Tony Lindgrene9acb9b2010-01-19 15:40:26 -0800300 break;
301 case 7:
Felipe Balbiedeae652009-11-22 10:11:24 -0800302 /* FALLTHROUGH */
Tony Lindgrena8823142008-12-10 17:36:30 -0800303 default:
304 /* Use the latest known revision as default */
Tony Lindgrene9acb9b2010-01-19 15:40:26 -0800305 omap_revision = OMAP3430_REV_ES3_1_2;
306
307 /* REVISIT: Add CHIP_IS_OMAP3430ES3_1_2? */
308 omap_chip.oc |= CHIP_IS_OMAP3430ES3_1;
Paul Walmsley3b32b7d2011-09-13 19:52:15 -0600309 *cpu_rev = "3.1.2";
Tony Lindgrena8823142008-12-10 17:36:30 -0800310 }
Nishanth Menon2456a102009-11-22 10:10:56 -0800311 break;
Sanjeev Premi4cac6012009-11-22 10:10:58 -0800312 case 0xb868:
Paul Walmsley1f1b0352011-09-13 19:52:13 -0600313 /*
314 * Handle OMAP/AM 3505/3517 devices
Sanjeev Premi4cac6012009-11-22 10:10:58 -0800315 *
Paul Walmsley1f1b0352011-09-13 19:52:13 -0600316 * Set the device to be OMAP3517 here. Actual device
Sanjeev Premi4cac6012009-11-22 10:10:58 -0800317 * is identified later based on the features.
Tony Lindgrene9acb9b2010-01-19 15:40:26 -0800318 *
319 * REVISIT: AM3505/AM3517 should have their own CHIP_IS
Sanjeev Premi4cac6012009-11-22 10:10:58 -0800320 */
Paul Walmsley9ed2ba72011-09-13 19:52:14 -0600321 switch (rev) {
322 case 0:
323 omap_revision = OMAP3517_REV_ES1_0;
Paul Walmsley3b32b7d2011-09-13 19:52:15 -0600324 *cpu_rev = "1.0";
Paul Walmsley9ed2ba72011-09-13 19:52:14 -0600325 break;
326 case 1:
327 /* FALLTHROUGH */
328 default:
329 omap_revision = OMAP3517_REV_ES1_1;
Paul Walmsley3b32b7d2011-09-13 19:52:15 -0600330 *cpu_rev = "1.1";
Paul Walmsley9ed2ba72011-09-13 19:52:14 -0600331 }
Tony Lindgrene9acb9b2010-01-19 15:40:26 -0800332 omap_chip.oc |= CHIP_IS_OMAP3430ES3_1;
Sanjeev Premi4cac6012009-11-22 10:10:58 -0800333 break;
Felipe Balbiedeae652009-11-22 10:11:24 -0800334 case 0xb891:
Anand Gadiyarb0a1a6c2010-08-03 19:59:24 +0000335 /* Handle 36xx devices */
336 omap_chip.oc |= CHIP_IS_OMAP3630ES1;
337
338 switch(rev) {
339 case 0: /* Take care of early samples */
340 omap_revision = OMAP3630_REV_ES1_0;
Paul Walmsley3b32b7d2011-09-13 19:52:15 -0600341 *cpu_rev = "1.0";
Anand Gadiyarb0a1a6c2010-08-03 19:59:24 +0000342 break;
343 case 1:
344 omap_revision = OMAP3630_REV_ES1_1;
345 omap_chip.oc |= CHIP_IS_OMAP3630ES1_1;
Paul Walmsley3b32b7d2011-09-13 19:52:15 -0600346 *cpu_rev = "1.1";
Anand Gadiyarb0a1a6c2010-08-03 19:59:24 +0000347 break;
348 case 2:
Paul Walmsley51ec8112011-09-13 19:52:15 -0600349 /* FALLTHROUGH */
Anand Gadiyarb0a1a6c2010-08-03 19:59:24 +0000350 default:
Paul Walmsley51ec8112011-09-13 19:52:15 -0600351 omap_revision = OMAP3630_REV_ES1_2;
Anand Gadiyarb0a1a6c2010-08-03 19:59:24 +0000352 omap_chip.oc |= CHIP_IS_OMAP3630ES1_2;
Paul Walmsley3b32b7d2011-09-13 19:52:15 -0600353 *cpu_rev = "1.2";
Anand Gadiyarb0a1a6c2010-08-03 19:59:24 +0000354 }
Nishanth Menon77c08702010-08-16 09:21:19 +0300355 break;
Hemant Pedanekar01001712011-02-16 08:31:39 -0800356 case 0xb81e:
357 omap_chip.oc = CHIP_IS_TI816X;
358
359 switch (rev) {
360 case 0:
361 omap_revision = TI8168_REV_ES1_0;
Paul Walmsley3b32b7d2011-09-13 19:52:15 -0600362 *cpu_rev = "1.0";
Hemant Pedanekar01001712011-02-16 08:31:39 -0800363 break;
364 case 1:
Paul Walmsley51ec8112011-09-13 19:52:15 -0600365 /* FALLTHROUGH */
Hemant Pedanekar01001712011-02-16 08:31:39 -0800366 default:
Paul Walmsley51ec8112011-09-13 19:52:15 -0600367 omap_revision = TI8168_REV_ES1_1;
Paul Walmsley3b32b7d2011-09-13 19:52:15 -0600368 *cpu_rev = "1.1";
369 break;
Hemant Pedanekar01001712011-02-16 08:31:39 -0800370 }
371 break;
Nishanth Menon2456a102009-11-22 10:10:56 -0800372 default:
Paul Walmsley51ec8112011-09-13 19:52:15 -0600373 /* Unknown default to latest silicon rev as default */
Paul Walmsley3b32b7d2011-09-13 19:52:15 -0600374 omap_revision = OMAP3630_REV_ES1_2;
Anand Gadiyarb0a1a6c2010-08-03 19:59:24 +0000375 omap_chip.oc |= CHIP_IS_OMAP3630ES1_2;
Paul Walmsley3b32b7d2011-09-13 19:52:15 -0600376 *cpu_rev = "1.2";
Paul Walmsley51ec8112011-09-13 19:52:15 -0600377 pr_warn("Warning: unknown chip type; assuming OMAP3630ES1.2\n");
Tony Lindgrena8823142008-12-10 17:36:30 -0800378 }
Tony Lindgrena8823142008-12-10 17:36:30 -0800379}
380
Nishanth Menon5ebc0d52010-08-02 14:21:40 +0300381static void __init omap4_check_revision(void)
Santosh Shilimkarb570e0e2009-12-11 16:16:34 -0800382{
383 u32 idcode;
384 u16 hawkeye;
385 u8 rev;
Santosh Shilimkarb570e0e2009-12-11 16:16:34 -0800386
387 /*
388 * The IC rev detection is done with hawkeye and rev.
389 * Note that rev does not map directly to defined processor
390 * revision numbers as ES1.0 uses value 0.
391 */
392 idcode = read_tap_reg(OMAP_TAP_IDCODE);
393 hawkeye = (idcode >> 12) & 0xffff;
Nishant Kamate49c4d22011-02-17 09:55:03 -0800394 rev = (idcode >> 28) & 0xf;
Santosh Shilimkarb570e0e2009-12-11 16:16:34 -0800395
Santosh Shilimkared6be0b2010-09-16 18:44:46 +0530396 /*
Aneesh Vfa54dcc2011-07-02 08:00:21 +0530397 * Few initial 4430 ES2.0 samples IDCODE is same as ES1.0
Santosh Shilimkared6be0b2010-09-16 18:44:46 +0530398 * Use ARM register to detect the correct ES version
399 */
Aneesh Vfa54dcc2011-07-02 08:00:21 +0530400 if (!rev && (hawkeye != 0xb94e)) {
Santosh Shilimkared6be0b2010-09-16 18:44:46 +0530401 idcode = read_cpuid(CPUID_ID);
402 rev = (idcode & 0xf) - 1;
Santosh Shilimkarb570e0e2009-12-11 16:16:34 -0800403 }
404
Santosh Shilimkared6be0b2010-09-16 18:44:46 +0530405 switch (hawkeye) {
406 case 0xb852:
407 switch (rev) {
408 case 0:
409 omap_revision = OMAP4430_REV_ES1_0;
410 omap_chip.oc |= CHIP_IS_OMAP4430ES1;
411 break;
412 case 1:
Santosh Shilimkared6be0b2010-09-16 18:44:46 +0530413 default:
414 omap_revision = OMAP4430_REV_ES2_0;
415 omap_chip.oc |= CHIP_IS_OMAP4430ES2;
Nishant Kamate49c4d22011-02-17 09:55:03 -0800416 }
417 break;
418 case 0xb95c:
419 switch (rev) {
420 case 3:
421 omap_revision = OMAP4430_REV_ES2_1;
422 omap_chip.oc |= CHIP_IS_OMAP4430ES2_1;
423 break;
424 case 4:
425 default:
426 omap_revision = OMAP4430_REV_ES2_2;
427 omap_chip.oc |= CHIP_IS_OMAP4430ES2_2;
428 }
429 break;
Aneesh Vfa54dcc2011-07-02 08:00:21 +0530430 case 0xb94e:
431 switch (rev) {
432 case 0:
433 default:
434 omap_revision = OMAP4460_REV_ES1_0;
435 omap_chip.oc |= CHIP_IS_OMAP4460ES1_0;
436 break;
437 }
438 break;
Santosh Shilimkared6be0b2010-09-16 18:44:46 +0530439 default:
Nishant Kamate49c4d22011-02-17 09:55:03 -0800440 /* Unknown default to latest silicon rev as default */
441 omap_revision = OMAP4430_REV_ES2_2;
442 omap_chip.oc |= CHIP_IS_OMAP4430ES2_2;
Santosh Shilimkared6be0b2010-09-16 18:44:46 +0530443 }
444
Nishant Kamate49c4d22011-02-17 09:55:03 -0800445 pr_info("OMAP%04x ES%d.%d\n", omap_rev() >> 16,
446 ((omap_rev() >> 12) & 0xf), ((omap_rev() >> 8) & 0xf));
Santosh Shilimkarb570e0e2009-12-11 16:16:34 -0800447}
448
Sanjeev Premi8384ce02009-11-22 10:10:53 -0800449#define OMAP3_SHOW_FEATURE(feat) \
Kevin Hilmancedf9002009-11-22 10:11:13 -0800450 if (omap3_has_ ##feat()) \
451 printk(#feat" ");
Sanjeev Premi8384ce02009-11-22 10:10:53 -0800452
Paul Walmsley3b32b7d2011-09-13 19:52:15 -0600453static void __init omap3_cpuinfo(const char *cpu_rev)
Sanjeev Premi8384ce02009-11-22 10:10:53 -0800454{
Paul Walmsley3b32b7d2011-09-13 19:52:15 -0600455 const char *cpu_name;
Sanjeev Premi048f4bd2009-11-22 10:10:54 -0800456
Paul Walmsley91d92d62011-09-13 19:52:14 -0600457 /*
458 * OMAP3430 and OMAP3530 are assumed to be same.
Sanjeev Premi048f4bd2009-11-22 10:10:54 -0800459 *
460 * OMAP3525, OMAP3515 and OMAP3503 can be detected only based
461 * on available features. Upon detection, update the CPU id
462 * and CPU class bits.
463 */
Felipe Balbiedeae652009-11-22 10:11:24 -0800464 if (cpu_is_omap3630()) {
Paul Walmsley91d92d62011-09-13 19:52:14 -0600465 cpu_name = "OMAP3630";
Paul Walmsley1f1b0352011-09-13 19:52:13 -0600466 } else if (cpu_is_omap3517()) {
Paul Walmsley91d92d62011-09-13 19:52:14 -0600467 /* AM35xx devices */
468 cpu_name = (omap3_has_sgx()) ? "AM3517" : "AM3505";
Hemant Pedanekar01001712011-02-16 08:31:39 -0800469 } else if (cpu_is_ti816x()) {
Paul Walmsley91d92d62011-09-13 19:52:14 -0600470 cpu_name = "TI816X";
Felipe Balbiedeae652009-11-22 10:11:24 -0800471 } else if (omap3_has_iva() && omap3_has_sgx()) {
472 /* OMAP3430, OMAP3525, OMAP3515, OMAP3503 devices */
Paul Walmsley91d92d62011-09-13 19:52:14 -0600473 cpu_name = "OMAP3430/3530";
Sergey Lapin0712fb32009-12-11 16:16:37 -0800474 } else if (omap3_has_iva()) {
Paul Walmsley91d92d62011-09-13 19:52:14 -0600475 cpu_name = "OMAP3525";
Sergey Lapin0712fb32009-12-11 16:16:37 -0800476 } else if (omap3_has_sgx()) {
Paul Walmsley91d92d62011-09-13 19:52:14 -0600477 cpu_name = "OMAP3515";
Felipe Balbiedeae652009-11-22 10:11:24 -0800478 } else {
Paul Walmsley91d92d62011-09-13 19:52:14 -0600479 cpu_name = "OMAP3503";
Sanjeev Premi048f4bd2009-11-22 10:10:54 -0800480 }
481
Felipe Balbiedeae652009-11-22 10:11:24 -0800482 /* Print verbose information */
Kevin Hilmancedf9002009-11-22 10:11:13 -0800483 pr_info("%s ES%s (", cpu_name, cpu_rev);
Sanjeev Premi048f4bd2009-11-22 10:10:54 -0800484
Sanjeev Premi8384ce02009-11-22 10:10:53 -0800485 OMAP3_SHOW_FEATURE(l2cache);
486 OMAP3_SHOW_FEATURE(iva);
487 OMAP3_SHOW_FEATURE(sgx);
488 OMAP3_SHOW_FEATURE(neon);
489 OMAP3_SHOW_FEATURE(isp);
Vishwanath BS7356f0b2010-02-22 22:09:10 -0700490 OMAP3_SHOW_FEATURE(192mhz_clk);
Kevin Hilmancedf9002009-11-22 10:11:13 -0800491
492 printk(")\n");
Sanjeev Premi8384ce02009-11-22 10:10:53 -0800493}
494
Tony Lindgrena8823142008-12-10 17:36:30 -0800495/*
496 * Try to detect the exact revision of the omap we're running on
497 */
Tony Lindgren5ba02dc2008-12-10 17:36:30 -0800498void __init omap2_check_revision(void)
499{
Paul Walmsley3b32b7d2011-09-13 19:52:15 -0600500 const char *cpu_rev;
501
Tony Lindgrena8823142008-12-10 17:36:30 -0800502 /*
503 * At this point we have an idea about the processor revision set
504 * earlier with omap2_set_globals_tap().
505 */
Felipe Balbiedeae652009-11-22 10:11:24 -0800506 if (cpu_is_omap24xx()) {
Tony Lindgrena8823142008-12-10 17:36:30 -0800507 omap24xx_check_revision();
Felipe Balbiedeae652009-11-22 10:11:24 -0800508 } else if (cpu_is_omap34xx()) {
Paul Walmsley3b32b7d2011-09-13 19:52:15 -0600509 omap3_check_revision(&cpu_rev);
Hemant Pedanekar01001712011-02-16 08:31:39 -0800510
511 /* TI816X doesn't have feature register */
512 if (!cpu_is_ti816x())
513 omap3_check_features();
514 else
515 ti816x_check_features();
516
Paul Walmsley3b32b7d2011-09-13 19:52:15 -0600517 omap3_cpuinfo(cpu_rev);
Tony Lindgrene9acb9b2010-01-19 15:40:26 -0800518 return;
Felipe Balbiedeae652009-11-22 10:11:24 -0800519 } else if (cpu_is_omap44xx()) {
Santosh Shilimkarb570e0e2009-12-11 16:16:34 -0800520 omap4_check_revision();
Aneesh Vcc0170b2011-07-02 08:00:22 +0530521 omap4_check_features();
Santosh Shilimkar44169072009-05-28 14:16:04 -0700522 return;
Felipe Balbiedeae652009-11-22 10:11:24 -0800523 } else {
Tony Lindgrena8823142008-12-10 17:36:30 -0800524 pr_err("OMAP revision unknown, please fix!\n");
Felipe Balbiedeae652009-11-22 10:11:24 -0800525 }
Tony Lindgrena8823142008-12-10 17:36:30 -0800526
527 /*
528 * OK, now we know the exact revision. Initialize omap_chip bits
529 * for powerdowmain and clockdomain code.
530 */
531 if (cpu_is_omap243x()) {
532 /* Currently only supports 2430ES2.1 and 2430-all */
533 omap_chip.oc |= CHIP_IS_OMAP2430;
Tony Lindgrene9acb9b2010-01-19 15:40:26 -0800534 return;
Tony Lindgrena8823142008-12-10 17:36:30 -0800535 } else if (cpu_is_omap242x()) {
536 /* Currently only supports 2420ES2.1.1 and 2420-all */
537 omap_chip.oc |= CHIP_IS_OMAP2420;
Tony Lindgrene9acb9b2010-01-19 15:40:26 -0800538 return;
Tony Lindgrena8823142008-12-10 17:36:30 -0800539 }
Tony Lindgrene9acb9b2010-01-19 15:40:26 -0800540
541 pr_err("Uninitialized omap_chip, please fix!\n");
Tony Lindgren5ba02dc2008-12-10 17:36:30 -0800542}
543
Tony Lindgrena8823142008-12-10 17:36:30 -0800544/*
545 * Set up things for map_io and processor detection later on. Gets called
546 * pretty much first thing from board init. For multi-omap, this gets
547 * cpu_is_omapxxxx() working accurately enough for map_io. Then we'll try to
548 * detect the exact revision later on in omap2_detect_revision() once map_io
549 * is done.
550 */
Tony Lindgren0e564842008-10-06 15:49:16 +0300551void __init omap2_set_globals_tap(struct omap_globals *omap2_globals)
552{
Lauri Leukkunen84a34342008-12-10 17:36:31 -0800553 omap_revision = omap2_globals->class;
Tony Lindgren0e564842008-10-06 15:49:16 +0300554 tap_base = omap2_globals->tap;
555
Tony Lindgrena8823142008-12-10 17:36:30 -0800556 if (cpu_is_omap34xx())
Tony Lindgren0e564842008-10-06 15:49:16 +0300557 tap_prod_id = 0x0210;
558 else
559 tap_prod_id = 0x0208;
560}