blob: 22c993d4fdfceee9cf640d1b85bc5035c382eefd [file] [log] [blame]
Kalle Valo5e3dd152013-06-12 20:52:10 +03001/*
2 * Copyright (c) 2005-2011 Atheros Communications Inc.
3 * Copyright (c) 2011-2013 Qualcomm Atheros, Inc.
4 *
5 * Permission to use, copy, modify, and/or distribute this software for any
6 * purpose with or without fee is hereby granted, provided that the above
7 * copyright notice and this permission notice appear in all copies.
8 *
9 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
10 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
11 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
12 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
13 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
14 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
15 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
16 */
17
18#ifndef _HW_H_
19#define _HW_H_
20
21#include "targaddrs.h"
22
Kalle Valoa58227e2014-10-13 09:40:59 +030023#define ATH10K_FW_DIR "ath10k"
24
Kalle Valoe01ae682013-09-01 11:22:14 +030025/* QCA988X 1.0 definitions (unsupported) */
26#define QCA988X_HW_1_0_CHIP_ID_REV 0x0
27
Kalle Valo5e3dd152013-06-12 20:52:10 +030028/* QCA988X 2.0 definitions */
29#define QCA988X_HW_2_0_VERSION 0x4100016c
Kalle Valoe01ae682013-09-01 11:22:14 +030030#define QCA988X_HW_2_0_CHIP_ID_REV 0x2
Kalle Valoa58227e2014-10-13 09:40:59 +030031#define QCA988X_HW_2_0_FW_DIR ATH10K_FW_DIR "/QCA988X/hw2.0"
Kalle Valo5e3dd152013-06-12 20:52:10 +030032#define QCA988X_HW_2_0_FW_FILE "firmware.bin"
33#define QCA988X_HW_2_0_OTP_FILE "otp.bin"
34#define QCA988X_HW_2_0_BOARD_DATA_FILE "board.bin"
35#define QCA988X_HW_2_0_PATCH_LOAD_ADDR 0x1234
36
Michal Kaziord63955b2015-01-24 12:14:49 +020037/* QCA6174 target BMI version signatures */
38#define QCA6174_HW_1_0_VERSION 0x05000000
39#define QCA6174_HW_1_1_VERSION 0x05000001
40#define QCA6174_HW_1_3_VERSION 0x05000003
41#define QCA6174_HW_2_1_VERSION 0x05010000
42#define QCA6174_HW_3_0_VERSION 0x05020000
Michal Kazior608b8f72015-01-29 13:24:33 +010043#define QCA6174_HW_3_2_VERSION 0x05030000
Michal Kaziord63955b2015-01-24 12:14:49 +020044
45enum qca6174_pci_rev {
46 QCA6174_PCI_REV_1_1 = 0x11,
47 QCA6174_PCI_REV_1_3 = 0x13,
48 QCA6174_PCI_REV_2_0 = 0x20,
49 QCA6174_PCI_REV_3_0 = 0x30,
50};
51
52enum qca6174_chip_id_rev {
53 QCA6174_HW_1_0_CHIP_ID_REV = 0,
54 QCA6174_HW_1_1_CHIP_ID_REV = 1,
55 QCA6174_HW_1_3_CHIP_ID_REV = 2,
56 QCA6174_HW_2_1_CHIP_ID_REV = 4,
57 QCA6174_HW_2_2_CHIP_ID_REV = 5,
58 QCA6174_HW_3_0_CHIP_ID_REV = 8,
59 QCA6174_HW_3_1_CHIP_ID_REV = 9,
60 QCA6174_HW_3_2_CHIP_ID_REV = 10,
61};
62
63#define QCA6174_HW_2_1_FW_DIR "ath10k/QCA6174/hw2.1"
64#define QCA6174_HW_2_1_FW_FILE "firmware.bin"
65#define QCA6174_HW_2_1_OTP_FILE "otp.bin"
66#define QCA6174_HW_2_1_BOARD_DATA_FILE "board.bin"
67#define QCA6174_HW_2_1_PATCH_LOAD_ADDR 0x1234
68
69#define QCA6174_HW_3_0_FW_DIR "ath10k/QCA6174/hw3.0"
70#define QCA6174_HW_3_0_FW_FILE "firmware.bin"
71#define QCA6174_HW_3_0_OTP_FILE "otp.bin"
72#define QCA6174_HW_3_0_BOARD_DATA_FILE "board.bin"
73#define QCA6174_HW_3_0_PATCH_LOAD_ADDR 0x1234
74
Kalle Valo1a222432013-09-27 19:55:07 +030075#define ATH10K_FW_API2_FILE "firmware-2.bin"
Michal Kazior24c88f72014-07-25 13:32:17 +020076#define ATH10K_FW_API3_FILE "firmware-3.bin"
Kalle Valo1a222432013-09-27 19:55:07 +030077
Rajkumar Manoharan4a16fbe2014-12-17 12:21:12 +020078/* added support for ATH10K_FW_IE_WMI_OP_VERSION */
79#define ATH10K_FW_API4_FILE "firmware-4.bin"
80
Kalle Valo43d2a302014-09-10 18:23:30 +030081#define ATH10K_FW_UTF_FILE "utf.bin"
82
Kalle Valo1a222432013-09-27 19:55:07 +030083/* includes also the null byte */
84#define ATH10K_FIRMWARE_MAGIC "QCA-ATH10K"
85
Ben Greear384914b2014-08-25 08:37:32 +030086#define REG_DUMP_COUNT_QCA988X 60
87
Kalle Valo7869b4f2014-09-24 14:16:58 +030088#define QCA988X_CAL_DATA_LEN 2116
89
Kalle Valo1a222432013-09-27 19:55:07 +030090struct ath10k_fw_ie {
91 __le32 id;
92 __le32 len;
93 u8 data[0];
94};
95
96enum ath10k_fw_ie_type {
97 ATH10K_FW_IE_FW_VERSION = 0,
98 ATH10K_FW_IE_TIMESTAMP = 1,
99 ATH10K_FW_IE_FEATURES = 2,
100 ATH10K_FW_IE_FW_IMAGE = 3,
101 ATH10K_FW_IE_OTP_IMAGE = 4,
Kalle Valo202e86e2014-12-03 10:10:08 +0200102
103 /* WMI "operations" interface version, 32 bit value. Supported from
104 * FW API 4 and above.
105 */
106 ATH10K_FW_IE_WMI_OP_VERSION = 5,
107};
108
109enum ath10k_fw_wmi_op_version {
110 ATH10K_FW_WMI_OP_VERSION_UNSET = 0,
111
112 ATH10K_FW_WMI_OP_VERSION_MAIN = 1,
113 ATH10K_FW_WMI_OP_VERSION_10_1 = 2,
114 ATH10K_FW_WMI_OP_VERSION_10_2 = 3,
Michal Kaziorca996ec2014-12-03 10:11:32 +0200115 ATH10K_FW_WMI_OP_VERSION_TLV = 4,
Rajkumar Manoharan4a16fbe2014-12-17 12:21:12 +0200116 ATH10K_FW_WMI_OP_VERSION_10_2_4 = 5,
Kalle Valo202e86e2014-12-03 10:10:08 +0200117
118 /* keep last */
119 ATH10K_FW_WMI_OP_VERSION_MAX,
Kalle Valo1a222432013-09-27 19:55:07 +0300120};
121
Michal Kaziord63955b2015-01-24 12:14:49 +0200122enum ath10k_hw_rev {
123 ATH10K_HW_QCA988X,
124 ATH10K_HW_QCA6174,
125};
126
127struct ath10k_hw_regs {
128 u32 rtc_state_cold_reset_mask;
129 u32 rtc_soc_base_address;
130 u32 rtc_wmac_base_address;
131 u32 soc_core_base_address;
132 u32 ce_wrapper_base_address;
133 u32 ce0_base_address;
134 u32 ce1_base_address;
135 u32 ce2_base_address;
136 u32 ce3_base_address;
137 u32 ce4_base_address;
138 u32 ce5_base_address;
139 u32 ce6_base_address;
140 u32 ce7_base_address;
141 u32 soc_reset_control_si0_rst_mask;
142 u32 soc_reset_control_ce_rst_mask;
143 u32 soc_chip_id_address;
144 u32 scratch_3_address;
145};
146
147extern const struct ath10k_hw_regs qca988x_regs;
148extern const struct ath10k_hw_regs qca6174_regs;
149
150#define QCA_REV_988X(ar) ((ar)->hw_rev == ATH10K_HW_QCA988X)
151#define QCA_REV_6174(ar) ((ar)->hw_rev == ATH10K_HW_QCA6174)
152
Kalle Valo5e3dd152013-06-12 20:52:10 +0300153/* Known pecularities:
154 * - current FW doesn't support raw rx mode (last tested v599)
155 * - current FW dumps upon raw tx mode (last tested v599)
156 * - raw appears in nwifi decap, raw and nwifi appear in ethernet decap
157 * - raw have FCS, nwifi doesn't
158 * - ethernet frames have 802.11 header decapped and parts (base hdr, cipher
159 * param, llc/snap) are aligned to 4byte boundaries each */
160enum ath10k_hw_txrx_mode {
161 ATH10K_HW_TXRX_RAW = 0,
162 ATH10K_HW_TXRX_NATIVE_WIFI = 1,
163 ATH10K_HW_TXRX_ETHERNET = 2,
Michal Kazior961d4c32013-08-09 10:13:34 +0200164
165 /* Valid for HTT >= 3.0. Used for management frames in TX_FRM. */
166 ATH10K_HW_TXRX_MGMT = 3,
Kalle Valo5e3dd152013-06-12 20:52:10 +0300167};
168
169enum ath10k_mcast2ucast_mode {
170 ATH10K_MCAST2UCAST_DISABLED = 0,
171 ATH10K_MCAST2UCAST_ENABLED = 1,
172};
173
Rajkumar Manoharanbfdd7932014-10-03 08:02:40 +0300174struct ath10k_pktlog_hdr {
175 __le16 flags;
176 __le16 missed_cnt;
177 __le16 log_type;
178 __le16 size;
179 __le32 timestamp;
180 u8 payload[0];
181} __packed;
182
Bartosz Markowskiec6a73f2013-09-26 17:47:14 +0200183/* Target specific defines for MAIN firmware */
Kalle Valo5e3dd152013-06-12 20:52:10 +0300184#define TARGET_NUM_VDEVS 8
185#define TARGET_NUM_PEER_AST 2
186#define TARGET_NUM_WDS_ENTRIES 32
187#define TARGET_DMA_BURST_SIZE 0
188#define TARGET_MAC_AGGR_DELIM 0
189#define TARGET_AST_SKID_LIMIT 16
Michal Kaziorcfd10612014-11-25 15:16:05 +0100190#define TARGET_NUM_STATIONS 16
191#define TARGET_NUM_PEERS ((TARGET_NUM_STATIONS) + \
192 (TARGET_NUM_VDEVS))
Kalle Valo5e3dd152013-06-12 20:52:10 +0300193#define TARGET_NUM_OFFLOAD_PEERS 0
194#define TARGET_NUM_OFFLOAD_REORDER_BUFS 0
195#define TARGET_NUM_PEER_KEYS 2
Michal Kaziorcfd10612014-11-25 15:16:05 +0100196#define TARGET_NUM_TIDS ((TARGET_NUM_PEERS) * 2)
Kalle Valo5e3dd152013-06-12 20:52:10 +0300197#define TARGET_TX_CHAIN_MASK (BIT(0) | BIT(1) | BIT(2))
198#define TARGET_RX_CHAIN_MASK (BIT(0) | BIT(1) | BIT(2))
199#define TARGET_RX_TIMEOUT_LO_PRI 100
200#define TARGET_RX_TIMEOUT_HI_PRI 40
Michal Kazior4d316c72013-09-26 10:12:24 +0300201
202/* Native Wifi decap mode is used to align IP frames to 4-byte boundaries and
203 * avoid a very expensive re-alignment in mac80211. */
204#define TARGET_RX_DECAP_MODE ATH10K_HW_TXRX_NATIVE_WIFI
205
Kalle Valo5e3dd152013-06-12 20:52:10 +0300206#define TARGET_SCAN_MAX_PENDING_REQS 4
207#define TARGET_BMISS_OFFLOAD_MAX_VDEV 3
208#define TARGET_ROAM_OFFLOAD_MAX_VDEV 3
209#define TARGET_ROAM_OFFLOAD_MAX_AP_PROFILES 8
210#define TARGET_GTK_OFFLOAD_MAX_VDEV 3
211#define TARGET_NUM_MCAST_GROUPS 0
212#define TARGET_NUM_MCAST_TABLE_ELEMS 0
213#define TARGET_MCAST2UCAST_MODE ATH10K_MCAST2UCAST_DISABLED
214#define TARGET_TX_DBG_LOG_SIZE 1024
215#define TARGET_RX_SKIP_DEFRAG_TIMEOUT_DUP_DETECTION_CHECK 0
216#define TARGET_VOW_CONFIG 0
217#define TARGET_NUM_MSDU_DESC (1024 + 400)
218#define TARGET_MAX_FRAG_ENTRIES 0
219
Bartosz Markowskiec6a73f2013-09-26 17:47:14 +0200220/* Target specific defines for 10.X firmware */
221#define TARGET_10X_NUM_VDEVS 16
222#define TARGET_10X_NUM_PEER_AST 2
223#define TARGET_10X_NUM_WDS_ENTRIES 32
224#define TARGET_10X_DMA_BURST_SIZE 0
225#define TARGET_10X_MAC_AGGR_DELIM 0
SenthilKumar Jegadeesanb24af142015-03-04 15:43:45 +0200226#define TARGET_10X_AST_SKID_LIMIT 128
Michal Kaziorcfd10612014-11-25 15:16:05 +0100227#define TARGET_10X_NUM_STATIONS 128
228#define TARGET_10X_NUM_PEERS ((TARGET_10X_NUM_STATIONS) + \
229 (TARGET_10X_NUM_VDEVS))
Bartosz Markowskiec6a73f2013-09-26 17:47:14 +0200230#define TARGET_10X_NUM_OFFLOAD_PEERS 0
231#define TARGET_10X_NUM_OFFLOAD_REORDER_BUFS 0
232#define TARGET_10X_NUM_PEER_KEYS 2
Michal Kaziorcfd10612014-11-25 15:16:05 +0100233#define TARGET_10X_NUM_TIDS_MAX 256
234#define TARGET_10X_NUM_TIDS min((TARGET_10X_NUM_TIDS_MAX), \
235 (TARGET_10X_NUM_PEERS) * 2)
Bartosz Markowskiec6a73f2013-09-26 17:47:14 +0200236#define TARGET_10X_TX_CHAIN_MASK (BIT(0) | BIT(1) | BIT(2))
237#define TARGET_10X_RX_CHAIN_MASK (BIT(0) | BIT(1) | BIT(2))
238#define TARGET_10X_RX_TIMEOUT_LO_PRI 100
239#define TARGET_10X_RX_TIMEOUT_HI_PRI 40
Michal Kazior0d1a28f2013-10-07 20:00:36 -0700240#define TARGET_10X_RX_DECAP_MODE ATH10K_HW_TXRX_NATIVE_WIFI
Bartosz Markowskiec6a73f2013-09-26 17:47:14 +0200241#define TARGET_10X_SCAN_MAX_PENDING_REQS 4
242#define TARGET_10X_BMISS_OFFLOAD_MAX_VDEV 2
243#define TARGET_10X_ROAM_OFFLOAD_MAX_VDEV 2
244#define TARGET_10X_ROAM_OFFLOAD_MAX_AP_PROFILES 8
245#define TARGET_10X_GTK_OFFLOAD_MAX_VDEV 3
246#define TARGET_10X_NUM_MCAST_GROUPS 0
247#define TARGET_10X_NUM_MCAST_TABLE_ELEMS 0
248#define TARGET_10X_MCAST2UCAST_MODE ATH10K_MCAST2UCAST_DISABLED
249#define TARGET_10X_TX_DBG_LOG_SIZE 1024
250#define TARGET_10X_RX_SKIP_DEFRAG_TIMEOUT_DUP_DETECTION_CHECK 1
251#define TARGET_10X_VOW_CONFIG 0
252#define TARGET_10X_NUM_MSDU_DESC (1024 + 400)
253#define TARGET_10X_MAX_FRAG_ENTRIES 0
Kalle Valo5e3dd152013-06-12 20:52:10 +0300254
Sujith Manoharanf6603ff2015-01-12 12:30:02 +0200255/* 10.2 parameters */
256#define TARGET_10_2_DMA_BURST_SIZE 1
257
Michal Kaziorca996ec2014-12-03 10:11:32 +0200258/* Target specific defines for WMI-TLV firmware */
259#define TARGET_TLV_NUM_VDEVS 3
260#define TARGET_TLV_NUM_STATIONS 32
261#define TARGET_TLV_NUM_PEERS ((TARGET_TLV_NUM_STATIONS) + \
262 (TARGET_TLV_NUM_VDEVS) + \
263 2)
264#define TARGET_TLV_NUM_TIDS ((TARGET_TLV_NUM_PEERS) * 2)
265#define TARGET_TLV_NUM_MSDU_DESC (1024 + 32)
Janusz Dziedzic25c86612015-03-23 17:32:54 +0200266#define TARGET_TLV_NUM_WOW_PATTERNS 22
Michal Kaziorca996ec2014-12-03 10:11:32 +0200267
Kalle Valo5e3dd152013-06-12 20:52:10 +0300268/* Number of Copy Engines supported */
269#define CE_COUNT 8
270
271/*
272 * Total number of PCIe MSI interrupts requested for all interrupt sources.
273 * PCIe standard forces this to be a power of 2.
274 * Some Host OS's limit MSI requests that can be granted to 8
275 * so for now we abide by this limit and avoid requesting more
276 * than that.
277 */
278#define MSI_NUM_REQUEST_LOG2 3
279#define MSI_NUM_REQUEST (1<<MSI_NUM_REQUEST_LOG2)
280
281/*
282 * Granted MSIs are assigned as follows:
283 * Firmware uses the first
284 * Remaining MSIs, if any, are used by Copy Engines
285 * This mapping is known to both Target firmware and Host software.
286 * It may be changed as long as Host and Target are kept in sync.
287 */
288/* MSI for firmware (errors, etc.) */
289#define MSI_ASSIGN_FW 0
290
291/* MSIs for Copy Engines */
292#define MSI_ASSIGN_CE_INITIAL 1
293#define MSI_ASSIGN_CE_MAX 7
294
295/* as of IP3.7.1 */
296#define RTC_STATE_V_ON 3
297
Michal Kaziord63955b2015-01-24 12:14:49 +0200298#define RTC_STATE_COLD_RESET_MASK ar->regs->rtc_state_cold_reset_mask
Kalle Valo5e3dd152013-06-12 20:52:10 +0300299#define RTC_STATE_V_LSB 0
300#define RTC_STATE_V_MASK 0x00000007
301#define RTC_STATE_ADDRESS 0x0000
302#define PCIE_SOC_WAKE_V_MASK 0x00000001
303#define PCIE_SOC_WAKE_ADDRESS 0x0004
304#define PCIE_SOC_WAKE_RESET 0x00000000
305#define SOC_GLOBAL_RESET_ADDRESS 0x0008
306
Michal Kaziord63955b2015-01-24 12:14:49 +0200307#define RTC_SOC_BASE_ADDRESS ar->regs->rtc_soc_base_address
308#define RTC_WMAC_BASE_ADDRESS ar->regs->rtc_wmac_base_address
Kalle Valo5e3dd152013-06-12 20:52:10 +0300309#define MAC_COEX_BASE_ADDRESS 0x00006000
310#define BT_COEX_BASE_ADDRESS 0x00007000
311#define SOC_PCIE_BASE_ADDRESS 0x00008000
Michal Kaziord63955b2015-01-24 12:14:49 +0200312#define SOC_CORE_BASE_ADDRESS ar->regs->soc_core_base_address
Kalle Valo5e3dd152013-06-12 20:52:10 +0300313#define WLAN_UART_BASE_ADDRESS 0x0000c000
314#define WLAN_SI_BASE_ADDRESS 0x00010000
315#define WLAN_GPIO_BASE_ADDRESS 0x00014000
316#define WLAN_ANALOG_INTF_BASE_ADDRESS 0x0001c000
317#define WLAN_MAC_BASE_ADDRESS 0x00020000
318#define EFUSE_BASE_ADDRESS 0x00030000
319#define FPGA_REG_BASE_ADDRESS 0x00039000
320#define WLAN_UART2_BASE_ADDRESS 0x00054c00
Michal Kaziord63955b2015-01-24 12:14:49 +0200321#define CE_WRAPPER_BASE_ADDRESS ar->regs->ce_wrapper_base_address
322#define CE0_BASE_ADDRESS ar->regs->ce0_base_address
323#define CE1_BASE_ADDRESS ar->regs->ce1_base_address
324#define CE2_BASE_ADDRESS ar->regs->ce2_base_address
325#define CE3_BASE_ADDRESS ar->regs->ce3_base_address
326#define CE4_BASE_ADDRESS ar->regs->ce4_base_address
327#define CE5_BASE_ADDRESS ar->regs->ce5_base_address
328#define CE6_BASE_ADDRESS ar->regs->ce6_base_address
329#define CE7_BASE_ADDRESS ar->regs->ce7_base_address
Kalle Valo5e3dd152013-06-12 20:52:10 +0300330#define DBI_BASE_ADDRESS 0x00060000
331#define WLAN_ANALOG_INTF_PCIE_BASE_ADDRESS 0x0006c000
332#define PCIE_LOCAL_BASE_ADDRESS 0x00080000
333
Michal Kaziorfc36e3f2014-02-10 17:14:22 +0100334#define SOC_RESET_CONTROL_ADDRESS 0x00000000
Kalle Valo5e3dd152013-06-12 20:52:10 +0300335#define SOC_RESET_CONTROL_OFFSET 0x00000000
Michal Kaziord63955b2015-01-24 12:14:49 +0200336#define SOC_RESET_CONTROL_SI0_RST_MASK ar->regs->soc_reset_control_si0_rst_mask
337#define SOC_RESET_CONTROL_CE_RST_MASK ar->regs->soc_reset_control_ce_rst_mask
Michal Kaziorfc36e3f2014-02-10 17:14:22 +0100338#define SOC_RESET_CONTROL_CPU_WARM_RST_MASK 0x00000040
Kalle Valo5e3dd152013-06-12 20:52:10 +0300339#define SOC_CPU_CLOCK_OFFSET 0x00000020
340#define SOC_CPU_CLOCK_STANDARD_LSB 0
341#define SOC_CPU_CLOCK_STANDARD_MASK 0x00000003
342#define SOC_CLOCK_CONTROL_OFFSET 0x00000028
343#define SOC_CLOCK_CONTROL_SI0_CLK_MASK 0x00000001
344#define SOC_SYSTEM_SLEEP_OFFSET 0x000000c4
345#define SOC_LPO_CAL_OFFSET 0x000000e0
346#define SOC_LPO_CAL_ENABLE_LSB 20
347#define SOC_LPO_CAL_ENABLE_MASK 0x00100000
Michal Kaziorfc36e3f2014-02-10 17:14:22 +0100348#define SOC_LF_TIMER_CONTROL0_ADDRESS 0x00000050
349#define SOC_LF_TIMER_CONTROL0_ENABLE_MASK 0x00000004
Kalle Valo5e3dd152013-06-12 20:52:10 +0300350
Michal Kaziord63955b2015-01-24 12:14:49 +0200351#define SOC_CHIP_ID_ADDRESS ar->regs->soc_chip_id_address
Kalle Valoe01ae682013-09-01 11:22:14 +0300352#define SOC_CHIP_ID_REV_LSB 8
353#define SOC_CHIP_ID_REV_MASK 0x00000f00
354
Kalle Valo5e3dd152013-06-12 20:52:10 +0300355#define WLAN_RESET_CONTROL_COLD_RST_MASK 0x00000008
356#define WLAN_RESET_CONTROL_WARM_RST_MASK 0x00000004
357#define WLAN_SYSTEM_SLEEP_DISABLE_LSB 0
358#define WLAN_SYSTEM_SLEEP_DISABLE_MASK 0x00000001
359
360#define WLAN_GPIO_PIN0_ADDRESS 0x00000028
361#define WLAN_GPIO_PIN0_CONFIG_MASK 0x00007800
362#define WLAN_GPIO_PIN1_ADDRESS 0x0000002c
363#define WLAN_GPIO_PIN1_CONFIG_MASK 0x00007800
364#define WLAN_GPIO_PIN10_ADDRESS 0x00000050
365#define WLAN_GPIO_PIN11_ADDRESS 0x00000054
366#define WLAN_GPIO_PIN12_ADDRESS 0x00000058
367#define WLAN_GPIO_PIN13_ADDRESS 0x0000005c
368
369#define CLOCK_GPIO_OFFSET 0xffffffff
370#define CLOCK_GPIO_BT_CLK_OUT_EN_LSB 0
371#define CLOCK_GPIO_BT_CLK_OUT_EN_MASK 0
372
373#define SI_CONFIG_OFFSET 0x00000000
374#define SI_CONFIG_BIDIR_OD_DATA_LSB 18
375#define SI_CONFIG_BIDIR_OD_DATA_MASK 0x00040000
376#define SI_CONFIG_I2C_LSB 16
377#define SI_CONFIG_I2C_MASK 0x00010000
378#define SI_CONFIG_POS_SAMPLE_LSB 7
379#define SI_CONFIG_POS_SAMPLE_MASK 0x00000080
380#define SI_CONFIG_INACTIVE_DATA_LSB 5
381#define SI_CONFIG_INACTIVE_DATA_MASK 0x00000020
382#define SI_CONFIG_INACTIVE_CLK_LSB 4
383#define SI_CONFIG_INACTIVE_CLK_MASK 0x00000010
384#define SI_CONFIG_DIVIDER_LSB 0
385#define SI_CONFIG_DIVIDER_MASK 0x0000000f
386#define SI_CS_OFFSET 0x00000004
387#define SI_CS_DONE_ERR_MASK 0x00000400
388#define SI_CS_DONE_INT_MASK 0x00000200
389#define SI_CS_START_LSB 8
390#define SI_CS_START_MASK 0x00000100
391#define SI_CS_RX_CNT_LSB 4
392#define SI_CS_RX_CNT_MASK 0x000000f0
393#define SI_CS_TX_CNT_LSB 0
394#define SI_CS_TX_CNT_MASK 0x0000000f
395
396#define SI_TX_DATA0_OFFSET 0x00000008
397#define SI_TX_DATA1_OFFSET 0x0000000c
398#define SI_RX_DATA0_OFFSET 0x00000010
399#define SI_RX_DATA1_OFFSET 0x00000014
400
401#define CORE_CTRL_CPU_INTR_MASK 0x00002000
Michal Kazior7c0f0e32014-10-20 14:14:38 +0200402#define CORE_CTRL_PCIE_REG_31_MASK 0x00000800
Kalle Valo5e3dd152013-06-12 20:52:10 +0300403#define CORE_CTRL_ADDRESS 0x0000
404#define PCIE_INTR_ENABLE_ADDRESS 0x0008
Michal Kaziore5398872013-11-25 14:06:20 +0100405#define PCIE_INTR_CAUSE_ADDRESS 0x000c
Kalle Valo5e3dd152013-06-12 20:52:10 +0300406#define PCIE_INTR_CLR_ADDRESS 0x0014
Michal Kaziord63955b2015-01-24 12:14:49 +0200407#define SCRATCH_3_ADDRESS ar->regs->scratch_3_address
Michal Kaziorfc36e3f2014-02-10 17:14:22 +0100408#define CPU_INTR_ADDRESS 0x0010
Kalle Valo5e3dd152013-06-12 20:52:10 +0300409
410/* Firmware indications to the Host via SCRATCH_3 register. */
411#define FW_INDICATOR_ADDRESS (SOC_CORE_BASE_ADDRESS + SCRATCH_3_ADDRESS)
412#define FW_IND_EVENT_PENDING 1
413#define FW_IND_INITIALIZED 2
414
415/* HOST_REG interrupt from firmware */
416#define PCIE_INTR_FIRMWARE_MASK 0x00000400
417#define PCIE_INTR_CE_MASK_ALL 0x0007f800
418
419#define DRAM_BASE_ADDRESS 0x00400000
420
421#define MISSING 0
422
423#define SYSTEM_SLEEP_OFFSET SOC_SYSTEM_SLEEP_OFFSET
424#define WLAN_SYSTEM_SLEEP_OFFSET SOC_SYSTEM_SLEEP_OFFSET
425#define WLAN_RESET_CONTROL_OFFSET SOC_RESET_CONTROL_OFFSET
426#define CLOCK_CONTROL_OFFSET SOC_CLOCK_CONTROL_OFFSET
427#define CLOCK_CONTROL_SI0_CLK_MASK SOC_CLOCK_CONTROL_SI0_CLK_MASK
428#define RESET_CONTROL_MBOX_RST_MASK MISSING
429#define RESET_CONTROL_SI0_RST_MASK SOC_RESET_CONTROL_SI0_RST_MASK
430#define GPIO_BASE_ADDRESS WLAN_GPIO_BASE_ADDRESS
431#define GPIO_PIN0_OFFSET WLAN_GPIO_PIN0_ADDRESS
432#define GPIO_PIN1_OFFSET WLAN_GPIO_PIN1_ADDRESS
433#define GPIO_PIN0_CONFIG_MASK WLAN_GPIO_PIN0_CONFIG_MASK
434#define GPIO_PIN1_CONFIG_MASK WLAN_GPIO_PIN1_CONFIG_MASK
435#define SI_BASE_ADDRESS WLAN_SI_BASE_ADDRESS
436#define SCRATCH_BASE_ADDRESS SOC_CORE_BASE_ADDRESS
437#define LOCAL_SCRATCH_OFFSET 0x18
438#define CPU_CLOCK_OFFSET SOC_CPU_CLOCK_OFFSET
439#define LPO_CAL_OFFSET SOC_LPO_CAL_OFFSET
440#define GPIO_PIN10_OFFSET WLAN_GPIO_PIN10_ADDRESS
441#define GPIO_PIN11_OFFSET WLAN_GPIO_PIN11_ADDRESS
442#define GPIO_PIN12_OFFSET WLAN_GPIO_PIN12_ADDRESS
443#define GPIO_PIN13_OFFSET WLAN_GPIO_PIN13_ADDRESS
444#define CPU_CLOCK_STANDARD_LSB SOC_CPU_CLOCK_STANDARD_LSB
445#define CPU_CLOCK_STANDARD_MASK SOC_CPU_CLOCK_STANDARD_MASK
446#define LPO_CAL_ENABLE_LSB SOC_LPO_CAL_ENABLE_LSB
447#define LPO_CAL_ENABLE_MASK SOC_LPO_CAL_ENABLE_MASK
448#define ANALOG_INTF_BASE_ADDRESS WLAN_ANALOG_INTF_BASE_ADDRESS
449#define MBOX_BASE_ADDRESS MISSING
450#define INT_STATUS_ENABLE_ERROR_LSB MISSING
451#define INT_STATUS_ENABLE_ERROR_MASK MISSING
452#define INT_STATUS_ENABLE_CPU_LSB MISSING
453#define INT_STATUS_ENABLE_CPU_MASK MISSING
454#define INT_STATUS_ENABLE_COUNTER_LSB MISSING
455#define INT_STATUS_ENABLE_COUNTER_MASK MISSING
456#define INT_STATUS_ENABLE_MBOX_DATA_LSB MISSING
457#define INT_STATUS_ENABLE_MBOX_DATA_MASK MISSING
458#define ERROR_STATUS_ENABLE_RX_UNDERFLOW_LSB MISSING
459#define ERROR_STATUS_ENABLE_RX_UNDERFLOW_MASK MISSING
460#define ERROR_STATUS_ENABLE_TX_OVERFLOW_LSB MISSING
461#define ERROR_STATUS_ENABLE_TX_OVERFLOW_MASK MISSING
462#define COUNTER_INT_STATUS_ENABLE_BIT_LSB MISSING
463#define COUNTER_INT_STATUS_ENABLE_BIT_MASK MISSING
464#define INT_STATUS_ENABLE_ADDRESS MISSING
465#define CPU_INT_STATUS_ENABLE_BIT_LSB MISSING
466#define CPU_INT_STATUS_ENABLE_BIT_MASK MISSING
467#define HOST_INT_STATUS_ADDRESS MISSING
468#define CPU_INT_STATUS_ADDRESS MISSING
469#define ERROR_INT_STATUS_ADDRESS MISSING
470#define ERROR_INT_STATUS_WAKEUP_MASK MISSING
471#define ERROR_INT_STATUS_WAKEUP_LSB MISSING
472#define ERROR_INT_STATUS_RX_UNDERFLOW_MASK MISSING
473#define ERROR_INT_STATUS_RX_UNDERFLOW_LSB MISSING
474#define ERROR_INT_STATUS_TX_OVERFLOW_MASK MISSING
475#define ERROR_INT_STATUS_TX_OVERFLOW_LSB MISSING
476#define COUNT_DEC_ADDRESS MISSING
477#define HOST_INT_STATUS_CPU_MASK MISSING
478#define HOST_INT_STATUS_CPU_LSB MISSING
479#define HOST_INT_STATUS_ERROR_MASK MISSING
480#define HOST_INT_STATUS_ERROR_LSB MISSING
481#define HOST_INT_STATUS_COUNTER_MASK MISSING
482#define HOST_INT_STATUS_COUNTER_LSB MISSING
483#define RX_LOOKAHEAD_VALID_ADDRESS MISSING
484#define WINDOW_DATA_ADDRESS MISSING
485#define WINDOW_READ_ADDR_ADDRESS MISSING
486#define WINDOW_WRITE_ADDR_ADDRESS MISSING
487
488#define RTC_STATE_V_GET(x) (((x) & RTC_STATE_V_MASK) >> RTC_STATE_V_LSB)
489
490#endif /* _HW_H_ */