blob: 34dece3af1925a5058234f76c2f8d15687ab7729 [file] [log] [blame]
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001/*
2 * drivers/dma/imx-sdma.c
3 *
4 * This file contains a driver for the Freescale Smart DMA engine
5 *
6 * Copyright 2010 Sascha Hauer, Pengutronix <s.hauer@pengutronix.de>
7 *
8 * Based on code from Freescale:
9 *
10 * Copyright 2004-2009 Freescale Semiconductor, Inc. All Rights Reserved.
11 *
12 * The code contained herein is licensed under the GNU General Public
13 * License. You may obtain a copy of the GNU General Public License
14 * Version 2 or later at the following locations:
15 *
16 * http://www.opensource.org/licenses/gpl-license.html
17 * http://www.gnu.org/copyleft/gpl.html
18 */
19
20#include <linux/init.h>
Axel Linf8de8f42011-08-30 15:08:24 +080021#include <linux/module.h>
Sascha Hauer1ec1e822010-09-30 13:56:34 +000022#include <linux/types.h>
Richard Zhao0bbc1412012-01-13 11:10:01 +080023#include <linux/bitops.h>
Sascha Hauer1ec1e822010-09-30 13:56:34 +000024#include <linux/mm.h>
25#include <linux/interrupt.h>
26#include <linux/clk.h>
Richard Zhao2ccaef02012-05-11 15:14:27 +080027#include <linux/delay.h>
Sascha Hauer1ec1e822010-09-30 13:56:34 +000028#include <linux/sched.h>
29#include <linux/semaphore.h>
30#include <linux/spinlock.h>
31#include <linux/device.h>
32#include <linux/dma-mapping.h>
33#include <linux/firmware.h>
34#include <linux/slab.h>
35#include <linux/platform_device.h>
36#include <linux/dmaengine.h>
Shawn Guo580975d2011-07-14 08:35:48 +080037#include <linux/of.h>
Shengjiu Wang8391ecf2015-07-10 17:08:16 +080038#include <linux/of_address.h>
Shawn Guo580975d2011-07-14 08:35:48 +080039#include <linux/of_device.h>
Shawn Guo9479e172013-05-30 22:23:32 +080040#include <linux/of_dma.h>
Sascha Hauer1ec1e822010-09-30 13:56:34 +000041
42#include <asm/irq.h>
Arnd Bergmann82906b12012-08-24 15:14:29 +020043#include <linux/platform_data/dma-imx-sdma.h>
44#include <linux/platform_data/dma-imx.h>
Sascha Hauer1ec1e822010-09-30 13:56:34 +000045
Russell King - ARM Linuxd2ebfb32012-03-06 22:34:26 +000046#include "dmaengine.h"
47
Sascha Hauer1ec1e822010-09-30 13:56:34 +000048/* SDMA registers */
49#define SDMA_H_C0PTR 0x000
50#define SDMA_H_INTR 0x004
51#define SDMA_H_STATSTOP 0x008
52#define SDMA_H_START 0x00c
53#define SDMA_H_EVTOVR 0x010
54#define SDMA_H_DSPOVR 0x014
55#define SDMA_H_HOSTOVR 0x018
56#define SDMA_H_EVTPEND 0x01c
57#define SDMA_H_DSPENBL 0x020
58#define SDMA_H_RESET 0x024
59#define SDMA_H_EVTERR 0x028
60#define SDMA_H_INTRMSK 0x02c
61#define SDMA_H_PSW 0x030
62#define SDMA_H_EVTERRDBG 0x034
63#define SDMA_H_CONFIG 0x038
64#define SDMA_ONCE_ENB 0x040
65#define SDMA_ONCE_DATA 0x044
66#define SDMA_ONCE_INSTR 0x048
67#define SDMA_ONCE_STAT 0x04c
68#define SDMA_ONCE_CMD 0x050
69#define SDMA_EVT_MIRROR 0x054
70#define SDMA_ILLINSTADDR 0x058
71#define SDMA_CHN0ADDR 0x05c
72#define SDMA_ONCE_RTB 0x060
73#define SDMA_XTRIG_CONF1 0x070
74#define SDMA_XTRIG_CONF2 0x074
Shawn Guo62550cd2011-07-13 21:33:17 +080075#define SDMA_CHNENBL0_IMX35 0x200
76#define SDMA_CHNENBL0_IMX31 0x080
Sascha Hauer1ec1e822010-09-30 13:56:34 +000077#define SDMA_CHNPRI_0 0x100
78
79/*
80 * Buffer descriptor status values.
81 */
82#define BD_DONE 0x01
83#define BD_WRAP 0x02
84#define BD_CONT 0x04
85#define BD_INTR 0x08
86#define BD_RROR 0x10
87#define BD_LAST 0x20
88#define BD_EXTD 0x80
89
90/*
91 * Data Node descriptor status values.
92 */
93#define DND_END_OF_FRAME 0x80
94#define DND_END_OF_XFER 0x40
95#define DND_DONE 0x20
96#define DND_UNUSED 0x01
97
98/*
99 * IPCV2 descriptor status values.
100 */
101#define BD_IPCV2_END_OF_FRAME 0x40
102
103#define IPCV2_MAX_NODES 50
104/*
105 * Error bit set in the CCB status field by the SDMA,
106 * in setbd routine, in case of a transfer error
107 */
108#define DATA_ERROR 0x10000000
109
110/*
111 * Buffer descriptor commands.
112 */
113#define C0_ADDR 0x01
114#define C0_LOAD 0x02
115#define C0_DUMP 0x03
116#define C0_SETCTX 0x07
117#define C0_GETCTX 0x03
118#define C0_SETDM 0x01
119#define C0_SETPM 0x04
120#define C0_GETDM 0x02
121#define C0_GETPM 0x08
122/*
123 * Change endianness indicator in the BD command field
124 */
125#define CHANGE_ENDIANNESS 0x80
126
127/*
Shengjiu Wang8391ecf2015-07-10 17:08:16 +0800128 * p_2_p watermark_level description
129 * Bits Name Description
130 * 0-7 Lower WML Lower watermark level
131 * 8 PS 1: Pad Swallowing
132 * 0: No Pad Swallowing
133 * 9 PA 1: Pad Adding
134 * 0: No Pad Adding
135 * 10 SPDIF If this bit is set both source
136 * and destination are on SPBA
137 * 11 Source Bit(SP) 1: Source on SPBA
138 * 0: Source on AIPS
139 * 12 Destination Bit(DP) 1: Destination on SPBA
140 * 0: Destination on AIPS
141 * 13-15 --------- MUST BE 0
142 * 16-23 Higher WML HWML
143 * 24-27 N Total number of samples after
144 * which Pad adding/Swallowing
145 * must be done. It must be odd.
146 * 28 Lower WML Event(LWE) SDMA events reg to check for
147 * LWML event mask
148 * 0: LWE in EVENTS register
149 * 1: LWE in EVENTS2 register
150 * 29 Higher WML Event(HWE) SDMA events reg to check for
151 * HWML event mask
152 * 0: HWE in EVENTS register
153 * 1: HWE in EVENTS2 register
154 * 30 --------- MUST BE 0
155 * 31 CONT 1: Amount of samples to be
156 * transferred is unknown and
157 * script will keep on
158 * transferring samples as long as
159 * both events are detected and
160 * script must be manually stopped
161 * by the application
162 * 0: The amount of samples to be
163 * transferred is equal to the
164 * count field of mode word
165 */
166#define SDMA_WATERMARK_LEVEL_LWML 0xFF
167#define SDMA_WATERMARK_LEVEL_PS BIT(8)
168#define SDMA_WATERMARK_LEVEL_PA BIT(9)
169#define SDMA_WATERMARK_LEVEL_SPDIF BIT(10)
170#define SDMA_WATERMARK_LEVEL_SP BIT(11)
171#define SDMA_WATERMARK_LEVEL_DP BIT(12)
172#define SDMA_WATERMARK_LEVEL_HWML (0xFF << 16)
173#define SDMA_WATERMARK_LEVEL_LWE BIT(28)
174#define SDMA_WATERMARK_LEVEL_HWE BIT(29)
175#define SDMA_WATERMARK_LEVEL_CONT BIT(31)
176
177/*
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000178 * Mode/Count of data node descriptors - IPCv2
179 */
180struct sdma_mode_count {
181 u32 count : 16; /* size of the buffer pointed by this BD */
182 u32 status : 8; /* E,R,I,C,W,D status bits stored here */
183 u32 command : 8; /* command mostlky used for channel 0 */
184};
185
186/*
187 * Buffer descriptor
188 */
189struct sdma_buffer_descriptor {
190 struct sdma_mode_count mode;
191 u32 buffer_addr; /* address of the buffer described */
192 u32 ext_buffer_addr; /* extended buffer address */
193} __attribute__ ((packed));
194
195/**
196 * struct sdma_channel_control - Channel control Block
197 *
198 * @current_bd_ptr current buffer descriptor processed
199 * @base_bd_ptr first element of buffer descriptor array
200 * @unused padding. The SDMA engine expects an array of 128 byte
201 * control blocks
202 */
203struct sdma_channel_control {
204 u32 current_bd_ptr;
205 u32 base_bd_ptr;
206 u32 unused[2];
207} __attribute__ ((packed));
208
209/**
210 * struct sdma_state_registers - SDMA context for a channel
211 *
212 * @pc: program counter
213 * @t: test bit: status of arithmetic & test instruction
214 * @rpc: return program counter
215 * @sf: source fault while loading data
216 * @spc: loop start program counter
217 * @df: destination fault while storing data
218 * @epc: loop end program counter
219 * @lm: loop mode
220 */
221struct sdma_state_registers {
222 u32 pc :14;
223 u32 unused1: 1;
224 u32 t : 1;
225 u32 rpc :14;
226 u32 unused0: 1;
227 u32 sf : 1;
228 u32 spc :14;
229 u32 unused2: 1;
230 u32 df : 1;
231 u32 epc :14;
232 u32 lm : 2;
233} __attribute__ ((packed));
234
235/**
236 * struct sdma_context_data - sdma context specific to a channel
237 *
238 * @channel_state: channel state bits
239 * @gReg: general registers
240 * @mda: burst dma destination address register
241 * @msa: burst dma source address register
242 * @ms: burst dma status register
243 * @md: burst dma data register
244 * @pda: peripheral dma destination address register
245 * @psa: peripheral dma source address register
246 * @ps: peripheral dma status register
247 * @pd: peripheral dma data register
248 * @ca: CRC polynomial register
249 * @cs: CRC accumulator register
250 * @dda: dedicated core destination address register
251 * @dsa: dedicated core source address register
252 * @ds: dedicated core status register
253 * @dd: dedicated core data register
254 */
255struct sdma_context_data {
256 struct sdma_state_registers channel_state;
257 u32 gReg[8];
258 u32 mda;
259 u32 msa;
260 u32 ms;
261 u32 md;
262 u32 pda;
263 u32 psa;
264 u32 ps;
265 u32 pd;
266 u32 ca;
267 u32 cs;
268 u32 dda;
269 u32 dsa;
270 u32 ds;
271 u32 dd;
272 u32 scratch0;
273 u32 scratch1;
274 u32 scratch2;
275 u32 scratch3;
276 u32 scratch4;
277 u32 scratch5;
278 u32 scratch6;
279 u32 scratch7;
280} __attribute__ ((packed));
281
282#define NUM_BD (int)(PAGE_SIZE / sizeof(struct sdma_buffer_descriptor))
283
284struct sdma_engine;
285
286/**
287 * struct sdma_channel - housekeeping for a SDMA channel
288 *
289 * @sdma pointer to the SDMA engine for this channel
Sascha Hauer23889c62011-01-31 10:56:58 +0100290 * @channel the channel number, matches dmaengine chan_id + 1
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000291 * @direction transfer type. Needed for setting SDMA script
292 * @peripheral_type Peripheral type. Needed for setting SDMA script
293 * @event_id0 aka dma request line
294 * @event_id1 for channels that use 2 events
295 * @word_size peripheral access size
296 * @buf_tail ID of the buffer that was processed
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000297 * @num_bd max NUM_BD. number of descriptors currently handling
298 */
299struct sdma_channel {
300 struct sdma_engine *sdma;
301 unsigned int channel;
Vinod Kouldb8196d2011-10-13 22:34:23 +0530302 enum dma_transfer_direction direction;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000303 enum sdma_peripheral_type peripheral_type;
304 unsigned int event_id0;
305 unsigned int event_id1;
306 enum dma_slave_buswidth word_size;
307 unsigned int buf_tail;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000308 unsigned int num_bd;
Russell King - ARM Linuxd1a792f2014-06-25 13:00:33 +0100309 unsigned int period_len;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000310 struct sdma_buffer_descriptor *bd;
311 dma_addr_t bd_phys;
312 unsigned int pc_from_device, pc_to_device;
Shengjiu Wang8391ecf2015-07-10 17:08:16 +0800313 unsigned int device_to_device;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000314 unsigned long flags;
Shengjiu Wang8391ecf2015-07-10 17:08:16 +0800315 dma_addr_t per_address, per_address2;
Richard Zhao0bbc1412012-01-13 11:10:01 +0800316 unsigned long event_mask[2];
317 unsigned long watermark_level;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000318 u32 shp_addr, per_addr;
319 struct dma_chan chan;
320 spinlock_t lock;
321 struct dma_async_tx_descriptor desc;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000322 enum dma_status status;
Huang Shijieab59a512011-12-02 10:16:25 +0800323 unsigned int chn_count;
324 unsigned int chn_real_count;
Huang Shijieabd9ccc2012-04-28 18:15:42 +0800325 struct tasklet_struct tasklet;
Nicolin Chen0b351862014-06-16 11:32:29 +0800326 struct imx_dma_data data;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000327};
328
Richard Zhao0bbc1412012-01-13 11:10:01 +0800329#define IMX_DMA_SG_LOOP BIT(0)
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000330
331#define MAX_DMA_CHANNELS 32
332#define MXC_SDMA_DEFAULT_PRIORITY 1
333#define MXC_SDMA_MIN_PRIORITY 1
334#define MXC_SDMA_MAX_PRIORITY 7
335
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000336#define SDMA_FIRMWARE_MAGIC 0x414d4453
337
338/**
339 * struct sdma_firmware_header - Layout of the firmware image
340 *
341 * @magic "SDMA"
342 * @version_major increased whenever layout of struct sdma_script_start_addrs
343 * changes.
344 * @version_minor firmware minor version (for binary compatible changes)
345 * @script_addrs_start offset of struct sdma_script_start_addrs in this image
346 * @num_script_addrs Number of script addresses in this image
347 * @ram_code_start offset of SDMA ram image in this firmware image
348 * @ram_code_size size of SDMA ram image
349 * @script_addrs Stores the start address of the SDMA scripts
350 * (in SDMA memory space)
351 */
352struct sdma_firmware_header {
353 u32 magic;
354 u32 version_major;
355 u32 version_minor;
356 u32 script_addrs_start;
357 u32 num_script_addrs;
358 u32 ram_code_start;
359 u32 ram_code_size;
360};
361
Sascha Hauer17bba722013-08-20 10:04:31 +0200362struct sdma_driver_data {
363 int chnenbl0;
364 int num_events;
Sascha Hauerdcfec3c2013-08-20 10:04:32 +0200365 struct sdma_script_start_addrs *script_addrs;
Shawn Guo62550cd2011-07-13 21:33:17 +0800366};
367
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000368struct sdma_engine {
369 struct device *dev;
Sascha Hauerb9b3f822011-01-12 12:12:31 +0100370 struct device_dma_parameters dma_parms;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000371 struct sdma_channel channel[MAX_DMA_CHANNELS];
372 struct sdma_channel_control *channel_control;
373 void __iomem *regs;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000374 struct sdma_context_data *context;
375 dma_addr_t context_phys;
376 struct dma_device dma_device;
Sascha Hauer7560e3f2012-03-07 09:30:06 +0100377 struct clk *clk_ipg;
378 struct clk *clk_ahb;
Richard Zhao2ccaef02012-05-11 15:14:27 +0800379 spinlock_t channel_0_lock;
Nicolin Chencd72b842013-11-13 22:55:24 +0800380 u32 script_number;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000381 struct sdma_script_start_addrs *script_addrs;
Sascha Hauer17bba722013-08-20 10:04:31 +0200382 const struct sdma_driver_data *drvdata;
Shengjiu Wang8391ecf2015-07-10 17:08:16 +0800383 u32 spba_start_addr;
384 u32 spba_end_addr;
Sascha Hauer17bba722013-08-20 10:04:31 +0200385};
386
Fabio Estevame9fd58d2013-09-01 21:57:12 -0300387static struct sdma_driver_data sdma_imx31 = {
Sascha Hauer17bba722013-08-20 10:04:31 +0200388 .chnenbl0 = SDMA_CHNENBL0_IMX31,
389 .num_events = 32,
390};
391
Sascha Hauerdcfec3c2013-08-20 10:04:32 +0200392static struct sdma_script_start_addrs sdma_script_imx25 = {
393 .ap_2_ap_addr = 729,
394 .uart_2_mcu_addr = 904,
395 .per_2_app_addr = 1255,
396 .mcu_2_app_addr = 834,
397 .uartsh_2_mcu_addr = 1120,
398 .per_2_shp_addr = 1329,
399 .mcu_2_shp_addr = 1048,
400 .ata_2_mcu_addr = 1560,
401 .mcu_2_ata_addr = 1479,
402 .app_2_per_addr = 1189,
403 .app_2_mcu_addr = 770,
404 .shp_2_per_addr = 1407,
405 .shp_2_mcu_addr = 979,
406};
407
Fabio Estevame9fd58d2013-09-01 21:57:12 -0300408static struct sdma_driver_data sdma_imx25 = {
Sascha Hauerdcfec3c2013-08-20 10:04:32 +0200409 .chnenbl0 = SDMA_CHNENBL0_IMX35,
410 .num_events = 48,
411 .script_addrs = &sdma_script_imx25,
412};
413
Fabio Estevame9fd58d2013-09-01 21:57:12 -0300414static struct sdma_driver_data sdma_imx35 = {
Sascha Hauer17bba722013-08-20 10:04:31 +0200415 .chnenbl0 = SDMA_CHNENBL0_IMX35,
416 .num_events = 48,
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000417};
418
Sascha Hauerdcfec3c2013-08-20 10:04:32 +0200419static struct sdma_script_start_addrs sdma_script_imx51 = {
420 .ap_2_ap_addr = 642,
421 .uart_2_mcu_addr = 817,
422 .mcu_2_app_addr = 747,
423 .mcu_2_shp_addr = 961,
424 .ata_2_mcu_addr = 1473,
425 .mcu_2_ata_addr = 1392,
426 .app_2_per_addr = 1033,
427 .app_2_mcu_addr = 683,
428 .shp_2_per_addr = 1251,
429 .shp_2_mcu_addr = 892,
430};
431
Fabio Estevame9fd58d2013-09-01 21:57:12 -0300432static struct sdma_driver_data sdma_imx51 = {
Sascha Hauerdcfec3c2013-08-20 10:04:32 +0200433 .chnenbl0 = SDMA_CHNENBL0_IMX35,
434 .num_events = 48,
435 .script_addrs = &sdma_script_imx51,
436};
437
438static struct sdma_script_start_addrs sdma_script_imx53 = {
439 .ap_2_ap_addr = 642,
440 .app_2_mcu_addr = 683,
441 .mcu_2_app_addr = 747,
442 .uart_2_mcu_addr = 817,
443 .shp_2_mcu_addr = 891,
444 .mcu_2_shp_addr = 960,
445 .uartsh_2_mcu_addr = 1032,
446 .spdif_2_mcu_addr = 1100,
447 .mcu_2_spdif_addr = 1134,
448 .firi_2_mcu_addr = 1193,
449 .mcu_2_firi_addr = 1290,
450};
451
Fabio Estevame9fd58d2013-09-01 21:57:12 -0300452static struct sdma_driver_data sdma_imx53 = {
Sascha Hauerdcfec3c2013-08-20 10:04:32 +0200453 .chnenbl0 = SDMA_CHNENBL0_IMX35,
454 .num_events = 48,
455 .script_addrs = &sdma_script_imx53,
456};
457
458static struct sdma_script_start_addrs sdma_script_imx6q = {
459 .ap_2_ap_addr = 642,
460 .uart_2_mcu_addr = 817,
461 .mcu_2_app_addr = 747,
462 .per_2_per_addr = 6331,
463 .uartsh_2_mcu_addr = 1032,
464 .mcu_2_shp_addr = 960,
465 .app_2_mcu_addr = 683,
466 .shp_2_mcu_addr = 891,
467 .spdif_2_mcu_addr = 1100,
468 .mcu_2_spdif_addr = 1134,
469};
470
Fabio Estevame9fd58d2013-09-01 21:57:12 -0300471static struct sdma_driver_data sdma_imx6q = {
Sascha Hauerdcfec3c2013-08-20 10:04:32 +0200472 .chnenbl0 = SDMA_CHNENBL0_IMX35,
473 .num_events = 48,
474 .script_addrs = &sdma_script_imx6q,
475};
476
Krzysztof Kozlowskiafe7cde2015-05-02 00:57:46 +0900477static const struct platform_device_id sdma_devtypes[] = {
Shawn Guo62550cd2011-07-13 21:33:17 +0800478 {
Sascha Hauerdcfec3c2013-08-20 10:04:32 +0200479 .name = "imx25-sdma",
480 .driver_data = (unsigned long)&sdma_imx25,
481 }, {
Shawn Guo62550cd2011-07-13 21:33:17 +0800482 .name = "imx31-sdma",
Sascha Hauer17bba722013-08-20 10:04:31 +0200483 .driver_data = (unsigned long)&sdma_imx31,
Shawn Guo62550cd2011-07-13 21:33:17 +0800484 }, {
485 .name = "imx35-sdma",
Sascha Hauer17bba722013-08-20 10:04:31 +0200486 .driver_data = (unsigned long)&sdma_imx35,
Shawn Guo62550cd2011-07-13 21:33:17 +0800487 }, {
Sascha Hauerdcfec3c2013-08-20 10:04:32 +0200488 .name = "imx51-sdma",
489 .driver_data = (unsigned long)&sdma_imx51,
490 }, {
491 .name = "imx53-sdma",
492 .driver_data = (unsigned long)&sdma_imx53,
493 }, {
494 .name = "imx6q-sdma",
495 .driver_data = (unsigned long)&sdma_imx6q,
496 }, {
Shawn Guo62550cd2011-07-13 21:33:17 +0800497 /* sentinel */
498 }
499};
500MODULE_DEVICE_TABLE(platform, sdma_devtypes);
501
Shawn Guo580975d2011-07-14 08:35:48 +0800502static const struct of_device_id sdma_dt_ids[] = {
Sascha Hauerdcfec3c2013-08-20 10:04:32 +0200503 { .compatible = "fsl,imx6q-sdma", .data = &sdma_imx6q, },
504 { .compatible = "fsl,imx53-sdma", .data = &sdma_imx53, },
505 { .compatible = "fsl,imx51-sdma", .data = &sdma_imx51, },
Sascha Hauer17bba722013-08-20 10:04:31 +0200506 { .compatible = "fsl,imx35-sdma", .data = &sdma_imx35, },
Sascha Hauerdcfec3c2013-08-20 10:04:32 +0200507 { .compatible = "fsl,imx31-sdma", .data = &sdma_imx31, },
Markus Pargmann63edea12014-02-16 20:10:55 +0100508 { .compatible = "fsl,imx25-sdma", .data = &sdma_imx25, },
Shawn Guo580975d2011-07-14 08:35:48 +0800509 { /* sentinel */ }
510};
511MODULE_DEVICE_TABLE(of, sdma_dt_ids);
512
Richard Zhao0bbc1412012-01-13 11:10:01 +0800513#define SDMA_H_CONFIG_DSPDMA BIT(12) /* indicates if the DSPDMA is used */
514#define SDMA_H_CONFIG_RTD_PINS BIT(11) /* indicates if Real-Time Debug pins are enabled */
515#define SDMA_H_CONFIG_ACR BIT(4) /* indicates if AHB freq /core freq = 2 or 1 */
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000516#define SDMA_H_CONFIG_CSM (3) /* indicates which context switch mode is selected*/
517
518static inline u32 chnenbl_ofs(struct sdma_engine *sdma, unsigned int event)
519{
Sascha Hauer17bba722013-08-20 10:04:31 +0200520 u32 chnenbl0 = sdma->drvdata->chnenbl0;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000521 return chnenbl0 + event * 4;
522}
523
524static int sdma_config_ownership(struct sdma_channel *sdmac,
525 bool event_override, bool mcu_override, bool dsp_override)
526{
527 struct sdma_engine *sdma = sdmac->sdma;
528 int channel = sdmac->channel;
Richard Zhao0bbc1412012-01-13 11:10:01 +0800529 unsigned long evt, mcu, dsp;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000530
531 if (event_override && mcu_override && dsp_override)
532 return -EINVAL;
533
Richard Zhaoc4b56852012-01-13 11:09:57 +0800534 evt = readl_relaxed(sdma->regs + SDMA_H_EVTOVR);
535 mcu = readl_relaxed(sdma->regs + SDMA_H_HOSTOVR);
536 dsp = readl_relaxed(sdma->regs + SDMA_H_DSPOVR);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000537
538 if (dsp_override)
Richard Zhao0bbc1412012-01-13 11:10:01 +0800539 __clear_bit(channel, &dsp);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000540 else
Richard Zhao0bbc1412012-01-13 11:10:01 +0800541 __set_bit(channel, &dsp);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000542
543 if (event_override)
Richard Zhao0bbc1412012-01-13 11:10:01 +0800544 __clear_bit(channel, &evt);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000545 else
Richard Zhao0bbc1412012-01-13 11:10:01 +0800546 __set_bit(channel, &evt);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000547
548 if (mcu_override)
Richard Zhao0bbc1412012-01-13 11:10:01 +0800549 __clear_bit(channel, &mcu);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000550 else
Richard Zhao0bbc1412012-01-13 11:10:01 +0800551 __set_bit(channel, &mcu);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000552
Richard Zhaoc4b56852012-01-13 11:09:57 +0800553 writel_relaxed(evt, sdma->regs + SDMA_H_EVTOVR);
554 writel_relaxed(mcu, sdma->regs + SDMA_H_HOSTOVR);
555 writel_relaxed(dsp, sdma->regs + SDMA_H_DSPOVR);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000556
557 return 0;
558}
559
Richard Zhaob9a591662012-01-13 11:09:56 +0800560static void sdma_enable_channel(struct sdma_engine *sdma, int channel)
561{
Richard Zhao0bbc1412012-01-13 11:10:01 +0800562 writel(BIT(channel), sdma->regs + SDMA_H_START);
Richard Zhaob9a591662012-01-13 11:09:56 +0800563}
564
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000565/*
Richard Zhao2ccaef02012-05-11 15:14:27 +0800566 * sdma_run_channel0 - run a channel and wait till it's done
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000567 */
Richard Zhao2ccaef02012-05-11 15:14:27 +0800568static int sdma_run_channel0(struct sdma_engine *sdma)
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000569{
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000570 int ret;
Richard Zhao2ccaef02012-05-11 15:14:27 +0800571 unsigned long timeout = 500;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000572
Richard Zhao2ccaef02012-05-11 15:14:27 +0800573 sdma_enable_channel(sdma, 0);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000574
Richard Zhao2ccaef02012-05-11 15:14:27 +0800575 while (!(ret = readl_relaxed(sdma->regs + SDMA_H_INTR) & 1)) {
576 if (timeout-- <= 0)
577 break;
578 udelay(1);
579 }
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000580
Richard Zhao2ccaef02012-05-11 15:14:27 +0800581 if (ret) {
582 /* Clear the interrupt status */
583 writel_relaxed(ret, sdma->regs + SDMA_H_INTR);
584 } else {
585 dev_err(sdma->dev, "Timeout waiting for CH0 ready\n");
586 }
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000587
Robin Gong855832e2015-02-15 10:00:35 +0800588 /* Set bits of CONFIG register with dynamic context switching */
589 if (readl(sdma->regs + SDMA_H_CONFIG) == 0)
590 writel_relaxed(SDMA_H_CONFIG_CSM, sdma->regs + SDMA_H_CONFIG);
591
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000592 return ret ? 0 : -ETIMEDOUT;
593}
594
595static int sdma_load_script(struct sdma_engine *sdma, void *buf, int size,
596 u32 address)
597{
598 struct sdma_buffer_descriptor *bd0 = sdma->channel[0].bd;
599 void *buf_virt;
600 dma_addr_t buf_phys;
601 int ret;
Richard Zhao2ccaef02012-05-11 15:14:27 +0800602 unsigned long flags;
Sascha Hauer73eab972011-08-25 11:03:35 +0200603
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000604 buf_virt = dma_alloc_coherent(NULL,
605 size,
606 &buf_phys, GFP_KERNEL);
Sascha Hauer73eab972011-08-25 11:03:35 +0200607 if (!buf_virt) {
Richard Zhao2ccaef02012-05-11 15:14:27 +0800608 return -ENOMEM;
Sascha Hauer73eab972011-08-25 11:03:35 +0200609 }
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000610
Richard Zhao2ccaef02012-05-11 15:14:27 +0800611 spin_lock_irqsave(&sdma->channel_0_lock, flags);
612
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000613 bd0->mode.command = C0_SETPM;
614 bd0->mode.status = BD_DONE | BD_INTR | BD_WRAP | BD_EXTD;
615 bd0->mode.count = size / 2;
616 bd0->buffer_addr = buf_phys;
617 bd0->ext_buffer_addr = address;
618
619 memcpy(buf_virt, buf, size);
620
Richard Zhao2ccaef02012-05-11 15:14:27 +0800621 ret = sdma_run_channel0(sdma);
622
623 spin_unlock_irqrestore(&sdma->channel_0_lock, flags);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000624
625 dma_free_coherent(NULL, size, buf_virt, buf_phys);
626
627 return ret;
628}
629
630static void sdma_event_enable(struct sdma_channel *sdmac, unsigned int event)
631{
632 struct sdma_engine *sdma = sdmac->sdma;
633 int channel = sdmac->channel;
Richard Zhao0bbc1412012-01-13 11:10:01 +0800634 unsigned long val;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000635 u32 chnenbl = chnenbl_ofs(sdma, event);
636
Richard Zhaoc4b56852012-01-13 11:09:57 +0800637 val = readl_relaxed(sdma->regs + chnenbl);
Richard Zhao0bbc1412012-01-13 11:10:01 +0800638 __set_bit(channel, &val);
Richard Zhaoc4b56852012-01-13 11:09:57 +0800639 writel_relaxed(val, sdma->regs + chnenbl);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000640}
641
642static void sdma_event_disable(struct sdma_channel *sdmac, unsigned int event)
643{
644 struct sdma_engine *sdma = sdmac->sdma;
645 int channel = sdmac->channel;
646 u32 chnenbl = chnenbl_ofs(sdma, event);
Richard Zhao0bbc1412012-01-13 11:10:01 +0800647 unsigned long val;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000648
Richard Zhaoc4b56852012-01-13 11:09:57 +0800649 val = readl_relaxed(sdma->regs + chnenbl);
Richard Zhao0bbc1412012-01-13 11:10:01 +0800650 __clear_bit(channel, &val);
Richard Zhaoc4b56852012-01-13 11:09:57 +0800651 writel_relaxed(val, sdma->regs + chnenbl);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000652}
653
654static void sdma_handle_channel_loop(struct sdma_channel *sdmac)
655{
Russell King - ARM Linuxd1a792f2014-06-25 13:00:33 +0100656 if (sdmac->desc.callback)
657 sdmac->desc.callback(sdmac->desc.callback_param);
658}
659
660static void sdma_update_channel_loop(struct sdma_channel *sdmac)
661{
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000662 struct sdma_buffer_descriptor *bd;
663
664 /*
665 * loop mode. Iterate over descriptors, re-setup them and
666 * call callback function.
667 */
668 while (1) {
669 bd = &sdmac->bd[sdmac->buf_tail];
670
671 if (bd->mode.status & BD_DONE)
672 break;
673
674 if (bd->mode.status & BD_RROR)
675 sdmac->status = DMA_ERROR;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000676
677 bd->mode.status |= BD_DONE;
678 sdmac->buf_tail++;
679 sdmac->buf_tail %= sdmac->num_bd;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000680 }
681}
682
683static void mxc_sdma_handle_channel_normal(struct sdma_channel *sdmac)
684{
685 struct sdma_buffer_descriptor *bd;
686 int i, error = 0;
687
Huang Shijieab59a512011-12-02 10:16:25 +0800688 sdmac->chn_real_count = 0;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000689 /*
690 * non loop mode. Iterate over all descriptors, collect
691 * errors and call callback function
692 */
693 for (i = 0; i < sdmac->num_bd; i++) {
694 bd = &sdmac->bd[i];
695
696 if (bd->mode.status & (BD_DONE | BD_RROR))
697 error = -EIO;
Huang Shijieab59a512011-12-02 10:16:25 +0800698 sdmac->chn_real_count += bd->mode.count;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000699 }
700
701 if (error)
702 sdmac->status = DMA_ERROR;
703 else
Vinod Koul409bff62013-10-16 14:07:06 +0530704 sdmac->status = DMA_COMPLETE;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000705
Russell King - ARM Linuxf7fbce02012-03-06 22:35:07 +0000706 dma_cookie_complete(&sdmac->desc);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000707 if (sdmac->desc.callback)
708 sdmac->desc.callback(sdmac->desc.callback_param);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000709}
710
Huang Shijieabd9ccc2012-04-28 18:15:42 +0800711static void sdma_tasklet(unsigned long data)
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000712{
Huang Shijieabd9ccc2012-04-28 18:15:42 +0800713 struct sdma_channel *sdmac = (struct sdma_channel *) data;
714
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000715 if (sdmac->flags & IMX_DMA_SG_LOOP)
716 sdma_handle_channel_loop(sdmac);
717 else
718 mxc_sdma_handle_channel_normal(sdmac);
719}
720
721static irqreturn_t sdma_int_handler(int irq, void *dev_id)
722{
723 struct sdma_engine *sdma = dev_id;
Richard Zhao0bbc1412012-01-13 11:10:01 +0800724 unsigned long stat;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000725
Richard Zhaoc4b56852012-01-13 11:09:57 +0800726 stat = readl_relaxed(sdma->regs + SDMA_H_INTR);
Richard Zhao2ccaef02012-05-11 15:14:27 +0800727 /* not interested in channel 0 interrupts */
728 stat &= ~1;
Richard Zhaoc4b56852012-01-13 11:09:57 +0800729 writel_relaxed(stat, sdma->regs + SDMA_H_INTR);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000730
731 while (stat) {
732 int channel = fls(stat) - 1;
733 struct sdma_channel *sdmac = &sdma->channel[channel];
734
Russell King - ARM Linuxd1a792f2014-06-25 13:00:33 +0100735 if (sdmac->flags & IMX_DMA_SG_LOOP)
736 sdma_update_channel_loop(sdmac);
737
Huang Shijieabd9ccc2012-04-28 18:15:42 +0800738 tasklet_schedule(&sdmac->tasklet);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000739
Richard Zhao0bbc1412012-01-13 11:10:01 +0800740 __clear_bit(channel, &stat);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000741 }
742
743 return IRQ_HANDLED;
744}
745
746/*
747 * sets the pc of SDMA script according to the peripheral type
748 */
749static void sdma_get_pc(struct sdma_channel *sdmac,
750 enum sdma_peripheral_type peripheral_type)
751{
752 struct sdma_engine *sdma = sdmac->sdma;
753 int per_2_emi = 0, emi_2_per = 0;
754 /*
755 * These are needed once we start to support transfers between
756 * two peripherals or memory-to-memory transfers
757 */
758 int per_2_per = 0, emi_2_emi = 0;
759
760 sdmac->pc_from_device = 0;
761 sdmac->pc_to_device = 0;
Shengjiu Wang8391ecf2015-07-10 17:08:16 +0800762 sdmac->device_to_device = 0;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000763
764 switch (peripheral_type) {
765 case IMX_DMATYPE_MEMORY:
766 emi_2_emi = sdma->script_addrs->ap_2_ap_addr;
767 break;
768 case IMX_DMATYPE_DSP:
769 emi_2_per = sdma->script_addrs->bp_2_ap_addr;
770 per_2_emi = sdma->script_addrs->ap_2_bp_addr;
771 break;
772 case IMX_DMATYPE_FIRI:
773 per_2_emi = sdma->script_addrs->firi_2_mcu_addr;
774 emi_2_per = sdma->script_addrs->mcu_2_firi_addr;
775 break;
776 case IMX_DMATYPE_UART:
777 per_2_emi = sdma->script_addrs->uart_2_mcu_addr;
778 emi_2_per = sdma->script_addrs->mcu_2_app_addr;
779 break;
780 case IMX_DMATYPE_UART_SP:
781 per_2_emi = sdma->script_addrs->uartsh_2_mcu_addr;
782 emi_2_per = sdma->script_addrs->mcu_2_shp_addr;
783 break;
784 case IMX_DMATYPE_ATA:
785 per_2_emi = sdma->script_addrs->ata_2_mcu_addr;
786 emi_2_per = sdma->script_addrs->mcu_2_ata_addr;
787 break;
788 case IMX_DMATYPE_CSPI:
789 case IMX_DMATYPE_EXT:
790 case IMX_DMATYPE_SSI:
Nicolin Chen29aebfd2014-10-24 12:37:41 -0700791 case IMX_DMATYPE_SAI:
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000792 per_2_emi = sdma->script_addrs->app_2_mcu_addr;
793 emi_2_per = sdma->script_addrs->mcu_2_app_addr;
794 break;
Nicolin Chen1a895572013-11-13 22:55:25 +0800795 case IMX_DMATYPE_SSI_DUAL:
796 per_2_emi = sdma->script_addrs->ssish_2_mcu_addr;
797 emi_2_per = sdma->script_addrs->mcu_2_ssish_addr;
798 break;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000799 case IMX_DMATYPE_SSI_SP:
800 case IMX_DMATYPE_MMC:
801 case IMX_DMATYPE_SDHC:
802 case IMX_DMATYPE_CSPI_SP:
803 case IMX_DMATYPE_ESAI:
804 case IMX_DMATYPE_MSHC_SP:
805 per_2_emi = sdma->script_addrs->shp_2_mcu_addr;
806 emi_2_per = sdma->script_addrs->mcu_2_shp_addr;
807 break;
808 case IMX_DMATYPE_ASRC:
809 per_2_emi = sdma->script_addrs->asrc_2_mcu_addr;
810 emi_2_per = sdma->script_addrs->asrc_2_mcu_addr;
811 per_2_per = sdma->script_addrs->per_2_per_addr;
812 break;
Nicolin Chenf892afb2014-06-16 11:31:05 +0800813 case IMX_DMATYPE_ASRC_SP:
814 per_2_emi = sdma->script_addrs->shp_2_mcu_addr;
815 emi_2_per = sdma->script_addrs->mcu_2_shp_addr;
816 per_2_per = sdma->script_addrs->per_2_per_addr;
817 break;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000818 case IMX_DMATYPE_MSHC:
819 per_2_emi = sdma->script_addrs->mshc_2_mcu_addr;
820 emi_2_per = sdma->script_addrs->mcu_2_mshc_addr;
821 break;
822 case IMX_DMATYPE_CCM:
823 per_2_emi = sdma->script_addrs->dptc_dvfs_addr;
824 break;
825 case IMX_DMATYPE_SPDIF:
826 per_2_emi = sdma->script_addrs->spdif_2_mcu_addr;
827 emi_2_per = sdma->script_addrs->mcu_2_spdif_addr;
828 break;
829 case IMX_DMATYPE_IPU_MEMORY:
830 emi_2_per = sdma->script_addrs->ext_mem_2_ipu_addr;
831 break;
832 default:
833 break;
834 }
835
836 sdmac->pc_from_device = per_2_emi;
837 sdmac->pc_to_device = emi_2_per;
Shengjiu Wang8391ecf2015-07-10 17:08:16 +0800838 sdmac->device_to_device = per_2_per;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000839}
840
841static int sdma_load_context(struct sdma_channel *sdmac)
842{
843 struct sdma_engine *sdma = sdmac->sdma;
844 int channel = sdmac->channel;
845 int load_address;
846 struct sdma_context_data *context = sdma->context;
847 struct sdma_buffer_descriptor *bd0 = sdma->channel[0].bd;
848 int ret;
Richard Zhao2ccaef02012-05-11 15:14:27 +0800849 unsigned long flags;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000850
Shengjiu Wang8391ecf2015-07-10 17:08:16 +0800851 if (sdmac->direction == DMA_DEV_TO_MEM)
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000852 load_address = sdmac->pc_from_device;
Shengjiu Wang8391ecf2015-07-10 17:08:16 +0800853 else if (sdmac->direction == DMA_DEV_TO_DEV)
854 load_address = sdmac->device_to_device;
855 else
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000856 load_address = sdmac->pc_to_device;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000857
858 if (load_address < 0)
859 return load_address;
860
861 dev_dbg(sdma->dev, "load_address = %d\n", load_address);
Richard Zhao0bbc1412012-01-13 11:10:01 +0800862 dev_dbg(sdma->dev, "wml = 0x%08x\n", (u32)sdmac->watermark_level);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000863 dev_dbg(sdma->dev, "shp_addr = 0x%08x\n", sdmac->shp_addr);
864 dev_dbg(sdma->dev, "per_addr = 0x%08x\n", sdmac->per_addr);
Richard Zhao0bbc1412012-01-13 11:10:01 +0800865 dev_dbg(sdma->dev, "event_mask0 = 0x%08x\n", (u32)sdmac->event_mask[0]);
866 dev_dbg(sdma->dev, "event_mask1 = 0x%08x\n", (u32)sdmac->event_mask[1]);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000867
Richard Zhao2ccaef02012-05-11 15:14:27 +0800868 spin_lock_irqsave(&sdma->channel_0_lock, flags);
Sascha Hauer73eab972011-08-25 11:03:35 +0200869
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000870 memset(context, 0, sizeof(*context));
871 context->channel_state.pc = load_address;
872
873 /* Send by context the event mask,base address for peripheral
874 * and watermark level
875 */
Richard Zhao0bbc1412012-01-13 11:10:01 +0800876 context->gReg[0] = sdmac->event_mask[1];
877 context->gReg[1] = sdmac->event_mask[0];
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000878 context->gReg[2] = sdmac->per_addr;
879 context->gReg[6] = sdmac->shp_addr;
880 context->gReg[7] = sdmac->watermark_level;
881
882 bd0->mode.command = C0_SETDM;
883 bd0->mode.status = BD_DONE | BD_INTR | BD_WRAP | BD_EXTD;
884 bd0->mode.count = sizeof(*context) / 4;
885 bd0->buffer_addr = sdma->context_phys;
886 bd0->ext_buffer_addr = 2048 + (sizeof(*context) / 4) * channel;
Richard Zhao2ccaef02012-05-11 15:14:27 +0800887 ret = sdma_run_channel0(sdma);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000888
Richard Zhao2ccaef02012-05-11 15:14:27 +0800889 spin_unlock_irqrestore(&sdma->channel_0_lock, flags);
Sascha Hauer73eab972011-08-25 11:03:35 +0200890
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000891 return ret;
892}
893
Maxime Ripard7b350ab2014-11-17 14:42:17 +0100894static struct sdma_channel *to_sdma_chan(struct dma_chan *chan)
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000895{
Maxime Ripard7b350ab2014-11-17 14:42:17 +0100896 return container_of(chan, struct sdma_channel, chan);
897}
898
899static int sdma_disable_channel(struct dma_chan *chan)
900{
901 struct sdma_channel *sdmac = to_sdma_chan(chan);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000902 struct sdma_engine *sdma = sdmac->sdma;
903 int channel = sdmac->channel;
904
Richard Zhao0bbc1412012-01-13 11:10:01 +0800905 writel_relaxed(BIT(channel), sdma->regs + SDMA_H_STATSTOP);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000906 sdmac->status = DMA_ERROR;
Maxime Ripard7b350ab2014-11-17 14:42:17 +0100907
908 return 0;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000909}
910
Shengjiu Wang8391ecf2015-07-10 17:08:16 +0800911static void sdma_set_watermarklevel_for_p2p(struct sdma_channel *sdmac)
912{
913 struct sdma_engine *sdma = sdmac->sdma;
914
915 int lwml = sdmac->watermark_level & SDMA_WATERMARK_LEVEL_LWML;
916 int hwml = (sdmac->watermark_level & SDMA_WATERMARK_LEVEL_HWML) >> 16;
917
918 set_bit(sdmac->event_id0 % 32, &sdmac->event_mask[1]);
919 set_bit(sdmac->event_id1 % 32, &sdmac->event_mask[0]);
920
921 if (sdmac->event_id0 > 31)
922 sdmac->watermark_level |= SDMA_WATERMARK_LEVEL_LWE;
923
924 if (sdmac->event_id1 > 31)
925 sdmac->watermark_level |= SDMA_WATERMARK_LEVEL_HWE;
926
927 /*
928 * If LWML(src_maxburst) > HWML(dst_maxburst), we need
929 * swap LWML and HWML of INFO(A.3.2.5.1), also need swap
930 * r0(event_mask[1]) and r1(event_mask[0]).
931 */
932 if (lwml > hwml) {
933 sdmac->watermark_level &= ~(SDMA_WATERMARK_LEVEL_LWML |
934 SDMA_WATERMARK_LEVEL_HWML);
935 sdmac->watermark_level |= hwml;
936 sdmac->watermark_level |= lwml << 16;
937 swap(sdmac->event_mask[0], sdmac->event_mask[1]);
938 }
939
940 if (sdmac->per_address2 >= sdma->spba_start_addr &&
941 sdmac->per_address2 <= sdma->spba_end_addr)
942 sdmac->watermark_level |= SDMA_WATERMARK_LEVEL_SP;
943
944 if (sdmac->per_address >= sdma->spba_start_addr &&
945 sdmac->per_address <= sdma->spba_end_addr)
946 sdmac->watermark_level |= SDMA_WATERMARK_LEVEL_DP;
947
948 sdmac->watermark_level |= SDMA_WATERMARK_LEVEL_CONT;
949}
950
Maxime Ripard7b350ab2014-11-17 14:42:17 +0100951static int sdma_config_channel(struct dma_chan *chan)
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000952{
Maxime Ripard7b350ab2014-11-17 14:42:17 +0100953 struct sdma_channel *sdmac = to_sdma_chan(chan);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000954 int ret;
955
Maxime Ripard7b350ab2014-11-17 14:42:17 +0100956 sdma_disable_channel(chan);
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000957
Richard Zhao0bbc1412012-01-13 11:10:01 +0800958 sdmac->event_mask[0] = 0;
959 sdmac->event_mask[1] = 0;
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000960 sdmac->shp_addr = 0;
961 sdmac->per_addr = 0;
962
963 if (sdmac->event_id0) {
Sascha Hauer17bba722013-08-20 10:04:31 +0200964 if (sdmac->event_id0 >= sdmac->sdma->drvdata->num_events)
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000965 return -EINVAL;
966 sdma_event_enable(sdmac, sdmac->event_id0);
967 }
968
Shengjiu Wang8391ecf2015-07-10 17:08:16 +0800969 if (sdmac->event_id1) {
970 if (sdmac->event_id1 >= sdmac->sdma->drvdata->num_events)
971 return -EINVAL;
972 sdma_event_enable(sdmac, sdmac->event_id1);
973 }
974
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000975 switch (sdmac->peripheral_type) {
976 case IMX_DMATYPE_DSP:
977 sdma_config_ownership(sdmac, false, true, true);
978 break;
979 case IMX_DMATYPE_MEMORY:
980 sdma_config_ownership(sdmac, false, true, false);
981 break;
982 default:
983 sdma_config_ownership(sdmac, true, true, false);
984 break;
985 }
986
987 sdma_get_pc(sdmac, sdmac->peripheral_type);
988
989 if ((sdmac->peripheral_type != IMX_DMATYPE_MEMORY) &&
990 (sdmac->peripheral_type != IMX_DMATYPE_DSP)) {
991 /* Handle multiple event channels differently */
992 if (sdmac->event_id1) {
Shengjiu Wang8391ecf2015-07-10 17:08:16 +0800993 if (sdmac->peripheral_type == IMX_DMATYPE_ASRC_SP ||
994 sdmac->peripheral_type == IMX_DMATYPE_ASRC)
995 sdma_set_watermarklevel_for_p2p(sdmac);
996 } else
Richard Zhao0bbc1412012-01-13 11:10:01 +0800997 __set_bit(sdmac->event_id0, sdmac->event_mask);
Shengjiu Wang8391ecf2015-07-10 17:08:16 +0800998
Sascha Hauer1ec1e822010-09-30 13:56:34 +0000999 /* Watermark Level */
1000 sdmac->watermark_level |= sdmac->watermark_level;
1001 /* Address */
1002 sdmac->shp_addr = sdmac->per_address;
Shengjiu Wang8391ecf2015-07-10 17:08:16 +08001003 sdmac->per_addr = sdmac->per_address2;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001004 } else {
1005 sdmac->watermark_level = 0; /* FIXME: M3_BASE_ADDRESS */
1006 }
1007
1008 ret = sdma_load_context(sdmac);
1009
1010 return ret;
1011}
1012
1013static int sdma_set_channel_priority(struct sdma_channel *sdmac,
1014 unsigned int priority)
1015{
1016 struct sdma_engine *sdma = sdmac->sdma;
1017 int channel = sdmac->channel;
1018
1019 if (priority < MXC_SDMA_MIN_PRIORITY
1020 || priority > MXC_SDMA_MAX_PRIORITY) {
1021 return -EINVAL;
1022 }
1023
Richard Zhaoc4b56852012-01-13 11:09:57 +08001024 writel_relaxed(priority, sdma->regs + SDMA_CHNPRI_0 + 4 * channel);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001025
1026 return 0;
1027}
1028
1029static int sdma_request_channel(struct sdma_channel *sdmac)
1030{
1031 struct sdma_engine *sdma = sdmac->sdma;
1032 int channel = sdmac->channel;
1033 int ret = -EBUSY;
1034
Joe Perches9f92d222014-06-15 13:37:35 -07001035 sdmac->bd = dma_zalloc_coherent(NULL, PAGE_SIZE, &sdmac->bd_phys,
1036 GFP_KERNEL);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001037 if (!sdmac->bd) {
1038 ret = -ENOMEM;
1039 goto out;
1040 }
1041
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001042 sdma->channel_control[channel].base_bd_ptr = sdmac->bd_phys;
1043 sdma->channel_control[channel].current_bd_ptr = sdmac->bd_phys;
1044
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001045 sdma_set_channel_priority(sdmac, MXC_SDMA_DEFAULT_PRIORITY);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001046 return 0;
1047out:
1048
1049 return ret;
1050}
1051
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001052static dma_cookie_t sdma_tx_submit(struct dma_async_tx_descriptor *tx)
1053{
Haitao Zhangf69f2e22012-01-01 11:30:06 +08001054 unsigned long flags;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001055 struct sdma_channel *sdmac = to_sdma_chan(tx->chan);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001056 dma_cookie_t cookie;
1057
Haitao Zhangf69f2e22012-01-01 11:30:06 +08001058 spin_lock_irqsave(&sdmac->lock, flags);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001059
Russell King - ARM Linux884485e2012-03-06 22:34:46 +00001060 cookie = dma_cookie_assign(tx);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001061
Haitao Zhangf69f2e22012-01-01 11:30:06 +08001062 spin_unlock_irqrestore(&sdmac->lock, flags);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001063
1064 return cookie;
1065}
1066
1067static int sdma_alloc_chan_resources(struct dma_chan *chan)
1068{
1069 struct sdma_channel *sdmac = to_sdma_chan(chan);
1070 struct imx_dma_data *data = chan->private;
1071 int prio, ret;
1072
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001073 if (!data)
1074 return -EINVAL;
1075
1076 switch (data->priority) {
1077 case DMA_PRIO_HIGH:
1078 prio = 3;
1079 break;
1080 case DMA_PRIO_MEDIUM:
1081 prio = 2;
1082 break;
1083 case DMA_PRIO_LOW:
1084 default:
1085 prio = 1;
1086 break;
1087 }
1088
1089 sdmac->peripheral_type = data->peripheral_type;
1090 sdmac->event_id0 = data->dma_request;
Shengjiu Wang8391ecf2015-07-10 17:08:16 +08001091 sdmac->event_id1 = data->dma_request2;
Richard Zhaoc2c744d2012-01-13 11:09:59 +08001092
Sascha Hauer7560e3f2012-03-07 09:30:06 +01001093 clk_enable(sdmac->sdma->clk_ipg);
1094 clk_enable(sdmac->sdma->clk_ahb);
Richard Zhaoc2c744d2012-01-13 11:09:59 +08001095
Richard Zhao3bb5e7c2012-01-13 11:09:58 +08001096 ret = sdma_request_channel(sdmac);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001097 if (ret)
1098 return ret;
1099
Richard Zhao3bb5e7c2012-01-13 11:09:58 +08001100 ret = sdma_set_channel_priority(sdmac, prio);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001101 if (ret)
1102 return ret;
1103
1104 dma_async_tx_descriptor_init(&sdmac->desc, chan);
1105 sdmac->desc.tx_submit = sdma_tx_submit;
1106 /* txd.flags will be overwritten in prep funcs */
1107 sdmac->desc.flags = DMA_CTRL_ACK;
1108
1109 return 0;
1110}
1111
1112static void sdma_free_chan_resources(struct dma_chan *chan)
1113{
1114 struct sdma_channel *sdmac = to_sdma_chan(chan);
1115 struct sdma_engine *sdma = sdmac->sdma;
1116
Maxime Ripard7b350ab2014-11-17 14:42:17 +01001117 sdma_disable_channel(chan);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001118
1119 if (sdmac->event_id0)
1120 sdma_event_disable(sdmac, sdmac->event_id0);
1121 if (sdmac->event_id1)
1122 sdma_event_disable(sdmac, sdmac->event_id1);
1123
1124 sdmac->event_id0 = 0;
1125 sdmac->event_id1 = 0;
1126
1127 sdma_set_channel_priority(sdmac, 0);
1128
1129 dma_free_coherent(NULL, PAGE_SIZE, sdmac->bd, sdmac->bd_phys);
1130
Sascha Hauer7560e3f2012-03-07 09:30:06 +01001131 clk_disable(sdma->clk_ipg);
1132 clk_disable(sdma->clk_ahb);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001133}
1134
1135static struct dma_async_tx_descriptor *sdma_prep_slave_sg(
1136 struct dma_chan *chan, struct scatterlist *sgl,
Vinod Kouldb8196d2011-10-13 22:34:23 +05301137 unsigned int sg_len, enum dma_transfer_direction direction,
Alexandre Bounine185ecb52012-03-08 15:35:13 -05001138 unsigned long flags, void *context)
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001139{
1140 struct sdma_channel *sdmac = to_sdma_chan(chan);
1141 struct sdma_engine *sdma = sdmac->sdma;
1142 int ret, i, count;
Sascha Hauer23889c62011-01-31 10:56:58 +01001143 int channel = sdmac->channel;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001144 struct scatterlist *sg;
1145
1146 if (sdmac->status == DMA_IN_PROGRESS)
1147 return NULL;
1148 sdmac->status = DMA_IN_PROGRESS;
1149
1150 sdmac->flags = 0;
1151
Richard Zhao8e2e27c2012-06-04 09:17:24 +08001152 sdmac->buf_tail = 0;
1153
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001154 dev_dbg(sdma->dev, "setting up %d entries for channel %d.\n",
1155 sg_len, channel);
1156
1157 sdmac->direction = direction;
1158 ret = sdma_load_context(sdmac);
1159 if (ret)
1160 goto err_out;
1161
1162 if (sg_len > NUM_BD) {
1163 dev_err(sdma->dev, "SDMA channel %d: maximum number of sg exceeded: %d > %d\n",
1164 channel, sg_len, NUM_BD);
1165 ret = -EINVAL;
1166 goto err_out;
1167 }
1168
Huang Shijieab59a512011-12-02 10:16:25 +08001169 sdmac->chn_count = 0;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001170 for_each_sg(sgl, sg, sg_len, i) {
1171 struct sdma_buffer_descriptor *bd = &sdmac->bd[i];
1172 int param;
1173
Anatolij Gustschind2f5c272010-11-22 18:35:18 +01001174 bd->buffer_addr = sg->dma_address;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001175
Lars-Peter Clausenfdaf9c42012-04-25 20:50:52 +02001176 count = sg_dma_len(sg);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001177
1178 if (count > 0xffff) {
1179 dev_err(sdma->dev, "SDMA channel %d: maximum bytes for sg entry exceeded: %d > %d\n",
1180 channel, count, 0xffff);
1181 ret = -EINVAL;
1182 goto err_out;
1183 }
1184
1185 bd->mode.count = count;
Huang Shijieab59a512011-12-02 10:16:25 +08001186 sdmac->chn_count += count;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001187
1188 if (sdmac->word_size > DMA_SLAVE_BUSWIDTH_4_BYTES) {
1189 ret = -EINVAL;
1190 goto err_out;
1191 }
Sascha Hauer1fa81c22011-01-12 13:02:28 +01001192
1193 switch (sdmac->word_size) {
1194 case DMA_SLAVE_BUSWIDTH_4_BYTES:
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001195 bd->mode.command = 0;
Sascha Hauer1fa81c22011-01-12 13:02:28 +01001196 if (count & 3 || sg->dma_address & 3)
1197 return NULL;
1198 break;
1199 case DMA_SLAVE_BUSWIDTH_2_BYTES:
1200 bd->mode.command = 2;
1201 if (count & 1 || sg->dma_address & 1)
1202 return NULL;
1203 break;
1204 case DMA_SLAVE_BUSWIDTH_1_BYTE:
1205 bd->mode.command = 1;
1206 break;
1207 default:
1208 return NULL;
1209 }
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001210
1211 param = BD_DONE | BD_EXTD | BD_CONT;
1212
Shawn Guo341b9412011-01-20 05:50:39 +08001213 if (i + 1 == sg_len) {
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001214 param |= BD_INTR;
Shawn Guo341b9412011-01-20 05:50:39 +08001215 param |= BD_LAST;
1216 param &= ~BD_CONT;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001217 }
1218
Olof Johanssonc3cc74b2013-11-12 22:30:44 -08001219 dev_dbg(sdma->dev, "entry %d: count: %d dma: %#llx %s%s\n",
1220 i, count, (u64)sg->dma_address,
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001221 param & BD_WRAP ? "wrap" : "",
1222 param & BD_INTR ? " intr" : "");
1223
1224 bd->mode.status = param;
1225 }
1226
1227 sdmac->num_bd = sg_len;
1228 sdma->channel_control[channel].current_bd_ptr = sdmac->bd_phys;
1229
1230 return &sdmac->desc;
1231err_out:
Shawn Guo4b2ce9d2011-01-20 05:50:36 +08001232 sdmac->status = DMA_ERROR;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001233 return NULL;
1234}
1235
1236static struct dma_async_tx_descriptor *sdma_prep_dma_cyclic(
1237 struct dma_chan *chan, dma_addr_t dma_addr, size_t buf_len,
Alexandre Bounine185ecb52012-03-08 15:35:13 -05001238 size_t period_len, enum dma_transfer_direction direction,
Laurent Pinchart31c1e5a2014-08-01 12:20:10 +02001239 unsigned long flags)
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001240{
1241 struct sdma_channel *sdmac = to_sdma_chan(chan);
1242 struct sdma_engine *sdma = sdmac->sdma;
1243 int num_periods = buf_len / period_len;
Sascha Hauer23889c62011-01-31 10:56:58 +01001244 int channel = sdmac->channel;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001245 int ret, i = 0, buf = 0;
1246
1247 dev_dbg(sdma->dev, "%s channel: %d\n", __func__, channel);
1248
1249 if (sdmac->status == DMA_IN_PROGRESS)
1250 return NULL;
1251
1252 sdmac->status = DMA_IN_PROGRESS;
1253
Richard Zhao8e2e27c2012-06-04 09:17:24 +08001254 sdmac->buf_tail = 0;
Russell King - ARM Linuxd1a792f2014-06-25 13:00:33 +01001255 sdmac->period_len = period_len;
Richard Zhao8e2e27c2012-06-04 09:17:24 +08001256
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001257 sdmac->flags |= IMX_DMA_SG_LOOP;
1258 sdmac->direction = direction;
1259 ret = sdma_load_context(sdmac);
1260 if (ret)
1261 goto err_out;
1262
1263 if (num_periods > NUM_BD) {
1264 dev_err(sdma->dev, "SDMA channel %d: maximum number of sg exceeded: %d > %d\n",
1265 channel, num_periods, NUM_BD);
1266 goto err_out;
1267 }
1268
1269 if (period_len > 0xffff) {
1270 dev_err(sdma->dev, "SDMA channel %d: maximum period size exceeded: %d > %d\n",
1271 channel, period_len, 0xffff);
1272 goto err_out;
1273 }
1274
1275 while (buf < buf_len) {
1276 struct sdma_buffer_descriptor *bd = &sdmac->bd[i];
1277 int param;
1278
1279 bd->buffer_addr = dma_addr;
1280
1281 bd->mode.count = period_len;
1282
1283 if (sdmac->word_size > DMA_SLAVE_BUSWIDTH_4_BYTES)
1284 goto err_out;
1285 if (sdmac->word_size == DMA_SLAVE_BUSWIDTH_4_BYTES)
1286 bd->mode.command = 0;
1287 else
1288 bd->mode.command = sdmac->word_size;
1289
1290 param = BD_DONE | BD_EXTD | BD_CONT | BD_INTR;
1291 if (i + 1 == num_periods)
1292 param |= BD_WRAP;
1293
Olof Johanssonc3cc74b2013-11-12 22:30:44 -08001294 dev_dbg(sdma->dev, "entry %d: count: %d dma: %#llx %s%s\n",
1295 i, period_len, (u64)dma_addr,
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001296 param & BD_WRAP ? "wrap" : "",
1297 param & BD_INTR ? " intr" : "");
1298
1299 bd->mode.status = param;
1300
1301 dma_addr += period_len;
1302 buf += period_len;
1303
1304 i++;
1305 }
1306
1307 sdmac->num_bd = num_periods;
1308 sdma->channel_control[channel].current_bd_ptr = sdmac->bd_phys;
1309
1310 return &sdmac->desc;
1311err_out:
1312 sdmac->status = DMA_ERROR;
1313 return NULL;
1314}
1315
Maxime Ripard7b350ab2014-11-17 14:42:17 +01001316static int sdma_config(struct dma_chan *chan,
1317 struct dma_slave_config *dmaengine_cfg)
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001318{
1319 struct sdma_channel *sdmac = to_sdma_chan(chan);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001320
Maxime Ripard7b350ab2014-11-17 14:42:17 +01001321 if (dmaengine_cfg->direction == DMA_DEV_TO_MEM) {
1322 sdmac->per_address = dmaengine_cfg->src_addr;
1323 sdmac->watermark_level = dmaengine_cfg->src_maxburst *
1324 dmaengine_cfg->src_addr_width;
1325 sdmac->word_size = dmaengine_cfg->src_addr_width;
Shengjiu Wang8391ecf2015-07-10 17:08:16 +08001326 } else if (dmaengine_cfg->direction == DMA_DEV_TO_DEV) {
1327 sdmac->per_address2 = dmaengine_cfg->src_addr;
1328 sdmac->per_address = dmaengine_cfg->dst_addr;
1329 sdmac->watermark_level = dmaengine_cfg->src_maxburst &
1330 SDMA_WATERMARK_LEVEL_LWML;
1331 sdmac->watermark_level |= (dmaengine_cfg->dst_maxburst << 16) &
1332 SDMA_WATERMARK_LEVEL_HWML;
1333 sdmac->word_size = dmaengine_cfg->dst_addr_width;
Maxime Ripard7b350ab2014-11-17 14:42:17 +01001334 } else {
1335 sdmac->per_address = dmaengine_cfg->dst_addr;
1336 sdmac->watermark_level = dmaengine_cfg->dst_maxburst *
1337 dmaengine_cfg->dst_addr_width;
1338 sdmac->word_size = dmaengine_cfg->dst_addr_width;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001339 }
Maxime Ripard7b350ab2014-11-17 14:42:17 +01001340 sdmac->direction = dmaengine_cfg->direction;
1341 return sdma_config_channel(chan);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001342}
1343
1344static enum dma_status sdma_tx_status(struct dma_chan *chan,
Andy Shevchenkoe8e3a792013-05-27 15:14:31 +03001345 dma_cookie_t cookie,
1346 struct dma_tx_state *txstate)
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001347{
1348 struct sdma_channel *sdmac = to_sdma_chan(chan);
Russell King - ARM Linuxd1a792f2014-06-25 13:00:33 +01001349 u32 residue;
1350
1351 if (sdmac->flags & IMX_DMA_SG_LOOP)
1352 residue = (sdmac->num_bd - sdmac->buf_tail) * sdmac->period_len;
1353 else
1354 residue = sdmac->chn_count - sdmac->chn_real_count;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001355
Andy Shevchenkoe8e3a792013-05-27 15:14:31 +03001356 dma_set_tx_state(txstate, chan->completed_cookie, chan->cookie,
Russell King - ARM Linuxd1a792f2014-06-25 13:00:33 +01001357 residue);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001358
Shawn Guo8a965912011-01-20 05:50:37 +08001359 return sdmac->status;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001360}
1361
1362static void sdma_issue_pending(struct dma_chan *chan)
1363{
Sascha Hauer2b4f1302012-01-09 10:32:50 +01001364 struct sdma_channel *sdmac = to_sdma_chan(chan);
1365 struct sdma_engine *sdma = sdmac->sdma;
1366
1367 if (sdmac->status == DMA_IN_PROGRESS)
1368 sdma_enable_channel(sdma, sdmac->channel);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001369}
1370
Sascha Hauer5b28aa32010-10-06 15:41:15 +02001371#define SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V1 34
Nicolin Chencd72b842013-11-13 22:55:24 +08001372#define SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V2 38
Fabio Estevama5724602015-03-11 12:30:58 -03001373#define SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V3 41
Sascha Hauer5b28aa32010-10-06 15:41:15 +02001374
1375static void sdma_add_scripts(struct sdma_engine *sdma,
1376 const struct sdma_script_start_addrs *addr)
1377{
1378 s32 *addr_arr = (u32 *)addr;
1379 s32 *saddr_arr = (u32 *)sdma->script_addrs;
1380 int i;
1381
Nicolin Chen70dabaed2014-01-08 16:45:56 +08001382 /* use the default firmware in ROM if missing external firmware */
1383 if (!sdma->script_number)
1384 sdma->script_number = SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V1;
1385
Nicolin Chencd72b842013-11-13 22:55:24 +08001386 for (i = 0; i < sdma->script_number; i++)
Sascha Hauer5b28aa32010-10-06 15:41:15 +02001387 if (addr_arr[i] > 0)
1388 saddr_arr[i] = addr_arr[i];
1389}
1390
Sascha Hauer7b4b88e2011-08-25 11:03:37 +02001391static void sdma_load_firmware(const struct firmware *fw, void *context)
Sascha Hauer5b28aa32010-10-06 15:41:15 +02001392{
Sascha Hauer7b4b88e2011-08-25 11:03:37 +02001393 struct sdma_engine *sdma = context;
Sascha Hauer5b28aa32010-10-06 15:41:15 +02001394 const struct sdma_firmware_header *header;
Sascha Hauer5b28aa32010-10-06 15:41:15 +02001395 const struct sdma_script_start_addrs *addr;
1396 unsigned short *ram_code;
1397
Sascha Hauer7b4b88e2011-08-25 11:03:37 +02001398 if (!fw) {
Sascha Hauer0f927a12014-11-12 20:04:29 -02001399 dev_info(sdma->dev, "external firmware not found, using ROM firmware\n");
1400 /* In this case we just use the ROM firmware. */
Sascha Hauer7b4b88e2011-08-25 11:03:37 +02001401 return;
1402 }
Sascha Hauer5b28aa32010-10-06 15:41:15 +02001403
1404 if (fw->size < sizeof(*header))
1405 goto err_firmware;
1406
1407 header = (struct sdma_firmware_header *)fw->data;
1408
1409 if (header->magic != SDMA_FIRMWARE_MAGIC)
1410 goto err_firmware;
1411 if (header->ram_code_start + header->ram_code_size > fw->size)
1412 goto err_firmware;
Nicolin Chencd72b842013-11-13 22:55:24 +08001413 switch (header->version_major) {
Asaf Vertz681d15e2014-12-10 10:00:36 +02001414 case 1:
1415 sdma->script_number = SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V1;
1416 break;
1417 case 2:
1418 sdma->script_number = SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V2;
1419 break;
Fabio Estevama5724602015-03-11 12:30:58 -03001420 case 3:
1421 sdma->script_number = SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V3;
1422 break;
Asaf Vertz681d15e2014-12-10 10:00:36 +02001423 default:
1424 dev_err(sdma->dev, "unknown firmware version\n");
1425 goto err_firmware;
Nicolin Chencd72b842013-11-13 22:55:24 +08001426 }
Sascha Hauer5b28aa32010-10-06 15:41:15 +02001427
1428 addr = (void *)header + header->script_addrs_start;
1429 ram_code = (void *)header + header->ram_code_start;
1430
Sascha Hauer7560e3f2012-03-07 09:30:06 +01001431 clk_enable(sdma->clk_ipg);
1432 clk_enable(sdma->clk_ahb);
Sascha Hauer5b28aa32010-10-06 15:41:15 +02001433 /* download the RAM image for SDMA */
1434 sdma_load_script(sdma, ram_code,
1435 header->ram_code_size,
Sascha Hauer6866fd32011-01-12 11:18:14 +01001436 addr->ram_code_start_addr);
Sascha Hauer7560e3f2012-03-07 09:30:06 +01001437 clk_disable(sdma->clk_ipg);
1438 clk_disable(sdma->clk_ahb);
Sascha Hauer5b28aa32010-10-06 15:41:15 +02001439
1440 sdma_add_scripts(sdma, addr);
1441
1442 dev_info(sdma->dev, "loaded firmware %d.%d\n",
1443 header->version_major,
1444 header->version_minor);
1445
1446err_firmware:
1447 release_firmware(fw);
Sascha Hauer7b4b88e2011-08-25 11:03:37 +02001448}
1449
Arnd Bergmannfe6cf282014-09-26 23:24:00 +02001450static int sdma_get_firmware(struct sdma_engine *sdma,
Sascha Hauer7b4b88e2011-08-25 11:03:37 +02001451 const char *fw_name)
1452{
1453 int ret;
1454
1455 ret = request_firmware_nowait(THIS_MODULE,
1456 FW_ACTION_HOTPLUG, fw_name, sdma->dev,
1457 GFP_KERNEL, sdma, sdma_load_firmware);
Sascha Hauer5b28aa32010-10-06 15:41:15 +02001458
1459 return ret;
1460}
1461
Jingoo Han19bfc772014-11-06 10:10:09 +09001462static int sdma_init(struct sdma_engine *sdma)
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001463{
1464 int i, ret;
1465 dma_addr_t ccb_phys;
1466
Sascha Hauer7560e3f2012-03-07 09:30:06 +01001467 clk_enable(sdma->clk_ipg);
1468 clk_enable(sdma->clk_ahb);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001469
1470 /* Be sure SDMA has not started yet */
Richard Zhaoc4b56852012-01-13 11:09:57 +08001471 writel_relaxed(0, sdma->regs + SDMA_H_C0PTR);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001472
1473 sdma->channel_control = dma_alloc_coherent(NULL,
1474 MAX_DMA_CHANNELS * sizeof (struct sdma_channel_control) +
1475 sizeof(struct sdma_context_data),
1476 &ccb_phys, GFP_KERNEL);
1477
1478 if (!sdma->channel_control) {
1479 ret = -ENOMEM;
1480 goto err_dma_alloc;
1481 }
1482
1483 sdma->context = (void *)sdma->channel_control +
1484 MAX_DMA_CHANNELS * sizeof (struct sdma_channel_control);
1485 sdma->context_phys = ccb_phys +
1486 MAX_DMA_CHANNELS * sizeof (struct sdma_channel_control);
1487
1488 /* Zero-out the CCB structures array just allocated */
1489 memset(sdma->channel_control, 0,
1490 MAX_DMA_CHANNELS * sizeof (struct sdma_channel_control));
1491
1492 /* disable all channels */
Sascha Hauer17bba722013-08-20 10:04:31 +02001493 for (i = 0; i < sdma->drvdata->num_events; i++)
Richard Zhaoc4b56852012-01-13 11:09:57 +08001494 writel_relaxed(0, sdma->regs + chnenbl_ofs(sdma, i));
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001495
1496 /* All channels have priority 0 */
1497 for (i = 0; i < MAX_DMA_CHANNELS; i++)
Richard Zhaoc4b56852012-01-13 11:09:57 +08001498 writel_relaxed(0, sdma->regs + SDMA_CHNPRI_0 + i * 4);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001499
1500 ret = sdma_request_channel(&sdma->channel[0]);
1501 if (ret)
1502 goto err_dma_alloc;
1503
1504 sdma_config_ownership(&sdma->channel[0], false, true, false);
1505
1506 /* Set Command Channel (Channel Zero) */
Richard Zhaoc4b56852012-01-13 11:09:57 +08001507 writel_relaxed(0x4050, sdma->regs + SDMA_CHN0ADDR);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001508
1509 /* Set bits of CONFIG register but with static context switching */
1510 /* FIXME: Check whether to set ACR bit depending on clock ratios */
Richard Zhaoc4b56852012-01-13 11:09:57 +08001511 writel_relaxed(0, sdma->regs + SDMA_H_CONFIG);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001512
Richard Zhaoc4b56852012-01-13 11:09:57 +08001513 writel_relaxed(ccb_phys, sdma->regs + SDMA_H_C0PTR);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001514
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001515 /* Initializes channel's priorities */
1516 sdma_set_channel_priority(&sdma->channel[0], 7);
1517
Sascha Hauer7560e3f2012-03-07 09:30:06 +01001518 clk_disable(sdma->clk_ipg);
1519 clk_disable(sdma->clk_ahb);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001520
1521 return 0;
1522
1523err_dma_alloc:
Sascha Hauer7560e3f2012-03-07 09:30:06 +01001524 clk_disable(sdma->clk_ipg);
1525 clk_disable(sdma->clk_ahb);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001526 dev_err(sdma->dev, "initialisation failed with %d\n", ret);
1527 return ret;
1528}
1529
Shawn Guo9479e172013-05-30 22:23:32 +08001530static bool sdma_filter_fn(struct dma_chan *chan, void *fn_param)
1531{
Nicolin Chen0b351862014-06-16 11:32:29 +08001532 struct sdma_channel *sdmac = to_sdma_chan(chan);
Shawn Guo9479e172013-05-30 22:23:32 +08001533 struct imx_dma_data *data = fn_param;
1534
1535 if (!imx_dma_is_general_purpose(chan))
1536 return false;
1537
Nicolin Chen0b351862014-06-16 11:32:29 +08001538 sdmac->data = *data;
1539 chan->private = &sdmac->data;
Shawn Guo9479e172013-05-30 22:23:32 +08001540
1541 return true;
1542}
1543
1544static struct dma_chan *sdma_xlate(struct of_phandle_args *dma_spec,
1545 struct of_dma *ofdma)
1546{
1547 struct sdma_engine *sdma = ofdma->of_dma_data;
1548 dma_cap_mask_t mask = sdma->dma_device.cap_mask;
1549 struct imx_dma_data data;
1550
1551 if (dma_spec->args_count != 3)
1552 return NULL;
1553
1554 data.dma_request = dma_spec->args[0];
1555 data.peripheral_type = dma_spec->args[1];
1556 data.priority = dma_spec->args[2];
Shengjiu Wang8391ecf2015-07-10 17:08:16 +08001557 /*
1558 * init dma_request2 to zero, which is not used by the dts.
1559 * For P2P, dma_request2 is init from dma_request_channel(),
1560 * chan->private will point to the imx_dma_data, and in
1561 * device_alloc_chan_resources(), imx_dma_data.dma_request2 will
1562 * be set to sdmac->event_id1.
1563 */
1564 data.dma_request2 = 0;
Shawn Guo9479e172013-05-30 22:23:32 +08001565
1566 return dma_request_channel(mask, sdma_filter_fn, &data);
1567}
1568
Mark Browne34b7312014-08-27 11:55:53 +01001569static int sdma_probe(struct platform_device *pdev)
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001570{
Shawn Guo580975d2011-07-14 08:35:48 +08001571 const struct of_device_id *of_id =
1572 of_match_device(sdma_dt_ids, &pdev->dev);
1573 struct device_node *np = pdev->dev.of_node;
Shengjiu Wang8391ecf2015-07-10 17:08:16 +08001574 struct device_node *spba_bus;
Shawn Guo580975d2011-07-14 08:35:48 +08001575 const char *fw_name;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001576 int ret;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001577 int irq;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001578 struct resource *iores;
Shengjiu Wang8391ecf2015-07-10 17:08:16 +08001579 struct resource spba_res;
Jingoo Hand4adcc02013-07-30 17:09:11 +09001580 struct sdma_platform_data *pdata = dev_get_platdata(&pdev->dev);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001581 int i;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001582 struct sdma_engine *sdma;
Sascha Hauer36e2f212011-08-25 11:03:36 +02001583 s32 *saddr_arr;
Sascha Hauer17bba722013-08-20 10:04:31 +02001584 const struct sdma_driver_data *drvdata = NULL;
1585
1586 if (of_id)
1587 drvdata = of_id->data;
1588 else if (pdev->id_entry)
1589 drvdata = (void *)pdev->id_entry->driver_data;
1590
1591 if (!drvdata) {
1592 dev_err(&pdev->dev, "unable to find driver data\n");
1593 return -EINVAL;
1594 }
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001595
Philippe Retornaz42536b92013-10-14 09:45:17 +01001596 ret = dma_coerce_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(32));
1597 if (ret)
1598 return ret;
1599
Fabio Estevam7f24e0e2014-12-29 15:20:52 -02001600 sdma = devm_kzalloc(&pdev->dev, sizeof(*sdma), GFP_KERNEL);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001601 if (!sdma)
1602 return -ENOMEM;
1603
Richard Zhao2ccaef02012-05-11 15:14:27 +08001604 spin_lock_init(&sdma->channel_0_lock);
Sascha Hauer73eab972011-08-25 11:03:35 +02001605
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001606 sdma->dev = &pdev->dev;
Sascha Hauer17bba722013-08-20 10:04:31 +02001607 sdma->drvdata = drvdata;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001608
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001609 irq = platform_get_irq(pdev, 0);
Fabio Estevam7f24e0e2014-12-29 15:20:52 -02001610 if (irq < 0)
Fabio Estevam63c72e02014-12-29 15:20:53 -02001611 return irq;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001612
Fabio Estevam7f24e0e2014-12-29 15:20:52 -02001613 iores = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1614 sdma->regs = devm_ioremap_resource(&pdev->dev, iores);
1615 if (IS_ERR(sdma->regs))
1616 return PTR_ERR(sdma->regs);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001617
Sascha Hauer7560e3f2012-03-07 09:30:06 +01001618 sdma->clk_ipg = devm_clk_get(&pdev->dev, "ipg");
Fabio Estevam7f24e0e2014-12-29 15:20:52 -02001619 if (IS_ERR(sdma->clk_ipg))
1620 return PTR_ERR(sdma->clk_ipg);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001621
Sascha Hauer7560e3f2012-03-07 09:30:06 +01001622 sdma->clk_ahb = devm_clk_get(&pdev->dev, "ahb");
Fabio Estevam7f24e0e2014-12-29 15:20:52 -02001623 if (IS_ERR(sdma->clk_ahb))
1624 return PTR_ERR(sdma->clk_ahb);
Sascha Hauer7560e3f2012-03-07 09:30:06 +01001625
1626 clk_prepare(sdma->clk_ipg);
1627 clk_prepare(sdma->clk_ahb);
1628
Fabio Estevam7f24e0e2014-12-29 15:20:52 -02001629 ret = devm_request_irq(&pdev->dev, irq, sdma_int_handler, 0, "sdma",
1630 sdma);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001631 if (ret)
Fabio Estevam7f24e0e2014-12-29 15:20:52 -02001632 return ret;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001633
Sascha Hauer5b28aa32010-10-06 15:41:15 +02001634 sdma->script_addrs = kzalloc(sizeof(*sdma->script_addrs), GFP_KERNEL);
Fabio Estevam7f24e0e2014-12-29 15:20:52 -02001635 if (!sdma->script_addrs)
1636 return -ENOMEM;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001637
Sascha Hauer36e2f212011-08-25 11:03:36 +02001638 /* initially no scripts available */
1639 saddr_arr = (s32 *)sdma->script_addrs;
1640 for (i = 0; i < SDMA_SCRIPT_ADDRS_ARRAY_SIZE_V1; i++)
1641 saddr_arr[i] = -EINVAL;
1642
Sascha Hauer7214a8b2011-01-31 10:21:35 +01001643 dma_cap_set(DMA_SLAVE, sdma->dma_device.cap_mask);
1644 dma_cap_set(DMA_CYCLIC, sdma->dma_device.cap_mask);
1645
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001646 INIT_LIST_HEAD(&sdma->dma_device.channels);
1647 /* Initialize channel parameters */
1648 for (i = 0; i < MAX_DMA_CHANNELS; i++) {
1649 struct sdma_channel *sdmac = &sdma->channel[i];
1650
1651 sdmac->sdma = sdma;
1652 spin_lock_init(&sdmac->lock);
1653
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001654 sdmac->chan.device = &sdma->dma_device;
Russell King - ARM Linux8ac69542012-03-06 22:36:27 +00001655 dma_cookie_init(&sdmac->chan);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001656 sdmac->channel = i;
1657
Huang Shijieabd9ccc2012-04-28 18:15:42 +08001658 tasklet_init(&sdmac->tasklet, sdma_tasklet,
1659 (unsigned long) sdmac);
Sascha Hauer23889c62011-01-31 10:56:58 +01001660 /*
1661 * Add the channel to the DMAC list. Do not add channel 0 though
1662 * because we need it internally in the SDMA driver. This also means
1663 * that channel 0 in dmaengine counting matches sdma channel 1.
1664 */
1665 if (i)
1666 list_add_tail(&sdmac->chan.device_node,
1667 &sdma->dma_device.channels);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001668 }
1669
Sascha Hauer5b28aa32010-10-06 15:41:15 +02001670 ret = sdma_init(sdma);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001671 if (ret)
1672 goto err_init;
1673
Sascha Hauerdcfec3c2013-08-20 10:04:32 +02001674 if (sdma->drvdata->script_addrs)
1675 sdma_add_scripts(sdma, sdma->drvdata->script_addrs);
Shawn Guo580975d2011-07-14 08:35:48 +08001676 if (pdata && pdata->script_addrs)
Sascha Hauer5b28aa32010-10-06 15:41:15 +02001677 sdma_add_scripts(sdma, pdata->script_addrs);
1678
Shawn Guo580975d2011-07-14 08:35:48 +08001679 if (pdata) {
Fabio Estevam6d0d7e22012-02-29 11:20:38 -03001680 ret = sdma_get_firmware(sdma, pdata->fw_name);
1681 if (ret)
Fabio Estevamad1122e2012-03-08 09:26:39 -03001682 dev_warn(&pdev->dev, "failed to get firmware from platform data\n");
Shawn Guo580975d2011-07-14 08:35:48 +08001683 } else {
1684 /*
1685 * Because that device tree does not encode ROM script address,
1686 * the RAM script in firmware is mandatory for device tree
1687 * probe, otherwise it fails.
1688 */
1689 ret = of_property_read_string(np, "fsl,sdma-ram-script-name",
1690 &fw_name);
Fabio Estevam6602b0d2012-02-29 11:20:37 -03001691 if (ret)
Fabio Estevamad1122e2012-03-08 09:26:39 -03001692 dev_warn(&pdev->dev, "failed to get firmware name\n");
Fabio Estevam6602b0d2012-02-29 11:20:37 -03001693 else {
1694 ret = sdma_get_firmware(sdma, fw_name);
1695 if (ret)
Fabio Estevamad1122e2012-03-08 09:26:39 -03001696 dev_warn(&pdev->dev, "failed to get firmware from device tree\n");
Shawn Guo580975d2011-07-14 08:35:48 +08001697 }
1698 }
Sascha Hauer5b28aa32010-10-06 15:41:15 +02001699
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001700 sdma->dma_device.dev = &pdev->dev;
1701
1702 sdma->dma_device.device_alloc_chan_resources = sdma_alloc_chan_resources;
1703 sdma->dma_device.device_free_chan_resources = sdma_free_chan_resources;
1704 sdma->dma_device.device_tx_status = sdma_tx_status;
1705 sdma->dma_device.device_prep_slave_sg = sdma_prep_slave_sg;
1706 sdma->dma_device.device_prep_dma_cyclic = sdma_prep_dma_cyclic;
Maxime Ripard7b350ab2014-11-17 14:42:17 +01001707 sdma->dma_device.device_config = sdma_config;
1708 sdma->dma_device.device_terminate_all = sdma_disable_channel;
Fabio Estevam1e4a4f52014-12-29 15:20:51 -02001709 sdma->dma_device.src_addr_widths = BIT(DMA_SLAVE_BUSWIDTH_4_BYTES);
1710 sdma->dma_device.dst_addr_widths = BIT(DMA_SLAVE_BUSWIDTH_4_BYTES);
1711 sdma->dma_device.directions = BIT(DMA_DEV_TO_MEM) | BIT(DMA_MEM_TO_DEV);
1712 sdma->dma_device.residue_granularity = DMA_RESIDUE_GRANULARITY_BURST;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001713 sdma->dma_device.device_issue_pending = sdma_issue_pending;
Sascha Hauerb9b3f822011-01-12 12:12:31 +01001714 sdma->dma_device.dev->dma_parms = &sdma->dma_parms;
1715 dma_set_max_seg_size(sdma->dma_device.dev, 65535);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001716
Vignesh Raman23e11812014-08-05 18:39:41 +05301717 platform_set_drvdata(pdev, sdma);
1718
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001719 ret = dma_async_device_register(&sdma->dma_device);
1720 if (ret) {
1721 dev_err(&pdev->dev, "unable to register\n");
1722 goto err_init;
1723 }
1724
Shawn Guo9479e172013-05-30 22:23:32 +08001725 if (np) {
1726 ret = of_dma_controller_register(np, sdma_xlate, sdma);
1727 if (ret) {
1728 dev_err(&pdev->dev, "failed to register controller\n");
1729 goto err_register;
1730 }
Shengjiu Wang8391ecf2015-07-10 17:08:16 +08001731
1732 spba_bus = of_find_compatible_node(NULL, NULL, "fsl,spba-bus");
1733 ret = of_address_to_resource(spba_bus, 0, &spba_res);
1734 if (!ret) {
1735 sdma->spba_start_addr = spba_res.start;
1736 sdma->spba_end_addr = spba_res.end;
1737 }
1738 of_node_put(spba_bus);
Shawn Guo9479e172013-05-30 22:23:32 +08001739 }
1740
Sascha Hauer5b28aa32010-10-06 15:41:15 +02001741 dev_info(sdma->dev, "initialized\n");
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001742
1743 return 0;
1744
Shawn Guo9479e172013-05-30 22:23:32 +08001745err_register:
1746 dma_async_device_unregister(&sdma->dma_device);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001747err_init:
1748 kfree(sdma->script_addrs);
Shawn Guo939fd4f2011-01-19 19:13:06 +08001749 return ret;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001750}
1751
Maxin B. John1d1bbd32013-02-20 02:07:04 +02001752static int sdma_remove(struct platform_device *pdev)
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001753{
Vignesh Raman23e11812014-08-05 18:39:41 +05301754 struct sdma_engine *sdma = platform_get_drvdata(pdev);
Vignesh Ramanc12fe492014-08-05 18:39:42 +05301755 int i;
Vignesh Raman23e11812014-08-05 18:39:41 +05301756
1757 dma_async_device_unregister(&sdma->dma_device);
1758 kfree(sdma->script_addrs);
Vignesh Ramanc12fe492014-08-05 18:39:42 +05301759 /* Kill the tasklet */
1760 for (i = 0; i < MAX_DMA_CHANNELS; i++) {
1761 struct sdma_channel *sdmac = &sdma->channel[i];
1762
1763 tasklet_kill(&sdmac->tasklet);
1764 }
Vignesh Raman23e11812014-08-05 18:39:41 +05301765
1766 platform_set_drvdata(pdev, NULL);
1767 dev_info(&pdev->dev, "Removed...\n");
1768 return 0;
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001769}
1770
1771static struct platform_driver sdma_driver = {
1772 .driver = {
1773 .name = "imx-sdma",
Shawn Guo580975d2011-07-14 08:35:48 +08001774 .of_match_table = sdma_dt_ids,
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001775 },
Shawn Guo62550cd2011-07-13 21:33:17 +08001776 .id_table = sdma_devtypes,
Maxin B. John1d1bbd32013-02-20 02:07:04 +02001777 .remove = sdma_remove,
Vignesh Raman23e11812014-08-05 18:39:41 +05301778 .probe = sdma_probe,
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001779};
1780
Vignesh Raman23e11812014-08-05 18:39:41 +05301781module_platform_driver(sdma_driver);
Sascha Hauer1ec1e822010-09-30 13:56:34 +00001782
1783MODULE_AUTHOR("Sascha Hauer, Pengutronix <s.hauer@pengutronix.de>");
1784MODULE_DESCRIPTION("i.MX SDMA driver");
1785MODULE_LICENSE("GPL");