blob: 54964b372992f5f41184eed16f7384962e4d8f19 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Ralf Baechle3f7cac42014-04-26 01:49:14 +02002 * cp1emu.c: a MIPS coprocessor 1 (FPU) instruction emulator
Linus Torvalds1da177e2005-04-16 15:20:36 -07003 *
4 * MIPS floating point support
5 * Copyright (C) 1994-2000 Algorithmics Ltd.
Linus Torvalds1da177e2005-04-16 15:20:36 -07006 *
7 * Kevin D. Kissell, kevink@mips.com and Carsten Langgaard, carstenl@mips.com
8 * Copyright (C) 2000 MIPS Technologies, Inc.
9 *
10 * This program is free software; you can distribute it and/or modify it
11 * under the terms of the GNU General Public License (Version 2) as
12 * published by the Free Software Foundation.
13 *
14 * This program is distributed in the hope it will be useful, but WITHOUT
15 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
16 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
17 * for more details.
18 *
19 * You should have received a copy of the GNU General Public License along
20 * with this program; if not, write to the Free Software Foundation, Inc.,
Ralf Baechle3f7cac42014-04-26 01:49:14 +020021 * 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA.
Linus Torvalds1da177e2005-04-16 15:20:36 -070022 *
23 * A complete emulator for MIPS coprocessor 1 instructions. This is
24 * required for #float(switch) or #float(trap), where it catches all
25 * COP1 instructions via the "CoProcessor Unusable" exception.
26 *
27 * More surprisingly it is also required for #float(ieee), to help out
Ralf Baechle3f7cac42014-04-26 01:49:14 +020028 * the hardware FPU at the boundaries of the IEEE-754 representation
Linus Torvalds1da177e2005-04-16 15:20:36 -070029 * (denormalised values, infinities, underflow, etc). It is made
30 * quite nasty because emulation of some non-COP1 instructions is
31 * required, e.g. in branch delay slots.
32 *
Ralf Baechle3f7cac42014-04-26 01:49:14 +020033 * Note if you know that you won't have an FPU, then you'll get much
Linus Torvalds1da177e2005-04-16 15:20:36 -070034 * better performance by compiling with -msoft-float!
35 */
36#include <linux/sched.h>
Atsushi Nemoto83fd38c2007-07-07 23:21:49 +090037#include <linux/debugfs.h>
Ralf Baechle08a07902014-04-19 13:11:37 +020038#include <linux/kconfig.h>
Ralf Baechle85c51c52014-04-16 02:46:11 +020039#include <linux/percpu-defs.h>
Deng-Cheng Zhu7f788d22010-10-12 19:37:21 +080040#include <linux/perf_event.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070041
Ralf Baechlecd8ee342014-04-16 02:09:53 +020042#include <asm/branch.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070043#include <asm/inst.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070044#include <asm/ptrace.h>
45#include <asm/signal.h>
Ralf Baechlecd8ee342014-04-16 02:09:53 +020046#include <asm/uaccess.h>
47
Maciej W. Rozyckif6843622015-04-03 23:27:26 +010048#include <asm/cpu-info.h>
Ralf Baechlecd8ee342014-04-16 02:09:53 +020049#include <asm/processor.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070050#include <asm/fpu_emulator.h>
Leonid Yegoshin102cedc2013-03-25 12:09:02 -050051#include <asm/fpu.h>
Leonid Yegoshinb0a668f2014-12-03 15:47:03 +000052#include <asm/mips-r2-to-r6-emul.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070053
54#include "ieee754.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070055
Linus Torvalds1da177e2005-04-16 15:20:36 -070056/* Function which emulates a floating point instruction. */
57
Atsushi Nemotoeae89072006-05-16 01:26:03 +090058static int fpu_emu(struct pt_regs *, struct mips_fpu_struct *,
Linus Torvalds1da177e2005-04-16 15:20:36 -070059 mips_instruction);
60
Linus Torvalds1da177e2005-04-16 15:20:36 -070061static int fpux_emu(struct pt_regs *,
David Daney515b0292010-10-21 16:32:26 -070062 struct mips_fpu_struct *, mips_instruction, void *__user *);
Linus Torvalds1da177e2005-04-16 15:20:36 -070063
Linus Torvalds1da177e2005-04-16 15:20:36 -070064/* Control registers */
65
66#define FPCREG_RID 0 /* $0 = revision id */
Maciej W. Rozyckic491cfa2015-04-03 23:27:33 +010067#define FPCREG_FCCR 25 /* $25 = fccr */
68#define FPCREG_FEXR 26 /* $26 = fexr */
69#define FPCREG_FENR 28 /* $28 = fenr */
Linus Torvalds1da177e2005-04-16 15:20:36 -070070#define FPCREG_CSR 31 /* $31 = csr */
71
Linus Torvalds1da177e2005-04-16 15:20:36 -070072/* convert condition code register number to csr bit */
Leonid Yegoshinb0a668f2014-12-03 15:47:03 +000073const unsigned int fpucondbit[8] = {
Maciej W. Rozyckic491cfa2015-04-03 23:27:33 +010074 FPU_CSR_COND,
Linus Torvalds1da177e2005-04-16 15:20:36 -070075 FPU_CSR_COND1,
76 FPU_CSR_COND2,
77 FPU_CSR_COND3,
78 FPU_CSR_COND4,
79 FPU_CSR_COND5,
80 FPU_CSR_COND6,
81 FPU_CSR_COND7
82};
Linus Torvalds1da177e2005-04-16 15:20:36 -070083
Leonid Yegoshin102cedc2013-03-25 12:09:02 -050084/* (microMIPS) Convert certain microMIPS instructions to MIPS32 format. */
85static const int sd_format[] = {16, 17, 0, 0, 0, 0, 0, 0};
86static const int sdps_format[] = {16, 17, 22, 0, 0, 0, 0, 0};
87static const int dwl_format[] = {17, 20, 21, 0, 0, 0, 0, 0};
88static const int swl_format[] = {16, 20, 21, 0, 0, 0, 0, 0};
89
90/*
91 * This functions translates a 32-bit microMIPS instruction
92 * into a 32-bit MIPS32 instruction. Returns 0 on success
93 * and SIGILL otherwise.
94 */
95static int microMIPS32_to_MIPS32(union mips_instruction *insn_ptr)
96{
97 union mips_instruction insn = *insn_ptr;
98 union mips_instruction mips32_insn = insn;
99 int func, fmt, op;
100
101 switch (insn.mm_i_format.opcode) {
102 case mm_ldc132_op:
103 mips32_insn.mm_i_format.opcode = ldc1_op;
104 mips32_insn.mm_i_format.rt = insn.mm_i_format.rs;
105 mips32_insn.mm_i_format.rs = insn.mm_i_format.rt;
106 break;
107 case mm_lwc132_op:
108 mips32_insn.mm_i_format.opcode = lwc1_op;
109 mips32_insn.mm_i_format.rt = insn.mm_i_format.rs;
110 mips32_insn.mm_i_format.rs = insn.mm_i_format.rt;
111 break;
112 case mm_sdc132_op:
113 mips32_insn.mm_i_format.opcode = sdc1_op;
114 mips32_insn.mm_i_format.rt = insn.mm_i_format.rs;
115 mips32_insn.mm_i_format.rs = insn.mm_i_format.rt;
116 break;
117 case mm_swc132_op:
118 mips32_insn.mm_i_format.opcode = swc1_op;
119 mips32_insn.mm_i_format.rt = insn.mm_i_format.rs;
120 mips32_insn.mm_i_format.rs = insn.mm_i_format.rt;
121 break;
122 case mm_pool32i_op:
123 /* NOTE: offset is << by 1 if in microMIPS mode. */
124 if ((insn.mm_i_format.rt == mm_bc1f_op) ||
125 (insn.mm_i_format.rt == mm_bc1t_op)) {
126 mips32_insn.fb_format.opcode = cop1_op;
127 mips32_insn.fb_format.bc = bc_op;
128 mips32_insn.fb_format.flag =
129 (insn.mm_i_format.rt == mm_bc1t_op) ? 1 : 0;
130 } else
131 return SIGILL;
132 break;
133 case mm_pool32f_op:
134 switch (insn.mm_fp0_format.func) {
135 case mm_32f_01_op:
136 case mm_32f_11_op:
137 case mm_32f_02_op:
138 case mm_32f_12_op:
139 case mm_32f_41_op:
140 case mm_32f_51_op:
141 case mm_32f_42_op:
142 case mm_32f_52_op:
143 op = insn.mm_fp0_format.func;
144 if (op == mm_32f_01_op)
145 func = madd_s_op;
146 else if (op == mm_32f_11_op)
147 func = madd_d_op;
148 else if (op == mm_32f_02_op)
149 func = nmadd_s_op;
150 else if (op == mm_32f_12_op)
151 func = nmadd_d_op;
152 else if (op == mm_32f_41_op)
153 func = msub_s_op;
154 else if (op == mm_32f_51_op)
155 func = msub_d_op;
156 else if (op == mm_32f_42_op)
157 func = nmsub_s_op;
158 else
159 func = nmsub_d_op;
160 mips32_insn.fp6_format.opcode = cop1x_op;
161 mips32_insn.fp6_format.fr = insn.mm_fp6_format.fr;
162 mips32_insn.fp6_format.ft = insn.mm_fp6_format.ft;
163 mips32_insn.fp6_format.fs = insn.mm_fp6_format.fs;
164 mips32_insn.fp6_format.fd = insn.mm_fp6_format.fd;
165 mips32_insn.fp6_format.func = func;
166 break;
167 case mm_32f_10_op:
168 func = -1; /* Invalid */
169 op = insn.mm_fp5_format.op & 0x7;
170 if (op == mm_ldxc1_op)
171 func = ldxc1_op;
172 else if (op == mm_sdxc1_op)
173 func = sdxc1_op;
174 else if (op == mm_lwxc1_op)
175 func = lwxc1_op;
176 else if (op == mm_swxc1_op)
177 func = swxc1_op;
178
179 if (func != -1) {
180 mips32_insn.r_format.opcode = cop1x_op;
181 mips32_insn.r_format.rs =
182 insn.mm_fp5_format.base;
183 mips32_insn.r_format.rt =
184 insn.mm_fp5_format.index;
185 mips32_insn.r_format.rd = 0;
186 mips32_insn.r_format.re = insn.mm_fp5_format.fd;
187 mips32_insn.r_format.func = func;
188 } else
189 return SIGILL;
190 break;
191 case mm_32f_40_op:
192 op = -1; /* Invalid */
193 if (insn.mm_fp2_format.op == mm_fmovt_op)
194 op = 1;
195 else if (insn.mm_fp2_format.op == mm_fmovf_op)
196 op = 0;
197 if (op != -1) {
198 mips32_insn.fp0_format.opcode = cop1_op;
199 mips32_insn.fp0_format.fmt =
200 sdps_format[insn.mm_fp2_format.fmt];
201 mips32_insn.fp0_format.ft =
202 (insn.mm_fp2_format.cc<<2) + op;
203 mips32_insn.fp0_format.fs =
204 insn.mm_fp2_format.fs;
205 mips32_insn.fp0_format.fd =
206 insn.mm_fp2_format.fd;
207 mips32_insn.fp0_format.func = fmovc_op;
208 } else
209 return SIGILL;
210 break;
211 case mm_32f_60_op:
212 func = -1; /* Invalid */
213 if (insn.mm_fp0_format.op == mm_fadd_op)
214 func = fadd_op;
215 else if (insn.mm_fp0_format.op == mm_fsub_op)
216 func = fsub_op;
217 else if (insn.mm_fp0_format.op == mm_fmul_op)
218 func = fmul_op;
219 else if (insn.mm_fp0_format.op == mm_fdiv_op)
220 func = fdiv_op;
221 if (func != -1) {
222 mips32_insn.fp0_format.opcode = cop1_op;
223 mips32_insn.fp0_format.fmt =
224 sdps_format[insn.mm_fp0_format.fmt];
225 mips32_insn.fp0_format.ft =
226 insn.mm_fp0_format.ft;
227 mips32_insn.fp0_format.fs =
228 insn.mm_fp0_format.fs;
229 mips32_insn.fp0_format.fd =
230 insn.mm_fp0_format.fd;
231 mips32_insn.fp0_format.func = func;
232 } else
233 return SIGILL;
234 break;
235 case mm_32f_70_op:
236 func = -1; /* Invalid */
237 if (insn.mm_fp0_format.op == mm_fmovn_op)
238 func = fmovn_op;
239 else if (insn.mm_fp0_format.op == mm_fmovz_op)
240 func = fmovz_op;
241 if (func != -1) {
242 mips32_insn.fp0_format.opcode = cop1_op;
243 mips32_insn.fp0_format.fmt =
244 sdps_format[insn.mm_fp0_format.fmt];
245 mips32_insn.fp0_format.ft =
246 insn.mm_fp0_format.ft;
247 mips32_insn.fp0_format.fs =
248 insn.mm_fp0_format.fs;
249 mips32_insn.fp0_format.fd =
250 insn.mm_fp0_format.fd;
251 mips32_insn.fp0_format.func = func;
252 } else
253 return SIGILL;
254 break;
255 case mm_32f_73_op: /* POOL32FXF */
256 switch (insn.mm_fp1_format.op) {
257 case mm_movf0_op:
258 case mm_movf1_op:
259 case mm_movt0_op:
260 case mm_movt1_op:
261 if ((insn.mm_fp1_format.op & 0x7f) ==
262 mm_movf0_op)
263 op = 0;
264 else
265 op = 1;
266 mips32_insn.r_format.opcode = spec_op;
267 mips32_insn.r_format.rs = insn.mm_fp4_format.fs;
268 mips32_insn.r_format.rt =
269 (insn.mm_fp4_format.cc << 2) + op;
270 mips32_insn.r_format.rd = insn.mm_fp4_format.rt;
271 mips32_insn.r_format.re = 0;
272 mips32_insn.r_format.func = movc_op;
273 break;
274 case mm_fcvtd0_op:
275 case mm_fcvtd1_op:
276 case mm_fcvts0_op:
277 case mm_fcvts1_op:
278 if ((insn.mm_fp1_format.op & 0x7f) ==
279 mm_fcvtd0_op) {
280 func = fcvtd_op;
281 fmt = swl_format[insn.mm_fp3_format.fmt];
282 } else {
283 func = fcvts_op;
284 fmt = dwl_format[insn.mm_fp3_format.fmt];
285 }
286 mips32_insn.fp0_format.opcode = cop1_op;
287 mips32_insn.fp0_format.fmt = fmt;
288 mips32_insn.fp0_format.ft = 0;
289 mips32_insn.fp0_format.fs =
290 insn.mm_fp3_format.fs;
291 mips32_insn.fp0_format.fd =
292 insn.mm_fp3_format.rt;
293 mips32_insn.fp0_format.func = func;
294 break;
295 case mm_fmov0_op:
296 case mm_fmov1_op:
297 case mm_fabs0_op:
298 case mm_fabs1_op:
299 case mm_fneg0_op:
300 case mm_fneg1_op:
301 if ((insn.mm_fp1_format.op & 0x7f) ==
302 mm_fmov0_op)
303 func = fmov_op;
304 else if ((insn.mm_fp1_format.op & 0x7f) ==
305 mm_fabs0_op)
306 func = fabs_op;
307 else
308 func = fneg_op;
309 mips32_insn.fp0_format.opcode = cop1_op;
310 mips32_insn.fp0_format.fmt =
311 sdps_format[insn.mm_fp3_format.fmt];
312 mips32_insn.fp0_format.ft = 0;
313 mips32_insn.fp0_format.fs =
314 insn.mm_fp3_format.fs;
315 mips32_insn.fp0_format.fd =
316 insn.mm_fp3_format.rt;
317 mips32_insn.fp0_format.func = func;
318 break;
319 case mm_ffloorl_op:
320 case mm_ffloorw_op:
321 case mm_fceill_op:
322 case mm_fceilw_op:
323 case mm_ftruncl_op:
324 case mm_ftruncw_op:
325 case mm_froundl_op:
326 case mm_froundw_op:
327 case mm_fcvtl_op:
328 case mm_fcvtw_op:
329 if (insn.mm_fp1_format.op == mm_ffloorl_op)
330 func = ffloorl_op;
331 else if (insn.mm_fp1_format.op == mm_ffloorw_op)
332 func = ffloor_op;
333 else if (insn.mm_fp1_format.op == mm_fceill_op)
334 func = fceill_op;
335 else if (insn.mm_fp1_format.op == mm_fceilw_op)
336 func = fceil_op;
337 else if (insn.mm_fp1_format.op == mm_ftruncl_op)
338 func = ftruncl_op;
339 else if (insn.mm_fp1_format.op == mm_ftruncw_op)
340 func = ftrunc_op;
341 else if (insn.mm_fp1_format.op == mm_froundl_op)
342 func = froundl_op;
343 else if (insn.mm_fp1_format.op == mm_froundw_op)
344 func = fround_op;
345 else if (insn.mm_fp1_format.op == mm_fcvtl_op)
346 func = fcvtl_op;
347 else
348 func = fcvtw_op;
349 mips32_insn.fp0_format.opcode = cop1_op;
350 mips32_insn.fp0_format.fmt =
351 sd_format[insn.mm_fp1_format.fmt];
352 mips32_insn.fp0_format.ft = 0;
353 mips32_insn.fp0_format.fs =
354 insn.mm_fp1_format.fs;
355 mips32_insn.fp0_format.fd =
356 insn.mm_fp1_format.rt;
357 mips32_insn.fp0_format.func = func;
358 break;
359 case mm_frsqrt_op:
360 case mm_fsqrt_op:
361 case mm_frecip_op:
362 if (insn.mm_fp1_format.op == mm_frsqrt_op)
363 func = frsqrt_op;
364 else if (insn.mm_fp1_format.op == mm_fsqrt_op)
365 func = fsqrt_op;
366 else
367 func = frecip_op;
368 mips32_insn.fp0_format.opcode = cop1_op;
369 mips32_insn.fp0_format.fmt =
370 sdps_format[insn.mm_fp1_format.fmt];
371 mips32_insn.fp0_format.ft = 0;
372 mips32_insn.fp0_format.fs =
373 insn.mm_fp1_format.fs;
374 mips32_insn.fp0_format.fd =
375 insn.mm_fp1_format.rt;
376 mips32_insn.fp0_format.func = func;
377 break;
378 case mm_mfc1_op:
379 case mm_mtc1_op:
380 case mm_cfc1_op:
381 case mm_ctc1_op:
Steven J. Hill9355e592013-11-07 12:48:29 +0000382 case mm_mfhc1_op:
383 case mm_mthc1_op:
Leonid Yegoshin102cedc2013-03-25 12:09:02 -0500384 if (insn.mm_fp1_format.op == mm_mfc1_op)
385 op = mfc_op;
386 else if (insn.mm_fp1_format.op == mm_mtc1_op)
387 op = mtc_op;
388 else if (insn.mm_fp1_format.op == mm_cfc1_op)
389 op = cfc_op;
Steven J. Hill9355e592013-11-07 12:48:29 +0000390 else if (insn.mm_fp1_format.op == mm_ctc1_op)
Leonid Yegoshin102cedc2013-03-25 12:09:02 -0500391 op = ctc_op;
Steven J. Hill9355e592013-11-07 12:48:29 +0000392 else if (insn.mm_fp1_format.op == mm_mfhc1_op)
393 op = mfhc_op;
394 else
395 op = mthc_op;
Leonid Yegoshin102cedc2013-03-25 12:09:02 -0500396 mips32_insn.fp1_format.opcode = cop1_op;
397 mips32_insn.fp1_format.op = op;
398 mips32_insn.fp1_format.rt =
399 insn.mm_fp1_format.rt;
400 mips32_insn.fp1_format.fs =
401 insn.mm_fp1_format.fs;
402 mips32_insn.fp1_format.fd = 0;
403 mips32_insn.fp1_format.func = 0;
404 break;
405 default:
406 return SIGILL;
Leonid Yegoshin102cedc2013-03-25 12:09:02 -0500407 }
408 break;
409 case mm_32f_74_op: /* c.cond.fmt */
410 mips32_insn.fp0_format.opcode = cop1_op;
411 mips32_insn.fp0_format.fmt =
412 sdps_format[insn.mm_fp4_format.fmt];
413 mips32_insn.fp0_format.ft = insn.mm_fp4_format.rt;
414 mips32_insn.fp0_format.fs = insn.mm_fp4_format.fs;
415 mips32_insn.fp0_format.fd = insn.mm_fp4_format.cc << 2;
416 mips32_insn.fp0_format.func =
417 insn.mm_fp4_format.cond | MM_MIPS32_COND_FC;
418 break;
419 default:
420 return SIGILL;
Leonid Yegoshin102cedc2013-03-25 12:09:02 -0500421 }
422 break;
423 default:
424 return SIGILL;
Leonid Yegoshin102cedc2013-03-25 12:09:02 -0500425 }
426
427 *insn_ptr = mips32_insn;
428 return 0;
429}
430
Linus Torvalds1da177e2005-04-16 15:20:36 -0700431/*
432 * Redundant with logic already in kernel/branch.c,
433 * embedded in compute_return_epc. At some point,
434 * a single subroutine should be used across both
435 * modules.
436 */
Leonid Yegoshin102cedc2013-03-25 12:09:02 -0500437static int isBranchInstr(struct pt_regs *regs, struct mm_decoded_insn dec_insn,
438 unsigned long *contpc)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700439{
Leonid Yegoshin102cedc2013-03-25 12:09:02 -0500440 union mips_instruction insn = (union mips_instruction)dec_insn.insn;
441 unsigned int fcr31;
442 unsigned int bit = 0;
443
444 switch (insn.i_format.opcode) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700445 case spec_op:
Leonid Yegoshin102cedc2013-03-25 12:09:02 -0500446 switch (insn.r_format.func) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700447 case jalr_op:
Leonid Yegoshin102cedc2013-03-25 12:09:02 -0500448 regs->regs[insn.r_format.rd] =
449 regs->cp0_epc + dec_insn.pc_inc +
450 dec_insn.next_pc_inc;
451 /* Fall through */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700452 case jr_op:
Markos Chandras5f9f41c2014-11-25 15:54:14 +0000453 /* For R6, JR already emulated in jalr_op */
Markos Chandras143fefc2015-06-24 09:52:01 +0100454 if (NO_R6EMU && insn.r_format.func == jr_op)
Markos Chandras5f9f41c2014-11-25 15:54:14 +0000455 break;
Leonid Yegoshin102cedc2013-03-25 12:09:02 -0500456 *contpc = regs->regs[insn.r_format.rs];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700457 return 1;
458 }
459 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700460 case bcond_op:
Leonid Yegoshin102cedc2013-03-25 12:09:02 -0500461 switch (insn.i_format.rt) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700462 case bltzal_op:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700463 case bltzall_op:
Markos Chandras319824e2014-11-25 16:02:23 +0000464 if (NO_R6EMU && (insn.i_format.rs ||
465 insn.i_format.rt == bltzall_op))
466 break;
467
Leonid Yegoshin102cedc2013-03-25 12:09:02 -0500468 regs->regs[31] = regs->cp0_epc +
469 dec_insn.pc_inc +
470 dec_insn.next_pc_inc;
471 /* Fall through */
Leonid Yegoshin102cedc2013-03-25 12:09:02 -0500472 case bltzl_op:
Markos Chandras319824e2014-11-25 16:02:23 +0000473 if (NO_R6EMU)
474 break;
475 case bltz_op:
Leonid Yegoshin102cedc2013-03-25 12:09:02 -0500476 if ((long)regs->regs[insn.i_format.rs] < 0)
477 *contpc = regs->cp0_epc +
478 dec_insn.pc_inc +
479 (insn.i_format.simmediate << 2);
480 else
481 *contpc = regs->cp0_epc +
482 dec_insn.pc_inc +
483 dec_insn.next_pc_inc;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700484 return 1;
Leonid Yegoshin102cedc2013-03-25 12:09:02 -0500485 case bgezal_op:
486 case bgezall_op:
Markos Chandras319824e2014-11-25 16:02:23 +0000487 if (NO_R6EMU && (insn.i_format.rs ||
488 insn.i_format.rt == bgezall_op))
489 break;
490
Leonid Yegoshin102cedc2013-03-25 12:09:02 -0500491 regs->regs[31] = regs->cp0_epc +
492 dec_insn.pc_inc +
493 dec_insn.next_pc_inc;
494 /* Fall through */
Leonid Yegoshin102cedc2013-03-25 12:09:02 -0500495 case bgezl_op:
Markos Chandras319824e2014-11-25 16:02:23 +0000496 if (NO_R6EMU)
497 break;
498 case bgez_op:
Leonid Yegoshin102cedc2013-03-25 12:09:02 -0500499 if ((long)regs->regs[insn.i_format.rs] >= 0)
500 *contpc = regs->cp0_epc +
501 dec_insn.pc_inc +
502 (insn.i_format.simmediate << 2);
503 else
504 *contpc = regs->cp0_epc +
505 dec_insn.pc_inc +
506 dec_insn.next_pc_inc;
507 return 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700508 }
509 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700510 case jalx_op:
Leonid Yegoshin102cedc2013-03-25 12:09:02 -0500511 set_isa16_mode(bit);
512 case jal_op:
513 regs->regs[31] = regs->cp0_epc +
514 dec_insn.pc_inc +
515 dec_insn.next_pc_inc;
516 /* Fall through */
517 case j_op:
518 *contpc = regs->cp0_epc + dec_insn.pc_inc;
519 *contpc >>= 28;
520 *contpc <<= 28;
521 *contpc |= (insn.j_format.target << 2);
522 /* Set microMIPS mode bit: XOR for jalx. */
523 *contpc ^= bit;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700524 return 1;
Leonid Yegoshin102cedc2013-03-25 12:09:02 -0500525 case beql_op:
Markos Chandras319824e2014-11-25 16:02:23 +0000526 if (NO_R6EMU)
527 break;
528 case beq_op:
Leonid Yegoshin102cedc2013-03-25 12:09:02 -0500529 if (regs->regs[insn.i_format.rs] ==
530 regs->regs[insn.i_format.rt])
531 *contpc = regs->cp0_epc +
532 dec_insn.pc_inc +
533 (insn.i_format.simmediate << 2);
534 else
535 *contpc = regs->cp0_epc +
536 dec_insn.pc_inc +
537 dec_insn.next_pc_inc;
538 return 1;
Leonid Yegoshin102cedc2013-03-25 12:09:02 -0500539 case bnel_op:
Markos Chandras319824e2014-11-25 16:02:23 +0000540 if (NO_R6EMU)
541 break;
542 case bne_op:
Leonid Yegoshin102cedc2013-03-25 12:09:02 -0500543 if (regs->regs[insn.i_format.rs] !=
544 regs->regs[insn.i_format.rt])
545 *contpc = regs->cp0_epc +
546 dec_insn.pc_inc +
547 (insn.i_format.simmediate << 2);
548 else
549 *contpc = regs->cp0_epc +
550 dec_insn.pc_inc +
551 dec_insn.next_pc_inc;
552 return 1;
Leonid Yegoshin102cedc2013-03-25 12:09:02 -0500553 case blezl_op:
Markos Chandrase9d92d22015-06-24 09:52:00 +0100554 if (!insn.i_format.rt && NO_R6EMU)
Markos Chandras319824e2014-11-25 16:02:23 +0000555 break;
556 case blez_op:
Markos Chandrasa8ff66f2014-11-26 12:57:54 +0000557
558 /*
559 * Compact branches for R6 for the
560 * blez and blezl opcodes.
561 * BLEZ | rs = 0 | rt != 0 == BLEZALC
562 * BLEZ | rs = rt != 0 == BGEZALC
563 * BLEZ | rs != 0 | rt != 0 == BGEUC
564 * BLEZL | rs = 0 | rt != 0 == BLEZC
565 * BLEZL | rs = rt != 0 == BGEZC
566 * BLEZL | rs != 0 | rt != 0 == BGEC
567 *
568 * For real BLEZ{,L}, rt is always 0.
569 */
570 if (cpu_has_mips_r6 && insn.i_format.rt) {
571 if ((insn.i_format.opcode == blez_op) &&
572 ((!insn.i_format.rs && insn.i_format.rt) ||
573 (insn.i_format.rs == insn.i_format.rt)))
574 regs->regs[31] = regs->cp0_epc +
575 dec_insn.pc_inc;
576 *contpc = regs->cp0_epc + dec_insn.pc_inc +
577 dec_insn.next_pc_inc;
578
579 return 1;
580 }
Leonid Yegoshin102cedc2013-03-25 12:09:02 -0500581 if ((long)regs->regs[insn.i_format.rs] <= 0)
582 *contpc = regs->cp0_epc +
583 dec_insn.pc_inc +
584 (insn.i_format.simmediate << 2);
585 else
586 *contpc = regs->cp0_epc +
587 dec_insn.pc_inc +
588 dec_insn.next_pc_inc;
589 return 1;
Leonid Yegoshin102cedc2013-03-25 12:09:02 -0500590 case bgtzl_op:
Markos Chandrase9d92d22015-06-24 09:52:00 +0100591 if (!insn.i_format.rt && NO_R6EMU)
Markos Chandras319824e2014-11-25 16:02:23 +0000592 break;
593 case bgtz_op:
Markos Chandrasf1b44062014-11-26 13:05:09 +0000594 /*
595 * Compact branches for R6 for the
596 * bgtz and bgtzl opcodes.
597 * BGTZ | rs = 0 | rt != 0 == BGTZALC
598 * BGTZ | rs = rt != 0 == BLTZALC
599 * BGTZ | rs != 0 | rt != 0 == BLTUC
600 * BGTZL | rs = 0 | rt != 0 == BGTZC
601 * BGTZL | rs = rt != 0 == BLTZC
602 * BGTZL | rs != 0 | rt != 0 == BLTC
603 *
604 * *ZALC varint for BGTZ &&& rt != 0
605 * For real GTZ{,L}, rt is always 0.
606 */
607 if (cpu_has_mips_r6 && insn.i_format.rt) {
608 if ((insn.i_format.opcode == blez_op) &&
609 ((!insn.i_format.rs && insn.i_format.rt) ||
610 (insn.i_format.rs == insn.i_format.rt)))
611 regs->regs[31] = regs->cp0_epc +
612 dec_insn.pc_inc;
613 *contpc = regs->cp0_epc + dec_insn.pc_inc +
614 dec_insn.next_pc_inc;
615
616 return 1;
617 }
618
Leonid Yegoshin102cedc2013-03-25 12:09:02 -0500619 if ((long)regs->regs[insn.i_format.rs] > 0)
620 *contpc = regs->cp0_epc +
621 dec_insn.pc_inc +
622 (insn.i_format.simmediate << 2);
623 else
624 *contpc = regs->cp0_epc +
625 dec_insn.pc_inc +
626 dec_insn.next_pc_inc;
627 return 1;
Markos Chandrasc893ce32014-11-26 14:08:52 +0000628 case cbcond0_op:
Markos Chandras10d962d2014-11-26 15:03:54 +0000629 case cbcond1_op:
Markos Chandrasc893ce32014-11-26 14:08:52 +0000630 if (!cpu_has_mips_r6)
631 break;
632 if (insn.i_format.rt && !insn.i_format.rs)
633 regs->regs[31] = regs->cp0_epc + 4;
634 *contpc = regs->cp0_epc + dec_insn.pc_inc +
635 dec_insn.next_pc_inc;
636
637 return 1;
David Daneyc26d4212013-08-19 12:10:34 -0700638#ifdef CONFIG_CPU_CAVIUM_OCTEON
639 case lwc2_op: /* This is bbit0 on Octeon */
640 if ((regs->regs[insn.i_format.rs] & (1ull<<insn.i_format.rt)) == 0)
641 *contpc = regs->cp0_epc + 4 + (insn.i_format.simmediate << 2);
642 else
643 *contpc = regs->cp0_epc + 8;
644 return 1;
645 case ldc2_op: /* This is bbit032 on Octeon */
646 if ((regs->regs[insn.i_format.rs] & (1ull<<(insn.i_format.rt + 32))) == 0)
647 *contpc = regs->cp0_epc + 4 + (insn.i_format.simmediate << 2);
648 else
649 *contpc = regs->cp0_epc + 8;
650 return 1;
651 case swc2_op: /* This is bbit1 on Octeon */
652 if (regs->regs[insn.i_format.rs] & (1ull<<insn.i_format.rt))
653 *contpc = regs->cp0_epc + 4 + (insn.i_format.simmediate << 2);
654 else
655 *contpc = regs->cp0_epc + 8;
656 return 1;
657 case sdc2_op: /* This is bbit132 on Octeon */
658 if (regs->regs[insn.i_format.rs] & (1ull<<(insn.i_format.rt + 32)))
659 *contpc = regs->cp0_epc + 4 + (insn.i_format.simmediate << 2);
660 else
661 *contpc = regs->cp0_epc + 8;
662 return 1;
Markos Chandras8467ca02014-11-26 13:56:51 +0000663#else
664 case bc6_op:
665 /*
666 * Only valid for MIPS R6 but we can still end up
667 * here from a broken userland so just tell emulator
668 * this is not a branch and let it break later on.
669 */
670 if (!cpu_has_mips_r6)
671 break;
672 *contpc = regs->cp0_epc + dec_insn.pc_inc +
673 dec_insn.next_pc_inc;
674
675 return 1;
Markos Chandras84fef632014-11-26 15:43:11 +0000676 case balc6_op:
677 if (!cpu_has_mips_r6)
678 break;
679 regs->regs[31] = regs->cp0_epc + 4;
680 *contpc = regs->cp0_epc + dec_insn.pc_inc +
681 dec_insn.next_pc_inc;
682
683 return 1;
Markos Chandras69b9a2f2014-11-27 09:32:25 +0000684 case beqzcjic_op:
685 if (!cpu_has_mips_r6)
686 break;
687 *contpc = regs->cp0_epc + dec_insn.pc_inc +
688 dec_insn.next_pc_inc;
689
690 return 1;
Markos Chandras28d6f932015-01-08 11:55:20 +0000691 case bnezcjialc_op:
692 if (!cpu_has_mips_r6)
693 break;
694 if (!insn.i_format.rs)
695 regs->regs[31] = regs->cp0_epc + 4;
696 *contpc = regs->cp0_epc + dec_insn.pc_inc +
697 dec_insn.next_pc_inc;
698
699 return 1;
David Daneyc26d4212013-08-19 12:10:34 -0700700#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700701 case cop0_op:
702 case cop1_op:
Markos Chandrasc8a34582014-11-26 10:10:18 +0000703 /* Need to check for R6 bc1nez and bc1eqz branches */
704 if (cpu_has_mips_r6 &&
705 ((insn.i_format.rs == bc1eqz_op) ||
706 (insn.i_format.rs == bc1nez_op))) {
707 bit = 0;
708 switch (insn.i_format.rs) {
709 case bc1eqz_op:
710 if (get_fpr32(&current->thread.fpu.fpr[insn.i_format.rt], 0) & 0x1)
711 bit = 1;
712 break;
713 case bc1nez_op:
714 if (!(get_fpr32(&current->thread.fpu.fpr[insn.i_format.rt], 0) & 0x1))
715 bit = 1;
716 break;
717 }
718 if (bit)
719 *contpc = regs->cp0_epc +
720 dec_insn.pc_inc +
721 (insn.i_format.simmediate << 2);
722 else
723 *contpc = regs->cp0_epc +
724 dec_insn.pc_inc +
725 dec_insn.next_pc_inc;
726
727 return 1;
728 }
729 /* R2/R6 compatible cop1 instruction. Fall through */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700730 case cop2_op:
731 case cop1x_op:
Leonid Yegoshin102cedc2013-03-25 12:09:02 -0500732 if (insn.i_format.rs == bc_op) {
733 preempt_disable();
734 if (is_fpu_owner())
Manuel Lauss842dfc12014-11-07 14:13:54 +0100735 fcr31 = read_32bit_cp1_register(CP1_STATUS);
Leonid Yegoshin102cedc2013-03-25 12:09:02 -0500736 else
737 fcr31 = current->thread.fpu.fcr31;
738 preempt_enable();
739
740 bit = (insn.i_format.rt >> 2);
741 bit += (bit != 0);
742 bit += 23;
743 switch (insn.i_format.rt & 3) {
744 case 0: /* bc1f */
745 case 2: /* bc1fl */
746 if (~fcr31 & (1 << bit))
747 *contpc = regs->cp0_epc +
748 dec_insn.pc_inc +
749 (insn.i_format.simmediate << 2);
750 else
751 *contpc = regs->cp0_epc +
752 dec_insn.pc_inc +
753 dec_insn.next_pc_inc;
754 return 1;
Leonid Yegoshin102cedc2013-03-25 12:09:02 -0500755 case 1: /* bc1t */
756 case 3: /* bc1tl */
757 if (fcr31 & (1 << bit))
758 *contpc = regs->cp0_epc +
759 dec_insn.pc_inc +
760 (insn.i_format.simmediate << 2);
761 else
762 *contpc = regs->cp0_epc +
763 dec_insn.pc_inc +
764 dec_insn.next_pc_inc;
765 return 1;
Leonid Yegoshin102cedc2013-03-25 12:09:02 -0500766 }
767 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700768 break;
769 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700770 return 0;
771}
772
773/*
774 * In the Linux kernel, we support selection of FPR format on the
Ralf Baechle70342282013-01-22 12:59:30 +0100775 * basis of the Status.FR bit. If an FPU is not present, the FR bit
David Daneyda0bac32009-11-02 11:33:46 -0800776 * is hardwired to zero, which would imply a 32-bit FPU even for
Paul Burton597ce172013-11-22 13:12:07 +0000777 * 64-bit CPUs so we rather look at TIF_32BIT_FPREGS.
Ralf Baechle51d943f2012-08-15 19:42:19 +0200778 * FPU emu is slow and bulky and optimizing this function offers fairly
779 * sizeable benefits so we try to be clever and make this function return
780 * a constant whenever possible, that is on 64-bit kernels without O32
Paul Burton597ce172013-11-22 13:12:07 +0000781 * compatibility enabled and on 32-bit without 64-bit FPU support.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700782 */
David Daneyda0bac32009-11-02 11:33:46 -0800783static inline int cop1_64bit(struct pt_regs *xcp)
784{
Ralf Baechle08a07902014-04-19 13:11:37 +0200785 if (config_enabled(CONFIG_64BIT) && !config_enabled(CONFIG_MIPS32_O32))
786 return 1;
787 else if (config_enabled(CONFIG_32BIT) &&
788 !config_enabled(CONFIG_MIPS_O32_FP64_SUPPORT))
789 return 0;
790
Paul Burton597ce172013-11-22 13:12:07 +0000791 return !test_thread_flag(TIF_32BIT_FPREGS);
David Daneyda0bac32009-11-02 11:33:46 -0800792}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700793
Paul Burton4227a2d2014-09-11 08:30:20 +0100794static inline bool hybrid_fprs(void)
795{
796 return test_thread_flag(TIF_HYBRID_FPREGS);
797}
798
Ralf Baechle47fa0c02014-04-16 11:00:12 +0200799#define SIFROMREG(si, x) \
800do { \
Paul Burton4227a2d2014-09-11 08:30:20 +0100801 if (cop1_64bit(xcp) && !hybrid_fprs()) \
Paul Burtonc8c0da62014-09-24 10:45:37 +0100802 (si) = (int)get_fpr32(&ctx->fpr[x], 0); \
Paul Burtonbbd426f2014-02-13 11:26:41 +0000803 else \
Paul Burtonc8c0da62014-09-24 10:45:37 +0100804 (si) = (int)get_fpr32(&ctx->fpr[(x) & ~1], (x) & 1); \
Paul Burtonbbd426f2014-02-13 11:26:41 +0000805} while (0)
David Daneyda0bac32009-11-02 11:33:46 -0800806
Ralf Baechle47fa0c02014-04-16 11:00:12 +0200807#define SITOREG(si, x) \
808do { \
Paul Burton4227a2d2014-09-11 08:30:20 +0100809 if (cop1_64bit(xcp) && !hybrid_fprs()) { \
Paul Burtonef1c47a2014-01-27 17:14:47 +0000810 unsigned i; \
Paul Burtonbbd426f2014-02-13 11:26:41 +0000811 set_fpr32(&ctx->fpr[x], 0, si); \
Paul Burtonef1c47a2014-01-27 17:14:47 +0000812 for (i = 1; i < ARRAY_SIZE(ctx->fpr[x].val32); i++) \
813 set_fpr32(&ctx->fpr[x], i, 0); \
814 } else { \
Paul Burtonbbd426f2014-02-13 11:26:41 +0000815 set_fpr32(&ctx->fpr[(x) & ~1], (x) & 1, si); \
Paul Burtonef1c47a2014-01-27 17:14:47 +0000816 } \
Paul Burtonbbd426f2014-02-13 11:26:41 +0000817} while (0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700818
Paul Burtonc8c0da62014-09-24 10:45:37 +0100819#define SIFROMHREG(si, x) ((si) = (int)get_fpr32(&ctx->fpr[x], 1))
Paul Burtonef1c47a2014-01-27 17:14:47 +0000820
Ralf Baechle47fa0c02014-04-16 11:00:12 +0200821#define SITOHREG(si, x) \
822do { \
Paul Burtonef1c47a2014-01-27 17:14:47 +0000823 unsigned i; \
824 set_fpr32(&ctx->fpr[x], 1, si); \
825 for (i = 2; i < ARRAY_SIZE(ctx->fpr[x].val32); i++) \
826 set_fpr32(&ctx->fpr[x], i, 0); \
827} while (0)
Leonid Yegoshin1ac944002013-11-07 12:48:28 +0000828
Ralf Baechle47fa0c02014-04-16 11:00:12 +0200829#define DIFROMREG(di, x) \
Paul Burtonbbd426f2014-02-13 11:26:41 +0000830 ((di) = get_fpr64(&ctx->fpr[(x) & ~(cop1_64bit(xcp) == 0)], 0))
831
Ralf Baechle47fa0c02014-04-16 11:00:12 +0200832#define DITOREG(di, x) \
833do { \
Paul Burtonef1c47a2014-01-27 17:14:47 +0000834 unsigned fpr, i; \
835 fpr = (x) & ~(cop1_64bit(xcp) == 0); \
836 set_fpr64(&ctx->fpr[fpr], 0, di); \
837 for (i = 1; i < ARRAY_SIZE(ctx->fpr[x].val64); i++) \
838 set_fpr64(&ctx->fpr[fpr], i, 0); \
839} while (0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700840
Ralf Baechle21a151d2007-10-11 23:46:15 +0100841#define SPFROMREG(sp, x) SIFROMREG((sp).bits, x)
842#define SPTOREG(sp, x) SITOREG((sp).bits, x)
843#define DPFROMREG(dp, x) DIFROMREG((dp).bits, x)
844#define DPTOREG(dp, x) DITOREG((dp).bits, x)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700845
846/*
Maciej W. Rozyckid4f5b082015-04-03 23:25:04 +0100847 * Emulate a CFC1 instruction.
848 */
849static inline void cop1_cfc(struct pt_regs *xcp, struct mips_fpu_struct *ctx,
850 mips_instruction ir)
851{
Maciej W. Rozyckic491cfa2015-04-03 23:27:33 +0100852 u32 fcr31 = ctx->fcr31;
853 u32 value = 0;
Maciej W. Rozyckid4f5b082015-04-03 23:25:04 +0100854
Maciej W. Rozyckic491cfa2015-04-03 23:27:33 +0100855 switch (MIPSInst_RD(ir)) {
856 case FPCREG_CSR:
857 value = fcr31;
Maciej W. Rozyckid4f5b082015-04-03 23:25:04 +0100858 pr_debug("%p gpr[%d]<-csr=%08x\n",
Maciej W. Rozyckic491cfa2015-04-03 23:27:33 +0100859 (void *)xcp->cp0_epc, MIPSInst_RT(ir), value);
860 break;
861
862 case FPCREG_FENR:
863 if (!cpu_has_mips_r)
864 break;
865 value = (fcr31 >> (FPU_CSR_FS_S - MIPS_FENR_FS_S)) &
866 MIPS_FENR_FS;
867 value |= fcr31 & (FPU_CSR_ALL_E | FPU_CSR_RM);
868 pr_debug("%p gpr[%d]<-enr=%08x\n",
869 (void *)xcp->cp0_epc, MIPSInst_RT(ir), value);
870 break;
871
872 case FPCREG_FEXR:
873 if (!cpu_has_mips_r)
874 break;
875 value = fcr31 & (FPU_CSR_ALL_X | FPU_CSR_ALL_S);
876 pr_debug("%p gpr[%d]<-exr=%08x\n",
877 (void *)xcp->cp0_epc, MIPSInst_RT(ir), value);
878 break;
879
880 case FPCREG_FCCR:
881 if (!cpu_has_mips_r)
882 break;
883 value = (fcr31 >> (FPU_CSR_COND_S - MIPS_FCCR_COND0_S)) &
884 MIPS_FCCR_COND0;
885 value |= (fcr31 >> (FPU_CSR_COND1_S - MIPS_FCCR_COND1_S)) &
886 (MIPS_FCCR_CONDX & ~MIPS_FCCR_COND0);
887 pr_debug("%p gpr[%d]<-ccr=%08x\n",
888 (void *)xcp->cp0_epc, MIPSInst_RT(ir), value);
889 break;
890
891 case FPCREG_RID:
Maciej W. Rozycki03dce592015-05-12 15:20:57 +0100892 value = boot_cpu_data.fpu_id;
Maciej W. Rozyckic491cfa2015-04-03 23:27:33 +0100893 break;
894
895 default:
896 break;
897 }
898
Maciej W. Rozyckid4f5b082015-04-03 23:25:04 +0100899 if (MIPSInst_RT(ir))
900 xcp->regs[MIPSInst_RT(ir)] = value;
901}
902
903/*
904 * Emulate a CTC1 instruction.
905 */
906static inline void cop1_ctc(struct pt_regs *xcp, struct mips_fpu_struct *ctx,
907 mips_instruction ir)
908{
Maciej W. Rozyckic491cfa2015-04-03 23:27:33 +0100909 u32 fcr31 = ctx->fcr31;
Maciej W. Rozyckid4f5b082015-04-03 23:25:04 +0100910 u32 value;
Maciej W. Rozycki9b266162015-04-03 23:27:48 +0100911 u32 mask;
Maciej W. Rozyckid4f5b082015-04-03 23:25:04 +0100912
913 if (MIPSInst_RT(ir) == 0)
914 value = 0;
915 else
916 value = xcp->regs[MIPSInst_RT(ir)];
917
Maciej W. Rozyckic491cfa2015-04-03 23:27:33 +0100918 switch (MIPSInst_RD(ir)) {
919 case FPCREG_CSR:
Maciej W. Rozyckid4f5b082015-04-03 23:25:04 +0100920 pr_debug("%p gpr[%d]->csr=%08x\n",
Maciej W. Rozyckic491cfa2015-04-03 23:27:33 +0100921 (void *)xcp->cp0_epc, MIPSInst_RT(ir), value);
Maciej W. Rozyckid4f5b082015-04-03 23:25:04 +0100922
Maciej W. Rozycki9b266162015-04-03 23:27:48 +0100923 /* Preserve read-only bits. */
Maciej W. Rozycki03dce592015-05-12 15:20:57 +0100924 mask = boot_cpu_data.fpu_msk31;
Maciej W. Rozycki9b266162015-04-03 23:27:48 +0100925 fcr31 = (value & ~mask) | (fcr31 & mask);
Maciej W. Rozyckic491cfa2015-04-03 23:27:33 +0100926 break;
927
928 case FPCREG_FENR:
929 if (!cpu_has_mips_r)
930 break;
931 pr_debug("%p gpr[%d]->enr=%08x\n",
932 (void *)xcp->cp0_epc, MIPSInst_RT(ir), value);
933 fcr31 &= ~(FPU_CSR_FS | FPU_CSR_ALL_E | FPU_CSR_RM);
934 fcr31 |= (value << (FPU_CSR_FS_S - MIPS_FENR_FS_S)) &
935 FPU_CSR_FS;
936 fcr31 |= value & (FPU_CSR_ALL_E | FPU_CSR_RM);
937 break;
938
939 case FPCREG_FEXR:
940 if (!cpu_has_mips_r)
941 break;
942 pr_debug("%p gpr[%d]->exr=%08x\n",
943 (void *)xcp->cp0_epc, MIPSInst_RT(ir), value);
944 fcr31 &= ~(FPU_CSR_ALL_X | FPU_CSR_ALL_S);
945 fcr31 |= value & (FPU_CSR_ALL_X | FPU_CSR_ALL_S);
946 break;
947
948 case FPCREG_FCCR:
949 if (!cpu_has_mips_r)
950 break;
951 pr_debug("%p gpr[%d]->ccr=%08x\n",
952 (void *)xcp->cp0_epc, MIPSInst_RT(ir), value);
953 fcr31 &= ~(FPU_CSR_CONDX | FPU_CSR_COND);
954 fcr31 |= (value << (FPU_CSR_COND_S - MIPS_FCCR_COND0_S)) &
955 FPU_CSR_COND;
956 fcr31 |= (value << (FPU_CSR_COND1_S - MIPS_FCCR_COND1_S)) &
957 FPU_CSR_CONDX;
958 break;
959
960 default:
961 break;
Maciej W. Rozyckid4f5b082015-04-03 23:25:04 +0100962 }
Maciej W. Rozyckic491cfa2015-04-03 23:27:33 +0100963
964 ctx->fcr31 = fcr31;
Maciej W. Rozyckid4f5b082015-04-03 23:25:04 +0100965}
966
967/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700968 * Emulate the single floating point instruction pointed at by EPC.
969 * Two instructions if the instruction is in a branch delay slot.
970 */
971
David Daney515b0292010-10-21 16:32:26 -0700972static int cop1Emulate(struct pt_regs *xcp, struct mips_fpu_struct *ctx,
Leonid Yegoshin102cedc2013-03-25 12:09:02 -0500973 struct mm_decoded_insn dec_insn, void *__user *fault_addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700974{
Leonid Yegoshin102cedc2013-03-25 12:09:02 -0500975 unsigned long contpc = xcp->cp0_epc + dec_insn.pc_inc;
Ralf Baechle3f7cac42014-04-26 01:49:14 +0200976 unsigned int cond, cbit;
977 mips_instruction ir;
978 int likely, pc_inc;
979 u32 __user *wva;
980 u64 __user *dva;
Ralf Baechle3f7cac42014-04-26 01:49:14 +0200981 u32 wval;
982 u64 dval;
983 int sig;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700984
Ralf Baechle70e4c232014-04-30 11:09:44 +0200985 /*
986 * These are giving gcc a gentle hint about what to expect in
987 * dec_inst in order to do better optimization.
988 */
989 if (!cpu_has_mmips && dec_insn.micro_mips_mode)
990 unreachable();
991
Linus Torvalds1da177e2005-04-16 15:20:36 -0700992 /* XXX NEC Vr54xx bug workaround */
Ralf Baechlee7e9cae2014-04-16 01:59:03 +0200993 if (delay_slot(xcp)) {
Leonid Yegoshin102cedc2013-03-25 12:09:02 -0500994 if (dec_insn.micro_mips_mode) {
995 if (!mm_isBranchInstr(xcp, dec_insn, &contpc))
Ralf Baechlee7e9cae2014-04-16 01:59:03 +0200996 clear_delay_slot(xcp);
Leonid Yegoshin102cedc2013-03-25 12:09:02 -0500997 } else {
998 if (!isBranchInstr(xcp, dec_insn, &contpc))
Ralf Baechlee7e9cae2014-04-16 01:59:03 +0200999 clear_delay_slot(xcp);
Leonid Yegoshin102cedc2013-03-25 12:09:02 -05001000 }
1001 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001002
Ralf Baechlee7e9cae2014-04-16 01:59:03 +02001003 if (delay_slot(xcp)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001004 /*
1005 * The instruction to be emulated is in a branch delay slot
Ralf Baechle70342282013-01-22 12:59:30 +01001006 * which means that we have to emulate the branch instruction
Linus Torvalds1da177e2005-04-16 15:20:36 -07001007 * BEFORE we do the cop1 instruction.
1008 *
1009 * This branch could be a COP1 branch, but in that case we
1010 * would have had a trap for that instruction, and would not
1011 * come through this route.
1012 *
1013 * Linux MIPS branch emulator operates on context, updating the
1014 * cp0_epc.
1015 */
Leonid Yegoshin102cedc2013-03-25 12:09:02 -05001016 ir = dec_insn.next_insn; /* process delay slot instr */
1017 pc_inc = dec_insn.next_pc_inc;
Ralf Baechle333d1f62005-02-28 17:55:57 +00001018 } else {
Leonid Yegoshin102cedc2013-03-25 12:09:02 -05001019 ir = dec_insn.insn; /* process current instr */
1020 pc_inc = dec_insn.pc_inc;
1021 }
1022
1023 /*
1024 * Since microMIPS FPU instructios are a subset of MIPS32 FPU
1025 * instructions, we want to convert microMIPS FPU instructions
1026 * into MIPS32 instructions so that we could reuse all of the
1027 * FPU emulation code.
1028 *
1029 * NOTE: We cannot do this for branch instructions since they
1030 * are not a subset. Example: Cannot emulate a 16-bit
1031 * aligned target address with a MIPS32 instruction.
1032 */
1033 if (dec_insn.micro_mips_mode) {
1034 /*
1035 * If next instruction is a 16-bit instruction, then it
1036 * it cannot be a FPU instruction. This could happen
1037 * since we can be called for non-FPU instructions.
1038 */
1039 if ((pc_inc == 2) ||
1040 (microMIPS32_to_MIPS32((union mips_instruction *)&ir)
1041 == SIGILL))
1042 return SIGILL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001043 }
1044
Ralf Baechle3f7cac42014-04-26 01:49:14 +02001045emul:
Peter Zijlstraa8b0ca12011-06-27 14:41:57 +02001046 perf_sw_event(PERF_COUNT_SW_EMULATION_FAULTS, 1, xcp, 0);
David Daneyb6ee75e2009-11-05 11:34:26 -08001047 MIPS_FPU_EMU_INC_STATS(emulated);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001048 switch (MIPSInst_OPCODE(ir)) {
Ralf Baechle3f7cac42014-04-26 01:49:14 +02001049 case ldc1_op:
1050 dva = (u64 __user *) (xcp->regs[MIPSInst_RS(ir)] +
1051 MIPSInst_SIMM(ir));
David Daneyb6ee75e2009-11-05 11:34:26 -08001052 MIPS_FPU_EMU_INC_STATS(loads);
David Daney515b0292010-10-21 16:32:26 -07001053
Ralf Baechle3f7cac42014-04-26 01:49:14 +02001054 if (!access_ok(VERIFY_READ, dva, sizeof(u64))) {
David Daneyb6ee75e2009-11-05 11:34:26 -08001055 MIPS_FPU_EMU_INC_STATS(errors);
Ralf Baechle3f7cac42014-04-26 01:49:14 +02001056 *fault_addr = dva;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001057 return SIGBUS;
1058 }
Ralf Baechle3f7cac42014-04-26 01:49:14 +02001059 if (__get_user(dval, dva)) {
David Daney515b0292010-10-21 16:32:26 -07001060 MIPS_FPU_EMU_INC_STATS(errors);
Ralf Baechle3f7cac42014-04-26 01:49:14 +02001061 *fault_addr = dva;
David Daney515b0292010-10-21 16:32:26 -07001062 return SIGSEGV;
1063 }
Ralf Baechle3f7cac42014-04-26 01:49:14 +02001064 DITOREG(dval, MIPSInst_RT(ir));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001065 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001066
Ralf Baechle3f7cac42014-04-26 01:49:14 +02001067 case sdc1_op:
1068 dva = (u64 __user *) (xcp->regs[MIPSInst_RS(ir)] +
1069 MIPSInst_SIMM(ir));
David Daneyb6ee75e2009-11-05 11:34:26 -08001070 MIPS_FPU_EMU_INC_STATS(stores);
Ralf Baechle3f7cac42014-04-26 01:49:14 +02001071 DIFROMREG(dval, MIPSInst_RT(ir));
1072 if (!access_ok(VERIFY_WRITE, dva, sizeof(u64))) {
David Daneyb6ee75e2009-11-05 11:34:26 -08001073 MIPS_FPU_EMU_INC_STATS(errors);
Ralf Baechle3f7cac42014-04-26 01:49:14 +02001074 *fault_addr = dva;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001075 return SIGBUS;
1076 }
Ralf Baechle3f7cac42014-04-26 01:49:14 +02001077 if (__put_user(dval, dva)) {
David Daney515b0292010-10-21 16:32:26 -07001078 MIPS_FPU_EMU_INC_STATS(errors);
Ralf Baechle3f7cac42014-04-26 01:49:14 +02001079 *fault_addr = dva;
David Daney515b0292010-10-21 16:32:26 -07001080 return SIGSEGV;
1081 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001082 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001083
Ralf Baechle3f7cac42014-04-26 01:49:14 +02001084 case lwc1_op:
1085 wva = (u32 __user *) (xcp->regs[MIPSInst_RS(ir)] +
1086 MIPSInst_SIMM(ir));
David Daneyb6ee75e2009-11-05 11:34:26 -08001087 MIPS_FPU_EMU_INC_STATS(loads);
Ralf Baechle3f7cac42014-04-26 01:49:14 +02001088 if (!access_ok(VERIFY_READ, wva, sizeof(u32))) {
David Daneyb6ee75e2009-11-05 11:34:26 -08001089 MIPS_FPU_EMU_INC_STATS(errors);
Ralf Baechle3f7cac42014-04-26 01:49:14 +02001090 *fault_addr = wva;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001091 return SIGBUS;
1092 }
Ralf Baechle3f7cac42014-04-26 01:49:14 +02001093 if (__get_user(wval, wva)) {
David Daney515b0292010-10-21 16:32:26 -07001094 MIPS_FPU_EMU_INC_STATS(errors);
Ralf Baechle3f7cac42014-04-26 01:49:14 +02001095 *fault_addr = wva;
David Daney515b0292010-10-21 16:32:26 -07001096 return SIGSEGV;
1097 }
Ralf Baechle3f7cac42014-04-26 01:49:14 +02001098 SITOREG(wval, MIPSInst_RT(ir));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001099 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001100
Ralf Baechle3f7cac42014-04-26 01:49:14 +02001101 case swc1_op:
1102 wva = (u32 __user *) (xcp->regs[MIPSInst_RS(ir)] +
1103 MIPSInst_SIMM(ir));
David Daneyb6ee75e2009-11-05 11:34:26 -08001104 MIPS_FPU_EMU_INC_STATS(stores);
Ralf Baechle3f7cac42014-04-26 01:49:14 +02001105 SIFROMREG(wval, MIPSInst_RT(ir));
1106 if (!access_ok(VERIFY_WRITE, wva, sizeof(u32))) {
David Daneyb6ee75e2009-11-05 11:34:26 -08001107 MIPS_FPU_EMU_INC_STATS(errors);
Ralf Baechle3f7cac42014-04-26 01:49:14 +02001108 *fault_addr = wva;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001109 return SIGBUS;
1110 }
Ralf Baechle3f7cac42014-04-26 01:49:14 +02001111 if (__put_user(wval, wva)) {
David Daney515b0292010-10-21 16:32:26 -07001112 MIPS_FPU_EMU_INC_STATS(errors);
Ralf Baechle3f7cac42014-04-26 01:49:14 +02001113 *fault_addr = wva;
David Daney515b0292010-10-21 16:32:26 -07001114 return SIGSEGV;
1115 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001116 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001117
1118 case cop1_op:
1119 switch (MIPSInst_RS(ir)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001120 case dmfc_op:
Ralf Baechle08a07902014-04-19 13:11:37 +02001121 if (!cpu_has_mips_3_4_5 && !cpu_has_mips64)
1122 return SIGILL;
1123
Linus Torvalds1da177e2005-04-16 15:20:36 -07001124 /* copregister fs -> gpr[rt] */
1125 if (MIPSInst_RT(ir) != 0) {
1126 DIFROMREG(xcp->regs[MIPSInst_RT(ir)],
1127 MIPSInst_RD(ir));
1128 }
1129 break;
1130
1131 case dmtc_op:
Ralf Baechle08a07902014-04-19 13:11:37 +02001132 if (!cpu_has_mips_3_4_5 && !cpu_has_mips64)
1133 return SIGILL;
1134
Linus Torvalds1da177e2005-04-16 15:20:36 -07001135 /* copregister fs <- rt */
1136 DITOREG(xcp->regs[MIPSInst_RT(ir)], MIPSInst_RD(ir));
1137 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001138
Leonid Yegoshin1ac944002013-11-07 12:48:28 +00001139 case mfhc_op:
Markos Chandrase8f80cc2015-07-17 10:36:03 +01001140 if (!cpu_has_mips_r2_r6)
Leonid Yegoshin1ac944002013-11-07 12:48:28 +00001141 goto sigill;
1142
1143 /* copregister rd -> gpr[rt] */
1144 if (MIPSInst_RT(ir) != 0) {
1145 SIFROMHREG(xcp->regs[MIPSInst_RT(ir)],
1146 MIPSInst_RD(ir));
1147 }
1148 break;
1149
1150 case mthc_op:
Markos Chandrase8f80cc2015-07-17 10:36:03 +01001151 if (!cpu_has_mips_r2_r6)
Leonid Yegoshin1ac944002013-11-07 12:48:28 +00001152 goto sigill;
1153
1154 /* copregister rd <- gpr[rt] */
1155 SITOHREG(xcp->regs[MIPSInst_RT(ir)], MIPSInst_RD(ir));
1156 break;
1157
Linus Torvalds1da177e2005-04-16 15:20:36 -07001158 case mfc_op:
1159 /* copregister rd -> gpr[rt] */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001160 if (MIPSInst_RT(ir) != 0) {
1161 SIFROMREG(xcp->regs[MIPSInst_RT(ir)],
1162 MIPSInst_RD(ir));
1163 }
1164 break;
1165
1166 case mtc_op:
1167 /* copregister rd <- rt */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001168 SITOREG(xcp->regs[MIPSInst_RT(ir)], MIPSInst_RD(ir));
1169 break;
1170
Ralf Baechle3f7cac42014-04-26 01:49:14 +02001171 case cfc_op:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001172 /* cop control register rd -> gpr[rt] */
Maciej W. Rozyckid4f5b082015-04-03 23:25:04 +01001173 cop1_cfc(xcp, ctx, ir);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001174 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001175
Ralf Baechle3f7cac42014-04-26 01:49:14 +02001176 case ctc_op:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001177 /* copregister rd <- rt */
Maciej W. Rozyckid4f5b082015-04-03 23:25:04 +01001178 cop1_ctc(xcp, ctx, ir);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001179 if ((ctx->fcr31 >> 5) & ctx->fcr31 & FPU_CSR_ALL_E) {
1180 return SIGFPE;
1181 }
1182 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001183
Markos Chandrasc909ca72015-07-17 10:38:32 +01001184 case bc1eqz_op:
1185 case bc1nez_op:
1186 if (!cpu_has_mips_r6 || delay_slot(xcp))
1187 return SIGILL;
1188
1189 cond = likely = 0;
1190 switch (MIPSInst_RS(ir)) {
1191 case bc1eqz_op:
1192 if (get_fpr32(&current->thread.fpu.fpr[MIPSInst_RT(ir)], 0) & 0x1)
1193 cond = 1;
1194 break;
1195 case bc1nez_op:
1196 if (!(get_fpr32(&current->thread.fpu.fpr[MIPSInst_RT(ir)], 0) & 0x1))
1197 cond = 1;
1198 break;
1199 }
1200 goto branch_common;
1201
Ralf Baechle3f7cac42014-04-26 01:49:14 +02001202 case bc_op:
Ralf Baechlee7e9cae2014-04-16 01:59:03 +02001203 if (delay_slot(xcp))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001204 return SIGILL;
1205
Ralf Baechle08a07902014-04-19 13:11:37 +02001206 if (cpu_has_mips_4_5_r)
1207 cbit = fpucondbit[MIPSInst_RT(ir) >> 2];
1208 else
1209 cbit = FPU_CSR_COND;
1210 cond = ctx->fcr31 & cbit;
1211
Ralf Baechle3f7cac42014-04-26 01:49:14 +02001212 likely = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001213 switch (MIPSInst_RT(ir) & 3) {
1214 case bcfl_op:
Maciej W. Rozycki2d83fea2015-04-03 23:26:49 +01001215 if (cpu_has_mips_2_3_4_5_r)
1216 likely = 1;
1217 /* Fall through */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001218 case bcf_op:
1219 cond = !cond;
1220 break;
1221 case bctl_op:
Maciej W. Rozycki2d83fea2015-04-03 23:26:49 +01001222 if (cpu_has_mips_2_3_4_5_r)
1223 likely = 1;
1224 /* Fall through */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001225 case bct_op:
1226 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001227 }
Markos Chandrasc909ca72015-07-17 10:38:32 +01001228branch_common:
Ralf Baechlee7e9cae2014-04-16 01:59:03 +02001229 set_delay_slot(xcp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001230 if (cond) {
Ralf Baechle3f7cac42014-04-26 01:49:14 +02001231 /*
1232 * Branch taken: emulate dslot instruction
Linus Torvalds1da177e2005-04-16 15:20:36 -07001233 */
Maciej W. Rozycki9ab44712015-04-03 23:26:56 +01001234 unsigned long bcpc;
1235
1236 /*
1237 * Remember EPC at the branch to point back
1238 * at so that any delay-slot instruction
1239 * signal is not silently ignored.
1240 */
1241 bcpc = xcp->cp0_epc;
Leonid Yegoshin102cedc2013-03-25 12:09:02 -05001242 xcp->cp0_epc += dec_insn.pc_inc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001243
Leonid Yegoshin102cedc2013-03-25 12:09:02 -05001244 contpc = MIPSInst_SIMM(ir);
1245 ir = dec_insn.next_insn;
1246 if (dec_insn.micro_mips_mode) {
1247 contpc = (xcp->cp0_epc + (contpc << 1));
1248
1249 /* If 16-bit instruction, not FPU. */
1250 if ((dec_insn.next_pc_inc == 2) ||
1251 (microMIPS32_to_MIPS32((union mips_instruction *)&ir) == SIGILL)) {
1252
1253 /*
1254 * Since this instruction will
1255 * be put on the stack with
1256 * 32-bit words, get around
1257 * this problem by putting a
1258 * NOP16 as the second one.
1259 */
1260 if (dec_insn.next_pc_inc == 2)
1261 ir = (ir & (~0xffff)) | MM_NOP16;
1262
1263 /*
1264 * Single step the non-CP1
1265 * instruction in the dslot.
1266 */
Maciej W. Rozycki9ab44712015-04-03 23:26:56 +01001267 sig = mips_dsemul(xcp, ir,
1268 contpc);
1269 if (sig)
1270 xcp->cp0_epc = bcpc;
1271 /*
1272 * SIGILL forces out of
1273 * the emulation loop.
1274 */
1275 return sig ? sig : SIGILL;
Leonid Yegoshin102cedc2013-03-25 12:09:02 -05001276 }
1277 } else
1278 contpc = (xcp->cp0_epc + (contpc << 2));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001279
1280 switch (MIPSInst_OPCODE(ir)) {
1281 case lwc1_op:
1282 case swc1_op:
Ralf Baechle08a07902014-04-19 13:11:37 +02001283 goto emul;
Ralf Baechle3f7cac42014-04-26 01:49:14 +02001284
Linus Torvalds1da177e2005-04-16 15:20:36 -07001285 case ldc1_op:
1286 case sdc1_op:
Maciej W. Rozycki2d83fea2015-04-03 23:26:49 +01001287 if (cpu_has_mips_2_3_4_5_r)
Ralf Baechle08a07902014-04-19 13:11:37 +02001288 goto emul;
1289
Maciej W. Rozycki9ab44712015-04-03 23:26:56 +01001290 goto bc_sigill;
Ralf Baechle3f7cac42014-04-26 01:49:14 +02001291
Ralf Baechle08a07902014-04-19 13:11:37 +02001292 case cop1_op:
1293 goto emul;
Ralf Baechle3f7cac42014-04-26 01:49:14 +02001294
Ralf Baechle08a07902014-04-19 13:11:37 +02001295 case cop1x_op:
Maciej W. Rozycki2d83fea2015-04-03 23:26:49 +01001296 if (cpu_has_mips_4_5_64_r2_r6)
Ralf Baechle08a07902014-04-19 13:11:37 +02001297 /* its one of ours */
1298 goto emul;
1299
Maciej W. Rozycki9ab44712015-04-03 23:26:56 +01001300 goto bc_sigill;
Ralf Baechle3f7cac42014-04-26 01:49:14 +02001301
Linus Torvalds1da177e2005-04-16 15:20:36 -07001302 case spec_op:
Maciej W. Rozycki2d83fea2015-04-03 23:26:49 +01001303 switch (MIPSInst_FUNC(ir)) {
1304 case movc_op:
1305 if (cpu_has_mips_4_5_r)
1306 goto emul;
Ralf Baechle08a07902014-04-19 13:11:37 +02001307
Maciej W. Rozycki9ab44712015-04-03 23:26:56 +01001308 goto bc_sigill;
Maciej W. Rozycki2d83fea2015-04-03 23:26:49 +01001309 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001310 break;
Maciej W. Rozycki9ab44712015-04-03 23:26:56 +01001311
1312 bc_sigill:
1313 xcp->cp0_epc = bcpc;
1314 return SIGILL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001315 }
1316
1317 /*
1318 * Single step the non-cp1
1319 * instruction in the dslot
1320 */
Maciej W. Rozycki9ab44712015-04-03 23:26:56 +01001321 sig = mips_dsemul(xcp, ir, contpc);
1322 if (sig)
1323 xcp->cp0_epc = bcpc;
1324 /* SIGILL forces out of the emulation loop. */
1325 return sig ? sig : SIGILL;
Ralf Baechle3f7cac42014-04-26 01:49:14 +02001326 } else if (likely) { /* branch not taken */
Maciej W. Rozycki5d77cf22015-04-03 23:24:24 +01001327 /*
1328 * branch likely nullifies
1329 * dslot if not taken
1330 */
1331 xcp->cp0_epc += dec_insn.pc_inc;
1332 contpc += dec_insn.pc_inc;
1333 /*
1334 * else continue & execute
1335 * dslot as normal insn
1336 */
1337 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001338 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001339
1340 default:
1341 if (!(MIPSInst_RS(ir) & 0x10))
1342 return SIGILL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001343
Ralf Baechle3f7cac42014-04-26 01:49:14 +02001344 /* a real fpu computation instruction */
1345 if ((sig = fpu_emu(xcp, ctx, ir)))
1346 return sig;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001347 }
1348 break;
1349
Ralf Baechle3f7cac42014-04-26 01:49:14 +02001350 case cop1x_op:
Maciej W. Rozycki2d83fea2015-04-03 23:26:49 +01001351 if (!cpu_has_mips_4_5_64_r2_r6)
Ralf Baechle08a07902014-04-19 13:11:37 +02001352 return SIGILL;
1353
1354 sig = fpux_emu(xcp, ctx, ir, fault_addr);
David Daney515b0292010-10-21 16:32:26 -07001355 if (sig)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001356 return sig;
1357 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001358
Linus Torvalds1da177e2005-04-16 15:20:36 -07001359 case spec_op:
Ralf Baechle08a07902014-04-19 13:11:37 +02001360 if (!cpu_has_mips_4_5_r)
1361 return SIGILL;
1362
Linus Torvalds1da177e2005-04-16 15:20:36 -07001363 if (MIPSInst_FUNC(ir) != movc_op)
1364 return SIGILL;
1365 cond = fpucondbit[MIPSInst_RT(ir) >> 2];
1366 if (((ctx->fcr31 & cond) != 0) == ((MIPSInst_RT(ir) & 1) != 0))
1367 xcp->regs[MIPSInst_RD(ir)] =
1368 xcp->regs[MIPSInst_RS(ir)];
1369 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001370 default:
Leonid Yegoshin1ac944002013-11-07 12:48:28 +00001371sigill:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001372 return SIGILL;
1373 }
1374
1375 /* we did it !! */
Atsushi Nemotoe70dfc12007-07-13 23:02:29 +09001376 xcp->cp0_epc = contpc;
Ralf Baechlee7e9cae2014-04-16 01:59:03 +02001377 clear_delay_slot(xcp);
Ralf Baechle333d1f62005-02-28 17:55:57 +00001378
Linus Torvalds1da177e2005-04-16 15:20:36 -07001379 return 0;
1380}
1381
1382/*
1383 * Conversion table from MIPS compare ops 48-63
1384 * cond = ieee754dp_cmp(x,y,IEEE754_UN,sig);
1385 */
1386static const unsigned char cmptab[8] = {
1387 0, /* cmp_0 (sig) cmp_sf */
1388 IEEE754_CUN, /* cmp_un (sig) cmp_ngle */
1389 IEEE754_CEQ, /* cmp_eq (sig) cmp_seq */
1390 IEEE754_CEQ | IEEE754_CUN, /* cmp_ueq (sig) cmp_ngl */
1391 IEEE754_CLT, /* cmp_olt (sig) cmp_lt */
1392 IEEE754_CLT | IEEE754_CUN, /* cmp_ult (sig) cmp_nge */
1393 IEEE754_CLT | IEEE754_CEQ, /* cmp_ole (sig) cmp_le */
1394 IEEE754_CLT | IEEE754_CEQ | IEEE754_CUN, /* cmp_ule (sig) cmp_ngt */
1395};
1396
Markos Chandrasf8c3c672015-08-13 09:56:28 +02001397static const unsigned char negative_cmptab[8] = {
1398 0, /* Reserved */
1399 IEEE754_CLT | IEEE754_CGT | IEEE754_CEQ,
1400 IEEE754_CLT | IEEE754_CGT | IEEE754_CUN,
1401 IEEE754_CLT | IEEE754_CGT,
1402 /* Reserved */
1403};
1404
Linus Torvalds1da177e2005-04-16 15:20:36 -07001405
Linus Torvalds1da177e2005-04-16 15:20:36 -07001406/*
1407 * Additional MIPS4 instructions
1408 */
1409
Ralf Baechle47fa0c02014-04-16 11:00:12 +02001410#define DEF3OP(name, p, f1, f2, f3) \
1411static union ieee754##p fpemu_##p##_##name(union ieee754##p r, \
1412 union ieee754##p s, union ieee754##p t) \
1413{ \
1414 struct _ieee754_csr ieee754_csr_save; \
1415 s = f1(s, t); \
1416 ieee754_csr_save = ieee754_csr; \
1417 s = f2(s, r); \
1418 ieee754_csr_save.cx |= ieee754_csr.cx; \
1419 ieee754_csr_save.sx |= ieee754_csr.sx; \
1420 s = f3(s); \
1421 ieee754_csr.cx |= ieee754_csr_save.cx; \
1422 ieee754_csr.sx |= ieee754_csr_save.sx; \
1423 return s; \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001424}
1425
Ralf Baechle2209bcb2014-04-16 01:31:11 +02001426static union ieee754dp fpemu_dp_recip(union ieee754dp d)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001427{
1428 return ieee754dp_div(ieee754dp_one(0), d);
1429}
1430
Ralf Baechle2209bcb2014-04-16 01:31:11 +02001431static union ieee754dp fpemu_dp_rsqrt(union ieee754dp d)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001432{
1433 return ieee754dp_div(ieee754dp_one(0), ieee754dp_sqrt(d));
1434}
1435
Ralf Baechle2209bcb2014-04-16 01:31:11 +02001436static union ieee754sp fpemu_sp_recip(union ieee754sp s)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001437{
1438 return ieee754sp_div(ieee754sp_one(0), s);
1439}
1440
Ralf Baechle2209bcb2014-04-16 01:31:11 +02001441static union ieee754sp fpemu_sp_rsqrt(union ieee754sp s)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001442{
1443 return ieee754sp_div(ieee754sp_one(0), ieee754sp_sqrt(s));
1444}
1445
Ralf Baechle21a151d2007-10-11 23:46:15 +01001446DEF3OP(madd, sp, ieee754sp_mul, ieee754sp_add, );
1447DEF3OP(msub, sp, ieee754sp_mul, ieee754sp_sub, );
Linus Torvalds1da177e2005-04-16 15:20:36 -07001448DEF3OP(nmadd, sp, ieee754sp_mul, ieee754sp_add, ieee754sp_neg);
1449DEF3OP(nmsub, sp, ieee754sp_mul, ieee754sp_sub, ieee754sp_neg);
Ralf Baechle21a151d2007-10-11 23:46:15 +01001450DEF3OP(madd, dp, ieee754dp_mul, ieee754dp_add, );
1451DEF3OP(msub, dp, ieee754dp_mul, ieee754dp_sub, );
Linus Torvalds1da177e2005-04-16 15:20:36 -07001452DEF3OP(nmadd, dp, ieee754dp_mul, ieee754dp_add, ieee754dp_neg);
1453DEF3OP(nmsub, dp, ieee754dp_mul, ieee754dp_sub, ieee754dp_neg);
1454
Atsushi Nemotoeae89072006-05-16 01:26:03 +09001455static int fpux_emu(struct pt_regs *xcp, struct mips_fpu_struct *ctx,
David Daney515b0292010-10-21 16:32:26 -07001456 mips_instruction ir, void *__user *fault_addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001457{
1458 unsigned rcsr = 0; /* resulting csr */
1459
David Daneyb6ee75e2009-11-05 11:34:26 -08001460 MIPS_FPU_EMU_INC_STATS(cp1xops);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001461
1462 switch (MIPSInst_FMA_FFMT(ir)) {
1463 case s_fmt:{ /* 0 */
1464
Ralf Baechle2209bcb2014-04-16 01:31:11 +02001465 union ieee754sp(*handler) (union ieee754sp, union ieee754sp, union ieee754sp);
1466 union ieee754sp fd, fr, fs, ft;
Ralf Baechle3fccc012005-10-23 13:58:21 +01001467 u32 __user *va;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001468 u32 val;
1469
1470 switch (MIPSInst_FUNC(ir)) {
1471 case lwxc1_op:
Ralf Baechle3fccc012005-10-23 13:58:21 +01001472 va = (void __user *) (xcp->regs[MIPSInst_FR(ir)] +
Linus Torvalds1da177e2005-04-16 15:20:36 -07001473 xcp->regs[MIPSInst_FT(ir)]);
1474
David Daneyb6ee75e2009-11-05 11:34:26 -08001475 MIPS_FPU_EMU_INC_STATS(loads);
David Daney515b0292010-10-21 16:32:26 -07001476 if (!access_ok(VERIFY_READ, va, sizeof(u32))) {
David Daneyb6ee75e2009-11-05 11:34:26 -08001477 MIPS_FPU_EMU_INC_STATS(errors);
David Daney515b0292010-10-21 16:32:26 -07001478 *fault_addr = va;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001479 return SIGBUS;
1480 }
David Daney515b0292010-10-21 16:32:26 -07001481 if (__get_user(val, va)) {
1482 MIPS_FPU_EMU_INC_STATS(errors);
1483 *fault_addr = va;
1484 return SIGSEGV;
1485 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001486 SITOREG(val, MIPSInst_FD(ir));
1487 break;
1488
1489 case swxc1_op:
Ralf Baechle3fccc012005-10-23 13:58:21 +01001490 va = (void __user *) (xcp->regs[MIPSInst_FR(ir)] +
Linus Torvalds1da177e2005-04-16 15:20:36 -07001491 xcp->regs[MIPSInst_FT(ir)]);
1492
David Daneyb6ee75e2009-11-05 11:34:26 -08001493 MIPS_FPU_EMU_INC_STATS(stores);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001494
1495 SIFROMREG(val, MIPSInst_FS(ir));
David Daney515b0292010-10-21 16:32:26 -07001496 if (!access_ok(VERIFY_WRITE, va, sizeof(u32))) {
1497 MIPS_FPU_EMU_INC_STATS(errors);
1498 *fault_addr = va;
1499 return SIGBUS;
1500 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001501 if (put_user(val, va)) {
David Daneyb6ee75e2009-11-05 11:34:26 -08001502 MIPS_FPU_EMU_INC_STATS(errors);
David Daney515b0292010-10-21 16:32:26 -07001503 *fault_addr = va;
1504 return SIGSEGV;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001505 }
1506 break;
1507
1508 case madd_s_op:
1509 handler = fpemu_sp_madd;
1510 goto scoptop;
1511 case msub_s_op:
1512 handler = fpemu_sp_msub;
1513 goto scoptop;
1514 case nmadd_s_op:
1515 handler = fpemu_sp_nmadd;
1516 goto scoptop;
1517 case nmsub_s_op:
1518 handler = fpemu_sp_nmsub;
1519 goto scoptop;
1520
1521 scoptop:
1522 SPFROMREG(fr, MIPSInst_FR(ir));
1523 SPFROMREG(fs, MIPSInst_FS(ir));
1524 SPFROMREG(ft, MIPSInst_FT(ir));
1525 fd = (*handler) (fr, fs, ft);
1526 SPTOREG(fd, MIPSInst_FD(ir));
1527
1528 copcsr:
Deng-Cheng Zhuc4103522014-05-29 12:26:45 -07001529 if (ieee754_cxtest(IEEE754_INEXACT)) {
1530 MIPS_FPU_EMU_INC_STATS(ieee754_inexact);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001531 rcsr |= FPU_CSR_INE_X | FPU_CSR_INE_S;
Deng-Cheng Zhuc4103522014-05-29 12:26:45 -07001532 }
1533 if (ieee754_cxtest(IEEE754_UNDERFLOW)) {
1534 MIPS_FPU_EMU_INC_STATS(ieee754_underflow);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001535 rcsr |= FPU_CSR_UDF_X | FPU_CSR_UDF_S;
Deng-Cheng Zhuc4103522014-05-29 12:26:45 -07001536 }
1537 if (ieee754_cxtest(IEEE754_OVERFLOW)) {
1538 MIPS_FPU_EMU_INC_STATS(ieee754_overflow);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001539 rcsr |= FPU_CSR_OVF_X | FPU_CSR_OVF_S;
Deng-Cheng Zhuc4103522014-05-29 12:26:45 -07001540 }
1541 if (ieee754_cxtest(IEEE754_INVALID_OPERATION)) {
1542 MIPS_FPU_EMU_INC_STATS(ieee754_invalidop);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001543 rcsr |= FPU_CSR_INV_X | FPU_CSR_INV_S;
Deng-Cheng Zhuc4103522014-05-29 12:26:45 -07001544 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001545
1546 ctx->fcr31 = (ctx->fcr31 & ~FPU_CSR_ALL_X) | rcsr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001547 if ((ctx->fcr31 >> 5) & ctx->fcr31 & FPU_CSR_ALL_E) {
Ralf Baechle3f7cac42014-04-26 01:49:14 +02001548 /*printk ("SIGFPE: FPU csr = %08x\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -07001549 ctx->fcr31); */
1550 return SIGFPE;
1551 }
1552
1553 break;
1554
1555 default:
1556 return SIGILL;
1557 }
1558 break;
1559 }
1560
Linus Torvalds1da177e2005-04-16 15:20:36 -07001561 case d_fmt:{ /* 1 */
Ralf Baechle2209bcb2014-04-16 01:31:11 +02001562 union ieee754dp(*handler) (union ieee754dp, union ieee754dp, union ieee754dp);
1563 union ieee754dp fd, fr, fs, ft;
Ralf Baechle3fccc012005-10-23 13:58:21 +01001564 u64 __user *va;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001565 u64 val;
1566
1567 switch (MIPSInst_FUNC(ir)) {
1568 case ldxc1_op:
Ralf Baechle3fccc012005-10-23 13:58:21 +01001569 va = (void __user *) (xcp->regs[MIPSInst_FR(ir)] +
Linus Torvalds1da177e2005-04-16 15:20:36 -07001570 xcp->regs[MIPSInst_FT(ir)]);
1571
David Daneyb6ee75e2009-11-05 11:34:26 -08001572 MIPS_FPU_EMU_INC_STATS(loads);
David Daney515b0292010-10-21 16:32:26 -07001573 if (!access_ok(VERIFY_READ, va, sizeof(u64))) {
David Daneyb6ee75e2009-11-05 11:34:26 -08001574 MIPS_FPU_EMU_INC_STATS(errors);
David Daney515b0292010-10-21 16:32:26 -07001575 *fault_addr = va;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001576 return SIGBUS;
1577 }
David Daney515b0292010-10-21 16:32:26 -07001578 if (__get_user(val, va)) {
1579 MIPS_FPU_EMU_INC_STATS(errors);
1580 *fault_addr = va;
1581 return SIGSEGV;
1582 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001583 DITOREG(val, MIPSInst_FD(ir));
1584 break;
1585
1586 case sdxc1_op:
Ralf Baechle3fccc012005-10-23 13:58:21 +01001587 va = (void __user *) (xcp->regs[MIPSInst_FR(ir)] +
Linus Torvalds1da177e2005-04-16 15:20:36 -07001588 xcp->regs[MIPSInst_FT(ir)]);
1589
David Daneyb6ee75e2009-11-05 11:34:26 -08001590 MIPS_FPU_EMU_INC_STATS(stores);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001591 DIFROMREG(val, MIPSInst_FS(ir));
David Daney515b0292010-10-21 16:32:26 -07001592 if (!access_ok(VERIFY_WRITE, va, sizeof(u64))) {
David Daneyb6ee75e2009-11-05 11:34:26 -08001593 MIPS_FPU_EMU_INC_STATS(errors);
David Daney515b0292010-10-21 16:32:26 -07001594 *fault_addr = va;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001595 return SIGBUS;
1596 }
David Daney515b0292010-10-21 16:32:26 -07001597 if (__put_user(val, va)) {
1598 MIPS_FPU_EMU_INC_STATS(errors);
1599 *fault_addr = va;
1600 return SIGSEGV;
1601 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001602 break;
1603
1604 case madd_d_op:
1605 handler = fpemu_dp_madd;
1606 goto dcoptop;
1607 case msub_d_op:
1608 handler = fpemu_dp_msub;
1609 goto dcoptop;
1610 case nmadd_d_op:
1611 handler = fpemu_dp_nmadd;
1612 goto dcoptop;
1613 case nmsub_d_op:
1614 handler = fpemu_dp_nmsub;
1615 goto dcoptop;
1616
1617 dcoptop:
1618 DPFROMREG(fr, MIPSInst_FR(ir));
1619 DPFROMREG(fs, MIPSInst_FS(ir));
1620 DPFROMREG(ft, MIPSInst_FT(ir));
1621 fd = (*handler) (fr, fs, ft);
1622 DPTOREG(fd, MIPSInst_FD(ir));
1623 goto copcsr;
1624
1625 default:
1626 return SIGILL;
1627 }
1628 break;
1629 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001630
Deng-Cheng Zhu51061b82014-03-06 17:05:27 -08001631 case 0x3:
1632 if (MIPSInst_FUNC(ir) != pfetch_op)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001633 return SIGILL;
Deng-Cheng Zhu51061b82014-03-06 17:05:27 -08001634
Linus Torvalds1da177e2005-04-16 15:20:36 -07001635 /* ignore prefx operation */
1636 break;
1637
1638 default:
1639 return SIGILL;
1640 }
1641
1642 return 0;
1643}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001644
1645
1646
1647/*
1648 * Emulate a single COP1 arithmetic instruction.
1649 */
Atsushi Nemotoeae89072006-05-16 01:26:03 +09001650static int fpu_emu(struct pt_regs *xcp, struct mips_fpu_struct *ctx,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001651 mips_instruction ir)
1652{
1653 int rfmt; /* resulting format */
1654 unsigned rcsr = 0; /* resulting csr */
Ralf Baechle3f7cac42014-04-26 01:49:14 +02001655 unsigned int oldrm;
1656 unsigned int cbit;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001657 unsigned cond;
1658 union {
Ralf Baechle2209bcb2014-04-16 01:31:11 +02001659 union ieee754dp d;
1660 union ieee754sp s;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001661 int w;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001662 s64 l;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001663 } rv; /* resulting value */
Ralf Baechle3f7cac42014-04-26 01:49:14 +02001664 u64 bits;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001665
David Daneyb6ee75e2009-11-05 11:34:26 -08001666 MIPS_FPU_EMU_INC_STATS(cp1ops);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001667 switch (rfmt = (MIPSInst_FFMT(ir) & 0xf)) {
Ralf Baechle3f7cac42014-04-26 01:49:14 +02001668 case s_fmt: { /* 0 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001669 union {
Ralf Baechle2209bcb2014-04-16 01:31:11 +02001670 union ieee754sp(*b) (union ieee754sp, union ieee754sp);
1671 union ieee754sp(*u) (union ieee754sp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001672 } handler;
Ralf Baechle3f7cac42014-04-26 01:49:14 +02001673 union ieee754sp fs, ft;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001674
1675 switch (MIPSInst_FUNC(ir)) {
1676 /* binary ops */
1677 case fadd_op:
1678 handler.b = ieee754sp_add;
1679 goto scopbop;
1680 case fsub_op:
1681 handler.b = ieee754sp_sub;
1682 goto scopbop;
1683 case fmul_op:
1684 handler.b = ieee754sp_mul;
1685 goto scopbop;
1686 case fdiv_op:
1687 handler.b = ieee754sp_div;
1688 goto scopbop;
1689
1690 /* unary ops */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001691 case fsqrt_op:
Maciej W. Rozycki2d83fea2015-04-03 23:26:49 +01001692 if (!cpu_has_mips_2_3_4_5_r)
Ralf Baechle08a07902014-04-19 13:11:37 +02001693 return SIGILL;
1694
Linus Torvalds1da177e2005-04-16 15:20:36 -07001695 handler.u = ieee754sp_sqrt;
1696 goto scopuop;
Ralf Baechle3f7cac42014-04-26 01:49:14 +02001697
Ralf Baechle08a07902014-04-19 13:11:37 +02001698 /*
1699 * Note that on some MIPS IV implementations such as the
1700 * R5000 and R8000 the FSQRT and FRECIP instructions do not
1701 * achieve full IEEE-754 accuracy - however this emulator does.
1702 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001703 case frsqrt_op:
Maciej W. Rozycki2d83fea2015-04-03 23:26:49 +01001704 if (!cpu_has_mips_4_5_64_r2_r6)
Ralf Baechle08a07902014-04-19 13:11:37 +02001705 return SIGILL;
1706
Linus Torvalds1da177e2005-04-16 15:20:36 -07001707 handler.u = fpemu_sp_rsqrt;
1708 goto scopuop;
Ralf Baechle3f7cac42014-04-26 01:49:14 +02001709
Linus Torvalds1da177e2005-04-16 15:20:36 -07001710 case frecip_op:
Maciej W. Rozycki2d83fea2015-04-03 23:26:49 +01001711 if (!cpu_has_mips_4_5_64_r2_r6)
Ralf Baechle08a07902014-04-19 13:11:37 +02001712 return SIGILL;
1713
Linus Torvalds1da177e2005-04-16 15:20:36 -07001714 handler.u = fpemu_sp_recip;
1715 goto scopuop;
Ralf Baechle08a07902014-04-19 13:11:37 +02001716
Linus Torvalds1da177e2005-04-16 15:20:36 -07001717 case fmovc_op:
Ralf Baechle08a07902014-04-19 13:11:37 +02001718 if (!cpu_has_mips_4_5_r)
1719 return SIGILL;
1720
Linus Torvalds1da177e2005-04-16 15:20:36 -07001721 cond = fpucondbit[MIPSInst_FT(ir) >> 2];
1722 if (((ctx->fcr31 & cond) != 0) !=
1723 ((MIPSInst_FT(ir) & 1) != 0))
1724 return 0;
1725 SPFROMREG(rv.s, MIPSInst_FS(ir));
1726 break;
Ralf Baechle3f7cac42014-04-26 01:49:14 +02001727
Linus Torvalds1da177e2005-04-16 15:20:36 -07001728 case fmovz_op:
Ralf Baechle08a07902014-04-19 13:11:37 +02001729 if (!cpu_has_mips_4_5_r)
1730 return SIGILL;
1731
Linus Torvalds1da177e2005-04-16 15:20:36 -07001732 if (xcp->regs[MIPSInst_FT(ir)] != 0)
1733 return 0;
1734 SPFROMREG(rv.s, MIPSInst_FS(ir));
1735 break;
Ralf Baechle3f7cac42014-04-26 01:49:14 +02001736
Linus Torvalds1da177e2005-04-16 15:20:36 -07001737 case fmovn_op:
Ralf Baechle08a07902014-04-19 13:11:37 +02001738 if (!cpu_has_mips_4_5_r)
1739 return SIGILL;
1740
Linus Torvalds1da177e2005-04-16 15:20:36 -07001741 if (xcp->regs[MIPSInst_FT(ir)] == 0)
1742 return 0;
1743 SPFROMREG(rv.s, MIPSInst_FS(ir));
1744 break;
Ralf Baechle3f7cac42014-04-26 01:49:14 +02001745
Markos Chandras67613f02015-08-13 09:56:29 +02001746 case fseleqz_op:
1747 if (!cpu_has_mips_r6)
1748 return SIGILL;
1749
1750 SPFROMREG(rv.s, MIPSInst_FT(ir));
1751 if (rv.w & 0x1)
1752 rv.w = 0;
1753 else
1754 SPFROMREG(rv.s, MIPSInst_FS(ir));
1755 break;
1756
Markos Chandras130fe352015-08-13 09:56:30 +02001757 case fselnez_op:
1758 if (!cpu_has_mips_r6)
1759 return SIGILL;
1760
1761 SPFROMREG(rv.s, MIPSInst_FT(ir));
1762 if (rv.w & 0x1)
1763 SPFROMREG(rv.s, MIPSInst_FS(ir));
1764 else
1765 rv.w = 0;
1766 break;
1767
Markos Chandrase24c3be2015-08-13 09:56:31 +02001768 case fmaddf_op: {
1769 union ieee754sp ft, fs, fd;
1770
1771 if (!cpu_has_mips_r6)
1772 return SIGILL;
1773
1774 SPFROMREG(ft, MIPSInst_FT(ir));
1775 SPFROMREG(fs, MIPSInst_FS(ir));
1776 SPFROMREG(fd, MIPSInst_FD(ir));
1777 rv.s = ieee754sp_maddf(fd, fs, ft);
1778 break;
1779 }
1780
Markos Chandras83d43302015-08-13 09:56:32 +02001781 case fmsubf_op: {
1782 union ieee754sp ft, fs, fd;
1783
1784 if (!cpu_has_mips_r6)
1785 return SIGILL;
1786
1787 SPFROMREG(ft, MIPSInst_FT(ir));
1788 SPFROMREG(fs, MIPSInst_FS(ir));
1789 SPFROMREG(fd, MIPSInst_FD(ir));
1790 rv.s = ieee754sp_msubf(fd, fs, ft);
1791 break;
1792 }
1793
Linus Torvalds1da177e2005-04-16 15:20:36 -07001794 case fabs_op:
1795 handler.u = ieee754sp_abs;
1796 goto scopuop;
Ralf Baechle3f7cac42014-04-26 01:49:14 +02001797
Linus Torvalds1da177e2005-04-16 15:20:36 -07001798 case fneg_op:
1799 handler.u = ieee754sp_neg;
1800 goto scopuop;
Ralf Baechle3f7cac42014-04-26 01:49:14 +02001801
Linus Torvalds1da177e2005-04-16 15:20:36 -07001802 case fmov_op:
1803 /* an easy one */
1804 SPFROMREG(rv.s, MIPSInst_FS(ir));
1805 goto copcsr;
1806
1807 /* binary op on handler */
Ralf Baechle3f7cac42014-04-26 01:49:14 +02001808scopbop:
1809 SPFROMREG(fs, MIPSInst_FS(ir));
1810 SPFROMREG(ft, MIPSInst_FT(ir));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001811
Ralf Baechle3f7cac42014-04-26 01:49:14 +02001812 rv.s = (*handler.b) (fs, ft);
1813 goto copcsr;
1814scopuop:
1815 SPFROMREG(fs, MIPSInst_FS(ir));
1816 rv.s = (*handler.u) (fs);
1817 goto copcsr;
1818copcsr:
Deng-Cheng Zhuc4103522014-05-29 12:26:45 -07001819 if (ieee754_cxtest(IEEE754_INEXACT)) {
1820 MIPS_FPU_EMU_INC_STATS(ieee754_inexact);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001821 rcsr |= FPU_CSR_INE_X | FPU_CSR_INE_S;
Deng-Cheng Zhuc4103522014-05-29 12:26:45 -07001822 }
1823 if (ieee754_cxtest(IEEE754_UNDERFLOW)) {
1824 MIPS_FPU_EMU_INC_STATS(ieee754_underflow);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001825 rcsr |= FPU_CSR_UDF_X | FPU_CSR_UDF_S;
Deng-Cheng Zhuc4103522014-05-29 12:26:45 -07001826 }
1827 if (ieee754_cxtest(IEEE754_OVERFLOW)) {
1828 MIPS_FPU_EMU_INC_STATS(ieee754_overflow);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001829 rcsr |= FPU_CSR_OVF_X | FPU_CSR_OVF_S;
Deng-Cheng Zhuc4103522014-05-29 12:26:45 -07001830 }
1831 if (ieee754_cxtest(IEEE754_ZERO_DIVIDE)) {
1832 MIPS_FPU_EMU_INC_STATS(ieee754_zerodiv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001833 rcsr |= FPU_CSR_DIV_X | FPU_CSR_DIV_S;
Deng-Cheng Zhuc4103522014-05-29 12:26:45 -07001834 }
1835 if (ieee754_cxtest(IEEE754_INVALID_OPERATION)) {
1836 MIPS_FPU_EMU_INC_STATS(ieee754_invalidop);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001837 rcsr |= FPU_CSR_INV_X | FPU_CSR_INV_S;
Deng-Cheng Zhuc4103522014-05-29 12:26:45 -07001838 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001839 break;
1840
1841 /* unary conv ops */
1842 case fcvts_op:
1843 return SIGILL; /* not defined */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001844
Ralf Baechle3f7cac42014-04-26 01:49:14 +02001845 case fcvtd_op:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001846 SPFROMREG(fs, MIPSInst_FS(ir));
1847 rv.d = ieee754dp_fsp(fs);
1848 rfmt = d_fmt;
1849 goto copcsr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001850
Ralf Baechle3f7cac42014-04-26 01:49:14 +02001851 case fcvtw_op:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001852 SPFROMREG(fs, MIPSInst_FS(ir));
1853 rv.w = ieee754sp_tint(fs);
1854 rfmt = w_fmt;
1855 goto copcsr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001856
Linus Torvalds1da177e2005-04-16 15:20:36 -07001857 case fround_op:
1858 case ftrunc_op:
1859 case fceil_op:
Ralf Baechle3f7cac42014-04-26 01:49:14 +02001860 case ffloor_op:
Maciej W. Rozycki2d83fea2015-04-03 23:26:49 +01001861 if (!cpu_has_mips_2_3_4_5_r)
Ralf Baechle08a07902014-04-19 13:11:37 +02001862 return SIGILL;
1863
Ralf Baechle3f7cac42014-04-26 01:49:14 +02001864 oldrm = ieee754_csr.rm;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001865 SPFROMREG(fs, MIPSInst_FS(ir));
Maciej W. Rozycki2cfcf8a2015-04-03 23:24:56 +01001866 ieee754_csr.rm = MIPSInst_FUNC(ir);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001867 rv.w = ieee754sp_tint(fs);
1868 ieee754_csr.rm = oldrm;
1869 rfmt = w_fmt;
1870 goto copcsr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001871
Ralf Baechle3f7cac42014-04-26 01:49:14 +02001872 case fcvtl_op:
Maciej W. Rozycki2d83fea2015-04-03 23:26:49 +01001873 if (!cpu_has_mips_3_4_5_64_r2_r6)
Ralf Baechle08a07902014-04-19 13:11:37 +02001874 return SIGILL;
1875
Linus Torvalds1da177e2005-04-16 15:20:36 -07001876 SPFROMREG(fs, MIPSInst_FS(ir));
1877 rv.l = ieee754sp_tlong(fs);
1878 rfmt = l_fmt;
1879 goto copcsr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001880
1881 case froundl_op:
1882 case ftruncl_op:
1883 case fceill_op:
Ralf Baechle3f7cac42014-04-26 01:49:14 +02001884 case ffloorl_op:
Maciej W. Rozycki2d83fea2015-04-03 23:26:49 +01001885 if (!cpu_has_mips_3_4_5_64_r2_r6)
Ralf Baechle08a07902014-04-19 13:11:37 +02001886 return SIGILL;
1887
Ralf Baechle3f7cac42014-04-26 01:49:14 +02001888 oldrm = ieee754_csr.rm;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001889 SPFROMREG(fs, MIPSInst_FS(ir));
Maciej W. Rozycki2cfcf8a2015-04-03 23:24:56 +01001890 ieee754_csr.rm = MIPSInst_FUNC(ir);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001891 rv.l = ieee754sp_tlong(fs);
1892 ieee754_csr.rm = oldrm;
1893 rfmt = l_fmt;
1894 goto copcsr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001895
1896 default:
Markos Chandrasf8c3c672015-08-13 09:56:28 +02001897 if (!NO_R6EMU && MIPSInst_FUNC(ir) >= fcmp_op) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001898 unsigned cmpop = MIPSInst_FUNC(ir) - fcmp_op;
Ralf Baechle2209bcb2014-04-16 01:31:11 +02001899 union ieee754sp fs, ft;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001900
1901 SPFROMREG(fs, MIPSInst_FS(ir));
1902 SPFROMREG(ft, MIPSInst_FT(ir));
1903 rv.w = ieee754sp_cmp(fs, ft,
1904 cmptab[cmpop & 0x7], cmpop & 0x8);
1905 rfmt = -1;
1906 if ((cmpop & 0x8) && ieee754_cxtest
1907 (IEEE754_INVALID_OPERATION))
1908 rcsr = FPU_CSR_INV_X | FPU_CSR_INV_S;
1909 else
1910 goto copcsr;
1911
Ralf Baechle3f7cac42014-04-26 01:49:14 +02001912 } else
Linus Torvalds1da177e2005-04-16 15:20:36 -07001913 return SIGILL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001914 break;
1915 }
1916 break;
1917 }
1918
Ralf Baechle3f7cac42014-04-26 01:49:14 +02001919 case d_fmt: {
1920 union ieee754dp fs, ft;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001921 union {
Ralf Baechle2209bcb2014-04-16 01:31:11 +02001922 union ieee754dp(*b) (union ieee754dp, union ieee754dp);
1923 union ieee754dp(*u) (union ieee754dp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001924 } handler;
1925
1926 switch (MIPSInst_FUNC(ir)) {
1927 /* binary ops */
1928 case fadd_op:
1929 handler.b = ieee754dp_add;
1930 goto dcopbop;
1931 case fsub_op:
1932 handler.b = ieee754dp_sub;
1933 goto dcopbop;
1934 case fmul_op:
1935 handler.b = ieee754dp_mul;
1936 goto dcopbop;
1937 case fdiv_op:
1938 handler.b = ieee754dp_div;
1939 goto dcopbop;
1940
1941 /* unary ops */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001942 case fsqrt_op:
Ralf Baechle08a07902014-04-19 13:11:37 +02001943 if (!cpu_has_mips_2_3_4_5_r)
1944 return SIGILL;
1945
Linus Torvalds1da177e2005-04-16 15:20:36 -07001946 handler.u = ieee754dp_sqrt;
1947 goto dcopuop;
Ralf Baechle08a07902014-04-19 13:11:37 +02001948 /*
1949 * Note that on some MIPS IV implementations such as the
1950 * R5000 and R8000 the FSQRT and FRECIP instructions do not
1951 * achieve full IEEE-754 accuracy - however this emulator does.
1952 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001953 case frsqrt_op:
Maciej W. Rozycki2d83fea2015-04-03 23:26:49 +01001954 if (!cpu_has_mips_4_5_64_r2_r6)
Ralf Baechle08a07902014-04-19 13:11:37 +02001955 return SIGILL;
1956
Linus Torvalds1da177e2005-04-16 15:20:36 -07001957 handler.u = fpemu_dp_rsqrt;
1958 goto dcopuop;
1959 case frecip_op:
Maciej W. Rozycki2d83fea2015-04-03 23:26:49 +01001960 if (!cpu_has_mips_4_5_64_r2_r6)
Ralf Baechle08a07902014-04-19 13:11:37 +02001961 return SIGILL;
1962
Linus Torvalds1da177e2005-04-16 15:20:36 -07001963 handler.u = fpemu_dp_recip;
1964 goto dcopuop;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001965 case fmovc_op:
Ralf Baechle08a07902014-04-19 13:11:37 +02001966 if (!cpu_has_mips_4_5_r)
1967 return SIGILL;
1968
Linus Torvalds1da177e2005-04-16 15:20:36 -07001969 cond = fpucondbit[MIPSInst_FT(ir) >> 2];
1970 if (((ctx->fcr31 & cond) != 0) !=
1971 ((MIPSInst_FT(ir) & 1) != 0))
1972 return 0;
1973 DPFROMREG(rv.d, MIPSInst_FS(ir));
1974 break;
1975 case fmovz_op:
Ralf Baechle08a07902014-04-19 13:11:37 +02001976 if (!cpu_has_mips_4_5_r)
1977 return SIGILL;
1978
Linus Torvalds1da177e2005-04-16 15:20:36 -07001979 if (xcp->regs[MIPSInst_FT(ir)] != 0)
1980 return 0;
1981 DPFROMREG(rv.d, MIPSInst_FS(ir));
1982 break;
1983 case fmovn_op:
Ralf Baechle08a07902014-04-19 13:11:37 +02001984 if (!cpu_has_mips_4_5_r)
1985 return SIGILL;
1986
Linus Torvalds1da177e2005-04-16 15:20:36 -07001987 if (xcp->regs[MIPSInst_FT(ir)] == 0)
1988 return 0;
1989 DPFROMREG(rv.d, MIPSInst_FS(ir));
1990 break;
Markos Chandras67613f02015-08-13 09:56:29 +02001991
1992 case fseleqz_op:
1993 if (!cpu_has_mips_r6)
1994 return SIGILL;
1995
1996 DPFROMREG(rv.d, MIPSInst_FT(ir));
1997 if (rv.l & 0x1)
1998 rv.l = 0;
1999 else
2000 DPFROMREG(rv.d, MIPSInst_FS(ir));
2001 break;
2002
Markos Chandras130fe352015-08-13 09:56:30 +02002003 case fselnez_op:
2004 if (!cpu_has_mips_r6)
2005 return SIGILL;
2006
2007 DPFROMREG(rv.d, MIPSInst_FT(ir));
2008 if (rv.l & 0x1)
2009 DPFROMREG(rv.d, MIPSInst_FS(ir));
2010 else
2011 rv.l = 0;
2012 break;
2013
Markos Chandrase24c3be2015-08-13 09:56:31 +02002014 case fmaddf_op: {
2015 union ieee754dp ft, fs, fd;
2016
2017 if (!cpu_has_mips_r6)
2018 return SIGILL;
2019
2020 DPFROMREG(ft, MIPSInst_FT(ir));
2021 DPFROMREG(fs, MIPSInst_FS(ir));
2022 DPFROMREG(fd, MIPSInst_FD(ir));
2023 rv.d = ieee754dp_maddf(fd, fs, ft);
2024 break;
2025 }
2026
Markos Chandras83d43302015-08-13 09:56:32 +02002027 case fmsubf_op: {
2028 union ieee754dp ft, fs, fd;
2029
2030 if (!cpu_has_mips_r6)
2031 return SIGILL;
2032
2033 DPFROMREG(ft, MIPSInst_FT(ir));
2034 DPFROMREG(fs, MIPSInst_FS(ir));
2035 DPFROMREG(fd, MIPSInst_FD(ir));
2036 rv.d = ieee754dp_msubf(fd, fs, ft);
2037 break;
2038 }
2039
Linus Torvalds1da177e2005-04-16 15:20:36 -07002040 case fabs_op:
2041 handler.u = ieee754dp_abs;
2042 goto dcopuop;
2043
2044 case fneg_op:
2045 handler.u = ieee754dp_neg;
2046 goto dcopuop;
2047
2048 case fmov_op:
2049 /* an easy one */
2050 DPFROMREG(rv.d, MIPSInst_FS(ir));
2051 goto copcsr;
2052
2053 /* binary op on handler */
Ralf Baechle3f7cac42014-04-26 01:49:14 +02002054dcopbop:
2055 DPFROMREG(fs, MIPSInst_FS(ir));
2056 DPFROMREG(ft, MIPSInst_FT(ir));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002057
Ralf Baechle3f7cac42014-04-26 01:49:14 +02002058 rv.d = (*handler.b) (fs, ft);
2059 goto copcsr;
2060dcopuop:
2061 DPFROMREG(fs, MIPSInst_FS(ir));
2062 rv.d = (*handler.u) (fs);
2063 goto copcsr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002064
Ralf Baechle3f7cac42014-04-26 01:49:14 +02002065 /*
2066 * unary conv ops
2067 */
2068 case fcvts_op:
Linus Torvalds1da177e2005-04-16 15:20:36 -07002069 DPFROMREG(fs, MIPSInst_FS(ir));
2070 rv.s = ieee754sp_fdp(fs);
2071 rfmt = s_fmt;
2072 goto copcsr;
Ralf Baechle3f7cac42014-04-26 01:49:14 +02002073
Linus Torvalds1da177e2005-04-16 15:20:36 -07002074 case fcvtd_op:
2075 return SIGILL; /* not defined */
2076
Ralf Baechle3f7cac42014-04-26 01:49:14 +02002077 case fcvtw_op:
Linus Torvalds1da177e2005-04-16 15:20:36 -07002078 DPFROMREG(fs, MIPSInst_FS(ir));
2079 rv.w = ieee754dp_tint(fs); /* wrong */
2080 rfmt = w_fmt;
2081 goto copcsr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002082
Linus Torvalds1da177e2005-04-16 15:20:36 -07002083 case fround_op:
2084 case ftrunc_op:
2085 case fceil_op:
Ralf Baechle3f7cac42014-04-26 01:49:14 +02002086 case ffloor_op:
Ralf Baechle08a07902014-04-19 13:11:37 +02002087 if (!cpu_has_mips_2_3_4_5_r)
2088 return SIGILL;
2089
Ralf Baechle3f7cac42014-04-26 01:49:14 +02002090 oldrm = ieee754_csr.rm;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002091 DPFROMREG(fs, MIPSInst_FS(ir));
Maciej W. Rozycki2cfcf8a2015-04-03 23:24:56 +01002092 ieee754_csr.rm = MIPSInst_FUNC(ir);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002093 rv.w = ieee754dp_tint(fs);
2094 ieee754_csr.rm = oldrm;
2095 rfmt = w_fmt;
2096 goto copcsr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002097
Ralf Baechle3f7cac42014-04-26 01:49:14 +02002098 case fcvtl_op:
Maciej W. Rozycki2d83fea2015-04-03 23:26:49 +01002099 if (!cpu_has_mips_3_4_5_64_r2_r6)
Ralf Baechle08a07902014-04-19 13:11:37 +02002100 return SIGILL;
2101
Linus Torvalds1da177e2005-04-16 15:20:36 -07002102 DPFROMREG(fs, MIPSInst_FS(ir));
2103 rv.l = ieee754dp_tlong(fs);
2104 rfmt = l_fmt;
2105 goto copcsr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002106
2107 case froundl_op:
2108 case ftruncl_op:
2109 case fceill_op:
Ralf Baechle3f7cac42014-04-26 01:49:14 +02002110 case ffloorl_op:
Maciej W. Rozycki2d83fea2015-04-03 23:26:49 +01002111 if (!cpu_has_mips_3_4_5_64_r2_r6)
Ralf Baechle08a07902014-04-19 13:11:37 +02002112 return SIGILL;
2113
Ralf Baechle3f7cac42014-04-26 01:49:14 +02002114 oldrm = ieee754_csr.rm;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002115 DPFROMREG(fs, MIPSInst_FS(ir));
Maciej W. Rozycki2cfcf8a2015-04-03 23:24:56 +01002116 ieee754_csr.rm = MIPSInst_FUNC(ir);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002117 rv.l = ieee754dp_tlong(fs);
2118 ieee754_csr.rm = oldrm;
2119 rfmt = l_fmt;
2120 goto copcsr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002121
2122 default:
Markos Chandrasf8c3c672015-08-13 09:56:28 +02002123 if (!NO_R6EMU && MIPSInst_FUNC(ir) >= fcmp_op) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002124 unsigned cmpop = MIPSInst_FUNC(ir) - fcmp_op;
Ralf Baechle2209bcb2014-04-16 01:31:11 +02002125 union ieee754dp fs, ft;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002126
2127 DPFROMREG(fs, MIPSInst_FS(ir));
2128 DPFROMREG(ft, MIPSInst_FT(ir));
2129 rv.w = ieee754dp_cmp(fs, ft,
2130 cmptab[cmpop & 0x7], cmpop & 0x8);
2131 rfmt = -1;
2132 if ((cmpop & 0x8)
2133 &&
2134 ieee754_cxtest
2135 (IEEE754_INVALID_OPERATION))
2136 rcsr = FPU_CSR_INV_X | FPU_CSR_INV_S;
2137 else
2138 goto copcsr;
2139
2140 }
2141 else {
2142 return SIGILL;
2143 }
2144 break;
2145 }
2146 break;
Markos Chandrasbbdd8142015-07-16 14:06:45 +01002147 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002148
Markos Chandrasbbdd8142015-07-16 14:06:45 +01002149 case w_fmt: {
2150 union ieee754dp fs;
2151
Linus Torvalds1da177e2005-04-16 15:20:36 -07002152 switch (MIPSInst_FUNC(ir)) {
2153 case fcvts_op:
2154 /* convert word to single precision real */
2155 SPFROMREG(fs, MIPSInst_FS(ir));
2156 rv.s = ieee754sp_fint(fs.bits);
2157 rfmt = s_fmt;
2158 goto copcsr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002159 case fcvtd_op:
2160 /* convert word to double precision real */
2161 SPFROMREG(fs, MIPSInst_FS(ir));
2162 rv.d = ieee754dp_fint(fs.bits);
2163 rfmt = d_fmt;
2164 goto copcsr;
Markos Chandrasf8c3c672015-08-13 09:56:28 +02002165 default: {
2166 /* Emulating the new CMP.condn.fmt R6 instruction */
2167#define CMPOP_MASK 0x7
2168#define SIGN_BIT (0x1 << 3)
2169#define PREDICATE_BIT (0x1 << 4)
2170
2171 int cmpop = MIPSInst_FUNC(ir) & CMPOP_MASK;
2172 int sig = MIPSInst_FUNC(ir) & SIGN_BIT;
2173 union ieee754sp fs, ft;
2174
2175 /* This is an R6 only instruction */
2176 if (!cpu_has_mips_r6 ||
2177 (MIPSInst_FUNC(ir) & 0x20))
2178 return SIGILL;
2179
2180 /* fmt is w_fmt for single precision so fix it */
2181 rfmt = s_fmt;
2182 /* default to false */
2183 rv.w = 0;
2184
2185 /* CMP.condn.S */
2186 SPFROMREG(fs, MIPSInst_FS(ir));
2187 SPFROMREG(ft, MIPSInst_FT(ir));
2188
2189 /* positive predicates */
2190 if (!(MIPSInst_FUNC(ir) & PREDICATE_BIT)) {
2191 if (ieee754sp_cmp(fs, ft, cmptab[cmpop],
2192 sig))
2193 rv.w = -1; /* true, all 1s */
2194 if ((sig) &&
2195 ieee754_cxtest(IEEE754_INVALID_OPERATION))
2196 rcsr = FPU_CSR_INV_X | FPU_CSR_INV_S;
2197 else
2198 goto copcsr;
2199 } else {
2200 /* negative predicates */
2201 switch (cmpop) {
2202 case 1:
2203 case 2:
2204 case 3:
2205 if (ieee754sp_cmp(fs, ft,
2206 negative_cmptab[cmpop],
2207 sig))
2208 rv.w = -1; /* true, all 1s */
2209 if (sig &&
2210 ieee754_cxtest(IEEE754_INVALID_OPERATION))
2211 rcsr = FPU_CSR_INV_X | FPU_CSR_INV_S;
2212 else
2213 goto copcsr;
2214 break;
2215 default:
2216 /* Reserved R6 ops */
2217 pr_err("Reserved MIPS R6 CMP.condn.S operation\n");
2218 return SIGILL;
2219 }
2220 }
2221 break;
2222 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002223 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002224 }
2225
Ralf Baechle3f7cac42014-04-26 01:49:14 +02002226 case l_fmt:
Ralf Baechle08a07902014-04-19 13:11:37 +02002227
Maciej W. Rozycki2d83fea2015-04-03 23:26:49 +01002228 if (!cpu_has_mips_3_4_5_64_r2_r6)
Ralf Baechle08a07902014-04-19 13:11:37 +02002229 return SIGILL;
2230
Paul Burtonbbd426f2014-02-13 11:26:41 +00002231 DIFROMREG(bits, MIPSInst_FS(ir));
2232
Linus Torvalds1da177e2005-04-16 15:20:36 -07002233 switch (MIPSInst_FUNC(ir)) {
2234 case fcvts_op:
2235 /* convert long to single precision real */
Paul Burtonbbd426f2014-02-13 11:26:41 +00002236 rv.s = ieee754sp_flong(bits);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002237 rfmt = s_fmt;
2238 goto copcsr;
2239 case fcvtd_op:
2240 /* convert long to double precision real */
Paul Burtonbbd426f2014-02-13 11:26:41 +00002241 rv.d = ieee754dp_flong(bits);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002242 rfmt = d_fmt;
2243 goto copcsr;
Markos Chandrasf8c3c672015-08-13 09:56:28 +02002244 default: {
2245 /* Emulating the new CMP.condn.fmt R6 instruction */
2246 int cmpop = MIPSInst_FUNC(ir) & CMPOP_MASK;
2247 int sig = MIPSInst_FUNC(ir) & SIGN_BIT;
2248 union ieee754dp fs, ft;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002249
Markos Chandrasf8c3c672015-08-13 09:56:28 +02002250 if (!cpu_has_mips_r6 ||
2251 (MIPSInst_FUNC(ir) & 0x20))
2252 return SIGILL;
2253
2254 /* fmt is l_fmt for double precision so fix it */
2255 rfmt = d_fmt;
2256 /* default to false */
2257 rv.l = 0;
2258
2259 /* CMP.condn.D */
2260 DPFROMREG(fs, MIPSInst_FS(ir));
2261 DPFROMREG(ft, MIPSInst_FT(ir));
2262
2263 /* positive predicates */
2264 if (!(MIPSInst_FUNC(ir) & PREDICATE_BIT)) {
2265 if (ieee754dp_cmp(fs, ft,
2266 cmptab[cmpop], sig))
2267 rv.l = -1LL; /* true, all 1s */
2268 if (sig &&
2269 ieee754_cxtest(IEEE754_INVALID_OPERATION))
2270 rcsr = FPU_CSR_INV_X | FPU_CSR_INV_S;
2271 else
2272 goto copcsr;
2273 } else {
2274 /* negative predicates */
2275 switch (cmpop) {
2276 case 1:
2277 case 2:
2278 case 3:
2279 if (ieee754dp_cmp(fs, ft,
2280 negative_cmptab[cmpop],
2281 sig))
2282 rv.l = -1LL; /* true, all 1s */
2283 if (sig &&
2284 ieee754_cxtest(IEEE754_INVALID_OPERATION))
2285 rcsr = FPU_CSR_INV_X | FPU_CSR_INV_S;
2286 else
2287 goto copcsr;
2288 break;
2289 default:
2290 /* Reserved R6 ops */
2291 pr_err("Reserved MIPS R6 CMP.condn.D operation\n");
2292 return SIGILL;
2293 }
2294 }
2295 break;
2296 }
2297 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002298 default:
2299 return SIGILL;
2300 }
2301
2302 /*
2303 * Update the fpu CSR register for this operation.
2304 * If an exception is required, generate a tidy SIGFPE exception,
2305 * without updating the result register.
2306 * Note: cause exception bits do not accumulate, they are rewritten
2307 * for each op; only the flag/sticky bits accumulate.
2308 */
2309 ctx->fcr31 = (ctx->fcr31 & ~FPU_CSR_ALL_X) | rcsr;
2310 if ((ctx->fcr31 >> 5) & ctx->fcr31 & FPU_CSR_ALL_E) {
Ralf Baechle3f7cac42014-04-26 01:49:14 +02002311 /*printk ("SIGFPE: FPU csr = %08x\n",ctx->fcr31); */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002312 return SIGFPE;
2313 }
2314
2315 /*
2316 * Now we can safely write the result back to the register file.
2317 */
2318 switch (rfmt) {
Ralf Baechle08a07902014-04-19 13:11:37 +02002319 case -1:
2320
2321 if (cpu_has_mips_4_5_r)
Rob Kendrickc3b9b942014-07-23 10:03:58 +01002322 cbit = fpucondbit[MIPSInst_FD(ir) >> 2];
Linus Torvalds1da177e2005-04-16 15:20:36 -07002323 else
Ralf Baechle08a07902014-04-19 13:11:37 +02002324 cbit = FPU_CSR_COND;
2325 if (rv.w)
2326 ctx->fcr31 |= cbit;
2327 else
2328 ctx->fcr31 &= ~cbit;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002329 break;
Ralf Baechle08a07902014-04-19 13:11:37 +02002330
Linus Torvalds1da177e2005-04-16 15:20:36 -07002331 case d_fmt:
2332 DPTOREG(rv.d, MIPSInst_FD(ir));
2333 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002334 case s_fmt:
2335 SPTOREG(rv.s, MIPSInst_FD(ir));
2336 break;
2337 case w_fmt:
2338 SITOREG(rv.w, MIPSInst_FD(ir));
2339 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002340 case l_fmt:
Maciej W. Rozycki2d83fea2015-04-03 23:26:49 +01002341 if (!cpu_has_mips_3_4_5_64_r2_r6)
Ralf Baechle08a07902014-04-19 13:11:37 +02002342 return SIGILL;
2343
Linus Torvalds1da177e2005-04-16 15:20:36 -07002344 DITOREG(rv.l, MIPSInst_FD(ir));
2345 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002346 default:
2347 return SIGILL;
2348 }
2349
2350 return 0;
2351}
2352
Atsushi Nemotoe04582b2006-10-09 00:10:01 +09002353int fpu_emulator_cop1Handler(struct pt_regs *xcp, struct mips_fpu_struct *ctx,
David Daney515b0292010-10-21 16:32:26 -07002354 int has_fpu, void *__user *fault_addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002355{
Ralf Baechle333d1f62005-02-28 17:55:57 +00002356 unsigned long oldepc, prevepc;
Leonid Yegoshin102cedc2013-03-25 12:09:02 -05002357 struct mm_decoded_insn dec_insn;
2358 u16 instr[4];
2359 u16 *instr_ptr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002360 int sig = 0;
2361
2362 oldepc = xcp->cp0_epc;
2363 do {
2364 prevepc = xcp->cp0_epc;
2365
Leonid Yegoshin102cedc2013-03-25 12:09:02 -05002366 if (get_isa16_mode(prevepc) && cpu_has_mmips) {
2367 /*
2368 * Get next 2 microMIPS instructions and convert them
2369 * into 32-bit instructions.
2370 */
2371 if ((get_user(instr[0], (u16 __user *)msk_isa16_mode(xcp->cp0_epc))) ||
2372 (get_user(instr[1], (u16 __user *)msk_isa16_mode(xcp->cp0_epc + 2))) ||
2373 (get_user(instr[2], (u16 __user *)msk_isa16_mode(xcp->cp0_epc + 4))) ||
2374 (get_user(instr[3], (u16 __user *)msk_isa16_mode(xcp->cp0_epc + 6)))) {
2375 MIPS_FPU_EMU_INC_STATS(errors);
2376 return SIGBUS;
2377 }
2378 instr_ptr = instr;
2379
2380 /* Get first instruction. */
2381 if (mm_insn_16bit(*instr_ptr)) {
2382 /* Duplicate the half-word. */
2383 dec_insn.insn = (*instr_ptr << 16) |
2384 (*instr_ptr);
2385 /* 16-bit instruction. */
2386 dec_insn.pc_inc = 2;
2387 instr_ptr += 1;
2388 } else {
2389 dec_insn.insn = (*instr_ptr << 16) |
2390 *(instr_ptr+1);
2391 /* 32-bit instruction. */
2392 dec_insn.pc_inc = 4;
2393 instr_ptr += 2;
2394 }
2395 /* Get second instruction. */
2396 if (mm_insn_16bit(*instr_ptr)) {
2397 /* Duplicate the half-word. */
2398 dec_insn.next_insn = (*instr_ptr << 16) |
2399 (*instr_ptr);
2400 /* 16-bit instruction. */
2401 dec_insn.next_pc_inc = 2;
2402 } else {
2403 dec_insn.next_insn = (*instr_ptr << 16) |
2404 *(instr_ptr+1);
2405 /* 32-bit instruction. */
2406 dec_insn.next_pc_inc = 4;
2407 }
2408 dec_insn.micro_mips_mode = 1;
2409 } else {
2410 if ((get_user(dec_insn.insn,
2411 (mips_instruction __user *) xcp->cp0_epc)) ||
2412 (get_user(dec_insn.next_insn,
2413 (mips_instruction __user *)(xcp->cp0_epc+4)))) {
2414 MIPS_FPU_EMU_INC_STATS(errors);
2415 return SIGBUS;
2416 }
2417 dec_insn.pc_inc = 4;
2418 dec_insn.next_pc_inc = 4;
2419 dec_insn.micro_mips_mode = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002420 }
Leonid Yegoshin102cedc2013-03-25 12:09:02 -05002421
2422 if ((dec_insn.insn == 0) ||
2423 ((dec_insn.pc_inc == 2) &&
2424 ((dec_insn.insn & 0xffff) == MM_NOP16)))
2425 xcp->cp0_epc += dec_insn.pc_inc; /* Skip NOPs */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002426 else {
Ralf Baechlecd21dfc2005-04-28 13:39:10 +00002427 /*
Maciej W. Rozycki2cfcf8a2015-04-03 23:24:56 +01002428 * The 'ieee754_csr' is an alias of ctx->fcr31.
2429 * No need to copy ctx->fcr31 to ieee754_csr.
Ralf Baechlecd21dfc2005-04-28 13:39:10 +00002430 */
Leonid Yegoshin102cedc2013-03-25 12:09:02 -05002431 sig = cop1Emulate(xcp, ctx, dec_insn, fault_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002432 }
2433
Atsushi Nemotoe04582b2006-10-09 00:10:01 +09002434 if (has_fpu)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002435 break;
2436 if (sig)
2437 break;
2438
2439 cond_resched();
2440 } while (xcp->cp0_epc > prevepc);
2441
2442 /* SIGILL indicates a non-fpu instruction */
2443 if (sig == SIGILL && xcp->cp0_epc != oldepc)
Ralf Baechle3f7cac42014-04-26 01:49:14 +02002444 /* but if EPC has advanced, then ignore it */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002445 sig = 0;
2446
2447 return sig;
2448}