blob: 0d1a29849a7e67e6800ac93c89f6afad90531abe [file] [log] [blame]
Alex Deucher8cc1a532013-04-09 12:41:24 -04001/*
2 * Copyright 2012 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 * Authors: Alex Deucher
23 */
24#ifndef CIK_H
25#define CIK_H
26
27#define BONAIRE_GB_ADDR_CONFIG_GOLDEN 0x12010001
28
29#define CIK_RB_BITMAP_WIDTH_PER_SH 2
30
Alex Deucher1c491652013-04-09 12:45:26 -040031#define VGA_HDP_CONTROL 0x328
32#define VGA_MEMORY_DISABLE (1 << 4)
33
Alex Deucher8cc1a532013-04-09 12:41:24 -040034#define DMIF_ADDR_CALC 0xC00
35
Alex Deucher1c491652013-04-09 12:45:26 -040036#define SRBM_GFX_CNTL 0xE44
37#define PIPEID(x) ((x) << 0)
38#define MEID(x) ((x) << 2)
39#define VMID(x) ((x) << 4)
40#define QUEUEID(x) ((x) << 8)
41
Alex Deucher6f2043c2013-04-09 12:43:41 -040042#define SRBM_STATUS2 0xE4C
43#define SRBM_STATUS 0xE50
44
Alex Deucher1c491652013-04-09 12:45:26 -040045#define VM_L2_CNTL 0x1400
46#define ENABLE_L2_CACHE (1 << 0)
47#define ENABLE_L2_FRAGMENT_PROCESSING (1 << 1)
48#define L2_CACHE_PTE_ENDIAN_SWAP_MODE(x) ((x) << 2)
49#define L2_CACHE_PDE_ENDIAN_SWAP_MODE(x) ((x) << 4)
50#define ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE (1 << 9)
51#define ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE (1 << 10)
52#define EFFECTIVE_L2_QUEUE_SIZE(x) (((x) & 7) << 15)
53#define CONTEXT1_IDENTITY_ACCESS_MODE(x) (((x) & 3) << 19)
54#define VM_L2_CNTL2 0x1404
55#define INVALIDATE_ALL_L1_TLBS (1 << 0)
56#define INVALIDATE_L2_CACHE (1 << 1)
57#define INVALIDATE_CACHE_MODE(x) ((x) << 26)
58#define INVALIDATE_PTE_AND_PDE_CACHES 0
59#define INVALIDATE_ONLY_PTE_CACHES 1
60#define INVALIDATE_ONLY_PDE_CACHES 2
61#define VM_L2_CNTL3 0x1408
62#define BANK_SELECT(x) ((x) << 0)
63#define L2_CACHE_UPDATE_MODE(x) ((x) << 6)
64#define L2_CACHE_BIGK_FRAGMENT_SIZE(x) ((x) << 15)
65#define L2_CACHE_BIGK_ASSOCIATIVITY (1 << 20)
66#define VM_L2_STATUS 0x140C
67#define L2_BUSY (1 << 0)
68#define VM_CONTEXT0_CNTL 0x1410
69#define ENABLE_CONTEXT (1 << 0)
70#define PAGE_TABLE_DEPTH(x) (((x) & 3) << 1)
Alex Deuchera00024b2012-09-18 16:06:01 -040071#define RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 3)
Alex Deucher1c491652013-04-09 12:45:26 -040072#define RANGE_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 4)
Alex Deuchera00024b2012-09-18 16:06:01 -040073#define DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 6)
74#define DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 7)
75#define PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 9)
76#define PDE0_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 10)
77#define VALID_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 12)
78#define VALID_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 13)
79#define READ_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 15)
80#define READ_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 16)
81#define WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 18)
82#define WRITE_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 19)
Alex Deucher1c491652013-04-09 12:45:26 -040083#define VM_CONTEXT1_CNTL 0x1414
84#define VM_CONTEXT0_CNTL2 0x1430
85#define VM_CONTEXT1_CNTL2 0x1434
86#define VM_CONTEXT8_PAGE_TABLE_BASE_ADDR 0x1438
87#define VM_CONTEXT9_PAGE_TABLE_BASE_ADDR 0x143c
88#define VM_CONTEXT10_PAGE_TABLE_BASE_ADDR 0x1440
89#define VM_CONTEXT11_PAGE_TABLE_BASE_ADDR 0x1444
90#define VM_CONTEXT12_PAGE_TABLE_BASE_ADDR 0x1448
91#define VM_CONTEXT13_PAGE_TABLE_BASE_ADDR 0x144c
92#define VM_CONTEXT14_PAGE_TABLE_BASE_ADDR 0x1450
93#define VM_CONTEXT15_PAGE_TABLE_BASE_ADDR 0x1454
94
95#define VM_INVALIDATE_REQUEST 0x1478
96#define VM_INVALIDATE_RESPONSE 0x147c
97
98#define VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR 0x1518
99#define VM_CONTEXT1_PROTECTION_FAULT_DEFAULT_ADDR 0x151c
100
101#define VM_CONTEXT0_PAGE_TABLE_BASE_ADDR 0x153c
102#define VM_CONTEXT1_PAGE_TABLE_BASE_ADDR 0x1540
103#define VM_CONTEXT2_PAGE_TABLE_BASE_ADDR 0x1544
104#define VM_CONTEXT3_PAGE_TABLE_BASE_ADDR 0x1548
105#define VM_CONTEXT4_PAGE_TABLE_BASE_ADDR 0x154c
106#define VM_CONTEXT5_PAGE_TABLE_BASE_ADDR 0x1550
107#define VM_CONTEXT6_PAGE_TABLE_BASE_ADDR 0x1554
108#define VM_CONTEXT7_PAGE_TABLE_BASE_ADDR 0x1558
109#define VM_CONTEXT0_PAGE_TABLE_START_ADDR 0x155c
110#define VM_CONTEXT1_PAGE_TABLE_START_ADDR 0x1560
111
112#define VM_CONTEXT0_PAGE_TABLE_END_ADDR 0x157C
113#define VM_CONTEXT1_PAGE_TABLE_END_ADDR 0x1580
114
Alex Deucher8cc1a532013-04-09 12:41:24 -0400115#define MC_SHARED_CHMAP 0x2004
116#define NOOFCHAN_SHIFT 12
117#define NOOFCHAN_MASK 0x0000f000
118#define MC_SHARED_CHREMAP 0x2008
119
Alex Deucher1c491652013-04-09 12:45:26 -0400120#define CHUB_CONTROL 0x1864
121#define BYPASS_VM (1 << 0)
122
123#define MC_VM_FB_LOCATION 0x2024
124#define MC_VM_AGP_TOP 0x2028
125#define MC_VM_AGP_BOT 0x202C
126#define MC_VM_AGP_BASE 0x2030
127#define MC_VM_SYSTEM_APERTURE_LOW_ADDR 0x2034
128#define MC_VM_SYSTEM_APERTURE_HIGH_ADDR 0x2038
129#define MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR 0x203C
130
131#define MC_VM_MX_L1_TLB_CNTL 0x2064
132#define ENABLE_L1_TLB (1 << 0)
133#define ENABLE_L1_FRAGMENT_PROCESSING (1 << 1)
134#define SYSTEM_ACCESS_MODE_PA_ONLY (0 << 3)
135#define SYSTEM_ACCESS_MODE_USE_SYS_MAP (1 << 3)
136#define SYSTEM_ACCESS_MODE_IN_SYS (2 << 3)
137#define SYSTEM_ACCESS_MODE_NOT_IN_SYS (3 << 3)
138#define SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU (0 << 5)
139#define ENABLE_ADVANCED_DRIVER_MODEL (1 << 6)
140#define MC_VM_FB_OFFSET 0x2068
141
Alex Deucherbc8273f2012-06-29 19:44:04 -0400142#define MC_SHARED_BLACKOUT_CNTL 0x20ac
143
Alex Deucher8cc1a532013-04-09 12:41:24 -0400144#define MC_ARB_RAMCFG 0x2760
145#define NOOFBANK_SHIFT 0
146#define NOOFBANK_MASK 0x00000003
147#define NOOFRANK_SHIFT 2
148#define NOOFRANK_MASK 0x00000004
149#define NOOFROWS_SHIFT 3
150#define NOOFROWS_MASK 0x00000038
151#define NOOFCOLS_SHIFT 6
152#define NOOFCOLS_MASK 0x000000C0
153#define CHANSIZE_SHIFT 8
154#define CHANSIZE_MASK 0x00000100
155#define NOOFGROUPS_SHIFT 12
156#define NOOFGROUPS_MASK 0x00001000
157
Alex Deucherbc8273f2012-06-29 19:44:04 -0400158#define MC_SEQ_SUP_CNTL 0x28c8
159#define RUN_MASK (1 << 0)
160#define MC_SEQ_SUP_PGM 0x28cc
161
162#define MC_SEQ_TRAIN_WAKEUP_CNTL 0x28e8
163#define TRAIN_DONE_D0 (1 << 30)
164#define TRAIN_DONE_D1 (1 << 31)
165
166#define MC_IO_PAD_CNTL_D0 0x29d0
167#define MEM_FALL_OUT_CMD (1 << 8)
168
169#define MC_SEQ_IO_DEBUG_INDEX 0x2a44
170#define MC_SEQ_IO_DEBUG_DATA 0x2a48
171
Alex Deucher8cc1a532013-04-09 12:41:24 -0400172#define HDP_HOST_PATH_CNTL 0x2C00
173#define HDP_NONSURFACE_BASE 0x2C04
174#define HDP_NONSURFACE_INFO 0x2C08
175#define HDP_NONSURFACE_SIZE 0x2C0C
176
177#define HDP_ADDR_CONFIG 0x2F48
178#define HDP_MISC_CNTL 0x2F4C
179#define HDP_FLUSH_INVALIDATE_CACHE (1 << 0)
180
Alex Deucher1c491652013-04-09 12:45:26 -0400181#define CONFIG_MEMSIZE 0x5428
182
183#define HDP_MEM_COHERENCY_FLUSH_CNTL 0x5480
184
Alex Deucher8cc1a532013-04-09 12:41:24 -0400185#define BIF_FB_EN 0x5490
186#define FB_READ_EN (1 << 0)
187#define FB_WRITE_EN (1 << 1)
188
Alex Deucher1c491652013-04-09 12:45:26 -0400189#define HDP_REG_COHERENCY_FLUSH_CNTL 0x54A0
190
Alex Deucher8cc1a532013-04-09 12:41:24 -0400191#define GRBM_CNTL 0x8000
192#define GRBM_READ_TIMEOUT(x) ((x) << 0)
193
Alex Deucher6f2043c2013-04-09 12:43:41 -0400194#define GRBM_STATUS2 0x8008
195#define ME0PIPE1_CMDFIFO_AVAIL_MASK 0x0000000F
196#define ME0PIPE1_CF_RQ_PENDING (1 << 4)
197#define ME0PIPE1_PF_RQ_PENDING (1 << 5)
198#define ME1PIPE0_RQ_PENDING (1 << 6)
199#define ME1PIPE1_RQ_PENDING (1 << 7)
200#define ME1PIPE2_RQ_PENDING (1 << 8)
201#define ME1PIPE3_RQ_PENDING (1 << 9)
202#define ME2PIPE0_RQ_PENDING (1 << 10)
203#define ME2PIPE1_RQ_PENDING (1 << 11)
204#define ME2PIPE2_RQ_PENDING (1 << 12)
205#define ME2PIPE3_RQ_PENDING (1 << 13)
206#define RLC_RQ_PENDING (1 << 14)
207#define RLC_BUSY (1 << 24)
208#define TC_BUSY (1 << 25)
209#define CPF_BUSY (1 << 28)
210#define CPC_BUSY (1 << 29)
211#define CPG_BUSY (1 << 30)
212
213#define GRBM_STATUS 0x8010
214#define ME0PIPE0_CMDFIFO_AVAIL_MASK 0x0000000F
215#define SRBM_RQ_PENDING (1 << 5)
216#define ME0PIPE0_CF_RQ_PENDING (1 << 7)
217#define ME0PIPE0_PF_RQ_PENDING (1 << 8)
218#define GDS_DMA_RQ_PENDING (1 << 9)
219#define DB_CLEAN (1 << 12)
220#define CB_CLEAN (1 << 13)
221#define TA_BUSY (1 << 14)
222#define GDS_BUSY (1 << 15)
223#define WD_BUSY_NO_DMA (1 << 16)
224#define VGT_BUSY (1 << 17)
225#define IA_BUSY_NO_DMA (1 << 18)
226#define IA_BUSY (1 << 19)
227#define SX_BUSY (1 << 20)
228#define WD_BUSY (1 << 21)
229#define SPI_BUSY (1 << 22)
230#define BCI_BUSY (1 << 23)
231#define SC_BUSY (1 << 24)
232#define PA_BUSY (1 << 25)
233#define DB_BUSY (1 << 26)
234#define CP_COHERENCY_BUSY (1 << 28)
235#define CP_BUSY (1 << 29)
236#define CB_BUSY (1 << 30)
237#define GUI_ACTIVE (1 << 31)
238#define GRBM_STATUS_SE0 0x8014
239#define GRBM_STATUS_SE1 0x8018
240#define GRBM_STATUS_SE2 0x8038
241#define GRBM_STATUS_SE3 0x803C
242#define SE_DB_CLEAN (1 << 1)
243#define SE_CB_CLEAN (1 << 2)
244#define SE_BCI_BUSY (1 << 22)
245#define SE_VGT_BUSY (1 << 23)
246#define SE_PA_BUSY (1 << 24)
247#define SE_TA_BUSY (1 << 25)
248#define SE_SX_BUSY (1 << 26)
249#define SE_SPI_BUSY (1 << 27)
250#define SE_SC_BUSY (1 << 29)
251#define SE_DB_BUSY (1 << 30)
252#define SE_CB_BUSY (1 << 31)
253
254#define GRBM_SOFT_RESET 0x8020
255#define SOFT_RESET_CP (1 << 0) /* All CP blocks */
256#define SOFT_RESET_RLC (1 << 2) /* RLC */
257#define SOFT_RESET_GFX (1 << 16) /* GFX */
258#define SOFT_RESET_CPF (1 << 17) /* CP fetcher shared by gfx and compute */
259#define SOFT_RESET_CPC (1 << 18) /* CP Compute (MEC1/2) */
260#define SOFT_RESET_CPG (1 << 19) /* CP GFX (PFP, ME, CE) */
261
262#define CP_MEC_CNTL 0x8234
263#define MEC_ME2_HALT (1 << 28)
264#define MEC_ME1_HALT (1 << 30)
265
Alex Deucher841cf442012-12-18 21:47:44 -0500266#define CP_MEC_CNTL 0x8234
267#define MEC_ME2_HALT (1 << 28)
268#define MEC_ME1_HALT (1 << 30)
269
Alex Deucher6f2043c2013-04-09 12:43:41 -0400270#define CP_ME_CNTL 0x86D8
271#define CP_CE_HALT (1 << 24)
272#define CP_PFP_HALT (1 << 26)
273#define CP_ME_HALT (1 << 28)
274
Alex Deucher841cf442012-12-18 21:47:44 -0500275#define CP_RB0_RPTR 0x8700
276#define CP_RB_WPTR_DELAY 0x8704
277
Alex Deucher8cc1a532013-04-09 12:41:24 -0400278#define CP_MEQ_THRESHOLDS 0x8764
279#define MEQ1_START(x) ((x) << 0)
280#define MEQ2_START(x) ((x) << 8)
281
282#define VGT_VTX_VECT_EJECT_REG 0x88B0
283
284#define VGT_CACHE_INVALIDATION 0x88C4
285#define CACHE_INVALIDATION(x) ((x) << 0)
286#define VC_ONLY 0
287#define TC_ONLY 1
288#define VC_AND_TC 2
289#define AUTO_INVLD_EN(x) ((x) << 6)
290#define NO_AUTO 0
291#define ES_AUTO 1
292#define GS_AUTO 2
293#define ES_AND_GS_AUTO 3
294
295#define VGT_GS_VERTEX_REUSE 0x88D4
296
297#define CC_GC_SHADER_ARRAY_CONFIG 0x89bc
298#define INACTIVE_CUS_MASK 0xFFFF0000
299#define INACTIVE_CUS_SHIFT 16
300#define GC_USER_SHADER_ARRAY_CONFIG 0x89c0
301
302#define PA_CL_ENHANCE 0x8A14
303#define CLIP_VTX_REORDER_ENA (1 << 0)
304#define NUM_CLIP_SEQ(x) ((x) << 1)
305
306#define PA_SC_FORCE_EOV_MAX_CNTS 0x8B24
307#define FORCE_EOV_MAX_CLK_CNT(x) ((x) << 0)
308#define FORCE_EOV_MAX_REZ_CNT(x) ((x) << 16)
309
310#define PA_SC_FIFO_SIZE 0x8BCC
311#define SC_FRONTEND_PRIM_FIFO_SIZE(x) ((x) << 0)
312#define SC_BACKEND_PRIM_FIFO_SIZE(x) ((x) << 6)
313#define SC_HIZ_TILE_FIFO_SIZE(x) ((x) << 15)
314#define SC_EARLYZ_TILE_FIFO_SIZE(x) ((x) << 23)
315
316#define PA_SC_ENHANCE 0x8BF0
317#define ENABLE_PA_SC_OUT_OF_ORDER (1 << 0)
318#define DISABLE_PA_SC_GUIDANCE (1 << 13)
319
320#define SQ_CONFIG 0x8C00
321
Alex Deucher1c491652013-04-09 12:45:26 -0400322#define SH_MEM_BASES 0x8C28
323/* if PTR32, these are the bases for scratch and lds */
324#define PRIVATE_BASE(x) ((x) << 0) /* scratch */
325#define SHARED_BASE(x) ((x) << 16) /* LDS */
326#define SH_MEM_APE1_BASE 0x8C2C
327/* if PTR32, this is the base location of GPUVM */
328#define SH_MEM_APE1_LIMIT 0x8C30
329/* if PTR32, this is the upper limit of GPUVM */
330#define SH_MEM_CONFIG 0x8C34
331#define PTR32 (1 << 0)
332#define ALIGNMENT_MODE(x) ((x) << 2)
333#define SH_MEM_ALIGNMENT_MODE_DWORD 0
334#define SH_MEM_ALIGNMENT_MODE_DWORD_STRICT 1
335#define SH_MEM_ALIGNMENT_MODE_STRICT 2
336#define SH_MEM_ALIGNMENT_MODE_UNALIGNED 3
337#define DEFAULT_MTYPE(x) ((x) << 4)
338#define APE1_MTYPE(x) ((x) << 7)
339
Alex Deucher8cc1a532013-04-09 12:41:24 -0400340#define SX_DEBUG_1 0x9060
341
342#define SPI_CONFIG_CNTL 0x9100
343
344#define SPI_CONFIG_CNTL_1 0x913C
345#define VTX_DONE_DELAY(x) ((x) << 0)
346#define INTERP_ONE_PRIM_PER_ROW (1 << 4)
347
348#define TA_CNTL_AUX 0x9508
349
350#define DB_DEBUG 0x9830
351#define DB_DEBUG2 0x9834
352#define DB_DEBUG3 0x9838
353
354#define CC_RB_BACKEND_DISABLE 0x98F4
355#define BACKEND_DISABLE(x) ((x) << 16)
356#define GB_ADDR_CONFIG 0x98F8
357#define NUM_PIPES(x) ((x) << 0)
358#define NUM_PIPES_MASK 0x00000007
359#define NUM_PIPES_SHIFT 0
360#define PIPE_INTERLEAVE_SIZE(x) ((x) << 4)
361#define PIPE_INTERLEAVE_SIZE_MASK 0x00000070
362#define PIPE_INTERLEAVE_SIZE_SHIFT 4
363#define NUM_SHADER_ENGINES(x) ((x) << 12)
364#define NUM_SHADER_ENGINES_MASK 0x00003000
365#define NUM_SHADER_ENGINES_SHIFT 12
366#define SHADER_ENGINE_TILE_SIZE(x) ((x) << 16)
367#define SHADER_ENGINE_TILE_SIZE_MASK 0x00070000
368#define SHADER_ENGINE_TILE_SIZE_SHIFT 16
369#define ROW_SIZE(x) ((x) << 28)
370#define ROW_SIZE_MASK 0x30000000
371#define ROW_SIZE_SHIFT 28
372
373#define GB_TILE_MODE0 0x9910
374# define ARRAY_MODE(x) ((x) << 2)
375# define ARRAY_LINEAR_GENERAL 0
376# define ARRAY_LINEAR_ALIGNED 1
377# define ARRAY_1D_TILED_THIN1 2
378# define ARRAY_2D_TILED_THIN1 4
379# define ARRAY_PRT_TILED_THIN1 5
380# define ARRAY_PRT_2D_TILED_THIN1 6
381# define PIPE_CONFIG(x) ((x) << 6)
382# define ADDR_SURF_P2 0
383# define ADDR_SURF_P4_8x16 4
384# define ADDR_SURF_P4_16x16 5
385# define ADDR_SURF_P4_16x32 6
386# define ADDR_SURF_P4_32x32 7
387# define ADDR_SURF_P8_16x16_8x16 8
388# define ADDR_SURF_P8_16x32_8x16 9
389# define ADDR_SURF_P8_32x32_8x16 10
390# define ADDR_SURF_P8_16x32_16x16 11
391# define ADDR_SURF_P8_32x32_16x16 12
392# define ADDR_SURF_P8_32x32_16x32 13
393# define ADDR_SURF_P8_32x64_32x32 14
394# define TILE_SPLIT(x) ((x) << 11)
395# define ADDR_SURF_TILE_SPLIT_64B 0
396# define ADDR_SURF_TILE_SPLIT_128B 1
397# define ADDR_SURF_TILE_SPLIT_256B 2
398# define ADDR_SURF_TILE_SPLIT_512B 3
399# define ADDR_SURF_TILE_SPLIT_1KB 4
400# define ADDR_SURF_TILE_SPLIT_2KB 5
401# define ADDR_SURF_TILE_SPLIT_4KB 6
402# define MICRO_TILE_MODE_NEW(x) ((x) << 22)
403# define ADDR_SURF_DISPLAY_MICRO_TILING 0
404# define ADDR_SURF_THIN_MICRO_TILING 1
405# define ADDR_SURF_DEPTH_MICRO_TILING 2
406# define ADDR_SURF_ROTATED_MICRO_TILING 3
407# define SAMPLE_SPLIT(x) ((x) << 25)
408# define ADDR_SURF_SAMPLE_SPLIT_1 0
409# define ADDR_SURF_SAMPLE_SPLIT_2 1
410# define ADDR_SURF_SAMPLE_SPLIT_4 2
411# define ADDR_SURF_SAMPLE_SPLIT_8 3
412
413#define GB_MACROTILE_MODE0 0x9990
414# define BANK_WIDTH(x) ((x) << 0)
415# define ADDR_SURF_BANK_WIDTH_1 0
416# define ADDR_SURF_BANK_WIDTH_2 1
417# define ADDR_SURF_BANK_WIDTH_4 2
418# define ADDR_SURF_BANK_WIDTH_8 3
419# define BANK_HEIGHT(x) ((x) << 2)
420# define ADDR_SURF_BANK_HEIGHT_1 0
421# define ADDR_SURF_BANK_HEIGHT_2 1
422# define ADDR_SURF_BANK_HEIGHT_4 2
423# define ADDR_SURF_BANK_HEIGHT_8 3
424# define MACRO_TILE_ASPECT(x) ((x) << 4)
425# define ADDR_SURF_MACRO_ASPECT_1 0
426# define ADDR_SURF_MACRO_ASPECT_2 1
427# define ADDR_SURF_MACRO_ASPECT_4 2
428# define ADDR_SURF_MACRO_ASPECT_8 3
429# define NUM_BANKS(x) ((x) << 6)
430# define ADDR_SURF_2_BANK 0
431# define ADDR_SURF_4_BANK 1
432# define ADDR_SURF_8_BANK 2
433# define ADDR_SURF_16_BANK 3
434
435#define CB_HW_CONTROL 0x9A10
436
437#define GC_USER_RB_BACKEND_DISABLE 0x9B7C
438#define BACKEND_DISABLE_MASK 0x00FF0000
439#define BACKEND_DISABLE_SHIFT 16
440
441#define TCP_CHAN_STEER_LO 0xac0c
442#define TCP_CHAN_STEER_HI 0xac10
443
Alex Deucher1c491652013-04-09 12:45:26 -0400444#define TC_CFG_L1_LOAD_POLICY0 0xAC68
445#define TC_CFG_L1_LOAD_POLICY1 0xAC6C
446#define TC_CFG_L1_STORE_POLICY 0xAC70
447#define TC_CFG_L2_LOAD_POLICY0 0xAC74
448#define TC_CFG_L2_LOAD_POLICY1 0xAC78
449#define TC_CFG_L2_STORE_POLICY0 0xAC7C
450#define TC_CFG_L2_STORE_POLICY1 0xAC80
451#define TC_CFG_L2_ATOMIC_POLICY 0xAC84
452#define TC_CFG_L1_VOLATILE 0xAC88
453#define TC_CFG_L2_VOLATILE 0xAC8C
454
Alex Deucher841cf442012-12-18 21:47:44 -0500455#define CP_RB0_BASE 0xC100
456#define CP_RB0_CNTL 0xC104
457#define RB_BUFSZ(x) ((x) << 0)
458#define RB_BLKSZ(x) ((x) << 8)
459#define BUF_SWAP_32BIT (2 << 16)
460#define RB_NO_UPDATE (1 << 27)
461#define RB_RPTR_WR_ENA (1 << 31)
462
463#define CP_RB0_RPTR_ADDR 0xC10C
464#define RB_RPTR_SWAP_32BIT (2 << 0)
465#define CP_RB0_RPTR_ADDR_HI 0xC110
466#define CP_RB0_WPTR 0xC114
467
468#define CP_DEVICE_ID 0xC12C
469#define CP_ENDIAN_SWAP 0xC140
470#define CP_RB_VMID 0xC144
471
472#define CP_PFP_UCODE_ADDR 0xC150
473#define CP_PFP_UCODE_DATA 0xC154
474#define CP_ME_RAM_RADDR 0xC158
475#define CP_ME_RAM_WADDR 0xC15C
476#define CP_ME_RAM_DATA 0xC160
477
478#define CP_CE_UCODE_ADDR 0xC168
479#define CP_CE_UCODE_DATA 0xC16C
480#define CP_MEC_ME1_UCODE_ADDR 0xC170
481#define CP_MEC_ME1_UCODE_DATA 0xC174
482#define CP_MEC_ME2_UCODE_ADDR 0xC178
483#define CP_MEC_ME2_UCODE_DATA 0xC17C
484
485#define CP_MAX_CONTEXT 0xC2B8
486
487#define CP_RB0_BASE_HI 0xC2C4
488
Alex Deucher8cc1a532013-04-09 12:41:24 -0400489#define PA_SC_RASTER_CONFIG 0x28350
490# define RASTER_CONFIG_RB_MAP_0 0
491# define RASTER_CONFIG_RB_MAP_1 1
492# define RASTER_CONFIG_RB_MAP_2 2
493# define RASTER_CONFIG_RB_MAP_3 3
494
Alex Deucher841cf442012-12-18 21:47:44 -0500495#define SCRATCH_REG0 0x30100
496#define SCRATCH_REG1 0x30104
497#define SCRATCH_REG2 0x30108
498#define SCRATCH_REG3 0x3010C
499#define SCRATCH_REG4 0x30110
500#define SCRATCH_REG5 0x30114
501#define SCRATCH_REG6 0x30118
502#define SCRATCH_REG7 0x3011C
503
504#define SCRATCH_UMSK 0x30140
505#define SCRATCH_ADDR 0x30144
506
507#define CP_SEM_WAIT_TIMER 0x301BC
508
509#define CP_SEM_INCOMPLETE_TIMER_CNTL 0x301C8
510
Alex Deucher8cc1a532013-04-09 12:41:24 -0400511#define GRBM_GFX_INDEX 0x30800
512#define INSTANCE_INDEX(x) ((x) << 0)
513#define SH_INDEX(x) ((x) << 8)
514#define SE_INDEX(x) ((x) << 16)
515#define SH_BROADCAST_WRITES (1 << 29)
516#define INSTANCE_BROADCAST_WRITES (1 << 30)
517#define SE_BROADCAST_WRITES (1 << 31)
518
519#define VGT_ESGS_RING_SIZE 0x30900
520#define VGT_GSVS_RING_SIZE 0x30904
521#define VGT_PRIMITIVE_TYPE 0x30908
522#define VGT_INDEX_TYPE 0x3090C
523
524#define VGT_NUM_INDICES 0x30930
525#define VGT_NUM_INSTANCES 0x30934
526#define VGT_TF_RING_SIZE 0x30938
527#define VGT_HS_OFFCHIP_PARAM 0x3093C
528#define VGT_TF_MEMORY_BASE 0x30940
529
530#define PA_SU_LINE_STIPPLE_VALUE 0x30a00
531#define PA_SC_LINE_STIPPLE_STATE 0x30a04
532
533#define SQC_CACHES 0x30d20
534
535#define CP_PERFMON_CNTL 0x36020
536
537#define CGTS_TCC_DISABLE 0x3c00c
538#define CGTS_USER_TCC_DISABLE 0x3c010
539#define TCC_DISABLE_MASK 0xFFFF0000
540#define TCC_DISABLE_SHIFT 16
541
Alex Deucher841cf442012-12-18 21:47:44 -0500542/*
543 * PM4
544 */
545#define PACKET_TYPE0 0
546#define PACKET_TYPE1 1
547#define PACKET_TYPE2 2
548#define PACKET_TYPE3 3
549
550#define CP_PACKET_GET_TYPE(h) (((h) >> 30) & 3)
551#define CP_PACKET_GET_COUNT(h) (((h) >> 16) & 0x3FFF)
552#define CP_PACKET0_GET_REG(h) (((h) & 0xFFFF) << 2)
553#define CP_PACKET3_GET_OPCODE(h) (((h) >> 8) & 0xFF)
554#define PACKET0(reg, n) ((PACKET_TYPE0 << 30) | \
555 (((reg) >> 2) & 0xFFFF) | \
556 ((n) & 0x3FFF) << 16)
557#define CP_PACKET2 0x80000000
558#define PACKET2_PAD_SHIFT 0
559#define PACKET2_PAD_MASK (0x3fffffff << 0)
560
561#define PACKET2(v) (CP_PACKET2 | REG_SET(PACKET2_PAD, (v)))
562
563#define PACKET3(op, n) ((PACKET_TYPE3 << 30) | \
564 (((op) & 0xFF) << 8) | \
565 ((n) & 0x3FFF) << 16)
566
567#define PACKET3_COMPUTE(op, n) (PACKET3(op, n) | 1 << 1)
568
569/* Packet 3 types */
570#define PACKET3_NOP 0x10
571#define PACKET3_SET_BASE 0x11
572#define PACKET3_BASE_INDEX(x) ((x) << 0)
573#define CE_PARTITION_BASE 3
574#define PACKET3_CLEAR_STATE 0x12
575#define PACKET3_INDEX_BUFFER_SIZE 0x13
576#define PACKET3_DISPATCH_DIRECT 0x15
577#define PACKET3_DISPATCH_INDIRECT 0x16
578#define PACKET3_ATOMIC_GDS 0x1D
579#define PACKET3_ATOMIC_MEM 0x1E
580#define PACKET3_OCCLUSION_QUERY 0x1F
581#define PACKET3_SET_PREDICATION 0x20
582#define PACKET3_REG_RMW 0x21
583#define PACKET3_COND_EXEC 0x22
584#define PACKET3_PRED_EXEC 0x23
585#define PACKET3_DRAW_INDIRECT 0x24
586#define PACKET3_DRAW_INDEX_INDIRECT 0x25
587#define PACKET3_INDEX_BASE 0x26
588#define PACKET3_DRAW_INDEX_2 0x27
589#define PACKET3_CONTEXT_CONTROL 0x28
590#define PACKET3_INDEX_TYPE 0x2A
591#define PACKET3_DRAW_INDIRECT_MULTI 0x2C
592#define PACKET3_DRAW_INDEX_AUTO 0x2D
593#define PACKET3_NUM_INSTANCES 0x2F
594#define PACKET3_DRAW_INDEX_MULTI_AUTO 0x30
595#define PACKET3_INDIRECT_BUFFER_CONST 0x33
596#define PACKET3_STRMOUT_BUFFER_UPDATE 0x34
597#define PACKET3_DRAW_INDEX_OFFSET_2 0x35
598#define PACKET3_DRAW_PREAMBLE 0x36
599#define PACKET3_WRITE_DATA 0x37
600#define PACKET3_DRAW_INDEX_INDIRECT_MULTI 0x38
601#define PACKET3_MEM_SEMAPHORE 0x39
602#define PACKET3_COPY_DW 0x3B
603#define PACKET3_WAIT_REG_MEM 0x3C
604#define PACKET3_INDIRECT_BUFFER 0x3F
605#define PACKET3_COPY_DATA 0x40
606#define PACKET3_PFP_SYNC_ME 0x42
607#define PACKET3_SURFACE_SYNC 0x43
608# define PACKET3_DEST_BASE_0_ENA (1 << 0)
609# define PACKET3_DEST_BASE_1_ENA (1 << 1)
610# define PACKET3_CB0_DEST_BASE_ENA (1 << 6)
611# define PACKET3_CB1_DEST_BASE_ENA (1 << 7)
612# define PACKET3_CB2_DEST_BASE_ENA (1 << 8)
613# define PACKET3_CB3_DEST_BASE_ENA (1 << 9)
614# define PACKET3_CB4_DEST_BASE_ENA (1 << 10)
615# define PACKET3_CB5_DEST_BASE_ENA (1 << 11)
616# define PACKET3_CB6_DEST_BASE_ENA (1 << 12)
617# define PACKET3_CB7_DEST_BASE_ENA (1 << 13)
618# define PACKET3_DB_DEST_BASE_ENA (1 << 14)
619# define PACKET3_TCL1_VOL_ACTION_ENA (1 << 15)
620# define PACKET3_TC_VOL_ACTION_ENA (1 << 16) /* L2 */
621# define PACKET3_TC_WB_ACTION_ENA (1 << 18) /* L2 */
622# define PACKET3_DEST_BASE_2_ENA (1 << 19)
623# define PACKET3_DEST_BASE_3_ENA (1 << 21)
624# define PACKET3_TCL1_ACTION_ENA (1 << 22)
625# define PACKET3_TC_ACTION_ENA (1 << 23) /* L2 */
626# define PACKET3_CB_ACTION_ENA (1 << 25)
627# define PACKET3_DB_ACTION_ENA (1 << 26)
628# define PACKET3_SH_KCACHE_ACTION_ENA (1 << 27)
629# define PACKET3_SH_KCACHE_VOL_ACTION_ENA (1 << 28)
630# define PACKET3_SH_ICACHE_ACTION_ENA (1 << 29)
631#define PACKET3_COND_WRITE 0x45
632#define PACKET3_EVENT_WRITE 0x46
633#define EVENT_TYPE(x) ((x) << 0)
634#define EVENT_INDEX(x) ((x) << 8)
635 /* 0 - any non-TS event
636 * 1 - ZPASS_DONE, PIXEL_PIPE_STAT_*
637 * 2 - SAMPLE_PIPELINESTAT
638 * 3 - SAMPLE_STREAMOUTSTAT*
639 * 4 - *S_PARTIAL_FLUSH
640 * 5 - EOP events
641 * 6 - EOS events
642 */
643#define PACKET3_EVENT_WRITE_EOP 0x47
644#define EOP_TCL1_VOL_ACTION_EN (1 << 12)
645#define EOP_TC_VOL_ACTION_EN (1 << 13) /* L2 */
646#define EOP_TC_WB_ACTION_EN (1 << 15) /* L2 */
647#define EOP_TCL1_ACTION_EN (1 << 16)
648#define EOP_TC_ACTION_EN (1 << 17) /* L2 */
649#define CACHE_POLICY(x) ((x) << 25)
650 /* 0 - LRU
651 * 1 - Stream
652 * 2 - Bypass
653 */
654#define TCL2_VOLATILE (1 << 27)
655#define DATA_SEL(x) ((x) << 29)
656 /* 0 - discard
657 * 1 - send low 32bit data
658 * 2 - send 64bit data
659 * 3 - send 64bit GPU counter value
660 * 4 - send 64bit sys counter value
661 */
662#define INT_SEL(x) ((x) << 24)
663 /* 0 - none
664 * 1 - interrupt only (DATA_SEL = 0)
665 * 2 - interrupt when data write is confirmed
666 */
667#define DST_SEL(x) ((x) << 16)
668 /* 0 - MC
669 * 1 - TC/L2
670 */
671#define PACKET3_EVENT_WRITE_EOS 0x48
672#define PACKET3_RELEASE_MEM 0x49
673#define PACKET3_PREAMBLE_CNTL 0x4A
674# define PACKET3_PREAMBLE_BEGIN_CLEAR_STATE (2 << 28)
675# define PACKET3_PREAMBLE_END_CLEAR_STATE (3 << 28)
676#define PACKET3_DMA_DATA 0x50
677#define PACKET3_AQUIRE_MEM 0x58
678#define PACKET3_REWIND 0x59
679#define PACKET3_LOAD_UCONFIG_REG 0x5E
680#define PACKET3_LOAD_SH_REG 0x5F
681#define PACKET3_LOAD_CONFIG_REG 0x60
682#define PACKET3_LOAD_CONTEXT_REG 0x61
683#define PACKET3_SET_CONFIG_REG 0x68
684#define PACKET3_SET_CONFIG_REG_START 0x00008000
685#define PACKET3_SET_CONFIG_REG_END 0x0000b000
686#define PACKET3_SET_CONTEXT_REG 0x69
687#define PACKET3_SET_CONTEXT_REG_START 0x00028000
688#define PACKET3_SET_CONTEXT_REG_END 0x00029000
689#define PACKET3_SET_CONTEXT_REG_INDIRECT 0x73
690#define PACKET3_SET_SH_REG 0x76
691#define PACKET3_SET_SH_REG_START 0x0000b000
692#define PACKET3_SET_SH_REG_END 0x0000c000
693#define PACKET3_SET_SH_REG_OFFSET 0x77
694#define PACKET3_SET_QUEUE_REG 0x78
695#define PACKET3_SET_UCONFIG_REG 0x79
696#define PACKET3_SCRATCH_RAM_WRITE 0x7D
697#define PACKET3_SCRATCH_RAM_READ 0x7E
698#define PACKET3_LOAD_CONST_RAM 0x80
699#define PACKET3_WRITE_CONST_RAM 0x81
700#define PACKET3_DUMP_CONST_RAM 0x83
701#define PACKET3_INCREMENT_CE_COUNTER 0x84
702#define PACKET3_INCREMENT_DE_COUNTER 0x85
703#define PACKET3_WAIT_ON_CE_COUNTER 0x86
704#define PACKET3_WAIT_ON_DE_COUNTER_DIFF 0x88
705
706
Alex Deucher8cc1a532013-04-09 12:41:24 -0400707#endif