blob: 2c64e3f93f1648813460af777e46a5c39ec8d867 [file] [log] [blame]
Magnus Damm9570ef22009-05-01 06:51:00 +00001/*
2 * SuperH Timer Support - TMU
3 *
4 * Copyright (C) 2009 Magnus Damm
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
18 */
19
20#include <linux/init.h>
21#include <linux/platform_device.h>
22#include <linux/spinlock.h>
23#include <linux/interrupt.h>
24#include <linux/ioport.h>
25#include <linux/delay.h>
26#include <linux/io.h>
27#include <linux/clk.h>
28#include <linux/irq.h>
29#include <linux/err.h>
30#include <linux/clocksource.h>
31#include <linux/clockchips.h>
Paul Mundt46a12f72009-05-03 17:57:17 +090032#include <linux/sh_timer.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090033#include <linux/slab.h>
Paul Gortmaker7deeab52011-07-03 13:36:22 -040034#include <linux/module.h>
Rafael J. Wysocki2ee619f2012-03-13 22:40:00 +010035#include <linux/pm_domain.h>
Rafael J. Wysockieaa49a82012-08-06 01:41:20 +020036#include <linux/pm_runtime.h>
Magnus Damm9570ef22009-05-01 06:51:00 +000037
Laurent Pinchart0a72aa32014-01-27 22:04:17 +010038struct sh_tmu_device;
Laurent Pinchartde2d12c2014-01-27 15:29:19 +010039
40struct sh_tmu_channel {
Laurent Pinchart0a72aa32014-01-27 22:04:17 +010041 struct sh_tmu_device *tmu;
Laurent Pinchartde2d12c2014-01-27 15:29:19 +010042
Laurent Pinchart1c56cf62014-02-17 11:27:49 +010043 int irq;
Laurent Pinchartde2d12c2014-01-27 15:29:19 +010044
Magnus Damm9570ef22009-05-01 06:51:00 +000045 unsigned long rate;
46 unsigned long periodic;
47 struct clock_event_device ced;
48 struct clocksource cs;
Rafael J. Wysockieaa49a82012-08-06 01:41:20 +020049 bool cs_enabled;
Rafael J. Wysocki61a53bf2012-08-06 01:48:17 +020050 unsigned int enable_count;
Magnus Damm9570ef22009-05-01 06:51:00 +000051};
52
Laurent Pinchart0a72aa32014-01-27 22:04:17 +010053struct sh_tmu_device {
Laurent Pinchartde2d12c2014-01-27 15:29:19 +010054 struct platform_device *pdev;
55
56 void __iomem *mapbase;
57 struct clk *clk;
58
59 struct sh_tmu_channel channel;
60};
61
Paul Mundtc2225a52012-05-25 13:39:09 +090062static DEFINE_RAW_SPINLOCK(sh_tmu_lock);
Magnus Damm9570ef22009-05-01 06:51:00 +000063
64#define TSTR -1 /* shared register */
65#define TCOR 0 /* channel register */
66#define TCNT 1 /* channel register */
67#define TCR 2 /* channel register */
68
Laurent Pinchartde2d12c2014-01-27 15:29:19 +010069static inline unsigned long sh_tmu_read(struct sh_tmu_channel *ch, int reg_nr)
Magnus Damm9570ef22009-05-01 06:51:00 +000070{
Laurent Pinchartde2d12c2014-01-27 15:29:19 +010071 struct sh_timer_config *cfg = ch->tmu->pdev->dev.platform_data;
72 void __iomem *base = ch->tmu->mapbase;
Magnus Damm9570ef22009-05-01 06:51:00 +000073 unsigned long offs;
74
75 if (reg_nr == TSTR)
76 return ioread8(base - cfg->channel_offset);
77
78 offs = reg_nr << 2;
79
80 if (reg_nr == TCR)
81 return ioread16(base + offs);
82 else
83 return ioread32(base + offs);
84}
85
Laurent Pinchartde2d12c2014-01-27 15:29:19 +010086static inline void sh_tmu_write(struct sh_tmu_channel *ch, int reg_nr,
Magnus Damm9570ef22009-05-01 06:51:00 +000087 unsigned long value)
88{
Laurent Pinchartde2d12c2014-01-27 15:29:19 +010089 struct sh_timer_config *cfg = ch->tmu->pdev->dev.platform_data;
90 void __iomem *base = ch->tmu->mapbase;
Magnus Damm9570ef22009-05-01 06:51:00 +000091 unsigned long offs;
92
93 if (reg_nr == TSTR) {
94 iowrite8(value, base - cfg->channel_offset);
95 return;
96 }
97
98 offs = reg_nr << 2;
99
100 if (reg_nr == TCR)
101 iowrite16(value, base + offs);
102 else
103 iowrite32(value, base + offs);
104}
105
Laurent Pinchartde2d12c2014-01-27 15:29:19 +0100106static void sh_tmu_start_stop_ch(struct sh_tmu_channel *ch, int start)
Magnus Damm9570ef22009-05-01 06:51:00 +0000107{
Laurent Pinchartde2d12c2014-01-27 15:29:19 +0100108 struct sh_timer_config *cfg = ch->tmu->pdev->dev.platform_data;
Magnus Damm9570ef22009-05-01 06:51:00 +0000109 unsigned long flags, value;
110
111 /* start stop register shared by multiple timer channels */
Paul Mundtc2225a52012-05-25 13:39:09 +0900112 raw_spin_lock_irqsave(&sh_tmu_lock, flags);
Laurent Pinchartde2d12c2014-01-27 15:29:19 +0100113 value = sh_tmu_read(ch, TSTR);
Magnus Damm9570ef22009-05-01 06:51:00 +0000114
115 if (start)
116 value |= 1 << cfg->timer_bit;
117 else
118 value &= ~(1 << cfg->timer_bit);
119
Laurent Pinchartde2d12c2014-01-27 15:29:19 +0100120 sh_tmu_write(ch, TSTR, value);
Paul Mundtc2225a52012-05-25 13:39:09 +0900121 raw_spin_unlock_irqrestore(&sh_tmu_lock, flags);
Magnus Damm9570ef22009-05-01 06:51:00 +0000122}
123
Laurent Pinchartde2d12c2014-01-27 15:29:19 +0100124static int __sh_tmu_enable(struct sh_tmu_channel *ch)
Magnus Damm9570ef22009-05-01 06:51:00 +0000125{
Magnus Damm9570ef22009-05-01 06:51:00 +0000126 int ret;
127
Paul Mundtd4905ce2011-05-31 15:23:20 +0900128 /* enable clock */
Laurent Pinchartde2d12c2014-01-27 15:29:19 +0100129 ret = clk_enable(ch->tmu->clk);
Magnus Damm9570ef22009-05-01 06:51:00 +0000130 if (ret) {
Laurent Pinchartde2d12c2014-01-27 15:29:19 +0100131 dev_err(&ch->tmu->pdev->dev, "cannot enable clock\n");
Magnus Damm9570ef22009-05-01 06:51:00 +0000132 return ret;
133 }
134
135 /* make sure channel is disabled */
Laurent Pinchartde2d12c2014-01-27 15:29:19 +0100136 sh_tmu_start_stop_ch(ch, 0);
Magnus Damm9570ef22009-05-01 06:51:00 +0000137
138 /* maximum timeout */
Laurent Pinchartde2d12c2014-01-27 15:29:19 +0100139 sh_tmu_write(ch, TCOR, 0xffffffff);
140 sh_tmu_write(ch, TCNT, 0xffffffff);
Magnus Damm9570ef22009-05-01 06:51:00 +0000141
142 /* configure channel to parent clock / 4, irq off */
Laurent Pinchartde2d12c2014-01-27 15:29:19 +0100143 ch->rate = clk_get_rate(ch->tmu->clk) / 4;
144 sh_tmu_write(ch, TCR, 0x0000);
Magnus Damm9570ef22009-05-01 06:51:00 +0000145
146 /* enable channel */
Laurent Pinchartde2d12c2014-01-27 15:29:19 +0100147 sh_tmu_start_stop_ch(ch, 1);
Magnus Damm9570ef22009-05-01 06:51:00 +0000148
149 return 0;
150}
151
Laurent Pinchartde2d12c2014-01-27 15:29:19 +0100152static int sh_tmu_enable(struct sh_tmu_channel *ch)
Rafael J. Wysocki61a53bf2012-08-06 01:48:17 +0200153{
Laurent Pinchartde2d12c2014-01-27 15:29:19 +0100154 if (ch->enable_count++ > 0)
Rafael J. Wysocki61a53bf2012-08-06 01:48:17 +0200155 return 0;
156
Laurent Pinchartde2d12c2014-01-27 15:29:19 +0100157 pm_runtime_get_sync(&ch->tmu->pdev->dev);
158 dev_pm_syscore_device(&ch->tmu->pdev->dev, true);
Rafael J. Wysocki61a53bf2012-08-06 01:48:17 +0200159
Laurent Pinchartde2d12c2014-01-27 15:29:19 +0100160 return __sh_tmu_enable(ch);
Rafael J. Wysocki61a53bf2012-08-06 01:48:17 +0200161}
162
Laurent Pinchartde2d12c2014-01-27 15:29:19 +0100163static void __sh_tmu_disable(struct sh_tmu_channel *ch)
Magnus Damm9570ef22009-05-01 06:51:00 +0000164{
165 /* disable channel */
Laurent Pinchartde2d12c2014-01-27 15:29:19 +0100166 sh_tmu_start_stop_ch(ch, 0);
Magnus Damm9570ef22009-05-01 06:51:00 +0000167
Magnus Dammbe890a12009-06-17 05:04:04 +0000168 /* disable interrupts in TMU block */
Laurent Pinchartde2d12c2014-01-27 15:29:19 +0100169 sh_tmu_write(ch, TCR, 0x0000);
Magnus Dammbe890a12009-06-17 05:04:04 +0000170
Paul Mundtd4905ce2011-05-31 15:23:20 +0900171 /* stop clock */
Laurent Pinchartde2d12c2014-01-27 15:29:19 +0100172 clk_disable(ch->tmu->clk);
Magnus Damm9570ef22009-05-01 06:51:00 +0000173}
174
Laurent Pinchartde2d12c2014-01-27 15:29:19 +0100175static void sh_tmu_disable(struct sh_tmu_channel *ch)
Rafael J. Wysocki61a53bf2012-08-06 01:48:17 +0200176{
Laurent Pinchartde2d12c2014-01-27 15:29:19 +0100177 if (WARN_ON(ch->enable_count == 0))
Rafael J. Wysocki61a53bf2012-08-06 01:48:17 +0200178 return;
179
Laurent Pinchartde2d12c2014-01-27 15:29:19 +0100180 if (--ch->enable_count > 0)
Rafael J. Wysocki61a53bf2012-08-06 01:48:17 +0200181 return;
182
Laurent Pinchartde2d12c2014-01-27 15:29:19 +0100183 __sh_tmu_disable(ch);
Rafael J. Wysocki61a53bf2012-08-06 01:48:17 +0200184
Laurent Pinchartde2d12c2014-01-27 15:29:19 +0100185 dev_pm_syscore_device(&ch->tmu->pdev->dev, false);
186 pm_runtime_put(&ch->tmu->pdev->dev);
Rafael J. Wysocki61a53bf2012-08-06 01:48:17 +0200187}
188
Laurent Pinchartde2d12c2014-01-27 15:29:19 +0100189static void sh_tmu_set_next(struct sh_tmu_channel *ch, unsigned long delta,
Magnus Damm9570ef22009-05-01 06:51:00 +0000190 int periodic)
191{
192 /* stop timer */
Laurent Pinchartde2d12c2014-01-27 15:29:19 +0100193 sh_tmu_start_stop_ch(ch, 0);
Magnus Damm9570ef22009-05-01 06:51:00 +0000194
195 /* acknowledge interrupt */
Laurent Pinchartde2d12c2014-01-27 15:29:19 +0100196 sh_tmu_read(ch, TCR);
Magnus Damm9570ef22009-05-01 06:51:00 +0000197
198 /* enable interrupt */
Laurent Pinchartde2d12c2014-01-27 15:29:19 +0100199 sh_tmu_write(ch, TCR, 0x0020);
Magnus Damm9570ef22009-05-01 06:51:00 +0000200
201 /* reload delta value in case of periodic timer */
202 if (periodic)
Laurent Pinchartde2d12c2014-01-27 15:29:19 +0100203 sh_tmu_write(ch, TCOR, delta);
Magnus Damm9570ef22009-05-01 06:51:00 +0000204 else
Laurent Pinchartde2d12c2014-01-27 15:29:19 +0100205 sh_tmu_write(ch, TCOR, 0xffffffff);
Magnus Damm9570ef22009-05-01 06:51:00 +0000206
Laurent Pinchartde2d12c2014-01-27 15:29:19 +0100207 sh_tmu_write(ch, TCNT, delta);
Magnus Damm9570ef22009-05-01 06:51:00 +0000208
209 /* start timer */
Laurent Pinchartde2d12c2014-01-27 15:29:19 +0100210 sh_tmu_start_stop_ch(ch, 1);
Magnus Damm9570ef22009-05-01 06:51:00 +0000211}
212
213static irqreturn_t sh_tmu_interrupt(int irq, void *dev_id)
214{
Laurent Pinchartde2d12c2014-01-27 15:29:19 +0100215 struct sh_tmu_channel *ch = dev_id;
Magnus Damm9570ef22009-05-01 06:51:00 +0000216
217 /* disable or acknowledge interrupt */
Laurent Pinchartde2d12c2014-01-27 15:29:19 +0100218 if (ch->ced.mode == CLOCK_EVT_MODE_ONESHOT)
219 sh_tmu_write(ch, TCR, 0x0000);
Magnus Damm9570ef22009-05-01 06:51:00 +0000220 else
Laurent Pinchartde2d12c2014-01-27 15:29:19 +0100221 sh_tmu_write(ch, TCR, 0x0020);
Magnus Damm9570ef22009-05-01 06:51:00 +0000222
223 /* notify clockevent layer */
Laurent Pinchartde2d12c2014-01-27 15:29:19 +0100224 ch->ced.event_handler(&ch->ced);
Magnus Damm9570ef22009-05-01 06:51:00 +0000225 return IRQ_HANDLED;
226}
227
Laurent Pinchartde2d12c2014-01-27 15:29:19 +0100228static struct sh_tmu_channel *cs_to_sh_tmu(struct clocksource *cs)
Magnus Damm9570ef22009-05-01 06:51:00 +0000229{
Laurent Pinchartde2d12c2014-01-27 15:29:19 +0100230 return container_of(cs, struct sh_tmu_channel, cs);
Magnus Damm9570ef22009-05-01 06:51:00 +0000231}
232
233static cycle_t sh_tmu_clocksource_read(struct clocksource *cs)
234{
Laurent Pinchartde2d12c2014-01-27 15:29:19 +0100235 struct sh_tmu_channel *ch = cs_to_sh_tmu(cs);
Magnus Damm9570ef22009-05-01 06:51:00 +0000236
Laurent Pinchartde2d12c2014-01-27 15:29:19 +0100237 return sh_tmu_read(ch, TCNT) ^ 0xffffffff;
Magnus Damm9570ef22009-05-01 06:51:00 +0000238}
239
240static int sh_tmu_clocksource_enable(struct clocksource *cs)
241{
Laurent Pinchartde2d12c2014-01-27 15:29:19 +0100242 struct sh_tmu_channel *ch = cs_to_sh_tmu(cs);
Magnus Damm0aeac452011-04-25 22:38:37 +0900243 int ret;
Magnus Damm9570ef22009-05-01 06:51:00 +0000244
Laurent Pinchartde2d12c2014-01-27 15:29:19 +0100245 if (WARN_ON(ch->cs_enabled))
Rafael J. Wysocki61a53bf2012-08-06 01:48:17 +0200246 return 0;
247
Laurent Pinchartde2d12c2014-01-27 15:29:19 +0100248 ret = sh_tmu_enable(ch);
Rafael J. Wysockieaa49a82012-08-06 01:41:20 +0200249 if (!ret) {
Laurent Pinchartde2d12c2014-01-27 15:29:19 +0100250 __clocksource_updatefreq_hz(cs, ch->rate);
251 ch->cs_enabled = true;
Rafael J. Wysockieaa49a82012-08-06 01:41:20 +0200252 }
Rafael J. Wysocki61a53bf2012-08-06 01:48:17 +0200253
Magnus Damm0aeac452011-04-25 22:38:37 +0900254 return ret;
Magnus Damm9570ef22009-05-01 06:51:00 +0000255}
256
257static void sh_tmu_clocksource_disable(struct clocksource *cs)
258{
Laurent Pinchartde2d12c2014-01-27 15:29:19 +0100259 struct sh_tmu_channel *ch = cs_to_sh_tmu(cs);
Rafael J. Wysockieaa49a82012-08-06 01:41:20 +0200260
Laurent Pinchartde2d12c2014-01-27 15:29:19 +0100261 if (WARN_ON(!ch->cs_enabled))
Rafael J. Wysocki61a53bf2012-08-06 01:48:17 +0200262 return;
Rafael J. Wysockieaa49a82012-08-06 01:41:20 +0200263
Laurent Pinchartde2d12c2014-01-27 15:29:19 +0100264 sh_tmu_disable(ch);
265 ch->cs_enabled = false;
Rafael J. Wysockieaa49a82012-08-06 01:41:20 +0200266}
267
268static void sh_tmu_clocksource_suspend(struct clocksource *cs)
269{
Laurent Pinchartde2d12c2014-01-27 15:29:19 +0100270 struct sh_tmu_channel *ch = cs_to_sh_tmu(cs);
Rafael J. Wysockieaa49a82012-08-06 01:41:20 +0200271
Laurent Pinchartde2d12c2014-01-27 15:29:19 +0100272 if (!ch->cs_enabled)
Rafael J. Wysocki61a53bf2012-08-06 01:48:17 +0200273 return;
Rafael J. Wysockieaa49a82012-08-06 01:41:20 +0200274
Laurent Pinchartde2d12c2014-01-27 15:29:19 +0100275 if (--ch->enable_count == 0) {
276 __sh_tmu_disable(ch);
277 pm_genpd_syscore_poweroff(&ch->tmu->pdev->dev);
Rafael J. Wysocki61a53bf2012-08-06 01:48:17 +0200278 }
Rafael J. Wysockieaa49a82012-08-06 01:41:20 +0200279}
280
281static void sh_tmu_clocksource_resume(struct clocksource *cs)
282{
Laurent Pinchartde2d12c2014-01-27 15:29:19 +0100283 struct sh_tmu_channel *ch = cs_to_sh_tmu(cs);
Rafael J. Wysockieaa49a82012-08-06 01:41:20 +0200284
Laurent Pinchartde2d12c2014-01-27 15:29:19 +0100285 if (!ch->cs_enabled)
Rafael J. Wysocki61a53bf2012-08-06 01:48:17 +0200286 return;
287
Laurent Pinchartde2d12c2014-01-27 15:29:19 +0100288 if (ch->enable_count++ == 0) {
289 pm_genpd_syscore_poweron(&ch->tmu->pdev->dev);
290 __sh_tmu_enable(ch);
Rafael J. Wysocki61a53bf2012-08-06 01:48:17 +0200291 }
Magnus Damm9570ef22009-05-01 06:51:00 +0000292}
293
Laurent Pinchartde2d12c2014-01-27 15:29:19 +0100294static int sh_tmu_register_clocksource(struct sh_tmu_channel *ch,
Laurent Pinchart84876d02014-02-17 16:04:16 +0100295 const char *name, unsigned long rating)
Magnus Damm9570ef22009-05-01 06:51:00 +0000296{
Laurent Pinchartde2d12c2014-01-27 15:29:19 +0100297 struct clocksource *cs = &ch->cs;
Magnus Damm9570ef22009-05-01 06:51:00 +0000298
299 cs->name = name;
300 cs->rating = rating;
301 cs->read = sh_tmu_clocksource_read;
302 cs->enable = sh_tmu_clocksource_enable;
303 cs->disable = sh_tmu_clocksource_disable;
Rafael J. Wysockieaa49a82012-08-06 01:41:20 +0200304 cs->suspend = sh_tmu_clocksource_suspend;
305 cs->resume = sh_tmu_clocksource_resume;
Magnus Damm9570ef22009-05-01 06:51:00 +0000306 cs->mask = CLOCKSOURCE_MASK(32);
307 cs->flags = CLOCK_SOURCE_IS_CONTINUOUS;
Aurelien Jarno66f49122010-05-31 21:45:48 +0000308
Laurent Pinchartde2d12c2014-01-27 15:29:19 +0100309 dev_info(&ch->tmu->pdev->dev, "used as clock source\n");
Magnus Damm0aeac452011-04-25 22:38:37 +0900310
311 /* Register with dummy 1 Hz value, gets updated in ->enable() */
312 clocksource_register_hz(cs, 1);
Magnus Damm9570ef22009-05-01 06:51:00 +0000313 return 0;
314}
315
Laurent Pinchartde2d12c2014-01-27 15:29:19 +0100316static struct sh_tmu_channel *ced_to_sh_tmu(struct clock_event_device *ced)
Magnus Damm9570ef22009-05-01 06:51:00 +0000317{
Laurent Pinchartde2d12c2014-01-27 15:29:19 +0100318 return container_of(ced, struct sh_tmu_channel, ced);
Magnus Damm9570ef22009-05-01 06:51:00 +0000319}
320
Laurent Pinchartde2d12c2014-01-27 15:29:19 +0100321static void sh_tmu_clock_event_start(struct sh_tmu_channel *ch, int periodic)
Magnus Damm9570ef22009-05-01 06:51:00 +0000322{
Laurent Pinchartde2d12c2014-01-27 15:29:19 +0100323 struct clock_event_device *ced = &ch->ced;
Magnus Damm9570ef22009-05-01 06:51:00 +0000324
Laurent Pinchartde2d12c2014-01-27 15:29:19 +0100325 sh_tmu_enable(ch);
Magnus Damm9570ef22009-05-01 06:51:00 +0000326
Laurent Pinchartde2d12c2014-01-27 15:29:19 +0100327 clockevents_config(ced, ch->rate);
Magnus Damm9570ef22009-05-01 06:51:00 +0000328
329 if (periodic) {
Laurent Pinchartde2d12c2014-01-27 15:29:19 +0100330 ch->periodic = (ch->rate + HZ/2) / HZ;
331 sh_tmu_set_next(ch, ch->periodic, 1);
Magnus Damm9570ef22009-05-01 06:51:00 +0000332 }
333}
334
335static void sh_tmu_clock_event_mode(enum clock_event_mode mode,
336 struct clock_event_device *ced)
337{
Laurent Pinchartde2d12c2014-01-27 15:29:19 +0100338 struct sh_tmu_channel *ch = ced_to_sh_tmu(ced);
Magnus Damm9570ef22009-05-01 06:51:00 +0000339 int disabled = 0;
340
341 /* deal with old setting first */
342 switch (ced->mode) {
343 case CLOCK_EVT_MODE_PERIODIC:
344 case CLOCK_EVT_MODE_ONESHOT:
Laurent Pinchartde2d12c2014-01-27 15:29:19 +0100345 sh_tmu_disable(ch);
Magnus Damm9570ef22009-05-01 06:51:00 +0000346 disabled = 1;
347 break;
348 default:
349 break;
350 }
351
352 switch (mode) {
353 case CLOCK_EVT_MODE_PERIODIC:
Laurent Pinchartde2d12c2014-01-27 15:29:19 +0100354 dev_info(&ch->tmu->pdev->dev,
355 "used for periodic clock events\n");
356 sh_tmu_clock_event_start(ch, 1);
Magnus Damm9570ef22009-05-01 06:51:00 +0000357 break;
358 case CLOCK_EVT_MODE_ONESHOT:
Laurent Pinchartde2d12c2014-01-27 15:29:19 +0100359 dev_info(&ch->tmu->pdev->dev,
360 "used for oneshot clock events\n");
361 sh_tmu_clock_event_start(ch, 0);
Magnus Damm9570ef22009-05-01 06:51:00 +0000362 break;
363 case CLOCK_EVT_MODE_UNUSED:
364 if (!disabled)
Laurent Pinchartde2d12c2014-01-27 15:29:19 +0100365 sh_tmu_disable(ch);
Magnus Damm9570ef22009-05-01 06:51:00 +0000366 break;
367 case CLOCK_EVT_MODE_SHUTDOWN:
368 default:
369 break;
370 }
371}
372
373static int sh_tmu_clock_event_next(unsigned long delta,
374 struct clock_event_device *ced)
375{
Laurent Pinchartde2d12c2014-01-27 15:29:19 +0100376 struct sh_tmu_channel *ch = ced_to_sh_tmu(ced);
Magnus Damm9570ef22009-05-01 06:51:00 +0000377
378 BUG_ON(ced->mode != CLOCK_EVT_MODE_ONESHOT);
379
380 /* program new delta value */
Laurent Pinchartde2d12c2014-01-27 15:29:19 +0100381 sh_tmu_set_next(ch, delta, 0);
Magnus Damm9570ef22009-05-01 06:51:00 +0000382 return 0;
383}
384
Rafael J. Wysockieaa49a82012-08-06 01:41:20 +0200385static void sh_tmu_clock_event_suspend(struct clock_event_device *ced)
386{
Laurent Pinchartde2d12c2014-01-27 15:29:19 +0100387 pm_genpd_syscore_poweroff(&ced_to_sh_tmu(ced)->tmu->pdev->dev);
Rafael J. Wysockieaa49a82012-08-06 01:41:20 +0200388}
389
390static void sh_tmu_clock_event_resume(struct clock_event_device *ced)
391{
Laurent Pinchartde2d12c2014-01-27 15:29:19 +0100392 pm_genpd_syscore_poweron(&ced_to_sh_tmu(ced)->tmu->pdev->dev);
Rafael J. Wysockieaa49a82012-08-06 01:41:20 +0200393}
394
Laurent Pinchartde2d12c2014-01-27 15:29:19 +0100395static void sh_tmu_register_clockevent(struct sh_tmu_channel *ch,
Laurent Pinchart84876d02014-02-17 16:04:16 +0100396 const char *name, unsigned long rating)
Magnus Damm9570ef22009-05-01 06:51:00 +0000397{
Laurent Pinchartde2d12c2014-01-27 15:29:19 +0100398 struct clock_event_device *ced = &ch->ced;
Magnus Damm9570ef22009-05-01 06:51:00 +0000399 int ret;
400
401 memset(ced, 0, sizeof(*ced));
402
403 ced->name = name;
404 ced->features = CLOCK_EVT_FEAT_PERIODIC;
405 ced->features |= CLOCK_EVT_FEAT_ONESHOT;
406 ced->rating = rating;
407 ced->cpumask = cpumask_of(0);
408 ced->set_next_event = sh_tmu_clock_event_next;
409 ced->set_mode = sh_tmu_clock_event_mode;
Rafael J. Wysockieaa49a82012-08-06 01:41:20 +0200410 ced->suspend = sh_tmu_clock_event_suspend;
411 ced->resume = sh_tmu_clock_event_resume;
Magnus Damm9570ef22009-05-01 06:51:00 +0000412
Laurent Pinchartde2d12c2014-01-27 15:29:19 +0100413 dev_info(&ch->tmu->pdev->dev, "used for clock events\n");
Paul Mundt39774072012-06-11 17:10:16 +0900414
415 clockevents_config_and_register(ced, 1, 0x300, 0xffffffff);
Paul Mundtda64c2a2010-02-25 16:37:46 +0900416
Laurent Pinchartde2d12c2014-01-27 15:29:19 +0100417 ret = request_irq(ch->irq, sh_tmu_interrupt,
Laurent Pinchart1c56cf62014-02-17 11:27:49 +0100418 IRQF_TIMER | IRQF_IRQPOLL | IRQF_NOBALANCING,
Laurent Pinchartde2d12c2014-01-27 15:29:19 +0100419 dev_name(&ch->tmu->pdev->dev), ch);
Magnus Damm9570ef22009-05-01 06:51:00 +0000420 if (ret) {
Laurent Pinchartde2d12c2014-01-27 15:29:19 +0100421 dev_err(&ch->tmu->pdev->dev, "failed to request irq %d\n",
422 ch->irq);
Magnus Damm9570ef22009-05-01 06:51:00 +0000423 return;
424 }
Magnus Damm9570ef22009-05-01 06:51:00 +0000425}
426
Laurent Pinchart84876d02014-02-17 16:04:16 +0100427static int sh_tmu_register(struct sh_tmu_channel *ch, const char *name,
Magnus Damm9570ef22009-05-01 06:51:00 +0000428 unsigned long clockevent_rating,
429 unsigned long clocksource_rating)
430{
431 if (clockevent_rating)
Laurent Pinchartde2d12c2014-01-27 15:29:19 +0100432 sh_tmu_register_clockevent(ch, name, clockevent_rating);
Magnus Damm9570ef22009-05-01 06:51:00 +0000433 else if (clocksource_rating)
Laurent Pinchartde2d12c2014-01-27 15:29:19 +0100434 sh_tmu_register_clocksource(ch, name, clocksource_rating);
Magnus Damm9570ef22009-05-01 06:51:00 +0000435
436 return 0;
437}
438
Laurent Pincharta94ddaa2014-01-27 22:04:17 +0100439static int sh_tmu_channel_setup(struct sh_tmu_channel *ch,
440 struct sh_tmu_device *tmu)
441{
442 struct sh_timer_config *cfg = tmu->pdev->dev.platform_data;
443
444 memset(ch, 0, sizeof(*ch));
445 ch->tmu = tmu;
446
447 ch->irq = platform_get_irq(tmu->pdev, 0);
448 if (ch->irq < 0) {
449 dev_err(&tmu->pdev->dev, "failed to get irq\n");
450 return ch->irq;
451 }
452
453 ch->cs_enabled = false;
454 ch->enable_count = 0;
455
Laurent Pinchart84876d02014-02-17 16:04:16 +0100456 return sh_tmu_register(ch, dev_name(&tmu->pdev->dev),
Laurent Pincharta94ddaa2014-01-27 22:04:17 +0100457 cfg->clockevent_rating,
458 cfg->clocksource_rating);
459}
460
Laurent Pinchart0a72aa32014-01-27 22:04:17 +0100461static int sh_tmu_setup(struct sh_tmu_device *tmu, struct platform_device *pdev)
Magnus Damm9570ef22009-05-01 06:51:00 +0000462{
Paul Mundt46a12f72009-05-03 17:57:17 +0900463 struct sh_timer_config *cfg = pdev->dev.platform_data;
Magnus Damm9570ef22009-05-01 06:51:00 +0000464 struct resource *res;
Laurent Pinchart1c56cf62014-02-17 11:27:49 +0100465 int ret;
Magnus Damm9570ef22009-05-01 06:51:00 +0000466 ret = -ENXIO;
467
Laurent Pinchart0a72aa32014-01-27 22:04:17 +0100468 memset(tmu, 0, sizeof(*tmu));
469 tmu->pdev = pdev;
Magnus Damm9570ef22009-05-01 06:51:00 +0000470
471 if (!cfg) {
Laurent Pinchart0a72aa32014-01-27 22:04:17 +0100472 dev_err(&tmu->pdev->dev, "missing platform data\n");
Magnus Damm9570ef22009-05-01 06:51:00 +0000473 goto err0;
474 }
475
Laurent Pinchart0a72aa32014-01-27 22:04:17 +0100476 platform_set_drvdata(pdev, tmu);
Magnus Damm9570ef22009-05-01 06:51:00 +0000477
Laurent Pinchart0a72aa32014-01-27 22:04:17 +0100478 res = platform_get_resource(tmu->pdev, IORESOURCE_MEM, 0);
Magnus Damm9570ef22009-05-01 06:51:00 +0000479 if (!res) {
Laurent Pinchart0a72aa32014-01-27 22:04:17 +0100480 dev_err(&tmu->pdev->dev, "failed to get I/O memory\n");
Magnus Damm9570ef22009-05-01 06:51:00 +0000481 goto err0;
482 }
483
Magnus Damm9570ef22009-05-01 06:51:00 +0000484 /* map memory, let mapbase point to our channel */
Laurent Pinchart0a72aa32014-01-27 22:04:17 +0100485 tmu->mapbase = ioremap_nocache(res->start, resource_size(res));
486 if (tmu->mapbase == NULL) {
487 dev_err(&tmu->pdev->dev, "failed to remap I/O memory\n");
Magnus Damm9570ef22009-05-01 06:51:00 +0000488 goto err0;
489 }
490
Magnus Damm9570ef22009-05-01 06:51:00 +0000491 /* get hold of clock */
Laurent Pinchart0a72aa32014-01-27 22:04:17 +0100492 tmu->clk = clk_get(&tmu->pdev->dev, "tmu_fck");
493 if (IS_ERR(tmu->clk)) {
494 dev_err(&tmu->pdev->dev, "cannot get clock\n");
495 ret = PTR_ERR(tmu->clk);
Magnus Damm03ff8582010-10-13 07:36:38 +0000496 goto err1;
Magnus Damm9570ef22009-05-01 06:51:00 +0000497 }
Laurent Pinchart1c09eb32013-11-08 11:08:00 +0100498
Laurent Pinchart0a72aa32014-01-27 22:04:17 +0100499 ret = clk_prepare(tmu->clk);
Laurent Pinchart1c09eb32013-11-08 11:08:00 +0100500 if (ret < 0)
501 goto err2;
502
Laurent Pincharta94ddaa2014-01-27 22:04:17 +0100503 ret = sh_tmu_channel_setup(&tmu->channel, tmu);
Laurent Pinchart394a4482013-11-08 11:07:59 +0100504 if (ret < 0)
Laurent Pinchart1c09eb32013-11-08 11:08:00 +0100505 goto err3;
Laurent Pinchart394a4482013-11-08 11:07:59 +0100506
507 return 0;
508
Laurent Pinchart1c09eb32013-11-08 11:08:00 +0100509 err3:
Laurent Pinchart0a72aa32014-01-27 22:04:17 +0100510 clk_unprepare(tmu->clk);
Laurent Pinchart394a4482013-11-08 11:07:59 +0100511 err2:
Laurent Pinchart0a72aa32014-01-27 22:04:17 +0100512 clk_put(tmu->clk);
Magnus Damm9570ef22009-05-01 06:51:00 +0000513 err1:
Laurent Pinchart0a72aa32014-01-27 22:04:17 +0100514 iounmap(tmu->mapbase);
Magnus Damm9570ef22009-05-01 06:51:00 +0000515 err0:
516 return ret;
517}
518
Greg Kroah-Hartman18505142012-12-21 15:11:38 -0800519static int sh_tmu_probe(struct platform_device *pdev)
Magnus Damm9570ef22009-05-01 06:51:00 +0000520{
Laurent Pinchart0a72aa32014-01-27 22:04:17 +0100521 struct sh_tmu_device *tmu = platform_get_drvdata(pdev);
Rafael J. Wysocki61a53bf2012-08-06 01:48:17 +0200522 struct sh_timer_config *cfg = pdev->dev.platform_data;
Magnus Damm9570ef22009-05-01 06:51:00 +0000523 int ret;
524
Rafael J. Wysockieaa49a82012-08-06 01:41:20 +0200525 if (!is_early_platform_device(pdev)) {
Rafael J. Wysocki61a53bf2012-08-06 01:48:17 +0200526 pm_runtime_set_active(&pdev->dev);
527 pm_runtime_enable(&pdev->dev);
Rafael J. Wysockieaa49a82012-08-06 01:41:20 +0200528 }
Rafael J. Wysocki2ee619f2012-03-13 22:40:00 +0100529
Laurent Pinchart0a72aa32014-01-27 22:04:17 +0100530 if (tmu) {
Paul Mundt214a6072010-03-10 16:26:25 +0900531 dev_info(&pdev->dev, "kept as earlytimer\n");
Rafael J. Wysocki61a53bf2012-08-06 01:48:17 +0200532 goto out;
Magnus Damm9570ef22009-05-01 06:51:00 +0000533 }
534
Laurent Pinchart0a72aa32014-01-27 22:04:17 +0100535 tmu = kmalloc(sizeof(*tmu), GFP_KERNEL);
536 if (tmu == NULL) {
Magnus Damm9570ef22009-05-01 06:51:00 +0000537 dev_err(&pdev->dev, "failed to allocate driver data\n");
538 return -ENOMEM;
539 }
540
Laurent Pinchart0a72aa32014-01-27 22:04:17 +0100541 ret = sh_tmu_setup(tmu, pdev);
Magnus Damm9570ef22009-05-01 06:51:00 +0000542 if (ret) {
Laurent Pinchart0a72aa32014-01-27 22:04:17 +0100543 kfree(tmu);
Rafael J. Wysocki61a53bf2012-08-06 01:48:17 +0200544 pm_runtime_idle(&pdev->dev);
545 return ret;
Magnus Damm9570ef22009-05-01 06:51:00 +0000546 }
Rafael J. Wysocki61a53bf2012-08-06 01:48:17 +0200547 if (is_early_platform_device(pdev))
548 return 0;
549
550 out:
551 if (cfg->clockevent_rating || cfg->clocksource_rating)
552 pm_runtime_irq_safe(&pdev->dev);
553 else
554 pm_runtime_idle(&pdev->dev);
555
556 return 0;
Magnus Damm9570ef22009-05-01 06:51:00 +0000557}
558
Greg Kroah-Hartman18505142012-12-21 15:11:38 -0800559static int sh_tmu_remove(struct platform_device *pdev)
Magnus Damm9570ef22009-05-01 06:51:00 +0000560{
561 return -EBUSY; /* cannot unregister clockevent and clocksource */
562}
563
564static struct platform_driver sh_tmu_device_driver = {
565 .probe = sh_tmu_probe,
Greg Kroah-Hartman18505142012-12-21 15:11:38 -0800566 .remove = sh_tmu_remove,
Magnus Damm9570ef22009-05-01 06:51:00 +0000567 .driver = {
568 .name = "sh_tmu",
569 }
570};
571
572static int __init sh_tmu_init(void)
573{
574 return platform_driver_register(&sh_tmu_device_driver);
575}
576
577static void __exit sh_tmu_exit(void)
578{
579 platform_driver_unregister(&sh_tmu_device_driver);
580}
581
582early_platform_init("earlytimer", &sh_tmu_device_driver);
Simon Hormanb9773c32013-03-05 15:40:42 +0900583subsys_initcall(sh_tmu_init);
Magnus Damm9570ef22009-05-01 06:51:00 +0000584module_exit(sh_tmu_exit);
585
586MODULE_AUTHOR("Magnus Damm");
587MODULE_DESCRIPTION("SuperH TMU Timer Driver");
588MODULE_LICENSE("GPL v2");