blob: c4fa112271e5392acee423c874da2f686e1bed4c [file] [log] [blame]
Mauro Carvalho Chehab52707f92010-05-18 20:43:52 -03001/* Intel i7 core/Nehalem Memory Controller kernel module
2 *
3 * This driver supports yhe memory controllers found on the Intel
4 * processor families i7core, i7core 7xx/8xx, i5core, Xeon 35xx,
5 * Xeon 55xx and Xeon 56xx also known as Nehalem, Nehalem-EP, Lynnfield
6 * and Westmere-EP.
Mauro Carvalho Chehaba0c36a12009-06-22 22:41:15 -03007 *
8 * This file may be distributed under the terms of the
9 * GNU General Public License version 2 only.
10 *
Mauro Carvalho Chehab52707f92010-05-18 20:43:52 -030011 * Copyright (c) 2009-2010 by:
Mauro Carvalho Chehaba0c36a12009-06-22 22:41:15 -030012 * Mauro Carvalho Chehab <mchehab@redhat.com>
13 *
14 * Red Hat Inc. http://www.redhat.com
15 *
16 * Forked and adapted from the i5400_edac driver
17 *
18 * Based on the following public Intel datasheets:
19 * Intel Core i7 Processor Extreme Edition and Intel Core i7 Processor
20 * Datasheet, Volume 2:
21 * http://download.intel.com/design/processor/datashts/320835.pdf
22 * Intel Xeon Processor 5500 Series Datasheet Volume 2
23 * http://www.intel.com/Assets/PDF/datasheet/321322.pdf
24 * also available at:
25 * http://www.arrownac.com/manufacturers/intel/s/nehalem/5500-datasheet-v2.pdf
26 */
27
Mauro Carvalho Chehaba0c36a12009-06-22 22:41:15 -030028#include <linux/module.h>
29#include <linux/init.h>
30#include <linux/pci.h>
31#include <linux/pci_ids.h>
32#include <linux/slab.h>
Randy Dunlap3b918c12009-11-08 01:36:40 -020033#include <linux/delay.h>
Mauro Carvalho Chehaba0c36a12009-06-22 22:41:15 -030034#include <linux/edac.h>
35#include <linux/mmzone.h>
Mauro Carvalho Chehabd5381642009-07-09 22:06:41 -030036#include <linux/edac_mce.h>
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -030037#include <linux/smp.h>
Mauro Carvalho Chehab14d2c082009-09-02 23:52:36 -030038#include <asm/processor.h>
Mauro Carvalho Chehaba0c36a12009-06-22 22:41:15 -030039
40#include "edac_core.h"
41
Mauro Carvalho Chehab18c29002010-08-10 18:33:27 -030042/* Static vars */
43static LIST_HEAD(i7core_edac_list);
44static DEFINE_MUTEX(i7core_edac_lock);
45static int probed;
46
Mauro Carvalho Chehab54a08ab2010-08-19 15:51:00 -030047static int use_pci_fixup;
48module_param(use_pci_fixup, int, 0444);
49MODULE_PARM_DESC(use_pci_fixup, "Enable PCI fixup to seek for hidden devices");
Mauro Carvalho Chehaba0c36a12009-06-22 22:41:15 -030050/*
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -030051 * This is used for Nehalem-EP and Nehalem-EX devices, where the non-core
52 * registers start at bus 255, and are not reported by BIOS.
53 * We currently find devices with only 2 sockets. In order to support more QPI
54 * Quick Path Interconnect, just increment this number.
55 */
56#define MAX_SOCKET_BUSES 2
57
58
59/*
Mauro Carvalho Chehaba0c36a12009-06-22 22:41:15 -030060 * Alter this version for the module when modifications are made
61 */
62#define I7CORE_REVISION " Ver: 1.0.0 " __DATE__
63#define EDAC_MOD_STR "i7core_edac"
64
Mauro Carvalho Chehaba0c36a12009-06-22 22:41:15 -030065/*
66 * Debug macros
67 */
68#define i7core_printk(level, fmt, arg...) \
69 edac_printk(level, "i7core", fmt, ##arg)
70
71#define i7core_mc_printk(mci, level, fmt, arg...) \
72 edac_mc_chipset_printk(mci, level, "i7core", fmt, ##arg)
73
74/*
75 * i7core Memory Controller Registers
76 */
77
Mauro Carvalho Chehabe9bd2e72009-07-09 22:14:35 -030078 /* OFFSETS for Device 0 Function 0 */
79
80#define MC_CFG_CONTROL 0x90
81
Mauro Carvalho Chehaba0c36a12009-06-22 22:41:15 -030082 /* OFFSETS for Device 3 Function 0 */
83
84#define MC_CONTROL 0x48
85#define MC_STATUS 0x4c
86#define MC_MAX_DOD 0x64
87
Mauro Carvalho Chehab442305b2009-06-22 22:48:29 -030088/*
89 * OFFSETS for Device 3 Function 4, as inicated on Xeon 5500 datasheet:
90 * http://www.arrownac.com/manufacturers/intel/s/nehalem/5500-datasheet-v2.pdf
91 */
92
93#define MC_TEST_ERR_RCV1 0x60
94 #define DIMM2_COR_ERR(r) ((r) & 0x7fff)
95
96#define MC_TEST_ERR_RCV0 0x64
97 #define DIMM1_COR_ERR(r) (((r) >> 16) & 0x7fff)
98 #define DIMM0_COR_ERR(r) ((r) & 0x7fff)
99
Mauro Carvalho Chehabb4e8f0b2009-09-02 23:49:59 -0300100/* OFFSETS for Device 3 Function 2, as inicated on Xeon 5500 datasheet */
101#define MC_COR_ECC_CNT_0 0x80
102#define MC_COR_ECC_CNT_1 0x84
103#define MC_COR_ECC_CNT_2 0x88
104#define MC_COR_ECC_CNT_3 0x8c
105#define MC_COR_ECC_CNT_4 0x90
106#define MC_COR_ECC_CNT_5 0x94
107
108#define DIMM_TOP_COR_ERR(r) (((r) >> 16) & 0x7fff)
109#define DIMM_BOT_COR_ERR(r) ((r) & 0x7fff)
110
111
Mauro Carvalho Chehaba0c36a12009-06-22 22:41:15 -0300112 /* OFFSETS for Devices 4,5 and 6 Function 0 */
113
Mauro Carvalho Chehab0b2b7b72009-06-22 22:48:29 -0300114#define MC_CHANNEL_DIMM_INIT_PARAMS 0x58
115 #define THREE_DIMMS_PRESENT (1 << 24)
116 #define SINGLE_QUAD_RANK_PRESENT (1 << 23)
117 #define QUAD_RANK_PRESENT (1 << 22)
118 #define REGISTERED_DIMM (1 << 15)
119
Mauro Carvalho Chehabf122a892009-06-22 22:48:29 -0300120#define MC_CHANNEL_MAPPER 0x60
121 #define RDLCH(r, ch) ((((r) >> (3 + (ch * 6))) & 0x07) - 1)
122 #define WRLCH(r, ch) ((((r) >> (ch * 6)) & 0x07) - 1)
123
Mauro Carvalho Chehab0b2b7b72009-06-22 22:48:29 -0300124#define MC_CHANNEL_RANK_PRESENT 0x7c
125 #define RANK_PRESENT_MASK 0xffff
126
Mauro Carvalho Chehaba0c36a12009-06-22 22:41:15 -0300127#define MC_CHANNEL_ADDR_MATCH 0xf0
Mauro Carvalho Chehab194a40f2009-06-22 22:48:28 -0300128#define MC_CHANNEL_ERROR_MASK 0xf8
129#define MC_CHANNEL_ERROR_INJECT 0xfc
130 #define INJECT_ADDR_PARITY 0x10
131 #define INJECT_ECC 0x08
132 #define MASK_CACHELINE 0x06
133 #define MASK_FULL_CACHELINE 0x06
134 #define MASK_MSB32_CACHELINE 0x04
135 #define MASK_LSB32_CACHELINE 0x02
136 #define NO_MASK_CACHELINE 0x00
137 #define REPEAT_EN 0x01
Mauro Carvalho Chehaba0c36a12009-06-22 22:41:15 -0300138
Mauro Carvalho Chehab0b2b7b72009-06-22 22:48:29 -0300139 /* OFFSETS for Devices 4,5 and 6 Function 1 */
Mauro Carvalho Chehabb9905382009-08-05 21:36:35 -0300140
Mauro Carvalho Chehab0b2b7b72009-06-22 22:48:29 -0300141#define MC_DOD_CH_DIMM0 0x48
142#define MC_DOD_CH_DIMM1 0x4c
143#define MC_DOD_CH_DIMM2 0x50
144 #define RANKOFFSET_MASK ((1 << 12) | (1 << 11) | (1 << 10))
145 #define RANKOFFSET(x) ((x & RANKOFFSET_MASK) >> 10)
146 #define DIMM_PRESENT_MASK (1 << 9)
147 #define DIMM_PRESENT(x) (((x) & DIMM_PRESENT_MASK) >> 9)
Mauro Carvalho Chehab854d3342009-06-22 22:48:30 -0300148 #define MC_DOD_NUMBANK_MASK ((1 << 8) | (1 << 7))
149 #define MC_DOD_NUMBANK(x) (((x) & MC_DOD_NUMBANK_MASK) >> 7)
150 #define MC_DOD_NUMRANK_MASK ((1 << 6) | (1 << 5))
151 #define MC_DOD_NUMRANK(x) (((x) & MC_DOD_NUMRANK_MASK) >> 5)
Mauro Carvalho Chehab41fcb7f2009-06-22 22:48:31 -0300152 #define MC_DOD_NUMROW_MASK ((1 << 4) | (1 << 3) | (1 << 2))
Mauro Carvalho Chehab5566cb72009-06-22 22:48:31 -0300153 #define MC_DOD_NUMROW(x) (((x) & MC_DOD_NUMROW_MASK) >> 2)
Mauro Carvalho Chehab854d3342009-06-22 22:48:30 -0300154 #define MC_DOD_NUMCOL_MASK 3
155 #define MC_DOD_NUMCOL(x) ((x) & MC_DOD_NUMCOL_MASK)
Mauro Carvalho Chehab0b2b7b72009-06-22 22:48:29 -0300156
Mauro Carvalho Chehabf122a892009-06-22 22:48:29 -0300157#define MC_RANK_PRESENT 0x7c
158
Mauro Carvalho Chehab0b2b7b72009-06-22 22:48:29 -0300159#define MC_SAG_CH_0 0x80
160#define MC_SAG_CH_1 0x84
161#define MC_SAG_CH_2 0x88
162#define MC_SAG_CH_3 0x8c
163#define MC_SAG_CH_4 0x90
164#define MC_SAG_CH_5 0x94
165#define MC_SAG_CH_6 0x98
166#define MC_SAG_CH_7 0x9c
167
168#define MC_RIR_LIMIT_CH_0 0x40
169#define MC_RIR_LIMIT_CH_1 0x44
170#define MC_RIR_LIMIT_CH_2 0x48
171#define MC_RIR_LIMIT_CH_3 0x4C
172#define MC_RIR_LIMIT_CH_4 0x50
173#define MC_RIR_LIMIT_CH_5 0x54
174#define MC_RIR_LIMIT_CH_6 0x58
175#define MC_RIR_LIMIT_CH_7 0x5C
176#define MC_RIR_LIMIT_MASK ((1 << 10) - 1)
177
178#define MC_RIR_WAY_CH 0x80
179 #define MC_RIR_WAY_OFFSET_MASK (((1 << 14) - 1) & ~0x7)
180 #define MC_RIR_WAY_RANK_MASK 0x7
181
Mauro Carvalho Chehaba0c36a12009-06-22 22:41:15 -0300182/*
183 * i7core structs
184 */
185
186#define NUM_CHANS 3
Mauro Carvalho Chehab442305b2009-06-22 22:48:29 -0300187#define MAX_DIMMS 3 /* Max DIMMS per channel */
188#define MAX_MCR_FUNC 4
189#define MAX_CHAN_FUNC 3
Mauro Carvalho Chehaba0c36a12009-06-22 22:41:15 -0300190
191struct i7core_info {
192 u32 mc_control;
193 u32 mc_status;
194 u32 max_dod;
Mauro Carvalho Chehabf122a892009-06-22 22:48:29 -0300195 u32 ch_map;
Mauro Carvalho Chehaba0c36a12009-06-22 22:41:15 -0300196};
197
Mauro Carvalho Chehab194a40f2009-06-22 22:48:28 -0300198
199struct i7core_inject {
200 int enable;
201
202 u32 section;
203 u32 type;
204 u32 eccmask;
205
206 /* Error address mask */
207 int channel, dimm, rank, bank, page, col;
208};
209
Mauro Carvalho Chehab0b2b7b72009-06-22 22:48:29 -0300210struct i7core_channel {
Mauro Carvalho Chehab442305b2009-06-22 22:48:29 -0300211 u32 ranks;
212 u32 dimms;
Mauro Carvalho Chehab0b2b7b72009-06-22 22:48:29 -0300213};
214
Mauro Carvalho Chehab8f331902009-06-22 22:48:29 -0300215struct pci_id_descr {
Mauro Carvalho Chehab66607702009-09-05 00:52:11 -0300216 int dev;
217 int func;
218 int dev_id;
Mauro Carvalho Chehabde06eee2009-10-14 08:02:40 -0300219 int optional;
Mauro Carvalho Chehab8f331902009-06-22 22:48:29 -0300220};
221
Vernon Mauerybd9e19c2010-05-18 19:02:50 -0300222struct pci_id_table {
Mauro Carvalho Chehab1288c182010-08-10 18:57:01 -0300223 const struct pci_id_descr *descr;
224 int n_devs;
Vernon Mauerybd9e19c2010-05-18 19:02:50 -0300225};
226
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -0300227struct i7core_dev {
228 struct list_head list;
229 u8 socket;
230 struct pci_dev **pdev;
Mauro Carvalho Chehabde06eee2009-10-14 08:02:40 -0300231 int n_devs;
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -0300232 struct mem_ctl_info *mci;
233};
234
Mauro Carvalho Chehaba0c36a12009-06-22 22:41:15 -0300235struct i7core_pvt {
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -0300236 struct pci_dev *pci_noncore;
237 struct pci_dev *pci_mcr[MAX_MCR_FUNC + 1];
238 struct pci_dev *pci_ch[NUM_CHANS][MAX_CHAN_FUNC + 1];
239
240 struct i7core_dev *i7core_dev;
Mauro Carvalho Chehab67166af2009-07-15 06:56:23 -0300241
Mauro Carvalho Chehaba0c36a12009-06-22 22:41:15 -0300242 struct i7core_info info;
Mauro Carvalho Chehab194a40f2009-06-22 22:48:28 -0300243 struct i7core_inject inject;
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -0300244 struct i7core_channel channel[NUM_CHANS];
Mauro Carvalho Chehab67166af2009-07-15 06:56:23 -0300245
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -0300246 int channels; /* Number of active channels */
Mauro Carvalho Chehab442305b2009-06-22 22:48:29 -0300247
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -0300248 int ce_count_available;
249 int csrow_map[NUM_CHANS][MAX_DIMMS];
Mauro Carvalho Chehabb4e8f0b2009-09-02 23:49:59 -0300250
251 /* ECC corrected errors counts per udimm */
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -0300252 unsigned long udimm_ce_count[MAX_DIMMS];
253 int udimm_last_ce_count[MAX_DIMMS];
Mauro Carvalho Chehabb4e8f0b2009-09-02 23:49:59 -0300254 /* ECC corrected errors counts per rdimm */
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -0300255 unsigned long rdimm_ce_count[NUM_CHANS][MAX_DIMMS];
256 int rdimm_last_ce_count[NUM_CHANS][MAX_DIMMS];
Mauro Carvalho Chehab442305b2009-06-22 22:48:29 -0300257
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -0300258 unsigned int is_registered;
Mauro Carvalho Chehab14d2c082009-09-02 23:52:36 -0300259
Mauro Carvalho Chehabd5381642009-07-09 22:06:41 -0300260 /* mcelog glue */
261 struct edac_mce edac_mce;
Mauro Carvalho Chehabca9c90b2009-10-04 10:15:40 -0300262
263 /* Fifo double buffers */
Mauro Carvalho Chehabd5381642009-07-09 22:06:41 -0300264 struct mce mce_entry[MCE_LOG_LEN];
Mauro Carvalho Chehabca9c90b2009-10-04 10:15:40 -0300265 struct mce mce_outentry[MCE_LOG_LEN];
266
267 /* Fifo in/out counters */
268 unsigned mce_in, mce_out;
269
270 /* Count indicator to show errors not got */
271 unsigned mce_overrun;
Mauro Carvalho Chehab939747bd2010-08-10 11:22:01 -0300272
273 /* Struct to control EDAC polling */
274 struct edac_pci_ctl_info *i7core_pci;
Mauro Carvalho Chehaba0c36a12009-06-22 22:41:15 -0300275};
276
Mauro Carvalho Chehab8f331902009-06-22 22:48:29 -0300277#define PCI_DESCR(device, function, device_id) \
278 .dev = (device), \
279 .func = (function), \
280 .dev_id = (device_id)
281
Mauro Carvalho Chehab1288c182010-08-10 18:57:01 -0300282static const struct pci_id_descr pci_dev_descr_i7core_nehalem[] = {
Mauro Carvalho Chehab8f331902009-06-22 22:48:29 -0300283 /* Memory controller */
284 { PCI_DESCR(3, 0, PCI_DEVICE_ID_INTEL_I7_MCR) },
285 { PCI_DESCR(3, 1, PCI_DEVICE_ID_INTEL_I7_MC_TAD) },
Mauro Carvalho Chehabde06eee2009-10-14 08:02:40 -0300286 /* Exists only for RDIMM */
287 { PCI_DESCR(3, 2, PCI_DEVICE_ID_INTEL_I7_MC_RAS), .optional = 1 },
Mauro Carvalho Chehab8f331902009-06-22 22:48:29 -0300288 { PCI_DESCR(3, 4, PCI_DEVICE_ID_INTEL_I7_MC_TEST) },
289
290 /* Channel 0 */
291 { PCI_DESCR(4, 0, PCI_DEVICE_ID_INTEL_I7_MC_CH0_CTRL) },
292 { PCI_DESCR(4, 1, PCI_DEVICE_ID_INTEL_I7_MC_CH0_ADDR) },
293 { PCI_DESCR(4, 2, PCI_DEVICE_ID_INTEL_I7_MC_CH0_RANK) },
294 { PCI_DESCR(4, 3, PCI_DEVICE_ID_INTEL_I7_MC_CH0_TC) },
295
296 /* Channel 1 */
297 { PCI_DESCR(5, 0, PCI_DEVICE_ID_INTEL_I7_MC_CH1_CTRL) },
298 { PCI_DESCR(5, 1, PCI_DEVICE_ID_INTEL_I7_MC_CH1_ADDR) },
299 { PCI_DESCR(5, 2, PCI_DEVICE_ID_INTEL_I7_MC_CH1_RANK) },
300 { PCI_DESCR(5, 3, PCI_DEVICE_ID_INTEL_I7_MC_CH1_TC) },
301
302 /* Channel 2 */
303 { PCI_DESCR(6, 0, PCI_DEVICE_ID_INTEL_I7_MC_CH2_CTRL) },
304 { PCI_DESCR(6, 1, PCI_DEVICE_ID_INTEL_I7_MC_CH2_ADDR) },
305 { PCI_DESCR(6, 2, PCI_DEVICE_ID_INTEL_I7_MC_CH2_RANK) },
306 { PCI_DESCR(6, 3, PCI_DEVICE_ID_INTEL_I7_MC_CH2_TC) },
Mauro Carvalho Chehab310cbb72009-07-17 00:09:10 -0300307
308 /* Generic Non-core registers */
309 /*
310 * This is the PCI device on i7core and on Xeon 35xx (8086:2c41)
311 * On Xeon 55xx, however, it has a different id (8086:2c40). So,
312 * the probing code needs to test for the other address in case of
313 * failure of this one
314 */
Mauro Carvalho Chehabfd382652009-10-14 06:07:07 -0300315 { PCI_DESCR(0, 0, PCI_DEVICE_ID_INTEL_I7_NONCORE) },
Mauro Carvalho Chehab310cbb72009-07-17 00:09:10 -0300316
Mauro Carvalho Chehaba0c36a12009-06-22 22:41:15 -0300317};
Mauro Carvalho Chehab8f331902009-06-22 22:48:29 -0300318
Mauro Carvalho Chehab1288c182010-08-10 18:57:01 -0300319static const struct pci_id_descr pci_dev_descr_lynnfield[] = {
Mauro Carvalho Chehab52a2e4fc2009-10-14 11:21:58 -0300320 { PCI_DESCR( 3, 0, PCI_DEVICE_ID_INTEL_LYNNFIELD_MCR) },
321 { PCI_DESCR( 3, 1, PCI_DEVICE_ID_INTEL_LYNNFIELD_MC_TAD) },
322 { PCI_DESCR( 3, 4, PCI_DEVICE_ID_INTEL_LYNNFIELD_MC_TEST) },
323
324 { PCI_DESCR( 4, 0, PCI_DEVICE_ID_INTEL_LYNNFIELD_MC_CH0_CTRL) },
325 { PCI_DESCR( 4, 1, PCI_DEVICE_ID_INTEL_LYNNFIELD_MC_CH0_ADDR) },
326 { PCI_DESCR( 4, 2, PCI_DEVICE_ID_INTEL_LYNNFIELD_MC_CH0_RANK) },
327 { PCI_DESCR( 4, 3, PCI_DEVICE_ID_INTEL_LYNNFIELD_MC_CH0_TC) },
328
Mauro Carvalho Chehab508fa172009-10-14 13:44:37 -0300329 { PCI_DESCR( 5, 0, PCI_DEVICE_ID_INTEL_LYNNFIELD_MC_CH1_CTRL) },
330 { PCI_DESCR( 5, 1, PCI_DEVICE_ID_INTEL_LYNNFIELD_MC_CH1_ADDR) },
331 { PCI_DESCR( 5, 2, PCI_DEVICE_ID_INTEL_LYNNFIELD_MC_CH1_RANK) },
332 { PCI_DESCR( 5, 3, PCI_DEVICE_ID_INTEL_LYNNFIELD_MC_CH1_TC) },
Mauro Carvalho Chehab52a2e4fc2009-10-14 11:21:58 -0300333
Mauro Carvalho Chehabf05da2f2009-10-14 13:31:06 -0300334 /*
335 * This is the PCI device has an alternate address on some
336 * processors like Core i7 860
337 */
Mauro Carvalho Chehab52a2e4fc2009-10-14 11:21:58 -0300338 { PCI_DESCR( 0, 0, PCI_DEVICE_ID_INTEL_LYNNFIELD_NONCORE) },
339};
340
Mauro Carvalho Chehab1288c182010-08-10 18:57:01 -0300341static const struct pci_id_descr pci_dev_descr_i7core_westmere[] = {
Vernon Mauerybd9e19c2010-05-18 19:02:50 -0300342 /* Memory controller */
343 { PCI_DESCR(3, 0, PCI_DEVICE_ID_INTEL_LYNNFIELD_MCR_REV2) },
344 { PCI_DESCR(3, 1, PCI_DEVICE_ID_INTEL_LYNNFIELD_MC_TAD_REV2) },
345 /* Exists only for RDIMM */
346 { PCI_DESCR(3, 2, PCI_DEVICE_ID_INTEL_LYNNFIELD_MC_RAS_REV2), .optional = 1 },
347 { PCI_DESCR(3, 4, PCI_DEVICE_ID_INTEL_LYNNFIELD_MC_TEST_REV2) },
348
349 /* Channel 0 */
350 { PCI_DESCR(4, 0, PCI_DEVICE_ID_INTEL_LYNNFIELD_MC_CH0_CTRL_REV2) },
351 { PCI_DESCR(4, 1, PCI_DEVICE_ID_INTEL_LYNNFIELD_MC_CH0_ADDR_REV2) },
352 { PCI_DESCR(4, 2, PCI_DEVICE_ID_INTEL_LYNNFIELD_MC_CH0_RANK_REV2) },
353 { PCI_DESCR(4, 3, PCI_DEVICE_ID_INTEL_LYNNFIELD_MC_CH0_TC_REV2) },
354
355 /* Channel 1 */
356 { PCI_DESCR(5, 0, PCI_DEVICE_ID_INTEL_LYNNFIELD_MC_CH1_CTRL_REV2) },
357 { PCI_DESCR(5, 1, PCI_DEVICE_ID_INTEL_LYNNFIELD_MC_CH1_ADDR_REV2) },
358 { PCI_DESCR(5, 2, PCI_DEVICE_ID_INTEL_LYNNFIELD_MC_CH1_RANK_REV2) },
359 { PCI_DESCR(5, 3, PCI_DEVICE_ID_INTEL_LYNNFIELD_MC_CH1_TC_REV2) },
360
361 /* Channel 2 */
362 { PCI_DESCR(6, 0, PCI_DEVICE_ID_INTEL_LYNNFIELD_MC_CH2_CTRL_REV2) },
363 { PCI_DESCR(6, 1, PCI_DEVICE_ID_INTEL_LYNNFIELD_MC_CH2_ADDR_REV2) },
364 { PCI_DESCR(6, 2, PCI_DEVICE_ID_INTEL_LYNNFIELD_MC_CH2_RANK_REV2) },
365 { PCI_DESCR(6, 3, PCI_DEVICE_ID_INTEL_LYNNFIELD_MC_CH2_TC_REV2) },
366
367 /* Generic Non-core registers */
368 { PCI_DESCR(0, 0, PCI_DEVICE_ID_INTEL_LYNNFIELD_NONCORE_REV2) },
369
370};
371
Mauro Carvalho Chehab1288c182010-08-10 18:57:01 -0300372#define PCI_ID_TABLE_ENTRY(A) { .descr=A, .n_devs = ARRAY_SIZE(A) }
373static const struct pci_id_table pci_dev_table[] = {
Vernon Mauerybd9e19c2010-05-18 19:02:50 -0300374 PCI_ID_TABLE_ENTRY(pci_dev_descr_i7core_nehalem),
375 PCI_ID_TABLE_ENTRY(pci_dev_descr_lynnfield),
376 PCI_ID_TABLE_ENTRY(pci_dev_descr_i7core_westmere),
377};
378
Mauro Carvalho Chehab8f331902009-06-22 22:48:29 -0300379/*
380 * pci_device_id table for which devices we are looking for
Mauro Carvalho Chehab8f331902009-06-22 22:48:29 -0300381 */
382static const struct pci_device_id i7core_pci_tbl[] __devinitdata = {
Mauro Carvalho Chehabd1fd4fb2009-07-10 18:39:53 -0300383 {PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_X58_HUB_MGMT)},
Mauro Carvalho Chehabf05da2f2009-10-14 13:31:06 -0300384 {PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_LYNNFIELD_QPI_LINK0)},
Mauro Carvalho Chehab8f331902009-06-22 22:48:29 -0300385 {0,} /* 0 terminated list. */
386};
387
Mauro Carvalho Chehaba0c36a12009-06-22 22:41:15 -0300388/****************************************************************************
389 Anciliary status routines
390 ****************************************************************************/
391
392 /* MC_CONTROL bits */
Mauro Carvalho Chehabef708b52009-06-22 22:48:30 -0300393#define CH_ACTIVE(pvt, ch) ((pvt)->info.mc_control & (1 << (8 + ch)))
394#define ECCx8(pvt) ((pvt)->info.mc_control & (1 << 1))
Mauro Carvalho Chehaba0c36a12009-06-22 22:41:15 -0300395
396 /* MC_STATUS bits */
Keith Mannthey61053fd2009-09-02 23:46:59 -0300397#define ECC_ENABLED(pvt) ((pvt)->info.mc_status & (1 << 4))
Mauro Carvalho Chehabef708b52009-06-22 22:48:30 -0300398#define CH_DISABLED(pvt, ch) ((pvt)->info.mc_status & (1 << ch))
Mauro Carvalho Chehaba0c36a12009-06-22 22:41:15 -0300399
400 /* MC_MAX_DOD read functions */
Mauro Carvalho Chehab854d3342009-06-22 22:48:30 -0300401static inline int numdimms(u32 dimms)
Mauro Carvalho Chehaba0c36a12009-06-22 22:41:15 -0300402{
Mauro Carvalho Chehab854d3342009-06-22 22:48:30 -0300403 return (dimms & 0x3) + 1;
Mauro Carvalho Chehaba0c36a12009-06-22 22:41:15 -0300404}
405
Mauro Carvalho Chehab854d3342009-06-22 22:48:30 -0300406static inline int numrank(u32 rank)
Mauro Carvalho Chehaba0c36a12009-06-22 22:41:15 -0300407{
408 static int ranks[4] = { 1, 2, 4, -EINVAL };
409
Mauro Carvalho Chehab854d3342009-06-22 22:48:30 -0300410 return ranks[rank & 0x3];
Mauro Carvalho Chehaba0c36a12009-06-22 22:41:15 -0300411}
412
Mauro Carvalho Chehab854d3342009-06-22 22:48:30 -0300413static inline int numbank(u32 bank)
Mauro Carvalho Chehaba0c36a12009-06-22 22:41:15 -0300414{
415 static int banks[4] = { 4, 8, 16, -EINVAL };
416
Mauro Carvalho Chehab854d3342009-06-22 22:48:30 -0300417 return banks[bank & 0x3];
Mauro Carvalho Chehaba0c36a12009-06-22 22:41:15 -0300418}
419
Mauro Carvalho Chehab854d3342009-06-22 22:48:30 -0300420static inline int numrow(u32 row)
Mauro Carvalho Chehaba0c36a12009-06-22 22:41:15 -0300421{
422 static int rows[8] = {
423 1 << 12, 1 << 13, 1 << 14, 1 << 15,
424 1 << 16, -EINVAL, -EINVAL, -EINVAL,
425 };
426
Mauro Carvalho Chehab854d3342009-06-22 22:48:30 -0300427 return rows[row & 0x7];
Mauro Carvalho Chehaba0c36a12009-06-22 22:41:15 -0300428}
429
Mauro Carvalho Chehab854d3342009-06-22 22:48:30 -0300430static inline int numcol(u32 col)
Mauro Carvalho Chehaba0c36a12009-06-22 22:41:15 -0300431{
432 static int cols[8] = {
433 1 << 10, 1 << 11, 1 << 12, -EINVAL,
434 };
Mauro Carvalho Chehab854d3342009-06-22 22:48:30 -0300435 return cols[col & 0x3];
Mauro Carvalho Chehaba0c36a12009-06-22 22:41:15 -0300436}
437
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -0300438static struct i7core_dev *get_i7core_dev(u8 socket)
Mauro Carvalho Chehab66607702009-09-05 00:52:11 -0300439{
440 struct i7core_dev *i7core_dev;
441
442 list_for_each_entry(i7core_dev, &i7core_edac_list, list) {
443 if (i7core_dev->socket == socket)
444 return i7core_dev;
445 }
446
447 return NULL;
448}
449
Hidetoshi Seto848b2f72010-08-20 04:24:44 -0300450static struct i7core_dev *alloc_i7core_dev(u8 socket,
451 const struct pci_id_table *table)
452{
453 struct i7core_dev *i7core_dev;
454
455 i7core_dev = kzalloc(sizeof(*i7core_dev), GFP_KERNEL);
456 if (!i7core_dev)
457 return NULL;
458
459 i7core_dev->pdev = kzalloc(sizeof(*i7core_dev->pdev) * table->n_devs,
460 GFP_KERNEL);
461 if (!i7core_dev->pdev) {
462 kfree(i7core_dev);
463 return NULL;
464 }
465
466 i7core_dev->socket = socket;
467 i7core_dev->n_devs = table->n_devs;
468 list_add_tail(&i7core_dev->list, &i7core_edac_list);
469
470 return i7core_dev;
471}
472
Mauro Carvalho Chehaba0c36a12009-06-22 22:41:15 -0300473/****************************************************************************
474 Memory check routines
475 ****************************************************************************/
Mauro Carvalho Chehab67166af2009-07-15 06:56:23 -0300476static struct pci_dev *get_pdev_slot_func(u8 socket, unsigned slot,
477 unsigned func)
Mauro Carvalho Chehabef708b52009-06-22 22:48:30 -0300478{
Mauro Carvalho Chehab66607702009-09-05 00:52:11 -0300479 struct i7core_dev *i7core_dev = get_i7core_dev(socket);
Mauro Carvalho Chehabef708b52009-06-22 22:48:30 -0300480 int i;
Mauro Carvalho Chehabef708b52009-06-22 22:48:30 -0300481
Mauro Carvalho Chehab66607702009-09-05 00:52:11 -0300482 if (!i7core_dev)
483 return NULL;
484
Mauro Carvalho Chehabde06eee2009-10-14 08:02:40 -0300485 for (i = 0; i < i7core_dev->n_devs; i++) {
Mauro Carvalho Chehab66607702009-09-05 00:52:11 -0300486 if (!i7core_dev->pdev[i])
Mauro Carvalho Chehabef708b52009-06-22 22:48:30 -0300487 continue;
488
Mauro Carvalho Chehab66607702009-09-05 00:52:11 -0300489 if (PCI_SLOT(i7core_dev->pdev[i]->devfn) == slot &&
490 PCI_FUNC(i7core_dev->pdev[i]->devfn) == func) {
491 return i7core_dev->pdev[i];
Mauro Carvalho Chehabef708b52009-06-22 22:48:30 -0300492 }
493 }
494
Mauro Carvalho Chehabeb94fc42009-06-22 22:48:31 -0300495 return NULL;
496}
497
Mauro Carvalho Chehabec6df242009-07-18 10:44:30 -0300498/**
499 * i7core_get_active_channels() - gets the number of channels and csrows
500 * @socket: Quick Path Interconnect socket
501 * @channels: Number of channels that will be returned
502 * @csrows: Number of csrows found
503 *
504 * Since EDAC core needs to know in advance the number of available channels
505 * and csrows, in order to allocate memory for csrows/channels, it is needed
506 * to run two similar steps. At the first step, implemented on this function,
507 * it checks the number of csrows/channels present at one socket.
508 * this is used in order to properly allocate the size of mci components.
509 *
510 * It should be noticed that none of the current available datasheets explain
511 * or even mention how csrows are seen by the memory controller. So, we need
512 * to add a fake description for csrows.
513 * So, this driver is attributing one DIMM memory for one csrow.
514 */
Mauro Carvalho Chehab1288c182010-08-10 18:57:01 -0300515static int i7core_get_active_channels(const u8 socket, unsigned *channels,
Mauro Carvalho Chehab67166af2009-07-15 06:56:23 -0300516 unsigned *csrows)
Mauro Carvalho Chehabeb94fc42009-06-22 22:48:31 -0300517{
518 struct pci_dev *pdev = NULL;
519 int i, j;
520 u32 status, control;
521
522 *channels = 0;
523 *csrows = 0;
524
Mauro Carvalho Chehab67166af2009-07-15 06:56:23 -0300525 pdev = get_pdev_slot_func(socket, 3, 0);
Mauro Carvalho Chehabb7c76152009-06-22 22:48:30 -0300526 if (!pdev) {
Mauro Carvalho Chehab67166af2009-07-15 06:56:23 -0300527 i7core_printk(KERN_ERR, "Couldn't find socket %d fn 3.0!!!\n",
528 socket);
Mauro Carvalho Chehabef708b52009-06-22 22:48:30 -0300529 return -ENODEV;
Mauro Carvalho Chehabb7c76152009-06-22 22:48:30 -0300530 }
Mauro Carvalho Chehabef708b52009-06-22 22:48:30 -0300531
532 /* Device 3 function 0 reads */
533 pci_read_config_dword(pdev, MC_STATUS, &status);
534 pci_read_config_dword(pdev, MC_CONTROL, &control);
535
536 for (i = 0; i < NUM_CHANS; i++) {
Mauro Carvalho Chehabeb94fc42009-06-22 22:48:31 -0300537 u32 dimm_dod[3];
Mauro Carvalho Chehabef708b52009-06-22 22:48:30 -0300538 /* Check if the channel is active */
539 if (!(control & (1 << (8 + i))))
540 continue;
541
542 /* Check if the channel is disabled */
Mauro Carvalho Chehab41fcb7f2009-06-22 22:48:31 -0300543 if (status & (1 << i))
Mauro Carvalho Chehabef708b52009-06-22 22:48:30 -0300544 continue;
Mauro Carvalho Chehabef708b52009-06-22 22:48:30 -0300545
Mauro Carvalho Chehab67166af2009-07-15 06:56:23 -0300546 pdev = get_pdev_slot_func(socket, i + 4, 1);
Mauro Carvalho Chehabeb94fc42009-06-22 22:48:31 -0300547 if (!pdev) {
Mauro Carvalho Chehab67166af2009-07-15 06:56:23 -0300548 i7core_printk(KERN_ERR, "Couldn't find socket %d "
549 "fn %d.%d!!!\n",
550 socket, i + 4, 1);
Mauro Carvalho Chehabeb94fc42009-06-22 22:48:31 -0300551 return -ENODEV;
552 }
553 /* Devices 4-6 function 1 */
554 pci_read_config_dword(pdev,
555 MC_DOD_CH_DIMM0, &dimm_dod[0]);
556 pci_read_config_dword(pdev,
557 MC_DOD_CH_DIMM1, &dimm_dod[1]);
558 pci_read_config_dword(pdev,
559 MC_DOD_CH_DIMM2, &dimm_dod[2]);
560
Mauro Carvalho Chehabef708b52009-06-22 22:48:30 -0300561 (*channels)++;
Mauro Carvalho Chehabeb94fc42009-06-22 22:48:31 -0300562
563 for (j = 0; j < 3; j++) {
564 if (!DIMM_PRESENT(dimm_dod[j]))
565 continue;
566 (*csrows)++;
567 }
Mauro Carvalho Chehabef708b52009-06-22 22:48:30 -0300568 }
569
Mauro Carvalho Chehabc77720b2009-07-18 10:43:08 -0300570 debugf0("Number of active channels on socket %d: %d\n",
Mauro Carvalho Chehab67166af2009-07-15 06:56:23 -0300571 socket, *channels);
Mauro Carvalho Chehab1c6fed82009-06-22 22:48:30 -0300572
Mauro Carvalho Chehabef708b52009-06-22 22:48:30 -0300573 return 0;
574}
575
Mauro Carvalho Chehab1288c182010-08-10 18:57:01 -0300576static int get_dimm_config(const struct mem_ctl_info *mci, int *csrow)
Mauro Carvalho Chehaba0c36a12009-06-22 22:41:15 -0300577{
578 struct i7core_pvt *pvt = mci->pvt_info;
Mauro Carvalho Chehab1c6fed82009-06-22 22:48:30 -0300579 struct csrow_info *csr;
Mauro Carvalho Chehab854d3342009-06-22 22:48:30 -0300580 struct pci_dev *pdev;
Mauro Carvalho Chehabba6c5c62009-07-15 09:02:32 -0300581 int i, j;
Mauro Carvalho Chehab5566cb72009-06-22 22:48:31 -0300582 unsigned long last_page = 0;
Mauro Carvalho Chehab1c6fed82009-06-22 22:48:30 -0300583 enum edac_type mode;
Mauro Carvalho Chehab854d3342009-06-22 22:48:30 -0300584 enum mem_type mtype;
Mauro Carvalho Chehaba0c36a12009-06-22 22:41:15 -0300585
Mauro Carvalho Chehab854d3342009-06-22 22:48:30 -0300586 /* Get data from the MC register, function 0 */
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -0300587 pdev = pvt->pci_mcr[0];
Mauro Carvalho Chehab7dd69532009-06-22 22:48:30 -0300588 if (!pdev)
Mauro Carvalho Chehab8f331902009-06-22 22:48:29 -0300589 return -ENODEV;
590
Mauro Carvalho Chehabf122a892009-06-22 22:48:29 -0300591 /* Device 3 function 0 reads */
Mauro Carvalho Chehab7dd69532009-06-22 22:48:30 -0300592 pci_read_config_dword(pdev, MC_CONTROL, &pvt->info.mc_control);
593 pci_read_config_dword(pdev, MC_STATUS, &pvt->info.mc_status);
594 pci_read_config_dword(pdev, MC_MAX_DOD, &pvt->info.max_dod);
595 pci_read_config_dword(pdev, MC_CHANNEL_MAPPER, &pvt->info.ch_map);
Mauro Carvalho Chehabf122a892009-06-22 22:48:29 -0300596
Mauro Carvalho Chehab17cb7b02009-07-20 18:48:18 -0300597 debugf0("QPI %d control=0x%08x status=0x%08x dod=0x%08x map=0x%08x\n",
Mauro Carvalho Chehab4af91882009-09-24 09:58:26 -0300598 pvt->i7core_dev->socket, pvt->info.mc_control, pvt->info.mc_status,
Mauro Carvalho Chehabf122a892009-06-22 22:48:29 -0300599 pvt->info.max_dod, pvt->info.ch_map);
Mauro Carvalho Chehaba0c36a12009-06-22 22:41:15 -0300600
Mauro Carvalho Chehab1c6fed82009-06-22 22:48:30 -0300601 if (ECC_ENABLED(pvt)) {
Mauro Carvalho Chehab41fcb7f2009-06-22 22:48:31 -0300602 debugf0("ECC enabled with x%d SDCC\n", ECCx8(pvt) ? 8 : 4);
Mauro Carvalho Chehab1c6fed82009-06-22 22:48:30 -0300603 if (ECCx8(pvt))
604 mode = EDAC_S8ECD8ED;
605 else
606 mode = EDAC_S4ECD4ED;
607 } else {
Mauro Carvalho Chehaba0c36a12009-06-22 22:41:15 -0300608 debugf0("ECC disabled\n");
Mauro Carvalho Chehab1c6fed82009-06-22 22:48:30 -0300609 mode = EDAC_NONE;
610 }
Mauro Carvalho Chehaba0c36a12009-06-22 22:41:15 -0300611
612 /* FIXME: need to handle the error codes */
Mauro Carvalho Chehab17cb7b02009-07-20 18:48:18 -0300613 debugf0("DOD Max limits: DIMMS: %d, %d-ranked, %d-banked "
614 "x%x x 0x%x\n",
Mauro Carvalho Chehab854d3342009-06-22 22:48:30 -0300615 numdimms(pvt->info.max_dod),
616 numrank(pvt->info.max_dod >> 2),
Mauro Carvalho Chehab276b8242009-07-22 21:45:50 -0300617 numbank(pvt->info.max_dod >> 4),
Mauro Carvalho Chehab854d3342009-06-22 22:48:30 -0300618 numrow(pvt->info.max_dod >> 6),
619 numcol(pvt->info.max_dod >> 9));
Mauro Carvalho Chehaba0c36a12009-06-22 22:41:15 -0300620
Mauro Carvalho Chehab0b2b7b72009-06-22 22:48:29 -0300621 for (i = 0; i < NUM_CHANS; i++) {
Mauro Carvalho Chehab854d3342009-06-22 22:48:30 -0300622 u32 data, dimm_dod[3], value[8];
Mauro Carvalho Chehab0b2b7b72009-06-22 22:48:29 -0300623
Mauro Carvalho Chehab52a2e4fc2009-10-14 11:21:58 -0300624 if (!pvt->pci_ch[i][0])
625 continue;
626
Mauro Carvalho Chehab0b2b7b72009-06-22 22:48:29 -0300627 if (!CH_ACTIVE(pvt, i)) {
628 debugf0("Channel %i is not active\n", i);
629 continue;
630 }
631 if (CH_DISABLED(pvt, i)) {
632 debugf0("Channel %i is disabled\n", i);
633 continue;
634 }
635
Mauro Carvalho Chehabf122a892009-06-22 22:48:29 -0300636 /* Devices 4-6 function 0 */
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -0300637 pci_read_config_dword(pvt->pci_ch[i][0],
Mauro Carvalho Chehab0b2b7b72009-06-22 22:48:29 -0300638 MC_CHANNEL_DIMM_INIT_PARAMS, &data);
639
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -0300640 pvt->channel[i].ranks = (data & QUAD_RANK_PRESENT) ?
Mauro Carvalho Chehab67166af2009-07-15 06:56:23 -0300641 4 : 2;
Mauro Carvalho Chehab0b2b7b72009-06-22 22:48:29 -0300642
Mauro Carvalho Chehab854d3342009-06-22 22:48:30 -0300643 if (data & REGISTERED_DIMM)
644 mtype = MEM_RDDR3;
Mauro Carvalho Chehab14d2c082009-09-02 23:52:36 -0300645 else
Mauro Carvalho Chehab854d3342009-06-22 22:48:30 -0300646 mtype = MEM_DDR3;
647#if 0
Mauro Carvalho Chehab0b2b7b72009-06-22 22:48:29 -0300648 if (data & THREE_DIMMS_PRESENT)
649 pvt->channel[i].dimms = 3;
650 else if (data & SINGLE_QUAD_RANK_PRESENT)
651 pvt->channel[i].dimms = 1;
652 else
653 pvt->channel[i].dimms = 2;
Mauro Carvalho Chehab854d3342009-06-22 22:48:30 -0300654#endif
655
656 /* Devices 4-6 function 1 */
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -0300657 pci_read_config_dword(pvt->pci_ch[i][1],
Mauro Carvalho Chehab854d3342009-06-22 22:48:30 -0300658 MC_DOD_CH_DIMM0, &dimm_dod[0]);
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -0300659 pci_read_config_dword(pvt->pci_ch[i][1],
Mauro Carvalho Chehab854d3342009-06-22 22:48:30 -0300660 MC_DOD_CH_DIMM1, &dimm_dod[1]);
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -0300661 pci_read_config_dword(pvt->pci_ch[i][1],
Mauro Carvalho Chehab854d3342009-06-22 22:48:30 -0300662 MC_DOD_CH_DIMM2, &dimm_dod[2]);
Mauro Carvalho Chehab0b2b7b72009-06-22 22:48:29 -0300663
Mauro Carvalho Chehab1c6fed82009-06-22 22:48:30 -0300664 debugf0("Ch%d phy rd%d, wr%d (0x%08x): "
Mauro Carvalho Chehab854d3342009-06-22 22:48:30 -0300665 "%d ranks, %cDIMMs\n",
Mauro Carvalho Chehab1c6fed82009-06-22 22:48:30 -0300666 i,
667 RDLCH(pvt->info.ch_map, i), WRLCH(pvt->info.ch_map, i),
668 data,
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -0300669 pvt->channel[i].ranks,
Mauro Carvalho Chehab41fcb7f2009-06-22 22:48:31 -0300670 (data & REGISTERED_DIMM) ? 'R' : 'U');
Mauro Carvalho Chehab7dd69532009-06-22 22:48:30 -0300671
Mauro Carvalho Chehab854d3342009-06-22 22:48:30 -0300672 for (j = 0; j < 3; j++) {
673 u32 banks, ranks, rows, cols;
Mauro Carvalho Chehab5566cb72009-06-22 22:48:31 -0300674 u32 size, npages;
Mauro Carvalho Chehab1c6fed82009-06-22 22:48:30 -0300675
Mauro Carvalho Chehab854d3342009-06-22 22:48:30 -0300676 if (!DIMM_PRESENT(dimm_dod[j]))
677 continue;
Mauro Carvalho Chehab1c6fed82009-06-22 22:48:30 -0300678
Mauro Carvalho Chehab854d3342009-06-22 22:48:30 -0300679 banks = numbank(MC_DOD_NUMBANK(dimm_dod[j]));
680 ranks = numrank(MC_DOD_NUMRANK(dimm_dod[j]));
681 rows = numrow(MC_DOD_NUMROW(dimm_dod[j]));
682 cols = numcol(MC_DOD_NUMCOL(dimm_dod[j]));
Mauro Carvalho Chehab1c6fed82009-06-22 22:48:30 -0300683
Mauro Carvalho Chehab5566cb72009-06-22 22:48:31 -0300684 /* DDR3 has 8 I/O banks */
685 size = (rows * cols * banks * ranks) >> (20 - 3);
686
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -0300687 pvt->channel[i].dimms++;
Mauro Carvalho Chehab854d3342009-06-22 22:48:30 -0300688
Mauro Carvalho Chehab17cb7b02009-07-20 18:48:18 -0300689 debugf0("\tdimm %d %d Mb offset: %x, "
690 "bank: %d, rank: %d, row: %#x, col: %#x\n",
691 j, size,
Mauro Carvalho Chehab854d3342009-06-22 22:48:30 -0300692 RANKOFFSET(dimm_dod[j]),
693 banks, ranks, rows, cols);
694
Mauro Carvalho Chehabe9144602010-08-10 20:26:35 -0300695 npages = MiB_TO_PAGES(size);
Mauro Carvalho Chehab5566cb72009-06-22 22:48:31 -0300696
Mauro Carvalho Chehabba6c5c62009-07-15 09:02:32 -0300697 csr = &mci->csrows[*csrow];
Mauro Carvalho Chehab5566cb72009-06-22 22:48:31 -0300698 csr->first_page = last_page + 1;
699 last_page += npages;
700 csr->last_page = last_page;
701 csr->nr_pages = npages;
702
Mauro Carvalho Chehab854d3342009-06-22 22:48:30 -0300703 csr->page_mask = 0;
Mauro Carvalho Chehabeb94fc42009-06-22 22:48:31 -0300704 csr->grain = 8;
Mauro Carvalho Chehabba6c5c62009-07-15 09:02:32 -0300705 csr->csrow_idx = *csrow;
Mauro Carvalho Chehabeb94fc42009-06-22 22:48:31 -0300706 csr->nr_channels = 1;
707
708 csr->channels[0].chan_idx = i;
709 csr->channels[0].ce_count = 0;
Mauro Carvalho Chehab854d3342009-06-22 22:48:30 -0300710
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -0300711 pvt->csrow_map[i][j] = *csrow;
Mauro Carvalho Chehabb4e8f0b2009-09-02 23:49:59 -0300712
Mauro Carvalho Chehab854d3342009-06-22 22:48:30 -0300713 switch (banks) {
714 case 4:
715 csr->dtype = DEV_X4;
716 break;
717 case 8:
718 csr->dtype = DEV_X8;
719 break;
720 case 16:
721 csr->dtype = DEV_X16;
722 break;
723 default:
724 csr->dtype = DEV_UNKNOWN;
725 }
726
727 csr->edac_mode = mode;
728 csr->mtype = mtype;
729
Mauro Carvalho Chehabba6c5c62009-07-15 09:02:32 -0300730 (*csrow)++;
Mauro Carvalho Chehab854d3342009-06-22 22:48:30 -0300731 }
732
733 pci_read_config_dword(pdev, MC_SAG_CH_0, &value[0]);
734 pci_read_config_dword(pdev, MC_SAG_CH_1, &value[1]);
735 pci_read_config_dword(pdev, MC_SAG_CH_2, &value[2]);
736 pci_read_config_dword(pdev, MC_SAG_CH_3, &value[3]);
737 pci_read_config_dword(pdev, MC_SAG_CH_4, &value[4]);
738 pci_read_config_dword(pdev, MC_SAG_CH_5, &value[5]);
739 pci_read_config_dword(pdev, MC_SAG_CH_6, &value[6]);
740 pci_read_config_dword(pdev, MC_SAG_CH_7, &value[7]);
Mauro Carvalho Chehab17cb7b02009-07-20 18:48:18 -0300741 debugf1("\t[%i] DIVBY3\tREMOVED\tOFFSET\n", i);
Mauro Carvalho Chehab854d3342009-06-22 22:48:30 -0300742 for (j = 0; j < 8; j++)
Mauro Carvalho Chehab17cb7b02009-07-20 18:48:18 -0300743 debugf1("\t\t%#x\t%#x\t%#x\n",
Mauro Carvalho Chehab854d3342009-06-22 22:48:30 -0300744 (value[j] >> 27) & 0x1,
745 (value[j] >> 24) & 0x7,
746 (value[j] && ((1 << 24) - 1)));
Mauro Carvalho Chehab0b2b7b72009-06-22 22:48:29 -0300747 }
748
Mauro Carvalho Chehaba0c36a12009-06-22 22:41:15 -0300749 return 0;
750}
751
752/****************************************************************************
Mauro Carvalho Chehab194a40f2009-06-22 22:48:28 -0300753 Error insertion routines
754 ****************************************************************************/
755
756/* The i7core has independent error injection features per channel.
757 However, to have a simpler code, we don't allow enabling error injection
758 on more than one channel.
759 Also, since a change at an inject parameter will be applied only at enable,
760 we're disabling error injection on all write calls to the sysfs nodes that
761 controls the error code injection.
762 */
Mauro Carvalho Chehab1288c182010-08-10 18:57:01 -0300763static int disable_inject(const struct mem_ctl_info *mci)
Mauro Carvalho Chehab194a40f2009-06-22 22:48:28 -0300764{
765 struct i7core_pvt *pvt = mci->pvt_info;
766
767 pvt->inject.enable = 0;
768
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -0300769 if (!pvt->pci_ch[pvt->inject.channel][0])
Mauro Carvalho Chehab8f331902009-06-22 22:48:29 -0300770 return -ENODEV;
771
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -0300772 pci_write_config_dword(pvt->pci_ch[pvt->inject.channel][0],
Mauro Carvalho Chehab4157d9f2009-08-05 20:27:15 -0300773 MC_CHANNEL_ERROR_INJECT, 0);
Mauro Carvalho Chehab8f331902009-06-22 22:48:29 -0300774
775 return 0;
Mauro Carvalho Chehab194a40f2009-06-22 22:48:28 -0300776}
777
778/*
779 * i7core inject inject.section
780 *
781 * accept and store error injection inject.section value
782 * bit 0 - refers to the lower 32-byte half cacheline
783 * bit 1 - refers to the upper 32-byte half cacheline
784 */
785static ssize_t i7core_inject_section_store(struct mem_ctl_info *mci,
786 const char *data, size_t count)
787{
788 struct i7core_pvt *pvt = mci->pvt_info;
789 unsigned long value;
790 int rc;
791
792 if (pvt->inject.enable)
Mauro Carvalho Chehab41fcb7f2009-06-22 22:48:31 -0300793 disable_inject(mci);
Mauro Carvalho Chehab194a40f2009-06-22 22:48:28 -0300794
795 rc = strict_strtoul(data, 10, &value);
796 if ((rc < 0) || (value > 3))
Mauro Carvalho Chehab2068def2009-08-05 19:28:27 -0300797 return -EIO;
Mauro Carvalho Chehab194a40f2009-06-22 22:48:28 -0300798
799 pvt->inject.section = (u32) value;
800 return count;
801}
802
803static ssize_t i7core_inject_section_show(struct mem_ctl_info *mci,
804 char *data)
805{
806 struct i7core_pvt *pvt = mci->pvt_info;
807 return sprintf(data, "0x%08x\n", pvt->inject.section);
808}
809
810/*
811 * i7core inject.type
812 *
813 * accept and store error injection inject.section value
814 * bit 0 - repeat enable - Enable error repetition
815 * bit 1 - inject ECC error
816 * bit 2 - inject parity error
817 */
818static ssize_t i7core_inject_type_store(struct mem_ctl_info *mci,
819 const char *data, size_t count)
820{
821 struct i7core_pvt *pvt = mci->pvt_info;
822 unsigned long value;
823 int rc;
824
825 if (pvt->inject.enable)
Mauro Carvalho Chehab41fcb7f2009-06-22 22:48:31 -0300826 disable_inject(mci);
Mauro Carvalho Chehab194a40f2009-06-22 22:48:28 -0300827
828 rc = strict_strtoul(data, 10, &value);
829 if ((rc < 0) || (value > 7))
Mauro Carvalho Chehab2068def2009-08-05 19:28:27 -0300830 return -EIO;
Mauro Carvalho Chehab194a40f2009-06-22 22:48:28 -0300831
832 pvt->inject.type = (u32) value;
833 return count;
834}
835
836static ssize_t i7core_inject_type_show(struct mem_ctl_info *mci,
837 char *data)
838{
839 struct i7core_pvt *pvt = mci->pvt_info;
840 return sprintf(data, "0x%08x\n", pvt->inject.type);
841}
842
843/*
844 * i7core_inject_inject.eccmask_store
845 *
846 * The type of error (UE/CE) will depend on the inject.eccmask value:
847 * Any bits set to a 1 will flip the corresponding ECC bit
848 * Correctable errors can be injected by flipping 1 bit or the bits within
849 * a symbol pair (2 consecutive aligned 8-bit pairs - i.e. 7:0 and 15:8 or
850 * 23:16 and 31:24). Flipping bits in two symbol pairs will cause an
851 * uncorrectable error to be injected.
852 */
853static ssize_t i7core_inject_eccmask_store(struct mem_ctl_info *mci,
854 const char *data, size_t count)
855{
856 struct i7core_pvt *pvt = mci->pvt_info;
857 unsigned long value;
858 int rc;
859
860 if (pvt->inject.enable)
Mauro Carvalho Chehab41fcb7f2009-06-22 22:48:31 -0300861 disable_inject(mci);
Mauro Carvalho Chehab194a40f2009-06-22 22:48:28 -0300862
863 rc = strict_strtoul(data, 10, &value);
864 if (rc < 0)
Mauro Carvalho Chehab2068def2009-08-05 19:28:27 -0300865 return -EIO;
Mauro Carvalho Chehab194a40f2009-06-22 22:48:28 -0300866
867 pvt->inject.eccmask = (u32) value;
868 return count;
869}
870
871static ssize_t i7core_inject_eccmask_show(struct mem_ctl_info *mci,
872 char *data)
873{
874 struct i7core_pvt *pvt = mci->pvt_info;
875 return sprintf(data, "0x%08x\n", pvt->inject.eccmask);
876}
877
878/*
879 * i7core_addrmatch
880 *
881 * The type of error (UE/CE) will depend on the inject.eccmask value:
882 * Any bits set to a 1 will flip the corresponding ECC bit
883 * Correctable errors can be injected by flipping 1 bit or the bits within
884 * a symbol pair (2 consecutive aligned 8-bit pairs - i.e. 7:0 and 15:8 or
885 * 23:16 and 31:24). Flipping bits in two symbol pairs will cause an
886 * uncorrectable error to be injected.
887 */
Mauro Carvalho Chehab194a40f2009-06-22 22:48:28 -0300888
Mauro Carvalho Chehaba5538e52009-09-23 18:56:47 -0300889#define DECLARE_ADDR_MATCH(param, limit) \
890static ssize_t i7core_inject_store_##param( \
891 struct mem_ctl_info *mci, \
892 const char *data, size_t count) \
893{ \
Mauro Carvalho Chehabcc301b32009-09-24 16:23:42 -0300894 struct i7core_pvt *pvt; \
Mauro Carvalho Chehaba5538e52009-09-23 18:56:47 -0300895 long value; \
896 int rc; \
897 \
Mauro Carvalho Chehabcc301b32009-09-24 16:23:42 -0300898 debugf1("%s()\n", __func__); \
899 pvt = mci->pvt_info; \
900 \
Mauro Carvalho Chehaba5538e52009-09-23 18:56:47 -0300901 if (pvt->inject.enable) \
902 disable_inject(mci); \
903 \
Mauro Carvalho Chehab4f87fad2009-10-04 11:54:56 -0300904 if (!strcasecmp(data, "any") || !strcasecmp(data, "any\n"))\
Mauro Carvalho Chehaba5538e52009-09-23 18:56:47 -0300905 value = -1; \
906 else { \
907 rc = strict_strtoul(data, 10, &value); \
908 if ((rc < 0) || (value >= limit)) \
909 return -EIO; \
910 } \
911 \
912 pvt->inject.param = value; \
913 \
914 return count; \
915} \
916 \
917static ssize_t i7core_inject_show_##param( \
918 struct mem_ctl_info *mci, \
919 char *data) \
920{ \
Mauro Carvalho Chehabcc301b32009-09-24 16:23:42 -0300921 struct i7core_pvt *pvt; \
922 \
923 pvt = mci->pvt_info; \
924 debugf1("%s() pvt=%p\n", __func__, pvt); \
Mauro Carvalho Chehaba5538e52009-09-23 18:56:47 -0300925 if (pvt->inject.param < 0) \
926 return sprintf(data, "any\n"); \
927 else \
928 return sprintf(data, "%d\n", pvt->inject.param);\
Mauro Carvalho Chehab194a40f2009-06-22 22:48:28 -0300929}
930
Mauro Carvalho Chehaba5538e52009-09-23 18:56:47 -0300931#define ATTR_ADDR_MATCH(param) \
932 { \
933 .attr = { \
934 .name = #param, \
935 .mode = (S_IRUGO | S_IWUSR) \
936 }, \
937 .show = i7core_inject_show_##param, \
938 .store = i7core_inject_store_##param, \
939 }
Mauro Carvalho Chehab194a40f2009-06-22 22:48:28 -0300940
Mauro Carvalho Chehaba5538e52009-09-23 18:56:47 -0300941DECLARE_ADDR_MATCH(channel, 3);
942DECLARE_ADDR_MATCH(dimm, 3);
943DECLARE_ADDR_MATCH(rank, 4);
944DECLARE_ADDR_MATCH(bank, 32);
945DECLARE_ADDR_MATCH(page, 0x10000);
946DECLARE_ADDR_MATCH(col, 0x4000);
Mauro Carvalho Chehab194a40f2009-06-22 22:48:28 -0300947
Mauro Carvalho Chehab1288c182010-08-10 18:57:01 -0300948static int write_and_test(struct pci_dev *dev, const int where, const u32 val)
Mauro Carvalho Chehab276b8242009-07-22 21:45:50 -0300949{
950 u32 read;
951 int count;
952
Mauro Carvalho Chehab4157d9f2009-08-05 20:27:15 -0300953 debugf0("setting pci %02x:%02x.%x reg=%02x value=%08x\n",
954 dev->bus->number, PCI_SLOT(dev->devfn), PCI_FUNC(dev->devfn),
955 where, val);
956
Mauro Carvalho Chehab276b8242009-07-22 21:45:50 -0300957 for (count = 0; count < 10; count++) {
958 if (count)
Mauro Carvalho Chehabb9905382009-08-05 21:36:35 -0300959 msleep(100);
Mauro Carvalho Chehab276b8242009-07-22 21:45:50 -0300960 pci_write_config_dword(dev, where, val);
961 pci_read_config_dword(dev, where, &read);
962
963 if (read == val)
964 return 0;
965 }
966
Mauro Carvalho Chehab4157d9f2009-08-05 20:27:15 -0300967 i7core_printk(KERN_ERR, "Error during set pci %02x:%02x.%x reg=%02x "
968 "write=%08x. Read=%08x\n",
969 dev->bus->number, PCI_SLOT(dev->devfn), PCI_FUNC(dev->devfn),
970 where, val, read);
Mauro Carvalho Chehab276b8242009-07-22 21:45:50 -0300971
972 return -EINVAL;
973}
974
Mauro Carvalho Chehab194a40f2009-06-22 22:48:28 -0300975/*
976 * This routine prepares the Memory Controller for error injection.
977 * The error will be injected when some process tries to write to the
978 * memory that matches the given criteria.
979 * The criteria can be set in terms of a mask where dimm, rank, bank, page
980 * and col can be specified.
981 * A -1 value for any of the mask items will make the MCU to ignore
982 * that matching criteria for error injection.
983 *
984 * It should be noticed that the error will only happen after a write operation
985 * on a memory that matches the condition. if REPEAT_EN is not enabled at
986 * inject mask, then it will produce just one error. Otherwise, it will repeat
987 * until the injectmask would be cleaned.
988 *
989 * FIXME: This routine assumes that MAXNUMDIMMS value of MC_MAX_DOD
990 * is reliable enough to check if the MC is using the
991 * three channels. However, this is not clear at the datasheet.
992 */
993static ssize_t i7core_inject_enable_store(struct mem_ctl_info *mci,
994 const char *data, size_t count)
995{
996 struct i7core_pvt *pvt = mci->pvt_info;
997 u32 injectmask;
998 u64 mask = 0;
999 int rc;
1000 long enable;
1001
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -03001002 if (!pvt->pci_ch[pvt->inject.channel][0])
Mauro Carvalho Chehab8f331902009-06-22 22:48:29 -03001003 return 0;
1004
Mauro Carvalho Chehab194a40f2009-06-22 22:48:28 -03001005 rc = strict_strtoul(data, 10, &enable);
1006 if ((rc < 0))
1007 return 0;
1008
1009 if (enable) {
1010 pvt->inject.enable = 1;
1011 } else {
1012 disable_inject(mci);
1013 return count;
1014 }
1015
1016 /* Sets pvt->inject.dimm mask */
1017 if (pvt->inject.dimm < 0)
Alan Cox486dd092009-11-08 01:34:27 -02001018 mask |= 1LL << 41;
Mauro Carvalho Chehab194a40f2009-06-22 22:48:28 -03001019 else {
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -03001020 if (pvt->channel[pvt->inject.channel].dimms > 2)
Alan Cox486dd092009-11-08 01:34:27 -02001021 mask |= (pvt->inject.dimm & 0x3LL) << 35;
Mauro Carvalho Chehab194a40f2009-06-22 22:48:28 -03001022 else
Alan Cox486dd092009-11-08 01:34:27 -02001023 mask |= (pvt->inject.dimm & 0x1LL) << 36;
Mauro Carvalho Chehab194a40f2009-06-22 22:48:28 -03001024 }
1025
1026 /* Sets pvt->inject.rank mask */
1027 if (pvt->inject.rank < 0)
Alan Cox486dd092009-11-08 01:34:27 -02001028 mask |= 1LL << 40;
Mauro Carvalho Chehab194a40f2009-06-22 22:48:28 -03001029 else {
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -03001030 if (pvt->channel[pvt->inject.channel].dimms > 2)
Alan Cox486dd092009-11-08 01:34:27 -02001031 mask |= (pvt->inject.rank & 0x1LL) << 34;
Mauro Carvalho Chehab194a40f2009-06-22 22:48:28 -03001032 else
Alan Cox486dd092009-11-08 01:34:27 -02001033 mask |= (pvt->inject.rank & 0x3LL) << 34;
Mauro Carvalho Chehab194a40f2009-06-22 22:48:28 -03001034 }
1035
1036 /* Sets pvt->inject.bank mask */
1037 if (pvt->inject.bank < 0)
Alan Cox486dd092009-11-08 01:34:27 -02001038 mask |= 1LL << 39;
Mauro Carvalho Chehab194a40f2009-06-22 22:48:28 -03001039 else
Alan Cox486dd092009-11-08 01:34:27 -02001040 mask |= (pvt->inject.bank & 0x15LL) << 30;
Mauro Carvalho Chehab194a40f2009-06-22 22:48:28 -03001041
1042 /* Sets pvt->inject.page mask */
1043 if (pvt->inject.page < 0)
Alan Cox486dd092009-11-08 01:34:27 -02001044 mask |= 1LL << 38;
Mauro Carvalho Chehab194a40f2009-06-22 22:48:28 -03001045 else
Alan Cox486dd092009-11-08 01:34:27 -02001046 mask |= (pvt->inject.page & 0xffff) << 14;
Mauro Carvalho Chehab194a40f2009-06-22 22:48:28 -03001047
1048 /* Sets pvt->inject.column mask */
1049 if (pvt->inject.col < 0)
Alan Cox486dd092009-11-08 01:34:27 -02001050 mask |= 1LL << 37;
Mauro Carvalho Chehab194a40f2009-06-22 22:48:28 -03001051 else
Alan Cox486dd092009-11-08 01:34:27 -02001052 mask |= (pvt->inject.col & 0x3fff);
Mauro Carvalho Chehab194a40f2009-06-22 22:48:28 -03001053
Mauro Carvalho Chehab194a40f2009-06-22 22:48:28 -03001054 /*
1055 * bit 0: REPEAT_EN
1056 * bits 1-2: MASK_HALF_CACHELINE
1057 * bit 3: INJECT_ECC
1058 * bit 4: INJECT_ADDR_PARITY
1059 */
1060
Mauro Carvalho Chehab7b029d02009-06-22 22:48:29 -03001061 injectmask = (pvt->inject.type & 1) |
1062 (pvt->inject.section & 0x3) << 1 |
Mauro Carvalho Chehab194a40f2009-06-22 22:48:28 -03001063 (pvt->inject.type & 0x6) << (3 - 1);
1064
Mauro Carvalho Chehab276b8242009-07-22 21:45:50 -03001065 /* Unlock writes to registers - this register is write only */
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -03001066 pci_write_config_dword(pvt->pci_noncore,
Mauro Carvalho Chehab276b8242009-07-22 21:45:50 -03001067 MC_CFG_CONTROL, 0x2);
Mauro Carvalho Chehab194a40f2009-06-22 22:48:28 -03001068
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -03001069 write_and_test(pvt->pci_ch[pvt->inject.channel][0],
Mauro Carvalho Chehab276b8242009-07-22 21:45:50 -03001070 MC_CHANNEL_ADDR_MATCH, mask);
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -03001071 write_and_test(pvt->pci_ch[pvt->inject.channel][0],
Mauro Carvalho Chehab276b8242009-07-22 21:45:50 -03001072 MC_CHANNEL_ADDR_MATCH + 4, mask >> 32L);
1073
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -03001074 write_and_test(pvt->pci_ch[pvt->inject.channel][0],
Mauro Carvalho Chehab276b8242009-07-22 21:45:50 -03001075 MC_CHANNEL_ERROR_MASK, pvt->inject.eccmask);
1076
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -03001077 write_and_test(pvt->pci_ch[pvt->inject.channel][0],
Mauro Carvalho Chehab4157d9f2009-08-05 20:27:15 -03001078 MC_CHANNEL_ERROR_INJECT, injectmask);
Mauro Carvalho Chehab276b8242009-07-22 21:45:50 -03001079
1080 /*
1081 * This is something undocumented, based on my tests
1082 * Without writing 8 to this register, errors aren't injected. Not sure
1083 * why.
1084 */
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -03001085 pci_write_config_dword(pvt->pci_noncore,
Mauro Carvalho Chehab276b8242009-07-22 21:45:50 -03001086 MC_CFG_CONTROL, 8);
1087
Mauro Carvalho Chehab41fcb7f2009-06-22 22:48:31 -03001088 debugf0("Error inject addr match 0x%016llx, ecc 0x%08x,"
1089 " inject 0x%08x\n",
Mauro Carvalho Chehab194a40f2009-06-22 22:48:28 -03001090 mask, pvt->inject.eccmask, injectmask);
1091
Mauro Carvalho Chehab7b029d02009-06-22 22:48:29 -03001092
Mauro Carvalho Chehab194a40f2009-06-22 22:48:28 -03001093 return count;
1094}
1095
1096static ssize_t i7core_inject_enable_show(struct mem_ctl_info *mci,
1097 char *data)
1098{
1099 struct i7core_pvt *pvt = mci->pvt_info;
Mauro Carvalho Chehab7b029d02009-06-22 22:48:29 -03001100 u32 injectmask;
1101
Mauro Carvalho Chehab52a2e4fc2009-10-14 11:21:58 -03001102 if (!pvt->pci_ch[pvt->inject.channel][0])
1103 return 0;
1104
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -03001105 pci_read_config_dword(pvt->pci_ch[pvt->inject.channel][0],
Mauro Carvalho Chehab4157d9f2009-08-05 20:27:15 -03001106 MC_CHANNEL_ERROR_INJECT, &injectmask);
Mauro Carvalho Chehab7b029d02009-06-22 22:48:29 -03001107
1108 debugf0("Inject error read: 0x%018x\n", injectmask);
1109
1110 if (injectmask & 0x0c)
1111 pvt->inject.enable = 1;
1112
Mauro Carvalho Chehab194a40f2009-06-22 22:48:28 -03001113 return sprintf(data, "%d\n", pvt->inject.enable);
1114}
1115
Mauro Carvalho Chehabf338d732009-09-24 17:25:43 -03001116#define DECLARE_COUNTER(param) \
1117static ssize_t i7core_show_counter_##param( \
1118 struct mem_ctl_info *mci, \
1119 char *data) \
1120{ \
1121 struct i7core_pvt *pvt = mci->pvt_info; \
1122 \
1123 debugf1("%s() \n", __func__); \
1124 if (!pvt->ce_count_available || (pvt->is_registered)) \
1125 return sprintf(data, "data unavailable\n"); \
1126 return sprintf(data, "%lu\n", \
1127 pvt->udimm_ce_count[param]); \
Mauro Carvalho Chehab442305b2009-06-22 22:48:29 -03001128}
1129
Mauro Carvalho Chehabf338d732009-09-24 17:25:43 -03001130#define ATTR_COUNTER(param) \
1131 { \
1132 .attr = { \
1133 .name = __stringify(udimm##param), \
1134 .mode = (S_IRUGO | S_IWUSR) \
1135 }, \
1136 .show = i7core_show_counter_##param \
1137 }
1138
1139DECLARE_COUNTER(0);
1140DECLARE_COUNTER(1);
1141DECLARE_COUNTER(2);
1142
Mauro Carvalho Chehab194a40f2009-06-22 22:48:28 -03001143/*
1144 * Sysfs struct
1145 */
Mauro Carvalho Chehaba5538e52009-09-23 18:56:47 -03001146
Mauro Carvalho Chehab1288c182010-08-10 18:57:01 -03001147static const struct mcidev_sysfs_attribute i7core_addrmatch_attrs[] = {
Mauro Carvalho Chehaba5538e52009-09-23 18:56:47 -03001148 ATTR_ADDR_MATCH(channel),
1149 ATTR_ADDR_MATCH(dimm),
1150 ATTR_ADDR_MATCH(rank),
1151 ATTR_ADDR_MATCH(bank),
1152 ATTR_ADDR_MATCH(page),
1153 ATTR_ADDR_MATCH(col),
Mauro Carvalho Chehab1288c182010-08-10 18:57:01 -03001154 { } /* End of list */
Mauro Carvalho Chehaba5538e52009-09-23 18:56:47 -03001155};
1156
Mauro Carvalho Chehab1288c182010-08-10 18:57:01 -03001157static const struct mcidev_sysfs_group i7core_inject_addrmatch = {
Mauro Carvalho Chehaba5538e52009-09-23 18:56:47 -03001158 .name = "inject_addrmatch",
1159 .mcidev_attr = i7core_addrmatch_attrs,
1160};
1161
Mauro Carvalho Chehab1288c182010-08-10 18:57:01 -03001162static const struct mcidev_sysfs_attribute i7core_udimm_counters_attrs[] = {
Mauro Carvalho Chehabf338d732009-09-24 17:25:43 -03001163 ATTR_COUNTER(0),
1164 ATTR_COUNTER(1),
1165 ATTR_COUNTER(2),
Marcin Slusarz64aab722010-09-30 15:15:30 -07001166 { .attr = { .name = NULL } }
Mauro Carvalho Chehabf338d732009-09-24 17:25:43 -03001167};
1168
Mauro Carvalho Chehab1288c182010-08-10 18:57:01 -03001169static const struct mcidev_sysfs_group i7core_udimm_counters = {
Mauro Carvalho Chehabf338d732009-09-24 17:25:43 -03001170 .name = "all_channel_counts",
1171 .mcidev_attr = i7core_udimm_counters_attrs,
1172};
1173
Mauro Carvalho Chehab1288c182010-08-10 18:57:01 -03001174static const struct mcidev_sysfs_attribute i7core_sysfs_rdimm_attrs[] = {
Mauro Carvalho Chehab194a40f2009-06-22 22:48:28 -03001175 {
1176 .attr = {
1177 .name = "inject_section",
1178 .mode = (S_IRUGO | S_IWUSR)
1179 },
1180 .show = i7core_inject_section_show,
1181 .store = i7core_inject_section_store,
1182 }, {
1183 .attr = {
1184 .name = "inject_type",
1185 .mode = (S_IRUGO | S_IWUSR)
1186 },
1187 .show = i7core_inject_type_show,
1188 .store = i7core_inject_type_store,
1189 }, {
1190 .attr = {
1191 .name = "inject_eccmask",
1192 .mode = (S_IRUGO | S_IWUSR)
1193 },
1194 .show = i7core_inject_eccmask_show,
1195 .store = i7core_inject_eccmask_store,
1196 }, {
Mauro Carvalho Chehaba5538e52009-09-23 18:56:47 -03001197 .grp = &i7core_inject_addrmatch,
Mauro Carvalho Chehab194a40f2009-06-22 22:48:28 -03001198 }, {
1199 .attr = {
1200 .name = "inject_enable",
1201 .mode = (S_IRUGO | S_IWUSR)
1202 },
1203 .show = i7core_inject_enable_show,
1204 .store = i7core_inject_enable_store,
1205 },
Mauro Carvalho Chehab1288c182010-08-10 18:57:01 -03001206 { } /* End of list */
1207};
1208
1209static const struct mcidev_sysfs_attribute i7core_sysfs_udimm_attrs[] = {
1210 {
1211 .attr = {
1212 .name = "inject_section",
1213 .mode = (S_IRUGO | S_IWUSR)
1214 },
1215 .show = i7core_inject_section_show,
1216 .store = i7core_inject_section_store,
1217 }, {
1218 .attr = {
1219 .name = "inject_type",
1220 .mode = (S_IRUGO | S_IWUSR)
1221 },
1222 .show = i7core_inject_type_show,
1223 .store = i7core_inject_type_store,
1224 }, {
1225 .attr = {
1226 .name = "inject_eccmask",
1227 .mode = (S_IRUGO | S_IWUSR)
1228 },
1229 .show = i7core_inject_eccmask_show,
1230 .store = i7core_inject_eccmask_store,
1231 }, {
1232 .grp = &i7core_inject_addrmatch,
1233 }, {
1234 .attr = {
1235 .name = "inject_enable",
1236 .mode = (S_IRUGO | S_IWUSR)
1237 },
1238 .show = i7core_inject_enable_show,
1239 .store = i7core_inject_enable_store,
1240 }, {
1241 .grp = &i7core_udimm_counters,
1242 },
1243 { } /* End of list */
Mauro Carvalho Chehab194a40f2009-06-22 22:48:28 -03001244};
1245
1246/****************************************************************************
Mauro Carvalho Chehaba0c36a12009-06-22 22:41:15 -03001247 Device initialization routines: put/get, init/exit
1248 ****************************************************************************/
1249
1250/*
1251 * i7core_put_devices 'put' all the devices that we have
1252 * reserved via 'get'
1253 */
Mauro Carvalho Chehab13d6e9b2009-09-05 12:15:20 -03001254static void i7core_put_devices(struct i7core_dev *i7core_dev)
Mauro Carvalho Chehaba0c36a12009-06-22 22:41:15 -03001255{
Mauro Carvalho Chehab13d6e9b2009-09-05 12:15:20 -03001256 int i;
Mauro Carvalho Chehaba0c36a12009-06-22 22:41:15 -03001257
Mauro Carvalho Chehab22e6bcb2009-09-05 23:06:50 -03001258 debugf0(__FILE__ ": %s()\n", __func__);
Mauro Carvalho Chehabde06eee2009-10-14 08:02:40 -03001259 for (i = 0; i < i7core_dev->n_devs; i++) {
Mauro Carvalho Chehab22e6bcb2009-09-05 23:06:50 -03001260 struct pci_dev *pdev = i7core_dev->pdev[i];
1261 if (!pdev)
1262 continue;
1263 debugf0("Removing dev %02x:%02x.%d\n",
1264 pdev->bus->number,
1265 PCI_SLOT(pdev->devfn), PCI_FUNC(pdev->devfn));
1266 pci_dev_put(pdev);
1267 }
Mauro Carvalho Chehab13d6e9b2009-09-05 12:15:20 -03001268 kfree(i7core_dev->pdev);
Mauro Carvalho Chehab13d6e9b2009-09-05 12:15:20 -03001269}
Mauro Carvalho Chehab66607702009-09-05 00:52:11 -03001270
Mauro Carvalho Chehab13d6e9b2009-09-05 12:15:20 -03001271static void i7core_put_all_devices(void)
1272{
Mauro Carvalho Chehab42538682009-09-24 09:59:13 -03001273 struct i7core_dev *i7core_dev, *tmp;
Mauro Carvalho Chehab13d6e9b2009-09-05 12:15:20 -03001274
Mauro Carvalho Chehab39300e72010-08-11 23:40:15 -03001275 list_for_each_entry_safe(i7core_dev, tmp, &i7core_edac_list, list) {
Mauro Carvalho Chehab13d6e9b2009-09-05 12:15:20 -03001276 i7core_put_devices(i7core_dev);
Mauro Carvalho Chehab39300e72010-08-11 23:40:15 -03001277 list_del(&i7core_dev->list);
1278 kfree(i7core_dev);
1279 }
Mauro Carvalho Chehaba0c36a12009-06-22 22:41:15 -03001280}
1281
Mauro Carvalho Chehab1288c182010-08-10 18:57:01 -03001282static void __init i7core_xeon_pci_fixup(const struct pci_id_table *table)
Keith Manntheybc2d7242009-09-03 00:05:05 -03001283{
1284 struct pci_dev *pdev = NULL;
1285 int i;
Mauro Carvalho Chehab54a08ab2010-08-19 15:51:00 -03001286
Keith Manntheybc2d7242009-09-03 00:05:05 -03001287 /*
1288 * On Xeon 55xx, the Intel Quckpath Arch Generic Non-core pci buses
1289 * aren't announced by acpi. So, we need to use a legacy scan probing
1290 * to detect them
1291 */
Vernon Mauerybd9e19c2010-05-18 19:02:50 -03001292 while (table && table->descr) {
1293 pdev = pci_get_device(PCI_VENDOR_ID_INTEL, table->descr[0].dev_id, NULL);
1294 if (unlikely(!pdev)) {
1295 for (i = 0; i < MAX_SOCKET_BUSES; i++)
1296 pcibios_scan_specific_bus(255-i);
1297 }
Mauro Carvalho Chehabbda14282010-06-30 01:41:35 -03001298 pci_dev_put(pdev);
Vernon Mauerybd9e19c2010-05-18 19:02:50 -03001299 table++;
Keith Manntheybc2d7242009-09-03 00:05:05 -03001300 }
1301}
1302
Mauro Carvalho Chehabbda14282010-06-30 01:41:35 -03001303static unsigned i7core_pci_lastbus(void)
1304{
1305 int last_bus = 0, bus;
1306 struct pci_bus *b = NULL;
1307
1308 while ((b = pci_find_next_bus(b)) != NULL) {
1309 bus = b->number;
1310 debugf0("Found bus %d\n", bus);
1311 if (bus > last_bus)
1312 last_bus = bus;
1313 }
1314
1315 debugf0("Last bus %d\n", last_bus);
1316
1317 return last_bus;
1318}
1319
Mauro Carvalho Chehaba0c36a12009-06-22 22:41:15 -03001320/*
1321 * i7core_get_devices Find and perform 'get' operation on the MCH's
1322 * device/functions we want to reference for this driver
1323 *
1324 * Need to 'get' device 16 func 1 and func 2
1325 */
Hidetoshi Setob197cba2010-08-20 04:24:31 -03001326static int i7core_get_onedevice(struct pci_dev **prev,
1327 const struct pci_id_table *table,
1328 const unsigned devno,
1329 const unsigned last_bus)
Mauro Carvalho Chehaba0c36a12009-06-22 22:41:15 -03001330{
Mauro Carvalho Chehab66607702009-09-05 00:52:11 -03001331 struct i7core_dev *i7core_dev;
Hidetoshi Setob197cba2010-08-20 04:24:31 -03001332 const struct pci_id_descr *dev_descr = &table->descr[devno];
Mauro Carvalho Chehab66607702009-09-05 00:52:11 -03001333
Mauro Carvalho Chehab8f331902009-06-22 22:48:29 -03001334 struct pci_dev *pdev = NULL;
Mauro Carvalho Chehab67166af2009-07-15 06:56:23 -03001335 u8 bus = 0;
1336 u8 socket = 0;
Mauro Carvalho Chehaba0c36a12009-06-22 22:41:15 -03001337
Mauro Carvalho Chehabc77720b2009-07-18 10:43:08 -03001338 pdev = pci_get_device(PCI_VENDOR_ID_INTEL,
Mauro Carvalho Chehabde06eee2009-10-14 08:02:40 -03001339 dev_descr->dev_id, *prev);
Mauro Carvalho Chehabc77720b2009-07-18 10:43:08 -03001340
1341 /*
Mauro Carvalho Chehabc77720b2009-07-18 10:43:08 -03001342 * On Xeon 55xx, the Intel Quckpath Arch Generic Non-core regs
1343 * is at addr 8086:2c40, instead of 8086:2c41. So, we need
1344 * to probe for the alternate address in case of failure
1345 */
Mauro Carvalho Chehabde06eee2009-10-14 08:02:40 -03001346 if (dev_descr->dev_id == PCI_DEVICE_ID_INTEL_I7_NONCORE && !pdev)
Mauro Carvalho Chehabc77720b2009-07-18 10:43:08 -03001347 pdev = pci_get_device(PCI_VENDOR_ID_INTEL,
Mauro Carvalho Chehabfd382652009-10-14 06:07:07 -03001348 PCI_DEVICE_ID_INTEL_I7_NONCORE_ALT, *prev);
Mauro Carvalho Chehabd1fd4fb2009-07-10 18:39:53 -03001349
Vernon Mauerybd9e19c2010-05-18 19:02:50 -03001350 if (dev_descr->dev_id == PCI_DEVICE_ID_INTEL_LYNNFIELD_NONCORE && !pdev)
Mauro Carvalho Chehabf05da2f2009-10-14 13:31:06 -03001351 pdev = pci_get_device(PCI_VENDOR_ID_INTEL,
1352 PCI_DEVICE_ID_INTEL_LYNNFIELD_NONCORE_ALT,
1353 *prev);
1354
Mauro Carvalho Chehabc77720b2009-07-18 10:43:08 -03001355 if (!pdev) {
1356 if (*prev) {
1357 *prev = pdev;
1358 return 0;
Mauro Carvalho Chehabd1fd4fb2009-07-10 18:39:53 -03001359 }
1360
Mauro Carvalho Chehabde06eee2009-10-14 08:02:40 -03001361 if (dev_descr->optional)
Mauro Carvalho Chehabc77720b2009-07-18 10:43:08 -03001362 return 0;
Mauro Carvalho Chehabef708b52009-06-22 22:48:30 -03001363
Vernon Mauerybd9e19c2010-05-18 19:02:50 -03001364 if (devno == 0)
1365 return -ENODEV;
1366
Daniel J Bluemanab089372010-07-23 23:16:52 +01001367 i7core_printk(KERN_INFO,
Mauro Carvalho Chehabc77720b2009-07-18 10:43:08 -03001368 "Device not found: dev %02x.%d PCI ID %04x:%04x\n",
Mauro Carvalho Chehabde06eee2009-10-14 08:02:40 -03001369 dev_descr->dev, dev_descr->func,
1370 PCI_VENDOR_ID_INTEL, dev_descr->dev_id);
Mauro Carvalho Chehabef708b52009-06-22 22:48:30 -03001371
Mauro Carvalho Chehabc77720b2009-07-18 10:43:08 -03001372 /* End of list, leave */
1373 return -ENODEV;
1374 }
1375 bus = pdev->bus->number;
Mauro Carvalho Chehab8f331902009-06-22 22:48:29 -03001376
Mauro Carvalho Chehabbda14282010-06-30 01:41:35 -03001377 socket = last_bus - bus;
Mauro Carvalho Chehabc77720b2009-07-18 10:43:08 -03001378
Mauro Carvalho Chehab66607702009-09-05 00:52:11 -03001379 i7core_dev = get_i7core_dev(socket);
1380 if (!i7core_dev) {
Hidetoshi Seto848b2f72010-08-20 04:24:44 -03001381 i7core_dev = alloc_i7core_dev(socket, table);
Mauro Carvalho Chehab66607702009-09-05 00:52:11 -03001382 if (!i7core_dev)
1383 return -ENOMEM;
Mauro Carvalho Chehaba0c36a12009-06-22 22:41:15 -03001384 }
Mauro Carvalho Chehaba0c36a12009-06-22 22:41:15 -03001385
Mauro Carvalho Chehab66607702009-09-05 00:52:11 -03001386 if (i7core_dev->pdev[devno]) {
Mauro Carvalho Chehabc77720b2009-07-18 10:43:08 -03001387 i7core_printk(KERN_ERR,
1388 "Duplicated device for "
1389 "dev %02x:%02x.%d PCI ID %04x:%04x\n",
Mauro Carvalho Chehabde06eee2009-10-14 08:02:40 -03001390 bus, dev_descr->dev, dev_descr->func,
1391 PCI_VENDOR_ID_INTEL, dev_descr->dev_id);
Mauro Carvalho Chehabc77720b2009-07-18 10:43:08 -03001392 pci_dev_put(pdev);
1393 return -ENODEV;
1394 }
Mauro Carvalho Chehabef708b52009-06-22 22:48:30 -03001395
Mauro Carvalho Chehab66607702009-09-05 00:52:11 -03001396 i7core_dev->pdev[devno] = pdev;
Mauro Carvalho Chehabc77720b2009-07-18 10:43:08 -03001397
1398 /* Sanity check */
Mauro Carvalho Chehabde06eee2009-10-14 08:02:40 -03001399 if (unlikely(PCI_SLOT(pdev->devfn) != dev_descr->dev ||
1400 PCI_FUNC(pdev->devfn) != dev_descr->func)) {
Mauro Carvalho Chehabc77720b2009-07-18 10:43:08 -03001401 i7core_printk(KERN_ERR,
1402 "Device PCI ID %04x:%04x "
1403 "has dev %02x:%02x.%d instead of dev %02x:%02x.%d\n",
Mauro Carvalho Chehabde06eee2009-10-14 08:02:40 -03001404 PCI_VENDOR_ID_INTEL, dev_descr->dev_id,
Mauro Carvalho Chehabc77720b2009-07-18 10:43:08 -03001405 bus, PCI_SLOT(pdev->devfn), PCI_FUNC(pdev->devfn),
Mauro Carvalho Chehabde06eee2009-10-14 08:02:40 -03001406 bus, dev_descr->dev, dev_descr->func);
Mauro Carvalho Chehabc77720b2009-07-18 10:43:08 -03001407 return -ENODEV;
1408 }
1409
1410 /* Be sure that the device is enabled */
1411 if (unlikely(pci_enable_device(pdev) < 0)) {
1412 i7core_printk(KERN_ERR,
1413 "Couldn't enable "
1414 "dev %02x:%02x.%d PCI ID %04x:%04x\n",
Mauro Carvalho Chehabde06eee2009-10-14 08:02:40 -03001415 bus, dev_descr->dev, dev_descr->func,
1416 PCI_VENDOR_ID_INTEL, dev_descr->dev_id);
Mauro Carvalho Chehabc77720b2009-07-18 10:43:08 -03001417 return -ENODEV;
1418 }
1419
Mauro Carvalho Chehabd4c27792009-09-05 04:12:02 -03001420 debugf0("Detected socket %d dev %02x:%02x.%d PCI ID %04x:%04x\n",
Mauro Carvalho Chehabde06eee2009-10-14 08:02:40 -03001421 socket, bus, dev_descr->dev,
1422 dev_descr->func,
1423 PCI_VENDOR_ID_INTEL, dev_descr->dev_id);
Mauro Carvalho Chehabc77720b2009-07-18 10:43:08 -03001424
1425 *prev = pdev;
1426
1427 return 0;
1428}
1429
Mauro Carvalho Chehab1288c182010-08-10 18:57:01 -03001430static int i7core_get_devices(const struct pci_id_table *table)
Mauro Carvalho Chehabc77720b2009-07-18 10:43:08 -03001431{
Mauro Carvalho Chehabbda14282010-06-30 01:41:35 -03001432 int i, rc, last_bus;
Mauro Carvalho Chehabc77720b2009-07-18 10:43:08 -03001433 struct pci_dev *pdev = NULL;
1434
Mauro Carvalho Chehabbda14282010-06-30 01:41:35 -03001435 last_bus = i7core_pci_lastbus();
1436
Vernon Mauerybd9e19c2010-05-18 19:02:50 -03001437 while (table && table->descr) {
Vernon Mauerybd9e19c2010-05-18 19:02:50 -03001438 for (i = 0; i < table->n_devs; i++) {
1439 pdev = NULL;
1440 do {
Hidetoshi Setob197cba2010-08-20 04:24:31 -03001441 rc = i7core_get_onedevice(&pdev, table, i,
Mauro Carvalho Chehabbda14282010-06-30 01:41:35 -03001442 last_bus);
Vernon Mauerybd9e19c2010-05-18 19:02:50 -03001443 if (rc < 0) {
1444 if (i == 0) {
1445 i = table->n_devs;
1446 break;
1447 }
1448 i7core_put_all_devices();
1449 return -ENODEV;
1450 }
1451 } while (pdev);
1452 }
1453 table++;
Mauro Carvalho Chehabc77720b2009-07-18 10:43:08 -03001454 }
Mauro Carvalho Chehab66607702009-09-05 00:52:11 -03001455
Mauro Carvalho Chehabc77720b2009-07-18 10:43:08 -03001456 return 0;
Mauro Carvalho Chehabef708b52009-06-22 22:48:30 -03001457}
1458
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -03001459static int mci_bind_devs(struct mem_ctl_info *mci,
1460 struct i7core_dev *i7core_dev)
Mauro Carvalho Chehabef708b52009-06-22 22:48:30 -03001461{
1462 struct i7core_pvt *pvt = mci->pvt_info;
1463 struct pci_dev *pdev;
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -03001464 int i, func, slot;
Mauro Carvalho Chehabef708b52009-06-22 22:48:30 -03001465
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -03001466 /* Associates i7core_dev and mci for future usage */
1467 pvt->i7core_dev = i7core_dev;
1468 i7core_dev->mci = mci;
Mauro Carvalho Chehab66607702009-09-05 00:52:11 -03001469
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -03001470 pvt->is_registered = 0;
Mauro Carvalho Chehabde06eee2009-10-14 08:02:40 -03001471 for (i = 0; i < i7core_dev->n_devs; i++) {
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -03001472 pdev = i7core_dev->pdev[i];
1473 if (!pdev)
Mauro Carvalho Chehab66607702009-09-05 00:52:11 -03001474 continue;
1475
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -03001476 func = PCI_FUNC(pdev->devfn);
1477 slot = PCI_SLOT(pdev->devfn);
1478 if (slot == 3) {
1479 if (unlikely(func > MAX_MCR_FUNC))
Mauro Carvalho Chehabef708b52009-06-22 22:48:30 -03001480 goto error;
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -03001481 pvt->pci_mcr[func] = pdev;
1482 } else if (likely(slot >= 4 && slot < 4 + NUM_CHANS)) {
1483 if (unlikely(func > MAX_CHAN_FUNC))
1484 goto error;
1485 pvt->pci_ch[slot - 4][func] = pdev;
1486 } else if (!slot && !func)
1487 pvt->pci_noncore = pdev;
1488 else
1489 goto error;
Mauro Carvalho Chehabef708b52009-06-22 22:48:30 -03001490
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -03001491 debugf0("Associated fn %d.%d, dev = %p, socket %d\n",
1492 PCI_SLOT(pdev->devfn), PCI_FUNC(pdev->devfn),
1493 pdev, i7core_dev->socket);
Mauro Carvalho Chehab14d2c082009-09-02 23:52:36 -03001494
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -03001495 if (PCI_SLOT(pdev->devfn) == 3 &&
1496 PCI_FUNC(pdev->devfn) == 2)
1497 pvt->is_registered = 1;
Mauro Carvalho Chehabef708b52009-06-22 22:48:30 -03001498 }
Mauro Carvalho Chehabe9bd2e72009-07-09 22:14:35 -03001499
Mauro Carvalho Chehabef708b52009-06-22 22:48:30 -03001500 return 0;
1501
1502error:
1503 i7core_printk(KERN_ERR, "Device %d, function %d "
1504 "is out of the expected range\n",
1505 slot, func);
1506 return -EINVAL;
Mauro Carvalho Chehaba0c36a12009-06-22 22:41:15 -03001507}
1508
Mauro Carvalho Chehab442305b2009-06-22 22:48:29 -03001509/****************************************************************************
1510 Error check routines
1511 ****************************************************************************/
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -03001512static void i7core_rdimm_update_csrow(struct mem_ctl_info *mci,
Mauro Carvalho Chehab1288c182010-08-10 18:57:01 -03001513 const int chan,
1514 const int dimm,
1515 const int add)
Mauro Carvalho Chehabb4e8f0b2009-09-02 23:49:59 -03001516{
1517 char *msg;
1518 struct i7core_pvt *pvt = mci->pvt_info;
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -03001519 int row = pvt->csrow_map[chan][dimm], i;
Mauro Carvalho Chehabb4e8f0b2009-09-02 23:49:59 -03001520
1521 for (i = 0; i < add; i++) {
1522 msg = kasprintf(GFP_KERNEL, "Corrected error "
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -03001523 "(Socket=%d channel=%d dimm=%d)",
1524 pvt->i7core_dev->socket, chan, dimm);
Mauro Carvalho Chehabb4e8f0b2009-09-02 23:49:59 -03001525
1526 edac_mc_handle_fbd_ce(mci, row, 0, msg);
1527 kfree (msg);
1528 }
1529}
1530
1531static void i7core_rdimm_update_ce_count(struct mem_ctl_info *mci,
Mauro Carvalho Chehab1288c182010-08-10 18:57:01 -03001532 const int chan,
1533 const int new0,
1534 const int new1,
1535 const int new2)
Mauro Carvalho Chehabb4e8f0b2009-09-02 23:49:59 -03001536{
1537 struct i7core_pvt *pvt = mci->pvt_info;
1538 int add0 = 0, add1 = 0, add2 = 0;
1539 /* Updates CE counters if it is not the first time here */
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -03001540 if (pvt->ce_count_available) {
Mauro Carvalho Chehabb4e8f0b2009-09-02 23:49:59 -03001541 /* Updates CE counters */
1542
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -03001543 add2 = new2 - pvt->rdimm_last_ce_count[chan][2];
1544 add1 = new1 - pvt->rdimm_last_ce_count[chan][1];
1545 add0 = new0 - pvt->rdimm_last_ce_count[chan][0];
Mauro Carvalho Chehabb4e8f0b2009-09-02 23:49:59 -03001546
1547 if (add2 < 0)
1548 add2 += 0x7fff;
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -03001549 pvt->rdimm_ce_count[chan][2] += add2;
Mauro Carvalho Chehabb4e8f0b2009-09-02 23:49:59 -03001550
1551 if (add1 < 0)
1552 add1 += 0x7fff;
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -03001553 pvt->rdimm_ce_count[chan][1] += add1;
Mauro Carvalho Chehabb4e8f0b2009-09-02 23:49:59 -03001554
1555 if (add0 < 0)
1556 add0 += 0x7fff;
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -03001557 pvt->rdimm_ce_count[chan][0] += add0;
Mauro Carvalho Chehabb4e8f0b2009-09-02 23:49:59 -03001558 } else
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -03001559 pvt->ce_count_available = 1;
Mauro Carvalho Chehabb4e8f0b2009-09-02 23:49:59 -03001560
1561 /* Store the new values */
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -03001562 pvt->rdimm_last_ce_count[chan][2] = new2;
1563 pvt->rdimm_last_ce_count[chan][1] = new1;
1564 pvt->rdimm_last_ce_count[chan][0] = new0;
Mauro Carvalho Chehabb4e8f0b2009-09-02 23:49:59 -03001565
1566 /*updated the edac core */
1567 if (add0 != 0)
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -03001568 i7core_rdimm_update_csrow(mci, chan, 0, add0);
Mauro Carvalho Chehabb4e8f0b2009-09-02 23:49:59 -03001569 if (add1 != 0)
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -03001570 i7core_rdimm_update_csrow(mci, chan, 1, add1);
Mauro Carvalho Chehabb4e8f0b2009-09-02 23:49:59 -03001571 if (add2 != 0)
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -03001572 i7core_rdimm_update_csrow(mci, chan, 2, add2);
Mauro Carvalho Chehabb4e8f0b2009-09-02 23:49:59 -03001573
1574}
1575
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -03001576static void i7core_rdimm_check_mc_ecc_err(struct mem_ctl_info *mci)
Mauro Carvalho Chehabb4e8f0b2009-09-02 23:49:59 -03001577{
1578 struct i7core_pvt *pvt = mci->pvt_info;
1579 u32 rcv[3][2];
1580 int i, new0, new1, new2;
1581
1582 /*Read DEV 3: FUN 2: MC_COR_ECC_CNT regs directly*/
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -03001583 pci_read_config_dword(pvt->pci_mcr[2], MC_COR_ECC_CNT_0,
Mauro Carvalho Chehabb4e8f0b2009-09-02 23:49:59 -03001584 &rcv[0][0]);
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -03001585 pci_read_config_dword(pvt->pci_mcr[2], MC_COR_ECC_CNT_1,
Mauro Carvalho Chehabb4e8f0b2009-09-02 23:49:59 -03001586 &rcv[0][1]);
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -03001587 pci_read_config_dword(pvt->pci_mcr[2], MC_COR_ECC_CNT_2,
Mauro Carvalho Chehabb4e8f0b2009-09-02 23:49:59 -03001588 &rcv[1][0]);
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -03001589 pci_read_config_dword(pvt->pci_mcr[2], MC_COR_ECC_CNT_3,
Mauro Carvalho Chehabb4e8f0b2009-09-02 23:49:59 -03001590 &rcv[1][1]);
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -03001591 pci_read_config_dword(pvt->pci_mcr[2], MC_COR_ECC_CNT_4,
Mauro Carvalho Chehabb4e8f0b2009-09-02 23:49:59 -03001592 &rcv[2][0]);
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -03001593 pci_read_config_dword(pvt->pci_mcr[2], MC_COR_ECC_CNT_5,
Mauro Carvalho Chehabb4e8f0b2009-09-02 23:49:59 -03001594 &rcv[2][1]);
1595 for (i = 0 ; i < 3; i++) {
1596 debugf3("MC_COR_ECC_CNT%d = 0x%x; MC_COR_ECC_CNT%d = 0x%x\n",
1597 (i * 2), rcv[i][0], (i * 2) + 1, rcv[i][1]);
1598 /*if the channel has 3 dimms*/
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -03001599 if (pvt->channel[i].dimms > 2) {
Mauro Carvalho Chehabb4e8f0b2009-09-02 23:49:59 -03001600 new0 = DIMM_BOT_COR_ERR(rcv[i][0]);
1601 new1 = DIMM_TOP_COR_ERR(rcv[i][0]);
1602 new2 = DIMM_BOT_COR_ERR(rcv[i][1]);
1603 } else {
1604 new0 = DIMM_TOP_COR_ERR(rcv[i][0]) +
1605 DIMM_BOT_COR_ERR(rcv[i][0]);
1606 new1 = DIMM_TOP_COR_ERR(rcv[i][1]) +
1607 DIMM_BOT_COR_ERR(rcv[i][1]);
1608 new2 = 0;
1609 }
1610
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -03001611 i7core_rdimm_update_ce_count(mci, i, new0, new1, new2);
Mauro Carvalho Chehabb4e8f0b2009-09-02 23:49:59 -03001612 }
1613}
Mauro Carvalho Chehab442305b2009-06-22 22:48:29 -03001614
1615/* This function is based on the device 3 function 4 registers as described on:
1616 * Intel Xeon Processor 5500 Series Datasheet Volume 2
1617 * http://www.intel.com/Assets/PDF/datasheet/321322.pdf
1618 * also available at:
1619 * http://www.arrownac.com/manufacturers/intel/s/nehalem/5500-datasheet-v2.pdf
1620 */
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -03001621static void i7core_udimm_check_mc_ecc_err(struct mem_ctl_info *mci)
Mauro Carvalho Chehab442305b2009-06-22 22:48:29 -03001622{
1623 struct i7core_pvt *pvt = mci->pvt_info;
1624 u32 rcv1, rcv0;
1625 int new0, new1, new2;
1626
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -03001627 if (!pvt->pci_mcr[4]) {
Mauro Carvalho Chehabb9905382009-08-05 21:36:35 -03001628 debugf0("%s MCR registers not found\n", __func__);
Mauro Carvalho Chehab442305b2009-06-22 22:48:29 -03001629 return;
1630 }
1631
Mauro Carvalho Chehabb4e8f0b2009-09-02 23:49:59 -03001632 /* Corrected test errors */
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -03001633 pci_read_config_dword(pvt->pci_mcr[4], MC_TEST_ERR_RCV1, &rcv1);
1634 pci_read_config_dword(pvt->pci_mcr[4], MC_TEST_ERR_RCV0, &rcv0);
Mauro Carvalho Chehab442305b2009-06-22 22:48:29 -03001635
1636 /* Store the new values */
1637 new2 = DIMM2_COR_ERR(rcv1);
1638 new1 = DIMM1_COR_ERR(rcv0);
1639 new0 = DIMM0_COR_ERR(rcv0);
1640
Mauro Carvalho Chehab442305b2009-06-22 22:48:29 -03001641 /* Updates CE counters if it is not the first time here */
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -03001642 if (pvt->ce_count_available) {
Mauro Carvalho Chehab442305b2009-06-22 22:48:29 -03001643 /* Updates CE counters */
1644 int add0, add1, add2;
1645
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -03001646 add2 = new2 - pvt->udimm_last_ce_count[2];
1647 add1 = new1 - pvt->udimm_last_ce_count[1];
1648 add0 = new0 - pvt->udimm_last_ce_count[0];
Mauro Carvalho Chehab442305b2009-06-22 22:48:29 -03001649
1650 if (add2 < 0)
1651 add2 += 0x7fff;
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -03001652 pvt->udimm_ce_count[2] += add2;
Mauro Carvalho Chehab442305b2009-06-22 22:48:29 -03001653
1654 if (add1 < 0)
1655 add1 += 0x7fff;
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -03001656 pvt->udimm_ce_count[1] += add1;
Mauro Carvalho Chehab442305b2009-06-22 22:48:29 -03001657
1658 if (add0 < 0)
1659 add0 += 0x7fff;
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -03001660 pvt->udimm_ce_count[0] += add0;
Mauro Carvalho Chehabb4e8f0b2009-09-02 23:49:59 -03001661
1662 if (add0 | add1 | add2)
1663 i7core_printk(KERN_ERR, "New Corrected error(s): "
1664 "dimm0: +%d, dimm1: +%d, dimm2 +%d\n",
1665 add0, add1, add2);
Mauro Carvalho Chehab442305b2009-06-22 22:48:29 -03001666 } else
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -03001667 pvt->ce_count_available = 1;
Mauro Carvalho Chehab442305b2009-06-22 22:48:29 -03001668
1669 /* Store the new values */
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -03001670 pvt->udimm_last_ce_count[2] = new2;
1671 pvt->udimm_last_ce_count[1] = new1;
1672 pvt->udimm_last_ce_count[0] = new0;
Mauro Carvalho Chehab442305b2009-06-22 22:48:29 -03001673}
1674
Mauro Carvalho Chehab8a2f1182009-07-15 19:01:08 -03001675/*
1676 * According with tables E-11 and E-12 of chapter E.3.3 of Intel 64 and IA-32
1677 * Architectures Software Developer’s Manual Volume 3B.
Mauro Carvalho Chehabf237fcf2009-07-15 19:53:24 -03001678 * Nehalem are defined as family 0x06, model 0x1a
1679 *
1680 * The MCA registers used here are the following ones:
Mauro Carvalho Chehab8a2f1182009-07-15 19:01:08 -03001681 * struct mce field MCA Register
Mauro Carvalho Chehabf237fcf2009-07-15 19:53:24 -03001682 * m->status MSR_IA32_MC8_STATUS
1683 * m->addr MSR_IA32_MC8_ADDR
1684 * m->misc MSR_IA32_MC8_MISC
Mauro Carvalho Chehab8a2f1182009-07-15 19:01:08 -03001685 * In the case of Nehalem, the error information is masked at .status and .misc
1686 * fields
1687 */
Mauro Carvalho Chehabd5381642009-07-09 22:06:41 -03001688static void i7core_mce_output_error(struct mem_ctl_info *mci,
Mauro Carvalho Chehab1288c182010-08-10 18:57:01 -03001689 const struct mce *m)
Mauro Carvalho Chehabd5381642009-07-09 22:06:41 -03001690{
Mauro Carvalho Chehabb4e8f0b2009-09-02 23:49:59 -03001691 struct i7core_pvt *pvt = mci->pvt_info;
Mauro Carvalho Chehaba6395392009-07-17 10:54:23 -03001692 char *type, *optype, *err, *msg;
Mauro Carvalho Chehab8a2f1182009-07-15 19:01:08 -03001693 unsigned long error = m->status & 0x1ff0000l;
Mauro Carvalho Chehaba6395392009-07-17 10:54:23 -03001694 u32 optypenum = (m->status >> 4) & 0x07;
Mauro Carvalho Chehab8a2f1182009-07-15 19:01:08 -03001695 u32 core_err_cnt = (m->status >> 38) && 0x7fff;
1696 u32 dimm = (m->misc >> 16) & 0x3;
1697 u32 channel = (m->misc >> 18) & 0x3;
1698 u32 syndrome = m->misc >> 32;
1699 u32 errnum = find_first_bit(&error, 32);
Mauro Carvalho Chehabb4e8f0b2009-09-02 23:49:59 -03001700 int csrow;
Mauro Carvalho Chehabd5381642009-07-09 22:06:41 -03001701
Mauro Carvalho Chehabc5d34522009-07-17 10:28:15 -03001702 if (m->mcgstatus & 1)
1703 type = "FATAL";
1704 else
1705 type = "NON_FATAL";
1706
Mauro Carvalho Chehaba6395392009-07-17 10:54:23 -03001707 switch (optypenum) {
Mauro Carvalho Chehabb9905382009-08-05 21:36:35 -03001708 case 0:
1709 optype = "generic undef request";
1710 break;
1711 case 1:
1712 optype = "read error";
1713 break;
1714 case 2:
1715 optype = "write error";
1716 break;
1717 case 3:
1718 optype = "addr/cmd error";
1719 break;
1720 case 4:
1721 optype = "scrubbing error";
1722 break;
1723 default:
1724 optype = "reserved";
1725 break;
Mauro Carvalho Chehaba6395392009-07-17 10:54:23 -03001726 }
1727
Mauro Carvalho Chehab8a2f1182009-07-15 19:01:08 -03001728 switch (errnum) {
1729 case 16:
1730 err = "read ECC error";
1731 break;
1732 case 17:
1733 err = "RAS ECC error";
1734 break;
1735 case 18:
1736 err = "write parity error";
1737 break;
1738 case 19:
1739 err = "redundacy loss";
1740 break;
1741 case 20:
1742 err = "reserved";
1743 break;
1744 case 21:
1745 err = "memory range error";
1746 break;
1747 case 22:
1748 err = "RTID out of range";
1749 break;
1750 case 23:
1751 err = "address parity error";
1752 break;
1753 case 24:
1754 err = "byte enable parity error";
1755 break;
1756 default:
1757 err = "unknown";
1758 }
1759
Mauro Carvalho Chehabf237fcf2009-07-15 19:53:24 -03001760 /* FIXME: should convert addr into bank and rank information */
Mauro Carvalho Chehab8a2f1182009-07-15 19:01:08 -03001761 msg = kasprintf(GFP_ATOMIC,
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -03001762 "%s (addr = 0x%08llx, cpu=%d, Dimm=%d, Channel=%d, "
Mauro Carvalho Chehaba6395392009-07-17 10:54:23 -03001763 "syndrome=0x%08x, count=%d, Err=%08llx:%08llx (%s: %s))\n",
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -03001764 type, (long long) m->addr, m->cpu, dimm, channel,
Mauro Carvalho Chehaba6395392009-07-17 10:54:23 -03001765 syndrome, core_err_cnt, (long long)m->status,
1766 (long long)m->misc, optype, err);
Mauro Carvalho Chehab8a2f1182009-07-15 19:01:08 -03001767
1768 debugf0("%s", msg);
Mauro Carvalho Chehabd5381642009-07-09 22:06:41 -03001769
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -03001770 csrow = pvt->csrow_map[channel][dimm];
Mauro Carvalho Chehabb4e8f0b2009-09-02 23:49:59 -03001771
Mauro Carvalho Chehabd5381642009-07-09 22:06:41 -03001772 /* Call the helper to output message */
Mauro Carvalho Chehabb4e8f0b2009-09-02 23:49:59 -03001773 if (m->mcgstatus & 1)
1774 edac_mc_handle_fbd_ue(mci, csrow, 0,
1775 0 /* FIXME: should be channel here */, msg);
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -03001776 else if (!pvt->is_registered)
Mauro Carvalho Chehabb4e8f0b2009-09-02 23:49:59 -03001777 edac_mc_handle_fbd_ce(mci, csrow,
1778 0 /* FIXME: should be channel here */, msg);
Mauro Carvalho Chehab8a2f1182009-07-15 19:01:08 -03001779
1780 kfree(msg);
Mauro Carvalho Chehabd5381642009-07-09 22:06:41 -03001781}
1782
Mauro Carvalho Chehaba0c36a12009-06-22 22:41:15 -03001783/*
Mauro Carvalho Chehab87d1d272009-06-22 22:48:29 -03001784 * i7core_check_error Retrieve and process errors reported by the
1785 * hardware. Called by the Core module.
1786 */
1787static void i7core_check_error(struct mem_ctl_info *mci)
1788{
Mauro Carvalho Chehabd5381642009-07-09 22:06:41 -03001789 struct i7core_pvt *pvt = mci->pvt_info;
1790 int i;
1791 unsigned count = 0;
Mauro Carvalho Chehabca9c90b2009-10-04 10:15:40 -03001792 struct mce *m;
Mauro Carvalho Chehabd5381642009-07-09 22:06:41 -03001793
Mauro Carvalho Chehabca9c90b2009-10-04 10:15:40 -03001794 /*
1795 * MCE first step: Copy all mce errors into a temporary buffer
1796 * We use a double buffering here, to reduce the risk of
1797 * loosing an error.
1798 */
1799 smp_rmb();
Mauro Carvalho Chehab321ece42009-10-08 13:11:08 -03001800 count = (pvt->mce_out + MCE_LOG_LEN - pvt->mce_in)
1801 % MCE_LOG_LEN;
Mauro Carvalho Chehabca9c90b2009-10-04 10:15:40 -03001802 if (!count)
Vernon Mauery8a311e12010-04-16 19:40:19 -03001803 goto check_ce_error;
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -03001804
Mauro Carvalho Chehabca9c90b2009-10-04 10:15:40 -03001805 m = pvt->mce_outentry;
Mauro Carvalho Chehab321ece42009-10-08 13:11:08 -03001806 if (pvt->mce_in + count > MCE_LOG_LEN) {
1807 unsigned l = MCE_LOG_LEN - pvt->mce_in;
Mauro Carvalho Chehabca9c90b2009-10-04 10:15:40 -03001808
1809 memcpy(m, &pvt->mce_entry[pvt->mce_in], sizeof(*m) * l);
1810 smp_wmb();
1811 pvt->mce_in = 0;
1812 count -= l;
1813 m += l;
1814 }
1815 memcpy(m, &pvt->mce_entry[pvt->mce_in], sizeof(*m) * count);
1816 smp_wmb();
1817 pvt->mce_in += count;
1818
1819 smp_rmb();
1820 if (pvt->mce_overrun) {
1821 i7core_printk(KERN_ERR, "Lost %d memory errors\n",
1822 pvt->mce_overrun);
1823 smp_wmb();
1824 pvt->mce_overrun = 0;
Mauro Carvalho Chehabd5381642009-07-09 22:06:41 -03001825 }
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -03001826
Mauro Carvalho Chehabca9c90b2009-10-04 10:15:40 -03001827 /*
1828 * MCE second step: parse errors and display
1829 */
Mauro Carvalho Chehabd5381642009-07-09 22:06:41 -03001830 for (i = 0; i < count; i++)
Mauro Carvalho Chehabca9c90b2009-10-04 10:15:40 -03001831 i7core_mce_output_error(mci, &pvt->mce_outentry[i]);
Mauro Carvalho Chehabd5381642009-07-09 22:06:41 -03001832
Mauro Carvalho Chehabca9c90b2009-10-04 10:15:40 -03001833 /*
1834 * Now, let's increment CE error counts
1835 */
Vernon Mauery8a311e12010-04-16 19:40:19 -03001836check_ce_error:
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -03001837 if (!pvt->is_registered)
1838 i7core_udimm_check_mc_ecc_err(mci);
1839 else
1840 i7core_rdimm_check_mc_ecc_err(mci);
Mauro Carvalho Chehab87d1d272009-06-22 22:48:29 -03001841}
1842
1843/*
Mauro Carvalho Chehabd5381642009-07-09 22:06:41 -03001844 * i7core_mce_check_error Replicates mcelog routine to get errors
1845 * This routine simply queues mcelog errors, and
1846 * return. The error itself should be handled later
1847 * by i7core_check_error.
Mauro Carvalho Chehab6e103be2009-10-05 09:40:09 -03001848 * WARNING: As this routine should be called at NMI time, extra care should
1849 * be taken to avoid deadlocks, and to be as fast as possible.
Mauro Carvalho Chehabd5381642009-07-09 22:06:41 -03001850 */
1851static int i7core_mce_check_error(void *priv, struct mce *mce)
1852{
Mauro Carvalho Chehabc5d34522009-07-17 10:28:15 -03001853 struct mem_ctl_info *mci = priv;
1854 struct i7core_pvt *pvt = mci->pvt_info;
Mauro Carvalho Chehabd5381642009-07-09 22:06:41 -03001855
Mauro Carvalho Chehab8a2f1182009-07-15 19:01:08 -03001856 /*
1857 * Just let mcelog handle it if the error is
1858 * outside the memory controller
1859 */
1860 if (((mce->status & 0xffff) >> 7) != 1)
1861 return 0;
1862
Mauro Carvalho Chehabf237fcf2009-07-15 19:53:24 -03001863 /* Bank 8 registers are the only ones that we know how to handle */
1864 if (mce->bank != 8)
1865 return 0;
1866
Randy Dunlap3b918c12009-11-08 01:36:40 -02001867#ifdef CONFIG_SMP
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -03001868 /* Only handle if it is the right mc controller */
Mauro Carvalho Chehab6e103be2009-10-05 09:40:09 -03001869 if (cpu_data(mce->cpu).phys_proc_id != pvt->i7core_dev->socket)
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -03001870 return 0;
Randy Dunlap3b918c12009-11-08 01:36:40 -02001871#endif
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -03001872
Mauro Carvalho Chehabca9c90b2009-10-04 10:15:40 -03001873 smp_rmb();
Mauro Carvalho Chehab321ece42009-10-08 13:11:08 -03001874 if ((pvt->mce_out + 1) % MCE_LOG_LEN == pvt->mce_in) {
Mauro Carvalho Chehabca9c90b2009-10-04 10:15:40 -03001875 smp_wmb();
1876 pvt->mce_overrun++;
1877 return 0;
Mauro Carvalho Chehabd5381642009-07-09 22:06:41 -03001878 }
Mauro Carvalho Chehab6e103be2009-10-05 09:40:09 -03001879
1880 /* Copy memory error at the ringbuffer */
1881 memcpy(&pvt->mce_entry[pvt->mce_out], mce, sizeof(*mce));
Mauro Carvalho Chehabca9c90b2009-10-04 10:15:40 -03001882 smp_wmb();
Mauro Carvalho Chehab321ece42009-10-08 13:11:08 -03001883 pvt->mce_out = (pvt->mce_out + 1) % MCE_LOG_LEN;
Mauro Carvalho Chehabd5381642009-07-09 22:06:41 -03001884
Mauro Carvalho Chehabc5d34522009-07-17 10:28:15 -03001885 /* Handle fatal errors immediately */
1886 if (mce->mcgstatus & 1)
1887 i7core_check_error(mci);
1888
Mauro Carvalho Chehabd5381642009-07-09 22:06:41 -03001889 /* Advice mcelog that the error were handled */
Mauro Carvalho Chehab8a2f1182009-07-15 19:01:08 -03001890 return 1;
Mauro Carvalho Chehabd5381642009-07-09 22:06:41 -03001891}
1892
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -03001893static int i7core_register_mci(struct i7core_dev *i7core_dev,
Mauro Carvalho Chehab1288c182010-08-10 18:57:01 -03001894 const int num_channels, const int num_csrows)
Mauro Carvalho Chehaba0c36a12009-06-22 22:41:15 -03001895{
1896 struct mem_ctl_info *mci;
1897 struct i7core_pvt *pvt;
Mauro Carvalho Chehabba6c5c62009-07-15 09:02:32 -03001898 int csrow = 0;
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -03001899 int rc;
Mauro Carvalho Chehabef708b52009-06-22 22:48:30 -03001900
Mauro Carvalho Chehaba0c36a12009-06-22 22:41:15 -03001901 /* allocate a new MC control structure */
Mauro Carvalho Chehabd4c27792009-09-05 04:12:02 -03001902 mci = edac_mc_alloc(sizeof(*pvt), num_csrows, num_channels,
1903 i7core_dev->socket);
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -03001904 if (unlikely(!mci))
1905 return -ENOMEM;
Mauro Carvalho Chehaba0c36a12009-06-22 22:41:15 -03001906
Mauro Carvalho Chehab3cfd0142010-08-10 23:23:46 -03001907 debugf0("MC: " __FILE__ ": %s(): mci = %p, dev = %p\n",
1908 __func__, mci, &i7core_dev->pdev[0]->dev);
Mauro Carvalho Chehaba0c36a12009-06-22 22:41:15 -03001909
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -03001910 /* record ptr to the generic device */
1911 mci->dev = &i7core_dev->pdev[0]->dev;
1912
Mauro Carvalho Chehaba0c36a12009-06-22 22:41:15 -03001913 pvt = mci->pvt_info;
Mauro Carvalho Chehabef708b52009-06-22 22:48:30 -03001914 memset(pvt, 0, sizeof(*pvt));
Mauro Carvalho Chehab67166af2009-07-15 06:56:23 -03001915
Mauro Carvalho Chehab41fcb7f2009-06-22 22:48:31 -03001916 /*
1917 * FIXME: how to handle RDDR3 at MCI level? It is possible to have
1918 * Mixed RDDR3/UDDR3 with Nehalem, provided that they are on different
1919 * memory channels
1920 */
1921 mci->mtype_cap = MEM_FLAG_DDR3;
Mauro Carvalho Chehaba0c36a12009-06-22 22:41:15 -03001922 mci->edac_ctl_cap = EDAC_FLAG_NONE;
1923 mci->edac_cap = EDAC_FLAG_NONE;
1924 mci->mod_name = "i7core_edac.c";
1925 mci->mod_ver = I7CORE_REVISION;
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -03001926 mci->ctl_name = kasprintf(GFP_KERNEL, "i7 core #%d",
1927 i7core_dev->socket);
1928 mci->dev_name = pci_name(i7core_dev->pdev[0]);
Mauro Carvalho Chehaba0c36a12009-06-22 22:41:15 -03001929 mci->ctl_page_to_phys = NULL;
Mauro Carvalho Chehab1288c182010-08-10 18:57:01 -03001930
1931 if (pvt->is_registered)
1932 mci->mc_driver_sysfs_attributes = i7core_sysfs_rdimm_attrs;
1933 else
1934 mci->mc_driver_sysfs_attributes = i7core_sysfs_udimm_attrs;
1935
Mauro Carvalho Chehab87d1d272009-06-22 22:48:29 -03001936 /* Set the function pointer to an actual operation function */
1937 mci->edac_check = i7core_check_error;
Mauro Carvalho Chehab8f331902009-06-22 22:48:29 -03001938
Mauro Carvalho Chehabef708b52009-06-22 22:48:30 -03001939 /* Store pci devices at mci for faster access */
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -03001940 rc = mci_bind_devs(mci, i7core_dev);
Mauro Carvalho Chehab41fcb7f2009-06-22 22:48:31 -03001941 if (unlikely(rc < 0))
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -03001942 goto fail;
Mauro Carvalho Chehabef708b52009-06-22 22:48:30 -03001943
1944 /* Get dimm basic config */
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -03001945 get_dimm_config(mci, &csrow);
Mauro Carvalho Chehabef708b52009-06-22 22:48:30 -03001946
Mauro Carvalho Chehaba0c36a12009-06-22 22:41:15 -03001947 /* add this new MC control structure to EDAC's list of MCs */
Mauro Carvalho Chehabb7c76152009-06-22 22:48:30 -03001948 if (unlikely(edac_mc_add_mc(mci))) {
Mauro Carvalho Chehaba0c36a12009-06-22 22:41:15 -03001949 debugf0("MC: " __FILE__
1950 ": %s(): failed edac_mc_add_mc()\n", __func__);
1951 /* FIXME: perhaps some code should go here that disables error
1952 * reporting if we just enabled it
1953 */
Mauro Carvalho Chehabb7c76152009-06-22 22:48:30 -03001954
1955 rc = -EINVAL;
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -03001956 goto fail;
Mauro Carvalho Chehaba0c36a12009-06-22 22:41:15 -03001957 }
1958
Mauro Carvalho Chehab194a40f2009-06-22 22:48:28 -03001959 /* Default error mask is any memory */
Mauro Carvalho Chehabef708b52009-06-22 22:48:30 -03001960 pvt->inject.channel = 0;
Mauro Carvalho Chehab194a40f2009-06-22 22:48:28 -03001961 pvt->inject.dimm = -1;
1962 pvt->inject.rank = -1;
1963 pvt->inject.bank = -1;
1964 pvt->inject.page = -1;
1965 pvt->inject.col = -1;
1966
Mauro Carvalho Chehabd5381642009-07-09 22:06:41 -03001967 /* Registers on edac_mce in order to receive memory errors */
Mauro Carvalho Chehabc5d34522009-07-17 10:28:15 -03001968 pvt->edac_mce.priv = mci;
Mauro Carvalho Chehabd5381642009-07-09 22:06:41 -03001969 pvt->edac_mce.check_error = i7core_mce_check_error;
Mauro Carvalho Chehabd5381642009-07-09 22:06:41 -03001970
Mauro Carvalho Chehab6ee7dd52010-08-10 23:24:16 -03001971 /* allocating generic PCI control info */
1972 pvt->i7core_pci = edac_pci_create_generic_ctl(&i7core_dev->pdev[0]->dev,
1973 EDAC_MOD_STR);
1974 if (unlikely(!pvt->i7core_pci)) {
1975 printk(KERN_WARNING
1976 "%s(): Unable to create PCI control\n",
1977 __func__);
1978 printk(KERN_WARNING
1979 "%s(): PCI error report via EDAC not setup\n",
1980 __func__);
1981 }
1982
Mauro Carvalho Chehabd5381642009-07-09 22:06:41 -03001983 rc = edac_mce_register(&pvt->edac_mce);
Mauro Carvalho Chehabb9905382009-08-05 21:36:35 -03001984 if (unlikely(rc < 0)) {
Mauro Carvalho Chehabd5381642009-07-09 22:06:41 -03001985 debugf0("MC: " __FILE__
1986 ": %s(): failed edac_mce_register()\n", __func__);
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -03001987 }
1988
1989fail:
Tony Luckd4d1ef42010-05-18 10:53:25 -03001990 if (rc < 0)
1991 edac_mc_free(mci);
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -03001992 return rc;
1993}
1994
1995/*
1996 * i7core_probe Probe for ONE instance of device to see if it is
1997 * present.
1998 * return:
1999 * 0 for FOUND a device
2000 * < 0 for error code
2001 */
Mauro Carvalho Chehab2d95d812010-06-30 01:42:21 -03002002
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -03002003static int __devinit i7core_probe(struct pci_dev *pdev,
2004 const struct pci_device_id *id)
2005{
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -03002006 int rc;
2007 struct i7core_dev *i7core_dev;
2008
Mauro Carvalho Chehab2d95d812010-06-30 01:42:21 -03002009 /* get the pci devices we want to reserve for our use */
2010 mutex_lock(&i7core_edac_lock);
2011
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -03002012 /*
Mauro Carvalho Chehabd4c27792009-09-05 04:12:02 -03002013 * All memory controllers are allocated at the first pass.
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -03002014 */
Mauro Carvalho Chehab2d95d812010-06-30 01:42:21 -03002015 if (unlikely(probed >= 1)) {
2016 mutex_unlock(&i7core_edac_lock);
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -03002017 return -EINVAL;
Mauro Carvalho Chehab2d95d812010-06-30 01:42:21 -03002018 }
2019 probed++;
Mauro Carvalho Chehabde06eee2009-10-14 08:02:40 -03002020
Vernon Mauerybd9e19c2010-05-18 19:02:50 -03002021 rc = i7core_get_devices(pci_dev_table);
Mauro Carvalho Chehabf4742942009-09-05 02:35:08 -03002022 if (unlikely(rc < 0))
2023 goto fail0;
2024
2025 list_for_each_entry(i7core_dev, &i7core_edac_list, list) {
2026 int channels;
2027 int csrows;
2028
2029 /* Check the number of active and not disabled channels */
2030 rc = i7core_get_active_channels(i7core_dev->socket,
2031 &channels, &csrows);
2032 if (unlikely(rc < 0))
2033 goto fail1;
2034
Mauro Carvalho Chehabd4c27792009-09-05 04:12:02 -03002035 rc = i7core_register_mci(i7core_dev, channels, csrows);
2036 if (unlikely(rc < 0))
2037 goto fail1;
Mauro Carvalho Chehabd5381642009-07-09 22:06:41 -03002038 }
2039
Mauro Carvalho Chehabef708b52009-06-22 22:48:30 -03002040 i7core_printk(KERN_INFO, "Driver loaded.\n");
Mauro Carvalho Chehab8f331902009-06-22 22:48:29 -03002041
Mauro Carvalho Chehab66607702009-09-05 00:52:11 -03002042 mutex_unlock(&i7core_edac_lock);
Mauro Carvalho Chehaba0c36a12009-06-22 22:41:15 -03002043 return 0;
2044
Mauro Carvalho Chehab66607702009-09-05 00:52:11 -03002045fail1:
Mauro Carvalho Chehab13d6e9b2009-09-05 12:15:20 -03002046 i7core_put_all_devices();
Mauro Carvalho Chehab66607702009-09-05 00:52:11 -03002047fail0:
2048 mutex_unlock(&i7core_edac_lock);
Mauro Carvalho Chehabb7c76152009-06-22 22:48:30 -03002049 return rc;
Mauro Carvalho Chehaba0c36a12009-06-22 22:41:15 -03002050}
2051
2052/*
2053 * i7core_remove destructor for one instance of device
2054 *
2055 */
2056static void __devexit i7core_remove(struct pci_dev *pdev)
2057{
2058 struct mem_ctl_info *mci;
Mauro Carvalho Chehab22e6bcb2009-09-05 23:06:50 -03002059 struct i7core_dev *i7core_dev, *tmp;
Mauro Carvalho Chehab939747bd2010-08-10 11:22:01 -03002060 struct i7core_pvt *pvt;
Mauro Carvalho Chehaba0c36a12009-06-22 22:41:15 -03002061
2062 debugf0(__FILE__ ": %s()\n", __func__);
2063
Mauro Carvalho Chehab22e6bcb2009-09-05 23:06:50 -03002064 /*
2065 * we have a trouble here: pdev value for removal will be wrong, since
2066 * it will point to the X58 register used to detect that the machine
2067 * is a Nehalem or upper design. However, due to the way several PCI
2068 * devices are grouped together to provide MC functionality, we need
2069 * to use a different method for releasing the devices
2070 */
Mauro Carvalho Chehab87d1d272009-06-22 22:48:29 -03002071
Mauro Carvalho Chehab66607702009-09-05 00:52:11 -03002072 mutex_lock(&i7core_edac_lock);
Mauro Carvalho Chehab22e6bcb2009-09-05 23:06:50 -03002073 list_for_each_entry_safe(i7core_dev, tmp, &i7core_edac_list, list) {
Mauro Carvalho Chehab939747bd2010-08-10 11:22:01 -03002074 mci = find_mci_by_dev(&i7core_dev->pdev[0]->dev);
2075 if (unlikely(!mci || !mci->pvt_info)) {
Mauro Carvalho Chehab3cfd0142010-08-10 23:23:46 -03002076 debugf0("MC: " __FILE__ ": %s(): dev = %p\n",
2077 __func__, &i7core_dev->pdev[0]->dev);
2078
2079 i7core_printk(KERN_ERR,
Mauro Carvalho Chehab939747bd2010-08-10 11:22:01 -03002080 "Couldn't find mci hanler\n");
2081 } else {
2082 pvt = mci->pvt_info;
Mauro Carvalho Chehab22e6bcb2009-09-05 23:06:50 -03002083 i7core_dev = pvt->i7core_dev;
Mauro Carvalho Chehab939747bd2010-08-10 11:22:01 -03002084
Mauro Carvalho Chehab3cfd0142010-08-10 23:23:46 -03002085 debugf0("MC: " __FILE__ ": %s(): mci = %p, dev = %p\n",
2086 __func__, mci, &i7core_dev->pdev[0]->dev);
2087
Mauro Carvalho Chehab41ba6c12010-08-11 00:58:11 -03002088 /* Disable MCE NMI handler */
2089 edac_mce_unregister(&pvt->edac_mce);
2090
2091 /* Disable EDAC polling */
Mauro Carvalho Chehab939747bd2010-08-10 11:22:01 -03002092 if (likely(pvt->i7core_pci))
2093 edac_pci_release_generic_ctl(pvt->i7core_pci);
2094 else
2095 i7core_printk(KERN_ERR,
2096 "Couldn't find mem_ctl_info for socket %d\n",
2097 i7core_dev->socket);
2098 pvt->i7core_pci = NULL;
2099
Mauro Carvalho Chehab41ba6c12010-08-11 00:58:11 -03002100 /* Remove MC sysfs nodes */
Mauro Carvalho Chehab939747bd2010-08-10 11:22:01 -03002101 edac_mc_del_mc(&i7core_dev->pdev[0]->dev);
2102
Mauro Carvalho Chehabaccf74f2010-08-16 18:34:37 -03002103 debugf1("%s: free mci struct\n", mci->ctl_name);
Mauro Carvalho Chehab22e6bcb2009-09-05 23:06:50 -03002104 kfree(mci->ctl_name);
2105 edac_mc_free(mci);
Mauro Carvalho Chehab41ba6c12010-08-11 00:58:11 -03002106
2107 /* Release PCI resources */
Mauro Carvalho Chehab22e6bcb2009-09-05 23:06:50 -03002108 i7core_put_devices(i7core_dev);
Hidetoshi Seto45b7c982010-08-20 04:24:18 -03002109 list_del(&i7core_dev->list);
2110 kfree(i7core_dev);
Mauro Carvalho Chehab22e6bcb2009-09-05 23:06:50 -03002111 }
2112 }
Mauro Carvalho Chehab2d95d812010-06-30 01:42:21 -03002113 probed--;
2114
Mauro Carvalho Chehab22e6bcb2009-09-05 23:06:50 -03002115 mutex_unlock(&i7core_edac_lock);
Mauro Carvalho Chehaba0c36a12009-06-22 22:41:15 -03002116}
2117
Mauro Carvalho Chehaba0c36a12009-06-22 22:41:15 -03002118MODULE_DEVICE_TABLE(pci, i7core_pci_tbl);
2119
2120/*
2121 * i7core_driver pci_driver structure for this module
2122 *
2123 */
2124static struct pci_driver i7core_driver = {
2125 .name = "i7core_edac",
2126 .probe = i7core_probe,
2127 .remove = __devexit_p(i7core_remove),
2128 .id_table = i7core_pci_tbl,
2129};
2130
2131/*
2132 * i7core_init Module entry function
2133 * Try to initialize this module for its devices
2134 */
2135static int __init i7core_init(void)
2136{
2137 int pci_rc;
2138
2139 debugf2("MC: " __FILE__ ": %s()\n", __func__);
2140
2141 /* Ensure that the OPSTATE is set correctly for POLL or NMI */
2142 opstate_init();
2143
Mauro Carvalho Chehab54a08ab2010-08-19 15:51:00 -03002144 if (use_pci_fixup)
2145 i7core_xeon_pci_fixup(pci_dev_table);
Keith Manntheybc2d7242009-09-03 00:05:05 -03002146
Mauro Carvalho Chehaba0c36a12009-06-22 22:41:15 -03002147 pci_rc = pci_register_driver(&i7core_driver);
2148
Mauro Carvalho Chehab3ef288a2009-09-02 23:43:33 -03002149 if (pci_rc >= 0)
2150 return 0;
2151
2152 i7core_printk(KERN_ERR, "Failed to register device with error %d.\n",
2153 pci_rc);
2154
2155 return pci_rc;
Mauro Carvalho Chehaba0c36a12009-06-22 22:41:15 -03002156}
2157
2158/*
2159 * i7core_exit() Module exit function
2160 * Unregister the driver
2161 */
2162static void __exit i7core_exit(void)
2163{
2164 debugf2("MC: " __FILE__ ": %s()\n", __func__);
2165 pci_unregister_driver(&i7core_driver);
2166}
2167
2168module_init(i7core_init);
2169module_exit(i7core_exit);
2170
2171MODULE_LICENSE("GPL");
2172MODULE_AUTHOR("Mauro Carvalho Chehab <mchehab@redhat.com>");
2173MODULE_AUTHOR("Red Hat Inc. (http://www.redhat.com)");
2174MODULE_DESCRIPTION("MC Driver for Intel i7 Core memory controllers - "
2175 I7CORE_REVISION);
2176
2177module_param(edac_op_state, int, 0444);
2178MODULE_PARM_DESC(edac_op_state, "EDAC Error Reporting state: 0=Poll,1=NMI");