blob: e33cf5dde0e335022435ac19b9926ac4bec79dc8 [file] [log] [blame]
Henry Ptasinskia9533e72010-09-08 21:04:42 -07001/*
2 * Copyright (c) 2010 Broadcom Corporation
3 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY
11 * SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN ACTION
13 * OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF OR IN
14 * CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
17#include <typedefs.h>
18#include <bcmdefs.h>
19#include <osl.h>
Andy Shevchenko48c51a82010-09-15 12:47:18 +030020#include <linux/kernel.h>
Henry Ptasinskia9533e72010-09-08 21:04:42 -070021#include <bcmutils.h>
22#include <siutils.h>
23#include <bcmdevs.h>
24#include <hndsoc.h>
25#include <sbchipc.h>
26#include <hndpmu.h>
27#include "siutils_priv.h"
28
29#define PMU_ERROR(args)
30
31#ifdef BCMDBG
32#define PMU_MSG(args) printf args
33#else
34#define PMU_MSG(args)
35#endif /* BCMDBG */
36
37/* To check in verbose debugging messages not intended
38 * to be on except on private builds.
39 */
40#define PMU_NONE(args)
41
42/* PLL controls/clocks */
Jason Cooper7cc4a4c2010-09-14 09:45:30 -040043static void si_pmu1_pllinit0(si_t *sih, osl_t *osh, chipcregs_t *cc,
Henry Ptasinskia9533e72010-09-08 21:04:42 -070044 uint32 xtal);
Jason Cooper7cc4a4c2010-09-14 09:45:30 -040045static uint32 si_pmu1_cpuclk0(si_t *sih, osl_t *osh, chipcregs_t *cc);
46static uint32 si_pmu1_alpclk0(si_t *sih, osl_t *osh, chipcregs_t *cc);
Henry Ptasinskia9533e72010-09-08 21:04:42 -070047
48/* PMU resources */
Jason Cooper7cc4a4c2010-09-14 09:45:30 -040049static bool si_pmu_res_depfltr_bb(si_t *sih);
50static bool si_pmu_res_depfltr_ncb(si_t *sih);
51static bool si_pmu_res_depfltr_paldo(si_t *sih);
52static bool si_pmu_res_depfltr_npaldo(si_t *sih);
53static uint32 si_pmu_res_deps(si_t *sih, osl_t *osh, chipcregs_t *cc,
Henry Ptasinskia9533e72010-09-08 21:04:42 -070054 uint32 rsrcs, bool all);
Jason Cooper7cc4a4c2010-09-14 09:45:30 -040055static uint si_pmu_res_uptime(si_t *sih, osl_t *osh, chipcregs_t *cc,
Henry Ptasinskia9533e72010-09-08 21:04:42 -070056 uint8 rsrc);
Jason Cooper7cc4a4c2010-09-14 09:45:30 -040057static void si_pmu_res_masks(si_t *sih, uint32 * pmin, uint32 * pmax);
58static void si_pmu_spuravoid_pllupdate(si_t *sih, chipcregs_t *cc,
59 osl_t *osh, uint8 spuravoid);
Henry Ptasinskia9533e72010-09-08 21:04:42 -070060
Jason Cooper7cc4a4c2010-09-14 09:45:30 -040061static void si_pmu_set_4330_plldivs(si_t *sih);
Henry Ptasinskia9533e72010-09-08 21:04:42 -070062
63/* FVCO frequency */
64#define FVCO_880 880000 /* 880MHz */
65#define FVCO_1760 1760000 /* 1760MHz */
66#define FVCO_1440 1440000 /* 1440MHz */
67#define FVCO_960 960000 /* 960MHz */
68
69/* Read/write a chipcontrol reg */
Jason Cooper7cc4a4c2010-09-14 09:45:30 -040070uint32 si_pmu_chipcontrol(si_t *sih, uint reg, uint32 mask, uint32 val)
Henry Ptasinskia9533e72010-09-08 21:04:42 -070071{
72 si_corereg(sih, SI_CC_IDX, OFFSETOF(chipcregs_t, chipcontrol_addr), ~0,
73 reg);
74 return si_corereg(sih, SI_CC_IDX,
75 OFFSETOF(chipcregs_t, chipcontrol_data), mask, val);
76}
77
78/* Read/write a regcontrol reg */
Jason Cooper7cc4a4c2010-09-14 09:45:30 -040079uint32 si_pmu_regcontrol(si_t *sih, uint reg, uint32 mask, uint32 val)
Henry Ptasinskia9533e72010-09-08 21:04:42 -070080{
81 si_corereg(sih, SI_CC_IDX, OFFSETOF(chipcregs_t, regcontrol_addr), ~0,
82 reg);
83 return si_corereg(sih, SI_CC_IDX,
84 OFFSETOF(chipcregs_t, regcontrol_data), mask, val);
85}
86
87/* Read/write a pllcontrol reg */
Jason Cooper7cc4a4c2010-09-14 09:45:30 -040088uint32 si_pmu_pllcontrol(si_t *sih, uint reg, uint32 mask, uint32 val)
Henry Ptasinskia9533e72010-09-08 21:04:42 -070089{
90 si_corereg(sih, SI_CC_IDX, OFFSETOF(chipcregs_t, pllcontrol_addr), ~0,
91 reg);
92 return si_corereg(sih, SI_CC_IDX,
93 OFFSETOF(chipcregs_t, pllcontrol_data), mask, val);
94}
95
96/* PMU PLL update */
Jason Cooper7cc4a4c2010-09-14 09:45:30 -040097void si_pmu_pllupd(si_t *sih)
Henry Ptasinskia9533e72010-09-08 21:04:42 -070098{
99 si_corereg(sih, SI_CC_IDX, OFFSETOF(chipcregs_t, pmucontrol),
100 PCTL_PLL_PLLCTL_UPD, PCTL_PLL_PLLCTL_UPD);
101}
102
103/* Setup switcher voltage */
104void
Jason Cooper7cc4a4c2010-09-14 09:45:30 -0400105BCMATTACHFN(si_pmu_set_switcher_voltage) (si_t *sih, osl_t *osh,
Henry Ptasinskia9533e72010-09-08 21:04:42 -0700106 uint8 bb_voltage, uint8 rf_voltage) {
107 chipcregs_t *cc;
108 uint origidx;
109
110 ASSERT(sih->cccaps & CC_CAP_PMU);
111
112 /* Remember original core before switch to chipc */
113 origidx = si_coreidx(sih);
114 cc = si_setcoreidx(sih, SI_CC_IDX);
115 ASSERT(cc != NULL);
116
117 W_REG(osh, &cc->regcontrol_addr, 0x01);
118 W_REG(osh, &cc->regcontrol_data, (uint32) (bb_voltage & 0x1f) << 22);
119
120 W_REG(osh, &cc->regcontrol_addr, 0x00);
121 W_REG(osh, &cc->regcontrol_data, (uint32) (rf_voltage & 0x1f) << 14);
122
123 /* Return to original core */
124 si_setcoreidx(sih, origidx);
125}
126
127void
Jason Cooper7cc4a4c2010-09-14 09:45:30 -0400128BCMATTACHFN(si_pmu_set_ldo_voltage) (si_t *sih, osl_t *osh, uint8 ldo,
Henry Ptasinskia9533e72010-09-08 21:04:42 -0700129 uint8 voltage) {
130 uint8 sr_cntl_shift = 0, rc_shift = 0, shift = 0, mask = 0;
131 uint8 addr = 0;
132
133 ASSERT(sih->cccaps & CC_CAP_PMU);
134
135 switch (CHIPID(sih->chip)) {
136 case BCM4336_CHIP_ID:
137 switch (ldo) {
138 case SET_LDO_VOLTAGE_CLDO_PWM:
139 addr = 4;
140 rc_shift = 1;
141 mask = 0xf;
142 break;
143 case SET_LDO_VOLTAGE_CLDO_BURST:
144 addr = 4;
145 rc_shift = 5;
146 mask = 0xf;
147 break;
148 case SET_LDO_VOLTAGE_LNLDO1:
149 addr = 4;
150 rc_shift = 17;
151 mask = 0xf;
152 break;
153 default:
154 ASSERT(FALSE);
155 return;
156 }
157 break;
158 case BCM4330_CHIP_ID:
159 switch (ldo) {
160 case SET_LDO_VOLTAGE_CBUCK_PWM:
161 addr = 3;
162 rc_shift = 0;
163 mask = 0x1f;
164 break;
165 default:
166 ASSERT(FALSE);
167 break;
168 }
169 break;
170 default:
171 ASSERT(FALSE);
172 return;
173 }
174
175 shift = sr_cntl_shift + rc_shift;
176
177 si_corereg(sih, SI_CC_IDX, OFFSETOF(chipcregs_t, regcontrol_addr),
178 ~0, addr);
179 si_corereg(sih, SI_CC_IDX, OFFSETOF(chipcregs_t, regcontrol_data),
180 mask << shift, (voltage & mask) << shift);
181}
182
183/* d11 slow to fast clock transition time in slow clock cycles */
184#define D11SCC_SLOW2FAST_TRANSITION 2
185
Jason Coopera2627bc2010-09-14 09:45:31 -0400186uint16 BCMINITFN(si_pmu_fast_pwrup_delay) (si_t *sih, osl_t *osh)
187{
Henry Ptasinskia9533e72010-09-08 21:04:42 -0700188 uint delay = PMU_MAX_TRANSITION_DLY;
189 chipcregs_t *cc;
190 uint origidx;
191#ifdef BCMDBG
192 char chn[8];
193 chn[0] = 0; /* to suppress compile error */
194#endif
195
196 ASSERT(sih->cccaps & CC_CAP_PMU);
197
198 /* Remember original core before switch to chipc */
199 origidx = si_coreidx(sih);
200 cc = si_setcoreidx(sih, SI_CC_IDX);
201 ASSERT(cc != NULL);
202
203 switch (CHIPID(sih->chip)) {
204 case BCM43224_CHIP_ID:
205 case BCM43225_CHIP_ID:
206 case BCM43421_CHIP_ID:
207 case BCM43235_CHIP_ID:
208 case BCM43236_CHIP_ID:
209 case BCM43238_CHIP_ID:
210 case BCM4331_CHIP_ID:
211 case BCM6362_CHIP_ID:
212 case BCM4313_CHIP_ID:
213 delay = ISSIM_ENAB(sih) ? 70 : 3700;
214 break;
215 case BCM4329_CHIP_ID:
216 if (ISSIM_ENAB(sih))
217 delay = 70;
218 else {
219 uint32 ilp = si_ilp_clock(sih);
220 delay =
221 (si_pmu_res_uptime(sih, osh, cc, RES4329_HT_AVAIL) +
222 D11SCC_SLOW2FAST_TRANSITION) * ((1000000 + ilp -
223 1) / ilp);
224 delay = (11 * delay) / 10;
225 }
226 break;
227 case BCM4319_CHIP_ID:
228 delay = ISSIM_ENAB(sih) ? 70 : 3700;
229 break;
230 case BCM4336_CHIP_ID:
231 if (ISSIM_ENAB(sih))
232 delay = 70;
233 else {
234 uint32 ilp = si_ilp_clock(sih);
235 delay =
236 (si_pmu_res_uptime(sih, osh, cc, RES4336_HT_AVAIL) +
237 D11SCC_SLOW2FAST_TRANSITION) * ((1000000 + ilp -
238 1) / ilp);
239 delay = (11 * delay) / 10;
240 }
241 break;
242 case BCM4330_CHIP_ID:
243 if (ISSIM_ENAB(sih))
244 delay = 70;
245 else {
246 uint32 ilp = si_ilp_clock(sih);
247 delay =
248 (si_pmu_res_uptime(sih, osh, cc, RES4330_HT_AVAIL) +
249 D11SCC_SLOW2FAST_TRANSITION) * ((1000000 + ilp -
250 1) / ilp);
251 delay = (11 * delay) / 10;
252 }
253 break;
254 default:
255 break;
256 }
257 /* Return to original core */
258 si_setcoreidx(sih, origidx);
259
260 return (uint16) delay;
261}
262
Jason Coopera2627bc2010-09-14 09:45:31 -0400263uint32 BCMATTACHFN(si_pmu_force_ilp) (si_t *sih, osl_t *osh, bool force)
264{
Henry Ptasinskia9533e72010-09-08 21:04:42 -0700265 chipcregs_t *cc;
266 uint origidx;
267 uint32 oldpmucontrol;
268
269 ASSERT(sih->cccaps & CC_CAP_PMU);
270
271 /* Remember original core before switch to chipc */
272 origidx = si_coreidx(sih);
273 cc = si_setcoreidx(sih, SI_CC_IDX);
274 ASSERT(cc != NULL);
275
276 oldpmucontrol = R_REG(osh, &cc->pmucontrol);
277 if (force)
278 W_REG(osh, &cc->pmucontrol, oldpmucontrol &
279 ~(PCTL_HT_REQ_EN | PCTL_ALP_REQ_EN));
280 else
281 W_REG(osh, &cc->pmucontrol, oldpmucontrol |
282 (PCTL_HT_REQ_EN | PCTL_ALP_REQ_EN));
283
284 /* Return to original core */
285 si_setcoreidx(sih, origidx);
286
287 return oldpmucontrol;
288}
289
290/* Setup resource up/down timers */
291typedef struct {
292 uint8 resnum;
293 uint16 updown;
294} pmu_res_updown_t;
295
296/* Change resource dependancies masks */
297typedef struct {
298 uint32 res_mask; /* resources (chip specific) */
299 int8 action; /* action */
300 uint32 depend_mask; /* changes to the dependancies mask */
Jason Cooper7cc4a4c2010-09-14 09:45:30 -0400301 bool(*filter) (si_t *sih); /* action is taken when filter is NULL or return TRUE */
Henry Ptasinskia9533e72010-09-08 21:04:42 -0700302} pmu_res_depend_t;
303
304/* Resource dependancies mask change action */
305#define RES_DEPEND_SET 0 /* Override the dependancies mask */
306#define RES_DEPEND_ADD 1 /* Add to the dependancies mask */
307#define RES_DEPEND_REMOVE -1 /* Remove from the dependancies mask */
308
Jason Coopere5c45362010-09-14 09:45:35 -0400309static const pmu_res_updown_t BCMATTACHDATA(bcm4328a0_res_updown)[] = {
Henry Ptasinskia9533e72010-09-08 21:04:42 -0700310 {
311 RES4328_EXT_SWITCHER_PWM, 0x0101}, {
312 RES4328_BB_SWITCHER_PWM, 0x1f01}, {
313 RES4328_BB_SWITCHER_BURST, 0x010f}, {
314 RES4328_BB_EXT_SWITCHER_BURST, 0x0101}, {
315 RES4328_ILP_REQUEST, 0x0202}, {
316 RES4328_RADIO_SWITCHER_PWM, 0x0f01}, {
317 RES4328_RADIO_SWITCHER_BURST, 0x0f01}, {
318 RES4328_ROM_SWITCH, 0x0101}, {
319 RES4328_PA_REF_LDO, 0x0f01}, {
320 RES4328_RADIO_LDO, 0x0f01}, {
321 RES4328_AFE_LDO, 0x0f01}, {
322 RES4328_PLL_LDO, 0x0f01}, {
323 RES4328_BG_FILTBYP, 0x0101}, {
324 RES4328_TX_FILTBYP, 0x0101}, {
325 RES4328_RX_FILTBYP, 0x0101}, {
326 RES4328_XTAL_PU, 0x0101}, {
327 RES4328_XTAL_EN, 0xa001}, {
328 RES4328_BB_PLL_FILTBYP, 0x0101}, {
329 RES4328_RF_PLL_FILTBYP, 0x0101}, {
330 RES4328_BB_PLL_PU, 0x0701}
331};
332
Jason Coopere5c45362010-09-14 09:45:35 -0400333static const pmu_res_depend_t BCMATTACHDATA(bcm4328a0_res_depend)[] = {
Henry Ptasinskia9533e72010-09-08 21:04:42 -0700334 /* Adjust ILP request resource not to force ext/BB switchers into burst mode */
335 {
336 PMURES_BIT(RES4328_ILP_REQUEST),
337 RES_DEPEND_SET,
338 PMURES_BIT(RES4328_EXT_SWITCHER_PWM) |
339 PMURES_BIT(RES4328_BB_SWITCHER_PWM), NULL}
340};
341
Jason Coopere5c45362010-09-14 09:45:35 -0400342static const pmu_res_updown_t BCMATTACHDATA(bcm4325a0_res_updown_qt)[] = {
Henry Ptasinskia9533e72010-09-08 21:04:42 -0700343 {
344 RES4325_HT_AVAIL, 0x0300}, {
345 RES4325_BBPLL_PWRSW_PU, 0x0101}, {
346 RES4325_RFPLL_PWRSW_PU, 0x0101}, {
347 RES4325_ALP_AVAIL, 0x0100}, {
348 RES4325_XTAL_PU, 0x1000}, {
349 RES4325_LNLDO1_PU, 0x0800}, {
350 RES4325_CLDO_CBUCK_PWM, 0x0101}, {
351 RES4325_CBUCK_PWM, 0x0803}
352};
353
Jason Coopere5c45362010-09-14 09:45:35 -0400354static const pmu_res_updown_t BCMATTACHDATA(bcm4325a0_res_updown)[] = {
Henry Ptasinskia9533e72010-09-08 21:04:42 -0700355 {
356 RES4325_XTAL_PU, 0x1501}
357};
358
Jason Coopere5c45362010-09-14 09:45:35 -0400359static const pmu_res_depend_t BCMATTACHDATA(bcm4325a0_res_depend)[] = {
Henry Ptasinskia9533e72010-09-08 21:04:42 -0700360 /* Adjust OTP PU resource dependencies - remove BB BURST */
361 {
362 PMURES_BIT(RES4325_OTP_PU),
363 RES_DEPEND_REMOVE,
364 PMURES_BIT(RES4325_BUCK_BOOST_BURST), NULL},
365 /* Adjust ALP/HT Avail resource dependencies - bring up BB along if it is used. */
366 {
367 PMURES_BIT(RES4325_ALP_AVAIL) | PMURES_BIT(RES4325_HT_AVAIL),
368 RES_DEPEND_ADD,
369 PMURES_BIT(RES4325_BUCK_BOOST_BURST) |
370 PMURES_BIT(RES4325_BUCK_BOOST_PWM), si_pmu_res_depfltr_bb},
371 /* Adjust HT Avail resource dependencies - bring up RF switches along with HT. */
372 {
373 PMURES_BIT(RES4325_HT_AVAIL),
374 RES_DEPEND_ADD,
375 PMURES_BIT(RES4325_RX_PWRSW_PU) |
376 PMURES_BIT(RES4325_TX_PWRSW_PU) |
377 PMURES_BIT(RES4325_LOGEN_PWRSW_PU) |
378 PMURES_BIT(RES4325_AFE_PWRSW_PU), NULL},
379 /* Adjust ALL resource dependencies - remove CBUCK dependancies if it is not used. */
380 {
381 PMURES_BIT(RES4325_ILP_REQUEST) |
382 PMURES_BIT(RES4325_ABUCK_BURST) |
383 PMURES_BIT(RES4325_ABUCK_PWM) |
384 PMURES_BIT(RES4325_LNLDO1_PU) |
385 PMURES_BIT(RES4325C1_LNLDO2_PU) |
386 PMURES_BIT(RES4325_XTAL_PU) |
387 PMURES_BIT(RES4325_ALP_AVAIL) |
388 PMURES_BIT(RES4325_RX_PWRSW_PU) |
389 PMURES_BIT(RES4325_TX_PWRSW_PU) |
390 PMURES_BIT(RES4325_RFPLL_PWRSW_PU) |
391 PMURES_BIT(RES4325_LOGEN_PWRSW_PU) |
392 PMURES_BIT(RES4325_AFE_PWRSW_PU) |
393 PMURES_BIT(RES4325_BBPLL_PWRSW_PU) |
394 PMURES_BIT(RES4325_HT_AVAIL), RES_DEPEND_REMOVE,
395 PMURES_BIT(RES4325B0_CBUCK_LPOM) |
396 PMURES_BIT(RES4325B0_CBUCK_BURST) |
397 PMURES_BIT(RES4325B0_CBUCK_PWM), si_pmu_res_depfltr_ncb}
398};
399
Jason Coopere5c45362010-09-14 09:45:35 -0400400static const pmu_res_updown_t BCMATTACHDATA(bcm4315a0_res_updown_qt)[] = {
Henry Ptasinskia9533e72010-09-08 21:04:42 -0700401 {
402 RES4315_HT_AVAIL, 0x0101}, {
403 RES4315_XTAL_PU, 0x0100}, {
404 RES4315_LNLDO1_PU, 0x0100}, {
405 RES4315_PALDO_PU, 0x0100}, {
406 RES4315_CLDO_PU, 0x0100}, {
407 RES4315_CBUCK_PWM, 0x0100}, {
408 RES4315_CBUCK_BURST, 0x0100}, {
409 RES4315_CBUCK_LPOM, 0x0100}
410};
411
Jason Coopere5c45362010-09-14 09:45:35 -0400412static const pmu_res_updown_t BCMATTACHDATA(bcm4315a0_res_updown)[] = {
Henry Ptasinskia9533e72010-09-08 21:04:42 -0700413 {
414 RES4315_XTAL_PU, 0x2501}
415};
416
Jason Coopere5c45362010-09-14 09:45:35 -0400417static const pmu_res_depend_t BCMATTACHDATA(bcm4315a0_res_depend)[] = {
Henry Ptasinskia9533e72010-09-08 21:04:42 -0700418 /* Adjust OTP PU resource dependencies - not need PALDO unless write */
419 {
420 PMURES_BIT(RES4315_OTP_PU),
421 RES_DEPEND_REMOVE,
422 PMURES_BIT(RES4315_PALDO_PU), si_pmu_res_depfltr_npaldo},
423 /* Adjust ALP/HT Avail resource dependencies - bring up PALDO along if it is used. */
424 {
425 PMURES_BIT(RES4315_ALP_AVAIL) | PMURES_BIT(RES4315_HT_AVAIL),
426 RES_DEPEND_ADD,
427 PMURES_BIT(RES4315_PALDO_PU), si_pmu_res_depfltr_paldo},
428 /* Adjust HT Avail resource dependencies - bring up RF switches along with HT. */
429 {
430 PMURES_BIT(RES4315_HT_AVAIL),
431 RES_DEPEND_ADD,
432 PMURES_BIT(RES4315_RX_PWRSW_PU) |
433 PMURES_BIT(RES4315_TX_PWRSW_PU) |
434 PMURES_BIT(RES4315_LOGEN_PWRSW_PU) |
435 PMURES_BIT(RES4315_AFE_PWRSW_PU), NULL},
436 /* Adjust ALL resource dependencies - remove CBUCK dependancies if it is not used. */
437 {
438 PMURES_BIT(RES4315_CLDO_PU) | PMURES_BIT(RES4315_ILP_REQUEST) |
439 PMURES_BIT(RES4315_LNLDO1_PU) |
440 PMURES_BIT(RES4315_OTP_PU) |
441 PMURES_BIT(RES4315_LNLDO2_PU) |
442 PMURES_BIT(RES4315_XTAL_PU) |
443 PMURES_BIT(RES4315_ALP_AVAIL) |
444 PMURES_BIT(RES4315_RX_PWRSW_PU) |
445 PMURES_BIT(RES4315_TX_PWRSW_PU) |
446 PMURES_BIT(RES4315_RFPLL_PWRSW_PU) |
447 PMURES_BIT(RES4315_LOGEN_PWRSW_PU) |
448 PMURES_BIT(RES4315_AFE_PWRSW_PU) |
449 PMURES_BIT(RES4315_BBPLL_PWRSW_PU) |
450 PMURES_BIT(RES4315_HT_AVAIL), RES_DEPEND_REMOVE,
451 PMURES_BIT(RES4315_CBUCK_LPOM) |
452 PMURES_BIT(RES4315_CBUCK_BURST) |
453 PMURES_BIT(RES4315_CBUCK_PWM), si_pmu_res_depfltr_ncb}
454};
455
456 /* 4329 specific. needs to come back this issue later */
Jason Coopere5c45362010-09-14 09:45:35 -0400457static const pmu_res_updown_t BCMINITDATA(bcm4329_res_updown)[] = {
Henry Ptasinskia9533e72010-09-08 21:04:42 -0700458 {
459 RES4329_XTAL_PU, 0x1501}
460};
461
Jason Coopere5c45362010-09-14 09:45:35 -0400462static const pmu_res_depend_t BCMINITDATA(bcm4329_res_depend)[] = {
Henry Ptasinskia9533e72010-09-08 21:04:42 -0700463 /* Adjust HT Avail resource dependencies */
464 {
465 PMURES_BIT(RES4329_HT_AVAIL),
466 RES_DEPEND_ADD,
467 PMURES_BIT(RES4329_CBUCK_LPOM) |
468 PMURES_BIT(RES4329_CBUCK_BURST) |
469 PMURES_BIT(RES4329_CBUCK_PWM) |
470 PMURES_BIT(RES4329_CLDO_PU) |
471 PMURES_BIT(RES4329_PALDO_PU) |
472 PMURES_BIT(RES4329_LNLDO1_PU) |
473 PMURES_BIT(RES4329_XTAL_PU) |
474 PMURES_BIT(RES4329_ALP_AVAIL) |
475 PMURES_BIT(RES4329_RX_PWRSW_PU) |
476 PMURES_BIT(RES4329_TX_PWRSW_PU) |
477 PMURES_BIT(RES4329_RFPLL_PWRSW_PU) |
478 PMURES_BIT(RES4329_LOGEN_PWRSW_PU) |
479 PMURES_BIT(RES4329_AFE_PWRSW_PU) |
480 PMURES_BIT(RES4329_BBPLL_PWRSW_PU), NULL}
481};
482
Jason Coopere5c45362010-09-14 09:45:35 -0400483static const pmu_res_updown_t BCMATTACHDATA(bcm4319a0_res_updown_qt)[] = {
Henry Ptasinskia9533e72010-09-08 21:04:42 -0700484 {
485 RES4319_HT_AVAIL, 0x0101}, {
486 RES4319_XTAL_PU, 0x0100}, {
487 RES4319_LNLDO1_PU, 0x0100}, {
488 RES4319_PALDO_PU, 0x0100}, {
489 RES4319_CLDO_PU, 0x0100}, {
490 RES4319_CBUCK_PWM, 0x0100}, {
491 RES4319_CBUCK_BURST, 0x0100}, {
492 RES4319_CBUCK_LPOM, 0x0100}
493};
494
Jason Coopere5c45362010-09-14 09:45:35 -0400495static const pmu_res_updown_t BCMATTACHDATA(bcm4319a0_res_updown)[] = {
Henry Ptasinskia9533e72010-09-08 21:04:42 -0700496 {
497 RES4319_XTAL_PU, 0x3f01}
498};
499
Jason Coopere5c45362010-09-14 09:45:35 -0400500static const pmu_res_depend_t BCMATTACHDATA(bcm4319a0_res_depend)[] = {
Henry Ptasinskia9533e72010-09-08 21:04:42 -0700501 /* Adjust OTP PU resource dependencies - not need PALDO unless write */
502 {
503 PMURES_BIT(RES4319_OTP_PU),
504 RES_DEPEND_REMOVE,
505 PMURES_BIT(RES4319_PALDO_PU), si_pmu_res_depfltr_npaldo},
506 /* Adjust HT Avail resource dependencies - bring up PALDO along if it is used. */
507 {
508 PMURES_BIT(RES4319_HT_AVAIL),
509 RES_DEPEND_ADD,
510 PMURES_BIT(RES4319_PALDO_PU), si_pmu_res_depfltr_paldo},
511 /* Adjust HT Avail resource dependencies - bring up RF switches along with HT. */
512 {
513 PMURES_BIT(RES4319_HT_AVAIL),
514 RES_DEPEND_ADD,
515 PMURES_BIT(RES4319_RX_PWRSW_PU) |
516 PMURES_BIT(RES4319_TX_PWRSW_PU) |
517 PMURES_BIT(RES4319_RFPLL_PWRSW_PU) |
518 PMURES_BIT(RES4319_LOGEN_PWRSW_PU) |
519 PMURES_BIT(RES4319_AFE_PWRSW_PU), NULL}
520};
521
Jason Coopere5c45362010-09-14 09:45:35 -0400522static const pmu_res_updown_t BCMATTACHDATA(bcm4336a0_res_updown_qt)[] = {
Henry Ptasinskia9533e72010-09-08 21:04:42 -0700523 {
524 RES4336_HT_AVAIL, 0x0101}, {
525 RES4336_XTAL_PU, 0x0100}, {
526 RES4336_CLDO_PU, 0x0100}, {
527 RES4336_CBUCK_PWM, 0x0100}, {
528 RES4336_CBUCK_BURST, 0x0100}, {
529 RES4336_CBUCK_LPOM, 0x0100}
530};
531
Jason Coopere5c45362010-09-14 09:45:35 -0400532static const pmu_res_updown_t BCMATTACHDATA(bcm4336a0_res_updown)[] = {
Henry Ptasinskia9533e72010-09-08 21:04:42 -0700533 {
534 RES4336_HT_AVAIL, 0x0D01}
535};
536
Jason Coopere5c45362010-09-14 09:45:35 -0400537static const pmu_res_depend_t BCMATTACHDATA(bcm4336a0_res_depend)[] = {
Henry Ptasinskia9533e72010-09-08 21:04:42 -0700538 /* Just a dummy entry for now */
539 {
540 PMURES_BIT(RES4336_RSVD), RES_DEPEND_ADD, 0, NULL}
541};
542
Jason Coopere5c45362010-09-14 09:45:35 -0400543static const pmu_res_updown_t BCMATTACHDATA(bcm4330a0_res_updown_qt)[] = {
Henry Ptasinskia9533e72010-09-08 21:04:42 -0700544 {
545 RES4330_HT_AVAIL, 0x0101}, {
546 RES4330_XTAL_PU, 0x0100}, {
547 RES4330_CLDO_PU, 0x0100}, {
548 RES4330_CBUCK_PWM, 0x0100}, {
549 RES4330_CBUCK_BURST, 0x0100}, {
550 RES4330_CBUCK_LPOM, 0x0100}
551};
552
Jason Coopere5c45362010-09-14 09:45:35 -0400553static const pmu_res_updown_t BCMATTACHDATA(bcm4330a0_res_updown)[] = {
Henry Ptasinskia9533e72010-09-08 21:04:42 -0700554 {
555 RES4330_HT_AVAIL, 0x0e02}
556};
557
Jason Coopere5c45362010-09-14 09:45:35 -0400558static const pmu_res_depend_t BCMATTACHDATA(bcm4330a0_res_depend)[] = {
Henry Ptasinskia9533e72010-09-08 21:04:42 -0700559 /* Just a dummy entry for now */
560 {
561 PMURES_BIT(RES4330_HT_AVAIL), RES_DEPEND_ADD, 0, NULL}
562};
563
564/* TRUE if the power topology uses the buck boost to provide 3.3V to VDDIO_RF and WLAN PA */
Jason Coopera2627bc2010-09-14 09:45:31 -0400565static bool BCMATTACHFN(si_pmu_res_depfltr_bb) (si_t *sih)
566{
Henry Ptasinskia9533e72010-09-08 21:04:42 -0700567 return (sih->boardflags & BFL_BUCKBOOST) != 0;
568}
569
570/* TRUE if the power topology doesn't use the cbuck. Key on chiprev also if the chip is BCM4325. */
Jason Coopera2627bc2010-09-14 09:45:31 -0400571static bool BCMATTACHFN(si_pmu_res_depfltr_ncb) (si_t *sih)
572{
Henry Ptasinskia9533e72010-09-08 21:04:42 -0700573
Jason Cooper90ea2292010-09-14 09:45:32 -0400574 return (sih->boardflags & BFL_NOCBUCK) != 0;
Henry Ptasinskia9533e72010-09-08 21:04:42 -0700575}
576
577/* TRUE if the power topology uses the PALDO */
Jason Coopera2627bc2010-09-14 09:45:31 -0400578static bool BCMATTACHFN(si_pmu_res_depfltr_paldo) (si_t *sih)
579{
Henry Ptasinskia9533e72010-09-08 21:04:42 -0700580 return (sih->boardflags & BFL_PALDO) != 0;
581}
582
583/* TRUE if the power topology doesn't use the PALDO */
Jason Coopera2627bc2010-09-14 09:45:31 -0400584static bool BCMATTACHFN(si_pmu_res_depfltr_npaldo) (si_t *sih)
585{
Henry Ptasinskia9533e72010-09-08 21:04:42 -0700586 return (sih->boardflags & BFL_PALDO) == 0;
587}
588
589#define BCM94325_BBVDDIOSD_BOARDS(sih) (sih->boardtype == BCM94325DEVBU_BOARD || \
590 sih->boardtype == BCM94325BGABU_BOARD)
591
592/* Determine min/max rsrc masks. Value 0 leaves hardware at default. */
Jason Cooper7cc4a4c2010-09-14 09:45:30 -0400593static void si_pmu_res_masks(si_t *sih, uint32 * pmin, uint32 * pmax)
Henry Ptasinskia9533e72010-09-08 21:04:42 -0700594{
595 uint32 min_mask = 0, max_mask = 0;
596 uint rsrcs;
597 char *val;
598
599 /* # resources */
600 rsrcs = (sih->pmucaps & PCAP_RC_MASK) >> PCAP_RC_SHIFT;
601
602 /* determine min/max rsrc masks */
603 switch (CHIPID(sih->chip)) {
604 case BCM43224_CHIP_ID:
605 case BCM43225_CHIP_ID:
606 case BCM43421_CHIP_ID:
607 case BCM43235_CHIP_ID:
608 case BCM43236_CHIP_ID:
609 case BCM43238_CHIP_ID:
610 case BCM4331_CHIP_ID:
611 case BCM6362_CHIP_ID:
612 /* ??? */
613 break;
614
615 case BCM4329_CHIP_ID:
616 /* 4329 spedific issue. Needs to come back this issue later */
617 /* Down to save the power. */
618 min_mask =
619 PMURES_BIT(RES4329_CBUCK_LPOM) |
620 PMURES_BIT(RES4329_CLDO_PU);
621 /* Allow (but don't require) PLL to turn on */
622 max_mask = 0x3ff63e;
623 break;
624 case BCM4319_CHIP_ID:
625 /* We only need a few resources to be kept on all the time */
626 min_mask = PMURES_BIT(RES4319_CBUCK_LPOM) |
627 PMURES_BIT(RES4319_CLDO_PU);
628
629 /* Allow everything else to be turned on upon requests */
630 max_mask = ~(~0 << rsrcs);
631 break;
632 case BCM4336_CHIP_ID:
633 /* Down to save the power. */
634 min_mask =
635 PMURES_BIT(RES4336_CBUCK_LPOM) | PMURES_BIT(RES4336_CLDO_PU)
636 | PMURES_BIT(RES4336_LDO3P3_PU) | PMURES_BIT(RES4336_OTP_PU)
637 | PMURES_BIT(RES4336_DIS_INT_RESET_PD);
638 /* Allow (but don't require) PLL to turn on */
639 max_mask = 0x1ffffff;
640 break;
641
642 case BCM4330_CHIP_ID:
643 /* Down to save the power. */
644 min_mask =
645 PMURES_BIT(RES4330_CBUCK_LPOM) | PMURES_BIT(RES4330_CLDO_PU)
646 | PMURES_BIT(RES4330_DIS_INT_RESET_PD) |
647 PMURES_BIT(RES4330_LDO3P3_PU) | PMURES_BIT(RES4330_OTP_PU);
648 /* Allow (but don't require) PLL to turn on */
649 max_mask = 0xfffffff;
650 break;
651
652 case BCM4313_CHIP_ID:
653 min_mask = PMURES_BIT(RES4313_BB_PU_RSRC) |
654 PMURES_BIT(RES4313_XTAL_PU_RSRC) |
655 PMURES_BIT(RES4313_ALP_AVAIL_RSRC) |
656 PMURES_BIT(RES4313_BB_PLL_PWRSW_RSRC);
657 max_mask = 0xffff;
658 break;
659 default:
660 break;
661 }
662
663 /* Apply nvram override to min mask */
Jason Cooperca8c1e52010-09-14 09:45:33 -0400664 val = getvar(NULL, "rmin");
665 if (val != NULL) {
Henry Ptasinskia9533e72010-09-08 21:04:42 -0700666 PMU_MSG(("Applying rmin=%s to min_mask\n", val));
Andy Shevchenko48c51a82010-09-15 12:47:18 +0300667 min_mask = (uint32) simple_strtoul(val, NULL, 0);
Henry Ptasinskia9533e72010-09-08 21:04:42 -0700668 }
669 /* Apply nvram override to max mask */
Jason Cooperca8c1e52010-09-14 09:45:33 -0400670 val = getvar(NULL, "rmax");
671 if (val != NULL) {
Henry Ptasinskia9533e72010-09-08 21:04:42 -0700672 PMU_MSG(("Applying rmax=%s to max_mask\n", val));
Andy Shevchenko48c51a82010-09-15 12:47:18 +0300673 max_mask = (uint32) simple_strtoul(val, NULL, 0);
Henry Ptasinskia9533e72010-09-08 21:04:42 -0700674 }
675
676 *pmin = min_mask;
677 *pmax = max_mask;
678}
679
680/* initialize PMU resources */
Jason Coopera2627bc2010-09-14 09:45:31 -0400681void BCMATTACHFN(si_pmu_res_init) (si_t *sih, osl_t *osh)
682{
Henry Ptasinskia9533e72010-09-08 21:04:42 -0700683 chipcregs_t *cc;
684 uint origidx;
685 const pmu_res_updown_t *pmu_res_updown_table = NULL;
686 uint pmu_res_updown_table_sz = 0;
687 const pmu_res_depend_t *pmu_res_depend_table = NULL;
688 uint pmu_res_depend_table_sz = 0;
689 uint32 min_mask = 0, max_mask = 0;
690 char name[8], *val;
691 uint i, rsrcs;
692
693 ASSERT(sih->cccaps & CC_CAP_PMU);
694
695 /* Remember original core before switch to chipc */
696 origidx = si_coreidx(sih);
697 cc = si_setcoreidx(sih, SI_CC_IDX);
698 ASSERT(cc != NULL);
699
700 switch (CHIPID(sih->chip)) {
701 case BCM4329_CHIP_ID:
702 /* Optimize resources up/down timers */
703 if (ISSIM_ENAB(sih)) {
704 pmu_res_updown_table = NULL;
705 pmu_res_updown_table_sz = 0;
706 } else {
707 pmu_res_updown_table = bcm4329_res_updown;
708 pmu_res_updown_table_sz = ARRAYSIZE(bcm4329_res_updown);
709 }
710 /* Optimize resources dependencies */
711 pmu_res_depend_table = bcm4329_res_depend;
712 pmu_res_depend_table_sz = ARRAYSIZE(bcm4329_res_depend);
713 break;
714
715 case BCM4319_CHIP_ID:
716 /* Optimize resources up/down timers */
717 if (ISSIM_ENAB(sih)) {
718 pmu_res_updown_table = bcm4319a0_res_updown_qt;
719 pmu_res_updown_table_sz =
720 ARRAYSIZE(bcm4319a0_res_updown_qt);
721 } else {
722 pmu_res_updown_table = bcm4319a0_res_updown;
723 pmu_res_updown_table_sz =
724 ARRAYSIZE(bcm4319a0_res_updown);
725 }
726 /* Optimize resources dependancies masks */
727 pmu_res_depend_table = bcm4319a0_res_depend;
728 pmu_res_depend_table_sz = ARRAYSIZE(bcm4319a0_res_depend);
729 break;
730
731 case BCM4336_CHIP_ID:
732 /* Optimize resources up/down timers */
733 if (ISSIM_ENAB(sih)) {
734 pmu_res_updown_table = bcm4336a0_res_updown_qt;
735 pmu_res_updown_table_sz =
736 ARRAYSIZE(bcm4336a0_res_updown_qt);
737 } else {
738 pmu_res_updown_table = bcm4336a0_res_updown;
739 pmu_res_updown_table_sz =
740 ARRAYSIZE(bcm4336a0_res_updown);
741 }
742 /* Optimize resources dependancies masks */
743 pmu_res_depend_table = bcm4336a0_res_depend;
744 pmu_res_depend_table_sz = ARRAYSIZE(bcm4336a0_res_depend);
745 break;
746
747 case BCM4330_CHIP_ID:
748 /* Optimize resources up/down timers */
749 if (ISSIM_ENAB(sih)) {
750 pmu_res_updown_table = bcm4330a0_res_updown_qt;
751 pmu_res_updown_table_sz =
752 ARRAYSIZE(bcm4330a0_res_updown_qt);
753 } else {
754 pmu_res_updown_table = bcm4330a0_res_updown;
755 pmu_res_updown_table_sz =
756 ARRAYSIZE(bcm4330a0_res_updown);
757 }
758 /* Optimize resources dependancies masks */
759 pmu_res_depend_table = bcm4330a0_res_depend;
760 pmu_res_depend_table_sz = ARRAYSIZE(bcm4330a0_res_depend);
761 break;
762
763 default:
764 break;
765 }
766
767 /* # resources */
768 rsrcs = (sih->pmucaps & PCAP_RC_MASK) >> PCAP_RC_SHIFT;
769
770 /* Program up/down timers */
771 while (pmu_res_updown_table_sz--) {
772 ASSERT(pmu_res_updown_table != NULL);
773 PMU_MSG(("Changing rsrc %d res_updn_timer to 0x%x\n",
774 pmu_res_updown_table[pmu_res_updown_table_sz].resnum,
775 pmu_res_updown_table[pmu_res_updown_table_sz].updown));
776 W_REG(osh, &cc->res_table_sel,
777 pmu_res_updown_table[pmu_res_updown_table_sz].resnum);
778 W_REG(osh, &cc->res_updn_timer,
779 pmu_res_updown_table[pmu_res_updown_table_sz].updown);
780 }
781 /* Apply nvram overrides to up/down timers */
782 for (i = 0; i < rsrcs; i++) {
783 snprintf(name, sizeof(name), "r%dt", i);
Jason Cooperca8c1e52010-09-14 09:45:33 -0400784 val = getvar(NULL, name);
785 if (val == NULL)
Henry Ptasinskia9533e72010-09-08 21:04:42 -0700786 continue;
787 PMU_MSG(("Applying %s=%s to rsrc %d res_updn_timer\n", name,
788 val, i));
789 W_REG(osh, &cc->res_table_sel, (uint32) i);
790 W_REG(osh, &cc->res_updn_timer,
Andy Shevchenko48c51a82010-09-15 12:47:18 +0300791 (uint32) simple_strtoul(val, NULL, 0));
Henry Ptasinskia9533e72010-09-08 21:04:42 -0700792 }
793
794 /* Program resource dependencies table */
795 while (pmu_res_depend_table_sz--) {
796 ASSERT(pmu_res_depend_table != NULL);
797 if (pmu_res_depend_table[pmu_res_depend_table_sz].filter != NULL
798 && !(pmu_res_depend_table[pmu_res_depend_table_sz].
799 filter) (sih))
800 continue;
801 for (i = 0; i < rsrcs; i++) {
802 if ((pmu_res_depend_table[pmu_res_depend_table_sz].
803 res_mask & PMURES_BIT(i)) == 0)
804 continue;
805 W_REG(osh, &cc->res_table_sel, i);
806 switch (pmu_res_depend_table[pmu_res_depend_table_sz].
807 action) {
808 case RES_DEPEND_SET:
809 PMU_MSG(("Changing rsrc %d res_dep_mask to 0x%x\n", i, pmu_res_depend_table[pmu_res_depend_table_sz].depend_mask));
810 W_REG(osh, &cc->res_dep_mask,
811 pmu_res_depend_table
812 [pmu_res_depend_table_sz].depend_mask);
813 break;
814 case RES_DEPEND_ADD:
815 PMU_MSG(("Adding 0x%x to rsrc %d res_dep_mask\n", pmu_res_depend_table[pmu_res_depend_table_sz].depend_mask, i));
816 OR_REG(osh, &cc->res_dep_mask,
817 pmu_res_depend_table
818 [pmu_res_depend_table_sz].depend_mask);
819 break;
820 case RES_DEPEND_REMOVE:
821 PMU_MSG(("Removing 0x%x from rsrc %d res_dep_mask\n", pmu_res_depend_table[pmu_res_depend_table_sz].depend_mask, i));
822 AND_REG(osh, &cc->res_dep_mask,
823 ~pmu_res_depend_table
824 [pmu_res_depend_table_sz].depend_mask);
825 break;
826 default:
827 ASSERT(0);
828 break;
829 }
830 }
831 }
832 /* Apply nvram overrides to dependancies masks */
833 for (i = 0; i < rsrcs; i++) {
834 snprintf(name, sizeof(name), "r%dd", i);
Jason Cooperca8c1e52010-09-14 09:45:33 -0400835 val = getvar(NULL, name);
836 if (val == NULL)
Henry Ptasinskia9533e72010-09-08 21:04:42 -0700837 continue;
838 PMU_MSG(("Applying %s=%s to rsrc %d res_dep_mask\n", name, val,
839 i));
840 W_REG(osh, &cc->res_table_sel, (uint32) i);
841 W_REG(osh, &cc->res_dep_mask,
Andy Shevchenko48c51a82010-09-15 12:47:18 +0300842 (uint32) simple_strtoul(val, NULL, 0));
Henry Ptasinskia9533e72010-09-08 21:04:42 -0700843 }
844
845 /* Determine min/max rsrc masks */
846 si_pmu_res_masks(sih, &min_mask, &max_mask);
847
848 /* It is required to program max_mask first and then min_mask */
849
850 /* Program max resource mask */
851
852 if (max_mask) {
853 PMU_MSG(("Changing max_res_mask to 0x%x\n", max_mask));
854 W_REG(osh, &cc->max_res_mask, max_mask);
855 }
856
857 /* Program min resource mask */
858
859 if (min_mask) {
860 PMU_MSG(("Changing min_res_mask to 0x%x\n", min_mask));
861 W_REG(osh, &cc->min_res_mask, min_mask);
862 }
863
864 /* Add some delay; allow resources to come up and settle. */
865 OSL_DELAY(2000);
866
867 /* Return to original core */
868 si_setcoreidx(sih, origidx);
869}
870
871/* setup pll and query clock speed */
872typedef struct {
873 uint16 freq;
874 uint8 xf;
875 uint8 wbint;
876 uint32 wbfrac;
877} pmu0_xtaltab0_t;
878
879/* the following table is based on 880Mhz fvco */
Jason Coopere5c45362010-09-14 09:45:35 -0400880static const pmu0_xtaltab0_t BCMINITDATA(pmu0_xtaltab0)[] = {
Henry Ptasinskia9533e72010-09-08 21:04:42 -0700881 {
882 12000, 1, 73, 349525}, {
883 13000, 2, 67, 725937}, {
884 14400, 3, 61, 116508}, {
885 15360, 4, 57, 305834}, {
886 16200, 5, 54, 336579}, {
887 16800, 6, 52, 399457}, {
888 19200, 7, 45, 873813}, {
889 19800, 8, 44, 466033}, {
890 20000, 9, 44, 0}, {
891 25000, 10, 70, 419430}, {
892 26000, 11, 67, 725937}, {
893 30000, 12, 58, 699050}, {
894 38400, 13, 45, 873813}, {
895 40000, 14, 45, 0}, {
896 0, 0, 0, 0}
897};
898
899#define PMU0_XTAL0_DEFAULT 8
900
901/* setup pll and query clock speed */
902typedef struct {
903 uint16 fref;
904 uint8 xf;
905 uint8 p1div;
906 uint8 p2div;
907 uint8 ndiv_int;
908 uint32 ndiv_frac;
909} pmu1_xtaltab0_t;
910
Jason Coopere5c45362010-09-14 09:45:35 -0400911static const pmu1_xtaltab0_t BCMINITDATA(pmu1_xtaltab0_880_4329)[] = {
Henry Ptasinskia9533e72010-09-08 21:04:42 -0700912 {
913 12000, 1, 3, 22, 0x9, 0xFFFFEF}, {
914 13000, 2, 1, 6, 0xb, 0x483483}, {
915 14400, 3, 1, 10, 0xa, 0x1C71C7}, {
916 15360, 4, 1, 5, 0xb, 0x755555}, {
917 16200, 5, 1, 10, 0x5, 0x6E9E06}, {
918 16800, 6, 1, 10, 0x5, 0x3Cf3Cf}, {
919 19200, 7, 1, 4, 0xb, 0x755555}, {
920 19800, 8, 1, 11, 0x4, 0xA57EB}, {
921 20000, 9, 1, 11, 0x4, 0x0}, {
922 24000, 10, 3, 11, 0xa, 0x0}, {
923 25000, 11, 5, 16, 0xb, 0x0}, {
924 26000, 12, 1, 1, 0x21, 0xD89D89}, {
925 30000, 13, 3, 8, 0xb, 0x0}, {
926 37400, 14, 3, 1, 0x46, 0x969696}, {
927 38400, 15, 1, 1, 0x16, 0xEAAAAA}, {
928 40000, 16, 1, 2, 0xb, 0}, {
929 0, 0, 0, 0, 0, 0}
930};
931
932/* the following table is based on 880Mhz fvco */
Jason Coopere5c45362010-09-14 09:45:35 -0400933static const pmu1_xtaltab0_t BCMINITDATA(pmu1_xtaltab0_880)[] = {
Henry Ptasinskia9533e72010-09-08 21:04:42 -0700934 {
935 12000, 1, 3, 22, 0x9, 0xFFFFEF}, {
936 13000, 2, 1, 6, 0xb, 0x483483}, {
937 14400, 3, 1, 10, 0xa, 0x1C71C7}, {
938 15360, 4, 1, 5, 0xb, 0x755555}, {
939 16200, 5, 1, 10, 0x5, 0x6E9E06}, {
940 16800, 6, 1, 10, 0x5, 0x3Cf3Cf}, {
941 19200, 7, 1, 4, 0xb, 0x755555}, {
942 19800, 8, 1, 11, 0x4, 0xA57EB}, {
943 20000, 9, 1, 11, 0x4, 0x0}, {
944 24000, 10, 3, 11, 0xa, 0x0}, {
945 25000, 11, 5, 16, 0xb, 0x0}, {
946 26000, 12, 1, 2, 0x10, 0xEC4EC4}, {
947 30000, 13, 3, 8, 0xb, 0x0}, {
948 33600, 14, 1, 2, 0xd, 0x186186}, {
949 38400, 15, 1, 2, 0xb, 0x755555}, {
950 40000, 16, 1, 2, 0xb, 0}, {
951 0, 0, 0, 0, 0, 0}
952};
953
954#define PMU1_XTALTAB0_880_12000K 0
955#define PMU1_XTALTAB0_880_13000K 1
956#define PMU1_XTALTAB0_880_14400K 2
957#define PMU1_XTALTAB0_880_15360K 3
958#define PMU1_XTALTAB0_880_16200K 4
959#define PMU1_XTALTAB0_880_16800K 5
960#define PMU1_XTALTAB0_880_19200K 6
961#define PMU1_XTALTAB0_880_19800K 7
962#define PMU1_XTALTAB0_880_20000K 8
963#define PMU1_XTALTAB0_880_24000K 9
964#define PMU1_XTALTAB0_880_25000K 10
965#define PMU1_XTALTAB0_880_26000K 11
966#define PMU1_XTALTAB0_880_30000K 12
967#define PMU1_XTALTAB0_880_37400K 13
968#define PMU1_XTALTAB0_880_38400K 14
969#define PMU1_XTALTAB0_880_40000K 15
970
971/* the following table is based on 1760Mhz fvco */
Jason Coopere5c45362010-09-14 09:45:35 -0400972static const pmu1_xtaltab0_t BCMINITDATA(pmu1_xtaltab0_1760)[] = {
Henry Ptasinskia9533e72010-09-08 21:04:42 -0700973 {
974 12000, 1, 3, 44, 0x9, 0xFFFFEF}, {
975 13000, 2, 1, 12, 0xb, 0x483483}, {
976 14400, 3, 1, 20, 0xa, 0x1C71C7}, {
977 15360, 4, 1, 10, 0xb, 0x755555}, {
978 16200, 5, 1, 20, 0x5, 0x6E9E06}, {
979 16800, 6, 1, 20, 0x5, 0x3Cf3Cf}, {
980 19200, 7, 1, 18, 0x5, 0x17B425}, {
981 19800, 8, 1, 22, 0x4, 0xA57EB}, {
982 20000, 9, 1, 22, 0x4, 0x0}, {
983 24000, 10, 3, 22, 0xa, 0x0}, {
984 25000, 11, 5, 32, 0xb, 0x0}, {
985 26000, 12, 1, 4, 0x10, 0xEC4EC4}, {
986 30000, 13, 3, 16, 0xb, 0x0}, {
987 38400, 14, 1, 10, 0x4, 0x955555}, {
988 40000, 15, 1, 4, 0xb, 0}, {
989 0, 0, 0, 0, 0, 0}
990};
991
992/* table index */
993#define PMU1_XTALTAB0_1760_12000K 0
994#define PMU1_XTALTAB0_1760_13000K 1
995#define PMU1_XTALTAB0_1760_14400K 2
996#define PMU1_XTALTAB0_1760_15360K 3
997#define PMU1_XTALTAB0_1760_16200K 4
998#define PMU1_XTALTAB0_1760_16800K 5
999#define PMU1_XTALTAB0_1760_19200K 6
1000#define PMU1_XTALTAB0_1760_19800K 7
1001#define PMU1_XTALTAB0_1760_20000K 8
1002#define PMU1_XTALTAB0_1760_24000K 9
1003#define PMU1_XTALTAB0_1760_25000K 10
1004#define PMU1_XTALTAB0_1760_26000K 11
1005#define PMU1_XTALTAB0_1760_30000K 12
1006#define PMU1_XTALTAB0_1760_38400K 13
1007#define PMU1_XTALTAB0_1760_40000K 14
1008
1009/* the following table is based on 1440Mhz fvco */
Jason Coopere5c45362010-09-14 09:45:35 -04001010static const pmu1_xtaltab0_t BCMINITDATA(pmu1_xtaltab0_1440)[] = {
Henry Ptasinskia9533e72010-09-08 21:04:42 -07001011 {
1012 12000, 1, 1, 1, 0x78, 0x0}, {
1013 13000, 2, 1, 1, 0x6E, 0xC4EC4E}, {
1014 14400, 3, 1, 1, 0x64, 0x0}, {
1015 15360, 4, 1, 1, 0x5D, 0xC00000}, {
1016 16200, 5, 1, 1, 0x58, 0xE38E38}, {
1017 16800, 6, 1, 1, 0x55, 0xB6DB6D}, {
1018 19200, 7, 1, 1, 0x4B, 0}, {
1019 19800, 8, 1, 1, 0x48, 0xBA2E8B}, {
1020 20000, 9, 1, 1, 0x48, 0x0}, {
1021 25000, 10, 1, 1, 0x39, 0x999999}, {
1022 26000, 11, 1, 1, 0x37, 0x627627}, {
1023 30000, 12, 1, 1, 0x30, 0x0}, {
1024 37400, 13, 2, 1, 0x4D, 0x15E76}, {
1025 38400, 13, 2, 1, 0x4B, 0x0}, {
1026 40000, 14, 2, 1, 0x48, 0x0}, {
1027 48000, 15, 2, 1, 0x3c, 0x0}, {
1028 0, 0, 0, 0, 0, 0}
1029};
1030
1031/* table index */
1032#define PMU1_XTALTAB0_1440_12000K 0
1033#define PMU1_XTALTAB0_1440_13000K 1
1034#define PMU1_XTALTAB0_1440_14400K 2
1035#define PMU1_XTALTAB0_1440_15360K 3
1036#define PMU1_XTALTAB0_1440_16200K 4
1037#define PMU1_XTALTAB0_1440_16800K 5
1038#define PMU1_XTALTAB0_1440_19200K 6
1039#define PMU1_XTALTAB0_1440_19800K 7
1040#define PMU1_XTALTAB0_1440_20000K 8
1041#define PMU1_XTALTAB0_1440_25000K 9
1042#define PMU1_XTALTAB0_1440_26000K 10
1043#define PMU1_XTALTAB0_1440_30000K 11
1044#define PMU1_XTALTAB0_1440_37400K 12
1045#define PMU1_XTALTAB0_1440_38400K 13
1046#define PMU1_XTALTAB0_1440_40000K 14
1047#define PMU1_XTALTAB0_1440_48000K 15
1048
1049#define XTAL_FREQ_24000MHZ 24000
1050#define XTAL_FREQ_30000MHZ 30000
1051#define XTAL_FREQ_37400MHZ 37400
1052#define XTAL_FREQ_48000MHZ 48000
1053
Jason Coopere5c45362010-09-14 09:45:35 -04001054static const pmu1_xtaltab0_t BCMINITDATA(pmu1_xtaltab0_960)[] = {
Henry Ptasinskia9533e72010-09-08 21:04:42 -07001055 {
1056 12000, 1, 1, 1, 0x50, 0x0}, {
1057 13000, 2, 1, 1, 0x49, 0xD89D89}, {
1058 14400, 3, 1, 1, 0x42, 0xAAAAAA}, {
1059 15360, 4, 1, 1, 0x3E, 0x800000}, {
1060 16200, 5, 1, 1, 0x39, 0x425ED0}, {
1061 16800, 6, 1, 1, 0x39, 0x249249}, {
1062 19200, 7, 1, 1, 0x32, 0x0}, {
1063 19800, 8, 1, 1, 0x30, 0x7C1F07}, {
1064 20000, 9, 1, 1, 0x30, 0x0}, {
1065 25000, 10, 1, 1, 0x26, 0x666666}, {
1066 26000, 11, 1, 1, 0x24, 0xEC4EC4}, {
1067 30000, 12, 1, 1, 0x20, 0x0}, {
1068 37400, 13, 2, 1, 0x33, 0x563EF9}, {
1069 38400, 14, 2, 1, 0x32, 0x0}, {
1070 40000, 15, 2, 1, 0x30, 0x0}, {
1071 48000, 16, 2, 1, 0x28, 0x0}, {
1072 0, 0, 0, 0, 0, 0}
1073};
1074
1075/* table index */
1076#define PMU1_XTALTAB0_960_12000K 0
1077#define PMU1_XTALTAB0_960_13000K 1
1078#define PMU1_XTALTAB0_960_14400K 2
1079#define PMU1_XTALTAB0_960_15360K 3
1080#define PMU1_XTALTAB0_960_16200K 4
1081#define PMU1_XTALTAB0_960_16800K 5
1082#define PMU1_XTALTAB0_960_19200K 6
1083#define PMU1_XTALTAB0_960_19800K 7
1084#define PMU1_XTALTAB0_960_20000K 8
1085#define PMU1_XTALTAB0_960_25000K 9
1086#define PMU1_XTALTAB0_960_26000K 10
1087#define PMU1_XTALTAB0_960_30000K 11
1088#define PMU1_XTALTAB0_960_37400K 12
1089#define PMU1_XTALTAB0_960_38400K 13
1090#define PMU1_XTALTAB0_960_40000K 14
1091#define PMU1_XTALTAB0_960_48000K 15
1092
1093/* select xtal table for each chip */
Jason Coopera2627bc2010-09-14 09:45:31 -04001094static const pmu1_xtaltab0_t *BCMINITFN(si_pmu1_xtaltab0) (si_t *sih)
1095{
Henry Ptasinskia9533e72010-09-08 21:04:42 -07001096#ifdef BCMDBG
1097 char chn[8];
1098#endif
1099 switch (CHIPID(sih->chip)) {
1100 case BCM4329_CHIP_ID:
1101 return pmu1_xtaltab0_880_4329;
1102 case BCM4319_CHIP_ID:
1103 return pmu1_xtaltab0_1440;
1104 case BCM4336_CHIP_ID:
1105 return pmu1_xtaltab0_960;
1106 case BCM4330_CHIP_ID:
1107 if (CST4330_CHIPMODE_SDIOD(sih->chipst))
1108 return pmu1_xtaltab0_960;
1109 else
1110 return pmu1_xtaltab0_1440;
1111 default:
1112 PMU_MSG(("si_pmu1_xtaltab0: Unknown chipid %s\n",
1113 bcm_chipname(sih->chip, chn, 8)));
1114 break;
1115 }
1116 ASSERT(0);
1117 return NULL;
1118}
1119
1120/* select default xtal frequency for each chip */
Jason Coopera2627bc2010-09-14 09:45:31 -04001121static const pmu1_xtaltab0_t *BCMINITFN(si_pmu1_xtaldef0) (si_t *sih)
1122{
Henry Ptasinskia9533e72010-09-08 21:04:42 -07001123#ifdef BCMDBG
1124 char chn[8];
1125#endif
1126
1127 switch (CHIPID(sih->chip)) {
1128 case BCM4329_CHIP_ID:
1129 /* Default to 38400Khz */
1130 return &pmu1_xtaltab0_880_4329[PMU1_XTALTAB0_880_38400K];
1131 case BCM4319_CHIP_ID:
1132 /* Default to 30000Khz */
1133 return &pmu1_xtaltab0_1440[PMU1_XTALTAB0_1440_30000K];
1134 case BCM4336_CHIP_ID:
1135 /* Default to 26000Khz */
1136 return &pmu1_xtaltab0_960[PMU1_XTALTAB0_960_26000K];
1137 case BCM4330_CHIP_ID:
1138 /* Default to 37400Khz */
1139 if (CST4330_CHIPMODE_SDIOD(sih->chipst))
1140 return &pmu1_xtaltab0_960[PMU1_XTALTAB0_960_37400K];
1141 else
1142 return &pmu1_xtaltab0_1440[PMU1_XTALTAB0_1440_37400K];
1143 default:
1144 PMU_MSG(("si_pmu1_xtaldef0: Unknown chipid %s\n",
1145 bcm_chipname(sih->chip, chn, 8)));
1146 break;
1147 }
1148 ASSERT(0);
1149 return NULL;
1150}
1151
1152/* select default pll fvco for each chip */
Jason Coopera2627bc2010-09-14 09:45:31 -04001153static uint32 BCMINITFN(si_pmu1_pllfvco0) (si_t *sih)
1154{
Henry Ptasinskia9533e72010-09-08 21:04:42 -07001155#ifdef BCMDBG
1156 char chn[8];
1157#endif
1158
1159 switch (CHIPID(sih->chip)) {
1160 case BCM4329_CHIP_ID:
1161 return FVCO_880;
1162 case BCM4319_CHIP_ID:
1163 return FVCO_1440;
1164 case BCM4336_CHIP_ID:
1165 return FVCO_960;
1166 case BCM4330_CHIP_ID:
1167 if (CST4330_CHIPMODE_SDIOD(sih->chipst))
1168 return FVCO_960;
1169 else
1170 return FVCO_1440;
1171 default:
1172 PMU_MSG(("si_pmu1_pllfvco0: Unknown chipid %s\n",
1173 bcm_chipname(sih->chip, chn, 8)));
1174 break;
1175 }
1176 ASSERT(0);
1177 return 0;
1178}
1179
1180/* query alp/xtal clock frequency */
1181static uint32
Jason Coopera2627bc2010-09-14 09:45:31 -04001182BCMINITFN(si_pmu1_alpclk0) (si_t *sih, osl_t *osh, chipcregs_t *cc)
1183{
Henry Ptasinskia9533e72010-09-08 21:04:42 -07001184 const pmu1_xtaltab0_t *xt;
1185 uint32 xf;
1186
1187 /* Find the frequency in the table */
1188 xf = (R_REG(osh, &cc->pmucontrol) & PCTL_XTALFREQ_MASK) >>
1189 PCTL_XTALFREQ_SHIFT;
1190 for (xt = si_pmu1_xtaltab0(sih); xt != NULL && xt->fref != 0; xt++)
1191 if (xt->xf == xf)
1192 break;
1193 /* Could not find it so assign a default value */
1194 if (xt == NULL || xt->fref == 0)
1195 xt = si_pmu1_xtaldef0(sih);
1196 ASSERT(xt != NULL && xt->fref != 0);
1197
1198 return xt->fref * 1000;
1199}
1200
1201/* Set up PLL registers in the PMU as per the crystal speed.
1202 * XtalFreq field in pmucontrol register being 0 indicates the PLL
1203 * is not programmed and the h/w default is assumed to work, in which
1204 * case the xtal frequency is unknown to the s/w so we need to call
1205 * si_pmu1_xtaldef0() wherever it is needed to return a default value.
1206 */
1207static void
Jason Cooper7cc4a4c2010-09-14 09:45:30 -04001208BCMATTACHFN(si_pmu1_pllinit0) (si_t *sih, osl_t *osh, chipcregs_t *cc,
Henry Ptasinskia9533e72010-09-08 21:04:42 -07001209 uint32 xtal) {
1210 const pmu1_xtaltab0_t *xt;
1211 uint32 tmp;
1212 uint32 buf_strength = 0;
1213 uint8 ndiv_mode = 1;
1214
1215 /* Use h/w default PLL config */
1216 if (xtal == 0) {
1217 PMU_MSG(("Unspecified xtal frequency, skip PLL configuration\n"));
1218 return;
1219 }
1220
1221 /* Find the frequency in the table */
1222 for (xt = si_pmu1_xtaltab0(sih); xt != NULL && xt->fref != 0; xt++)
1223 if (xt->fref == xtal)
1224 break;
1225
1226 /* Check current PLL state, bail out if it has been programmed or
1227 * we don't know how to program it.
1228 */
1229 if (xt == NULL || xt->fref == 0) {
1230 PMU_MSG(("Unsupported xtal frequency %d.%d MHz, skip PLL configuration\n", xtal / 1000, xtal % 1000));
1231 return;
1232 }
1233 /* for 4319 bootloader already programs the PLL but bootloader does not program the
1234 PLL4 and PLL5. So Skip this check for 4319
1235 */
1236 if ((((R_REG(osh, &cc->pmucontrol) & PCTL_XTALFREQ_MASK) >>
1237 PCTL_XTALFREQ_SHIFT) == xt->xf) &&
1238 !((CHIPID(sih->chip) == BCM4319_CHIP_ID)
1239 || (CHIPID(sih->chip) == BCM4330_CHIP_ID))) {
1240 PMU_MSG(("PLL already programmed for %d.%d MHz\n",
1241 xt->fref / 1000, xt->fref % 1000));
1242 return;
1243 }
1244
1245 PMU_MSG(("XTAL %d.%d MHz (%d)\n", xtal / 1000, xtal % 1000, xt->xf));
1246 PMU_MSG(("Programming PLL for %d.%d MHz\n", xt->fref / 1000,
1247 xt->fref % 1000));
1248
1249 switch (CHIPID(sih->chip)) {
1250 case BCM4329_CHIP_ID:
1251 /* Change the BBPLL drive strength to 8 for all channels */
1252 buf_strength = 0x888888;
1253 AND_REG(osh, &cc->min_res_mask,
1254 ~(PMURES_BIT(RES4329_BBPLL_PWRSW_PU) |
1255 PMURES_BIT(RES4329_HT_AVAIL)));
1256 AND_REG(osh, &cc->max_res_mask,
1257 ~(PMURES_BIT(RES4329_BBPLL_PWRSW_PU) |
1258 PMURES_BIT(RES4329_HT_AVAIL)));
1259 SPINWAIT(R_REG(osh, &cc->clk_ctl_st) & CCS_HTAVAIL,
1260 PMU_MAX_TRANSITION_DLY);
1261 ASSERT(!(R_REG(osh, &cc->clk_ctl_st) & CCS_HTAVAIL));
1262 W_REG(osh, &cc->pllcontrol_addr, PMU1_PLL0_PLLCTL4);
1263 if (xt->fref == 38400)
1264 tmp = 0x200024C0;
1265 else if (xt->fref == 37400)
1266 tmp = 0x20004500;
1267 else if (xt->fref == 26000)
1268 tmp = 0x200024C0;
1269 else
1270 tmp = 0x200005C0; /* Chip Dflt Settings */
1271 W_REG(osh, &cc->pllcontrol_data, tmp);
1272 W_REG(osh, &cc->pllcontrol_addr, PMU1_PLL0_PLLCTL5);
1273 tmp =
1274 R_REG(osh,
1275 &cc->pllcontrol_data) & PMU1_PLL0_PC5_CLK_DRV_MASK;
1276 if ((xt->fref == 38400) || (xt->fref == 37400)
1277 || (xt->fref == 26000))
1278 tmp |= 0x15;
1279 else
1280 tmp |= 0x25; /* Chip Dflt Settings */
1281 W_REG(osh, &cc->pllcontrol_data, tmp);
1282 break;
1283
1284 case BCM4319_CHIP_ID:
1285 /* Change the BBPLL drive strength to 2 for all channels */
1286 buf_strength = 0x222222;
1287
1288 /* Make sure the PLL is off */
1289 /* WAR65104: Disable the HT_AVAIL resource first and then
1290 * after a delay (more than downtime for HT_AVAIL) remove the
1291 * BBPLL resource; backplane clock moves to ALP from HT.
1292 */
1293 AND_REG(osh, &cc->min_res_mask,
1294 ~(PMURES_BIT(RES4319_HT_AVAIL)));
1295 AND_REG(osh, &cc->max_res_mask,
1296 ~(PMURES_BIT(RES4319_HT_AVAIL)));
1297
1298 OSL_DELAY(100);
1299 AND_REG(osh, &cc->min_res_mask,
1300 ~(PMURES_BIT(RES4319_BBPLL_PWRSW_PU)));
1301 AND_REG(osh, &cc->max_res_mask,
1302 ~(PMURES_BIT(RES4319_BBPLL_PWRSW_PU)));
1303
1304 OSL_DELAY(100);
1305 SPINWAIT(R_REG(osh, &cc->clk_ctl_st) & CCS_HTAVAIL,
1306 PMU_MAX_TRANSITION_DLY);
1307 ASSERT(!(R_REG(osh, &cc->clk_ctl_st) & CCS_HTAVAIL));
1308 W_REG(osh, &cc->pllcontrol_addr, PMU1_PLL0_PLLCTL4);
1309 tmp = 0x200005c0;
1310 W_REG(osh, &cc->pllcontrol_data, tmp);
1311 break;
1312
1313 case BCM4336_CHIP_ID:
1314 AND_REG(osh, &cc->min_res_mask,
1315 ~(PMURES_BIT(RES4336_HT_AVAIL) |
1316 PMURES_BIT(RES4336_MACPHY_CLKAVAIL)));
1317 AND_REG(osh, &cc->max_res_mask,
1318 ~(PMURES_BIT(RES4336_HT_AVAIL) |
1319 PMURES_BIT(RES4336_MACPHY_CLKAVAIL)));
1320 OSL_DELAY(100);
1321 SPINWAIT(R_REG(osh, &cc->clk_ctl_st) & CCS_HTAVAIL,
1322 PMU_MAX_TRANSITION_DLY);
1323 ASSERT(!(R_REG(osh, &cc->clk_ctl_st) & CCS_HTAVAIL));
1324 break;
1325
1326 case BCM4330_CHIP_ID:
1327 AND_REG(osh, &cc->min_res_mask,
1328 ~(PMURES_BIT(RES4330_HT_AVAIL) |
1329 PMURES_BIT(RES4330_MACPHY_CLKAVAIL)));
1330 AND_REG(osh, &cc->max_res_mask,
1331 ~(PMURES_BIT(RES4330_HT_AVAIL) |
1332 PMURES_BIT(RES4330_MACPHY_CLKAVAIL)));
1333 OSL_DELAY(100);
1334 SPINWAIT(R_REG(osh, &cc->clk_ctl_st) & CCS_HTAVAIL,
1335 PMU_MAX_TRANSITION_DLY);
1336 ASSERT(!(R_REG(osh, &cc->clk_ctl_st) & CCS_HTAVAIL));
1337 break;
1338
1339 default:
1340 ASSERT(0);
1341 }
1342
1343 PMU_MSG(("Done masking\n"));
1344
1345 /* Write p1div and p2div to pllcontrol[0] */
1346 W_REG(osh, &cc->pllcontrol_addr, PMU1_PLL0_PLLCTL0);
1347 tmp = R_REG(osh, &cc->pllcontrol_data) &
1348 ~(PMU1_PLL0_PC0_P1DIV_MASK | PMU1_PLL0_PC0_P2DIV_MASK);
1349 tmp |=
1350 ((xt->
1351 p1div << PMU1_PLL0_PC0_P1DIV_SHIFT) & PMU1_PLL0_PC0_P1DIV_MASK) |
1352 ((xt->
1353 p2div << PMU1_PLL0_PC0_P2DIV_SHIFT) & PMU1_PLL0_PC0_P2DIV_MASK);
1354 W_REG(osh, &cc->pllcontrol_data, tmp);
1355
1356 if ((CHIPID(sih->chip) == BCM4330_CHIP_ID))
1357 si_pmu_set_4330_plldivs(sih);
1358
1359 if ((CHIPID(sih->chip) == BCM4329_CHIP_ID)
1360 && (CHIPREV(sih->chiprev) == 0)) {
1361
1362 W_REG(osh, &cc->pllcontrol_addr, PMU1_PLL0_PLLCTL1);
1363 tmp = R_REG(osh, &cc->pllcontrol_data);
1364 tmp = tmp & (~DOT11MAC_880MHZ_CLK_DIVISOR_MASK);
1365 tmp = tmp | DOT11MAC_880MHZ_CLK_DIVISOR_VAL;
1366 W_REG(osh, &cc->pllcontrol_data, tmp);
1367 }
1368 if ((CHIPID(sih->chip) == BCM4319_CHIP_ID) ||
1369 (CHIPID(sih->chip) == BCM4336_CHIP_ID) ||
1370 (CHIPID(sih->chip) == BCM4330_CHIP_ID))
1371 ndiv_mode = PMU1_PLL0_PC2_NDIV_MODE_MFB;
1372 else
1373 ndiv_mode = PMU1_PLL0_PC2_NDIV_MODE_MASH;
1374
1375 /* Write ndiv_int and ndiv_mode to pllcontrol[2] */
1376 W_REG(osh, &cc->pllcontrol_addr, PMU1_PLL0_PLLCTL2);
1377 tmp = R_REG(osh, &cc->pllcontrol_data) &
1378 ~(PMU1_PLL0_PC2_NDIV_INT_MASK | PMU1_PLL0_PC2_NDIV_MODE_MASK);
1379 tmp |=
1380 ((xt->
1381 ndiv_int << PMU1_PLL0_PC2_NDIV_INT_SHIFT) &
1382 PMU1_PLL0_PC2_NDIV_INT_MASK) | ((ndiv_mode <<
1383 PMU1_PLL0_PC2_NDIV_MODE_SHIFT) &
1384 PMU1_PLL0_PC2_NDIV_MODE_MASK);
1385 W_REG(osh, &cc->pllcontrol_data, tmp);
1386
1387 /* Write ndiv_frac to pllcontrol[3] */
1388 W_REG(osh, &cc->pllcontrol_addr, PMU1_PLL0_PLLCTL3);
1389 tmp = R_REG(osh, &cc->pllcontrol_data) & ~PMU1_PLL0_PC3_NDIV_FRAC_MASK;
1390 tmp |= ((xt->ndiv_frac << PMU1_PLL0_PC3_NDIV_FRAC_SHIFT) &
1391 PMU1_PLL0_PC3_NDIV_FRAC_MASK);
1392 W_REG(osh, &cc->pllcontrol_data, tmp);
1393
1394 /* Write clock driving strength to pllcontrol[5] */
1395 if (buf_strength) {
1396 PMU_MSG(("Adjusting PLL buffer drive strength: %x\n",
1397 buf_strength));
1398
1399 W_REG(osh, &cc->pllcontrol_addr, PMU1_PLL0_PLLCTL5);
1400 tmp =
1401 R_REG(osh,
1402 &cc->pllcontrol_data) & ~PMU1_PLL0_PC5_CLK_DRV_MASK;
1403 tmp |= (buf_strength << PMU1_PLL0_PC5_CLK_DRV_SHIFT);
1404 W_REG(osh, &cc->pllcontrol_data, tmp);
1405 }
1406
1407 PMU_MSG(("Done pll\n"));
1408
1409 /* to operate the 4319 usb in 24MHz/48MHz; chipcontrol[2][84:83] needs
1410 * to be updated.
1411 */
1412 if ((CHIPID(sih->chip) == BCM4319_CHIP_ID)
1413 && (xt->fref != XTAL_FREQ_30000MHZ)) {
1414 W_REG(osh, &cc->chipcontrol_addr, PMU1_PLL0_CHIPCTL2);
1415 tmp =
1416 R_REG(osh,
1417 &cc->chipcontrol_data) & ~CCTL_4319USB_XTAL_SEL_MASK;
1418 if (xt->fref == XTAL_FREQ_24000MHZ) {
1419 tmp |=
1420 (CCTL_4319USB_24MHZ_PLL_SEL <<
1421 CCTL_4319USB_XTAL_SEL_SHIFT);
1422 } else if (xt->fref == XTAL_FREQ_48000MHZ) {
1423 tmp |=
1424 (CCTL_4319USB_48MHZ_PLL_SEL <<
1425 CCTL_4319USB_XTAL_SEL_SHIFT);
1426 }
1427 W_REG(osh, &cc->chipcontrol_data, tmp);
1428 }
1429
1430 /* Flush deferred pll control registers writes */
1431 if (sih->pmurev >= 2)
1432 OR_REG(osh, &cc->pmucontrol, PCTL_PLL_PLLCTL_UPD);
1433
1434 /* Write XtalFreq. Set the divisor also. */
1435 tmp = R_REG(osh, &cc->pmucontrol) &
1436 ~(PCTL_ILP_DIV_MASK | PCTL_XTALFREQ_MASK);
1437 tmp |= (((((xt->fref + 127) / 128) - 1) << PCTL_ILP_DIV_SHIFT) &
1438 PCTL_ILP_DIV_MASK) |
1439 ((xt->xf << PCTL_XTALFREQ_SHIFT) & PCTL_XTALFREQ_MASK);
1440
1441 if ((CHIPID(sih->chip) == BCM4329_CHIP_ID)
1442 && CHIPREV(sih->chiprev) == 0) {
1443 /* clear the htstretch before clearing HTReqEn */
1444 AND_REG(osh, &cc->clkstretch, ~CSTRETCH_HT);
1445 tmp &= ~PCTL_HT_REQ_EN;
1446 }
1447
1448 W_REG(osh, &cc->pmucontrol, tmp);
1449}
1450
1451/* query the CPU clock frequency */
1452static uint32
Jason Coopera2627bc2010-09-14 09:45:31 -04001453BCMINITFN(si_pmu1_cpuclk0) (si_t *sih, osl_t *osh, chipcregs_t *cc)
1454{
Henry Ptasinskia9533e72010-09-08 21:04:42 -07001455 uint32 tmp, m1div;
1456#ifdef BCMDBG
1457 uint32 ndiv_int, ndiv_frac, p2div, p1div, fvco;
1458 uint32 fref;
1459#endif
1460 uint32 FVCO = si_pmu1_pllfvco0(sih);
1461
1462 /* Read m1div from pllcontrol[1] */
1463 W_REG(osh, &cc->pllcontrol_addr, PMU1_PLL0_PLLCTL1);
1464 tmp = R_REG(osh, &cc->pllcontrol_data);
1465 m1div = (tmp & PMU1_PLL0_PC1_M1DIV_MASK) >> PMU1_PLL0_PC1_M1DIV_SHIFT;
1466
1467#ifdef BCMDBG
1468 /* Read p2div/p1div from pllcontrol[0] */
1469 W_REG(osh, &cc->pllcontrol_addr, PMU1_PLL0_PLLCTL0);
1470 tmp = R_REG(osh, &cc->pllcontrol_data);
1471 p2div = (tmp & PMU1_PLL0_PC0_P2DIV_MASK) >> PMU1_PLL0_PC0_P2DIV_SHIFT;
1472 p1div = (tmp & PMU1_PLL0_PC0_P1DIV_MASK) >> PMU1_PLL0_PC0_P1DIV_SHIFT;
1473
1474 /* Calculate fvco based on xtal freq and ndiv and pdiv */
1475 W_REG(osh, &cc->pllcontrol_addr, PMU1_PLL0_PLLCTL2);
1476 tmp = R_REG(osh, &cc->pllcontrol_data);
1477 ndiv_int =
1478 (tmp & PMU1_PLL0_PC2_NDIV_INT_MASK) >> PMU1_PLL0_PC2_NDIV_INT_SHIFT;
1479
1480 W_REG(osh, &cc->pllcontrol_addr, PMU1_PLL0_PLLCTL3);
1481 tmp = R_REG(osh, &cc->pllcontrol_data);
1482 ndiv_frac =
1483 (tmp & PMU1_PLL0_PC3_NDIV_FRAC_MASK) >>
1484 PMU1_PLL0_PC3_NDIV_FRAC_SHIFT;
1485
1486 fref = si_pmu1_alpclk0(sih, osh, cc) / 1000;
1487
1488 fvco = (fref * ndiv_int) << 8;
1489 fvco += (fref * (ndiv_frac >> 12)) >> 4;
1490 fvco += (fref * (ndiv_frac & 0xfff)) >> 12;
1491 fvco >>= 8;
1492 fvco *= p2div;
1493 fvco /= p1div;
1494 fvco /= 1000;
1495 fvco *= 1000;
1496
1497 PMU_MSG(("si_pmu1_cpuclk0: ndiv_int %u ndiv_frac %u p2div %u p1div %u fvco %u\n", ndiv_int, ndiv_frac, p2div, p1div, fvco));
1498
1499 FVCO = fvco;
1500#endif /* BCMDBG */
1501
1502 /* Return ARM/SB clock */
1503 return FVCO / m1div * 1000;
1504}
1505
1506/* initialize PLL */
Jason Coopera2627bc2010-09-14 09:45:31 -04001507void BCMATTACHFN(si_pmu_pll_init) (si_t *sih, osl_t *osh, uint xtalfreq)
1508{
Henry Ptasinskia9533e72010-09-08 21:04:42 -07001509 chipcregs_t *cc;
1510 uint origidx;
1511#ifdef BCMDBG
1512 char chn[8];
1513#endif
1514
1515 ASSERT(sih->cccaps & CC_CAP_PMU);
1516
1517 /* Remember original core before switch to chipc */
1518 origidx = si_coreidx(sih);
1519 cc = si_setcoreidx(sih, SI_CC_IDX);
1520 ASSERT(cc != NULL);
1521
1522 switch (CHIPID(sih->chip)) {
1523 case BCM4329_CHIP_ID:
1524 if (xtalfreq == 0)
1525 xtalfreq = 38400;
1526 si_pmu1_pllinit0(sih, osh, cc, xtalfreq);
1527 break;
1528 case BCM4313_CHIP_ID:
1529 case BCM43224_CHIP_ID:
1530 case BCM43225_CHIP_ID:
1531 case BCM43421_CHIP_ID:
1532 case BCM43235_CHIP_ID:
1533 case BCM43236_CHIP_ID:
1534 case BCM43238_CHIP_ID:
1535 case BCM4331_CHIP_ID:
1536 case BCM6362_CHIP_ID:
1537 /* ??? */
1538 break;
1539 case BCM4319_CHIP_ID:
1540 case BCM4336_CHIP_ID:
1541 case BCM4330_CHIP_ID:
1542 si_pmu1_pllinit0(sih, osh, cc, xtalfreq);
1543 break;
1544 default:
1545 PMU_MSG(("No PLL init done for chip %s rev %d pmurev %d\n",
1546 bcm_chipname(sih->chip, chn, 8), sih->chiprev,
1547 sih->pmurev));
1548 break;
1549 }
1550
1551#ifdef BCMDBG_FORCEHT
1552 OR_REG(osh, &cc->clk_ctl_st, CCS_FORCEHT);
1553#endif
1554
1555 /* Return to original core */
1556 si_setcoreidx(sih, origidx);
1557}
1558
1559/* query alp/xtal clock frequency */
Jason Coopera2627bc2010-09-14 09:45:31 -04001560uint32 BCMINITFN(si_pmu_alp_clock) (si_t *sih, osl_t *osh)
1561{
Henry Ptasinskia9533e72010-09-08 21:04:42 -07001562 chipcregs_t *cc;
1563 uint origidx;
1564 uint32 clock = ALP_CLOCK;
1565#ifdef BCMDBG
1566 char chn[8];
1567#endif
1568
1569 ASSERT(sih->cccaps & CC_CAP_PMU);
1570
1571 /* Remember original core before switch to chipc */
1572 origidx = si_coreidx(sih);
1573 cc = si_setcoreidx(sih, SI_CC_IDX);
1574 ASSERT(cc != NULL);
1575
1576 switch (CHIPID(sih->chip)) {
1577 case BCM43224_CHIP_ID:
1578 case BCM43225_CHIP_ID:
1579 case BCM43421_CHIP_ID:
1580 case BCM43235_CHIP_ID:
1581 case BCM43236_CHIP_ID:
1582 case BCM43238_CHIP_ID:
1583 case BCM4331_CHIP_ID:
1584 case BCM6362_CHIP_ID:
1585 case BCM4716_CHIP_ID:
1586 case BCM4748_CHIP_ID:
1587 case BCM47162_CHIP_ID:
1588 case BCM4313_CHIP_ID:
1589 case BCM5357_CHIP_ID:
1590 /* always 20Mhz */
1591 clock = 20000 * 1000;
1592 break;
1593 case BCM4329_CHIP_ID:
1594 case BCM4319_CHIP_ID:
1595 case BCM4336_CHIP_ID:
1596 case BCM4330_CHIP_ID:
1597
1598 clock = si_pmu1_alpclk0(sih, osh, cc);
1599 break;
1600 case BCM5356_CHIP_ID:
1601 /* always 25Mhz */
1602 clock = 25000 * 1000;
1603 break;
1604 default:
1605 PMU_MSG(("No ALP clock specified "
1606 "for chip %s rev %d pmurev %d, using default %d Hz\n",
1607 bcm_chipname(sih->chip, chn, 8), sih->chiprev,
1608 sih->pmurev, clock));
1609 break;
1610 }
1611
1612 /* Return to original core */
1613 si_setcoreidx(sih, origidx);
1614 return clock;
1615}
1616
1617/* Find the output of the "m" pll divider given pll controls that start with
1618 * pllreg "pll0" i.e. 12 for main 6 for phy, 0 for misc.
1619 */
1620static uint32
Jason Cooper7cc4a4c2010-09-14 09:45:30 -04001621BCMINITFN(si_pmu5_clock) (si_t *sih, osl_t *osh, chipcregs_t *cc, uint pll0,
Henry Ptasinskia9533e72010-09-08 21:04:42 -07001622 uint m) {
1623 uint32 tmp, div, ndiv, p1, p2, fc;
1624
1625 if ((pll0 & 3) || (pll0 > PMU4716_MAINPLL_PLL0)) {
1626 PMU_ERROR(("%s: Bad pll0: %d\n", __func__, pll0));
1627 return 0;
1628 }
1629
1630 /* Strictly there is an m5 divider, but I'm not sure we use it */
1631 if ((m == 0) || (m > 4)) {
1632 PMU_ERROR(("%s: Bad m divider: %d\n", __func__, m));
1633 return 0;
1634 }
1635
1636 if (CHIPID(sih->chip) == BCM5357_CHIP_ID) {
1637 /* Detect failure in clock setting */
1638 if ((R_REG(osh, &cc->chipstatus) & 0x40000) != 0) {
Jason Cooper90ea2292010-09-14 09:45:32 -04001639 return 133 * 1000000;
Henry Ptasinskia9533e72010-09-08 21:04:42 -07001640 }
1641 }
1642
1643 W_REG(osh, &cc->pllcontrol_addr, pll0 + PMU5_PLL_P1P2_OFF);
1644 (void)R_REG(osh, &cc->pllcontrol_addr);
1645 tmp = R_REG(osh, &cc->pllcontrol_data);
1646 p1 = (tmp & PMU5_PLL_P1_MASK) >> PMU5_PLL_P1_SHIFT;
1647 p2 = (tmp & PMU5_PLL_P2_MASK) >> PMU5_PLL_P2_SHIFT;
1648
1649 W_REG(osh, &cc->pllcontrol_addr, pll0 + PMU5_PLL_M14_OFF);
1650 (void)R_REG(osh, &cc->pllcontrol_addr);
1651 tmp = R_REG(osh, &cc->pllcontrol_data);
1652 div = (tmp >> ((m - 1) * PMU5_PLL_MDIV_WIDTH)) & PMU5_PLL_MDIV_MASK;
1653
1654 W_REG(osh, &cc->pllcontrol_addr, pll0 + PMU5_PLL_NM5_OFF);
1655 (void)R_REG(osh, &cc->pllcontrol_addr);
1656 tmp = R_REG(osh, &cc->pllcontrol_data);
1657 ndiv = (tmp & PMU5_PLL_NDIV_MASK) >> PMU5_PLL_NDIV_SHIFT;
1658
1659 /* Do calculation in Mhz */
1660 fc = si_pmu_alp_clock(sih, osh) / 1000000;
1661 fc = (p1 * ndiv * fc) / p2;
1662
1663 PMU_NONE(("%s: p1=%d, p2=%d, ndiv=%d(0x%x), m%d=%d; fc=%d, clock=%d\n",
1664 __func__, p1, p2, ndiv, ndiv, m, div, fc, fc / div));
1665
1666 /* Return clock in Hertz */
Jason Cooper90ea2292010-09-14 09:45:32 -04001667 return (fc / div) * 1000000;
Henry Ptasinskia9533e72010-09-08 21:04:42 -07001668}
1669
1670/* query backplane clock frequency */
1671/* For designs that feed the same clock to both backplane
1672 * and CPU just return the CPU clock speed.
1673 */
Jason Coopera2627bc2010-09-14 09:45:31 -04001674uint32 BCMINITFN(si_pmu_si_clock) (si_t *sih, osl_t *osh)
1675{
Henry Ptasinskia9533e72010-09-08 21:04:42 -07001676 chipcregs_t *cc;
1677 uint origidx;
1678 uint32 clock = HT_CLOCK;
1679#ifdef BCMDBG
1680 char chn[8];
1681#endif
1682
1683 ASSERT(sih->cccaps & CC_CAP_PMU);
1684
1685 /* Remember original core before switch to chipc */
1686 origidx = si_coreidx(sih);
1687 cc = si_setcoreidx(sih, SI_CC_IDX);
1688 ASSERT(cc != NULL);
1689
1690 switch (CHIPID(sih->chip)) {
1691 case BCM43224_CHIP_ID:
1692 case BCM43225_CHIP_ID:
1693 case BCM43421_CHIP_ID:
1694 case BCM4331_CHIP_ID:
1695 case BCM6362_CHIP_ID:
1696 /* 96MHz backplane clock */
1697 clock = 96000 * 1000;
1698 break;
1699 case BCM4716_CHIP_ID:
1700 case BCM4748_CHIP_ID:
1701 case BCM47162_CHIP_ID:
1702 clock =
1703 si_pmu5_clock(sih, osh, cc, PMU4716_MAINPLL_PLL0,
1704 PMU5_MAINPLL_SI);
1705 break;
1706 case BCM4329_CHIP_ID:
1707 if (CHIPREV(sih->chiprev) == 0)
1708 clock = 38400 * 1000;
1709 else
1710 clock = si_pmu1_cpuclk0(sih, osh, cc);
1711 break;
1712 case BCM4319_CHIP_ID:
1713 case BCM4336_CHIP_ID:
1714 case BCM4330_CHIP_ID:
1715 clock = si_pmu1_cpuclk0(sih, osh, cc);
1716 break;
1717 case BCM4313_CHIP_ID:
1718 /* 80MHz backplane clock */
1719 clock = 80000 * 1000;
1720 break;
1721 case BCM43235_CHIP_ID:
1722 case BCM43236_CHIP_ID:
1723 case BCM43238_CHIP_ID:
1724 clock =
1725 (cc->chipstatus & CST43236_BP_CLK) ? (120000 *
1726 1000) : (96000 *
1727 1000);
1728 break;
1729 case BCM5356_CHIP_ID:
1730 clock =
1731 si_pmu5_clock(sih, osh, cc, PMU5356_MAINPLL_PLL0,
1732 PMU5_MAINPLL_SI);
1733 break;
1734 case BCM5357_CHIP_ID:
1735 clock =
1736 si_pmu5_clock(sih, osh, cc, PMU5357_MAINPLL_PLL0,
1737 PMU5_MAINPLL_SI);
1738 break;
1739 default:
1740 PMU_MSG(("No backplane clock specified "
1741 "for chip %s rev %d pmurev %d, using default %d Hz\n",
1742 bcm_chipname(sih->chip, chn, 8), sih->chiprev,
1743 sih->pmurev, clock));
1744 break;
1745 }
1746
1747 /* Return to original core */
1748 si_setcoreidx(sih, origidx);
1749 return clock;
1750}
1751
1752/* query CPU clock frequency */
Jason Coopera2627bc2010-09-14 09:45:31 -04001753uint32 BCMINITFN(si_pmu_cpu_clock) (si_t *sih, osl_t *osh)
1754{
Henry Ptasinskia9533e72010-09-08 21:04:42 -07001755 chipcregs_t *cc;
1756 uint origidx;
1757 uint32 clock;
1758
1759 ASSERT(sih->cccaps & CC_CAP_PMU);
1760
1761 if ((sih->pmurev >= 5) &&
1762 !((CHIPID(sih->chip) == BCM4329_CHIP_ID) ||
1763 (CHIPID(sih->chip) == BCM4319_CHIP_ID) ||
1764 (CHIPID(sih->chip) == BCM43236_CHIP_ID) ||
1765 (CHIPID(sih->chip) == BCM4336_CHIP_ID) ||
1766 (CHIPID(sih->chip) == BCM4330_CHIP_ID))) {
1767 uint pll;
1768
1769 switch (CHIPID(sih->chip)) {
1770 case BCM5356_CHIP_ID:
1771 pll = PMU5356_MAINPLL_PLL0;
1772 break;
1773 case BCM5357_CHIP_ID:
1774 pll = PMU5357_MAINPLL_PLL0;
1775 break;
1776 default:
1777 pll = PMU4716_MAINPLL_PLL0;
1778 break;
1779 }
1780
1781 /* Remember original core before switch to chipc */
1782 origidx = si_coreidx(sih);
1783 cc = si_setcoreidx(sih, SI_CC_IDX);
1784 ASSERT(cc != NULL);
1785
1786 clock = si_pmu5_clock(sih, osh, cc, pll, PMU5_MAINPLL_CPU);
1787
1788 /* Return to original core */
1789 si_setcoreidx(sih, origidx);
1790 } else
1791 clock = si_pmu_si_clock(sih, osh);
1792
1793 return clock;
1794}
1795
1796/* query memory clock frequency */
Jason Coopera2627bc2010-09-14 09:45:31 -04001797uint32 BCMINITFN(si_pmu_mem_clock) (si_t *sih, osl_t *osh)
1798{
Henry Ptasinskia9533e72010-09-08 21:04:42 -07001799 chipcregs_t *cc;
1800 uint origidx;
1801 uint32 clock;
1802
1803 ASSERT(sih->cccaps & CC_CAP_PMU);
1804
1805 if ((sih->pmurev >= 5) &&
1806 !((CHIPID(sih->chip) == BCM4329_CHIP_ID) ||
1807 (CHIPID(sih->chip) == BCM4319_CHIP_ID) ||
1808 (CHIPID(sih->chip) == BCM4330_CHIP_ID) ||
1809 (CHIPID(sih->chip) == BCM4336_CHIP_ID) ||
1810 (CHIPID(sih->chip) == BCM43236_CHIP_ID))) {
1811 uint pll;
1812
1813 switch (CHIPID(sih->chip)) {
1814 case BCM5356_CHIP_ID:
1815 pll = PMU5356_MAINPLL_PLL0;
1816 break;
1817 case BCM5357_CHIP_ID:
1818 pll = PMU5357_MAINPLL_PLL0;
1819 break;
1820 default:
1821 pll = PMU4716_MAINPLL_PLL0;
1822 break;
1823 }
1824
1825 /* Remember original core before switch to chipc */
1826 origidx = si_coreidx(sih);
1827 cc = si_setcoreidx(sih, SI_CC_IDX);
1828 ASSERT(cc != NULL);
1829
1830 clock = si_pmu5_clock(sih, osh, cc, pll, PMU5_MAINPLL_MEM);
1831
1832 /* Return to original core */
1833 si_setcoreidx(sih, origidx);
1834 } else {
1835 clock = si_pmu_si_clock(sih, osh);
1836 }
1837
1838 return clock;
1839}
1840
1841/* Measure ILP clock frequency */
1842#define ILP_CALC_DUR 10 /* ms, make sure 1000 can be divided by it. */
1843
Jason Cooper7e85c722010-09-14 09:45:38 -04001844static uint32 ilpcycles_per_sec;
Henry Ptasinskia9533e72010-09-08 21:04:42 -07001845
Jason Coopera2627bc2010-09-14 09:45:31 -04001846uint32 BCMINITFN(si_pmu_ilp_clock) (si_t *sih, osl_t *osh)
1847{
Henry Ptasinskia9533e72010-09-08 21:04:42 -07001848 if (ISSIM_ENAB(sih))
1849 return ILP_CLOCK;
1850
1851 if (ilpcycles_per_sec == 0) {
1852 uint32 start, end, delta;
1853 uint32 origidx = si_coreidx(sih);
1854 chipcregs_t *cc = si_setcoreidx(sih, SI_CC_IDX);
1855 ASSERT(cc != NULL);
1856 start = R_REG(osh, &cc->pmutimer);
1857 OSL_DELAY(ILP_CALC_DUR * 1000);
1858 end = R_REG(osh, &cc->pmutimer);
1859 delta = end - start;
1860 ilpcycles_per_sec = delta * (1000 / ILP_CALC_DUR);
1861 si_setcoreidx(sih, origidx);
1862 }
1863
1864 return ilpcycles_per_sec;
1865}
1866
1867/* SDIO Pad drive strength to select value mappings */
1868typedef struct {
1869 uint8 strength; /* Pad Drive Strength in mA */
1870 uint8 sel; /* Chip-specific select value */
1871} sdiod_drive_str_t;
1872
1873/* SDIO Drive Strength to sel value table for PMU Rev 1 */
Jason Coopere5c45362010-09-14 09:45:35 -04001874static const sdiod_drive_str_t BCMINITDATA(sdiod_drive_strength_tab1)[] = {
Henry Ptasinskia9533e72010-09-08 21:04:42 -07001875 {
1876 4, 0x2}, {
1877 2, 0x3}, {
1878 1, 0x0}, {
Jason Cooper914d69d2010-09-14 09:45:46 -04001879 0, 0x0}
1880 };
Henry Ptasinskia9533e72010-09-08 21:04:42 -07001881
1882/* SDIO Drive Strength to sel value table for PMU Rev 2, 3 */
Jason Coopere5c45362010-09-14 09:45:35 -04001883static const sdiod_drive_str_t BCMINITDATA(sdiod_drive_strength_tab2)[] = {
Henry Ptasinskia9533e72010-09-08 21:04:42 -07001884 {
1885 12, 0x7}, {
1886 10, 0x6}, {
1887 8, 0x5}, {
1888 6, 0x4}, {
1889 4, 0x2}, {
1890 2, 0x1}, {
Jason Cooper914d69d2010-09-14 09:45:46 -04001891 0, 0x0}
1892 };
Henry Ptasinskia9533e72010-09-08 21:04:42 -07001893
1894/* SDIO Drive Strength to sel value table for PMU Rev 8 (1.8V) */
Jason Coopere5c45362010-09-14 09:45:35 -04001895static const sdiod_drive_str_t BCMINITDATA(sdiod_drive_strength_tab3)[] = {
Henry Ptasinskia9533e72010-09-08 21:04:42 -07001896 {
1897 32, 0x7}, {
1898 26, 0x6}, {
1899 22, 0x5}, {
1900 16, 0x4}, {
1901 12, 0x3}, {
1902 8, 0x2}, {
1903 4, 0x1}, {
Jason Cooper914d69d2010-09-14 09:45:46 -04001904 0, 0x0}
1905 };
Henry Ptasinskia9533e72010-09-08 21:04:42 -07001906
1907#define SDIOD_DRVSTR_KEY(chip, pmu) (((chip) << 16) | (pmu))
1908
1909void
Jason Cooper7cc4a4c2010-09-14 09:45:30 -04001910BCMINITFN(si_sdiod_drive_strength_init) (si_t *sih, osl_t *osh,
Henry Ptasinskia9533e72010-09-08 21:04:42 -07001911 uint32 drivestrength) {
1912 chipcregs_t *cc;
1913 uint origidx, intr_val = 0;
1914 sdiod_drive_str_t *str_tab = NULL;
1915 uint32 str_mask = 0;
1916 uint32 str_shift = 0;
1917#ifdef BCMDBG
1918 char chn[8];
1919#endif
1920
1921 if (!(sih->cccaps & CC_CAP_PMU)) {
1922 return;
1923 }
1924
1925 /* Remember original core before switch to chipc */
1926 cc = (chipcregs_t *) si_switch_core(sih, CC_CORE_ID, &origidx,
1927 &intr_val);
1928
1929 switch (SDIOD_DRVSTR_KEY(sih->chip, sih->pmurev)) {
Nohee Ko84b9fac2010-09-29 15:56:49 -07001930 case SDIOD_DRVSTR_KEY(BCM4325_CHIP_ID, 1):
1931 str_tab = (sdiod_drive_str_t *)&sdiod_drive_strength_tab1;
1932 str_mask = 0x30000000;
1933 str_shift = 28;
1934 break;
1935 case SDIOD_DRVSTR_KEY(BCM4325_CHIP_ID, 2):
1936 case SDIOD_DRVSTR_KEY(BCM4325_CHIP_ID, 3):
1937 str_tab = (sdiod_drive_str_t *)&sdiod_drive_strength_tab2;
1938 str_mask = 0x00003800;
1939 str_shift = 11;
1940 break;
Henry Ptasinskia9533e72010-09-08 21:04:42 -07001941 case SDIOD_DRVSTR_KEY(BCM4336_CHIP_ID, 8):
Jason Cooper29c42752010-09-14 09:45:43 -04001942 str_tab = (sdiod_drive_str_t *) &sdiod_drive_strength_tab3;
Henry Ptasinskia9533e72010-09-08 21:04:42 -07001943 str_mask = 0x00003800;
1944 str_shift = 11;
1945 break;
1946
1947 default:
1948 PMU_MSG(("No SDIO Drive strength init done for chip %s rev %d pmurev %d\n", bcm_chipname(sih->chip, chn, 8), sih->chiprev, sih->pmurev));
1949
1950 break;
1951 }
1952
1953 if (str_tab != NULL) {
1954 uint32 drivestrength_sel = 0;
1955 uint32 cc_data_temp;
1956 int i;
1957
1958 for (i = 0; str_tab[i].strength != 0; i++) {
1959 if (drivestrength >= str_tab[i].strength) {
1960 drivestrength_sel = str_tab[i].sel;
1961 break;
1962 }
1963 }
1964
1965 W_REG(osh, &cc->chipcontrol_addr, 1);
1966 cc_data_temp = R_REG(osh, &cc->chipcontrol_data);
1967 cc_data_temp &= ~str_mask;
1968 drivestrength_sel <<= str_shift;
1969 cc_data_temp |= drivestrength_sel;
1970 W_REG(osh, &cc->chipcontrol_data, cc_data_temp);
1971
1972 PMU_MSG(("SDIO: %dmA drive strength selected, set to 0x%08x\n",
1973 drivestrength, cc_data_temp));
1974 }
1975
1976 /* Return to original core */
1977 si_restore_core(sih, origidx, intr_val);
1978}
1979
1980/* initialize PMU */
Jason Coopera2627bc2010-09-14 09:45:31 -04001981void BCMATTACHFN(si_pmu_init) (si_t *sih, osl_t *osh)
1982{
Henry Ptasinskia9533e72010-09-08 21:04:42 -07001983 chipcregs_t *cc;
1984 uint origidx;
1985
1986 ASSERT(sih->cccaps & CC_CAP_PMU);
1987
1988 /* Remember original core before switch to chipc */
1989 origidx = si_coreidx(sih);
1990 cc = si_setcoreidx(sih, SI_CC_IDX);
1991 ASSERT(cc != NULL);
1992
1993 if (sih->pmurev == 1)
1994 AND_REG(osh, &cc->pmucontrol, ~PCTL_NOILP_ON_WAIT);
1995 else if (sih->pmurev >= 2)
1996 OR_REG(osh, &cc->pmucontrol, PCTL_NOILP_ON_WAIT);
1997
1998 if ((CHIPID(sih->chip) == BCM4329_CHIP_ID) && (sih->chiprev == 2)) {
1999 /* Fix for 4329b0 bad LPOM state. */
2000 W_REG(osh, &cc->regcontrol_addr, 2);
2001 OR_REG(osh, &cc->regcontrol_data, 0x100);
2002
2003 W_REG(osh, &cc->regcontrol_addr, 3);
2004 OR_REG(osh, &cc->regcontrol_data, 0x4);
2005 }
2006
2007 /* Return to original core */
2008 si_setcoreidx(sih, origidx);
2009}
2010
2011/* Return up time in ILP cycles for the given resource. */
2012static uint
Jason Cooper7cc4a4c2010-09-14 09:45:30 -04002013BCMINITFN(si_pmu_res_uptime) (si_t *sih, osl_t *osh, chipcregs_t *cc,
Henry Ptasinskia9533e72010-09-08 21:04:42 -07002014 uint8 rsrc) {
2015 uint32 deps;
2016 uint up, i, dup, dmax;
2017 uint32 min_mask = 0, max_mask = 0;
2018
2019 /* uptime of resource 'rsrc' */
2020 W_REG(osh, &cc->res_table_sel, rsrc);
2021 up = (R_REG(osh, &cc->res_updn_timer) >> 8) & 0xff;
2022
2023 /* direct dependancies of resource 'rsrc' */
2024 deps = si_pmu_res_deps(sih, osh, cc, PMURES_BIT(rsrc), FALSE);
2025 for (i = 0; i <= PMURES_MAX_RESNUM; i++) {
2026 if (!(deps & PMURES_BIT(i)))
2027 continue;
2028 deps &= ~si_pmu_res_deps(sih, osh, cc, PMURES_BIT(i), TRUE);
2029 }
2030 si_pmu_res_masks(sih, &min_mask, &max_mask);
2031 deps &= ~min_mask;
2032
2033 /* max uptime of direct dependancies */
2034 dmax = 0;
2035 for (i = 0; i <= PMURES_MAX_RESNUM; i++) {
2036 if (!(deps & PMURES_BIT(i)))
2037 continue;
2038 dup = si_pmu_res_uptime(sih, osh, cc, (uint8) i);
2039 if (dmax < dup)
2040 dmax = dup;
2041 }
2042
2043 PMU_MSG(("si_pmu_res_uptime: rsrc %u uptime %u(deps 0x%08x uptime %u)\n", rsrc, up, deps, dmax));
2044
2045 return up + dmax + PMURES_UP_TRANSITION;
2046}
2047
2048/* Return dependancies (direct or all/indirect) for the given resources */
2049static uint32
Jason Cooper7cc4a4c2010-09-14 09:45:30 -04002050si_pmu_res_deps(si_t *sih, osl_t *osh, chipcregs_t *cc, uint32 rsrcs,
Henry Ptasinskia9533e72010-09-08 21:04:42 -07002051 bool all)
2052{
2053 uint32 deps = 0;
2054 uint32 i;
2055
2056 for (i = 0; i <= PMURES_MAX_RESNUM; i++) {
2057 if (!(rsrcs & PMURES_BIT(i)))
2058 continue;
2059 W_REG(osh, &cc->res_table_sel, i);
2060 deps |= R_REG(osh, &cc->res_dep_mask);
2061 }
2062
2063 return !all ? deps : (deps
2064 ? (deps |
2065 si_pmu_res_deps(sih, osh, cc, deps,
2066 TRUE)) : 0);
2067}
2068
2069/* power up/down OTP through PMU resources */
Jason Cooper7cc4a4c2010-09-14 09:45:30 -04002070void si_pmu_otp_power(si_t *sih, osl_t *osh, bool on)
Henry Ptasinskia9533e72010-09-08 21:04:42 -07002071{
2072 chipcregs_t *cc;
2073 uint origidx;
2074 uint32 rsrcs = 0; /* rsrcs to turn on/off OTP power */
2075
2076 ASSERT(sih->cccaps & CC_CAP_PMU);
2077
2078 /* Don't do anything if OTP is disabled */
2079 if (si_is_otp_disabled(sih)) {
2080 PMU_MSG(("si_pmu_otp_power: OTP is disabled\n"));
2081 return;
2082 }
2083
2084 /* Remember original core before switch to chipc */
2085 origidx = si_coreidx(sih);
2086 cc = si_setcoreidx(sih, SI_CC_IDX);
2087 ASSERT(cc != NULL);
2088
2089 switch (CHIPID(sih->chip)) {
2090 case BCM4329_CHIP_ID:
2091 rsrcs = PMURES_BIT(RES4329_OTP_PU);
2092 break;
2093 case BCM4319_CHIP_ID:
2094 rsrcs = PMURES_BIT(RES4319_OTP_PU);
2095 break;
2096 case BCM4336_CHIP_ID:
2097 rsrcs = PMURES_BIT(RES4336_OTP_PU);
2098 break;
2099 case BCM4330_CHIP_ID:
2100 rsrcs = PMURES_BIT(RES4330_OTP_PU);
2101 break;
2102 default:
2103 break;
2104 }
2105
2106 if (rsrcs != 0) {
2107 uint32 otps;
2108
2109 /* Figure out the dependancies (exclude min_res_mask) */
2110 uint32 deps = si_pmu_res_deps(sih, osh, cc, rsrcs, TRUE);
2111 uint32 min_mask = 0, max_mask = 0;
2112 si_pmu_res_masks(sih, &min_mask, &max_mask);
2113 deps &= ~min_mask;
2114 /* Turn on/off the power */
2115 if (on) {
2116 PMU_MSG(("Adding rsrc 0x%x to min_res_mask\n",
2117 rsrcs | deps));
2118 OR_REG(osh, &cc->min_res_mask, (rsrcs | deps));
2119 SPINWAIT(!(R_REG(osh, &cc->res_state) & rsrcs),
2120 PMU_MAX_TRANSITION_DLY);
2121 ASSERT(R_REG(osh, &cc->res_state) & rsrcs);
2122 } else {
2123 PMU_MSG(("Removing rsrc 0x%x from min_res_mask\n",
2124 rsrcs | deps));
2125 AND_REG(osh, &cc->min_res_mask, ~(rsrcs | deps));
2126 }
2127
2128 SPINWAIT((((otps = R_REG(osh, &cc->otpstatus)) & OTPS_READY) !=
2129 (on ? OTPS_READY : 0)), 100);
2130 ASSERT((otps & OTPS_READY) == (on ? OTPS_READY : 0));
2131 if ((otps & OTPS_READY) != (on ? OTPS_READY : 0))
2132 PMU_MSG(("OTP ready bit not %s after wait\n",
2133 (on ? "ON" : "OFF")));
2134 }
2135
2136 /* Return to original core */
2137 si_setcoreidx(sih, origidx);
2138}
2139
Jason Cooper7cc4a4c2010-09-14 09:45:30 -04002140void si_pmu_rcal(si_t *sih, osl_t *osh)
Henry Ptasinskia9533e72010-09-08 21:04:42 -07002141{
2142 chipcregs_t *cc;
2143 uint origidx;
2144
2145 ASSERT(sih->cccaps & CC_CAP_PMU);
2146
2147 /* Remember original core before switch to chipc */
2148 origidx = si_coreidx(sih);
2149 cc = si_setcoreidx(sih, SI_CC_IDX);
2150 ASSERT(cc != NULL);
2151
2152 switch (CHIPID(sih->chip)) {
2153 case BCM4329_CHIP_ID:{
2154 uint8 rcal_code;
2155 uint32 val;
2156
2157 /* Kick RCal */
2158 W_REG(osh, &cc->chipcontrol_addr, 1);
2159
2160 /* Power Down RCAL Block */
2161 AND_REG(osh, &cc->chipcontrol_data, ~0x04);
2162
2163 /* Power Up RCAL block */
2164 OR_REG(osh, &cc->chipcontrol_data, 0x04);
2165
2166 /* Wait for completion */
2167 SPINWAIT(0 == (R_REG(osh, &cc->chipstatus) & 0x08),
2168 10 * 1000 * 1000);
2169 ASSERT(R_REG(osh, &cc->chipstatus) & 0x08);
2170
2171 /* Drop the LSB to convert from 5 bit code to 4 bit code */
2172 rcal_code =
2173 (uint8) (R_REG(osh, &cc->chipstatus) >> 5) & 0x0f;
2174
2175 PMU_MSG(("RCal completed, status 0x%x, code 0x%x\n",
2176 R_REG(osh, &cc->chipstatus), rcal_code));
2177
2178 /* Write RCal code into pmu_vreg_ctrl[32:29] */
2179 W_REG(osh, &cc->regcontrol_addr, 0);
2180 val =
2181 R_REG(osh,
2182 &cc->
2183 regcontrol_data) & ~((uint32) 0x07 << 29);
2184 val |= (uint32) (rcal_code & 0x07) << 29;
2185 W_REG(osh, &cc->regcontrol_data, val);
2186 W_REG(osh, &cc->regcontrol_addr, 1);
2187 val = R_REG(osh, &cc->regcontrol_data) & ~(uint32) 0x01;
2188 val |= (uint32) ((rcal_code >> 3) & 0x01);
2189 W_REG(osh, &cc->regcontrol_data, val);
2190
2191 /* Write RCal code into pmu_chip_ctrl[33:30] */
2192 W_REG(osh, &cc->chipcontrol_addr, 0);
2193 val =
2194 R_REG(osh,
2195 &cc->
2196 chipcontrol_data) & ~((uint32) 0x03 << 30);
2197 val |= (uint32) (rcal_code & 0x03) << 30;
2198 W_REG(osh, &cc->chipcontrol_data, val);
2199 W_REG(osh, &cc->chipcontrol_addr, 1);
2200 val =
2201 R_REG(osh, &cc->chipcontrol_data) & ~(uint32) 0x03;
2202 val |= (uint32) ((rcal_code >> 2) & 0x03);
2203 W_REG(osh, &cc->chipcontrol_data, val);
2204
2205 /* Set override in pmu_chip_ctrl[29] */
2206 W_REG(osh, &cc->chipcontrol_addr, 0);
2207 OR_REG(osh, &cc->chipcontrol_data, (0x01 << 29));
2208
2209 /* Power off RCal block */
2210 W_REG(osh, &cc->chipcontrol_addr, 1);
2211 AND_REG(osh, &cc->chipcontrol_data, ~0x04);
2212
2213 break;
2214 }
2215 default:
2216 break;
2217 }
2218
2219 /* Return to original core */
2220 si_setcoreidx(sih, origidx);
2221}
2222
Jason Cooper7cc4a4c2010-09-14 09:45:30 -04002223void si_pmu_spuravoid(si_t *sih, osl_t *osh, uint8 spuravoid)
Henry Ptasinskia9533e72010-09-08 21:04:42 -07002224{
2225 chipcregs_t *cc;
2226 uint origidx, intr_val;
2227 uint32 tmp = 0;
2228
2229 /* Remember original core before switch to chipc */
2230 cc = (chipcregs_t *) si_switch_core(sih, CC_CORE_ID, &origidx,
2231 &intr_val);
2232 ASSERT(cc != NULL);
2233
2234 /* force the HT off */
2235 if (CHIPID(sih->chip) == BCM4336_CHIP_ID) {
2236 tmp = R_REG(osh, &cc->max_res_mask);
2237 tmp &= ~RES4336_HT_AVAIL;
2238 W_REG(osh, &cc->max_res_mask, tmp);
2239 /* wait for the ht to really go away */
2240 SPINWAIT(((R_REG(osh, &cc->clk_ctl_st) & CCS_HTAVAIL) == 0),
2241 10000);
2242 ASSERT((R_REG(osh, &cc->clk_ctl_st) & CCS_HTAVAIL) == 0);
2243 }
2244
2245 /* update the pll changes */
2246 si_pmu_spuravoid_pllupdate(sih, cc, osh, spuravoid);
2247
2248 /* enable HT back on */
2249 if (CHIPID(sih->chip) == BCM4336_CHIP_ID) {
2250 tmp = R_REG(osh, &cc->max_res_mask);
2251 tmp |= RES4336_HT_AVAIL;
2252 W_REG(osh, &cc->max_res_mask, tmp);
2253 }
2254
2255 /* Return to original core */
2256 si_restore_core(sih, origidx, intr_val);
2257}
2258
2259static void
Jason Cooper7cc4a4c2010-09-14 09:45:30 -04002260si_pmu_spuravoid_pllupdate(si_t *sih, chipcregs_t *cc, osl_t *osh,
Henry Ptasinskia9533e72010-09-08 21:04:42 -07002261 uint8 spuravoid)
2262{
2263 uint32 tmp = 0;
2264 uint8 phypll_offset = 0;
2265 uint8 bcm5357_bcm43236_p1div[] = { 0x1, 0x5, 0x5 };
2266 uint8 bcm5357_bcm43236_ndiv[] = { 0x30, 0xf6, 0xfc };
2267
2268 switch (CHIPID(sih->chip)) {
2269 case BCM5357_CHIP_ID:
2270 case BCM43235_CHIP_ID:
2271 case BCM43236_CHIP_ID:
2272 case BCM43238_CHIP_ID:
2273
2274 /* BCM5357 needs to touch PLL1_PLLCTL[02], so offset PLL0_PLLCTL[02] by 6 */
2275 phypll_offset = (CHIPID(sih->chip) == BCM5357_CHIP_ID) ? 6 : 0;
2276
2277 /* RMW only the P1 divider */
2278 W_REG(osh, &cc->pllcontrol_addr,
2279 PMU1_PLL0_PLLCTL0 + phypll_offset);
2280 tmp = R_REG(osh, &cc->pllcontrol_data);
2281 tmp &= (~(PMU1_PLL0_PC0_P1DIV_MASK));
2282 tmp |=
2283 (bcm5357_bcm43236_p1div[spuravoid] <<
2284 PMU1_PLL0_PC0_P1DIV_SHIFT);
2285 W_REG(osh, &cc->pllcontrol_data, tmp);
2286
2287 /* RMW only the int feedback divider */
2288 W_REG(osh, &cc->pllcontrol_addr,
2289 PMU1_PLL0_PLLCTL2 + phypll_offset);
2290 tmp = R_REG(osh, &cc->pllcontrol_data);
2291 tmp &= ~(PMU1_PLL0_PC2_NDIV_INT_MASK);
2292 tmp |=
2293 (bcm5357_bcm43236_ndiv[spuravoid]) <<
2294 PMU1_PLL0_PC2_NDIV_INT_SHIFT;
2295 W_REG(osh, &cc->pllcontrol_data, tmp);
2296
2297 tmp = 1 << 10;
2298 break;
2299
2300 case BCM4331_CHIP_ID:
2301 if (spuravoid == 2) {
2302 W_REG(osh, &cc->pllcontrol_addr, PMU1_PLL0_PLLCTL0);
2303 W_REG(osh, &cc->pllcontrol_data, 0x11500014);
2304 W_REG(osh, &cc->pllcontrol_addr, PMU1_PLL0_PLLCTL2);
2305 W_REG(osh, &cc->pllcontrol_data, 0x0FC00a08);
2306 } else if (spuravoid == 1) {
2307 W_REG(osh, &cc->pllcontrol_addr, PMU1_PLL0_PLLCTL0);
2308 W_REG(osh, &cc->pllcontrol_data, 0x11500014);
2309 W_REG(osh, &cc->pllcontrol_addr, PMU1_PLL0_PLLCTL2);
2310 W_REG(osh, &cc->pllcontrol_data, 0x0F600a08);
2311 } else {
2312 W_REG(osh, &cc->pllcontrol_addr, PMU1_PLL0_PLLCTL0);
2313 W_REG(osh, &cc->pllcontrol_data, 0x11100014);
2314 W_REG(osh, &cc->pllcontrol_addr, PMU1_PLL0_PLLCTL2);
2315 W_REG(osh, &cc->pllcontrol_data, 0x03000a08);
2316 }
2317 tmp = 1 << 10;
2318 break;
2319
2320 case BCM43224_CHIP_ID:
2321 case BCM43225_CHIP_ID:
2322 case BCM43421_CHIP_ID:
2323 case BCM6362_CHIP_ID:
2324 if (spuravoid == 1) {
2325 W_REG(osh, &cc->pllcontrol_addr, PMU1_PLL0_PLLCTL0);
2326 W_REG(osh, &cc->pllcontrol_data, 0x11500010);
2327 W_REG(osh, &cc->pllcontrol_addr, PMU1_PLL0_PLLCTL1);
2328 W_REG(osh, &cc->pllcontrol_data, 0x000C0C06);
2329 W_REG(osh, &cc->pllcontrol_addr, PMU1_PLL0_PLLCTL2);
2330 W_REG(osh, &cc->pllcontrol_data, 0x0F600a08);
2331 W_REG(osh, &cc->pllcontrol_addr, PMU1_PLL0_PLLCTL3);
2332 W_REG(osh, &cc->pllcontrol_data, 0x00000000);
2333 W_REG(osh, &cc->pllcontrol_addr, PMU1_PLL0_PLLCTL4);
2334 W_REG(osh, &cc->pllcontrol_data, 0x2001E920);
2335 W_REG(osh, &cc->pllcontrol_addr, PMU1_PLL0_PLLCTL5);
2336 W_REG(osh, &cc->pllcontrol_data, 0x88888815);
2337 } else {
2338 W_REG(osh, &cc->pllcontrol_addr, PMU1_PLL0_PLLCTL0);
2339 W_REG(osh, &cc->pllcontrol_data, 0x11100010);
2340 W_REG(osh, &cc->pllcontrol_addr, PMU1_PLL0_PLLCTL1);
2341 W_REG(osh, &cc->pllcontrol_data, 0x000c0c06);
2342 W_REG(osh, &cc->pllcontrol_addr, PMU1_PLL0_PLLCTL2);
2343 W_REG(osh, &cc->pllcontrol_data, 0x03000a08);
2344 W_REG(osh, &cc->pllcontrol_addr, PMU1_PLL0_PLLCTL3);
2345 W_REG(osh, &cc->pllcontrol_data, 0x00000000);
2346 W_REG(osh, &cc->pllcontrol_addr, PMU1_PLL0_PLLCTL4);
2347 W_REG(osh, &cc->pllcontrol_data, 0x200005c0);
2348 W_REG(osh, &cc->pllcontrol_addr, PMU1_PLL0_PLLCTL5);
2349 W_REG(osh, &cc->pllcontrol_data, 0x88888815);
2350 }
2351 tmp = 1 << 10;
2352 break;
2353
2354 W_REG(osh, &cc->pllcontrol_addr, PMU1_PLL0_PLLCTL0);
2355 W_REG(osh, &cc->pllcontrol_data, 0x11100008);
2356 W_REG(osh, &cc->pllcontrol_addr, PMU1_PLL0_PLLCTL1);
2357 W_REG(osh, &cc->pllcontrol_data, 0x0c000c06);
2358 W_REG(osh, &cc->pllcontrol_addr, PMU1_PLL0_PLLCTL2);
2359 W_REG(osh, &cc->pllcontrol_data, 0x03000a08);
2360 W_REG(osh, &cc->pllcontrol_addr, PMU1_PLL0_PLLCTL3);
2361 W_REG(osh, &cc->pllcontrol_data, 0x00000000);
2362 W_REG(osh, &cc->pllcontrol_addr, PMU1_PLL0_PLLCTL4);
2363 W_REG(osh, &cc->pllcontrol_data, 0x200005c0);
2364 W_REG(osh, &cc->pllcontrol_addr, PMU1_PLL0_PLLCTL5);
2365 W_REG(osh, &cc->pllcontrol_data, 0x88888855);
2366
2367 tmp = 1 << 10;
2368 break;
2369
2370 case BCM4716_CHIP_ID:
2371 case BCM4748_CHIP_ID:
2372 case BCM47162_CHIP_ID:
2373 if (spuravoid == 1) {
2374 W_REG(osh, &cc->pllcontrol_addr, PMU1_PLL0_PLLCTL0);
2375 W_REG(osh, &cc->pllcontrol_data, 0x11500060);
2376 W_REG(osh, &cc->pllcontrol_addr, PMU1_PLL0_PLLCTL1);
2377 W_REG(osh, &cc->pllcontrol_data, 0x080C0C06);
2378 W_REG(osh, &cc->pllcontrol_addr, PMU1_PLL0_PLLCTL2);
2379 W_REG(osh, &cc->pllcontrol_data, 0x0F600000);
2380 W_REG(osh, &cc->pllcontrol_addr, PMU1_PLL0_PLLCTL3);
2381 W_REG(osh, &cc->pllcontrol_data, 0x00000000);
2382 W_REG(osh, &cc->pllcontrol_addr, PMU1_PLL0_PLLCTL4);
2383 W_REG(osh, &cc->pllcontrol_data, 0x2001E924);
2384 W_REG(osh, &cc->pllcontrol_addr, PMU1_PLL0_PLLCTL5);
2385 W_REG(osh, &cc->pllcontrol_data, 0x88888815);
2386 } else {
2387 W_REG(osh, &cc->pllcontrol_addr, PMU1_PLL0_PLLCTL0);
2388 W_REG(osh, &cc->pllcontrol_data, 0x11100060);
2389 W_REG(osh, &cc->pllcontrol_addr, PMU1_PLL0_PLLCTL1);
2390 W_REG(osh, &cc->pllcontrol_data, 0x080c0c06);
2391 W_REG(osh, &cc->pllcontrol_addr, PMU1_PLL0_PLLCTL2);
2392 W_REG(osh, &cc->pllcontrol_data, 0x03000000);
2393 W_REG(osh, &cc->pllcontrol_addr, PMU1_PLL0_PLLCTL3);
2394 W_REG(osh, &cc->pllcontrol_data, 0x00000000);
2395 W_REG(osh, &cc->pllcontrol_addr, PMU1_PLL0_PLLCTL4);
2396 W_REG(osh, &cc->pllcontrol_data, 0x200005c0);
2397 W_REG(osh, &cc->pllcontrol_addr, PMU1_PLL0_PLLCTL5);
2398 W_REG(osh, &cc->pllcontrol_data, 0x88888815);
2399 }
2400
2401 tmp = 3 << 9;
2402 break;
2403
2404 case BCM4319_CHIP_ID:
2405 W_REG(osh, &cc->pllcontrol_addr, PMU1_PLL0_PLLCTL0);
2406 W_REG(osh, &cc->pllcontrol_data, 0x11100070);
2407 W_REG(osh, &cc->pllcontrol_addr, PMU1_PLL0_PLLCTL1);
2408 W_REG(osh, &cc->pllcontrol_data, 0x1014140a);
2409 W_REG(osh, &cc->pllcontrol_addr, PMU1_PLL0_PLLCTL5);
2410 W_REG(osh, &cc->pllcontrol_data, 0x88888854);
2411
2412 if (spuravoid == 1) { /* spur_avoid ON, enable 41/82/164Mhz clock mode */
2413 W_REG(osh, &cc->pllcontrol_addr, PMU1_PLL0_PLLCTL2);
2414 W_REG(osh, &cc->pllcontrol_data, 0x05201828);
2415 } else { /* enable 40/80/160Mhz clock mode */
2416 W_REG(osh, &cc->pllcontrol_addr, PMU1_PLL0_PLLCTL2);
2417 W_REG(osh, &cc->pllcontrol_data, 0x05001828);
2418 }
2419 break;
2420 case BCM4336_CHIP_ID:
2421 /* Looks like these are only for default xtal freq 26MHz */
2422 W_REG(osh, &cc->pllcontrol_addr, PMU1_PLL0_PLLCTL0);
2423 W_REG(osh, &cc->pllcontrol_data, 0x02100020);
2424
2425 W_REG(osh, &cc->pllcontrol_addr, PMU1_PLL0_PLLCTL1);
2426 W_REG(osh, &cc->pllcontrol_data, 0x0C0C0C0C);
2427
2428 W_REG(osh, &cc->pllcontrol_addr, PMU1_PLL0_PLLCTL2);
2429 W_REG(osh, &cc->pllcontrol_data, 0x01240C0C);
2430
2431 W_REG(osh, &cc->pllcontrol_addr, PMU1_PLL0_PLLCTL4);
2432 W_REG(osh, &cc->pllcontrol_data, 0x202C2820);
2433
2434 W_REG(osh, &cc->pllcontrol_addr, PMU1_PLL0_PLLCTL5);
2435 W_REG(osh, &cc->pllcontrol_data, 0x88888825);
2436
2437 W_REG(osh, &cc->pllcontrol_addr, PMU1_PLL0_PLLCTL3);
2438 if (spuravoid == 1) {
2439 W_REG(osh, &cc->pllcontrol_data, 0x00EC4EC4);
2440 } else {
2441 W_REG(osh, &cc->pllcontrol_data, 0x00762762);
2442 }
2443
2444 tmp = PCTL_PLL_PLLCTL_UPD;
2445 break;
2446
2447 default:
2448 PMU_ERROR(("%s: unknown spuravoidance settings for chip %s, not changing PLL\n", __func__, bcm_chipname(sih->chip, chn, 8)));
2449 break;
2450 }
2451
2452 tmp |= R_REG(osh, &cc->pmucontrol);
2453 W_REG(osh, &cc->pmucontrol, tmp);
2454}
2455
Jason Cooper7cc4a4c2010-09-14 09:45:30 -04002456bool si_pmu_is_otp_powered(si_t *sih, osl_t *osh)
Henry Ptasinskia9533e72010-09-08 21:04:42 -07002457{
2458 uint idx;
2459 chipcregs_t *cc;
2460 bool st;
2461
2462 /* Remember original core before switch to chipc */
2463 idx = si_coreidx(sih);
2464 cc = si_setcoreidx(sih, SI_CC_IDX);
2465 ASSERT(cc != NULL);
2466
2467 switch (CHIPID(sih->chip)) {
2468 case BCM4329_CHIP_ID:
2469 st = (R_REG(osh, &cc->res_state) & PMURES_BIT(RES4329_OTP_PU))
2470 != 0;
2471 break;
2472 case BCM4319_CHIP_ID:
2473 st = (R_REG(osh, &cc->res_state) & PMURES_BIT(RES4319_OTP_PU))
2474 != 0;
2475 break;
2476 case BCM4336_CHIP_ID:
2477 st = (R_REG(osh, &cc->res_state) & PMURES_BIT(RES4336_OTP_PU))
2478 != 0;
2479 break;
2480 case BCM4330_CHIP_ID:
2481 st = (R_REG(osh, &cc->res_state) & PMURES_BIT(RES4330_OTP_PU))
2482 != 0;
2483 break;
2484
2485 /* These chip doesn't use PMU bit to power up/down OTP. OTP always on.
2486 * Use OTP_INIT command to reset/refresh state.
2487 */
2488 case BCM43224_CHIP_ID:
2489 case BCM43225_CHIP_ID:
2490 case BCM43421_CHIP_ID:
2491 case BCM43236_CHIP_ID:
2492 case BCM43235_CHIP_ID:
2493 case BCM43238_CHIP_ID:
2494 st = TRUE;
2495 break;
2496 default:
2497 st = TRUE;
2498 break;
2499 }
2500
2501 /* Return to original core */
2502 si_setcoreidx(sih, idx);
2503 return st;
2504}
2505
2506void
2507#if defined(BCMDBG)
Jason Cooper7cc4a4c2010-09-14 09:45:30 -04002508si_pmu_sprom_enable(si_t *sih, osl_t *osh, bool enable)
Henry Ptasinskia9533e72010-09-08 21:04:42 -07002509#else
Jason Cooper7cc4a4c2010-09-14 09:45:30 -04002510BCMATTACHFN(si_pmu_sprom_enable) (si_t *sih, osl_t *osh, bool enable)
Henry Ptasinskia9533e72010-09-08 21:04:42 -07002511#endif
2512{
2513 chipcregs_t *cc;
2514 uint origidx;
2515
2516 /* Remember original core before switch to chipc */
2517 origidx = si_coreidx(sih);
2518 cc = si_setcoreidx(sih, SI_CC_IDX);
2519 ASSERT(cc != NULL);
2520
2521 /* Return to original core */
2522 si_setcoreidx(sih, origidx);
2523}
2524
2525/* initialize PMU chip controls and other chip level stuff */
Jason Coopera2627bc2010-09-14 09:45:31 -04002526void BCMATTACHFN(si_pmu_chip_init) (si_t *sih, osl_t *osh)
2527{
Henry Ptasinskia9533e72010-09-08 21:04:42 -07002528 uint origidx;
2529
2530 ASSERT(sih->cccaps & CC_CAP_PMU);
2531
2532#ifdef CHIPC_UART_ALWAYS_ON
2533 si_corereg(sih, SI_CC_IDX, OFFSETOF(chipcregs_t, clk_ctl_st),
2534 CCS_FORCEALP, CCS_FORCEALP);
2535#endif /* CHIPC_UART_ALWAYS_ON */
2536
2537 /* Gate off SPROM clock and chip select signals */
2538 si_pmu_sprom_enable(sih, osh, FALSE);
2539
2540 /* Remember original core */
2541 origidx = si_coreidx(sih);
2542
2543 /* Return to original core */
2544 si_setcoreidx(sih, origidx);
2545}
2546
2547/* initialize PMU switch/regulators */
Jason Coopera2627bc2010-09-14 09:45:31 -04002548void BCMATTACHFN(si_pmu_swreg_init) (si_t *sih, osl_t *osh)
2549{
Henry Ptasinskia9533e72010-09-08 21:04:42 -07002550 ASSERT(sih->cccaps & CC_CAP_PMU);
2551
2552 switch (CHIPID(sih->chip)) {
2553 case BCM4336_CHIP_ID:
2554 /* Reduce CLDO PWM output voltage to 1.2V */
2555 si_pmu_set_ldo_voltage(sih, osh, SET_LDO_VOLTAGE_CLDO_PWM, 0xe);
2556 /* Reduce CLDO BURST output voltage to 1.2V */
2557 si_pmu_set_ldo_voltage(sih, osh, SET_LDO_VOLTAGE_CLDO_BURST,
2558 0xe);
2559 /* Reduce LNLDO1 output voltage to 1.2V */
2560 si_pmu_set_ldo_voltage(sih, osh, SET_LDO_VOLTAGE_LNLDO1, 0xe);
2561 if (CHIPREV(sih->chiprev) == 0)
2562 si_pmu_regcontrol(sih, 2, 0x400000, 0x400000);
2563 break;
2564
2565 case BCM4330_CHIP_ID:
2566 /* CBUCK Voltage is 1.8 by default and set that to 1.5 */
2567 si_pmu_set_ldo_voltage(sih, osh, SET_LDO_VOLTAGE_CBUCK_PWM, 0);
2568 break;
2569 default:
2570 break;
2571 }
2572}
2573
Jason Cooper7cc4a4c2010-09-14 09:45:30 -04002574void si_pmu_radio_enable(si_t *sih, bool enable)
Henry Ptasinskia9533e72010-09-08 21:04:42 -07002575{
2576 ASSERT(sih->cccaps & CC_CAP_PMU);
2577
2578 switch (CHIPID(sih->chip)) {
2579 case BCM4319_CHIP_ID:
2580 if (enable)
2581 si_write_wrapperreg(sih, AI_OOBSELOUTB74,
2582 (uint32) 0x868584);
2583 else
2584 si_write_wrapperreg(sih, AI_OOBSELOUTB74,
2585 (uint32) 0x060584);
2586 break;
2587 }
2588}
2589
2590/* Wait for a particular clock level to be on the backplane */
2591uint32
Jason Cooper7cc4a4c2010-09-14 09:45:30 -04002592si_pmu_waitforclk_on_backplane(si_t *sih, osl_t *osh, uint32 clk,
Henry Ptasinskia9533e72010-09-08 21:04:42 -07002593 uint32 delay)
2594{
2595 chipcregs_t *cc;
2596 uint origidx;
2597
2598 ASSERT(sih->cccaps & CC_CAP_PMU);
2599
2600 /* Remember original core before switch to chipc */
2601 origidx = si_coreidx(sih);
2602 cc = si_setcoreidx(sih, SI_CC_IDX);
2603 ASSERT(cc != NULL);
2604
2605 if (delay)
2606 SPINWAIT(((R_REG(osh, &cc->pmustatus) & clk) != clk), delay);
2607
2608 /* Return to original core */
2609 si_setcoreidx(sih, origidx);
2610
Jason Cooper90ea2292010-09-14 09:45:32 -04002611 return R_REG(osh, &cc->pmustatus) & clk;
Henry Ptasinskia9533e72010-09-08 21:04:42 -07002612}
2613
2614/*
2615 * Measures the ALP clock frequency in KHz. Returns 0 if not possible.
2616 * Possible only if PMU rev >= 10 and there is an external LPO 32768Hz crystal.
2617 */
2618
2619#define EXT_ILP_HZ 32768
2620
Jason Coopera2627bc2010-09-14 09:45:31 -04002621uint32 BCMATTACHFN(si_pmu_measure_alpclk) (si_t *sih, osl_t *osh)
2622{
Henry Ptasinskia9533e72010-09-08 21:04:42 -07002623 chipcregs_t *cc;
2624 uint origidx;
2625 uint32 alp_khz;
2626
2627 if (sih->pmurev < 10)
2628 return 0;
2629
2630 ASSERT(sih->cccaps & CC_CAP_PMU);
2631
2632 /* Remember original core before switch to chipc */
2633 origidx = si_coreidx(sih);
2634 cc = si_setcoreidx(sih, SI_CC_IDX);
2635 ASSERT(cc != NULL);
2636
2637 if (R_REG(osh, &cc->pmustatus) & PST_EXTLPOAVAIL) {
2638 uint32 ilp_ctr, alp_hz;
2639
2640 /* Enable the reg to measure the freq, in case disabled before */
2641 W_REG(osh, &cc->pmu_xtalfreq,
2642 1U << PMU_XTALFREQ_REG_MEASURE_SHIFT);
2643
2644 /* Delay for well over 4 ILP clocks */
2645 OSL_DELAY(1000);
2646
2647 /* Read the latched number of ALP ticks per 4 ILP ticks */
2648 ilp_ctr =
2649 R_REG(osh,
2650 &cc->pmu_xtalfreq) & PMU_XTALFREQ_REG_ILPCTR_MASK;
2651
2652 /* Turn off the PMU_XTALFREQ_REG_MEASURE_SHIFT bit to save power */
2653 W_REG(osh, &cc->pmu_xtalfreq, 0);
2654
2655 /* Calculate ALP frequency */
2656 alp_hz = (ilp_ctr * EXT_ILP_HZ) / 4;
2657
2658 /* Round to nearest 100KHz, and at the same time convert to KHz */
2659 alp_khz = (alp_hz + 50000) / 100000 * 100;
2660 } else
2661 alp_khz = 0;
2662
2663 /* Return to original core */
2664 si_setcoreidx(sih, origidx);
2665
2666 return alp_khz;
2667}
2668
Jason Coopera2627bc2010-09-14 09:45:31 -04002669static void BCMATTACHFN(si_pmu_set_4330_plldivs) (si_t *sih)
2670{
Henry Ptasinskia9533e72010-09-08 21:04:42 -07002671 uint32 FVCO = si_pmu1_pllfvco0(sih) / 1000;
2672 uint32 m1div, m2div, m3div, m4div, m5div, m6div;
2673 uint32 pllc1, pllc2;
2674
2675 m2div = m3div = m4div = m6div = FVCO / 80;
2676 m5div = FVCO / 160;
2677
2678 if (CST4330_CHIPMODE_SDIOD(sih->chipst))
2679 m1div = FVCO / 80;
2680 else
2681 m1div = FVCO / 90;
2682 pllc1 =
2683 (m1div << PMU1_PLL0_PC1_M1DIV_SHIFT) | (m2div <<
2684 PMU1_PLL0_PC1_M2DIV_SHIFT) |
2685 (m3div << PMU1_PLL0_PC1_M3DIV_SHIFT) | (m4div <<
2686 PMU1_PLL0_PC1_M4DIV_SHIFT);
2687 si_pmu_pllcontrol(sih, PMU1_PLL0_PLLCTL1, ~0, pllc1);
2688
2689 pllc2 = si_pmu_pllcontrol(sih, PMU1_PLL0_PLLCTL1, 0, 0);
2690 pllc2 &= ~(PMU1_PLL0_PC2_M5DIV_MASK | PMU1_PLL0_PC2_M6DIV_MASK);
2691 pllc2 |=
2692 ((m5div << PMU1_PLL0_PC2_M5DIV_SHIFT) |
2693 (m6div << PMU1_PLL0_PC2_M6DIV_SHIFT));
2694 si_pmu_pllcontrol(sih, PMU1_PLL0_PLLCTL2, ~0, pllc2);
2695}