blob: 6694676c9b826d82dcc87dceb79fdb7bd64b1cc6 [file] [log] [blame]
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001/*
Heikki Krogerusb8014792012-10-18 17:34:08 +03002 * Core driver for the Synopsys DesignWare DMA Controller
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07003 *
4 * Copyright (C) 2007-2008 Atmel Corporation
Viresh Kumaraecb7b62011-05-24 14:04:09 +05305 * Copyright (C) 2010-2011 ST Microelectronics
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07006 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
10 */
Heikki Krogerusb8014792012-10-18 17:34:08 +030011
Viresh Kumar327e6972012-02-01 16:12:26 +053012#include <linux/bitops.h>
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070013#include <linux/clk.h>
14#include <linux/delay.h>
15#include <linux/dmaengine.h>
16#include <linux/dma-mapping.h>
Andy Shevchenkof8122a82013-01-16 15:48:50 +020017#include <linux/dmapool.h>
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070018#include <linux/init.h>
19#include <linux/interrupt.h>
20#include <linux/io.h>
Viresh Kumard3f797d2012-04-20 20:15:34 +053021#include <linux/of.h>
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070022#include <linux/mm.h>
23#include <linux/module.h>
24#include <linux/platform_device.h>
25#include <linux/slab.h>
26
27#include "dw_dmac_regs.h"
Russell King - ARM Linuxd2ebfb32012-03-06 22:34:26 +000028#include "dmaengine.h"
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070029
30/*
31 * This supports the Synopsys "DesignWare AHB Central DMA Controller",
32 * (DW_ahb_dmac) which is used with various AMBA 2.0 systems (not all
33 * of which use ARM any more). See the "Databook" from Synopsys for
34 * information beyond what licensees probably provide.
35 *
36 * The driver has currently been tested only with the Atmel AT32AP7000,
37 * which does not support descriptor writeback.
38 */
39
Andy Shevchenkoa0982002012-09-21 15:05:48 +030040static inline unsigned int dwc_get_dms(struct dw_dma_slave *slave)
41{
42 return slave ? slave->dst_master : 0;
43}
44
45static inline unsigned int dwc_get_sms(struct dw_dma_slave *slave)
46{
47 return slave ? slave->src_master : 1;
48}
49
Andy Shevchenko5be10f32013-01-17 10:03:01 +020050#define SRC_MASTER 0
51#define DST_MASTER 1
52
53static inline unsigned int dwc_get_master(struct dma_chan *chan, int master)
54{
55 struct dw_dma *dw = to_dw_dma(chan->device);
56 struct dw_dma_slave *dws = chan->private;
57 unsigned int m;
58
59 if (master == SRC_MASTER)
60 m = dwc_get_sms(dws);
61 else
62 m = dwc_get_dms(dws);
63
64 return min_t(unsigned int, dw->nr_masters - 1, m);
65}
66
Viresh Kumar327e6972012-02-01 16:12:26 +053067#define DWC_DEFAULT_CTLLO(_chan) ({ \
Viresh Kumar327e6972012-02-01 16:12:26 +053068 struct dw_dma_chan *_dwc = to_dw_dma_chan(_chan); \
69 struct dma_slave_config *_sconfig = &_dwc->dma_sconfig; \
Andy Shevchenko495aea42013-01-10 11:11:41 +020070 bool _is_slave = is_slave_direction(_dwc->direction); \
Andy Shevchenko5be10f32013-01-17 10:03:01 +020071 int _dms = dwc_get_master(_chan, DST_MASTER); \
72 int _sms = dwc_get_master(_chan, SRC_MASTER); \
Andy Shevchenko495aea42013-01-10 11:11:41 +020073 u8 _smsize = _is_slave ? _sconfig->src_maxburst : \
Viresh Kumar327e6972012-02-01 16:12:26 +053074 DW_DMA_MSIZE_16; \
Andy Shevchenko495aea42013-01-10 11:11:41 +020075 u8 _dmsize = _is_slave ? _sconfig->dst_maxburst : \
Viresh Kumar327e6972012-02-01 16:12:26 +053076 DW_DMA_MSIZE_16; \
Jamie Ilesf301c062011-01-21 14:11:53 +000077 \
Viresh Kumar327e6972012-02-01 16:12:26 +053078 (DWC_CTLL_DST_MSIZE(_dmsize) \
79 | DWC_CTLL_SRC_MSIZE(_smsize) \
Jamie Ilesf301c062011-01-21 14:11:53 +000080 | DWC_CTLL_LLP_D_EN \
81 | DWC_CTLL_LLP_S_EN \
Viresh Kumar327e6972012-02-01 16:12:26 +053082 | DWC_CTLL_DMS(_dms) \
83 | DWC_CTLL_SMS(_sms)); \
Jamie Ilesf301c062011-01-21 14:11:53 +000084 })
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070085
86/*
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -070087 * Number of descriptors to allocate for each channel. This should be
88 * made configurable somehow; preferably, the clients (at least the
89 * ones using slave transfers) should be able to give us a hint.
90 */
91#define NR_DESCS_PER_CHANNEL 64
92
Andy Shevchenko23d5f4e2013-01-10 10:53:05 +020093static inline unsigned int dwc_get_data_width(struct dma_chan *chan, int master)
94{
95 struct dw_dma *dw = to_dw_dma(chan->device);
Andy Shevchenko23d5f4e2013-01-10 10:53:05 +020096
Andy Shevchenko5be10f32013-01-17 10:03:01 +020097 return dw->data_width[dwc_get_master(chan, master)];
Andy Shevchenko23d5f4e2013-01-10 10:53:05 +020098}
99
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700100/*----------------------------------------------------------------------*/
101
Dan Williams41d5e592009-01-06 11:38:21 -0700102static struct device *chan2dev(struct dma_chan *chan)
103{
104 return &chan->dev->device;
105}
106static struct device *chan2parent(struct dma_chan *chan)
107{
108 return chan->dev->device.parent;
109}
110
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700111static struct dw_desc *dwc_first_active(struct dw_dma_chan *dwc)
112{
Andy Shevchenkoe63a47a32012-10-18 17:34:12 +0300113 return to_dw_desc(dwc->active_list.next);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700114}
115
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700116static struct dw_desc *dwc_desc_get(struct dw_dma_chan *dwc)
117{
118 struct dw_desc *desc, *_desc;
119 struct dw_desc *ret = NULL;
120 unsigned int i = 0;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530121 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700122
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530123 spin_lock_irqsave(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700124 list_for_each_entry_safe(desc, _desc, &dwc->free_list, desc_node) {
Andy Shevchenko2ab37272012-06-19 13:34:04 +0300125 i++;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700126 if (async_tx_test_ack(&desc->txd)) {
127 list_del(&desc->desc_node);
128 ret = desc;
129 break;
130 }
Dan Williams41d5e592009-01-06 11:38:21 -0700131 dev_dbg(chan2dev(&dwc->chan), "desc %p not ACKed\n", desc);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700132 }
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530133 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700134
Dan Williams41d5e592009-01-06 11:38:21 -0700135 dev_vdbg(chan2dev(&dwc->chan), "scanned %u descriptors on freelist\n", i);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700136
137 return ret;
138}
139
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700140/*
141 * Move a descriptor, including any children, to the free list.
142 * `desc' must not be on any lists.
143 */
144static void dwc_desc_put(struct dw_dma_chan *dwc, struct dw_desc *desc)
145{
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530146 unsigned long flags;
147
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700148 if (desc) {
149 struct dw_desc *child;
150
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530151 spin_lock_irqsave(&dwc->lock, flags);
Dan Williamse0bd0f82009-09-08 17:53:02 -0700152 list_for_each_entry(child, &desc->tx_list, desc_node)
Dan Williams41d5e592009-01-06 11:38:21 -0700153 dev_vdbg(chan2dev(&dwc->chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700154 "moving child desc %p to freelist\n",
155 child);
Dan Williamse0bd0f82009-09-08 17:53:02 -0700156 list_splice_init(&desc->tx_list, &dwc->free_list);
Dan Williams41d5e592009-01-06 11:38:21 -0700157 dev_vdbg(chan2dev(&dwc->chan), "moving desc %p to freelist\n", desc);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700158 list_add(&desc->desc_node, &dwc->free_list);
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530159 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700160 }
161}
162
Viresh Kumar61e183f2011-11-17 16:01:29 +0530163static void dwc_initialize(struct dw_dma_chan *dwc)
164{
165 struct dw_dma *dw = to_dw_dma(dwc->chan.device);
166 struct dw_dma_slave *dws = dwc->chan.private;
167 u32 cfghi = DWC_CFGH_FIFO_MODE;
168 u32 cfglo = DWC_CFGL_CH_PRIOR(dwc->priority);
169
170 if (dwc->initialized == true)
171 return;
172
173 if (dws) {
174 /*
175 * We need controller-specific data to set up slave
176 * transfers.
177 */
178 BUG_ON(!dws->dma_dev || dws->dma_dev != dw->dma.dev);
179
180 cfghi = dws->cfg_hi;
181 cfglo |= dws->cfg_lo & ~DWC_CFGL_CH_PRIOR_MASK;
Andy Shevchenko8fccc5b2012-09-03 13:46:19 +0300182 } else {
Andy Shevchenko0fdb5672013-01-10 10:53:03 +0200183 if (dwc->direction == DMA_MEM_TO_DEV)
Andy Shevchenko8fccc5b2012-09-03 13:46:19 +0300184 cfghi = DWC_CFGH_DST_PER(dwc->dma_sconfig.slave_id);
Andy Shevchenko0fdb5672013-01-10 10:53:03 +0200185 else if (dwc->direction == DMA_DEV_TO_MEM)
Andy Shevchenko8fccc5b2012-09-03 13:46:19 +0300186 cfghi = DWC_CFGH_SRC_PER(dwc->dma_sconfig.slave_id);
Viresh Kumar61e183f2011-11-17 16:01:29 +0530187 }
188
189 channel_writel(dwc, CFG_LO, cfglo);
190 channel_writel(dwc, CFG_HI, cfghi);
191
192 /* Enable interrupts */
193 channel_set_bit(dw, MASK.XFER, dwc->mask);
Viresh Kumar61e183f2011-11-17 16:01:29 +0530194 channel_set_bit(dw, MASK.ERROR, dwc->mask);
195
196 dwc->initialized = true;
197}
198
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700199/*----------------------------------------------------------------------*/
200
Andy Shevchenko4c2d56c2012-06-19 13:34:08 +0300201static inline unsigned int dwc_fast_fls(unsigned long long v)
202{
203 /*
204 * We can be a lot more clever here, but this should take care
205 * of the most common optimization.
206 */
207 if (!(v & 7))
208 return 3;
209 else if (!(v & 3))
210 return 2;
211 else if (!(v & 1))
212 return 1;
213 return 0;
214}
215
Andy Shevchenkof52b36d2012-09-21 15:05:44 +0300216static inline void dwc_dump_chan_regs(struct dw_dma_chan *dwc)
Andy Shevchenko1d455432012-06-19 13:34:03 +0300217{
218 dev_err(chan2dev(&dwc->chan),
219 " SAR: 0x%x DAR: 0x%x LLP: 0x%x CTL: 0x%x:%08x\n",
220 channel_readl(dwc, SAR),
221 channel_readl(dwc, DAR),
222 channel_readl(dwc, LLP),
223 channel_readl(dwc, CTL_HI),
224 channel_readl(dwc, CTL_LO));
225}
226
Andy Shevchenko3f9362072012-06-19 13:46:32 +0300227static inline void dwc_chan_disable(struct dw_dma *dw, struct dw_dma_chan *dwc)
228{
229 channel_clear_bit(dw, CH_EN, dwc->mask);
230 while (dma_readl(dw, CH_EN) & dwc->mask)
231 cpu_relax();
232}
233
Andy Shevchenko1d455432012-06-19 13:34:03 +0300234/*----------------------------------------------------------------------*/
235
Andy Shevchenkofed25742012-09-21 15:05:49 +0300236/* Perform single block transfer */
237static inline void dwc_do_single_block(struct dw_dma_chan *dwc,
238 struct dw_desc *desc)
239{
240 struct dw_dma *dw = to_dw_dma(dwc->chan.device);
241 u32 ctllo;
242
243 /* Software emulation of LLP mode relies on interrupts to continue
244 * multi block transfer. */
245 ctllo = desc->lli.ctllo | DWC_CTLL_INT_EN;
246
247 channel_writel(dwc, SAR, desc->lli.sar);
248 channel_writel(dwc, DAR, desc->lli.dar);
249 channel_writel(dwc, CTL_LO, ctllo);
250 channel_writel(dwc, CTL_HI, desc->lli.ctlhi);
251 channel_set_bit(dw, CH_EN, dwc->mask);
Andy Shevchenkof5c6a7d2013-01-09 10:17:13 +0200252
253 /* Move pointer to next descriptor */
254 dwc->tx_node_active = dwc->tx_node_active->next;
Andy Shevchenkofed25742012-09-21 15:05:49 +0300255}
256
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700257/* Called with dwc->lock held and bh disabled */
258static void dwc_dostart(struct dw_dma_chan *dwc, struct dw_desc *first)
259{
260 struct dw_dma *dw = to_dw_dma(dwc->chan.device);
Andy Shevchenkofed25742012-09-21 15:05:49 +0300261 unsigned long was_soft_llp;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700262
263 /* ASSERT: channel is idle */
264 if (dma_readl(dw, CH_EN) & dwc->mask) {
Dan Williams41d5e592009-01-06 11:38:21 -0700265 dev_err(chan2dev(&dwc->chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700266 "BUG: Attempted to start non-idle channel\n");
Andy Shevchenko1d455432012-06-19 13:34:03 +0300267 dwc_dump_chan_regs(dwc);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700268
269 /* The tasklet will hopefully advance the queue... */
270 return;
271 }
272
Andy Shevchenkofed25742012-09-21 15:05:49 +0300273 if (dwc->nollp) {
274 was_soft_llp = test_and_set_bit(DW_DMA_IS_SOFT_LLP,
275 &dwc->flags);
276 if (was_soft_llp) {
277 dev_err(chan2dev(&dwc->chan),
278 "BUG: Attempted to start new LLP transfer "
279 "inside ongoing one\n");
280 return;
281 }
282
283 dwc_initialize(dwc);
284
Andy Shevchenko4702d522013-01-25 11:48:03 +0200285 dwc->residue = first->total_len;
Andy Shevchenkof5c6a7d2013-01-09 10:17:13 +0200286 dwc->tx_node_active = &first->tx_list;
Andy Shevchenkofed25742012-09-21 15:05:49 +0300287
Andy Shevchenkofdf475f2013-01-25 11:48:00 +0200288 /* Submit first block */
Andy Shevchenkofed25742012-09-21 15:05:49 +0300289 dwc_do_single_block(dwc, first);
290
291 return;
292 }
293
Viresh Kumar61e183f2011-11-17 16:01:29 +0530294 dwc_initialize(dwc);
295
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700296 channel_writel(dwc, LLP, first->txd.phys);
297 channel_writel(dwc, CTL_LO,
298 DWC_CTLL_LLP_D_EN | DWC_CTLL_LLP_S_EN);
299 channel_writel(dwc, CTL_HI, 0);
300 channel_set_bit(dw, CH_EN, dwc->mask);
301}
302
303/*----------------------------------------------------------------------*/
304
305static void
Viresh Kumar5fedefb2011-04-15 16:03:35 +0530306dwc_descriptor_complete(struct dw_dma_chan *dwc, struct dw_desc *desc,
307 bool callback_required)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700308{
Viresh Kumar5fedefb2011-04-15 16:03:35 +0530309 dma_async_tx_callback callback = NULL;
310 void *param = NULL;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700311 struct dma_async_tx_descriptor *txd = &desc->txd;
Viresh Kumare5180762011-03-03 15:47:20 +0530312 struct dw_desc *child;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530313 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700314
Dan Williams41d5e592009-01-06 11:38:21 -0700315 dev_vdbg(chan2dev(&dwc->chan), "descriptor %u complete\n", txd->cookie);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700316
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530317 spin_lock_irqsave(&dwc->lock, flags);
Russell King - ARM Linuxf7fbce02012-03-06 22:35:07 +0000318 dma_cookie_complete(txd);
Viresh Kumar5fedefb2011-04-15 16:03:35 +0530319 if (callback_required) {
320 callback = txd->callback;
321 param = txd->callback_param;
322 }
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700323
Viresh Kumare5180762011-03-03 15:47:20 +0530324 /* async_tx_ack */
325 list_for_each_entry(child, &desc->tx_list, desc_node)
326 async_tx_ack(&child->txd);
327 async_tx_ack(&desc->txd);
328
Dan Williamse0bd0f82009-09-08 17:53:02 -0700329 list_splice_init(&desc->tx_list, &dwc->free_list);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700330 list_move(&desc->desc_node, &dwc->free_list);
331
Andy Shevchenko495aea42013-01-10 11:11:41 +0200332 if (!is_slave_direction(dwc->direction)) {
Atsushi Nemoto657a77fa2009-09-08 17:53:05 -0700333 struct device *parent = chan2parent(&dwc->chan);
334 if (!(txd->flags & DMA_COMPL_SKIP_DEST_UNMAP)) {
335 if (txd->flags & DMA_COMPL_DEST_UNMAP_SINGLE)
336 dma_unmap_single(parent, desc->lli.dar,
Andy Shevchenko30d38a32013-01-25 11:48:01 +0200337 desc->total_len, DMA_FROM_DEVICE);
Atsushi Nemoto657a77fa2009-09-08 17:53:05 -0700338 else
339 dma_unmap_page(parent, desc->lli.dar,
Andy Shevchenko30d38a32013-01-25 11:48:01 +0200340 desc->total_len, DMA_FROM_DEVICE);
Atsushi Nemoto657a77fa2009-09-08 17:53:05 -0700341 }
342 if (!(txd->flags & DMA_COMPL_SKIP_SRC_UNMAP)) {
343 if (txd->flags & DMA_COMPL_SRC_UNMAP_SINGLE)
344 dma_unmap_single(parent, desc->lli.sar,
Andy Shevchenko30d38a32013-01-25 11:48:01 +0200345 desc->total_len, DMA_TO_DEVICE);
Atsushi Nemoto657a77fa2009-09-08 17:53:05 -0700346 else
347 dma_unmap_page(parent, desc->lli.sar,
Andy Shevchenko30d38a32013-01-25 11:48:01 +0200348 desc->total_len, DMA_TO_DEVICE);
Atsushi Nemoto657a77fa2009-09-08 17:53:05 -0700349 }
350 }
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700351
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530352 spin_unlock_irqrestore(&dwc->lock, flags);
353
Andy Shevchenko21e93c12013-01-09 10:17:12 +0200354 if (callback)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700355 callback(param);
356}
357
358static void dwc_complete_all(struct dw_dma *dw, struct dw_dma_chan *dwc)
359{
360 struct dw_desc *desc, *_desc;
361 LIST_HEAD(list);
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530362 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700363
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530364 spin_lock_irqsave(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700365 if (dma_readl(dw, CH_EN) & dwc->mask) {
Dan Williams41d5e592009-01-06 11:38:21 -0700366 dev_err(chan2dev(&dwc->chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700367 "BUG: XFER bit set, but channel not idle!\n");
368
369 /* Try to continue after resetting the channel... */
Andy Shevchenko3f9362072012-06-19 13:46:32 +0300370 dwc_chan_disable(dw, dwc);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700371 }
372
373 /*
374 * Submit queued descriptors ASAP, i.e. before we go through
375 * the completed ones.
376 */
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700377 list_splice_init(&dwc->active_list, &list);
Viresh Kumarf336e422011-03-03 15:47:16 +0530378 if (!list_empty(&dwc->queue)) {
379 list_move(dwc->queue.next, &dwc->active_list);
380 dwc_dostart(dwc, dwc_first_active(dwc));
381 }
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700382
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530383 spin_unlock_irqrestore(&dwc->lock, flags);
384
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700385 list_for_each_entry_safe(desc, _desc, &list, desc_node)
Viresh Kumar5fedefb2011-04-15 16:03:35 +0530386 dwc_descriptor_complete(dwc, desc, true);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700387}
388
Andy Shevchenko4702d522013-01-25 11:48:03 +0200389/* Returns how many bytes were already received from source */
390static inline u32 dwc_get_sent(struct dw_dma_chan *dwc)
391{
392 u32 ctlhi = channel_readl(dwc, CTL_HI);
393 u32 ctllo = channel_readl(dwc, CTL_LO);
394
395 return (ctlhi & DWC_CTLH_BLOCK_TS_MASK) * (1 << (ctllo >> 4 & 7));
396}
397
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700398static void dwc_scan_descriptors(struct dw_dma *dw, struct dw_dma_chan *dwc)
399{
400 dma_addr_t llp;
401 struct dw_desc *desc, *_desc;
402 struct dw_desc *child;
403 u32 status_xfer;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530404 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700405
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530406 spin_lock_irqsave(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700407 llp = channel_readl(dwc, LLP);
408 status_xfer = dma_readl(dw, RAW.XFER);
409
410 if (status_xfer & dwc->mask) {
411 /* Everything we've submitted is done */
412 dma_writel(dw, CLEAR.XFER, dwc->mask);
Andy Shevchenko77bcc4972013-01-18 14:14:15 +0200413
414 if (test_bit(DW_DMA_IS_SOFT_LLP, &dwc->flags)) {
Andy Shevchenkofdf475f2013-01-25 11:48:00 +0200415 struct list_head *head, *active = dwc->tx_node_active;
416
417 /*
418 * We are inside first active descriptor.
419 * Otherwise something is really wrong.
420 */
421 desc = dwc_first_active(dwc);
422
423 head = &desc->tx_list;
424 if (active != head) {
Andy Shevchenko4702d522013-01-25 11:48:03 +0200425 /* Update desc to reflect last sent one */
426 if (active != head->next)
427 desc = to_dw_desc(active->prev);
428
429 dwc->residue -= desc->len;
430
Andy Shevchenkofdf475f2013-01-25 11:48:00 +0200431 child = to_dw_desc(active);
Andy Shevchenko77bcc4972013-01-18 14:14:15 +0200432
433 /* Submit next block */
Andy Shevchenkofdf475f2013-01-25 11:48:00 +0200434 dwc_do_single_block(dwc, child);
Andy Shevchenko77bcc4972013-01-18 14:14:15 +0200435
Andy Shevchenkofdf475f2013-01-25 11:48:00 +0200436 spin_unlock_irqrestore(&dwc->lock, flags);
Andy Shevchenko77bcc4972013-01-18 14:14:15 +0200437 return;
438 }
Andy Shevchenkofdf475f2013-01-25 11:48:00 +0200439
Andy Shevchenko77bcc4972013-01-18 14:14:15 +0200440 /* We are done here */
441 clear_bit(DW_DMA_IS_SOFT_LLP, &dwc->flags);
442 }
Andy Shevchenko4702d522013-01-25 11:48:03 +0200443
444 dwc->residue = 0;
445
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530446 spin_unlock_irqrestore(&dwc->lock, flags);
447
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700448 dwc_complete_all(dw, dwc);
449 return;
450 }
451
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530452 if (list_empty(&dwc->active_list)) {
Andy Shevchenko4702d522013-01-25 11:48:03 +0200453 dwc->residue = 0;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530454 spin_unlock_irqrestore(&dwc->lock, flags);
Jamie Iles087809f2011-01-21 14:11:52 +0000455 return;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530456 }
Jamie Iles087809f2011-01-21 14:11:52 +0000457
Andy Shevchenko77bcc4972013-01-18 14:14:15 +0200458 if (test_bit(DW_DMA_IS_SOFT_LLP, &dwc->flags)) {
459 dev_vdbg(chan2dev(&dwc->chan), "%s: soft LLP mode\n", __func__);
460 spin_unlock_irqrestore(&dwc->lock, flags);
461 return;
462 }
463
Andy Shevchenko2e4c3642012-06-19 13:34:05 +0300464 dev_vdbg(chan2dev(&dwc->chan), "%s: llp=0x%llx\n", __func__,
Andy Shevchenko2f45d612012-06-19 13:34:02 +0300465 (unsigned long long)llp);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700466
467 list_for_each_entry_safe(desc, _desc, &dwc->active_list, desc_node) {
Andy Shevchenko4702d522013-01-25 11:48:03 +0200468 /* initial residue value */
469 dwc->residue = desc->total_len;
470
Viresh Kumar84adccf2011-03-24 11:32:15 +0530471 /* check first descriptors addr */
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530472 if (desc->txd.phys == llp) {
473 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700474 return;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530475 }
Viresh Kumar84adccf2011-03-24 11:32:15 +0530476
477 /* check first descriptors llp */
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530478 if (desc->lli.llp == llp) {
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700479 /* This one is currently in progress */
Andy Shevchenko4702d522013-01-25 11:48:03 +0200480 dwc->residue -= dwc_get_sent(dwc);
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530481 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700482 return;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530483 }
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700484
Andy Shevchenko4702d522013-01-25 11:48:03 +0200485 dwc->residue -= desc->len;
486 list_for_each_entry(child, &desc->tx_list, desc_node) {
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530487 if (child->lli.llp == llp) {
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700488 /* Currently in progress */
Andy Shevchenko4702d522013-01-25 11:48:03 +0200489 dwc->residue -= dwc_get_sent(dwc);
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530490 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700491 return;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530492 }
Andy Shevchenko4702d522013-01-25 11:48:03 +0200493 dwc->residue -= child->len;
494 }
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700495
496 /*
497 * No descriptors so far seem to be in progress, i.e.
498 * this one must be done.
499 */
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530500 spin_unlock_irqrestore(&dwc->lock, flags);
Viresh Kumar5fedefb2011-04-15 16:03:35 +0530501 dwc_descriptor_complete(dwc, desc, true);
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530502 spin_lock_irqsave(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700503 }
504
Dan Williams41d5e592009-01-06 11:38:21 -0700505 dev_err(chan2dev(&dwc->chan),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700506 "BUG: All descriptors done, but channel not idle!\n");
507
508 /* Try to continue after resetting the channel... */
Andy Shevchenko3f9362072012-06-19 13:46:32 +0300509 dwc_chan_disable(dw, dwc);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700510
511 if (!list_empty(&dwc->queue)) {
Viresh Kumarf336e422011-03-03 15:47:16 +0530512 list_move(dwc->queue.next, &dwc->active_list);
513 dwc_dostart(dwc, dwc_first_active(dwc));
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700514 }
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530515 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700516}
517
Andy Shevchenko93aad1b2012-07-13 11:09:32 +0300518static inline void dwc_dump_lli(struct dw_dma_chan *dwc, struct dw_lli *lli)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700519{
Andy Shevchenko21d43f42012-10-18 17:34:09 +0300520 dev_crit(chan2dev(&dwc->chan), " desc: s0x%x d0x%x l0x%x c0x%x:%x\n",
521 lli->sar, lli->dar, lli->llp, lli->ctlhi, lli->ctllo);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700522}
523
524static void dwc_handle_error(struct dw_dma *dw, struct dw_dma_chan *dwc)
525{
526 struct dw_desc *bad_desc;
527 struct dw_desc *child;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530528 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700529
530 dwc_scan_descriptors(dw, dwc);
531
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530532 spin_lock_irqsave(&dwc->lock, flags);
533
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700534 /*
535 * The descriptor currently at the head of the active list is
536 * borked. Since we don't have any way to report errors, we'll
537 * just have to scream loudly and try to carry on.
538 */
539 bad_desc = dwc_first_active(dwc);
540 list_del_init(&bad_desc->desc_node);
Viresh Kumarf336e422011-03-03 15:47:16 +0530541 list_move(dwc->queue.next, dwc->active_list.prev);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700542
543 /* Clear the error flag and try to restart the controller */
544 dma_writel(dw, CLEAR.ERROR, dwc->mask);
545 if (!list_empty(&dwc->active_list))
546 dwc_dostart(dwc, dwc_first_active(dwc));
547
548 /*
Andy Shevchenkoba84bd72012-10-18 17:34:11 +0300549 * WARN may seem harsh, but since this only happens
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700550 * when someone submits a bad physical address in a
551 * descriptor, we should consider ourselves lucky that the
552 * controller flagged an error instead of scribbling over
553 * random memory locations.
554 */
Andy Shevchenkoba84bd72012-10-18 17:34:11 +0300555 dev_WARN(chan2dev(&dwc->chan), "Bad descriptor submitted for DMA!\n"
556 " cookie: %d\n", bad_desc->txd.cookie);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700557 dwc_dump_lli(dwc, &bad_desc->lli);
Dan Williamse0bd0f82009-09-08 17:53:02 -0700558 list_for_each_entry(child, &bad_desc->tx_list, desc_node)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700559 dwc_dump_lli(dwc, &child->lli);
560
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530561 spin_unlock_irqrestore(&dwc->lock, flags);
562
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700563 /* Pretend the descriptor completed successfully */
Viresh Kumar5fedefb2011-04-15 16:03:35 +0530564 dwc_descriptor_complete(dwc, bad_desc, true);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700565}
566
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200567/* --------------------- Cyclic DMA API extensions -------------------- */
568
569inline dma_addr_t dw_dma_get_src_addr(struct dma_chan *chan)
570{
571 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
572 return channel_readl(dwc, SAR);
573}
574EXPORT_SYMBOL(dw_dma_get_src_addr);
575
576inline dma_addr_t dw_dma_get_dst_addr(struct dma_chan *chan)
577{
578 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
579 return channel_readl(dwc, DAR);
580}
581EXPORT_SYMBOL(dw_dma_get_dst_addr);
582
583/* called with dwc->lock held and all DMAC interrupts disabled */
584static void dwc_handle_cyclic(struct dw_dma *dw, struct dw_dma_chan *dwc,
Viresh Kumarff7b05f2012-02-01 16:12:23 +0530585 u32 status_err, u32 status_xfer)
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200586{
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530587 unsigned long flags;
588
Viresh Kumarff7b05f2012-02-01 16:12:23 +0530589 if (dwc->mask) {
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200590 void (*callback)(void *param);
591 void *callback_param;
592
593 dev_vdbg(chan2dev(&dwc->chan), "new cyclic period llp 0x%08x\n",
594 channel_readl(dwc, LLP));
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200595
596 callback = dwc->cdesc->period_callback;
597 callback_param = dwc->cdesc->period_callback_param;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530598
599 if (callback)
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200600 callback(callback_param);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200601 }
602
603 /*
604 * Error and transfer complete are highly unlikely, and will most
605 * likely be due to a configuration error by the user.
606 */
607 if (unlikely(status_err & dwc->mask) ||
608 unlikely(status_xfer & dwc->mask)) {
609 int i;
610
611 dev_err(chan2dev(&dwc->chan), "cyclic DMA unexpected %s "
612 "interrupt, stopping DMA transfer\n",
613 status_xfer ? "xfer" : "error");
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530614
615 spin_lock_irqsave(&dwc->lock, flags);
616
Andy Shevchenko1d455432012-06-19 13:34:03 +0300617 dwc_dump_chan_regs(dwc);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200618
Andy Shevchenko3f9362072012-06-19 13:46:32 +0300619 dwc_chan_disable(dw, dwc);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200620
621 /* make sure DMA does not restart by loading a new list */
622 channel_writel(dwc, LLP, 0);
623 channel_writel(dwc, CTL_LO, 0);
624 channel_writel(dwc, CTL_HI, 0);
625
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200626 dma_writel(dw, CLEAR.ERROR, dwc->mask);
627 dma_writel(dw, CLEAR.XFER, dwc->mask);
628
629 for (i = 0; i < dwc->cdesc->periods; i++)
630 dwc_dump_lli(dwc, &dwc->cdesc->desc[i]->lli);
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530631
632 spin_unlock_irqrestore(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200633 }
634}
635
636/* ------------------------------------------------------------------------- */
637
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700638static void dw_dma_tasklet(unsigned long data)
639{
640 struct dw_dma *dw = (struct dw_dma *)data;
641 struct dw_dma_chan *dwc;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700642 u32 status_xfer;
643 u32 status_err;
644 int i;
645
Haavard Skinnemoen7fe7b2f2008-10-03 15:23:46 -0700646 status_xfer = dma_readl(dw, RAW.XFER);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700647 status_err = dma_readl(dw, RAW.ERROR);
648
Andy Shevchenko2e4c3642012-06-19 13:34:05 +0300649 dev_vdbg(dw->dma.dev, "%s: status_err=%x\n", __func__, status_err);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700650
651 for (i = 0; i < dw->dma.chancnt; i++) {
652 dwc = &dw->chan[i];
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200653 if (test_bit(DW_DMA_IS_CYCLIC, &dwc->flags))
Viresh Kumarff7b05f2012-02-01 16:12:23 +0530654 dwc_handle_cyclic(dw, dwc, status_err, status_xfer);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +0200655 else if (status_err & (1 << i))
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700656 dwc_handle_error(dw, dwc);
Andy Shevchenko77bcc4972013-01-18 14:14:15 +0200657 else if (status_xfer & (1 << i))
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700658 dwc_scan_descriptors(dw, dwc);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700659 }
660
661 /*
Viresh Kumarff7b05f2012-02-01 16:12:23 +0530662 * Re-enable interrupts.
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700663 */
664 channel_set_bit(dw, MASK.XFER, dw->all_chan_mask);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700665 channel_set_bit(dw, MASK.ERROR, dw->all_chan_mask);
666}
667
668static irqreturn_t dw_dma_interrupt(int irq, void *dev_id)
669{
670 struct dw_dma *dw = dev_id;
671 u32 status;
672
Andy Shevchenko2e4c3642012-06-19 13:34:05 +0300673 dev_vdbg(dw->dma.dev, "%s: status=0x%x\n", __func__,
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700674 dma_readl(dw, STATUS_INT));
675
676 /*
677 * Just disable the interrupts. We'll turn them back on in the
678 * softirq handler.
679 */
680 channel_clear_bit(dw, MASK.XFER, dw->all_chan_mask);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700681 channel_clear_bit(dw, MASK.ERROR, dw->all_chan_mask);
682
683 status = dma_readl(dw, STATUS_INT);
684 if (status) {
685 dev_err(dw->dma.dev,
686 "BUG: Unexpected interrupts pending: 0x%x\n",
687 status);
688
689 /* Try to recover */
690 channel_clear_bit(dw, MASK.XFER, (1 << 8) - 1);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700691 channel_clear_bit(dw, MASK.SRC_TRAN, (1 << 8) - 1);
692 channel_clear_bit(dw, MASK.DST_TRAN, (1 << 8) - 1);
693 channel_clear_bit(dw, MASK.ERROR, (1 << 8) - 1);
694 }
695
696 tasklet_schedule(&dw->tasklet);
697
698 return IRQ_HANDLED;
699}
700
701/*----------------------------------------------------------------------*/
702
703static dma_cookie_t dwc_tx_submit(struct dma_async_tx_descriptor *tx)
704{
705 struct dw_desc *desc = txd_to_dw_desc(tx);
706 struct dw_dma_chan *dwc = to_dw_dma_chan(tx->chan);
707 dma_cookie_t cookie;
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530708 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700709
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530710 spin_lock_irqsave(&dwc->lock, flags);
Russell King - ARM Linux884485e2012-03-06 22:34:46 +0000711 cookie = dma_cookie_assign(tx);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700712
713 /*
714 * REVISIT: We should attempt to chain as many descriptors as
715 * possible, perhaps even appending to those already submitted
716 * for DMA. But this is hard to do in a race-free manner.
717 */
718 if (list_empty(&dwc->active_list)) {
Andy Shevchenko2e4c3642012-06-19 13:34:05 +0300719 dev_vdbg(chan2dev(tx->chan), "%s: started %u\n", __func__,
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700720 desc->txd.cookie);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700721 list_add_tail(&desc->desc_node, &dwc->active_list);
Viresh Kumarf336e422011-03-03 15:47:16 +0530722 dwc_dostart(dwc, dwc_first_active(dwc));
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700723 } else {
Andy Shevchenko2e4c3642012-06-19 13:34:05 +0300724 dev_vdbg(chan2dev(tx->chan), "%s: queued %u\n", __func__,
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700725 desc->txd.cookie);
726
727 list_add_tail(&desc->desc_node, &dwc->queue);
728 }
729
Viresh Kumar69cea5a2011-04-15 16:03:35 +0530730 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700731
732 return cookie;
733}
734
735static struct dma_async_tx_descriptor *
736dwc_prep_dma_memcpy(struct dma_chan *chan, dma_addr_t dest, dma_addr_t src,
737 size_t len, unsigned long flags)
738{
739 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
740 struct dw_desc *desc;
741 struct dw_desc *first;
742 struct dw_desc *prev;
743 size_t xfer_count;
744 size_t offset;
745 unsigned int src_width;
746 unsigned int dst_width;
Andy Shevchenko3d4f8602012-10-01 13:06:25 +0300747 unsigned int data_width;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700748 u32 ctllo;
749
Andy Shevchenko2f45d612012-06-19 13:34:02 +0300750 dev_vdbg(chan2dev(chan),
Andy Shevchenko2e4c3642012-06-19 13:34:05 +0300751 "%s: d0x%llx s0x%llx l0x%zx f0x%lx\n", __func__,
Andy Shevchenko2f45d612012-06-19 13:34:02 +0300752 (unsigned long long)dest, (unsigned long long)src,
753 len, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700754
755 if (unlikely(!len)) {
Andy Shevchenko2e4c3642012-06-19 13:34:05 +0300756 dev_dbg(chan2dev(chan), "%s: length is zero!\n", __func__);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700757 return NULL;
758 }
759
Andy Shevchenko0fdb5672013-01-10 10:53:03 +0200760 dwc->direction = DMA_MEM_TO_MEM;
761
Andy Shevchenko23d5f4e2013-01-10 10:53:05 +0200762 data_width = min_t(unsigned int, dwc_get_data_width(chan, SRC_MASTER),
763 dwc_get_data_width(chan, DST_MASTER));
Andy Shevchenkoa0982002012-09-21 15:05:48 +0300764
Andy Shevchenko3d4f8602012-10-01 13:06:25 +0300765 src_width = dst_width = min_t(unsigned int, data_width,
766 dwc_fast_fls(src | dest | len));
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700767
Viresh Kumar327e6972012-02-01 16:12:26 +0530768 ctllo = DWC_DEFAULT_CTLLO(chan)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700769 | DWC_CTLL_DST_WIDTH(dst_width)
770 | DWC_CTLL_SRC_WIDTH(src_width)
771 | DWC_CTLL_DST_INC
772 | DWC_CTLL_SRC_INC
773 | DWC_CTLL_FC_M2M;
774 prev = first = NULL;
775
776 for (offset = 0; offset < len; offset += xfer_count << src_width) {
777 xfer_count = min_t(size_t, (len - offset) >> src_width,
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +0300778 dwc->block_size);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700779
780 desc = dwc_desc_get(dwc);
781 if (!desc)
782 goto err_desc_get;
783
784 desc->lli.sar = src + offset;
785 desc->lli.dar = dest + offset;
786 desc->lli.ctllo = ctllo;
787 desc->lli.ctlhi = xfer_count;
Andy Shevchenko176dcec2013-01-25 11:48:02 +0200788 desc->len = xfer_count << src_width;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700789
790 if (!first) {
791 first = desc;
792 } else {
793 prev->lli.llp = desc->txd.phys;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700794 list_add_tail(&desc->desc_node,
Dan Williamse0bd0f82009-09-08 17:53:02 -0700795 &first->tx_list);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700796 }
797 prev = desc;
798 }
799
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700800 if (flags & DMA_PREP_INTERRUPT)
801 /* Trigger interrupt after last block */
802 prev->lli.ctllo |= DWC_CTLL_INT_EN;
803
804 prev->lli.llp = 0;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700805 first->txd.flags = flags;
Andy Shevchenko30d38a32013-01-25 11:48:01 +0200806 first->total_len = len;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700807
808 return &first->txd;
809
810err_desc_get:
811 dwc_desc_put(dwc, first);
812 return NULL;
813}
814
815static struct dma_async_tx_descriptor *
816dwc_prep_slave_sg(struct dma_chan *chan, struct scatterlist *sgl,
Vinod Kouldb8196d2011-10-13 22:34:23 +0530817 unsigned int sg_len, enum dma_transfer_direction direction,
Alexandre Bounine185ecb52012-03-08 15:35:13 -0500818 unsigned long flags, void *context)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700819{
820 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
Viresh Kumar327e6972012-02-01 16:12:26 +0530821 struct dma_slave_config *sconfig = &dwc->dma_sconfig;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700822 struct dw_desc *prev;
823 struct dw_desc *first;
824 u32 ctllo;
825 dma_addr_t reg;
826 unsigned int reg_width;
827 unsigned int mem_width;
Andy Shevchenkoa0982002012-09-21 15:05:48 +0300828 unsigned int data_width;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700829 unsigned int i;
830 struct scatterlist *sg;
831 size_t total_len = 0;
832
Andy Shevchenko2e4c3642012-06-19 13:34:05 +0300833 dev_vdbg(chan2dev(chan), "%s\n", __func__);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700834
Andy Shevchenko495aea42013-01-10 11:11:41 +0200835 if (unlikely(!is_slave_direction(direction) || !sg_len))
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700836 return NULL;
837
Andy Shevchenko0fdb5672013-01-10 10:53:03 +0200838 dwc->direction = direction;
839
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700840 prev = first = NULL;
841
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700842 switch (direction) {
Vinod Kouldb8196d2011-10-13 22:34:23 +0530843 case DMA_MEM_TO_DEV:
Viresh Kumar327e6972012-02-01 16:12:26 +0530844 reg_width = __fls(sconfig->dst_addr_width);
845 reg = sconfig->dst_addr;
846 ctllo = (DWC_DEFAULT_CTLLO(chan)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700847 | DWC_CTLL_DST_WIDTH(reg_width)
848 | DWC_CTLL_DST_FIX
Viresh Kumar327e6972012-02-01 16:12:26 +0530849 | DWC_CTLL_SRC_INC);
850
851 ctllo |= sconfig->device_fc ? DWC_CTLL_FC(DW_DMA_FC_P_M2P) :
852 DWC_CTLL_FC(DW_DMA_FC_D_M2P);
853
Andy Shevchenko23d5f4e2013-01-10 10:53:05 +0200854 data_width = dwc_get_data_width(chan, SRC_MASTER);
Andy Shevchenkoa0982002012-09-21 15:05:48 +0300855
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700856 for_each_sg(sgl, sg, sg_len, i) {
857 struct dw_desc *desc;
Viresh Kumar69dc14b2011-04-18 14:54:56 +0530858 u32 len, dlen, mem;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700859
Lars-Peter Clausencbb796c2012-04-25 20:50:51 +0200860 mem = sg_dma_address(sg);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700861 len = sg_dma_len(sg);
Viresh Kumar6bc711f2012-02-01 16:12:25 +0530862
Andy Shevchenkoa0982002012-09-21 15:05:48 +0300863 mem_width = min_t(unsigned int,
864 data_width, dwc_fast_fls(mem | len));
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700865
Viresh Kumar69dc14b2011-04-18 14:54:56 +0530866slave_sg_todev_fill_desc:
867 desc = dwc_desc_get(dwc);
868 if (!desc) {
869 dev_err(chan2dev(chan),
870 "not enough descriptors available\n");
871 goto err_desc_get;
872 }
873
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700874 desc->lli.sar = mem;
875 desc->lli.dar = reg;
876 desc->lli.ctllo = ctllo | DWC_CTLL_SRC_WIDTH(mem_width);
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +0300877 if ((len >> mem_width) > dwc->block_size) {
878 dlen = dwc->block_size << mem_width;
Viresh Kumar69dc14b2011-04-18 14:54:56 +0530879 mem += dlen;
880 len -= dlen;
881 } else {
882 dlen = len;
883 len = 0;
884 }
885
886 desc->lli.ctlhi = dlen >> mem_width;
Andy Shevchenko176dcec2013-01-25 11:48:02 +0200887 desc->len = dlen;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700888
889 if (!first) {
890 first = desc;
891 } else {
892 prev->lli.llp = desc->txd.phys;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700893 list_add_tail(&desc->desc_node,
Dan Williamse0bd0f82009-09-08 17:53:02 -0700894 &first->tx_list);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700895 }
896 prev = desc;
Viresh Kumar69dc14b2011-04-18 14:54:56 +0530897 total_len += dlen;
898
899 if (len)
900 goto slave_sg_todev_fill_desc;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700901 }
902 break;
Vinod Kouldb8196d2011-10-13 22:34:23 +0530903 case DMA_DEV_TO_MEM:
Viresh Kumar327e6972012-02-01 16:12:26 +0530904 reg_width = __fls(sconfig->src_addr_width);
905 reg = sconfig->src_addr;
906 ctllo = (DWC_DEFAULT_CTLLO(chan)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700907 | DWC_CTLL_SRC_WIDTH(reg_width)
908 | DWC_CTLL_DST_INC
Viresh Kumar327e6972012-02-01 16:12:26 +0530909 | DWC_CTLL_SRC_FIX);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700910
Viresh Kumar327e6972012-02-01 16:12:26 +0530911 ctllo |= sconfig->device_fc ? DWC_CTLL_FC(DW_DMA_FC_P_P2M) :
912 DWC_CTLL_FC(DW_DMA_FC_D_P2M);
913
Andy Shevchenko23d5f4e2013-01-10 10:53:05 +0200914 data_width = dwc_get_data_width(chan, DST_MASTER);
Andy Shevchenkoa0982002012-09-21 15:05:48 +0300915
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700916 for_each_sg(sgl, sg, sg_len, i) {
917 struct dw_desc *desc;
Viresh Kumar69dc14b2011-04-18 14:54:56 +0530918 u32 len, dlen, mem;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700919
Lars-Peter Clausencbb796c2012-04-25 20:50:51 +0200920 mem = sg_dma_address(sg);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700921 len = sg_dma_len(sg);
Viresh Kumar6bc711f2012-02-01 16:12:25 +0530922
Andy Shevchenkoa0982002012-09-21 15:05:48 +0300923 mem_width = min_t(unsigned int,
924 data_width, dwc_fast_fls(mem | len));
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700925
Viresh Kumar69dc14b2011-04-18 14:54:56 +0530926slave_sg_fromdev_fill_desc:
927 desc = dwc_desc_get(dwc);
928 if (!desc) {
929 dev_err(chan2dev(chan),
930 "not enough descriptors available\n");
931 goto err_desc_get;
932 }
933
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700934 desc->lli.sar = reg;
935 desc->lli.dar = mem;
936 desc->lli.ctllo = ctllo | DWC_CTLL_DST_WIDTH(mem_width);
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +0300937 if ((len >> reg_width) > dwc->block_size) {
938 dlen = dwc->block_size << reg_width;
Viresh Kumar69dc14b2011-04-18 14:54:56 +0530939 mem += dlen;
940 len -= dlen;
941 } else {
942 dlen = len;
943 len = 0;
944 }
945 desc->lli.ctlhi = dlen >> reg_width;
Andy Shevchenko176dcec2013-01-25 11:48:02 +0200946 desc->len = dlen;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700947
948 if (!first) {
949 first = desc;
950 } else {
951 prev->lli.llp = desc->txd.phys;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700952 list_add_tail(&desc->desc_node,
Dan Williamse0bd0f82009-09-08 17:53:02 -0700953 &first->tx_list);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700954 }
955 prev = desc;
Viresh Kumar69dc14b2011-04-18 14:54:56 +0530956 total_len += dlen;
957
958 if (len)
959 goto slave_sg_fromdev_fill_desc;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700960 }
961 break;
962 default:
963 return NULL;
964 }
965
966 if (flags & DMA_PREP_INTERRUPT)
967 /* Trigger interrupt after last block */
968 prev->lli.ctllo |= DWC_CTLL_INT_EN;
969
970 prev->lli.llp = 0;
Andy Shevchenko30d38a32013-01-25 11:48:01 +0200971 first->total_len = total_len;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -0700972
973 return &first->txd;
974
975err_desc_get:
976 dwc_desc_put(dwc, first);
977 return NULL;
978}
979
Viresh Kumar327e6972012-02-01 16:12:26 +0530980/*
981 * Fix sconfig's burst size according to dw_dmac. We need to convert them as:
982 * 1 -> 0, 4 -> 1, 8 -> 2, 16 -> 3.
983 *
984 * NOTE: burst size 2 is not supported by controller.
985 *
986 * This can be done by finding least significant bit set: n & (n - 1)
987 */
988static inline void convert_burst(u32 *maxburst)
989{
990 if (*maxburst > 1)
991 *maxburst = fls(*maxburst) - 2;
992 else
993 *maxburst = 0;
994}
995
996static int
997set_runtime_config(struct dma_chan *chan, struct dma_slave_config *sconfig)
998{
999 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
1000
Andy Shevchenko495aea42013-01-10 11:11:41 +02001001 /* Check if chan will be configured for slave transfers */
1002 if (!is_slave_direction(sconfig->direction))
Viresh Kumar327e6972012-02-01 16:12:26 +05301003 return -EINVAL;
1004
1005 memcpy(&dwc->dma_sconfig, sconfig, sizeof(*sconfig));
Andy Shevchenko0fdb5672013-01-10 10:53:03 +02001006 dwc->direction = sconfig->direction;
Viresh Kumar327e6972012-02-01 16:12:26 +05301007
1008 convert_burst(&dwc->dma_sconfig.src_maxburst);
1009 convert_burst(&dwc->dma_sconfig.dst_maxburst);
1010
1011 return 0;
1012}
1013
Andy Shevchenko21fe3c52013-01-09 10:17:14 +02001014static inline void dwc_chan_pause(struct dw_dma_chan *dwc)
1015{
1016 u32 cfglo = channel_readl(dwc, CFG_LO);
1017
1018 channel_writel(dwc, CFG_LO, cfglo | DWC_CFGL_CH_SUSP);
1019 while (!(channel_readl(dwc, CFG_LO) & DWC_CFGL_FIFO_EMPTY))
1020 cpu_relax();
1021
1022 dwc->paused = true;
1023}
1024
1025static inline void dwc_chan_resume(struct dw_dma_chan *dwc)
1026{
1027 u32 cfglo = channel_readl(dwc, CFG_LO);
1028
1029 channel_writel(dwc, CFG_LO, cfglo & ~DWC_CFGL_CH_SUSP);
1030
1031 dwc->paused = false;
1032}
1033
Linus Walleij05827632010-05-17 16:30:42 -07001034static int dwc_control(struct dma_chan *chan, enum dma_ctrl_cmd cmd,
1035 unsigned long arg)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001036{
1037 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
1038 struct dw_dma *dw = to_dw_dma(chan->device);
1039 struct dw_desc *desc, *_desc;
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301040 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001041 LIST_HEAD(list);
1042
Linus Walleija7c57cf2011-04-19 08:31:32 +08001043 if (cmd == DMA_PAUSE) {
1044 spin_lock_irqsave(&dwc->lock, flags);
1045
Andy Shevchenko21fe3c52013-01-09 10:17:14 +02001046 dwc_chan_pause(dwc);
Linus Walleija7c57cf2011-04-19 08:31:32 +08001047
Linus Walleija7c57cf2011-04-19 08:31:32 +08001048 spin_unlock_irqrestore(&dwc->lock, flags);
1049 } else if (cmd == DMA_RESUME) {
1050 if (!dwc->paused)
1051 return 0;
1052
1053 spin_lock_irqsave(&dwc->lock, flags);
1054
Andy Shevchenko21fe3c52013-01-09 10:17:14 +02001055 dwc_chan_resume(dwc);
Linus Walleija7c57cf2011-04-19 08:31:32 +08001056
1057 spin_unlock_irqrestore(&dwc->lock, flags);
1058 } else if (cmd == DMA_TERMINATE_ALL) {
1059 spin_lock_irqsave(&dwc->lock, flags);
1060
Andy Shevchenkofed25742012-09-21 15:05:49 +03001061 clear_bit(DW_DMA_IS_SOFT_LLP, &dwc->flags);
1062
Andy Shevchenko3f9362072012-06-19 13:46:32 +03001063 dwc_chan_disable(dw, dwc);
Linus Walleija7c57cf2011-04-19 08:31:32 +08001064
Heikki Krogerusa5dbff12013-01-10 10:53:06 +02001065 dwc_chan_resume(dwc);
Linus Walleija7c57cf2011-04-19 08:31:32 +08001066
1067 /* active_list entries will end up before queued entries */
1068 list_splice_init(&dwc->queue, &list);
1069 list_splice_init(&dwc->active_list, &list);
1070
1071 spin_unlock_irqrestore(&dwc->lock, flags);
1072
1073 /* Flush all pending and queued descriptors */
1074 list_for_each_entry_safe(desc, _desc, &list, desc_node)
1075 dwc_descriptor_complete(dwc, desc, false);
Viresh Kumar327e6972012-02-01 16:12:26 +05301076 } else if (cmd == DMA_SLAVE_CONFIG) {
1077 return set_runtime_config(chan, (struct dma_slave_config *)arg);
1078 } else {
Linus Walleijc3635c72010-03-26 16:44:01 -07001079 return -ENXIO;
Viresh Kumar327e6972012-02-01 16:12:26 +05301080 }
Linus Walleijc3635c72010-03-26 16:44:01 -07001081
Linus Walleijc3635c72010-03-26 16:44:01 -07001082 return 0;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001083}
1084
Andy Shevchenko4702d522013-01-25 11:48:03 +02001085static inline u32 dwc_get_residue(struct dw_dma_chan *dwc)
1086{
1087 unsigned long flags;
1088 u32 residue;
1089
1090 spin_lock_irqsave(&dwc->lock, flags);
1091
1092 residue = dwc->residue;
1093 if (test_bit(DW_DMA_IS_SOFT_LLP, &dwc->flags) && residue)
1094 residue -= dwc_get_sent(dwc);
1095
1096 spin_unlock_irqrestore(&dwc->lock, flags);
1097 return residue;
1098}
1099
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001100static enum dma_status
Linus Walleij07934482010-03-26 16:50:49 -07001101dwc_tx_status(struct dma_chan *chan,
1102 dma_cookie_t cookie,
1103 struct dma_tx_state *txstate)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001104{
1105 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
Russell King - ARM Linux96a2af42012-03-06 22:35:27 +00001106 enum dma_status ret;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001107
Russell King - ARM Linux96a2af42012-03-06 22:35:27 +00001108 ret = dma_cookie_status(chan, cookie, txstate);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001109 if (ret != DMA_SUCCESS) {
1110 dwc_scan_descriptors(to_dw_dma(chan->device), dwc);
1111
Russell King - ARM Linux96a2af42012-03-06 22:35:27 +00001112 ret = dma_cookie_status(chan, cookie, txstate);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001113 }
1114
Viresh Kumarabf53902011-04-15 16:03:35 +05301115 if (ret != DMA_SUCCESS)
Andy Shevchenko4702d522013-01-25 11:48:03 +02001116 dma_set_residue(txstate, dwc_get_residue(dwc));
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001117
Linus Walleija7c57cf2011-04-19 08:31:32 +08001118 if (dwc->paused)
1119 return DMA_PAUSED;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001120
1121 return ret;
1122}
1123
1124static void dwc_issue_pending(struct dma_chan *chan)
1125{
1126 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
1127
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001128 if (!list_empty(&dwc->queue))
1129 dwc_scan_descriptors(to_dw_dma(chan->device), dwc);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001130}
1131
Dan Williamsaa1e6f12009-01-06 11:38:17 -07001132static int dwc_alloc_chan_resources(struct dma_chan *chan)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001133{
1134 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
1135 struct dw_dma *dw = to_dw_dma(chan->device);
1136 struct dw_desc *desc;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001137 int i;
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301138 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001139
Andy Shevchenko2e4c3642012-06-19 13:34:05 +03001140 dev_vdbg(chan2dev(chan), "%s\n", __func__);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001141
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001142 /* ASSERT: channel is idle */
1143 if (dma_readl(dw, CH_EN) & dwc->mask) {
Dan Williams41d5e592009-01-06 11:38:21 -07001144 dev_dbg(chan2dev(chan), "DMA channel not idle?\n");
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001145 return -EIO;
1146 }
1147
Russell King - ARM Linuxd3ee98cdc2012-03-06 22:35:47 +00001148 dma_cookie_init(chan);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001149
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001150 /*
1151 * NOTE: some controllers may have additional features that we
1152 * need to initialize here, like "scatter-gather" (which
1153 * doesn't mean what you think it means), and status writeback.
1154 */
1155
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301156 spin_lock_irqsave(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001157 i = dwc->descs_allocated;
1158 while (dwc->descs_allocated < NR_DESCS_PER_CHANNEL) {
Andy Shevchenkof8122a82013-01-16 15:48:50 +02001159 dma_addr_t phys;
1160
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301161 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001162
Andy Shevchenkof8122a82013-01-16 15:48:50 +02001163 desc = dma_pool_alloc(dw->desc_pool, GFP_ATOMIC, &phys);
Andy Shevchenkocbd65312013-01-09 10:17:11 +02001164 if (!desc)
1165 goto err_desc_alloc;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001166
Andy Shevchenkof8122a82013-01-16 15:48:50 +02001167 memset(desc, 0, sizeof(struct dw_desc));
1168
Dan Williamse0bd0f82009-09-08 17:53:02 -07001169 INIT_LIST_HEAD(&desc->tx_list);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001170 dma_async_tx_descriptor_init(&desc->txd, chan);
1171 desc->txd.tx_submit = dwc_tx_submit;
1172 desc->txd.flags = DMA_CTRL_ACK;
Andy Shevchenkof8122a82013-01-16 15:48:50 +02001173 desc->txd.phys = phys;
Andy Shevchenkocbd65312013-01-09 10:17:11 +02001174
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001175 dwc_desc_put(dwc, desc);
1176
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301177 spin_lock_irqsave(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001178 i = ++dwc->descs_allocated;
1179 }
1180
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301181 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001182
Andy Shevchenko2e4c3642012-06-19 13:34:05 +03001183 dev_dbg(chan2dev(chan), "%s: allocated %d descriptors\n", __func__, i);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001184
1185 return i;
Andy Shevchenkocbd65312013-01-09 10:17:11 +02001186
1187err_desc_alloc:
Andy Shevchenkocbd65312013-01-09 10:17:11 +02001188 dev_info(chan2dev(chan), "only allocated %d descriptors\n", i);
1189
1190 return i;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001191}
1192
1193static void dwc_free_chan_resources(struct dma_chan *chan)
1194{
1195 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
1196 struct dw_dma *dw = to_dw_dma(chan->device);
1197 struct dw_desc *desc, *_desc;
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301198 unsigned long flags;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001199 LIST_HEAD(list);
1200
Andy Shevchenko2e4c3642012-06-19 13:34:05 +03001201 dev_dbg(chan2dev(chan), "%s: descs allocated=%u\n", __func__,
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001202 dwc->descs_allocated);
1203
1204 /* ASSERT: channel is idle */
1205 BUG_ON(!list_empty(&dwc->active_list));
1206 BUG_ON(!list_empty(&dwc->queue));
1207 BUG_ON(dma_readl(to_dw_dma(chan->device), CH_EN) & dwc->mask);
1208
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301209 spin_lock_irqsave(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001210 list_splice_init(&dwc->free_list, &list);
1211 dwc->descs_allocated = 0;
Viresh Kumar61e183f2011-11-17 16:01:29 +05301212 dwc->initialized = false;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001213
1214 /* Disable interrupts */
1215 channel_clear_bit(dw, MASK.XFER, dwc->mask);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001216 channel_clear_bit(dw, MASK.ERROR, dwc->mask);
1217
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301218 spin_unlock_irqrestore(&dwc->lock, flags);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001219
1220 list_for_each_entry_safe(desc, _desc, &list, desc_node) {
Dan Williams41d5e592009-01-06 11:38:21 -07001221 dev_vdbg(chan2dev(chan), " freeing descriptor %p\n", desc);
Andy Shevchenkof8122a82013-01-16 15:48:50 +02001222 dma_pool_free(dw->desc_pool, desc, desc->txd.phys);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001223 }
1224
Andy Shevchenko2e4c3642012-06-19 13:34:05 +03001225 dev_vdbg(chan2dev(chan), "%s: done\n", __func__);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001226}
1227
Viresh Kumara9ddb572012-10-16 09:49:17 +05301228bool dw_dma_generic_filter(struct dma_chan *chan, void *param)
1229{
1230 struct dw_dma *dw = to_dw_dma(chan->device);
1231 static struct dw_dma *last_dw;
1232 static char *last_bus_id;
1233 int i = -1;
1234
1235 /*
1236 * dmaengine framework calls this routine for all channels of all dma
1237 * controller, until true is returned. If 'param' bus_id is not
1238 * registered with a dma controller (dw), then there is no need of
1239 * running below function for all channels of dw.
1240 *
1241 * This block of code does this by saving the parameters of last
1242 * failure. If dw and param are same, i.e. trying on same dw with
1243 * different channel, return false.
1244 */
1245 if ((last_dw == dw) && (last_bus_id == param))
1246 return false;
1247 /*
1248 * Return true:
1249 * - If dw_dma's platform data is not filled with slave info, then all
1250 * dma controllers are fine for transfer.
1251 * - Or if param is NULL
1252 */
1253 if (!dw->sd || !param)
1254 return true;
1255
1256 while (++i < dw->sd_count) {
1257 if (!strcmp(dw->sd[i].bus_id, param)) {
1258 chan->private = &dw->sd[i];
1259 last_dw = NULL;
1260 last_bus_id = NULL;
1261
1262 return true;
1263 }
1264 }
1265
1266 last_dw = dw;
1267 last_bus_id = param;
1268 return false;
1269}
1270EXPORT_SYMBOL(dw_dma_generic_filter);
1271
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001272/* --------------------- Cyclic DMA API extensions -------------------- */
1273
1274/**
1275 * dw_dma_cyclic_start - start the cyclic DMA transfer
1276 * @chan: the DMA channel to start
1277 *
1278 * Must be called with soft interrupts disabled. Returns zero on success or
1279 * -errno on failure.
1280 */
1281int dw_dma_cyclic_start(struct dma_chan *chan)
1282{
1283 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
1284 struct dw_dma *dw = to_dw_dma(dwc->chan.device);
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301285 unsigned long flags;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001286
1287 if (!test_bit(DW_DMA_IS_CYCLIC, &dwc->flags)) {
1288 dev_err(chan2dev(&dwc->chan), "missing prep for cyclic DMA\n");
1289 return -ENODEV;
1290 }
1291
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301292 spin_lock_irqsave(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001293
1294 /* assert channel is idle */
1295 if (dma_readl(dw, CH_EN) & dwc->mask) {
1296 dev_err(chan2dev(&dwc->chan),
1297 "BUG: Attempted to start non-idle channel\n");
Andy Shevchenko1d455432012-06-19 13:34:03 +03001298 dwc_dump_chan_regs(dwc);
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301299 spin_unlock_irqrestore(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001300 return -EBUSY;
1301 }
1302
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001303 dma_writel(dw, CLEAR.ERROR, dwc->mask);
1304 dma_writel(dw, CLEAR.XFER, dwc->mask);
1305
1306 /* setup DMAC channel registers */
1307 channel_writel(dwc, LLP, dwc->cdesc->desc[0]->txd.phys);
1308 channel_writel(dwc, CTL_LO, DWC_CTLL_LLP_D_EN | DWC_CTLL_LLP_S_EN);
1309 channel_writel(dwc, CTL_HI, 0);
1310
1311 channel_set_bit(dw, CH_EN, dwc->mask);
1312
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301313 spin_unlock_irqrestore(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001314
1315 return 0;
1316}
1317EXPORT_SYMBOL(dw_dma_cyclic_start);
1318
1319/**
1320 * dw_dma_cyclic_stop - stop the cyclic DMA transfer
1321 * @chan: the DMA channel to stop
1322 *
1323 * Must be called with soft interrupts disabled.
1324 */
1325void dw_dma_cyclic_stop(struct dma_chan *chan)
1326{
1327 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
1328 struct dw_dma *dw = to_dw_dma(dwc->chan.device);
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301329 unsigned long flags;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001330
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301331 spin_lock_irqsave(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001332
Andy Shevchenko3f9362072012-06-19 13:46:32 +03001333 dwc_chan_disable(dw, dwc);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001334
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301335 spin_unlock_irqrestore(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001336}
1337EXPORT_SYMBOL(dw_dma_cyclic_stop);
1338
1339/**
1340 * dw_dma_cyclic_prep - prepare the cyclic DMA transfer
1341 * @chan: the DMA channel to prepare
1342 * @buf_addr: physical DMA address where the buffer starts
1343 * @buf_len: total number of bytes for the entire buffer
1344 * @period_len: number of bytes for each period
1345 * @direction: transfer direction, to or from device
1346 *
1347 * Must be called before trying to start the transfer. Returns a valid struct
1348 * dw_cyclic_desc if successful or an ERR_PTR(-errno) if not successful.
1349 */
1350struct dw_cyclic_desc *dw_dma_cyclic_prep(struct dma_chan *chan,
1351 dma_addr_t buf_addr, size_t buf_len, size_t period_len,
Vinod Kouldb8196d2011-10-13 22:34:23 +05301352 enum dma_transfer_direction direction)
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001353{
1354 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
Viresh Kumar327e6972012-02-01 16:12:26 +05301355 struct dma_slave_config *sconfig = &dwc->dma_sconfig;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001356 struct dw_cyclic_desc *cdesc;
1357 struct dw_cyclic_desc *retval = NULL;
1358 struct dw_desc *desc;
1359 struct dw_desc *last = NULL;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001360 unsigned long was_cyclic;
1361 unsigned int reg_width;
1362 unsigned int periods;
1363 unsigned int i;
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301364 unsigned long flags;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001365
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301366 spin_lock_irqsave(&dwc->lock, flags);
Andy Shevchenkofed25742012-09-21 15:05:49 +03001367 if (dwc->nollp) {
1368 spin_unlock_irqrestore(&dwc->lock, flags);
1369 dev_dbg(chan2dev(&dwc->chan),
1370 "channel doesn't support LLP transfers\n");
1371 return ERR_PTR(-EINVAL);
1372 }
1373
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001374 if (!list_empty(&dwc->queue) || !list_empty(&dwc->active_list)) {
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301375 spin_unlock_irqrestore(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001376 dev_dbg(chan2dev(&dwc->chan),
1377 "queue and/or active list are not empty\n");
1378 return ERR_PTR(-EBUSY);
1379 }
1380
1381 was_cyclic = test_and_set_bit(DW_DMA_IS_CYCLIC, &dwc->flags);
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301382 spin_unlock_irqrestore(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001383 if (was_cyclic) {
1384 dev_dbg(chan2dev(&dwc->chan),
1385 "channel already prepared for cyclic DMA\n");
1386 return ERR_PTR(-EBUSY);
1387 }
1388
1389 retval = ERR_PTR(-EINVAL);
Viresh Kumar327e6972012-02-01 16:12:26 +05301390
Andy Shevchenkof44b92f2013-01-10 10:52:58 +02001391 if (unlikely(!is_slave_direction(direction)))
1392 goto out_err;
1393
Andy Shevchenko0fdb5672013-01-10 10:53:03 +02001394 dwc->direction = direction;
1395
Viresh Kumar327e6972012-02-01 16:12:26 +05301396 if (direction == DMA_MEM_TO_DEV)
1397 reg_width = __ffs(sconfig->dst_addr_width);
1398 else
1399 reg_width = __ffs(sconfig->src_addr_width);
1400
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001401 periods = buf_len / period_len;
1402
1403 /* Check for too big/unaligned periods and unaligned DMA buffer. */
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +03001404 if (period_len > (dwc->block_size << reg_width))
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001405 goto out_err;
1406 if (unlikely(period_len & ((1 << reg_width) - 1)))
1407 goto out_err;
1408 if (unlikely(buf_addr & ((1 << reg_width) - 1)))
1409 goto out_err;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001410
1411 retval = ERR_PTR(-ENOMEM);
1412
1413 if (periods > NR_DESCS_PER_CHANNEL)
1414 goto out_err;
1415
1416 cdesc = kzalloc(sizeof(struct dw_cyclic_desc), GFP_KERNEL);
1417 if (!cdesc)
1418 goto out_err;
1419
1420 cdesc->desc = kzalloc(sizeof(struct dw_desc *) * periods, GFP_KERNEL);
1421 if (!cdesc->desc)
1422 goto out_err_alloc;
1423
1424 for (i = 0; i < periods; i++) {
1425 desc = dwc_desc_get(dwc);
1426 if (!desc)
1427 goto out_err_desc_get;
1428
1429 switch (direction) {
Vinod Kouldb8196d2011-10-13 22:34:23 +05301430 case DMA_MEM_TO_DEV:
Viresh Kumar327e6972012-02-01 16:12:26 +05301431 desc->lli.dar = sconfig->dst_addr;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001432 desc->lli.sar = buf_addr + (period_len * i);
Viresh Kumar327e6972012-02-01 16:12:26 +05301433 desc->lli.ctllo = (DWC_DEFAULT_CTLLO(chan)
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001434 | DWC_CTLL_DST_WIDTH(reg_width)
1435 | DWC_CTLL_SRC_WIDTH(reg_width)
1436 | DWC_CTLL_DST_FIX
1437 | DWC_CTLL_SRC_INC
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001438 | DWC_CTLL_INT_EN);
Viresh Kumar327e6972012-02-01 16:12:26 +05301439
1440 desc->lli.ctllo |= sconfig->device_fc ?
1441 DWC_CTLL_FC(DW_DMA_FC_P_M2P) :
1442 DWC_CTLL_FC(DW_DMA_FC_D_M2P);
1443
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001444 break;
Vinod Kouldb8196d2011-10-13 22:34:23 +05301445 case DMA_DEV_TO_MEM:
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001446 desc->lli.dar = buf_addr + (period_len * i);
Viresh Kumar327e6972012-02-01 16:12:26 +05301447 desc->lli.sar = sconfig->src_addr;
1448 desc->lli.ctllo = (DWC_DEFAULT_CTLLO(chan)
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001449 | DWC_CTLL_SRC_WIDTH(reg_width)
1450 | DWC_CTLL_DST_WIDTH(reg_width)
1451 | DWC_CTLL_DST_INC
1452 | DWC_CTLL_SRC_FIX
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001453 | DWC_CTLL_INT_EN);
Viresh Kumar327e6972012-02-01 16:12:26 +05301454
1455 desc->lli.ctllo |= sconfig->device_fc ?
1456 DWC_CTLL_FC(DW_DMA_FC_P_P2M) :
1457 DWC_CTLL_FC(DW_DMA_FC_D_P2M);
1458
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001459 break;
1460 default:
1461 break;
1462 }
1463
1464 desc->lli.ctlhi = (period_len >> reg_width);
1465 cdesc->desc[i] = desc;
1466
Andy Shevchenkof8122a82013-01-16 15:48:50 +02001467 if (last)
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001468 last->lli.llp = desc->txd.phys;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001469
1470 last = desc;
1471 }
1472
1473 /* lets make a cyclic list */
1474 last->lli.llp = cdesc->desc[0]->txd.phys;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001475
Andy Shevchenko2f45d612012-06-19 13:34:02 +03001476 dev_dbg(chan2dev(&dwc->chan), "cyclic prepared buf 0x%llx len %zu "
1477 "period %zu periods %d\n", (unsigned long long)buf_addr,
1478 buf_len, period_len, periods);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001479
1480 cdesc->periods = periods;
1481 dwc->cdesc = cdesc;
1482
1483 return cdesc;
1484
1485out_err_desc_get:
1486 while (i--)
1487 dwc_desc_put(dwc, cdesc->desc[i]);
1488out_err_alloc:
1489 kfree(cdesc);
1490out_err:
1491 clear_bit(DW_DMA_IS_CYCLIC, &dwc->flags);
1492 return (struct dw_cyclic_desc *)retval;
1493}
1494EXPORT_SYMBOL(dw_dma_cyclic_prep);
1495
1496/**
1497 * dw_dma_cyclic_free - free a prepared cyclic DMA transfer
1498 * @chan: the DMA channel to free
1499 */
1500void dw_dma_cyclic_free(struct dma_chan *chan)
1501{
1502 struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
1503 struct dw_dma *dw = to_dw_dma(dwc->chan.device);
1504 struct dw_cyclic_desc *cdesc = dwc->cdesc;
1505 int i;
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301506 unsigned long flags;
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001507
Andy Shevchenko2e4c3642012-06-19 13:34:05 +03001508 dev_dbg(chan2dev(&dwc->chan), "%s\n", __func__);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001509
1510 if (!cdesc)
1511 return;
1512
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301513 spin_lock_irqsave(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001514
Andy Shevchenko3f9362072012-06-19 13:46:32 +03001515 dwc_chan_disable(dw, dwc);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001516
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001517 dma_writel(dw, CLEAR.ERROR, dwc->mask);
1518 dma_writel(dw, CLEAR.XFER, dwc->mask);
1519
Viresh Kumar69cea5a2011-04-15 16:03:35 +05301520 spin_unlock_irqrestore(&dwc->lock, flags);
Hans-Christian Egtvedtd9de4512009-04-01 15:47:02 +02001521
1522 for (i = 0; i < cdesc->periods; i++)
1523 dwc_desc_put(dwc, cdesc->desc[i]);
1524
1525 kfree(cdesc->desc);
1526 kfree(cdesc);
1527
1528 clear_bit(DW_DMA_IS_CYCLIC, &dwc->flags);
1529}
1530EXPORT_SYMBOL(dw_dma_cyclic_free);
1531
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001532/*----------------------------------------------------------------------*/
1533
1534static void dw_dma_off(struct dw_dma *dw)
1535{
Viresh Kumar61e183f2011-11-17 16:01:29 +05301536 int i;
1537
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001538 dma_writel(dw, CFG, 0);
1539
1540 channel_clear_bit(dw, MASK.XFER, dw->all_chan_mask);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001541 channel_clear_bit(dw, MASK.SRC_TRAN, dw->all_chan_mask);
1542 channel_clear_bit(dw, MASK.DST_TRAN, dw->all_chan_mask);
1543 channel_clear_bit(dw, MASK.ERROR, dw->all_chan_mask);
1544
1545 while (dma_readl(dw, CFG) & DW_CFG_DMA_EN)
1546 cpu_relax();
Viresh Kumar61e183f2011-11-17 16:01:29 +05301547
1548 for (i = 0; i < dw->dma.chancnt; i++)
1549 dw->chan[i].initialized = false;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001550}
1551
Viresh Kumara9ddb572012-10-16 09:49:17 +05301552#ifdef CONFIG_OF
1553static struct dw_dma_platform_data *
1554dw_dma_parse_dt(struct platform_device *pdev)
1555{
1556 struct device_node *sn, *cn, *np = pdev->dev.of_node;
1557 struct dw_dma_platform_data *pdata;
1558 struct dw_dma_slave *sd;
1559 u32 tmp, arr[4];
1560
1561 if (!np) {
1562 dev_err(&pdev->dev, "Missing DT data\n");
1563 return NULL;
1564 }
1565
1566 pdata = devm_kzalloc(&pdev->dev, sizeof(*pdata), GFP_KERNEL);
1567 if (!pdata)
1568 return NULL;
1569
1570 if (of_property_read_u32(np, "nr_channels", &pdata->nr_channels))
1571 return NULL;
1572
1573 if (of_property_read_bool(np, "is_private"))
1574 pdata->is_private = true;
1575
1576 if (!of_property_read_u32(np, "chan_allocation_order", &tmp))
1577 pdata->chan_allocation_order = (unsigned char)tmp;
1578
1579 if (!of_property_read_u32(np, "chan_priority", &tmp))
1580 pdata->chan_priority = tmp;
1581
1582 if (!of_property_read_u32(np, "block_size", &tmp))
1583 pdata->block_size = tmp;
1584
1585 if (!of_property_read_u32(np, "nr_masters", &tmp)) {
1586 if (tmp > 4)
1587 return NULL;
1588
1589 pdata->nr_masters = tmp;
1590 }
1591
1592 if (!of_property_read_u32_array(np, "data_width", arr,
1593 pdata->nr_masters))
1594 for (tmp = 0; tmp < pdata->nr_masters; tmp++)
1595 pdata->data_width[tmp] = arr[tmp];
1596
1597 /* parse slave data */
1598 sn = of_find_node_by_name(np, "slave_info");
1599 if (!sn)
1600 return pdata;
1601
1602 /* calculate number of slaves */
1603 tmp = of_get_child_count(sn);
1604 if (!tmp)
1605 return NULL;
1606
1607 sd = devm_kzalloc(&pdev->dev, sizeof(*sd) * tmp, GFP_KERNEL);
1608 if (!sd)
1609 return NULL;
1610
1611 pdata->sd = sd;
1612 pdata->sd_count = tmp;
1613
1614 for_each_child_of_node(sn, cn) {
1615 sd->dma_dev = &pdev->dev;
1616 of_property_read_string(cn, "bus_id", &sd->bus_id);
1617 of_property_read_u32(cn, "cfg_hi", &sd->cfg_hi);
1618 of_property_read_u32(cn, "cfg_lo", &sd->cfg_lo);
1619 if (!of_property_read_u32(cn, "src_master", &tmp))
1620 sd->src_master = tmp;
1621
1622 if (!of_property_read_u32(cn, "dst_master", &tmp))
1623 sd->dst_master = tmp;
1624 sd++;
1625 }
1626
1627 return pdata;
1628}
1629#else
1630static inline struct dw_dma_platform_data *
1631dw_dma_parse_dt(struct platform_device *pdev)
1632{
1633 return NULL;
1634}
1635#endif
1636
Bill Pemberton463a1f82012-11-19 13:22:55 -05001637static int dw_probe(struct platform_device *pdev)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001638{
1639 struct dw_dma_platform_data *pdata;
1640 struct resource *io;
1641 struct dw_dma *dw;
1642 size_t size;
Andy Shevchenko482c67e2012-09-21 15:05:46 +03001643 void __iomem *regs;
1644 bool autocfg;
1645 unsigned int dw_params;
1646 unsigned int nr_channels;
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +03001647 unsigned int max_blk_size = 0;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001648 int irq;
1649 int err;
1650 int i;
1651
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001652 io = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1653 if (!io)
1654 return -EINVAL;
1655
1656 irq = platform_get_irq(pdev, 0);
1657 if (irq < 0)
1658 return irq;
1659
Andy Shevchenko482c67e2012-09-21 15:05:46 +03001660 regs = devm_request_and_ioremap(&pdev->dev, io);
1661 if (!regs)
1662 return -EBUSY;
1663
1664 dw_params = dma_read_byaddr(regs, DW_PARAMS);
1665 autocfg = dw_params >> DW_PARAMS_EN & 0x1;
1666
Andy Shevchenko985a6c72013-01-18 17:10:59 +02001667 dev_dbg(&pdev->dev, "DW_PARAMS: 0x%08x\n", dw_params);
1668
Andy Shevchenko123de542013-01-09 10:17:01 +02001669 pdata = dev_get_platdata(&pdev->dev);
1670 if (!pdata)
1671 pdata = dw_dma_parse_dt(pdev);
1672
1673 if (!pdata && autocfg) {
1674 pdata = devm_kzalloc(&pdev->dev, sizeof(*pdata), GFP_KERNEL);
1675 if (!pdata)
1676 return -ENOMEM;
1677
1678 /* Fill platform data with the default values */
1679 pdata->is_private = true;
1680 pdata->chan_allocation_order = CHAN_ALLOCATION_ASCENDING;
1681 pdata->chan_priority = CHAN_PRIORITY_ASCENDING;
1682 } else if (!pdata || pdata->nr_channels > DW_DMA_MAX_NR_CHANNELS)
1683 return -EINVAL;
1684
Andy Shevchenko482c67e2012-09-21 15:05:46 +03001685 if (autocfg)
1686 nr_channels = (dw_params >> DW_PARAMS_NR_CHAN & 0x7) + 1;
1687 else
1688 nr_channels = pdata->nr_channels;
1689
1690 size = sizeof(struct dw_dma) + nr_channels * sizeof(struct dw_dma_chan);
Andy Shevchenkodbde5c22012-07-24 11:00:55 +03001691 dw = devm_kzalloc(&pdev->dev, size, GFP_KERNEL);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001692 if (!dw)
1693 return -ENOMEM;
1694
Andy Shevchenkodbde5c22012-07-24 11:00:55 +03001695 dw->clk = devm_clk_get(&pdev->dev, "hclk");
1696 if (IS_ERR(dw->clk))
1697 return PTR_ERR(dw->clk);
Viresh Kumar30755282012-04-17 17:10:07 +05301698 clk_prepare_enable(dw->clk);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001699
Andy Shevchenko482c67e2012-09-21 15:05:46 +03001700 dw->regs = regs;
Viresh Kumara9ddb572012-10-16 09:49:17 +05301701 dw->sd = pdata->sd;
1702 dw->sd_count = pdata->sd_count;
Andy Shevchenko482c67e2012-09-21 15:05:46 +03001703
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +03001704 /* get hardware configuration parameters */
Andy Shevchenkoa0982002012-09-21 15:05:48 +03001705 if (autocfg) {
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +03001706 max_blk_size = dma_readl(dw, MAX_BLK_SIZE);
1707
Andy Shevchenkoa0982002012-09-21 15:05:48 +03001708 dw->nr_masters = (dw_params >> DW_PARAMS_NR_MASTER & 3) + 1;
1709 for (i = 0; i < dw->nr_masters; i++) {
1710 dw->data_width[i] =
1711 (dw_params >> DW_PARAMS_DATA_WIDTH(i) & 3) + 2;
1712 }
1713 } else {
1714 dw->nr_masters = pdata->nr_masters;
1715 memcpy(dw->data_width, pdata->data_width, 4);
1716 }
1717
Andy Shevchenko11f932e2012-06-19 13:34:06 +03001718 /* Calculate all channel mask before DMA setup */
Andy Shevchenko482c67e2012-09-21 15:05:46 +03001719 dw->all_chan_mask = (1 << nr_channels) - 1;
Andy Shevchenko11f932e2012-06-19 13:34:06 +03001720
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001721 /* force dma off, just in case */
1722 dw_dma_off(dw);
1723
Andy Shevchenko236b1062012-06-19 13:34:07 +03001724 /* disable BLOCK interrupts as well */
1725 channel_clear_bit(dw, MASK.BLOCK, dw->all_chan_mask);
1726
Andy Shevchenkodbde5c22012-07-24 11:00:55 +03001727 err = devm_request_irq(&pdev->dev, irq, dw_dma_interrupt, 0,
1728 "dw_dmac", dw);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001729 if (err)
Andy Shevchenkodbde5c22012-07-24 11:00:55 +03001730 return err;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001731
1732 platform_set_drvdata(pdev, dw);
1733
Andy Shevchenkof8122a82013-01-16 15:48:50 +02001734 /* create a pool of consistent memory blocks for hardware descriptors */
1735 dw->desc_pool = dmam_pool_create("dw_dmac_desc_pool", &pdev->dev,
1736 sizeof(struct dw_desc), 4, 0);
1737 if (!dw->desc_pool) {
1738 dev_err(&pdev->dev, "No memory for descriptors dma pool\n");
1739 return -ENOMEM;
1740 }
1741
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001742 tasklet_init(&dw->tasklet, dw_dma_tasklet, (unsigned long)dw);
1743
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001744 INIT_LIST_HEAD(&dw->dma.channels);
Andy Shevchenko482c67e2012-09-21 15:05:46 +03001745 for (i = 0; i < nr_channels; i++) {
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001746 struct dw_dma_chan *dwc = &dw->chan[i];
Andy Shevchenkofed25742012-09-21 15:05:49 +03001747 int r = nr_channels - i - 1;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001748
1749 dwc->chan.device = &dw->dma;
Russell King - ARM Linuxd3ee98cdc2012-03-06 22:35:47 +00001750 dma_cookie_init(&dwc->chan);
Viresh Kumarb0c31302011-03-03 15:47:21 +05301751 if (pdata->chan_allocation_order == CHAN_ALLOCATION_ASCENDING)
1752 list_add_tail(&dwc->chan.device_node,
1753 &dw->dma.channels);
1754 else
1755 list_add(&dwc->chan.device_node, &dw->dma.channels);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001756
Viresh Kumar93317e82011-03-03 15:47:22 +05301757 /* 7 is highest priority & 0 is lowest. */
1758 if (pdata->chan_priority == CHAN_PRIORITY_ASCENDING)
Andy Shevchenkofed25742012-09-21 15:05:49 +03001759 dwc->priority = r;
Viresh Kumar93317e82011-03-03 15:47:22 +05301760 else
1761 dwc->priority = i;
1762
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001763 dwc->ch_regs = &__dw_regs(dw)->CHAN[i];
1764 spin_lock_init(&dwc->lock);
1765 dwc->mask = 1 << i;
1766
1767 INIT_LIST_HEAD(&dwc->active_list);
1768 INIT_LIST_HEAD(&dwc->queue);
1769 INIT_LIST_HEAD(&dwc->free_list);
1770
1771 channel_clear_bit(dw, CH_EN, dwc->mask);
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +03001772
Andy Shevchenko0fdb5672013-01-10 10:53:03 +02001773 dwc->direction = DMA_TRANS_NONE;
Andy Shevchenkoa0982002012-09-21 15:05:48 +03001774
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +03001775 /* hardware configuration */
Andy Shevchenkofed25742012-09-21 15:05:49 +03001776 if (autocfg) {
1777 unsigned int dwc_params;
1778
1779 dwc_params = dma_read_byaddr(regs + r * sizeof(u32),
1780 DWC_PARAMS);
1781
Andy Shevchenko985a6c72013-01-18 17:10:59 +02001782 dev_dbg(&pdev->dev, "DWC_PARAMS[%d]: 0x%08x\n", i,
1783 dwc_params);
1784
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +03001785 /* Decode maximum block size for given channel. The
1786 * stored 4 bit value represents blocks from 0x00 for 3
1787 * up to 0x0a for 4095. */
1788 dwc->block_size =
1789 (4 << ((max_blk_size >> 4 * i) & 0xf)) - 1;
Andy Shevchenkofed25742012-09-21 15:05:49 +03001790 dwc->nollp =
1791 (dwc_params >> DWC_PARAMS_MBLK_EN & 0x1) == 0;
1792 } else {
Andy Shevchenko4a63a8b2012-09-21 15:05:47 +03001793 dwc->block_size = pdata->block_size;
Andy Shevchenkofed25742012-09-21 15:05:49 +03001794
1795 /* Check if channel supports multi block transfer */
1796 channel_writel(dwc, LLP, 0xfffffffc);
1797 dwc->nollp =
1798 (channel_readl(dwc, LLP) & 0xfffffffc) == 0;
1799 channel_writel(dwc, LLP, 0);
1800 }
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001801 }
1802
Andy Shevchenko11f932e2012-06-19 13:34:06 +03001803 /* Clear all interrupts on all channels. */
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001804 dma_writel(dw, CLEAR.XFER, dw->all_chan_mask);
Andy Shevchenko236b1062012-06-19 13:34:07 +03001805 dma_writel(dw, CLEAR.BLOCK, dw->all_chan_mask);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001806 dma_writel(dw, CLEAR.SRC_TRAN, dw->all_chan_mask);
1807 dma_writel(dw, CLEAR.DST_TRAN, dw->all_chan_mask);
1808 dma_writel(dw, CLEAR.ERROR, dw->all_chan_mask);
1809
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001810 dma_cap_set(DMA_MEMCPY, dw->dma.cap_mask);
1811 dma_cap_set(DMA_SLAVE, dw->dma.cap_mask);
Jamie Iles95ea7592011-01-21 14:11:54 +00001812 if (pdata->is_private)
1813 dma_cap_set(DMA_PRIVATE, dw->dma.cap_mask);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001814 dw->dma.dev = &pdev->dev;
1815 dw->dma.device_alloc_chan_resources = dwc_alloc_chan_resources;
1816 dw->dma.device_free_chan_resources = dwc_free_chan_resources;
1817
1818 dw->dma.device_prep_dma_memcpy = dwc_prep_dma_memcpy;
1819
1820 dw->dma.device_prep_slave_sg = dwc_prep_slave_sg;
Linus Walleijc3635c72010-03-26 16:44:01 -07001821 dw->dma.device_control = dwc_control;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001822
Linus Walleij07934482010-03-26 16:50:49 -07001823 dw->dma.device_tx_status = dwc_tx_status;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001824 dw->dma.device_issue_pending = dwc_issue_pending;
1825
1826 dma_writel(dw, CFG, DW_CFG_DMA_EN);
1827
Andy Shevchenko21d43f42012-10-18 17:34:09 +03001828 dev_info(&pdev->dev, "DesignWare DMA Controller, %d channels\n",
1829 nr_channels);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001830
1831 dma_async_device_register(&dw->dma);
1832
1833 return 0;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001834}
1835
Andy Shevchenko0272e932012-06-19 13:34:09 +03001836static int __devexit dw_remove(struct platform_device *pdev)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001837{
1838 struct dw_dma *dw = platform_get_drvdata(pdev);
1839 struct dw_dma_chan *dwc, *_dwc;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001840
1841 dw_dma_off(dw);
1842 dma_async_device_unregister(&dw->dma);
1843
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001844 tasklet_kill(&dw->tasklet);
1845
1846 list_for_each_entry_safe(dwc, _dwc, &dw->dma.channels,
1847 chan.device_node) {
1848 list_del(&dwc->chan.device_node);
1849 channel_clear_bit(dw, CH_EN, dwc->mask);
1850 }
1851
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001852 return 0;
1853}
1854
1855static void dw_shutdown(struct platform_device *pdev)
1856{
1857 struct dw_dma *dw = platform_get_drvdata(pdev);
1858
Andy Shevchenko6168d562012-10-18 17:34:10 +03001859 dw_dma_off(dw);
Viresh Kumar30755282012-04-17 17:10:07 +05301860 clk_disable_unprepare(dw->clk);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001861}
1862
Magnus Damm4a256b52009-07-08 13:22:18 +02001863static int dw_suspend_noirq(struct device *dev)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001864{
Magnus Damm4a256b52009-07-08 13:22:18 +02001865 struct platform_device *pdev = to_platform_device(dev);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001866 struct dw_dma *dw = platform_get_drvdata(pdev);
1867
Andy Shevchenko6168d562012-10-18 17:34:10 +03001868 dw_dma_off(dw);
Viresh Kumar30755282012-04-17 17:10:07 +05301869 clk_disable_unprepare(dw->clk);
Viresh Kumar61e183f2011-11-17 16:01:29 +05301870
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001871 return 0;
1872}
1873
Magnus Damm4a256b52009-07-08 13:22:18 +02001874static int dw_resume_noirq(struct device *dev)
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001875{
Magnus Damm4a256b52009-07-08 13:22:18 +02001876 struct platform_device *pdev = to_platform_device(dev);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001877 struct dw_dma *dw = platform_get_drvdata(pdev);
1878
Viresh Kumar30755282012-04-17 17:10:07 +05301879 clk_prepare_enable(dw->clk);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001880 dma_writel(dw, CFG, DW_CFG_DMA_EN);
Heikki Krogerusb8014792012-10-18 17:34:08 +03001881
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001882 return 0;
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001883}
1884
Alexey Dobriyan47145212009-12-14 18:00:08 -08001885static const struct dev_pm_ops dw_dev_pm_ops = {
Magnus Damm4a256b52009-07-08 13:22:18 +02001886 .suspend_noirq = dw_suspend_noirq,
1887 .resume_noirq = dw_resume_noirq,
Rajeev KUMAR7414a1b2012-02-01 16:12:17 +05301888 .freeze_noirq = dw_suspend_noirq,
1889 .thaw_noirq = dw_resume_noirq,
1890 .restore_noirq = dw_resume_noirq,
1891 .poweroff_noirq = dw_suspend_noirq,
Magnus Damm4a256b52009-07-08 13:22:18 +02001892};
1893
Viresh Kumard3f797d2012-04-20 20:15:34 +05301894#ifdef CONFIG_OF
1895static const struct of_device_id dw_dma_id_table[] = {
1896 { .compatible = "snps,dma-spear1340" },
1897 {}
1898};
1899MODULE_DEVICE_TABLE(of, dw_dma_id_table);
1900#endif
1901
Mika Westerbergcfdf5b62013-02-07 17:36:28 +02001902static const struct platform_device_id dw_dma_ids[] = {
1903 { "INTL9C60", 0 },
1904 { }
1905};
1906
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001907static struct platform_driver dw_driver = {
Andy Shevchenko01126852013-01-10 10:53:02 +02001908 .probe = dw_probe,
Bill Pembertona7d6e3e2012-11-19 13:20:04 -05001909 .remove = dw_remove,
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001910 .shutdown = dw_shutdown,
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001911 .driver = {
1912 .name = "dw_dmac",
Magnus Damm4a256b52009-07-08 13:22:18 +02001913 .pm = &dw_dev_pm_ops,
Viresh Kumard3f797d2012-04-20 20:15:34 +05301914 .of_match_table = of_match_ptr(dw_dma_id_table),
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001915 },
Mika Westerbergcfdf5b62013-02-07 17:36:28 +02001916 .id_table = dw_dma_ids,
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001917};
1918
1919static int __init dw_init(void)
1920{
Andy Shevchenko01126852013-01-10 10:53:02 +02001921 return platform_driver_register(&dw_driver);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001922}
Viresh Kumarcb689a72011-03-03 15:47:15 +05301923subsys_initcall(dw_init);
Haavard Skinnemoen3bfb1d22008-07-08 11:59:42 -07001924
1925static void __exit dw_exit(void)
1926{
1927 platform_driver_unregister(&dw_driver);
1928}
1929module_exit(dw_exit);
1930
1931MODULE_LICENSE("GPL v2");
1932MODULE_DESCRIPTION("Synopsys DesignWare DMA Controller driver");
Jean Delvaree05503e2011-05-18 16:49:24 +02001933MODULE_AUTHOR("Haavard Skinnemoen (Atmel)");
Viresh Kumar10d89352012-06-20 12:53:02 -07001934MODULE_AUTHOR("Viresh Kumar <viresh.linux@gmail.com>");